blob: 862a15754311f8719c36cb554a4da59eff8940bd [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000170 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000171 if (Subtarget->is64Bit())
172 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000173 else if (Subtarget->isAtom())
174 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
Evan Cheng29286502008-01-23 23:17:41 +00001279}
1280
1281/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1282/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001283/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1284/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001285unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001286 if (Subtarget->is64Bit()) {
1287 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001288 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (TyAlign > 8)
1290 return TyAlign;
1291 return 8;
1292 }
1293
Evan Cheng29286502008-01-23 23:17:41 +00001294 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001295 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001296 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001297 return Align;
1298}
Chris Lattner2b02a442007-02-25 08:29:00 +00001299
Evan Chengf0df0312008-05-15 08:39:06 +00001300/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001301/// and store operations as a result of memset, memcpy, and memmove
1302/// lowering. If DstAlign is zero that means it's safe to destination
1303/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1304/// means there isn't a need to check it against alignment requirement,
1305/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001306/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001307/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1308/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1309/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001310/// It returns EVT::Other if the type should be determined using generic
1311/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001312EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001313X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1314 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001315 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001316 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001318 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1319 // linux. This is because the stack realignment code can't handle certain
1320 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001321 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001322 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001323 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001324 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 (Subtarget->isUnalignedMemAccessFast() ||
1326 ((DstAlign == 0 || DstAlign >= 16) &&
1327 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001328 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001329 if (Subtarget->getStackAlignment() >= 32) {
1330 if (Subtarget->hasAVX2())
1331 return MVT::v8i32;
1332 if (Subtarget->hasAVX())
1333 return MVT::v8f32;
1334 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001335 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001339 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001340 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001343 // Do not use f64 to lower memcpy if source is string constant. It's
1344 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001347 }
Evan Chengf0df0312008-05-15 08:39:06 +00001348 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 return MVT::i64;
1350 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001351}
1352
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001353/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1354/// current function. The returned value is a member of the
1355/// MachineJumpTableInfo::JTEntryKind enum.
1356unsigned X86TargetLowering::getJumpTableEncoding() const {
1357 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1358 // symbol.
1359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1360 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001361 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001362
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001363 // Otherwise, use the normal jump table encoding heuristics.
1364 return TargetLowering::getJumpTableEncoding();
1365}
1366
Chris Lattnerc64daab2010-01-26 05:02:42 +00001367const MCExpr *
1368X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1369 const MachineBasicBlock *MBB,
1370 unsigned uid,MCContext &Ctx) const{
1371 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1372 Subtarget->isPICStyleGOT());
1373 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1374 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001375 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1376 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001377}
1378
Evan Chengcc415862007-11-09 01:32:10 +00001379/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1380/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001382 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001383 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001384 // This doesn't have DebugLoc associated with it, but is not really the
1385 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001386 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001387 return Table;
1388}
1389
Chris Lattner589c6f62010-01-26 06:28:43 +00001390/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1391/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1392/// MCExpr.
1393const MCExpr *X86TargetLowering::
1394getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1395 MCContext &Ctx) const {
1396 // X86-64 uses RIP relative addressing based on the jump table label.
1397 if (Subtarget->isPICStyleRIPRel())
1398 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1399
1400 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001401 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001402}
1403
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001404// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001405std::pair<const TargetRegisterClass*, uint8_t>
1406X86TargetLowering::findRepresentativeClass(EVT VT) const{
1407 const TargetRegisterClass *RRC = 0;
1408 uint8_t Cost = 1;
1409 switch (VT.getSimpleVT().SimpleTy) {
1410 default:
1411 return TargetLowering::findRepresentativeClass(VT);
1412 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001413 RRC = Subtarget->is64Bit() ?
1414 (const TargetRegisterClass*)&X86::GR64RegClass :
1415 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001418 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001425 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Chengbf010eb2012-04-10 01:51:00 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
Evan Chengbf010eb2012-04-10 01:51:00 +00001587 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001589 if (Copy->getOpcode() == ISD::CopyToReg) {
1590 // If the copy has a glue operand, we conservatively assume it isn't safe to
1591 // perform a tail call.
1592 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1593 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001594 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001595 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001596 return false;
1597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 if (UI->getOpcode() != X86ISD::RET_FLAG)
1602 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 HasRet = true;
1604 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605
Evan Chengbf010eb2012-04-10 01:51:00 +00001606 if (!HasRet)
1607 return false;
1608
1609 Chain = TCChain;
1610 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611}
1612
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613EVT
1614X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001615 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001617 // TODO: Is this also valid on 32-bit?
1618 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 ReturnMVT = MVT::i8;
1620 else
1621 ReturnMVT = MVT::i32;
1622
1623 EVT MinVT = getRegisterType(Context, ReturnMVT);
1624 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001625}
1626
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627/// LowerCallResult - Lower the result values of a call into the
1628/// appropriate copies out of appropriate physical registers.
1629///
1630SDValue
1631X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001632 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 const SmallVectorImpl<ISD::InputArg> &Ins,
1634 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001636
Chris Lattnere32bbf62007-02-28 07:09:55 +00001637 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001638 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001640 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001641 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001643
Chris Lattner3085e152007-02-25 08:59:22 +00001644 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001645 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001646 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001647 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001651 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001652 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 }
1654
Evan Cheng79fb3b42009-02-20 20:43:02 +00001655 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656
1657 // If this is a call to a function that returns an fp value on the floating
1658 // point stack, we must guarantee the the value is popped from the stack, so
1659 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001660 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001661 // instead.
1662 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1663 // If we prefer to use the value in xmm registers, copy it out as f80 and
1664 // use a truncate to move it from fp stack reg to xmm reg.
1665 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001666 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001667 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1668 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 Val = Chain.getValue(0);
1670
1671 // Round the f80 to the right size, which also moves it to the appropriate
1672 // xmm register.
1673 if (CopyVT != VA.getValVT())
1674 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1675 // This truncation won't change the value.
1676 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001677 } else {
1678 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1679 CopyVT, InFlag).getValue(1);
1680 Val = Chain.getValue(0);
1681 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001682 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001684 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001687}
1688
1689
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001693// StdCall calling convention seems to be standard for many Windows' API
1694// routines and around. It differs from C calling convention just a little:
1695// callee should clean up the stack, not caller. Symbols should be also
1696// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001697// For info on fast calling convention see Fast Calling Convention (tail call)
1698// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001701/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1703 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001709/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001710/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711static bool
1712ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1713 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001717}
1718
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1720/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721/// the specific parameter attribute. The copy will be passed as a byval
1722/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001723static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001724CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001725 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1726 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001727 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001728
Dale Johannesendd64c412009-02-04 00:33:20 +00001729 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001730 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001731 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001732}
1733
Chris Lattner29689432010-03-11 00:22:57 +00001734/// IsTailCallConvention - Return true if the calling convention is one that
1735/// supports tail call optimization.
1736static bool IsTailCallConvention(CallingConv::ID CC) {
1737 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1738}
1739
Evan Cheng485fafc2011-03-21 01:19:09 +00001740bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001741 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001742 return false;
1743
1744 CallSite CS(CI);
1745 CallingConv::ID CalleeCC = CS.getCallingConv();
1746 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1747 return false;
1748
1749 return true;
1750}
1751
Evan Cheng0c439eb2010-01-27 00:07:07 +00001752/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1753/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001754static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1755 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001756 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001757}
1758
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759SDValue
1760X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001761 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 const CCValAssign &VA,
1765 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001766 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001767 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001769 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1770 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001771 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001772 EVT ValVT;
1773
1774 // If value is passed by pointer we have address passed instead of the value
1775 // itself.
1776 if (VA.getLocInfo() == CCValAssign::Indirect)
1777 ValVT = VA.getLocVT();
1778 else
1779 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001780
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001781 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001782 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001783 // In case of tail call optimization mark all arguments mutable. Since they
1784 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001785 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001786 unsigned Bytes = Flags.getByValSize();
1787 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1788 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001789 return DAG.getFrameIndex(FI, getPointerTy());
1790 } else {
1791 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001792 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001793 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1794 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001795 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001796 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001797 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001798}
1799
Dan Gohman475871a2008-07-27 21:46:04 +00001800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001802 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 bool isVarArg,
1804 const SmallVectorImpl<ISD::InputArg> &Ins,
1805 DebugLoc dl,
1806 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals)
1808 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001809 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 const Function* Fn = MF.getFunction();
1813 if (Fn->hasExternalLinkage() &&
1814 Subtarget->isTargetCygMing() &&
1815 Fn->getName() == "main")
1816 FuncInfo->setForceFramePointer(true);
1817
Evan Cheng1bc78042006-04-26 01:20:17 +00001818 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001820 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001821 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Chris Lattner29689432010-03-11 00:22:57 +00001823 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1824 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner638402b2007-02-28 07:00:42 +00001826 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001828 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001830
1831 // Allocate shadow area for Win64
1832 if (IsWin64) {
1833 CCInfo.AllocateStack(32, 8);
1834 }
1835
Duncan Sands45907662010-10-31 13:21:44 +00001836 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
1842 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1843 // places.
1844 assert(VA.getValNo() != LastVal &&
1845 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001846 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001848
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001851 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001853 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001855 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001857 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001859 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001861 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001863 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001864 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001865 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001868
Devang Patel68e6bee2011-02-21 23:21:26 +00001869 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1873 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1874 // right size.
1875 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001876 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 DAG.getValueType(VA.getValVT()));
1878 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 // Handle MMX values passed in XMM regs.
1886 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001887 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1888 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 } else
1890 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001891 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 } else {
1893 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001895 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896
1897 // If value is passed via pointer - do a load.
1898 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001899 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001900 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001903 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001904
Dan Gohman61a92132008-04-21 23:59:07 +00001905 // The x86-64 ABI for returning structs by value requires that we copy
1906 // the sret argument into %rax for the return. Save the argument into
1907 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001908 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001909 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1910 unsigned Reg = FuncInfo->getSRetReturnReg();
1911 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001913 FuncInfo->setSRetReturnReg(Reg);
1914 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001917 }
1918
Chris Lattnerf39f7712007-02-28 05:46:49 +00001919 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001920 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 if (FuncIsMadeTailCallSafe(CallConv,
1922 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001923 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001924
Evan Cheng1bc78042006-04-26 01:20:17 +00001925 // If the function takes variable number of arguments, make a frame index for
1926 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001927 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001928 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1929 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001930 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 }
1932 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1934
1935 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1944 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1945 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001946 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 // The XMM registers which might contain var arg parameters are shadowed
1951 // in their paired GPR. So we only need to save the GPR to their home
1952 // slots.
1953 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 } else {
1956 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1957 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958
Chad Rosier30450e82011-12-22 22:35:21 +00001959 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1960 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961 }
1962 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1963 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964
Devang Patel578efa92009-06-05 21:57:13 +00001965 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1969 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001972 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001973 // Kernel mode asks for SSE to be disabled, so don't push them
1974 // on the stack.
1975 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001976
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001979 // Get to the caller-allocated home save location. Add 8 to account
1980 // for the return address.
1981 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001983 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001984 // Fixup to set vararg frame on shadow area (4 x i64).
1985 if (NumIntRegs < 4)
1986 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001987 } else {
1988 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001989 // registers, then we must store them to their spots on the stack so
1990 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1992 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1993 FuncInfo->setRegSaveFrameIndex(
1994 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001996 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002000 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2001 getPointerTy());
2002 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002003 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2005 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002006 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002007 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002010 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002011 MachinePointerInfo::getFixedStack(
2012 FuncInfo->getRegSaveFrameIndex(), Offset),
2013 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002017
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2019 // Now store the XMM (fp + vector) parameter registers.
2020 SmallVector<SDValue, 11> SaveXMMOps;
2021 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022
Craig Topperc9099502012-04-20 06:31:50 +00002023 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2025 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002026
Dan Gohman1e93df62010-04-17 14:41:14 +00002027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getRegSaveFrameIndex()));
2029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002031
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002033 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002034 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2036 SaveXMMOps.push_back(Val);
2037 }
2038 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2039 MVT::Other,
2040 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002042
2043 if (!MemOps.empty())
2044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2045 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002050 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2051 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002055 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002056 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2057 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002059 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002062 // RegSaveFrameIndex is X86-64 only.
2063 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002064 if (CallConv == CallingConv::X86_FastCall ||
2065 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 // fastcc functions can't have varargs.
2067 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 }
Evan Cheng25caf632006-05-23 21:06:34 +00002069
Rafael Espindola76927d752011-08-30 19:39:58 +00002070 FuncInfo->setArgumentStackSize(StackSize);
2071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002073}
2074
Dan Gohman475871a2008-07-27 21:46:04 +00002075SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002076X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2077 SDValue StackPtr, SDValue Arg,
2078 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002079 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002081 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002084 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002086
2087 return DAG.getStore(Chain, dl, Arg, PtrOff,
2088 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002089 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002090}
2091
Bill Wendling64e87322009-01-16 19:25:27 +00002092/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002094SDValue
2095X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002096 SDValue &OutRetAddr, SDValue Chain,
2097 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002102
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002104 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002105 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002106 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107}
2108
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002109/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002111static SDValue
2112EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002114 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 // Store the return address to the appropriate stack slot.
2116 if (!FPDiff) return Chain;
2117 // Calculate the new stack slot for the return address.
2118 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002120 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002123 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002124 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002125 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002126 return Chain;
2127}
2128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002130X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002131 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002132 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::InputArg> &Ins,
2136 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MachineFunction &MF = DAG.getMachineFunction();
2139 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002140 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002141 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002143 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144
Nick Lewycky22de16d2012-01-19 00:34:10 +00002145 if (MF.getTarget().Options.DisableTailCalls)
2146 isTailCall = false;
2147
Evan Cheng5f941932010-02-05 02:21:12 +00002148 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002149 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002152 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002153
2154 // Sibcalls are automatically detected tailcalls which do not require
2155 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002156 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002157 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002158
2159 if (isTailCall)
2160 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002161 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002162
Chris Lattner29689432010-03-11 00:22:57 +00002163 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2164 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165
Chris Lattner638402b2007-02-28 07:00:42 +00002166 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002168 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002170
2171 // Allocate shadow area for Win64
2172 if (IsWin64) {
2173 CCInfo.AllocateStack(32, 8);
2174 }
2175
Duncan Sands45907662010-10-31 13:21:44 +00002176 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Chris Lattner423c5f42007-02-28 05:31:48 +00002178 // Get a count of how many bytes are to be pushed on the stack.
2179 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002181 // This is a sibcall. The memory operands are available in caller's
2182 // own caller's stack.
2183 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002184 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2185 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2193 FPDiff = NumBytesCallerPushed - NumBytes;
2194
2195 // Set the delta of movement of the returnaddr stackslot.
2196 // But only set if delta is greater than previous delta.
2197 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2198 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2199 }
2200
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (!IsSibcall)
2202 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002205 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002206 if (isTailCall && FPDiff)
2207 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2208 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002209
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2211 SmallVector<SDValue, 8> MemOpChains;
2212 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002213
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 // Walk the register/memloc assignments, inserting copies/loads. In the case
2215 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2217 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002219 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002221 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 // Promote the value if needed.
2224 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 case CCValAssign::Full: break;
2227 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
2230 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2235 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2238 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002239 } else
2240 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2241 break;
2242 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002245 case CCValAssign::Indirect: {
2246 // Store the argument.
2247 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002248 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002249 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002251 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Arg = SpillSlot;
2253 break;
2254 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002256
Chris Lattner423c5f42007-02-28 05:31:48 +00002257 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2259 if (isVarArg && IsWin64) {
2260 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2261 // shadow reg if callee is a varargs function.
2262 unsigned ShadowReg = 0;
2263 switch (VA.getLocReg()) {
2264 case X86::XMM0: ShadowReg = X86::RCX; break;
2265 case X86::XMM1: ShadowReg = X86::RDX; break;
2266 case X86::XMM2: ShadowReg = X86::R8; break;
2267 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002268 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002269 if (ShadowReg)
2270 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002272 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002273 assert(VA.isMemLoc());
2274 if (StackPtr.getNode() == 0)
2275 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2277 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Evan Cheng32fe1032006-05-25 00:59:30 +00002281 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002283 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002284
Evan Cheng347d5f72006-04-28 21:29:37 +00002285 // Build a sequence of copy-to-reg nodes chained together with token chain
2286 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 // Tail call byval lowering might overwrite argument registers so in case of
2289 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002292 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002293 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 InFlag = Chain.getValue(1);
2295 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002296
Chris Lattner88e1fd52009-07-09 04:24:46 +00002297 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2299 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2302 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002303 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 InFlag);
2305 InFlag = Chain.getValue(1);
2306 } else {
2307 // If we are tail calling and generating PIC/GOT style code load the
2308 // address of the callee into ECX. The value in ecx is used as target of
2309 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2310 // for tail calls on PIC/GOT architectures. Normally we would just put the
2311 // address of GOT into ebx and then call target@PLT. But for tail calls
2312 // ebx would be restored (since ebx is callee saved) before jumping to the
2313 // target@PLT.
2314
2315 // Note: The actual moving to ECX is done further down.
2316 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2317 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2318 !G->getGlobal()->hasProtectedVisibility())
2319 Callee = LowerGlobalAddress(Callee, DAG);
2320 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002321 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002322 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002323 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002324
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002325 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 // From AMD64 ABI document:
2327 // For calls that may call functions that use varargs or stdargs
2328 // (prototype-less calls or calls to functions containing ellipsis (...) in
2329 // the declaration) %al is used as hidden argument to specify the number
2330 // of SSE registers used. The contents of %al do not need to match exactly
2331 // the number of registers, but must be an ubound on the number of SSE
2332 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002333
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002335 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2337 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2338 };
2339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002340 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002341 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Dale Johannesendd64c412009-02-04 00:33:20 +00002343 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 InFlag = Chain.getValue(1);
2346 }
2347
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002348
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002349 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002350 if (isTailCall) {
2351 // Force all the incoming stack arguments to be loaded from the stack
2352 // before any new outgoing arguments are stored to the stack, because the
2353 // outgoing stack slots may alias the incoming argument stack slots, and
2354 // the alias isn't otherwise explicit. This is slightly more conservative
2355 // than necessary, because it means that each store effectively depends
2356 // on every argument instead of just those arguments it would clobber.
2357 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SmallVector<SDValue, 8> MemOpChains2;
2360 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002362 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002363 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002364 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2367 if (VA.isRegLoc())
2368 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002369 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002370 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002372 // Create frame index.
2373 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002374 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002375 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002377
Duncan Sands276dcbd2008-03-21 09:14:45 +00002378 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002381 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002382 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002383 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002384 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002385
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2387 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002390 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002391 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002393 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002394 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397 }
2398
2399 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002401 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002402
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 // Copy arguments to their registers.
2404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002406 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 InFlag = Chain.getValue(1);
2408 }
Dan Gohman475871a2008-07-27 21:46:04 +00002409 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002410
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002412 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002413 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 }
2415
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002416 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2417 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2418 // In the 64-bit large code model, we have to make all calls
2419 // through a register, since the call instruction's 32-bit
2420 // pc-relative offset may not be large enough to hold the whole
2421 // address.
2422 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002423 // If the callee is a GlobalAddress node (quite common, every direct call
2424 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2425 // it.
2426
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002427 // We should use extra load for direct calls to dllimported functions in
2428 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002429 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002430 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002432 bool ExtraLoad = false;
2433 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2436 // external symbols most go through the PLT in PIC mode. If the symbol
2437 // has hidden or protected visibility, or if it is static or local, then
2438 // we don't need to use the PLT - we can directly call it.
2439 if (Subtarget->isTargetELF() &&
2440 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002442 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002443 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002444 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002445 (!Subtarget->getTargetTriple().isMacOSX() ||
2446 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002447 // PC-relative references to external symbols should go through $stub,
2448 // unless we're building with the leopard linker or later, which
2449 // automatically synthesizes these stubs.
2450 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002451 } else if (Subtarget->isPICStyleRIPRel() &&
2452 isa<Function>(GV) &&
2453 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2454 // If the function is marked as non-lazy, generate an indirect call
2455 // which loads from the GOT directly. This avoids runtime overhead
2456 // at the cost of eager binding (and one extra byte of encoding).
2457 OpFlags = X86II::MO_GOTPCREL;
2458 WrapperKind = X86ISD::WrapperRIP;
2459 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002461
Devang Patel0d881da2010-07-06 22:08:15 +00002462 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002464
2465 // Add a wrapper if needed.
2466 if (WrapperKind != ISD::DELETED_NODE)
2467 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2468 // Add extra indirection if needed.
2469 if (ExtraLoad)
2470 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2471 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002472 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 }
Bill Wendling056292f2008-09-16 21:48:12 +00002474 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 unsigned char OpFlags = 0;
2476
Evan Cheng1bf891a2010-12-01 22:59:46 +00002477 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2478 // external symbols should go through the PLT.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2481 OpFlags = X86II::MO_PLT;
2482 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002483 (!Subtarget->getTargetTriple().isMacOSX() ||
2484 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002485 // PC-relative references to external symbols should go through $stub,
2486 // unless we're building with the leopard linker or later, which
2487 // automatically synthesizes these stubs.
2488 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002489 }
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Chris Lattner48a7d022009-07-09 05:02:21 +00002491 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2492 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002493 }
2494
Chris Lattnerd96d0722007-02-25 06:40:16 +00002495 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002497 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002498
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2501 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002505 Ops.push_back(Chain);
2506 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002507
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002510
Gordon Henriksen86737662008-01-05 16:56:59 +00002511 // Add argument registers to the end of the list so that they are known live
2512 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2514 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2515 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Evan Cheng586ccac2008-03-18 23:36:35 +00002517 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002519 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2520
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002521 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002522 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002524
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002525 // Add a register mask operand representing the call-preserved registers.
2526 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2527 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2528 assert(Mask && "Missing call preserved mask for calling convention");
2529 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002530
Gabor Greifba36cb52008-08-28 21:40:38 +00002531 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002532 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002535 // We used to do:
2536 //// If this is the first return lowered for this function, add the regs
2537 //// to the liveout set for the function.
2538 // This isn't right, although it's probably harmless on x86; liveouts
2539 // should be computed from returns not tail calls. Consider a void
2540 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return DAG.getNode(X86ISD::TC_RETURN, dl,
2542 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 }
2544
Dale Johannesenace16102009-02-03 19:33:06 +00002545 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002547
Chris Lattner2d297092006-05-23 18:50:38 +00002548 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002550 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2551 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002553 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2554 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002555 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002556 // pops the hidden struct pointer, so we have to push it back.
2557 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002558 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002562
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002564 if (!IsSibcall) {
2565 Chain = DAG.getCALLSEQ_END(Chain,
2566 DAG.getIntPtrConstant(NumBytes, true),
2567 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2568 true),
2569 InFlag);
2570 InFlag = Chain.getValue(1);
2571 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002572
Chris Lattner3085e152007-02-25 08:59:22 +00002573 // Handle result values, copying them out of physregs into vregs that we
2574 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2576 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002577}
2578
Evan Cheng25ab6902006-09-08 06:48:29 +00002579
2580//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// Fast Calling Convention (tail call) implementation
2582//===----------------------------------------------------------------------===//
2583
2584// Like std call, callee cleans arguments, convention except that ECX is
2585// reserved for storing the tail called function address. Only 2 registers are
2586// free for argument passing (inreg). Tail call optimization is performed
2587// provided:
2588// * tailcallopt is enabled
2589// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002590// On X86_64 architecture with GOT-style position independent code only local
2591// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002592// To keep the stack aligned according to platform abi the function
2593// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2594// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// If a tail called function callee has more arguments than the caller the
2596// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002597// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// original REtADDR, but before the saved framepointer or the spilled registers
2599// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2600// stack layout:
2601// arg1
2602// arg2
2603// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002604// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// move area ]
2606// (possible EBP)
2607// ESI
2608// EDI
2609// local1 ..
2610
2611/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2612/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002613unsigned
2614X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2615 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 MachineFunction &MF = DAG.getMachineFunction();
2617 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002618 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002620 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002622 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2624 // Number smaller than 12 so just add the difference.
2625 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2626 } else {
2627 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002628 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002632}
2633
Evan Cheng5f941932010-02-05 02:21:12 +00002634/// MatchingStackOffset - Return true if the given stack call argument is
2635/// already available in the same position (relatively) of the caller's
2636/// incoming argument stack.
2637static
2638bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2639 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2640 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002641 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2642 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (Arg.getOpcode() == ISD::CopyFromReg) {
2644 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002645 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002646 return false;
2647 MachineInstr *Def = MRI->getVRegDef(VR);
2648 if (!Def)
2649 return false;
2650 if (!Flags.isByVal()) {
2651 if (!TII->isLoadFromStackSlot(Def, FI))
2652 return false;
2653 } else {
2654 unsigned Opcode = Def->getOpcode();
2655 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2656 Def->getOperand(1).isFI()) {
2657 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002659 } else
2660 return false;
2661 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2663 if (Flags.isByVal())
2664 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002665 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 // define @foo(%struct.X* %A) {
2667 // tail call @bar(%struct.X* byval %A)
2668 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002669 return false;
2670 SDValue Ptr = Ld->getBasePtr();
2671 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2672 if (!FINode)
2673 return false;
2674 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002675 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002676 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002677 FI = FINode->getIndex();
2678 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 } else
2680 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002681
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002683 if (!MFI->isFixedObjectIndex(FI))
2684 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002686}
2687
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2689/// for tail call optimization. Targets which want to do tail call
2690/// optimization should implement this function.
2691bool
2692X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002693 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002695 bool isCalleeStructRet,
2696 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002697 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002698 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002699 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002701 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002702 CalleeCC != CallingConv::C)
2703 return false;
2704
Evan Cheng7096ae42010-01-29 06:45:59 +00002705 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002706 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002707 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002708 CallingConv::ID CallerCC = CallerF->getCallingConv();
2709 bool CCMatch = CallerCC == CalleeCC;
2710
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002711 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002712 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002713 return true;
2714 return false;
2715 }
2716
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002717 // Look for obvious safe cases to perform tail call optimization that do not
2718 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002719
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2721 // emit a special epilogue.
2722 if (RegInfo->needsStackRealignment(MF))
2723 return false;
2724
Evan Chenga375d472010-03-15 18:54:48 +00002725 // Also avoid sibcall optimization if either caller or callee uses struct
2726 // return semantics.
2727 if (isCalleeStructRet || isCallerStructRet)
2728 return false;
2729
Chad Rosier2416da32011-06-24 21:15:36 +00002730 // An stdcall caller is expected to clean up its arguments; the callee
2731 // isn't going to do that.
2732 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002736 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002737 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002738
2739 // Optimizing for varargs on Win64 is unlikely to be safe without
2740 // additional testing.
2741 if (Subtarget->isTargetWin64())
2742 return false;
2743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002745 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002746 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002747
Chad Rosier871f6642011-05-18 19:59:50 +00002748 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2750 if (!ArgLocs[i].isRegLoc())
2751 return false;
2752 }
2753
Chad Rosier30450e82011-12-22 22:35:21 +00002754 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2755 // stack. Therefore, if it's not used by the call it is not safe to optimize
2756 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002757 bool Unused = false;
2758 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2759 if (!Ins[i].Used) {
2760 Unused = true;
2761 break;
2762 }
2763 }
2764 if (Unused) {
2765 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002767 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002768 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002769 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002770 CCValAssign &VA = RVLocs[i];
2771 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2772 return false;
2773 }
2774 }
2775
Evan Cheng13617962010-04-30 01:12:32 +00002776 // If the calling conventions do not match, then we'd better make sure the
2777 // results are returned in the same way as what the caller expects.
2778 if (!CCMatch) {
2779 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002781 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002782 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2783
2784 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002786 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002787 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2788
2789 if (RVLocs1.size() != RVLocs2.size())
2790 return false;
2791 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2792 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2793 return false;
2794 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2795 return false;
2796 if (RVLocs1[i].isRegLoc()) {
2797 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2798 return false;
2799 } else {
2800 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2801 return false;
2802 }
2803 }
2804 }
2805
Evan Chenga6bff982010-01-30 01:22:00 +00002806 // If the callee takes no arguments then go on to check the results of the
2807 // call.
2808 if (!Outs.empty()) {
2809 // Check if stack adjustment is needed. For now, do not do this if any
2810 // argument is passed on the stack.
2811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002812 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002813 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002814
2815 // Allocate shadow area for Win64
2816 if (Subtarget->isTargetWin64()) {
2817 CCInfo.AllocateStack(32, 8);
2818 }
2819
Duncan Sands45907662010-10-31 13:21:44 +00002820 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002821 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002822 MachineFunction &MF = DAG.getMachineFunction();
2823 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2824 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002825
2826 // Check if the arguments are already laid out in the right way as
2827 // the caller's fixed stack objects.
2828 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002829 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2830 const X86InstrInfo *TII =
2831 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002832 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2833 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002835 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002836 if (VA.getLocInfo() == CCValAssign::Indirect)
2837 return false;
2838 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002839 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2840 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002841 return false;
2842 }
2843 }
2844 }
Evan Cheng9c044672010-05-29 01:35:22 +00002845
2846 // If the tailcall address may be in a register, then make sure it's
2847 // possible to register allocate for it. In 32-bit, the call address can
2848 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002849 // callee-saved registers are restored. These happen to be the same
2850 // registers used to pass 'inreg' arguments so watch out for those.
2851 if (!Subtarget->is64Bit() &&
2852 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002853 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002854 unsigned NumInRegs = 0;
2855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2856 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002857 if (!VA.isRegLoc())
2858 continue;
2859 unsigned Reg = VA.getLocReg();
2860 switch (Reg) {
2861 default: break;
2862 case X86::EAX: case X86::EDX: case X86::ECX:
2863 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002864 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002865 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002866 }
2867 }
2868 }
Evan Chenga6bff982010-01-30 01:22:00 +00002869 }
Evan Chengb1712452010-01-27 06:25:16 +00002870
Evan Cheng86809cc2010-02-03 03:28:02 +00002871 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002872}
2873
Dan Gohman3df24e62008-09-03 23:12:08 +00002874FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002875X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2876 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002877}
2878
2879
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002880//===----------------------------------------------------------------------===//
2881// Other Lowering Hooks
2882//===----------------------------------------------------------------------===//
2883
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002884static bool MayFoldLoad(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2886}
2887
2888static bool MayFoldIntoStore(SDValue Op) {
2889 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2890}
2891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892static bool isTargetShuffle(unsigned Opcode) {
2893 switch(Opcode) {
2894 default: return false;
2895 case X86ISD::PSHUFD:
2896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002898 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002899 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002901 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002902 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002903 case X86ISD::MOVLPS:
2904 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002905 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002906 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002907 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 case X86ISD::MOVSS:
2909 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002910 case X86ISD::UNPCKL:
2911 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002912 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002913 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914 return true;
2915 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916}
2917
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002919 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 switch(Opc) {
2921 default: llvm_unreachable("Unknown x86 shuffle node");
2922 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002923 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002924 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925 return DAG.getNode(Opc, dl, VT, V1);
2926 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927}
2928
2929static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002930 SDValue V1, unsigned TargetMask,
2931 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 switch(Opc) {
2933 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002934 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935 case X86ISD::PSHUFHW:
2936 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002937 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002938 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2940 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002942
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002944 SDValue V1, SDValue V2, unsigned TargetMask,
2945 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946 switch(Opc) {
2947 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002948 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002949 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002950 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002951 return DAG.getNode(Opc, dl, VT, V1, V2,
2952 DAG.getConstant(TargetMask, MVT::i8));
2953 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002954}
2955
2956static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2957 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2958 switch(Opc) {
2959 default: llvm_unreachable("Unknown x86 shuffle node");
2960 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002961 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002962 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002963 case X86ISD::MOVLPS:
2964 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002965 case X86ISD::MOVSS:
2966 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002967 case X86ISD::UNPCKL:
2968 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969 return DAG.getNode(Opc, dl, VT, V1, V2);
2970 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002971}
2972
Dan Gohmand858e902010-04-17 15:26:15 +00002973SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 MachineFunction &MF = DAG.getMachineFunction();
2975 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2976 int ReturnAddrIndex = FuncInfo->getRAIndex();
2977
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978 if (ReturnAddrIndex == 0) {
2979 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002980 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002981 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002982 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002983 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984 }
2985
Evan Cheng25ab6902006-09-08 06:48:29 +00002986 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987}
2988
2989
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002990bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2991 bool hasSymbolicDisplacement) {
2992 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002993 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994 return false;
2995
2996 // If we don't have a symbolic displacement - we don't have any extra
2997 // restrictions.
2998 if (!hasSymbolicDisplacement)
2999 return true;
3000
3001 // FIXME: Some tweaks might be needed for medium code model.
3002 if (M != CodeModel::Small && M != CodeModel::Kernel)
3003 return false;
3004
3005 // For small code model we assume that latest object is 16MB before end of 31
3006 // bits boundary. We may also accept pretty large negative constants knowing
3007 // that all objects are in the positive half of address space.
3008 if (M == CodeModel::Small && Offset < 16*1024*1024)
3009 return true;
3010
3011 // For kernel code model we know that all object resist in the negative half
3012 // of 32bits address space. We may not accept negative offsets, since they may
3013 // be just off and we may accept pretty large positive ones.
3014 if (M == CodeModel::Kernel && Offset > 0)
3015 return true;
3016
3017 return false;
3018}
3019
Evan Chengef41ff62011-06-23 17:54:54 +00003020/// isCalleePop - Determines whether the callee is required to pop its
3021/// own arguments. Callee pop is necessary to support tail calls.
3022bool X86::isCalleePop(CallingConv::ID CallingConv,
3023 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3024 if (IsVarArg)
3025 return false;
3026
3027 switch (CallingConv) {
3028 default:
3029 return false;
3030 case CallingConv::X86_StdCall:
3031 return !is64Bit;
3032 case CallingConv::X86_FastCall:
3033 return !is64Bit;
3034 case CallingConv::X86_ThisCall:
3035 return !is64Bit;
3036 case CallingConv::Fast:
3037 return TailCallOpt;
3038 case CallingConv::GHC:
3039 return TailCallOpt;
3040 }
3041}
3042
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3044/// specific condition code, returning the condition code and the LHS/RHS of the
3045/// comparison to make.
3046static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3047 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003048 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3050 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3051 // X > -1 -> X == 0, jump !sign.
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003054 }
3055 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003056 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003058 }
3059 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003060 // X < 1 -> X <= 0
3061 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003063 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003064 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003065
Evan Chengd9558e02006-01-06 00:43:03 +00003066 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003067 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETEQ: return X86::COND_E;
3069 case ISD::SETGT: return X86::COND_G;
3070 case ISD::SETGE: return X86::COND_GE;
3071 case ISD::SETLT: return X86::COND_L;
3072 case ISD::SETLE: return X86::COND_LE;
3073 case ISD::SETNE: return X86::COND_NE;
3074 case ISD::SETULT: return X86::COND_B;
3075 case ISD::SETUGT: return X86::COND_A;
3076 case ISD::SETULE: return X86::COND_BE;
3077 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003078 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003082
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003084 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3085 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3087 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003088 }
3089
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 switch (SetCCOpcode) {
3091 default: break;
3092 case ISD::SETOLT:
3093 case ISD::SETOLE:
3094 case ISD::SETUGT:
3095 case ISD::SETUGE:
3096 std::swap(LHS, RHS);
3097 break;
3098 }
3099
3100 // On a floating point condition, the flags are set as follows:
3101 // ZF PF CF op
3102 // 0 | 0 | 0 | X > Y
3103 // 0 | 0 | 1 | X < Y
3104 // 1 | 0 | 0 | X == Y
3105 // 1 | 1 | 1 | unordered
3106 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003107 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETOLT: // flipped
3111 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETOLE: // flipped
3114 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETUGT: // flipped
3117 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETUGE: // flipped
3120 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003123 case ISD::SETNE: return X86::COND_NE;
3124 case ISD::SETUO: return X86::COND_P;
3125 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003126 case ISD::SETOEQ:
3127 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 }
Evan Chengd9558e02006-01-06 00:43:03 +00003129}
3130
Evan Cheng4a460802006-01-11 00:33:36 +00003131/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3132/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003133/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003134static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003135 switch (X86CC) {
3136 default:
3137 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003138 case X86::COND_B:
3139 case X86::COND_BE:
3140 case X86::COND_E:
3141 case X86::COND_P:
3142 case X86::COND_A:
3143 case X86::COND_AE:
3144 case X86::COND_NE:
3145 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003146 return true;
3147 }
3148}
3149
Evan Chengeb2f9692009-10-27 19:56:55 +00003150/// isFPImmLegal - Returns true if the target can instruction select the
3151/// specified FP immediate natively. If false, the legalizer will
3152/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003153bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003154 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3155 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3156 return true;
3157 }
3158 return false;
3159}
3160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3162/// the specified range (L, H].
3163static bool isUndefOrInRange(int Val, int Low, int Hi) {
3164 return (Val < 0) || (Val >= Low && Val < Hi);
3165}
3166
3167/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3168/// specified value.
3169static bool isUndefOrEqual(int Val, int CmpVal) {
3170 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003171 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003173}
3174
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003175/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3176/// from position Pos and ending in Pos+Size, falls within the specified
3177/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003179 int Pos, int Size, int Low) {
3180 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3181 if (!isUndefOrEqual(Mask[i], Low))
3182 return false;
3183 return true;
3184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3188/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003190 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 return (Mask[0] < 2 && Mask[1] < 2);
3194 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003195}
3196
Nate Begeman9008ca62009-04-27 18:41:29 +00003197/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3198/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003199static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003204 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003208 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Evan Cheng506d3df2006-03-29 23:07:14 +00003212 return true;
3213}
3214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3216/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003217static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003222 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003226 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003231}
3232
Nate Begemana09008b2009-10-19 02:17:23 +00003233/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3234/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003235static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3236 const X86Subtarget *Subtarget) {
3237 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3238 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003239 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Craig Topper0e2037b2012-01-20 05:53:00 +00003241 unsigned NumElts = VT.getVectorNumElements();
3242 unsigned NumLanes = VT.getSizeInBits()/128;
3243 unsigned NumLaneElts = NumElts/NumLanes;
3244
3245 // Do not handle 64-bit element shuffles with palignr.
3246 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Craig Topper0e2037b2012-01-20 05:53:00 +00003249 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3250 unsigned i;
3251 for (i = 0; i != NumLaneElts; ++i) {
3252 if (Mask[i+l] >= 0)
3253 break;
3254 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003255
Craig Topper0e2037b2012-01-20 05:53:00 +00003256 // Lane is all undef, go to next lane
3257 if (i == NumLaneElts)
3258 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003261
Craig Topper0e2037b2012-01-20 05:53:00 +00003262 // Make sure its in this lane in one of the sources
3263 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3264 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003265 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003266
3267 // If not lane 0, then we must match lane 0
3268 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3269 return false;
3270
3271 // Correct second source to be contiguous with first source
3272 if (Start >= (int)NumElts)
3273 Start -= NumElts - NumLaneElts;
3274
3275 // Make sure we're shifting in the right direction.
3276 if (Start <= (int)(i+l))
3277 return false;
3278
3279 Start -= i;
3280
3281 // Check the rest of the elements to see if they are consecutive.
3282 for (++i; i != NumLaneElts; ++i) {
3283 int Idx = Mask[i+l];
3284
3285 // Make sure its in this lane
3286 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3287 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3288 return false;
3289
3290 // If not lane 0, then we must match lane 0
3291 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3292 return false;
3293
3294 if (Idx >= (int)NumElts)
3295 Idx -= NumElts - NumLaneElts;
3296
3297 if (!isUndefOrEqual(Idx, Start+i))
3298 return false;
3299
3300 }
Nate Begemana09008b2009-10-19 02:17:23 +00003301 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003302
Nate Begemana09008b2009-10-19 02:17:23 +00003303 return true;
3304}
3305
Craig Topper1a7700a2012-01-19 08:19:12 +00003306/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3307/// the two vector operands have swapped position.
3308static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3309 unsigned NumElems) {
3310 for (unsigned i = 0; i != NumElems; ++i) {
3311 int idx = Mask[i];
3312 if (idx < 0)
3313 continue;
3314 else if (idx < (int)NumElems)
3315 Mask[i] = idx + NumElems;
3316 else
3317 Mask[i] = idx - NumElems;
3318 }
3319}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003320
Craig Topper1a7700a2012-01-19 08:19:12 +00003321/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3322/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3323/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3324/// reverse of what x86 shuffles want.
3325static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3326 bool Commuted = false) {
3327 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328 return false;
3329
Craig Topper1a7700a2012-01-19 08:19:12 +00003330 unsigned NumElems = VT.getVectorNumElements();
3331 unsigned NumLanes = VT.getSizeInBits()/128;
3332 unsigned NumLaneElems = NumElems/NumLanes;
3333
3334 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003335 return false;
3336
3337 // VSHUFPSY divides the resulting vector into 4 chunks.
3338 // The sources are also splitted into 4 chunks, and each destination
3339 // chunk must come from a different source chunk.
3340 //
3341 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3342 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3343 //
3344 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3345 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3346 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003347 // VSHUFPDY divides the resulting vector into 4 chunks.
3348 // The sources are also splitted into 4 chunks, and each destination
3349 // chunk must come from a different source chunk.
3350 //
3351 // SRC1 => X3 X2 X1 X0
3352 // SRC2 => Y3 Y2 Y1 Y0
3353 //
3354 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3355 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003356 unsigned HalfLaneElems = NumLaneElems/2;
3357 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3358 for (unsigned i = 0; i != NumLaneElems; ++i) {
3359 int Idx = Mask[i+l];
3360 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3361 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3362 return false;
3363 // For VSHUFPSY, the mask of the second half must be the same as the
3364 // first but with the appropriate offsets. This works in the same way as
3365 // VPERMILPS works with masks.
3366 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3367 continue;
3368 if (!isUndefOrEqual(Idx, Mask[i]+l))
3369 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003370 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003371 }
3372
3373 return true;
3374}
3375
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003376/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3377/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003378static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003379 unsigned NumElems = VT.getVectorNumElements();
3380
3381 if (VT.getSizeInBits() != 128)
3382 return false;
3383
3384 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003385 return false;
3386
Evan Cheng2064a2b2006-03-28 06:50:32 +00003387 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003388 return isUndefOrEqual(Mask[0], 6) &&
3389 isUndefOrEqual(Mask[1], 7) &&
3390 isUndefOrEqual(Mask[2], 2) &&
3391 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003392}
3393
Nate Begeman0b10b912009-11-07 23:17:15 +00003394/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3395/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3396/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003397static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003398 unsigned NumElems = VT.getVectorNumElements();
3399
3400 if (VT.getSizeInBits() != 128)
3401 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003402
Nate Begeman0b10b912009-11-07 23:17:15 +00003403 if (NumElems != 4)
3404 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003405
Craig Topperdd637ae2012-02-19 05:41:45 +00003406 return isUndefOrEqual(Mask[0], 2) &&
3407 isUndefOrEqual(Mask[1], 3) &&
3408 isUndefOrEqual(Mask[2], 2) &&
3409 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003410}
3411
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3413/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003414static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003415 if (VT.getSizeInBits() != 128)
3416 return false;
3417
Craig Topperdd637ae2012-02-19 05:41:45 +00003418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420 if (NumElems != 2 && NumElems != 4)
3421 return false;
3422
Craig Topperdd637ae2012-02-19 05:41:45 +00003423 for (unsigned i = 0; i != NumElems/2; ++i)
3424 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
Craig Topperdd637ae2012-02-19 05:41:45 +00003427 for (unsigned i = NumElems/2; i != NumElems; ++i)
3428 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430
3431 return true;
3432}
3433
Nate Begeman0b10b912009-11-07 23:17:15 +00003434/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3435/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003436static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3437 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438
David Greenea20244d2011-03-02 17:23:43 +00003439 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003440 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441 return false;
3442
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 for (unsigned i = 0; i != NumElems/2; ++i)
3444 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
Craig Topperdd637ae2012-02-19 05:41:45 +00003447 for (unsigned i = 0; i != NumElems/2; ++i)
3448 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450
3451 return true;
3452}
3453
Evan Cheng0038e592006-03-28 00:39:58 +00003454/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3455/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003456static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003457 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003458 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003459
3460 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3461 "Unsupported vector type for unpckh");
3462
Craig Topper6347e862011-11-21 06:57:39 +00003463 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003464 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003465 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003466
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003467 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3468 // independently on 128-bit lanes.
3469 unsigned NumLanes = VT.getSizeInBits()/128;
3470 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003471
Craig Topper94438ba2011-12-16 08:06:31 +00003472 for (unsigned l = 0; l != NumLanes; ++l) {
3473 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3474 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003475 i += 2, ++j) {
3476 int BitI = Mask[i];
3477 int BitI1 = Mask[i+1];
3478 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003479 return false;
David Greenea20244d2011-03-02 17:23:43 +00003480 if (V2IsSplat) {
3481 if (!isUndefOrEqual(BitI1, NumElts))
3482 return false;
3483 } else {
3484 if (!isUndefOrEqual(BitI1, j + NumElts))
3485 return false;
3486 }
Evan Cheng39623da2006-04-20 08:58:49 +00003487 }
Evan Cheng0038e592006-03-28 00:39:58 +00003488 }
David Greenea20244d2011-03-02 17:23:43 +00003489
Evan Cheng0038e592006-03-28 00:39:58 +00003490 return true;
3491}
3492
Evan Cheng4fcb9222006-03-28 02:43:26 +00003493/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3494/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003495static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003496 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003497 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003498
3499 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3500 "Unsupported vector type for unpckh");
3501
Craig Topper6347e862011-11-21 06:57:39 +00003502 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003503 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003504 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003505
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003506 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3507 // independently on 128-bit lanes.
3508 unsigned NumLanes = VT.getSizeInBits()/128;
3509 unsigned NumLaneElts = NumElts/NumLanes;
3510
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003512 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3513 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003514 int BitI = Mask[i];
3515 int BitI1 = Mask[i+1];
3516 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003517 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003518 if (V2IsSplat) {
3519 if (isUndefOrEqual(BitI1, NumElts))
3520 return false;
3521 } else {
3522 if (!isUndefOrEqual(BitI1, j+NumElts))
3523 return false;
3524 }
Evan Cheng39623da2006-04-20 08:58:49 +00003525 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003527 return true;
3528}
3529
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003530/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3531/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3532/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003533static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003534 bool HasAVX2) {
3535 unsigned NumElts = VT.getVectorNumElements();
3536
3537 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3538 "Unsupported vector type for unpckh");
3539
3540 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3541 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003542 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003543
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003544 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3545 // FIXME: Need a better way to get rid of this, there's no latency difference
3546 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3547 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003548 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003549 return false;
3550
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003551 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3552 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003553 unsigned NumLanes = VT.getSizeInBits()/128;
3554 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003555
Craig Topper94438ba2011-12-16 08:06:31 +00003556 for (unsigned l = 0; l != NumLanes; ++l) {
3557 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3558 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003559 i += 2, ++j) {
3560 int BitI = Mask[i];
3561 int BitI1 = Mask[i+1];
3562
3563 if (!isUndefOrEqual(BitI, j))
3564 return false;
3565 if (!isUndefOrEqual(BitI1, j))
3566 return false;
3567 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003568 }
David Greenea20244d2011-03-02 17:23:43 +00003569
Rafael Espindola15684b22009-04-24 12:40:33 +00003570 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003571}
3572
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003573/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3574/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3575/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003576static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003577 unsigned NumElts = VT.getVectorNumElements();
3578
3579 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3580 "Unsupported vector type for unpckh");
3581
3582 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3583 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003585
Craig Topper94438ba2011-12-16 08:06:31 +00003586 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3587 // independently on 128-bit lanes.
3588 unsigned NumLanes = VT.getSizeInBits()/128;
3589 unsigned NumLaneElts = NumElts/NumLanes;
3590
3591 for (unsigned l = 0; l != NumLanes; ++l) {
3592 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3593 i != (l+1)*NumLaneElts; i += 2, ++j) {
3594 int BitI = Mask[i];
3595 int BitI1 = Mask[i+1];
3596 if (!isUndefOrEqual(BitI, j))
3597 return false;
3598 if (!isUndefOrEqual(BitI1, j))
3599 return false;
3600 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003601 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003602 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003603}
3604
Evan Cheng017dcc62006-04-21 01:05:10 +00003605/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3606/// specifies a shuffle of elements that is suitable for input to MOVSS,
3607/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003608static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003609 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003610 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003611 if (VT.getSizeInBits() == 256)
3612 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003613
Craig Topperc612d792012-01-02 09:17:37 +00003614 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003618
Craig Topperc612d792012-01-02 09:17:37 +00003619 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003622
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003623 return true;
3624}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003625
Craig Topper70b883b2011-11-28 10:14:51 +00003626/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003627/// as permutations between 128-bit chunks or halves. As an example: this
3628/// shuffle bellow:
3629/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3630/// The first half comes from the second half of V1 and the second half from the
3631/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003632static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003633 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003634 return false;
3635
3636 // The shuffle result is divided into half A and half B. In total the two
3637 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3638 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003639 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003640 bool MatchA = false, MatchB = false;
3641
3642 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003643 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003644 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3645 MatchA = true;
3646 break;
3647 }
3648 }
3649
3650 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003651 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3653 MatchB = true;
3654 break;
3655 }
3656 }
3657
3658 return MatchA && MatchB;
3659}
3660
Craig Topper70b883b2011-11-28 10:14:51 +00003661/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3662/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003663static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003664 EVT VT = SVOp->getValueType(0);
3665
Craig Topperc612d792012-01-02 09:17:37 +00003666 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667
Craig Topperc612d792012-01-02 09:17:37 +00003668 unsigned FstHalf = 0, SndHalf = 0;
3669 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (SVOp->getMaskElt(i) > 0) {
3671 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3672 break;
3673 }
3674 }
Craig Topperc612d792012-01-02 09:17:37 +00003675 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003676 if (SVOp->getMaskElt(i) > 0) {
3677 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3678 break;
3679 }
3680 }
3681
3682 return (FstHalf | (SndHalf << 4));
3683}
3684
Craig Topper70b883b2011-11-28 10:14:51 +00003685/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003686/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3687/// Note that VPERMIL mask matching is different depending whether theunderlying
3688/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3689/// to the same elements of the low, but to the higher half of the source.
3690/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003691/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003692static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003693 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003694 return false;
3695
Craig Topperc612d792012-01-02 09:17:37 +00003696 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003697 // Only match 256-bit with 32/64-bit types
3698 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003699 return false;
3700
Craig Topperc612d792012-01-02 09:17:37 +00003701 unsigned NumLanes = VT.getSizeInBits()/128;
3702 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003704 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003705 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003706 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003707 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003708 continue;
3709 // VPERMILPS handling
3710 if (Mask[i] < 0)
3711 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003712 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003713 return false;
3714 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003715 }
3716
3717 return true;
3718}
3719
Craig Topper5aaffa82012-02-19 02:53:47 +00003720/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003721/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003722/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003723static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003724 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003725 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003726 if (VT.getSizeInBits() == 256)
3727 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003728 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003733
Craig Topperc612d792012-01-02 09:17:37 +00003734 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003735 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3736 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3737 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003738 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Evan Cheng39623da2006-04-20 08:58:49 +00003740 return true;
3741}
3742
Evan Chengd9539472006-04-14 21:59:03 +00003743/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3744/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003745/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003746static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003747 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003748 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003749 return false;
3750
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003751 unsigned NumElems = VT.getVectorNumElements();
3752
3753 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3754 (VT.getSizeInBits() == 256 && NumElems != 8))
3755 return false;
3756
3757 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003758 for (unsigned i = 0; i != NumElems; i += 2)
3759 if (!isUndefOrEqual(Mask[i], i+1) ||
3760 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003762
3763 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003764}
3765
3766/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3767/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003768/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003769static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003770 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003771 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003772 return false;
3773
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003774 unsigned NumElems = VT.getVectorNumElements();
3775
3776 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3777 (VT.getSizeInBits() == 256 && NumElems != 8))
3778 return false;
3779
3780 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003781 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003782 if (!isUndefOrEqual(Mask[i], i) ||
3783 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003785
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003786 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003787}
3788
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003789/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3790/// specifies a shuffle of elements that is suitable for input to 256-bit
3791/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003792static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003793 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794
Craig Topperbeabc6c2011-12-05 06:56:46 +00003795 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003796 return false;
3797
Craig Topperc612d792012-01-02 09:17:37 +00003798 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003799 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003800 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003801 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003802 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003803 return false;
3804 return true;
3805}
3806
Evan Cheng0b457f02008-09-25 20:50:48 +00003807/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003808/// specifies a shuffle of elements that is suitable for input to 128-bit
3809/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003810static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003811 if (VT.getSizeInBits() != 128)
3812 return false;
3813
Craig Topperc612d792012-01-02 09:17:37 +00003814 unsigned e = VT.getVectorNumElements() / 2;
3815 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003816 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003817 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003818 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003819 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003820 return false;
3821 return true;
3822}
3823
David Greenec38a03e2011-02-03 15:50:00 +00003824/// isVEXTRACTF128Index - Return true if the specified
3825/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3826/// suitable for input to VEXTRACTF128.
3827bool X86::isVEXTRACTF128Index(SDNode *N) {
3828 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3829 return false;
3830
3831 // The index should be aligned on a 128-bit boundary.
3832 uint64_t Index =
3833 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3834
3835 unsigned VL = N->getValueType(0).getVectorNumElements();
3836 unsigned VBits = N->getValueType(0).getSizeInBits();
3837 unsigned ElSize = VBits / VL;
3838 bool Result = (Index * ElSize) % 128 == 0;
3839
3840 return Result;
3841}
3842
David Greeneccacdc12011-02-04 16:08:29 +00003843/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3844/// operand specifies a subvector insert that is suitable for input to
3845/// VINSERTF128.
3846bool X86::isVINSERTF128Index(SDNode *N) {
3847 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3848 return false;
3849
3850 // The index should be aligned on a 128-bit boundary.
3851 uint64_t Index =
3852 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3853
3854 unsigned VL = N->getValueType(0).getVectorNumElements();
3855 unsigned VBits = N->getValueType(0).getSizeInBits();
3856 unsigned ElSize = VBits / VL;
3857 bool Result = (Index * ElSize) % 128 == 0;
3858
3859 return Result;
3860}
3861
Evan Cheng63d33002006-03-22 08:01:21 +00003862/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003863/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003864/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003865static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003866 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003867
Craig Topper1a7700a2012-01-19 08:19:12 +00003868 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3869 "Unsupported vector type for PSHUF/SHUFP");
3870
3871 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3872 // independently on 128-bit lanes.
3873 unsigned NumElts = VT.getVectorNumElements();
3874 unsigned NumLanes = VT.getSizeInBits()/128;
3875 unsigned NumLaneElts = NumElts/NumLanes;
3876
3877 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3878 "Only supports 2 or 4 elements per lane");
3879
3880 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003881 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003882 for (unsigned i = 0; i != NumElts; ++i) {
3883 int Elt = N->getMaskElt(i);
3884 if (Elt < 0) continue;
3885 Elt %= NumLaneElts;
3886 unsigned ShAmt = i << Shift;
3887 if (ShAmt >= 8) ShAmt -= 8;
3888 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003889 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003890
Evan Cheng63d33002006-03-22 08:01:21 +00003891 return Mask;
3892}
3893
Evan Cheng506d3df2006-03-29 23:07:14 +00003894/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003895/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003896static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003897 unsigned Mask = 0;
3898 // 8 nodes, but we only care about the last 4.
3899 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003900 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003902 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 if (i != 4)
3904 Mask <<= 2;
3905 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003906 return Mask;
3907}
3908
3909/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003910/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003911static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003912 unsigned Mask = 0;
3913 // 8 nodes, but we only care about the first 4.
3914 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003915 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 if (Val >= 0)
3917 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003918 if (i != 0)
3919 Mask <<= 2;
3920 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003921 return Mask;
3922}
3923
Nate Begemana09008b2009-10-19 02:17:23 +00003924/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3925/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003926static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3927 EVT VT = SVOp->getValueType(0);
3928 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003929
Craig Topper0e2037b2012-01-20 05:53:00 +00003930 unsigned NumElts = VT.getVectorNumElements();
3931 unsigned NumLanes = VT.getSizeInBits()/128;
3932 unsigned NumLaneElts = NumElts/NumLanes;
3933
3934 int Val = 0;
3935 unsigned i;
3936 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003937 Val = SVOp->getMaskElt(i);
3938 if (Val >= 0)
3939 break;
3940 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003941 if (Val >= (int)NumElts)
3942 Val -= NumElts - NumLaneElts;
3943
Eli Friedman63f8dde2011-07-25 21:36:45 +00003944 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003945 return (Val - i) * EltSize;
3946}
3947
David Greenec38a03e2011-02-03 15:50:00 +00003948/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3949/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3950/// instructions.
3951unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3952 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3953 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3954
3955 uint64_t Index =
3956 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3957
3958 EVT VecVT = N->getOperand(0).getValueType();
3959 EVT ElVT = VecVT.getVectorElementType();
3960
3961 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003962 return Index / NumElemsPerChunk;
3963}
3964
David Greeneccacdc12011-02-04 16:08:29 +00003965/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3966/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3967/// instructions.
3968unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3969 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3970 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3971
3972 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003973 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003974
3975 EVT VecVT = N->getValueType(0);
3976 EVT ElVT = VecVT.getVectorElementType();
3977
3978 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003979 return Index / NumElemsPerChunk;
3980}
3981
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003982/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3983/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3984/// Handles 256-bit.
3985static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3986 EVT VT = N->getValueType(0);
3987
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003988 unsigned NumElts = VT.getVectorNumElements();
3989
Craig Topper095c5282012-04-15 23:48:57 +00003990 assert((VT.is256BitVector() && NumElts == 4) &&
3991 "Unsupported vector type for VPERMQ/VPERMPD");
3992
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003993 unsigned Mask = 0;
3994 for (unsigned i = 0; i != NumElts; ++i) {
3995 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003996 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003997 continue;
3998 Mask |= Elt << (i*2);
3999 }
4000
4001 return Mask;
4002}
Evan Cheng37b73872009-07-30 08:33:02 +00004003/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4004/// constant +0.0.
4005bool X86::isZeroNode(SDValue Elt) {
4006 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004007 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004008 (isa<ConstantFPSDNode>(Elt) &&
4009 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4010}
4011
Nate Begeman9008ca62009-04-27 18:41:29 +00004012/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4013/// their permute mask.
4014static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4015 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004016 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004017 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004019
Nate Begeman5a5ca152009-04-29 05:20:52 +00004020 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 int idx = SVOp->getMaskElt(i);
4022 if (idx < 0)
4023 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004024 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004026 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4030 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004031}
4032
Evan Cheng533a0aa2006-04-19 20:35:22 +00004033/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4034/// match movhlps. The lower half elements should come from upper half of
4035/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004036/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004037static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004038 if (VT.getSizeInBits() != 128)
4039 return false;
4040 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004041 return false;
4042 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004043 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004044 return false;
4045 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004046 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004047 return false;
4048 return true;
4049}
4050
Evan Cheng5ced1d82006-04-06 23:23:56 +00004051/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004052/// is promoted to a vector. It also returns the LoadSDNode by reference if
4053/// required.
4054static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004055 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4056 return false;
4057 N = N->getOperand(0).getNode();
4058 if (!ISD::isNON_EXTLoad(N))
4059 return false;
4060 if (LD)
4061 *LD = cast<LoadSDNode>(N);
4062 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004063}
4064
Dan Gohman65fd6562011-11-03 21:49:52 +00004065// Test whether the given value is a vector value which will be legalized
4066// into a load.
4067static bool WillBeConstantPoolLoad(SDNode *N) {
4068 if (N->getOpcode() != ISD::BUILD_VECTOR)
4069 return false;
4070
4071 // Check for any non-constant elements.
4072 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4073 switch (N->getOperand(i).getNode()->getOpcode()) {
4074 case ISD::UNDEF:
4075 case ISD::ConstantFP:
4076 case ISD::Constant:
4077 break;
4078 default:
4079 return false;
4080 }
4081
4082 // Vectors of all-zeros and all-ones are materialized with special
4083 // instructions rather than being loaded.
4084 return !ISD::isBuildVectorAllZeros(N) &&
4085 !ISD::isBuildVectorAllOnes(N);
4086}
4087
Evan Cheng533a0aa2006-04-19 20:35:22 +00004088/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4089/// match movlp{s|d}. The lower half elements should come from lower half of
4090/// V1 (and in order), and the upper half elements should come from the upper
4091/// half of V2 (and in order). And since V1 will become the source of the
4092/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004093static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004094 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004095 if (VT.getSizeInBits() != 128)
4096 return false;
4097
Evan Cheng466685d2006-10-09 20:57:25 +00004098 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004099 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004100 // Is V2 is a vector load, don't do this transformation. We will try to use
4101 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004102 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004103 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004104
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004105 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107 if (NumElems != 2 && NumElems != 4)
4108 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004110 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004111 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004112 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004113 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004114 return false;
4115 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004116}
4117
Evan Cheng39623da2006-04-20 08:58:49 +00004118/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4119/// all the same.
4120static bool isSplatVector(SDNode *N) {
4121 if (N->getOpcode() != ISD::BUILD_VECTOR)
4122 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004123
Dan Gohman475871a2008-07-27 21:46:04 +00004124 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004125 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4126 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004127 return false;
4128 return true;
4129}
4130
Evan Cheng213d2cf2007-05-17 18:45:50 +00004131/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004132/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004133/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004134static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004135 SDValue V1 = N->getOperand(0);
4136 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004137 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4138 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004140 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004142 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4143 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004144 if (Opc != ISD::BUILD_VECTOR ||
4145 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 return false;
4147 } else if (Idx >= 0) {
4148 unsigned Opc = V1.getOpcode();
4149 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4150 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004151 if (Opc != ISD::BUILD_VECTOR ||
4152 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004153 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004154 }
4155 }
4156 return true;
4157}
4158
4159/// getZeroVector - Returns a vector of specified type with all zero elements.
4160///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004161static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004162 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004163 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004164 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004165
Dale Johannesen0488fb62010-09-30 23:57:10 +00004166 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004167 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004169 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004170 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004171 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4172 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4173 } else { // SSE1
4174 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4175 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4176 }
Craig Topper9d352402012-04-23 07:24:41 +00004177 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004178 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004179 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4180 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4181 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4182 } else {
4183 // 256-bit logic and arithmetic instructions in AVX are all
4184 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4185 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4186 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4187 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4188 }
Craig Topper9d352402012-04-23 07:24:41 +00004189 } else
4190 llvm_unreachable("Unexpected vector type");
4191
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004192 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004193}
4194
Chris Lattner8a594482007-11-25 00:24:49 +00004195/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004196/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4197/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4198/// Then bitcast to their original type, ensuring they get CSE'd.
4199static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4200 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004201 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004202 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004203
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004205 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004206 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004207 if (HasAVX2) { // AVX2
4208 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4209 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4210 } else { // AVX
4211 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004212 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004213 }
Craig Topper9d352402012-04-23 07:24:41 +00004214 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004216 } else
4217 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004218
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004219 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004220}
4221
Evan Cheng39623da2006-04-20 08:58:49 +00004222/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4223/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004224static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004225 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004226 if (Mask[i] > (int)NumElems) {
4227 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004228 }
Evan Cheng39623da2006-04-20 08:58:49 +00004229 }
Evan Cheng39623da2006-04-20 08:58:49 +00004230}
4231
Evan Cheng017dcc62006-04-21 01:05:10 +00004232/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4233/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004234static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 SDValue V2) {
4236 unsigned NumElems = VT.getVectorNumElements();
4237 SmallVector<int, 8> Mask;
4238 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004239 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 Mask.push_back(i);
4241 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004242}
4243
Nate Begeman9008ca62009-04-27 18:41:29 +00004244/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004245static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SDValue V2) {
4247 unsigned NumElems = VT.getVectorNumElements();
4248 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004249 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 Mask.push_back(i);
4251 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004252 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004254}
4255
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004256/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004257static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 SDValue V2) {
4259 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004260 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004262 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 Mask.push_back(i + Half);
4264 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004265 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004267}
4268
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004269// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004270// a generic shuffle instruction because the target has no such instructions.
4271// Generate shuffles which repeat i16 and i8 several times until they can be
4272// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004273static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004276 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004277
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 while (NumElems > 4) {
4279 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 EltNo -= NumElems/2;
4284 }
4285 NumElems >>= 1;
4286 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004287 return V;
4288}
Eric Christopherfd179292009-08-27 18:07:15 +00004289
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004290/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4291static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4292 EVT VT = V.getValueType();
4293 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004294 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004295
Craig Topper9d352402012-04-23 07:24:41 +00004296 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004299 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4300 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004301 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004302 // To use VPERMILPS to splat scalars, the second half of indicies must
4303 // refer to the higher part, which is a duplication of the lower one,
4304 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004305 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4306 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004307
4308 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4309 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4310 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004311 } else
4312 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004313
4314 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4315}
4316
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004317/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4319 EVT SrcVT = SV->getValueType(0);
4320 SDValue V1 = SV->getOperand(0);
4321 DebugLoc dl = SV->getDebugLoc();
4322
4323 int EltNo = SV->getSplatIndex();
4324 int NumElems = SrcVT.getVectorNumElements();
4325 unsigned Size = SrcVT.getSizeInBits();
4326
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004327 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4328 "Unknown how to promote splat for type");
4329
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004330 // Extract the 128-bit part containing the splat element and update
4331 // the splat element index when it refers to the higher register.
4332 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004333 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Craig Topperb14940a2012-04-22 20:55:18 +00004334 V1 = Extract128BitVector(V1, Idx, DAG, dl);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335 if (Idx > 0)
4336 EltNo -= NumElems/2;
4337 }
4338
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004339 // All i16 and i8 vector types can't be used directly by a generic shuffle
4340 // instruction because the target has no such instruction. Generate shuffles
4341 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004342 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004343 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004344 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004345 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346
4347 // Recreate the 256-bit vector and place the same 128-bit vector
4348 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004349 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004350 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004351 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352 }
4353
4354 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004355}
4356
Evan Chengba05f722006-04-21 23:03:30 +00004357/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004358/// vector of zero or undef vector. This produces a shuffle where the low
4359/// element of V2 is swizzled into the zero/undef vector, landing at element
4360/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004361static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004362 bool IsZero,
4363 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004364 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004365 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004366 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004367 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 unsigned NumElems = VT.getVectorNumElements();
4369 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004370 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 // If this is the insertion idx, put the low elt of V2 here.
4372 MaskVec.push_back(i == Idx ? NumElems : i);
4373 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004374}
4375
Craig Toppera1ffc682012-03-20 06:42:26 +00004376/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4377/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004378/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004379static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004380 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004381 unsigned NumElems = VT.getVectorNumElements();
4382 SDValue ImmN;
4383
Craig Topper89f4e662012-03-20 07:17:59 +00004384 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004385 switch(N->getOpcode()) {
4386 case X86ISD::SHUFP:
4387 ImmN = N->getOperand(N->getNumOperands()-1);
4388 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4389 break;
4390 case X86ISD::UNPCKH:
4391 DecodeUNPCKHMask(VT, Mask);
4392 break;
4393 case X86ISD::UNPCKL:
4394 DecodeUNPCKLMask(VT, Mask);
4395 break;
4396 case X86ISD::MOVHLPS:
4397 DecodeMOVHLPSMask(NumElems, Mask);
4398 break;
4399 case X86ISD::MOVLHPS:
4400 DecodeMOVLHPSMask(NumElems, Mask);
4401 break;
4402 case X86ISD::PSHUFD:
4403 case X86ISD::VPERMILP:
4404 ImmN = N->getOperand(N->getNumOperands()-1);
4405 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004406 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004407 break;
4408 case X86ISD::PSHUFHW:
4409 ImmN = N->getOperand(N->getNumOperands()-1);
4410 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004411 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004412 break;
4413 case X86ISD::PSHUFLW:
4414 ImmN = N->getOperand(N->getNumOperands()-1);
4415 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004416 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004417 break;
4418 case X86ISD::MOVSS:
4419 case X86ISD::MOVSD: {
4420 // The index 0 always comes from the first element of the second source,
4421 // this is why MOVSS and MOVSD are used in the first place. The other
4422 // elements come from the other positions of the first source vector
4423 Mask.push_back(NumElems);
4424 for (unsigned i = 1; i != NumElems; ++i) {
4425 Mask.push_back(i);
4426 }
4427 break;
4428 }
4429 case X86ISD::VPERM2X128:
4430 ImmN = N->getOperand(N->getNumOperands()-1);
4431 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004432 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004433 break;
4434 case X86ISD::MOVDDUP:
4435 case X86ISD::MOVLHPD:
4436 case X86ISD::MOVLPD:
4437 case X86ISD::MOVLPS:
4438 case X86ISD::MOVSHDUP:
4439 case X86ISD::MOVSLDUP:
4440 case X86ISD::PALIGN:
4441 // Not yet implemented
4442 return false;
4443 default: llvm_unreachable("unknown target shuffle node");
4444 }
4445
4446 return true;
4447}
4448
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004449/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4450/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004451static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004452 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004453 if (Depth == 6)
4454 return SDValue(); // Limit search depth.
4455
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004456 SDValue V = SDValue(N, 0);
4457 EVT VT = V.getValueType();
4458 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459
4460 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4461 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004462 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463
Craig Topper3d092db2012-03-21 02:14:01 +00004464 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004465 return DAG.getUNDEF(VT.getVectorElementType());
4466
Craig Topperd156dc12012-02-06 07:17:51 +00004467 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004468 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4469 : SV->getOperand(1);
4470 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004471 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472
4473 // Recurse into target specific vector shuffles to find scalars.
4474 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004475 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004476 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004477 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004478 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479
Craig Topper89f4e662012-03-20 07:17:59 +00004480 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004481 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482
Craig Topper3d092db2012-03-21 02:14:01 +00004483 int Elt = ShuffleMask[Index];
4484 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 return DAG.getUNDEF(VT.getVectorElementType());
4486
Craig Topper3d092db2012-03-21 02:14:01 +00004487 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004488 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004489 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004490 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004491 }
4492
4493 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004494 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495 V = V.getOperand(0);
4496 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004497 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004498
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004499 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500 return SDValue();
4501 }
4502
4503 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4504 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004505 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004506
4507 if (V.getOpcode() == ISD::BUILD_VECTOR)
4508 return V.getOperand(Index);
4509
4510 return SDValue();
4511}
4512
4513/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4514/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004515/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004516static
Craig Topper3d092db2012-03-21 02:14:01 +00004517unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004519 unsigned i;
4520 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004522 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523 if (!(Elt.getNode() &&
4524 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4525 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 }
4527
4528 return i;
4529}
4530
Craig Topper3d092db2012-03-21 02:14:01 +00004531/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4532/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4534static
Craig Topper3d092db2012-03-21 02:14:01 +00004535bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4536 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4537 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538 bool SeenV1 = false;
4539 bool SeenV2 = false;
4540
Craig Topper3d092db2012-03-21 02:14:01 +00004541 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 int Idx = SVOp->getMaskElt(i);
4543 // Ignore undef indicies
4544 if (Idx < 0)
4545 continue;
4546
Craig Topper3d092db2012-03-21 02:14:01 +00004547 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 SeenV1 = true;
4549 else
4550 SeenV2 = true;
4551
4552 // Only accept consecutive elements from the same vector
4553 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4554 return false;
4555 }
4556
4557 OpNum = SeenV1 ? 0 : 1;
4558 return true;
4559}
4560
4561/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4562/// logical left shift of a vector.
4563static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4564 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4565 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4566 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4567 false /* check zeros from right */, DAG);
4568 unsigned OpSrc;
4569
4570 if (!NumZeros)
4571 return false;
4572
4573 // Considering the elements in the mask that are not consecutive zeros,
4574 // check if they consecutively come from only one of the source vectors.
4575 //
4576 // V1 = {X, A, B, C} 0
4577 // \ \ \ /
4578 // vector_shuffle V1, V2 <1, 2, 3, X>
4579 //
4580 if (!isShuffleMaskConsecutive(SVOp,
4581 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004582 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004583 NumZeros, // Where to start looking in the src vector
4584 NumElems, // Number of elements in vector
4585 OpSrc)) // Which source operand ?
4586 return false;
4587
4588 isLeft = false;
4589 ShAmt = NumZeros;
4590 ShVal = SVOp->getOperand(OpSrc);
4591 return true;
4592}
4593
4594/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4595/// logical left shift of a vector.
4596static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4597 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4598 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4599 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4600 true /* check zeros from left */, DAG);
4601 unsigned OpSrc;
4602
4603 if (!NumZeros)
4604 return false;
4605
4606 // Considering the elements in the mask that are not consecutive zeros,
4607 // check if they consecutively come from only one of the source vectors.
4608 //
4609 // 0 { A, B, X, X } = V2
4610 // / \ / /
4611 // vector_shuffle V1, V2 <X, X, 4, 5>
4612 //
4613 if (!isShuffleMaskConsecutive(SVOp,
4614 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004615 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004616 0, // Where to start looking in the src vector
4617 NumElems, // Number of elements in vector
4618 OpSrc)) // Which source operand ?
4619 return false;
4620
4621 isLeft = true;
4622 ShAmt = NumZeros;
4623 ShVal = SVOp->getOperand(OpSrc);
4624 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004625}
4626
4627/// isVectorShift - Returns true if the shuffle can be implemented as a
4628/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004629static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004630 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004631 // Although the logic below support any bitwidth size, there are no
4632 // shift instructions which handle more than 128-bit vectors.
4633 if (SVOp->getValueType(0).getSizeInBits() > 128)
4634 return false;
4635
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4637 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4638 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004639
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004640 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004641}
4642
Evan Chengc78d3b42006-04-24 18:01:45 +00004643/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4644///
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004646 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004647 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004648 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004649 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004650 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004651 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004652
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004653 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004655 bool First = true;
4656 for (unsigned i = 0; i < 16; ++i) {
4657 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4658 if (ThisIsNonZero && First) {
4659 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004660 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004661 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 First = false;
4664 }
4665
4666 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004668 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4669 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004670 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004672 }
4673 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4675 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4676 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004677 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004679 } else
4680 ThisElt = LastElt;
4681
Gabor Greifba36cb52008-08-28 21:40:38 +00004682 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004684 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004685 }
4686 }
4687
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004688 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004689}
4690
Bill Wendlinga348c562007-03-22 18:42:45 +00004691/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004692///
Dan Gohman475871a2008-07-27 21:46:04 +00004693static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004694 unsigned NumNonZero, unsigned NumZero,
4695 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004696 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004697 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004698 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004699 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004700
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004701 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 bool First = true;
4704 for (unsigned i = 0; i < 8; ++i) {
4705 bool isNonZero = (NonZeros & (1 << i)) != 0;
4706 if (isNonZero) {
4707 if (First) {
4708 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004709 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 First = false;
4713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004714 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004716 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 }
4718 }
4719
4720 return V;
4721}
4722
Evan Chengf26ffe92008-05-29 08:22:04 +00004723/// getVShift - Return a vector logical shift node.
4724///
Owen Andersone50ed302009-08-10 22:56:29 +00004725static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 unsigned NumBits, SelectionDAG &DAG,
4727 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004728 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004729 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004730 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004731 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4732 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004733 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004734 DAG.getConstant(NumBits,
4735 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004736}
4737
Dan Gohman475871a2008-07-27 21:46:04 +00004738SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004739X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004740 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004741
Evan Chengc3630942009-12-09 21:00:30 +00004742 // Check if the scalar load can be widened into a vector load. And if
4743 // the address is "base + cst" see if the cst can be "absorbed" into
4744 // the shuffle mask.
4745 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4746 SDValue Ptr = LD->getBasePtr();
4747 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4748 return SDValue();
4749 EVT PVT = LD->getValueType(0);
4750 if (PVT != MVT::i32 && PVT != MVT::f32)
4751 return SDValue();
4752
4753 int FI = -1;
4754 int64_t Offset = 0;
4755 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4756 FI = FINode->getIndex();
4757 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004758 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004759 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4760 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4761 Offset = Ptr.getConstantOperandVal(1);
4762 Ptr = Ptr.getOperand(0);
4763 } else {
4764 return SDValue();
4765 }
4766
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004767 // FIXME: 256-bit vector instructions don't require a strict alignment,
4768 // improve this code to support it better.
4769 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004770 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004771 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004772 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004773 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004774 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004775 // Can't change the alignment. FIXME: It's possible to compute
4776 // the exact stack offset and reference FI + adjust offset instead.
4777 // If someone *really* cares about this. That's the way to implement it.
4778 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004779 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004780 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004781 }
4782 }
4783
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004784 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004785 // Ptr + (Offset & ~15).
4786 if (Offset < 0)
4787 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004788 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004789 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004791 if (StartOffset)
4792 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4793 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4794
4795 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004796 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004797
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4799 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004800 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004801 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004802
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004803 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004804 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004805 Mask.push_back(EltNo);
4806
Craig Toppercc3000632012-01-30 07:50:31 +00004807 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004808 }
4809
4810 return SDValue();
4811}
4812
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4814/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004815/// load which has the same value as a build_vector whose operands are 'elts'.
4816///
4817/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004818///
Nate Begeman1449f292010-03-24 22:19:06 +00004819/// FIXME: we'd also like to handle the case where the last elements are zero
4820/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4821/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004822static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004823 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004824 EVT EltVT = VT.getVectorElementType();
4825 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004826
Nate Begemanfdea31a2010-03-24 20:49:50 +00004827 LoadSDNode *LDBase = NULL;
4828 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004829
Nate Begeman1449f292010-03-24 22:19:06 +00004830 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004831 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004832 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004833 for (unsigned i = 0; i < NumElems; ++i) {
4834 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004835
Nate Begemanfdea31a2010-03-24 20:49:50 +00004836 if (!Elt.getNode() ||
4837 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4838 return SDValue();
4839 if (!LDBase) {
4840 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4841 return SDValue();
4842 LDBase = cast<LoadSDNode>(Elt.getNode());
4843 LastLoadedElt = i;
4844 continue;
4845 }
4846 if (Elt.getOpcode() == ISD::UNDEF)
4847 continue;
4848
4849 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4850 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4851 return SDValue();
4852 LastLoadedElt = i;
4853 }
Nate Begeman1449f292010-03-24 22:19:06 +00004854
4855 // If we have found an entire vector of loads and undefs, then return a large
4856 // load of the entire vector width starting at the base pointer. If we found
4857 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004858 if (LastLoadedElt == NumElems - 1) {
4859 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004860 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004861 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004862 LDBase->isVolatile(), LDBase->isNonTemporal(),
4863 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004864 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004865 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004866 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004867 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004868 }
4869 if (NumElems == 4 && LastLoadedElt == 1 &&
4870 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004871 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4872 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004873 SDValue ResNode =
4874 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4875 LDBase->getPointerInfo(),
4876 LDBase->getAlignment(),
4877 false/*isVolatile*/, true/*ReadMem*/,
4878 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004879 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 }
4881 return SDValue();
4882}
4883
Nadav Rotem9d68b062012-04-08 12:54:54 +00004884/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4885/// to generate a splat value for the following cases:
4886/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004887/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004888/// a scalar load, or a constant.
4889/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004890/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004891SDValue
4892X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004893 if (!Subtarget->hasAVX())
4894 return SDValue();
4895
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004896 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004897 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004899 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004900 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004901
Nadav Rotem9d68b062012-04-08 12:54:54 +00004902 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004903 default:
4904 // Unknown pattern found.
4905 return SDValue();
4906
4907 case ISD::BUILD_VECTOR: {
4908 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004909 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004910 return SDValue();
4911
Nadav Rotem9d68b062012-04-08 12:54:54 +00004912 Ld = Op.getOperand(0);
4913 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4914 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004915
4916 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004917 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004918 // Constants may have multiple users.
4919 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004920 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004921 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004922 }
4923
4924 case ISD::VECTOR_SHUFFLE: {
4925 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4926
4927 // Shuffles must have a splat mask where the first element is
4928 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004929 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004930 return SDValue();
4931
4932 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004933 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004934 return SDValue();
4935
4936 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004937 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004938 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004939
4940 // The scalar_to_vector node and the suspected
4941 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004942 // Constants may have multiple users.
4943 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004944 return SDValue();
4945 break;
4946 }
4947 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004948
Nadav Rotem9d68b062012-04-08 12:54:54 +00004949 bool Is256 = VT.getSizeInBits() == 256;
4950 bool Is128 = VT.getSizeInBits() == 128;
4951
4952 // Handle the broadcasting a single constant scalar from the constant pool
4953 // into a vector. On Sandybridge it is still better to load a constant vector
4954 // from the constant pool and not to broadcast it from a scalar.
4955 if (ConstSplatVal && Subtarget->hasAVX2()) {
4956 EVT CVT = Ld.getValueType();
4957 assert(!CVT.isVector() && "Must not broadcast a vector type");
4958 unsigned ScalarSize = CVT.getSizeInBits();
4959
4960 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4961 (Is128 && (ScalarSize == 32))) {
4962
Nadav Rotem9d68b062012-04-08 12:54:54 +00004963 const Constant *C = 0;
4964 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4965 C = CI->getConstantIntValue();
4966 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4967 C = CF->getConstantFPValue();
4968
4969 assert(C && "Invalid constant type");
4970
Nadav Rotem154819d2012-04-09 07:45:58 +00004971 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004972 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004973 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 MachinePointerInfo::getConstantPool(),
4975 false, false, false, Alignment);
4976
Nadav Rotem9d68b062012-04-08 12:54:54 +00004977 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4978 }
4979 }
4980
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004981 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004982 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984
Craig Toppera1902a12012-02-01 06:51:58 +00004985 // Reject loads that have uses of the chain result
4986 if (Ld->hasAnyUseOfValue(1))
4987 return SDValue();
4988
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4990
4991 // VBroadcast to YMM
4992 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994
4995 // VBroadcast to XMM
4996 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004997 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998
Craig Toppera9376332012-01-10 08:23:59 +00004999 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5000 // double since there is vbroadcastsd xmm
5001 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5002 // VBroadcast to YMM
5003 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005004 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005005
5006 // VBroadcast to XMM
5007 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005009 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 // Unsupported broadcast.
5012 return SDValue();
5013}
5014
Evan Chengc3630942009-12-09 21:00:30 +00005015SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005016X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005017 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005018
David Greenef125a292011-02-08 19:04:41 +00005019 EVT VT = Op.getValueType();
5020 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005021 unsigned NumElems = Op.getNumOperands();
5022
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005023 // Vectors containing all zeros can be matched by pxor and xorps later
5024 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5025 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5026 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005027 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005028 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005030 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005031 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005033 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005034 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5035 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005036 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005037 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005038 return Op;
5039
Craig Topper07a27622012-01-22 03:07:48 +00005040 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005041 }
5042
Nadav Rotem154819d2012-04-09 07:45:58 +00005043 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005044 if (Broadcast.getNode())
5045 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046
Owen Andersone50ed302009-08-10 22:56:29 +00005047 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 unsigned NumZero = 0;
5050 unsigned NumNonZero = 0;
5051 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005052 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005053 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005056 if (Elt.getOpcode() == ISD::UNDEF)
5057 continue;
5058 Values.insert(Elt);
5059 if (Elt.getOpcode() != ISD::Constant &&
5060 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005061 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005062 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005063 NumZero++;
5064 else {
5065 NonZeros |= (1 << i);
5066 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 }
5068 }
5069
Chris Lattner97a2a562010-08-26 05:24:29 +00005070 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5071 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005072 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073
Chris Lattner67f453a2008-03-09 05:42:06 +00005074 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005075 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Chris Lattner62098042008-03-09 01:05:04 +00005079 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5080 // the value are obviously zero, truncate the value to i32 and do the
5081 // insertion that way. Only do this if the value is non-constant or if the
5082 // value is a constant being inserted into element 0. It is cheaper to do
5083 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005085 (!IsAllConstants || Idx == 0)) {
5086 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005087 // Handle SSE only.
5088 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5089 EVT VecVT = MVT::v4i32;
5090 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner62098042008-03-09 01:05:04 +00005092 // Truncate the value (which may itself be a constant) to i32, and
5093 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005095 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005096 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Chris Lattner62098042008-03-09 01:05:04 +00005098 // Now we have our 32-bit value zero extended in the low element of
5099 // a vector. If Idx != 0, swizzle it into place.
5100 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 SmallVector<int, 4> Mask;
5102 Mask.push_back(Idx);
5103 for (unsigned i = 1; i != VecElts; ++i)
5104 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005105 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005107 }
Craig Topper07a27622012-01-22 03:07:48 +00005108 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005109 }
5110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner19f79692008-03-08 22:59:52 +00005112 // If we have a constant or non-constant insertion into the low element of
5113 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5114 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005115 // depending on what the source datatype is.
5116 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005117 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005118 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005119
5120 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005122 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005123 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005124 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5125 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005126 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005127 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005128 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5129 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005130 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005131 }
5132
5133 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005135 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005136 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005137 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005138 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005139 } else {
5140 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005141 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005142 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005143 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005144 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005145 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005146
5147 // Is it a vector logical left shift?
5148 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005149 X86::isZeroNode(Op.getOperand(0)) &&
5150 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005151 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005152 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005153 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005154 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005155 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005158 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005159 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160
Chris Lattner19f79692008-03-08 22:59:52 +00005161 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5162 // is a non-constant being inserted into an element other than the low one,
5163 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5164 // movd/movss) to move this into the low element, then shuffle it into
5165 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005167 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005168
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005170 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005171 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005173 MaskVec.push_back(i == Idx ? 0 : 1);
5174 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 }
5176 }
5177
Chris Lattner67f453a2008-03-09 05:42:06 +00005178 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005179 if (Values.size() == 1) {
5180 if (EVTBits == 32) {
5181 // Instead of a shuffle like this:
5182 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5183 // Check if it's possible to issue this instead.
5184 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5185 unsigned Idx = CountTrailingZeros_32(NonZeros);
5186 SDValue Item = Op.getOperand(Idx);
5187 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5188 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5189 }
Dan Gohman475871a2008-07-27 21:46:04 +00005190 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
Dan Gohmana3941172007-07-24 22:55:08 +00005193 // A vector full of immediates; various special cases are already
5194 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005195 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005196 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005197
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005198 // For AVX-length vectors, build the individual 128-bit pieces and use
5199 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005200 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005201 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005202 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005203 V.push_back(Op.getOperand(i));
5204
5205 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5206
5207 // Build both the lower and upper subvector.
5208 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5209 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5210 NumElems/2);
5211
5212 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005213 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005214 }
5215
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005216 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005217 if (EVTBits == 64) {
5218 if (NumNonZero == 1) {
5219 // One half is zero or undef.
5220 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005221 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005222 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005223 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005224 }
Dan Gohman475871a2008-07-27 21:46:04 +00005225 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005226 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227
5228 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005229 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005230 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005231 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005232 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005233 }
5234
Bill Wendling826f36f2007-03-28 00:57:11 +00005235 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005237 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005238 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005239 }
5240
5241 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005242 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 if (NumElems == 4 && NumZero > 0) {
5244 for (unsigned i = 0; i < 4; ++i) {
5245 bool isZero = !(NonZeros & (1 << i));
5246 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005247 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 else
Dale Johannesenace16102009-02-03 19:33:06 +00005249 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 }
5251
5252 for (unsigned i = 0; i < 2; ++i) {
5253 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5254 default: break;
5255 case 0:
5256 V[i] = V[i*2]; // Must be a zero vector.
5257 break;
5258 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 break;
5261 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005262 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 break;
5264 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005265 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 break;
5267 }
5268 }
5269
Benjamin Kramer9c683542012-01-30 15:16:21 +00005270 bool Reverse1 = (NonZeros & 0x3) == 2;
5271 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5272 int MaskVec[] = {
5273 Reverse1 ? 1 : 0,
5274 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005275 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5276 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005277 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005278 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 }
5280
Nate Begemanfdea31a2010-03-24 20:49:50 +00005281 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5282 // Check for a build vector of consecutive loads.
5283 for (unsigned i = 0; i < NumElems; ++i)
5284 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005285
Nate Begemanfdea31a2010-03-24 20:49:50 +00005286 // Check for elements which are consecutive loads.
5287 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5288 if (LD.getNode())
5289 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005290
5291 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005292 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005293 SDValue Result;
5294 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5295 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5296 else
5297 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005298
Chris Lattner24faf612010-08-28 17:59:08 +00005299 for (unsigned i = 1; i < NumElems; ++i) {
5300 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5301 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005303 }
5304 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005306
Chris Lattner6e80e442010-08-28 17:15:43 +00005307 // Otherwise, expand into a number of unpckl*, start by extending each of
5308 // our (non-undef) elements to the full vector width with the element in the
5309 // bottom slot of the vector (which generates no code for SSE).
5310 for (unsigned i = 0; i < NumElems; ++i) {
5311 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5312 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5313 else
5314 V[i] = DAG.getUNDEF(VT);
5315 }
5316
5317 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5319 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5320 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005321 unsigned EltStride = NumElems >> 1;
5322 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005323 for (unsigned i = 0; i < EltStride; ++i) {
5324 // If V[i+EltStride] is undef and this is the first round of mixing,
5325 // then it is safe to just drop this shuffle: V[i] is already in the
5326 // right place, the one element (since it's the first round) being
5327 // inserted as undef can be dropped. This isn't safe for successive
5328 // rounds because they will permute elements within both vectors.
5329 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5330 EltStride == NumElems/2)
5331 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005332
Chris Lattner6e80e442010-08-28 17:15:43 +00005333 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005334 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005335 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336 }
5337 return V[0];
5338 }
Dan Gohman475871a2008-07-27 21:46:04 +00005339 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340}
5341
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005342// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5343// them in a MMX register. This is better than doing a stack convert.
5344static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005345 DebugLoc dl = Op.getDebugLoc();
5346 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005347
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005348 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5349 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5350 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005351 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005352 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5353 InVec = Op.getOperand(1);
5354 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5355 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005356 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005357 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5358 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5359 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005360 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005361 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5362 Mask[0] = 0; Mask[1] = 2;
5363 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5364 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005365 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005366}
5367
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005368// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5369// to create 256-bit vectors from two other 128-bit ones.
5370static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5371 DebugLoc dl = Op.getDebugLoc();
5372 EVT ResVT = Op.getValueType();
5373
5374 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5375
5376 SDValue V1 = Op.getOperand(0);
5377 SDValue V2 = Op.getOperand(1);
5378 unsigned NumElems = ResVT.getVectorNumElements();
5379
Craig Topper4c7972d2012-04-22 18:15:59 +00005380 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005381}
5382
5383SDValue
5384X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005385 EVT ResVT = Op.getValueType();
5386
5387 assert(Op.getNumOperands() == 2);
5388 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5389 "Unsupported CONCAT_VECTORS for value type");
5390
5391 // We support concatenate two MMX registers and place them in a MMX register.
5392 // This is better than doing a stack convert.
5393 if (ResVT.is128BitVector())
5394 return LowerMMXCONCAT_VECTORS(Op, DAG);
5395
5396 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5397 // from two other 128-bit ones.
5398 return LowerAVXCONCAT_VECTORS(Op, DAG);
5399}
5400
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005401// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005402static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005403 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005404 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005405 SDValue V1 = SVOp->getOperand(0);
5406 SDValue V2 = SVOp->getOperand(1);
5407 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005408 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005409 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005410
Nadav Roteme6113782012-04-11 06:40:27 +00005411 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005412 return SDValue();
5413
Craig Topper1842ba02012-04-23 06:38:28 +00005414 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005415 MVT OpTy;
5416
Craig Topper708e44f2012-04-23 07:36:33 +00005417 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005418 default: return SDValue();
5419 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005420 ISDNo = X86ISD::BLENDPW;
5421 OpTy = MVT::v8i16;
5422 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005423 case MVT::v4i32:
5424 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005425 ISDNo = X86ISD::BLENDPS;
5426 OpTy = MVT::v4f32;
5427 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005428 case MVT::v2i64:
5429 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005430 ISDNo = X86ISD::BLENDPD;
5431 OpTy = MVT::v2f64;
5432 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005433 case MVT::v8i32:
5434 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005435 if (!Subtarget->hasAVX())
5436 return SDValue();
5437 ISDNo = X86ISD::BLENDPS;
5438 OpTy = MVT::v8f32;
5439 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005440 case MVT::v4i64:
5441 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005442 if (!Subtarget->hasAVX())
5443 return SDValue();
5444 ISDNo = X86ISD::BLENDPD;
5445 OpTy = MVT::v4f64;
5446 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005447 }
5448 assert(ISDNo && "Invalid Op Number");
5449
5450 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005451
Craig Topper1842ba02012-04-23 06:38:28 +00005452 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005453 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005454 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005455 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005456 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005457 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005458 else
5459 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005460 }
5461
Nadav Roteme6113782012-04-11 06:40:27 +00005462 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5463 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5464 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5465 DAG.getConstant(MaskVals, MVT::i32));
5466 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005467}
5468
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469// v8i16 shuffles - Prefer shuffles in the following order:
5470// 1. [all] pshuflw, pshufhw, optional move
5471// 2. [ssse3] 1 x pshufb
5472// 3. [ssse3] 2 x pshufb + 1 x por
5473// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005474SDValue
5475X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5476 SelectionDAG &DAG) const {
5477 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005478 SDValue V1 = SVOp->getOperand(0);
5479 SDValue V2 = SVOp->getOperand(1);
5480 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005482
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 // Determine if more than 1 of the words in each of the low and high quadwords
5484 // of the result come from the same quadword of one of the two inputs. Undef
5485 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005486 unsigned LoQuad[] = { 0, 0, 0, 0 };
5487 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005488 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005490 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005491 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005492 MaskVals.push_back(EltIdx);
5493 if (EltIdx < 0) {
5494 ++Quad[0];
5495 ++Quad[1];
5496 ++Quad[2];
5497 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005498 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 }
5500 ++Quad[EltIdx / 4];
5501 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005503
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 unsigned MaxQuad = 1;
5506 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 if (LoQuad[i] > MaxQuad) {
5508 BestLoQuad = i;
5509 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005510 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005511 }
5512
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 MaxQuad = 1;
5515 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 if (HiQuad[i] > MaxQuad) {
5517 BestHiQuad = i;
5518 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 }
5520 }
5521
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005523 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 // single pshufb instruction is necessary. If There are more than 2 input
5525 // quads, disable the next transformation since it does not help SSSE3.
5526 bool V1Used = InputQuads[0] || InputQuads[1];
5527 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005528 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005530 BestLoQuad = InputQuads[0] ? 0 : 1;
5531 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 }
5533 if (InputQuads.count() > 2) {
5534 BestLoQuad = -1;
5535 BestHiQuad = -1;
5536 }
5537 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005538
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5540 // the shuffle mask. If a quad is scored as -1, that means that it contains
5541 // words from all 4 input quadwords.
5542 SDValue NewV;
5543 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005544 int MaskV[] = {
5545 BestLoQuad < 0 ? 0 : BestLoQuad,
5546 BestHiQuad < 0 ? 1 : BestHiQuad
5547 };
Eric Christopherfd179292009-08-27 18:07:15 +00005548 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005549 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5550 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5551 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005552
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5554 // source words for the shuffle, to aid later transformations.
5555 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005556 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005559 if (idx != (int)i)
5560 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 AllWordsInNewV = false;
5564 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005566
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5568 if (AllWordsInNewV) {
5569 for (int i = 0; i != 8; ++i) {
5570 int idx = MaskVals[i];
5571 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005572 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005573 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 if ((idx != i) && idx < 4)
5575 pshufhw = false;
5576 if ((idx != i) && idx > 3)
5577 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005578 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 V1 = NewV;
5580 V2Used = false;
5581 BestLoQuad = 0;
5582 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005583 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5586 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005587 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005588 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5589 unsigned TargetMask = 0;
5590 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005592 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5593 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5594 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005595 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005596 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005597 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005598 }
Eric Christopherfd179292009-08-27 18:07:15 +00005599
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 // If we have SSSE3, and all words of the result are from 1 input vector,
5601 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5602 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005603 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005607 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 // mask, and elements that come from V1 in the V2 mask, so that the two
5609 // results can be OR'd together.
5610 bool TwoInputs = V1Used && V2Used;
5611 for (unsigned i = 0; i != 8; ++i) {
5612 int EltIdx = MaskVals[i] * 2;
5613 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5615 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 continue;
5617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5619 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005621 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005622 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005623 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005626 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // Calculate the shuffle mask for the second input, shuffle it, and
5629 // OR it with the first shuffled input.
5630 pshufbMask.clear();
5631 for (unsigned i = 0; i != 8; ++i) {
5632 int EltIdx = MaskVals[i] * 2;
5633 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5635 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 continue;
5637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5639 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005641 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005642 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::v16i8, &pshufbMask[0], 16));
5645 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 }
5648
5649 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5650 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005651 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005653 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 for (int i = 0; i != 4; ++i) {
5655 int idx = MaskVals[i];
5656 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 InOrder.set(i);
5658 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005659 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 }
5662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005665
Craig Topperdd637ae2012-02-19 05:41:45 +00005666 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5667 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005668 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005669 NewV.getOperand(0),
5670 getShufflePSHUFLWImmediate(SVOp), DAG);
5671 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 }
Eric Christopherfd179292009-08-27 18:07:15 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5675 // and update MaskVals with the new element order.
5676 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005677 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 for (unsigned i = 4; i != 8; ++i) {
5679 int idx = MaskVals[i];
5680 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
5682 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005683 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 }
5686 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005688 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005689
Craig Topperdd637ae2012-02-19 05:41:45 +00005690 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5691 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005692 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005693 NewV.getOperand(0),
5694 getShufflePSHUFHWImmediate(SVOp), DAG);
5695 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 }
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 // In case BestHi & BestLo were both -1, which means each quadword has a word
5699 // from each of the four input quadwords, calculate the InOrder bitvector now
5700 // before falling through to the insert/extract cleanup.
5701 if (BestLoQuad == -1 && BestHiQuad == -1) {
5702 NewV = V1;
5703 for (int i = 0; i != 8; ++i)
5704 if (MaskVals[i] < 0 || MaskVals[i] == i)
5705 InOrder.set(i);
5706 }
Eric Christopherfd179292009-08-27 18:07:15 +00005707
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 // The other elements are put in the right place using pextrw and pinsrw.
5709 for (unsigned i = 0; i != 8; ++i) {
5710 if (InOrder[i])
5711 continue;
5712 int EltIdx = MaskVals[i];
5713 if (EltIdx < 0)
5714 continue;
5715 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 DAG.getIntPtrConstant(i));
5722 }
5723 return NewV;
5724}
5725
5726// v16i8 shuffles - Prefer shuffles in the following order:
5727// 1. [ssse3] 1 x pshufb
5728// 2. [ssse3] 2 x pshufb + 1 x por
5729// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5730static
Nate Begeman9008ca62009-04-27 18:41:29 +00005731SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005732 SelectionDAG &DAG,
5733 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005734 SDValue V1 = SVOp->getOperand(0);
5735 SDValue V2 = SVOp->getOperand(1);
5736 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005737 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // present, fall back to case 3.
5742 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5743 bool V1Only = true;
5744 bool V2Only = true;
5745 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 if (EltIdx < 0)
5748 continue;
5749 if (EltIdx < 16)
5750 V2Only = false;
5751 else
5752 V1Only = false;
5753 }
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005756 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005760 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 //
5762 // Otherwise, we have elements from both input vectors, and must zero out
5763 // elements that come from V2 in the first mask, and V1 in the second mask
5764 // so that we can OR them together.
5765 bool TwoInputs = !(V1Only || V2Only);
5766 for (unsigned i = 0; i != 16; ++i) {
5767 int EltIdx = MaskVals[i];
5768 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 continue;
5771 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 }
5774 // If all the elements are from V2, assign it to V1 and return after
5775 // building the first pshufb.
5776 if (V2Only)
5777 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005779 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 if (!TwoInputs)
5782 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 // Calculate the shuffle mask for the second input, shuffle it, and
5785 // OR it with the first shuffled input.
5786 pshufbMask.clear();
5787 for (unsigned i = 0; i != 16; ++i) {
5788 int EltIdx = MaskVals[i];
5789 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 continue;
5792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005796 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 MVT::v16i8, &pshufbMask[0], 16));
5798 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 }
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // No SSSE3 - Calculate in place words and then fix all out of place words
5802 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5803 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005804 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5805 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 SDValue NewV = V2Only ? V2 : V1;
5807 for (int i = 0; i != 8; ++i) {
5808 int Elt0 = MaskVals[i*2];
5809 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005810
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 // This word of the result is all undef, skip it.
5812 if (Elt0 < 0 && Elt1 < 0)
5813 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // This word of the result is already in the correct place, skip it.
5816 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5817 continue;
5818 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5819 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5822 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5823 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005824
5825 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5826 // using a single extract together, load it and store it.
5827 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005829 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005831 DAG.getIntPtrConstant(i));
5832 continue;
5833 }
5834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005836 // source byte is not also odd, shift the extracted word left 8 bits
5837 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 DAG.getIntPtrConstant(Elt1 / 2));
5841 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005843 DAG.getConstant(8,
5844 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005845 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5847 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 }
5849 // If Elt0 is defined, extract it from the appropriate source. If the
5850 // source byte is not also even, shift the extracted word right 8 bits. If
5851 // Elt1 was also defined, OR the extracted values together before
5852 // inserting them in the result.
5853 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5856 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005858 DAG.getConstant(8,
5859 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005860 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5862 DAG.getConstant(0x00FF, MVT::i16));
5863 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 : InsElt0;
5865 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 DAG.getIntPtrConstant(i));
5868 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005869 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005870}
5871
Evan Cheng7a831ce2007-12-15 03:00:47 +00005872/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005873/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005874/// done when every pair / quad of shuffle mask elements point to elements in
5875/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005876/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005877static
Nate Begeman9008ca62009-04-27 18:41:29 +00005878SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005879 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005880 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005881 SDValue V1 = SVOp->getOperand(0);
5882 SDValue V2 = SVOp->getOperand(1);
5883 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005884 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005885 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005887 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 case MVT::v4f32: NewVT = MVT::v2f64; break;
5889 case MVT::v4i32: NewVT = MVT::v2i64; break;
5890 case MVT::v8i16: NewVT = MVT::v4i32; break;
5891 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005892 }
5893
Nate Begeman9008ca62009-04-27 18:41:29 +00005894 int Scale = NumElems / NewWidth;
5895 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005896 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005897 int StartIdx = -1;
5898 for (int j = 0; j < Scale; ++j) {
5899 int EltIdx = SVOp->getMaskElt(i+j);
5900 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005901 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005903 StartIdx = EltIdx - (EltIdx % Scale);
5904 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005905 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005906 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005907 if (StartIdx == -1)
5908 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005909 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005910 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005911 }
5912
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005913 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5914 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005916}
5917
Evan Chengd880b972008-05-09 21:53:03 +00005918/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005919///
Owen Andersone50ed302009-08-10 22:56:29 +00005920static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 SDValue SrcOp, SelectionDAG &DAG,
5922 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005924 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005925 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926 LD = dyn_cast<LoadSDNode>(SrcOp);
5927 if (!LD) {
5928 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5929 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005930 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005931 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005932 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005934 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005935 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005937 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005938 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5939 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5940 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005941 SrcOp.getOperand(0)
5942 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943 }
5944 }
5945 }
5946
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005948 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005949 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005950 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951}
5952
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005953/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5954/// which could not be matched by any known target speficic shuffle
5955static SDValue
5956LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005957 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005958
Craig Topper8f35c132012-01-20 09:29:03 +00005959 unsigned NumElems = VT.getVectorNumElements();
5960 unsigned NumLaneElems = NumElems / 2;
5961
Craig Topper8f35c132012-01-20 09:29:03 +00005962 DebugLoc dl = SVOp->getDebugLoc();
5963 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005964 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5965 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005966
Craig Topper9a2b6e12012-04-06 07:45:23 +00005967 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005968 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005969 // Build a shuffle mask for the output, discovering on the fly which
5970 // input vectors to use as shuffle operands (recorded in InputUsed).
5971 // If building a suitable shuffle vector proves too hard, then bail
5972 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005973 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005974 unsigned LaneStart = l * NumLaneElems;
5975 for (unsigned i = 0; i != NumLaneElems; ++i) {
5976 // The mask element. This indexes into the input.
5977 int Idx = SVOp->getMaskElt(i+LaneStart);
5978 if (Idx < 0) {
5979 // the mask element does not index into any input vector.
5980 Mask.push_back(-1);
5981 continue;
5982 }
Craig Topper8f35c132012-01-20 09:29:03 +00005983
Craig Topper9a2b6e12012-04-06 07:45:23 +00005984 // The input vector this mask element indexes into.
5985 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005986
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 // Turn the index into an offset from the start of the input vector.
5988 Idx -= Input * NumLaneElems;
5989
5990 // Find or create a shuffle vector operand to hold this input.
5991 unsigned OpNo;
5992 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5993 if (InputUsed[OpNo] == Input)
5994 // This input vector is already an operand.
5995 break;
5996 if (InputUsed[OpNo] < 0) {
5997 // Create a new operand for this input vector.
5998 InputUsed[OpNo] = Input;
5999 break;
6000 }
6001 }
6002
6003 if (OpNo >= array_lengthof(InputUsed)) {
6004 // More than two input vectors used! Give up.
6005 return SDValue();
6006 }
6007
6008 // Add the mask index for the new shuffle vector.
6009 Mask.push_back(Idx + OpNo * NumLaneElems);
6010 }
6011
6012 if (InputUsed[0] < 0) {
6013 // No input vectors were used! The result is undefined.
6014 Shufs[l] = DAG.getUNDEF(NVT);
6015 } else {
6016 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006017 (InputUsed[0] % 2) * NumLaneElems,
6018 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006019 // If only one input was used, use an undefined vector for the other.
6020 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6021 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006022 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006023 // At least one input vector was used. Create a new shuffle vector.
6024 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6025 }
6026
6027 Mask.clear();
6028 }
Craig Topper8f35c132012-01-20 09:29:03 +00006029
6030 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006031 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006032}
6033
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006034/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6035/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006036static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006037LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 SDValue V1 = SVOp->getOperand(0);
6039 SDValue V2 = SVOp->getOperand(1);
6040 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006041 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006042
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006043 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6044
Benjamin Kramer9c683542012-01-30 15:16:21 +00006045 std::pair<int, int> Locs[4];
6046 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006047 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006048
Evan Chengace3c172008-07-22 21:13:36 +00006049 unsigned NumHi = 0;
6050 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006051 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 int Idx = PermMask[i];
6053 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006054 Locs[i] = std::make_pair(-1, -1);
6055 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6057 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006058 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006060 NumLo++;
6061 } else {
6062 Locs[i] = std::make_pair(1, NumHi);
6063 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006065 NumHi++;
6066 }
6067 }
6068 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006069
Evan Chengace3c172008-07-22 21:13:36 +00006070 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071 // If no more than two elements come from either vector. This can be
6072 // implemented with two shuffles. First shuffle gather the elements.
6073 // The second shuffle, which takes the first shuffle as both of its
6074 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076
Benjamin Kramer9c683542012-01-30 15:16:21 +00006077 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006078
Benjamin Kramer9c683542012-01-30 15:16:21 +00006079 for (unsigned i = 0; i != 4; ++i)
6080 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006081 unsigned Idx = (i < 2) ? 0 : 4;
6082 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006083 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006084 }
Evan Chengace3c172008-07-22 21:13:36 +00006085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006087 }
6088
6089 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 // Otherwise, we must have three elements from one vector, call it X, and
6091 // one element from the other, call it Y. First, use a shufps to build an
6092 // intermediate vector with the one element from Y and the element from X
6093 // that will be in the same half in the final destination (the indexes don't
6094 // matter). Then, use a shufps to build the final vector, taking the half
6095 // containing the element from Y from the intermediate, and the other half
6096 // from X.
6097 if (NumHi == 3) {
6098 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006099 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100 std::swap(V1, V2);
6101 }
6102
6103 // Find the element from V2.
6104 unsigned HiIndex;
6105 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 int Val = PermMask[HiIndex];
6107 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006108 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006109 if (Val >= 4)
6110 break;
6111 }
6112
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 Mask1[0] = PermMask[HiIndex];
6114 Mask1[1] = -1;
6115 Mask1[2] = PermMask[HiIndex^1];
6116 Mask1[3] = -1;
6117 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118
6119 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006120 Mask1[0] = PermMask[0];
6121 Mask1[1] = PermMask[1];
6122 Mask1[2] = HiIndex & 1 ? 6 : 4;
6123 Mask1[3] = HiIndex & 1 ? 4 : 6;
6124 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006125 }
Craig Topper69947b92012-04-23 06:57:04 +00006126
6127 Mask1[0] = HiIndex & 1 ? 2 : 0;
6128 Mask1[1] = HiIndex & 1 ? 0 : 2;
6129 Mask1[2] = PermMask[2];
6130 Mask1[3] = PermMask[3];
6131 if (Mask1[2] >= 0)
6132 Mask1[2] += 4;
6133 if (Mask1[3] >= 0)
6134 Mask1[3] += 4;
6135 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006136 }
6137
6138 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006139 int LoMask[] = { -1, -1, -1, -1 };
6140 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006141
Benjamin Kramer9c683542012-01-30 15:16:21 +00006142 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006143 unsigned MaskIdx = 0;
6144 unsigned LoIdx = 0;
6145 unsigned HiIdx = 2;
6146 for (unsigned i = 0; i != 4; ++i) {
6147 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006148 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006149 MaskIdx = 1;
6150 LoIdx = 0;
6151 HiIdx = 2;
6152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 int Idx = PermMask[i];
6154 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006155 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006157 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006158 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006159 LoIdx++;
6160 } else {
6161 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006162 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006163 HiIdx++;
6164 }
6165 }
6166
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6168 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006169 int MaskOps[] = { -1, -1, -1, -1 };
6170 for (unsigned i = 0; i != 4; ++i)
6171 if (Locs[i].first != -1)
6172 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006174}
6175
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006176static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006177 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006178 V = V.getOperand(0);
6179 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6180 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006181 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6182 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6183 // BUILD_VECTOR (load), undef
6184 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006185 if (MayFoldLoad(V))
6186 return true;
6187 return false;
6188}
6189
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006190// FIXME: the version above should always be used. Since there's
6191// a bug where several vector shuffles can't be folded because the
6192// DAG is not updated during lowering and a node claims to have two
6193// uses while it only has one, use this version, and let isel match
6194// another instruction if the load really happens to have more than
6195// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006196// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006197static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006199 V = V.getOperand(0);
6200 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6201 V = V.getOperand(0);
6202 if (ISD::isNormalLoad(V.getNode()))
6203 return true;
6204 return false;
6205}
6206
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006207static
Evan Cheng835580f2010-10-07 20:50:20 +00006208SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6209 EVT VT = Op.getValueType();
6210
6211 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006212 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6213 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006214 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6215 V1, DAG));
6216}
6217
6218static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006219SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006220 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006221 SDValue V1 = Op.getOperand(0);
6222 SDValue V2 = Op.getOperand(1);
6223 EVT VT = Op.getValueType();
6224
6225 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6226
Craig Topper1accb7e2012-01-10 06:54:16 +00006227 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006228 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6229
Evan Cheng0899f5c2011-08-31 02:05:24 +00006230 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6231 return DAG.getNode(ISD::BITCAST, dl, VT,
6232 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6233 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6234 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006235}
6236
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006237static
6238SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6239 SDValue V1 = Op.getOperand(0);
6240 SDValue V2 = Op.getOperand(1);
6241 EVT VT = Op.getValueType();
6242
6243 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6244 "unsupported shuffle type");
6245
6246 if (V2.getOpcode() == ISD::UNDEF)
6247 V2 = V1;
6248
6249 // v4i32 or v4f32
6250 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6251}
6252
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006253static
Craig Topper1accb7e2012-01-10 06:54:16 +00006254SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006255 SDValue V1 = Op.getOperand(0);
6256 SDValue V2 = Op.getOperand(1);
6257 EVT VT = Op.getValueType();
6258 unsigned NumElems = VT.getVectorNumElements();
6259
6260 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6261 // operand of these instructions is only memory, so check if there's a
6262 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6263 // same masks.
6264 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006265
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006266 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006267 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006268 CanFoldLoad = true;
6269
6270 // When V1 is a load, it can be folded later into a store in isel, example:
6271 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6272 // turns into:
6273 // (MOVLPSmr addr:$src1, VR128:$src2)
6274 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006275 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276 CanFoldLoad = true;
6277
Dan Gohman65fd6562011-11-03 21:49:52 +00006278 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006279 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006280 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006281 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6282
6283 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006284 // If we don't care about the second element, procede to use movss.
6285 if (SVOp->getMaskElt(1) != -1)
6286 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006287 }
6288
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 // movl and movlp will both match v2i64, but v2i64 is never matched by
6290 // movl earlier because we make it strict to avoid messing with the movlp load
6291 // folding logic (see the code above getMOVLP call). Match it here then,
6292 // this is horrible, but will stay like this until we move all shuffle
6293 // matching to x86 specific nodes. Note that for the 1st condition all
6294 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006295 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006296 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6297 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006298 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006299 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006300 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006301 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302
6303 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6304
6305 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006306 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006307 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308}
6309
Nadav Rotem154819d2012-04-09 07:45:58 +00006310SDValue
6311X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006312 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6313 EVT VT = Op.getValueType();
6314 DebugLoc dl = Op.getDebugLoc();
6315 SDValue V1 = Op.getOperand(0);
6316 SDValue V2 = Op.getOperand(1);
6317
6318 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006319 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006320
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006321 // Handle splat operations
6322 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006323 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006324 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006325
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006326 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006327 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006328 if (Broadcast.getNode())
6329 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006330
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006331 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006332 if ((Size == 128 && NumElem <= 4) ||
6333 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006334 return SDValue();
6335
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006336 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006337 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006338 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006339
6340 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6341 // do it!
6342 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6343 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6344 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006345 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006346 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006347 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006348 // FIXME: Figure out a cleaner way to do this.
6349 // Try to make use of movq to zero out the top part.
6350 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6351 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6352 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006353 EVT NewVT = NewOp.getValueType();
6354 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6355 NewVT, true, false))
6356 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006357 DAG, Subtarget, dl);
6358 }
6359 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6360 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006361 if (NewOp.getNode()) {
6362 EVT NewVT = NewOp.getValueType();
6363 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6364 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6365 DAG, Subtarget, dl);
6366 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006367 }
6368 }
6369 return SDValue();
6370}
6371
Dan Gohman475871a2008-07-27 21:46:04 +00006372SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006373X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006374 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue V1 = Op.getOperand(0);
6376 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006377 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006378 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006379 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006380 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006381 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006382 bool V1IsSplat = false;
6383 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006384 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006385 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006386 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006387 MachineFunction &MF = DAG.getMachineFunction();
6388 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389
Craig Topper3426a3e2011-11-14 06:46:21 +00006390 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006391
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006392 if (V1IsUndef && V2IsUndef)
6393 return DAG.getUNDEF(VT);
6394
6395 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006396
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 // Vector shuffle lowering takes 3 steps:
6398 //
6399 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6400 // narrowing and commutation of operands should be handled.
6401 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6402 // shuffle nodes.
6403 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6404 // so the shuffle can be broken into other shuffles and the legalizer can
6405 // try the lowering again.
6406 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006407 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006408 // be matched during isel, all of them must be converted to a target specific
6409 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006410
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006411 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6412 // narrowing and commutation of operands should be handled. The actual code
6413 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006414 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006415 if (NewOp.getNode())
6416 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006417
Craig Topper5aaffa82012-02-19 02:53:47 +00006418 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6419
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006420 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6421 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006422 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006423 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006424 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006425 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006426
Craig Topperdd637ae2012-02-19 05:41:45 +00006427 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006428 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006429 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006430
Craig Topperdd637ae2012-02-19 05:41:45 +00006431 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006432 return getMOVHighToLow(Op, dl, DAG);
6433
6434 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006435 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006436 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006437 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006438
Craig Topper5aaffa82012-02-19 02:53:47 +00006439 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006440 // The actual implementation will match the mask in the if above and then
6441 // during isel it can match several different instructions, not only pshufd
6442 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006443 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6444 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006445
Craig Topper5aaffa82012-02-19 02:53:47 +00006446 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006447
Craig Topperdbd98a42012-02-07 06:28:42 +00006448 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6449 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6450
Craig Topper1accb7e2012-01-10 06:54:16 +00006451 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006452 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6453
Craig Topperb3982da2011-12-31 23:50:21 +00006454 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006455 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006456 }
Eric Christopherfd179292009-08-27 18:07:15 +00006457
Evan Chengf26ffe92008-05-29 08:22:04 +00006458 // Check if this can be converted into a logical shift.
6459 bool isLeft = false;
6460 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006462 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006463 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006464 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006465 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006466 EVT EltVT = VT.getVectorElementType();
6467 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006468 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006469 }
Eric Christopherfd179292009-08-27 18:07:15 +00006470
Craig Topper5aaffa82012-02-19 02:53:47 +00006471 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006472 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006474 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006475 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006476 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6477
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006478 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006479 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6480 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006481 }
Eric Christopherfd179292009-08-27 18:07:15 +00006482
Nate Begeman9008ca62009-04-27 18:41:29 +00006483 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006484 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006485 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006486
Craig Topperdd637ae2012-02-19 05:41:45 +00006487 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006488 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006489
Craig Topperdd637ae2012-02-19 05:41:45 +00006490 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006491 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006492
Craig Topperdd637ae2012-02-19 05:41:45 +00006493 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006494 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006495
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006497 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498
Craig Topperdd637ae2012-02-19 05:41:45 +00006499 if (ShouldXformToMOVHLPS(M, VT) ||
6500 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006501 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502
Evan Chengf26ffe92008-05-29 08:22:04 +00006503 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006504 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006505 EVT EltVT = VT.getVectorElementType();
6506 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006507 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006508 }
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Evan Cheng9eca5e82006-10-25 21:49:50 +00006510 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006511 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6512 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006513 V1IsSplat = isSplatVector(V1.getNode());
6514 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006515
Chris Lattner8a594482007-11-25 00:24:49 +00006516 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006517 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6518 CommuteVectorShuffleMask(M, NumElems);
6519 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006520 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006521 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006522 }
6523
Craig Topperbeabc6c2011-12-05 06:56:46 +00006524 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006525 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006526 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006527 return V1;
6528 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6529 // the instruction selector will not match, so get a canonical MOVL with
6530 // swapped operands to undo the commute.
6531 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006532 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533
Craig Topperbeabc6c2011-12-05 06:56:46 +00006534 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006535 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006536
Craig Topperbeabc6c2011-12-05 06:56:46 +00006537 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006538 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006539
Evan Cheng9bbbb982006-10-25 20:48:19 +00006540 if (V2IsSplat) {
6541 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006542 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006543 // new vector_shuffle with the corrected mask.p
6544 SmallVector<int, 8> NewMask(M.begin(), M.end());
6545 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006546 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006547 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006548 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006549 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550 }
6551
Evan Cheng9eca5e82006-10-25 21:49:50 +00006552 if (Commuted) {
6553 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006555 CommuteVectorShuffleMask(M, NumElems);
6556 std::swap(V1, V2);
6557 std::swap(V1IsSplat, V2IsSplat);
6558 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006559
Craig Topper39a9e482012-02-11 06:24:48 +00006560 if (isUNPCKLMask(M, VT, HasAVX2))
6561 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006562
Craig Topper39a9e482012-02-11 06:24:48 +00006563 if (isUNPCKHMask(M, VT, HasAVX2))
6564 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006565 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566
Nate Begeman9008ca62009-04-27 18:41:29 +00006567 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006568 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006569 return CommuteVectorShuffle(SVOp, DAG);
6570
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006571 // The checks below are all present in isShuffleMaskLegal, but they are
6572 // inlined here right now to enable us to directly emit target specific
6573 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006574
Craig Topper0e2037b2012-01-20 05:53:00 +00006575 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006576 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006577 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006578 DAG);
6579
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006580 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6581 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006582 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006583 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006584 }
6585
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006586 if (isPSHUFHWMask(M, VT))
6587 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006588 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006589 DAG);
6590
6591 if (isPSHUFLWMask(M, VT))
6592 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006593 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006594 DAG);
6595
Craig Topper1a7700a2012-01-19 08:19:12 +00006596 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006597 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006598 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006599
Craig Topper94438ba2011-12-16 08:06:31 +00006600 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006601 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006602 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006603 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006604
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006605 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006606 // Generate target specific nodes for 128 or 256-bit shuffles only
6607 // supported in the AVX instruction set.
6608 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006609
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006610 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006611 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006612 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6613
Craig Topper70b883b2011-11-28 10:14:51 +00006614 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006615 if (isVPERMILPMask(M, VT, HasAVX)) {
6616 if (HasAVX2 && VT == MVT::v8i32)
6617 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006618 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006619 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006621 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006622
Craig Topper70b883b2011-11-28 10:14:51 +00006623 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006624 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006625 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006626 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006627
Craig Topper1842ba02012-04-23 06:38:28 +00006628 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006629 if (BlendOp.getNode())
6630 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006631
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006632 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006633 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006634 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006635 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006636 }
Craig Topper92040742012-04-16 06:43:40 +00006637 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6638 &permclMask[0], 8);
6639 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006640 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006641 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006642 }
Craig Topper095c5282012-04-15 23:48:57 +00006643
Craig Topper8325c112012-04-16 00:41:45 +00006644 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6645 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006646 getShuffleCLImmediate(SVOp), DAG);
6647
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006648
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649 //===--------------------------------------------------------------------===//
6650 // Since no target specific shuffle was selected for this generic one,
6651 // lower it into other known shuffles. FIXME: this isn't true yet, but
6652 // this is the plan.
6653 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006654
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006655 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6656 if (VT == MVT::v8i16) {
6657 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6658 if (NewOp.getNode())
6659 return NewOp;
6660 }
6661
6662 if (VT == MVT::v16i8) {
6663 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6664 if (NewOp.getNode())
6665 return NewOp;
6666 }
6667
6668 // Handle all 128-bit wide vectors with 4 elements, and match them with
6669 // several different shuffle types.
6670 if (NumElems == 4 && VT.getSizeInBits() == 128)
6671 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6672
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006673 // Handle general 256-bit shuffles
6674 if (VT.is256BitVector())
6675 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6676
Dan Gohman475871a2008-07-27 21:46:04 +00006677 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006678}
6679
Dan Gohman475871a2008-07-27 21:46:04 +00006680SDValue
6681X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006682 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006683 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006684 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006685
6686 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6687 return SDValue();
6688
Duncan Sands83ec4b62008-06-06 12:08:01 +00006689 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006691 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006693 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006694 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006695 }
6696
6697 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006698 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6699 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6700 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6702 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006703 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006705 Op.getOperand(0)),
6706 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006708 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006710 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006711 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006712 }
6713
6714 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006715 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6716 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006717 // result has a single use which is a store or a bitcast to i32. And in
6718 // the case of a store, it's not worth it if the index is a constant 0,
6719 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006720 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006721 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006722 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006723 if ((User->getOpcode() != ISD::STORE ||
6724 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6725 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006726 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006728 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006730 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006731 Op.getOperand(0)),
6732 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006733 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006734 }
6735
6736 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006737 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006738 if (isa<ConstantSDNode>(Op.getOperand(1)))
6739 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006740 }
Dan Gohman475871a2008-07-27 21:46:04 +00006741 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006742}
6743
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006746X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6747 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006749 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750
David Greene74a579d2011-02-10 16:57:36 +00006751 SDValue Vec = Op.getOperand(0);
6752 EVT VecVT = Vec.getValueType();
6753
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006754 // If this is a 256-bit vector result, first extract the 128-bit vector and
6755 // then extract the element from the 128-bit vector.
6756 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006757 DebugLoc dl = Op.getNode()->getDebugLoc();
6758 unsigned NumElems = VecVT.getVectorNumElements();
6759 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006760 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6761
6762 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006763 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006764 Vec = Extract128BitVector(Vec, Upper ? NumElems/2 : 0, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006765
David Greene74a579d2011-02-10 16:57:36 +00006766 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006767 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006768 }
6769
6770 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6771
Craig Topperd0a31172012-01-10 06:37:29 +00006772 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006773 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006774 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006775 return Res;
6776 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006777
Owen Andersone50ed302009-08-10 22:56:29 +00006778 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006779 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006781 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006782 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006783 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006784 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6786 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006789 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006791 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006792 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006794 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006796 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006797 }
6798
6799 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006800 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 if (Idx == 0)
6802 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006803
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006805 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006806 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006807 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006808 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006809 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006810 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006811 }
6812
6813 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006814 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6815 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6816 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006817 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 if (Idx == 0)
6819 return Op;
6820
6821 // UNPCKHPD the element to the lowest double word, then movsd.
6822 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6823 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006824 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006825 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006826 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006827 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006828 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006829 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 }
6831
Dan Gohman475871a2008-07-27 21:46:04 +00006832 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833}
6834
Dan Gohman475871a2008-07-27 21:46:04 +00006835SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006836X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6837 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006839 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006840 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006841
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue N0 = Op.getOperand(0);
6843 SDValue N1 = Op.getOperand(1);
6844 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006846 if (VT.getSizeInBits() == 256)
6847 return SDValue();
6848
Dan Gohman8a55ce42009-09-23 21:02:20 +00006849 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006850 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006851 unsigned Opc;
6852 if (VT == MVT::v8i16)
6853 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006854 else if (VT == MVT::v16i8)
6855 Opc = X86ISD::PINSRB;
6856 else
6857 Opc = X86ISD::PINSRB;
6858
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6860 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 if (N1.getValueType() != MVT::i32)
6862 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6863 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006864 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006865 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006866 }
6867
6868 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 // Bits [7:6] of the constant are the source select. This will always be
6870 // zero here. The DAG Combiner may combine an extract_elt index into these
6871 // bits. For example (insert (extract, 3), 2) could be matched by putting
6872 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006873 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006874 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006875 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006877 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006878 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006880 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006881 }
6882
6883 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006884 // PINSR* works with constant index.
6885 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 }
Dan Gohman475871a2008-07-27 21:46:04 +00006887 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006888}
6889
Dan Gohman475871a2008-07-27 21:46:04 +00006890SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006891X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006893 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894
David Greene6b381262011-02-09 15:32:06 +00006895 DebugLoc dl = Op.getDebugLoc();
6896 SDValue N0 = Op.getOperand(0);
6897 SDValue N1 = Op.getOperand(1);
6898 SDValue N2 = Op.getOperand(2);
6899
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006900 // If this is a 256-bit vector result, first extract the 128-bit vector,
6901 // insert the element into the extracted half and then place it back.
6902 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006903 if (!isa<ConstantSDNode>(N2))
6904 return SDValue();
6905
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006906 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006907 unsigned NumElems = VT.getVectorNumElements();
6908 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006909 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006910 unsigned Ins128Idx = Upper ? NumElems/2 : 0;
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006911 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006912
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006913 // Insert the element into the desired half.
6914 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6915 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006916
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006917 // Insert the changed part back to the 256-bit vector
6918 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006919 }
6920
Craig Topperd0a31172012-01-10 06:37:29 +00006921 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6923
Dan Gohman8a55ce42009-09-23 21:02:20 +00006924 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006925 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006926
Dan Gohman8a55ce42009-09-23 21:02:20 +00006927 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006928 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6929 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 if (N1.getValueType() != MVT::i32)
6931 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6932 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006933 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006934 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006935 }
Dan Gohman475871a2008-07-27 21:46:04 +00006936 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937}
6938
Dan Gohman475871a2008-07-27 21:46:04 +00006939SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006940X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006941 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006942 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006943 EVT OpVT = Op.getValueType();
6944
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006945 // If this is a 256-bit vector result, first insert into a 128-bit
6946 // vector and then insert into the 256-bit vector.
6947 if (OpVT.getSizeInBits() > 128) {
6948 // Insert into a 128-bit vector.
6949 EVT VT128 = EVT::getVectorVT(*Context,
6950 OpVT.getVectorElementType(),
6951 OpVT.getVectorNumElements() / 2);
6952
6953 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6954
6955 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006956 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006957 }
6958
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006959 if (Op.getValueType() == MVT::v1i64 &&
6960 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006962
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006964 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6965 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006966 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006967 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006968}
6969
David Greene91585092011-01-26 15:38:49 +00006970// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6971// a simple subregister reference or explicit instructions to grab
6972// upper bits of a vector.
6973SDValue
6974X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6975 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006976 DebugLoc dl = Op.getNode()->getDebugLoc();
6977 SDValue Vec = Op.getNode()->getOperand(0);
6978 SDValue Idx = Op.getNode()->getOperand(1);
6979
Craig Topperb14940a2012-04-22 20:55:18 +00006980 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
6981 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
6982 isa<ConstantSDNode>(Idx)) {
6983 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6984 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00006985 }
David Greene91585092011-01-26 15:38:49 +00006986 }
6987 return SDValue();
6988}
6989
David Greenecfe33c42011-01-26 19:13:22 +00006990// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6991// simple superregister reference or explicit instructions to insert
6992// the upper bits of a vector.
6993SDValue
6994X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6995 if (Subtarget->hasAVX()) {
6996 DebugLoc dl = Op.getNode()->getDebugLoc();
6997 SDValue Vec = Op.getNode()->getOperand(0);
6998 SDValue SubVec = Op.getNode()->getOperand(1);
6999 SDValue Idx = Op.getNode()->getOperand(2);
7000
Craig Topperb14940a2012-04-22 20:55:18 +00007001 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7002 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7003 isa<ConstantSDNode>(Idx)) {
7004 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7005 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007006 }
7007 }
7008 return SDValue();
7009}
7010
Bill Wendling056292f2008-09-16 21:48:12 +00007011// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7012// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7013// one of the above mentioned nodes. It has to be wrapped because otherwise
7014// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7015// be used to form addressing mode. These wrapped nodes will be selected
7016// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007017SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007018X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007020
Chris Lattner41621a22009-06-26 19:22:52 +00007021 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7022 // global base reg.
7023 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007024 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007025 CodeModel::Model M = getTargetMachine().getCodeModel();
7026
Chris Lattner4f066492009-07-11 20:29:19 +00007027 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007028 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007029 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007030 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007031 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007032 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007033 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007034
Evan Cheng1606e8e2009-03-13 07:51:59 +00007035 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007036 CP->getAlignment(),
7037 CP->getOffset(), OpFlag);
7038 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007039 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007040 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007041 if (OpFlag) {
7042 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007043 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007044 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007045 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 }
7047
7048 return Result;
7049}
7050
Dan Gohmand858e902010-04-17 15:26:15 +00007051SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007052 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007053
Chris Lattner18c59872009-06-27 04:16:01 +00007054 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7055 // global base reg.
7056 unsigned char OpFlag = 0;
7057 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007058 CodeModel::Model M = getTargetMachine().getCodeModel();
7059
Chris Lattner4f066492009-07-11 20:29:19 +00007060 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007061 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007062 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007063 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007064 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007065 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007066 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007067
Chris Lattner18c59872009-06-27 04:16:01 +00007068 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7069 OpFlag);
7070 DebugLoc DL = JT->getDebugLoc();
7071 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner18c59872009-06-27 04:16:01 +00007073 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007074 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007075 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7076 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007077 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007078 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner18c59872009-06-27 04:16:01 +00007080 return Result;
7081}
7082
7083SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007084X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007085 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Chris Lattner18c59872009-06-27 04:16:01 +00007087 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7088 // global base reg.
7089 unsigned char OpFlag = 0;
7090 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007091 CodeModel::Model M = getTargetMachine().getCodeModel();
7092
Chris Lattner4f066492009-07-11 20:29:19 +00007093 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007094 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7095 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7096 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007097 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007098 } else if (Subtarget->isPICStyleGOT()) {
7099 OpFlag = X86II::MO_GOT;
7100 } else if (Subtarget->isPICStyleStubPIC()) {
7101 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7102 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7103 OpFlag = X86II::MO_DARWIN_NONLAZY;
7104 }
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007107
Chris Lattner18c59872009-06-27 04:16:01 +00007108 DebugLoc DL = Op.getDebugLoc();
7109 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007110
7111
Chris Lattner18c59872009-06-27 04:16:01 +00007112 // With PIC, the address is actually $g + Offset.
7113 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007114 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007115 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7116 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007117 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007118 Result);
7119 }
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Eli Friedman586272d2011-08-11 01:48:05 +00007121 // For symbols that require a load from a stub to get the address, emit the
7122 // load.
7123 if (isGlobalStubReference(OpFlag))
7124 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007125 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 return Result;
7128}
7129
Dan Gohman475871a2008-07-27 21:46:04 +00007130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007131X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007132 // Create the TargetBlockAddressAddress node.
7133 unsigned char OpFlags =
7134 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007135 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007136 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007137 DebugLoc dl = Op.getDebugLoc();
7138 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7139 /*isTarget=*/true, OpFlags);
7140
Dan Gohmanf705adb2009-10-30 01:28:02 +00007141 if (Subtarget->isPICStyleRIPRel() &&
7142 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007143 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7144 else
7145 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007146
Dan Gohman29cbade2009-11-20 23:18:13 +00007147 // With PIC, the address is actually $g + Offset.
7148 if (isGlobalRelativeToPICBase(OpFlags)) {
7149 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7150 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7151 Result);
7152 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007153
7154 return Result;
7155}
7156
7157SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007158X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007159 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007160 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007161 // Create the TargetGlobalAddress node, folding in the constant
7162 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007163 unsigned char OpFlags =
7164 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007165 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007166 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007167 if (OpFlags == X86II::MO_NO_FLAG &&
7168 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007169 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007170 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007171 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007172 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007173 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007174 }
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner4f066492009-07-11 20:29:19 +00007176 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007177 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007178 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7179 else
7180 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007181
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007182 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007183 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007184 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7185 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007186 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007188
Chris Lattner36c25012009-07-10 07:34:39 +00007189 // For globals that require a load from a stub to get the address, emit the
7190 // load.
7191 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007192 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007193 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007194
Dan Gohman6520e202008-10-18 02:06:02 +00007195 // If there was a non-zero offset that we didn't fold, create an explicit
7196 // addition for it.
7197 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007198 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007199 DAG.getConstant(Offset, getPointerTy()));
7200
Evan Cheng0db9fe62006-04-25 20:13:52 +00007201 return Result;
7202}
7203
Evan Chengda43bcf2008-09-24 00:05:32 +00007204SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007205X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007206 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007207 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007208 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007209}
7210
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007211static SDValue
7212GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007213 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007214 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007215 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007216 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007217 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007218 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007219 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007220 GA->getOffset(),
7221 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007222 if (InFlag) {
7223 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007224 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007225 } else {
7226 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007227 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007228 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007229
7230 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007231 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007232
Rafael Espindola15f1b662009-04-24 12:59:40 +00007233 SDValue Flag = Chain.getValue(1);
7234 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007235}
7236
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007237// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007238static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007239LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007240 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007242 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7243 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007244 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007245 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007246 InFlag = Chain.getValue(1);
7247
Chris Lattnerb903bed2009-06-26 21:20:29 +00007248 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007249}
7250
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007251// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007252static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007253LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007254 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007255 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7256 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007257}
7258
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007259// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7260// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007261static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007262 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007263 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007264 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007265
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007266 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7267 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7268 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007269
Michael J. Spencerec38de22010-10-10 22:04:20 +00007270 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007271 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007272 MachinePointerInfo(Ptr),
7273 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007274
Chris Lattnerb903bed2009-06-26 21:20:29 +00007275 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007276 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7277 // initialexec.
7278 unsigned WrapperKind = X86ISD::Wrapper;
7279 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007281 } else if (is64Bit) {
7282 assert(model == TLSModel::InitialExec);
7283 OperandFlags = X86II::MO_GOTTPOFF;
7284 WrapperKind = X86ISD::WrapperRIP;
7285 } else {
7286 assert(model == TLSModel::InitialExec);
7287 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007288 }
Eric Christopherfd179292009-08-27 18:07:15 +00007289
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007290 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7291 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007292 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007293 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007294 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007295 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007296
Rafael Espindola9a580232009-02-27 13:37:18 +00007297 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007298 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007299 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007300
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007301 // The address of the thread local variable is the add of the thread
7302 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007303 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304}
7305
Dan Gohman475871a2008-07-27 21:46:04 +00007306SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007307X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007308
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007311
Eric Christopher30ef0e52010-06-03 04:07:48 +00007312 if (Subtarget->isTargetELF()) {
7313 // TODO: implement the "local dynamic" model
7314 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007315
Eric Christopher30ef0e52010-06-03 04:07:48 +00007316 // If GV is an alias then use the aliasee for determining
7317 // thread-localness.
7318 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7319 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Chandler Carruth34797132012-04-08 17:20:55 +00007321 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007322
Eric Christopher30ef0e52010-06-03 04:07:48 +00007323 switch (model) {
7324 case TLSModel::GeneralDynamic:
7325 case TLSModel::LocalDynamic: // not implemented
7326 if (Subtarget->is64Bit())
7327 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7328 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329
Eric Christopher30ef0e52010-06-03 04:07:48 +00007330 case TLSModel::InitialExec:
7331 case TLSModel::LocalExec:
7332 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7333 Subtarget->is64Bit());
7334 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007335 llvm_unreachable("Unknown TLS model.");
7336 }
7337
7338 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007339 // Darwin only has one model of TLS. Lower to that.
7340 unsigned char OpFlag = 0;
7341 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7342 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007343
Eric Christopher30ef0e52010-06-03 04:07:48 +00007344 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7345 // global base reg.
7346 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7347 !Subtarget->is64Bit();
7348 if (PIC32)
7349 OpFlag = X86II::MO_TLVP_PIC_BASE;
7350 else
7351 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007353 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007354 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007355 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007356 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357
Eric Christopher30ef0e52010-06-03 04:07:48 +00007358 // With PIC32, the address is actually $g + Offset.
7359 if (PIC32)
7360 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7361 DAG.getNode(X86ISD::GlobalBaseReg,
7362 DebugLoc(), getPointerTy()),
7363 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
Eric Christopher30ef0e52010-06-03 04:07:48 +00007365 // Lowering the machine isd will make sure everything is in the right
7366 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007367 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007368 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007369 SDValue Args[] = { Chain, Offset };
7370 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
Eric Christopher30ef0e52010-06-03 04:07:48 +00007372 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7373 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7374 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 // And our return value (tls address) is in the standard call return value
7377 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007378 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007379 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7380 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007381 }
7382
7383 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007384 // Just use the implicit TLS architecture
7385 // Need to generate someting similar to:
7386 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7387 // ; from TEB
7388 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7389 // mov rcx, qword [rdx+rcx*8]
7390 // mov eax, .tls$:tlsvar
7391 // [rax+rcx] contains the address
7392 // Windows 64bit: gs:0x58
7393 // Windows 32bit: fs:__tls_array
7394
7395 // If GV is an alias then use the aliasee for determining
7396 // thread-localness.
7397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7398 GV = GA->resolveAliasedGlobal(false);
7399 DebugLoc dl = GA->getDebugLoc();
7400 SDValue Chain = DAG.getEntryNode();
7401
7402 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7403 // %gs:0x58 (64-bit).
7404 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7405 ? Type::getInt8PtrTy(*DAG.getContext(),
7406 256)
7407 : Type::getInt32PtrTy(*DAG.getContext(),
7408 257));
7409
7410 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7411 Subtarget->is64Bit()
7412 ? DAG.getIntPtrConstant(0x58)
7413 : DAG.getExternalSymbol("_tls_array",
7414 getPointerTy()),
7415 MachinePointerInfo(Ptr),
7416 false, false, false, 0);
7417
7418 // Load the _tls_index variable
7419 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7420 if (Subtarget->is64Bit())
7421 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7422 IDX, MachinePointerInfo(), MVT::i32,
7423 false, false, 0);
7424 else
7425 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7426 false, false, false, 0);
7427
7428 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007429 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007430 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7431
7432 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7433 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7434 false, false, false, 0);
7435
7436 // Get the offset of start of .tls section
7437 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7438 GA->getValueType(0),
7439 GA->getOffset(), X86II::MO_SECREL);
7440 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7441
7442 // The address of the thread local variable is the add of the thread
7443 // pointer with the offset of the variable.
7444 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007445 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446
David Blaikie4d6ccb52012-01-20 21:51:11 +00007447 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007448}
7449
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450
Chad Rosierb90d2a92012-01-03 23:19:12 +00007451/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7452/// and take a 2 x i32 value to shift plus a shift amount.
7453SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007454 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007455 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007456 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007457 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007458 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007459 SDValue ShOpLo = Op.getOperand(0);
7460 SDValue ShOpHi = Op.getOperand(1);
7461 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007462 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007464 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007465
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007467 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007468 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7469 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7472 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 }
Evan Chenge3413162006-01-09 18:33:28 +00007474
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7476 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007477 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007479
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007482 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7483 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007484
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007485 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007486 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7487 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007489 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7490 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007491 }
7492
Dan Gohman475871a2008-07-27 21:46:04 +00007493 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007494 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495}
Evan Chenga3195e82006-01-12 22:54:21 +00007496
Dan Gohmand858e902010-04-17 15:26:15 +00007497SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7498 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007499 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007500
Dale Johannesen0488fb62010-09-30 23:57:10 +00007501 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007502 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007503
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007505 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007506
Eli Friedman36df4992009-05-27 00:47:34 +00007507 // These are really Legal; return the operand so the caller accepts it as
7508 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007510 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007512 Subtarget->is64Bit()) {
7513 return Op;
7514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007516 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007517 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007519 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007520 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007521 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007522 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007523 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007524 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007525 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7526}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527
Owen Andersone50ed302009-08-10 22:56:29 +00007528SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007530 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007532 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007533 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007534 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007535 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007536 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007537 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Chris Lattner492a43e2010-09-22 01:28:21 +00007540 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007541
Stuart Hastings84be9582011-06-02 15:57:11 +00007542 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7543 MachineMemOperand *MMO;
7544 if (FI) {
7545 int SSFI = FI->getIndex();
7546 MMO =
7547 DAG.getMachineFunction()
7548 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7549 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7550 } else {
7551 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7552 StackSlot = StackSlot.getOperand(1);
7553 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007554 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007555 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7556 X86ISD::FILD, DL,
7557 Tys, Ops, array_lengthof(Ops),
7558 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007560 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007561 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563
7564 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7565 // shouldn't be necessary except that RFP cannot be live across
7566 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007567 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007568 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7569 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007570 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007572 SDValue Ops[] = {
7573 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7574 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007575 MachineMemOperand *MMO =
7576 DAG.getMachineFunction()
7577 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007578 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007579
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7581 Ops, array_lengthof(Ops),
7582 Op.getValueType(), MMO);
7583 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007584 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007585 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007586 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007587
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 return Result;
7589}
7590
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7593 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007594 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007596 movq %rax, %xmm0
7597 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7598 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7599 #ifdef __SSE3__
7600 haddpd %xmm0, %xmm0
7601 #else
7602 pshufd $0x4e, %xmm0, %xmm1
7603 addpd %xmm1, %xmm0
7604 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007605 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007606
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007607 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007608 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007609
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007610 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007611 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7612 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614
Chris Lattner97484792012-01-25 09:56:22 +00007615 SmallVector<Constant*,2> CV1;
7616 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007617 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007618 CV1.push_back(
7619 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7620 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007621 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007622
Bill Wendling397ae212012-01-05 02:13:20 +00007623 // Load the 64-bit value into an XMM register.
7624 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7625 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007627 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007628 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007629 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7630 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7631 CLod0);
7632
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007634 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007635 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007636 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007638 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007639
Craig Topperd0a31172012-01-10 06:37:29 +00007640 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007641 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7642 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7643 } else {
7644 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7645 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7646 S2F, 0x4E, DAG);
7647 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7648 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7649 Sub);
7650 }
7651
7652 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007653 DAG.getIntPtrConstant(0));
7654}
7655
Bill Wendling8b8a6362009-01-17 03:56:04 +00007656// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7658 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007659 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007660 // FP constant to bias correct the final result.
7661 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663
7664 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007666 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667
Eli Friedmanf3704762011-08-29 21:15:46 +00007668 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007669 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007670
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007672 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673 DAG.getIntPtrConstant(0));
7674
7675 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007677 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007678 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Bias)));
7683 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007684 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685 DAG.getIntPtrConstant(0));
7686
7687 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689
7690 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007691 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007692
Craig Topper69947b92012-04-23 06:57:04 +00007693 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007694 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007695 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007696 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007698
7699 // Handle final rounding.
7700 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007701}
7702
Dan Gohmand858e902010-04-17 15:26:15 +00007703SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7704 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007705 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007706 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007708 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007709 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7710 // the optimization here.
7711 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007712 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007713
Owen Andersone50ed302009-08-10 22:56:29 +00007714 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007715 EVT DstVT = Op.getValueType();
7716 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007717 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007718 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007720 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007721 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007722
7723 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007725 if (SrcVT == MVT::i32) {
7726 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7727 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7728 getPointerTy(), StackSlot, WordOff);
7729 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007730 StackSlot, MachinePointerInfo(),
7731 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007732 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007733 OffsetSlot, MachinePointerInfo(),
7734 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007735 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7736 return Fild;
7737 }
7738
7739 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7740 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007741 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007742 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007743 // For i64 source, we need to add the appropriate power of 2 if the input
7744 // was negative. This is the same as the optimization in
7745 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7746 // we must be careful to do the computation in x87 extended precision, not
7747 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007748 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7749 MachineMemOperand *MMO =
7750 DAG.getMachineFunction()
7751 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7752 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007753
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007754 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7755 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007756 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7757 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007758
7759 APInt FF(32, 0x5F800000ULL);
7760
7761 // Check whether the sign bit is set.
7762 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7763 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7764 ISD::SETLT);
7765
7766 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7767 SDValue FudgePtr = DAG.getConstantPool(
7768 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7769 getPointerTy());
7770
7771 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7772 SDValue Zero = DAG.getIntPtrConstant(0);
7773 SDValue Four = DAG.getIntPtrConstant(4);
7774 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7775 Zero, Four);
7776 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7777
7778 // Load the value out, extending it from f32 to f80.
7779 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007780 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007781 FudgePtr, MachinePointerInfo::getConstantPool(),
7782 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007783 // Extend everything to 80 bits to force it to be done on x87.
7784 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7785 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007786}
7787
Dan Gohman475871a2008-07-27 21:46:04 +00007788std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007789FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007790 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007791
Owen Andersone50ed302009-08-10 22:56:29 +00007792 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007793
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007794 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7796 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007797 }
7798
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7800 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007801 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007802
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007803 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007805 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007806 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007807 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007809 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007810 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007811
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007812 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7813 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007814 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007815 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007816 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007818
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007820 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7821 Opc = X86ISD::WIN_FTOL;
7822 else
7823 switch (DstTy.getSimpleVT().SimpleTy) {
7824 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7825 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7826 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7827 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7828 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007829
Dan Gohman475871a2008-07-27 21:46:04 +00007830 SDValue Chain = DAG.getEntryNode();
7831 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007832 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007833 // FIXME This causes a redundant load/store if the SSE-class value is already
7834 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007835 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007837 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007838 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007839 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007841 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007843 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007844
Chris Lattner492a43e2010-09-22 01:28:21 +00007845 MachineMemOperand *MMO =
7846 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7847 MachineMemOperand::MOLoad, MemSize, MemSize);
7848 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7849 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007851 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7853 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007854
Chris Lattner07290932010-09-22 01:05:16 +00007855 MachineMemOperand *MMO =
7856 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7857 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007858
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007859 if (Opc != X86ISD::WIN_FTOL) {
7860 // Build the FP_TO_INT*_IN_MEM
7861 SDValue Ops[] = { Chain, Value, StackSlot };
7862 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7863 Ops, 3, DstTy, MMO);
7864 return std::make_pair(FIST, StackSlot);
7865 } else {
7866 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7867 DAG.getVTList(MVT::Other, MVT::Glue),
7868 Chain, Value);
7869 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7870 MVT::i32, ftol.getValue(1));
7871 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7872 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007873 SDValue Ops[] = { eax, edx };
7874 SDValue pair = IsReplace
7875 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7876 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007877 return std::make_pair(pair, SDValue());
7878 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879}
7880
Dan Gohmand858e902010-04-17 15:26:15 +00007881SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7882 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007883 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007884 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007885
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007886 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7887 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007888 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007889 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7890 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007892 if (StackSlot.getNode())
7893 // Load the result.
7894 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7895 FIST, StackSlot, MachinePointerInfo(),
7896 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007897
7898 // The node is the result.
7899 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007900}
7901
Dan Gohmand858e902010-04-17 15:26:15 +00007902SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7903 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007904 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7905 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007906 SDValue FIST = Vals.first, StackSlot = Vals.second;
7907 assert(FIST.getNode() && "Unexpected failure");
7908
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007909 if (StackSlot.getNode())
7910 // Load the result.
7911 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7912 FIST, StackSlot, MachinePointerInfo(),
7913 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007914
7915 // The node is the result.
7916 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007917}
7918
Dan Gohmand858e902010-04-17 15:26:15 +00007919SDValue X86TargetLowering::LowerFABS(SDValue Op,
7920 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007921 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007922 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007923 EVT VT = Op.getValueType();
7924 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007925 if (VT.isVector())
7926 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007927 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007929 C = ConstantVector::getSplat(2,
7930 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007931 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007932 C = ConstantVector::getSplat(4,
7933 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007934 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007935 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007936 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007937 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007938 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007939 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007940}
7941
Dan Gohmand858e902010-04-17 15:26:15 +00007942SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007943 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007944 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007945 EVT VT = Op.getValueType();
7946 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007947 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7948 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007949 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007950 NumElts = VT.getVectorNumElements();
7951 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007952 Constant *C;
7953 if (EltVT == MVT::f64)
7954 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7955 else
7956 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7957 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007958 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007959 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007960 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007961 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007962 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007963 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007964 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007965 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007966 DAG.getNode(ISD::BITCAST, dl, XORVT,
7967 Op.getOperand(0)),
7968 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007969 }
Craig Topper69947b92012-04-23 06:57:04 +00007970
7971 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007972}
7973
Dan Gohmand858e902010-04-17 15:26:15 +00007974SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007975 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007976 SDValue Op0 = Op.getOperand(0);
7977 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007978 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007979 EVT VT = Op.getValueType();
7980 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007981
7982 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007983 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007984 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007985 SrcVT = VT;
7986 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007987 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007988 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007989 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007990 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007991 }
7992
7993 // At this point the operands and the result should have the same
7994 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007995
Evan Cheng68c47cb2007-01-05 07:55:56 +00007996 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007997 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008006 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008007 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008008 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008009 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008010 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008011 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008012 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008013
8014 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008015 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 // Op0 is MVT::f32, Op1 is MVT::f64.
8017 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8018 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8019 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008020 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008022 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008023 }
8024
Evan Cheng73d6cf12007-01-05 21:37:56 +00008025 // Clear first operand sign bit.
8026 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008028 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8029 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008031 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8032 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008035 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008036 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008037 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008038 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008039 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008040 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008041 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008042
8043 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008044 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008045}
8046
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008047SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8048 SDValue N0 = Op.getOperand(0);
8049 DebugLoc dl = Op.getDebugLoc();
8050 EVT VT = Op.getValueType();
8051
8052 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8053 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8054 DAG.getConstant(1, VT));
8055 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8056}
8057
Dan Gohman076aee32009-03-04 19:44:21 +00008058/// Emit nodes that will be selected as "test Op0,Op0", or something
8059/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008060SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008061 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008062 DebugLoc dl = Op.getDebugLoc();
8063
Dan Gohman31125812009-03-07 01:58:32 +00008064 // CF and OF aren't always set the way we want. Determine which
8065 // of these we need.
8066 bool NeedCF = false;
8067 bool NeedOF = false;
8068 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008069 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008070 case X86::COND_A: case X86::COND_AE:
8071 case X86::COND_B: case X86::COND_BE:
8072 NeedCF = true;
8073 break;
8074 case X86::COND_G: case X86::COND_GE:
8075 case X86::COND_L: case X86::COND_LE:
8076 case X86::COND_O: case X86::COND_NO:
8077 NeedOF = true;
8078 break;
Dan Gohman31125812009-03-07 01:58:32 +00008079 }
8080
Dan Gohman076aee32009-03-04 19:44:21 +00008081 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008082 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8083 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008084 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8085 // Emit a CMP with 0, which is the TEST pattern.
8086 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8087 DAG.getConstant(0, Op.getValueType()));
8088
8089 unsigned Opcode = 0;
8090 unsigned NumOperands = 0;
8091 switch (Op.getNode()->getOpcode()) {
8092 case ISD::ADD:
8093 // Due to an isel shortcoming, be conservative if this add is likely to be
8094 // selected as part of a load-modify-store instruction. When the root node
8095 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8096 // uses of other nodes in the match, such as the ADD in this case. This
8097 // leads to the ADD being left around and reselected, with the result being
8098 // two adds in the output. Alas, even if none our users are stores, that
8099 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8100 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8101 // climbing the DAG back to the root, and it doesn't seem to be worth the
8102 // effort.
8103 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008104 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8105 if (UI->getOpcode() != ISD::CopyToReg &&
8106 UI->getOpcode() != ISD::SETCC &&
8107 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008108 goto default_case;
8109
8110 if (ConstantSDNode *C =
8111 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8112 // An add of one will be selected as an INC.
8113 if (C->getAPIntValue() == 1) {
8114 Opcode = X86ISD::INC;
8115 NumOperands = 1;
8116 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008117 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008118
8119 // An add of negative one (subtract of one) will be selected as a DEC.
8120 if (C->getAPIntValue().isAllOnesValue()) {
8121 Opcode = X86ISD::DEC;
8122 NumOperands = 1;
8123 break;
8124 }
Dan Gohman076aee32009-03-04 19:44:21 +00008125 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008126
8127 // Otherwise use a regular EFLAGS-setting add.
8128 Opcode = X86ISD::ADD;
8129 NumOperands = 2;
8130 break;
8131 case ISD::AND: {
8132 // If the primary and result isn't used, don't bother using X86ISD::AND,
8133 // because a TEST instruction will be better.
8134 bool NonFlagUse = false;
8135 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8136 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8137 SDNode *User = *UI;
8138 unsigned UOpNo = UI.getOperandNo();
8139 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8140 // Look pass truncate.
8141 UOpNo = User->use_begin().getOperandNo();
8142 User = *User->use_begin();
8143 }
8144
8145 if (User->getOpcode() != ISD::BRCOND &&
8146 User->getOpcode() != ISD::SETCC &&
8147 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8148 NonFlagUse = true;
8149 break;
8150 }
Dan Gohman076aee32009-03-04 19:44:21 +00008151 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008152
8153 if (!NonFlagUse)
8154 break;
8155 }
8156 // FALL THROUGH
8157 case ISD::SUB:
8158 case ISD::OR:
8159 case ISD::XOR:
8160 // Due to the ISEL shortcoming noted above, be conservative if this op is
8161 // likely to be selected as part of a load-modify-store instruction.
8162 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8163 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8164 if (UI->getOpcode() == ISD::STORE)
8165 goto default_case;
8166
8167 // Otherwise use a regular EFLAGS-setting instruction.
8168 switch (Op.getNode()->getOpcode()) {
8169 default: llvm_unreachable("unexpected operator!");
8170 case ISD::SUB: Opcode = X86ISD::SUB; break;
8171 case ISD::OR: Opcode = X86ISD::OR; break;
8172 case ISD::XOR: Opcode = X86ISD::XOR; break;
8173 case ISD::AND: Opcode = X86ISD::AND; break;
8174 }
8175
8176 NumOperands = 2;
8177 break;
8178 case X86ISD::ADD:
8179 case X86ISD::SUB:
8180 case X86ISD::INC:
8181 case X86ISD::DEC:
8182 case X86ISD::OR:
8183 case X86ISD::XOR:
8184 case X86ISD::AND:
8185 return SDValue(Op.getNode(), 1);
8186 default:
8187 default_case:
8188 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008189 }
8190
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008191 if (Opcode == 0)
8192 // Emit a CMP with 0, which is the TEST pattern.
8193 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8194 DAG.getConstant(0, Op.getValueType()));
8195
8196 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8197 SmallVector<SDValue, 4> Ops;
8198 for (unsigned i = 0; i != NumOperands; ++i)
8199 Ops.push_back(Op.getOperand(i));
8200
8201 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8202 DAG.ReplaceAllUsesWith(Op, New);
8203 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008204}
8205
8206/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8207/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008208SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008209 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8211 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008212 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008213
8214 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008215 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008216}
8217
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008218/// Convert a comparison if required by the subtarget.
8219SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8220 SelectionDAG &DAG) const {
8221 // If the subtarget does not support the FUCOMI instruction, floating-point
8222 // comparisons have to be converted.
8223 if (Subtarget->hasCMov() ||
8224 Cmp.getOpcode() != X86ISD::CMP ||
8225 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8226 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8227 return Cmp;
8228
8229 // The instruction selector will select an FUCOM instruction instead of
8230 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8231 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8232 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8233 DebugLoc dl = Cmp.getDebugLoc();
8234 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8235 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8236 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8237 DAG.getConstant(8, MVT::i8));
8238 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8239 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8240}
8241
Evan Chengd40d03e2010-01-06 19:38:29 +00008242/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8243/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008244SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8245 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008246 SDValue Op0 = And.getOperand(0);
8247 SDValue Op1 = And.getOperand(1);
8248 if (Op0.getOpcode() == ISD::TRUNCATE)
8249 Op0 = Op0.getOperand(0);
8250 if (Op1.getOpcode() == ISD::TRUNCATE)
8251 Op1 = Op1.getOperand(0);
8252
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008254 if (Op1.getOpcode() == ISD::SHL)
8255 std::swap(Op0, Op1);
8256 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008257 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8258 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008259 // If we looked past a truncate, check that it's only truncating away
8260 // known zeros.
8261 unsigned BitWidth = Op0.getValueSizeInBits();
8262 unsigned AndBitWidth = And.getValueSizeInBits();
8263 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008264 APInt Zeros, Ones;
8265 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008266 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8267 return SDValue();
8268 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008269 LHS = Op1;
8270 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008272 } else if (Op1.getOpcode() == ISD::Constant) {
8273 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008274 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008275 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008276
8277 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008278 LHS = AndLHS.getOperand(0);
8279 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008280 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008281
8282 // Use BT if the immediate can't be encoded in a TEST instruction.
8283 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8284 LHS = AndLHS;
8285 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8286 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008287 }
Evan Cheng0488db92007-09-25 01:57:46 +00008288
Evan Chengd40d03e2010-01-06 19:38:29 +00008289 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008290 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008291 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008292 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008293 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008294 // Also promote i16 to i32 for performance / code size reason.
8295 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008296 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008297 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008298
Evan Chengd40d03e2010-01-06 19:38:29 +00008299 // If the operand types disagree, extend the shift amount to match. Since
8300 // BT ignores high bits (like shifts) we can use anyextend.
8301 if (LHS.getValueType() != RHS.getValueType())
8302 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008303
Evan Chengd40d03e2010-01-06 19:38:29 +00008304 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8305 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8306 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8307 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008308 }
8309
Evan Cheng54de3ea2010-01-05 06:52:31 +00008310 return SDValue();
8311}
8312
Dan Gohmand858e902010-04-17 15:26:15 +00008313SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008314
8315 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8316
Evan Cheng54de3ea2010-01-05 06:52:31 +00008317 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8318 SDValue Op0 = Op.getOperand(0);
8319 SDValue Op1 = Op.getOperand(1);
8320 DebugLoc dl = Op.getDebugLoc();
8321 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8322
8323 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008324 // Lower (X & (1 << N)) == 0 to BT(X, N).
8325 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8326 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008327 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008328 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008329 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008330 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8331 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8332 if (NewSetCC.getNode())
8333 return NewSetCC;
8334 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008335
Chris Lattner481eebc2010-12-19 21:23:48 +00008336 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8337 // these.
8338 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008339 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008340 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8341 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008342
Chris Lattner481eebc2010-12-19 21:23:48 +00008343 // If the input is a setcc, then reuse the input setcc or use a new one with
8344 // the inverted condition.
8345 if (Op0.getOpcode() == X86ISD::SETCC) {
8346 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8347 bool Invert = (CC == ISD::SETNE) ^
8348 cast<ConstantSDNode>(Op1)->isNullValue();
8349 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008350
Evan Cheng2c755ba2010-02-27 07:36:59 +00008351 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008352 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8353 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8354 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008355 }
8356
Evan Chenge5b51ac2010-04-17 06:13:15 +00008357 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008358 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008359 if (X86CC == X86::COND_INVALID)
8360 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008361
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008362 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008363 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008365 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008366}
8367
Craig Topper89af15e2011-09-18 08:03:58 +00008368// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008369// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008370static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008371 EVT VT = Op.getValueType();
8372
Duncan Sands28b77e92011-09-06 19:07:46 +00008373 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008374 "Unsupported value type for operation");
8375
Craig Topper66ddd152012-04-27 22:54:43 +00008376 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008377 DebugLoc dl = Op.getDebugLoc();
8378 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008379
8380 // Extract the LHS vectors
8381 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008382 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8383 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008384
8385 // Extract the RHS vectors
8386 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008387 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8388 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008389
8390 // Issue the operation on the smaller types and concatenate the result back
8391 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8392 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8393 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8394 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8395 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8396}
8397
8398
Dan Gohmand858e902010-04-17 15:26:15 +00008399SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008400 SDValue Cond;
8401 SDValue Op0 = Op.getOperand(0);
8402 SDValue Op1 = Op.getOperand(1);
8403 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008404 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008405 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8406 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008407 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008408
8409 if (isFP) {
8410 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008411 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008412 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008413
Nate Begeman30a0de92008-07-17 16:51:19 +00008414 bool Swap = false;
8415
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008416 // SSE Condition code mapping:
8417 // 0 - EQ
8418 // 1 - LT
8419 // 2 - LE
8420 // 3 - UNORD
8421 // 4 - NEQ
8422 // 5 - NLT
8423 // 6 - NLE
8424 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008425 switch (SetCCOpcode) {
8426 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008427 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008429 case ISD::SETOGT:
8430 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008431 case ISD::SETLT:
8432 case ISD::SETOLT: SSECC = 1; break;
8433 case ISD::SETOGE:
8434 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008435 case ISD::SETLE:
8436 case ISD::SETOLE: SSECC = 2; break;
8437 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008438 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008439 case ISD::SETNE: SSECC = 4; break;
8440 case ISD::SETULE: Swap = true;
8441 case ISD::SETUGE: SSECC = 5; break;
8442 case ISD::SETULT: Swap = true;
8443 case ISD::SETUGT: SSECC = 6; break;
8444 case ISD::SETO: SSECC = 7; break;
8445 }
8446 if (Swap)
8447 std::swap(Op0, Op1);
8448
Nate Begemanfb8ead02008-07-25 19:05:58 +00008449 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008451 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008452 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008453 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8454 DAG.getConstant(3, MVT::i8));
8455 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8456 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008457 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008458 }
8459 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008460 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008461 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8462 DAG.getConstant(7, MVT::i8));
8463 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8464 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008465 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008466 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008467 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 }
8469 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008470 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8471 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008473
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008474 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008475 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008476 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008477
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 // We are handling one of the integer comparisons here. Since SSE only has
8479 // GT and EQ comparisons for integer, swapping operands and multiple
8480 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008481 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008482 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008483
Nate Begeman30a0de92008-07-17 16:51:19 +00008484 switch (SetCCOpcode) {
8485 default: break;
8486 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008487 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008488 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008489 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008490 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008491 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008492 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008493 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008494 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008495 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008496 }
8497 if (Swap)
8498 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008500 // Check that the operation in question is available (most are plain SSE2,
8501 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008502 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008503 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008504 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008505 return SDValue();
8506
Nate Begeman30a0de92008-07-17 16:51:19 +00008507 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8508 // bits of the inputs before performing those operations.
8509 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008510 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008511 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8512 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008513 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008514 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8515 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008516 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8517 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008519
Dale Johannesenace16102009-02-03 19:33:06 +00008520 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008521
8522 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008523 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008524 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008525
Nate Begeman30a0de92008-07-17 16:51:19 +00008526 return Result;
8527}
Evan Cheng0488db92007-09-25 01:57:46 +00008528
Evan Cheng370e5342008-12-03 08:38:43 +00008529// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008530static bool isX86LogicalCmp(SDValue Op) {
8531 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008532 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8533 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008534 return true;
8535 if (Op.getResNo() == 1 &&
8536 (Opc == X86ISD::ADD ||
8537 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008538 Opc == X86ISD::ADC ||
8539 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008540 Opc == X86ISD::SMUL ||
8541 Opc == X86ISD::UMUL ||
8542 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008543 Opc == X86ISD::DEC ||
8544 Opc == X86ISD::OR ||
8545 Opc == X86ISD::XOR ||
8546 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008547 return true;
8548
Chris Lattner9637d5b2010-12-05 07:49:54 +00008549 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8550 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008551
Dan Gohman076aee32009-03-04 19:44:21 +00008552 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008553}
8554
Chris Lattnera2b56002010-12-05 01:23:24 +00008555static bool isZero(SDValue V) {
8556 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8557 return C && C->isNullValue();
8558}
8559
Chris Lattner96908b12010-12-05 02:00:51 +00008560static bool isAllOnes(SDValue V) {
8561 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8562 return C && C->isAllOnesValue();
8563}
8564
Dan Gohmand858e902010-04-17 15:26:15 +00008565SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008566 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008567 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008568 SDValue Op1 = Op.getOperand(1);
8569 SDValue Op2 = Op.getOperand(2);
8570 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008571 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008572
Dan Gohman1a492952009-10-20 16:22:37 +00008573 if (Cond.getOpcode() == ISD::SETCC) {
8574 SDValue NewCond = LowerSETCC(Cond, DAG);
8575 if (NewCond.getNode())
8576 Cond = NewCond;
8577 }
Evan Cheng734503b2006-09-11 02:19:56 +00008578
Chris Lattnera2b56002010-12-05 01:23:24 +00008579 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008580 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008581 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008582 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008583 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008584 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8585 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008586 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008587
Chris Lattnera2b56002010-12-05 01:23:24 +00008588 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008589
8590 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008591 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8592 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008593
8594 SDValue CmpOp0 = Cmp.getOperand(0);
8595 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8596 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008597 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008598
Chris Lattner96908b12010-12-05 02:00:51 +00008599 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008600 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8601 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008602
Chris Lattner96908b12010-12-05 02:00:51 +00008603 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8604 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008605
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008606 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008607 if (N2C == 0 || !N2C->isNullValue())
8608 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8609 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008610 }
8611 }
8612
Chris Lattnera2b56002010-12-05 01:23:24 +00008613 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008614 if (Cond.getOpcode() == ISD::AND &&
8615 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8616 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008617 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008618 Cond = Cond.getOperand(0);
8619 }
8620
Evan Cheng3f41d662007-10-08 22:16:29 +00008621 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8622 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008623 unsigned CondOpcode = Cond.getOpcode();
8624 if (CondOpcode == X86ISD::SETCC ||
8625 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008626 CC = Cond.getOperand(0);
8627
Dan Gohman475871a2008-07-27 21:46:04 +00008628 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008629 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008630 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008631
Evan Cheng3f41d662007-10-08 22:16:29 +00008632 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008633 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008634 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008635 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008636
Chris Lattnerd1980a52009-03-12 06:52:53 +00008637 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8638 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008639 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008640 addTest = false;
8641 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008642 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8643 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8644 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8645 Cond.getOperand(0).getValueType() != MVT::i8)) {
8646 SDValue LHS = Cond.getOperand(0);
8647 SDValue RHS = Cond.getOperand(1);
8648 unsigned X86Opcode;
8649 unsigned X86Cond;
8650 SDVTList VTs;
8651 switch (CondOpcode) {
8652 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8653 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8654 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8655 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8656 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8657 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8658 default: llvm_unreachable("unexpected overflowing operator");
8659 }
8660 if (CondOpcode == ISD::UMULO)
8661 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8662 MVT::i32);
8663 else
8664 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8665
8666 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8667
8668 if (CondOpcode == ISD::UMULO)
8669 Cond = X86Op.getValue(2);
8670 else
8671 Cond = X86Op.getValue(1);
8672
8673 CC = DAG.getConstant(X86Cond, MVT::i8);
8674 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008675 }
8676
8677 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008678 // Look pass the truncate.
8679 if (Cond.getOpcode() == ISD::TRUNCATE)
8680 Cond = Cond.getOperand(0);
8681
8682 // We know the result of AND is compared against zero. Try to match
8683 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008684 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008685 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008686 if (NewSetCC.getNode()) {
8687 CC = NewSetCC.getOperand(0);
8688 Cond = NewSetCC.getOperand(1);
8689 addTest = false;
8690 }
8691 }
8692 }
8693
8694 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008696 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008697 }
8698
Benjamin Kramere915ff32010-12-22 23:09:28 +00008699 // a < b ? -1 : 0 -> RES = ~setcc_carry
8700 // a < b ? 0 : -1 -> RES = setcc_carry
8701 // a >= b ? -1 : 0 -> RES = setcc_carry
8702 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8703 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008704 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008705 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8706
8707 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8708 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8709 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8710 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8711 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8712 return DAG.getNOT(DL, Res, Res.getValueType());
8713 return Res;
8714 }
8715 }
8716
Evan Cheng0488db92007-09-25 01:57:46 +00008717 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8718 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008719 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008720 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008721 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008722}
8723
Evan Cheng370e5342008-12-03 08:38:43 +00008724// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8725// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8726// from the AND / OR.
8727static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8728 Opc = Op.getOpcode();
8729 if (Opc != ISD::OR && Opc != ISD::AND)
8730 return false;
8731 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8732 Op.getOperand(0).hasOneUse() &&
8733 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8734 Op.getOperand(1).hasOneUse());
8735}
8736
Evan Cheng961d6d42009-02-02 08:19:07 +00008737// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8738// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008739static bool isXor1OfSetCC(SDValue Op) {
8740 if (Op.getOpcode() != ISD::XOR)
8741 return false;
8742 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8743 if (N1C && N1C->getAPIntValue() == 1) {
8744 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8745 Op.getOperand(0).hasOneUse();
8746 }
8747 return false;
8748}
8749
Dan Gohmand858e902010-04-17 15:26:15 +00008750SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008751 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008752 SDValue Chain = Op.getOperand(0);
8753 SDValue Cond = Op.getOperand(1);
8754 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008755 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008756 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008757 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008758
Dan Gohman1a492952009-10-20 16:22:37 +00008759 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008760 // Check for setcc([su]{add,sub,mul}o == 0).
8761 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8762 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8763 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8764 Cond.getOperand(0).getResNo() == 1 &&
8765 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8766 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8767 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8768 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8769 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8770 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8771 Inverted = true;
8772 Cond = Cond.getOperand(0);
8773 } else {
8774 SDValue NewCond = LowerSETCC(Cond, DAG);
8775 if (NewCond.getNode())
8776 Cond = NewCond;
8777 }
Dan Gohman1a492952009-10-20 16:22:37 +00008778 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008779#if 0
8780 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008781 else if (Cond.getOpcode() == X86ISD::ADD ||
8782 Cond.getOpcode() == X86ISD::SUB ||
8783 Cond.getOpcode() == X86ISD::SMUL ||
8784 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008785 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008786#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008787
Evan Chengad9c0a32009-12-15 00:53:42 +00008788 // Look pass (and (setcc_carry (cmp ...)), 1).
8789 if (Cond.getOpcode() == ISD::AND &&
8790 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8791 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008792 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008793 Cond = Cond.getOperand(0);
8794 }
8795
Evan Cheng3f41d662007-10-08 22:16:29 +00008796 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8797 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008798 unsigned CondOpcode = Cond.getOpcode();
8799 if (CondOpcode == X86ISD::SETCC ||
8800 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008801 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008802
Dan Gohman475871a2008-07-27 21:46:04 +00008803 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008804 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008805 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008806 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008807 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008808 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008809 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008810 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008811 default: break;
8812 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008813 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008814 // These can only come from an arithmetic instruction with overflow,
8815 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008816 Cond = Cond.getNode()->getOperand(1);
8817 addTest = false;
8818 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008819 }
Evan Cheng0488db92007-09-25 01:57:46 +00008820 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008821 }
8822 CondOpcode = Cond.getOpcode();
8823 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8824 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8825 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8826 Cond.getOperand(0).getValueType() != MVT::i8)) {
8827 SDValue LHS = Cond.getOperand(0);
8828 SDValue RHS = Cond.getOperand(1);
8829 unsigned X86Opcode;
8830 unsigned X86Cond;
8831 SDVTList VTs;
8832 switch (CondOpcode) {
8833 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8834 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8835 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8836 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8837 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8838 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8839 default: llvm_unreachable("unexpected overflowing operator");
8840 }
8841 if (Inverted)
8842 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8843 if (CondOpcode == ISD::UMULO)
8844 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8845 MVT::i32);
8846 else
8847 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8848
8849 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8850
8851 if (CondOpcode == ISD::UMULO)
8852 Cond = X86Op.getValue(2);
8853 else
8854 Cond = X86Op.getValue(1);
8855
8856 CC = DAG.getConstant(X86Cond, MVT::i8);
8857 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008858 } else {
8859 unsigned CondOpc;
8860 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8861 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008862 if (CondOpc == ISD::OR) {
8863 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8864 // two branches instead of an explicit OR instruction with a
8865 // separate test.
8866 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008867 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008868 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008869 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008870 Chain, Dest, CC, Cmp);
8871 CC = Cond.getOperand(1).getOperand(0);
8872 Cond = Cmp;
8873 addTest = false;
8874 }
8875 } else { // ISD::AND
8876 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8877 // two branches instead of an explicit AND instruction with a
8878 // separate test. However, we only do this if this block doesn't
8879 // have a fall-through edge, because this requires an explicit
8880 // jmp when the condition is false.
8881 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008882 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008883 Op.getNode()->hasOneUse()) {
8884 X86::CondCode CCode =
8885 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8886 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008887 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008888 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008889 // Look for an unconditional branch following this conditional branch.
8890 // We need this because we need to reverse the successors in order
8891 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008892 if (User->getOpcode() == ISD::BR) {
8893 SDValue FalseBB = User->getOperand(1);
8894 SDNode *NewBR =
8895 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008896 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008897 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008898 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008899
Dale Johannesene4d209d2009-02-03 20:21:25 +00008900 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008901 Chain, Dest, CC, Cmp);
8902 X86::CondCode CCode =
8903 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8904 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008906 Cond = Cmp;
8907 addTest = false;
8908 }
8909 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008910 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008911 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8912 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8913 // It should be transformed during dag combiner except when the condition
8914 // is set by a arithmetics with overflow node.
8915 X86::CondCode CCode =
8916 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8917 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008919 Cond = Cond.getOperand(0).getOperand(1);
8920 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008921 } else if (Cond.getOpcode() == ISD::SETCC &&
8922 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8923 // For FCMP_OEQ, we can emit
8924 // two branches instead of an explicit AND instruction with a
8925 // separate test. However, we only do this if this block doesn't
8926 // have a fall-through edge, because this requires an explicit
8927 // jmp when the condition is false.
8928 if (Op.getNode()->hasOneUse()) {
8929 SDNode *User = *Op.getNode()->use_begin();
8930 // Look for an unconditional branch following this conditional branch.
8931 // We need this because we need to reverse the successors in order
8932 // to implement FCMP_OEQ.
8933 if (User->getOpcode() == ISD::BR) {
8934 SDValue FalseBB = User->getOperand(1);
8935 SDNode *NewBR =
8936 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8937 assert(NewBR == User);
8938 (void)NewBR;
8939 Dest = FalseBB;
8940
8941 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8942 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008943 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00008944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8945 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8946 Chain, Dest, CC, Cmp);
8947 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8948 Cond = Cmp;
8949 addTest = false;
8950 }
8951 }
8952 } else if (Cond.getOpcode() == ISD::SETCC &&
8953 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8954 // For FCMP_UNE, we can emit
8955 // two branches instead of an explicit AND instruction with a
8956 // separate test. However, we only do this if this block doesn't
8957 // have a fall-through edge, because this requires an explicit
8958 // jmp when the condition is false.
8959 if (Op.getNode()->hasOneUse()) {
8960 SDNode *User = *Op.getNode()->use_begin();
8961 // Look for an unconditional branch following this conditional branch.
8962 // We need this because we need to reverse the successors in order
8963 // to implement FCMP_UNE.
8964 if (User->getOpcode() == ISD::BR) {
8965 SDValue FalseBB = User->getOperand(1);
8966 SDNode *NewBR =
8967 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8968 assert(NewBR == User);
8969 (void)NewBR;
8970
8971 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8972 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008973 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00008974 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8975 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8976 Chain, Dest, CC, Cmp);
8977 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8978 Cond = Cmp;
8979 addTest = false;
8980 Dest = FalseBB;
8981 }
8982 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008983 }
Evan Cheng0488db92007-09-25 01:57:46 +00008984 }
8985
8986 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008987 // Look pass the truncate.
8988 if (Cond.getOpcode() == ISD::TRUNCATE)
8989 Cond = Cond.getOperand(0);
8990
8991 // We know the result of AND is compared against zero. Try to match
8992 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008993 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008994 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8995 if (NewSetCC.getNode()) {
8996 CC = NewSetCC.getOperand(0);
8997 Cond = NewSetCC.getOperand(1);
8998 addTest = false;
8999 }
9000 }
9001 }
9002
9003 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009004 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009005 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009006 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009007 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009008 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009009 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009010}
9011
Anton Korobeynikove060b532007-04-17 19:34:00 +00009012
9013// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9014// Calls to _alloca is needed to probe the stack when allocating more than 4k
9015// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9016// that the guard pages used by the OS virtual memory manager are allocated in
9017// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009018SDValue
9019X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009020 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009021 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009022 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009023 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009024 "are being used");
9025 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009026 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009027
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009028 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009029 SDValue Chain = Op.getOperand(0);
9030 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009031 // FIXME: Ensure alignment here
9032
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009033 bool Is64Bit = Subtarget->is64Bit();
9034 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009035
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009036 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009037 MachineFunction &MF = DAG.getMachineFunction();
9038 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009039
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009040 if (Is64Bit) {
9041 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009042 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009043 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009044
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009045 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9046 I != E; I++)
9047 if (I->hasNestAttr())
9048 report_fatal_error("Cannot use segmented stacks with functions that "
9049 "have nested arguments.");
9050 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009051
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009052 const TargetRegisterClass *AddrRegClass =
9053 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9054 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9055 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9056 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9057 DAG.getRegister(Vreg, SPTy));
9058 SDValue Ops1[2] = { Value, Chain };
9059 return DAG.getMergeValues(Ops1, 2, dl);
9060 } else {
9061 SDValue Flag;
9062 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009063
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009064 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9065 Flag = Chain.getValue(1);
9066 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009067
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009068 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9069 Flag = Chain.getValue(1);
9070
9071 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9072
9073 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9074 return DAG.getMergeValues(Ops1, 2, dl);
9075 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009076}
9077
Dan Gohmand858e902010-04-17 15:26:15 +00009078SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009079 MachineFunction &MF = DAG.getMachineFunction();
9080 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9081
Dan Gohman69de1932008-02-06 22:27:42 +00009082 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009084
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009085 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009086 // vastart just stores the address of the VarArgsFrameIndex slot into the
9087 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009088 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9089 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009090 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9091 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009092 }
9093
9094 // __va_list_tag:
9095 // gp_offset (0 - 6 * 8)
9096 // fp_offset (48 - 48 + 8 * 16)
9097 // overflow_arg_area (point to parameters coming in memory).
9098 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009099 SmallVector<SDValue, 8> MemOps;
9100 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009101 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009102 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009103 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9104 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009105 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009106 MemOps.push_back(Store);
9107
9108 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009109 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009110 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009111 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009112 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9113 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009114 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009115 MemOps.push_back(Store);
9116
9117 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009118 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009119 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009120 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9121 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009122 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9123 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009124 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009125 MemOps.push_back(Store);
9126
9127 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009128 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009129 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009130 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9131 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009132 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9133 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009134 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009135 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009136 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009137}
9138
Dan Gohmand858e902010-04-17 15:26:15 +00009139SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009140 assert(Subtarget->is64Bit() &&
9141 "LowerVAARG only handles 64-bit va_arg!");
9142 assert((Subtarget->isTargetLinux() ||
9143 Subtarget->isTargetDarwin()) &&
9144 "Unhandled target in LowerVAARG");
9145 assert(Op.getNode()->getNumOperands() == 4);
9146 SDValue Chain = Op.getOperand(0);
9147 SDValue SrcPtr = Op.getOperand(1);
9148 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9149 unsigned Align = Op.getConstantOperandVal(3);
9150 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009151
Dan Gohman320afb82010-10-12 18:00:49 +00009152 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009153 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009154 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9155 uint8_t ArgMode;
9156
9157 // Decide which area this value should be read from.
9158 // TODO: Implement the AMD64 ABI in its entirety. This simple
9159 // selection mechanism works only for the basic types.
9160 if (ArgVT == MVT::f80) {
9161 llvm_unreachable("va_arg for f80 not yet implemented");
9162 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9163 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9164 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9165 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9166 } else {
9167 llvm_unreachable("Unhandled argument type in LowerVAARG");
9168 }
9169
9170 if (ArgMode == 2) {
9171 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009172 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009173 !(DAG.getMachineFunction()
9174 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009175 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009176 }
9177
9178 // Insert VAARG_64 node into the DAG
9179 // VAARG_64 returns two values: Variable Argument Address, Chain
9180 SmallVector<SDValue, 11> InstOps;
9181 InstOps.push_back(Chain);
9182 InstOps.push_back(SrcPtr);
9183 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9184 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9185 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9186 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9187 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9188 VTs, &InstOps[0], InstOps.size(),
9189 MVT::i64,
9190 MachinePointerInfo(SV),
9191 /*Align=*/0,
9192 /*Volatile=*/false,
9193 /*ReadMem=*/true,
9194 /*WriteMem=*/true);
9195 Chain = VAARG.getValue(1);
9196
9197 // Load the next argument and return it
9198 return DAG.getLoad(ArgVT, dl,
9199 Chain,
9200 VAARG,
9201 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009202 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009203}
9204
Dan Gohmand858e902010-04-17 15:26:15 +00009205SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009206 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009207 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009208 SDValue Chain = Op.getOperand(0);
9209 SDValue DstPtr = Op.getOperand(1);
9210 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009211 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9212 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009213 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009214
Chris Lattnere72f2022010-09-21 05:40:29 +00009215 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009216 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009217 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009218 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009219}
9220
Craig Topper80e46362012-01-23 06:16:53 +00009221// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9222// may or may not be a constant. Takes immediate version of shift as input.
9223static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9224 SDValue SrcOp, SDValue ShAmt,
9225 SelectionDAG &DAG) {
9226 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9227
9228 if (isa<ConstantSDNode>(ShAmt)) {
9229 switch (Opc) {
9230 default: llvm_unreachable("Unknown target vector shift node");
9231 case X86ISD::VSHLI:
9232 case X86ISD::VSRLI:
9233 case X86ISD::VSRAI:
9234 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9235 }
9236 }
9237
9238 // Change opcode to non-immediate version
9239 switch (Opc) {
9240 default: llvm_unreachable("Unknown target vector shift node");
9241 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9242 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9243 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9244 }
9245
9246 // Need to build a vector containing shift amount
9247 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9248 SDValue ShOps[4];
9249 ShOps[0] = ShAmt;
9250 ShOps[1] = DAG.getConstant(0, MVT::i32);
9251 ShOps[2] = DAG.getUNDEF(MVT::i32);
9252 ShOps[3] = DAG.getUNDEF(MVT::i32);
9253 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9254 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9255 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9256}
9257
Dan Gohman475871a2008-07-27 21:46:04 +00009258SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009259X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009260 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009261 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009262 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009263 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009264 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009265 case Intrinsic::x86_sse_comieq_ss:
9266 case Intrinsic::x86_sse_comilt_ss:
9267 case Intrinsic::x86_sse_comile_ss:
9268 case Intrinsic::x86_sse_comigt_ss:
9269 case Intrinsic::x86_sse_comige_ss:
9270 case Intrinsic::x86_sse_comineq_ss:
9271 case Intrinsic::x86_sse_ucomieq_ss:
9272 case Intrinsic::x86_sse_ucomilt_ss:
9273 case Intrinsic::x86_sse_ucomile_ss:
9274 case Intrinsic::x86_sse_ucomigt_ss:
9275 case Intrinsic::x86_sse_ucomige_ss:
9276 case Intrinsic::x86_sse_ucomineq_ss:
9277 case Intrinsic::x86_sse2_comieq_sd:
9278 case Intrinsic::x86_sse2_comilt_sd:
9279 case Intrinsic::x86_sse2_comile_sd:
9280 case Intrinsic::x86_sse2_comigt_sd:
9281 case Intrinsic::x86_sse2_comige_sd:
9282 case Intrinsic::x86_sse2_comineq_sd:
9283 case Intrinsic::x86_sse2_ucomieq_sd:
9284 case Intrinsic::x86_sse2_ucomilt_sd:
9285 case Intrinsic::x86_sse2_ucomile_sd:
9286 case Intrinsic::x86_sse2_ucomigt_sd:
9287 case Intrinsic::x86_sse2_ucomige_sd:
9288 case Intrinsic::x86_sse2_ucomineq_sd: {
9289 unsigned Opc = 0;
9290 ISD::CondCode CC = ISD::SETCC_INVALID;
9291 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009292 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009293 case Intrinsic::x86_sse_comieq_ss:
9294 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009295 Opc = X86ISD::COMI;
9296 CC = ISD::SETEQ;
9297 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009298 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009299 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009300 Opc = X86ISD::COMI;
9301 CC = ISD::SETLT;
9302 break;
9303 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009304 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009305 Opc = X86ISD::COMI;
9306 CC = ISD::SETLE;
9307 break;
9308 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009309 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009310 Opc = X86ISD::COMI;
9311 CC = ISD::SETGT;
9312 break;
9313 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009314 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009315 Opc = X86ISD::COMI;
9316 CC = ISD::SETGE;
9317 break;
9318 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009319 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009320 Opc = X86ISD::COMI;
9321 CC = ISD::SETNE;
9322 break;
9323 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009324 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009325 Opc = X86ISD::UCOMI;
9326 CC = ISD::SETEQ;
9327 break;
9328 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009329 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009330 Opc = X86ISD::UCOMI;
9331 CC = ISD::SETLT;
9332 break;
9333 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009334 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009335 Opc = X86ISD::UCOMI;
9336 CC = ISD::SETLE;
9337 break;
9338 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009339 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009340 Opc = X86ISD::UCOMI;
9341 CC = ISD::SETGT;
9342 break;
9343 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009344 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009345 Opc = X86ISD::UCOMI;
9346 CC = ISD::SETGE;
9347 break;
9348 case Intrinsic::x86_sse_ucomineq_ss:
9349 case Intrinsic::x86_sse2_ucomineq_sd:
9350 Opc = X86ISD::UCOMI;
9351 CC = ISD::SETNE;
9352 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009353 }
Evan Cheng734503b2006-09-11 02:19:56 +00009354
Dan Gohman475871a2008-07-27 21:46:04 +00009355 SDValue LHS = Op.getOperand(1);
9356 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009357 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009358 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9360 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9361 DAG.getConstant(X86CC, MVT::i8), Cond);
9362 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009363 }
Craig Topper86c7c582012-01-30 01:10:15 +00009364 // XOP comparison intrinsics
9365 case Intrinsic::x86_xop_vpcomltb:
9366 case Intrinsic::x86_xop_vpcomltw:
9367 case Intrinsic::x86_xop_vpcomltd:
9368 case Intrinsic::x86_xop_vpcomltq:
9369 case Intrinsic::x86_xop_vpcomltub:
9370 case Intrinsic::x86_xop_vpcomltuw:
9371 case Intrinsic::x86_xop_vpcomltud:
9372 case Intrinsic::x86_xop_vpcomltuq:
9373 case Intrinsic::x86_xop_vpcomleb:
9374 case Intrinsic::x86_xop_vpcomlew:
9375 case Intrinsic::x86_xop_vpcomled:
9376 case Intrinsic::x86_xop_vpcomleq:
9377 case Intrinsic::x86_xop_vpcomleub:
9378 case Intrinsic::x86_xop_vpcomleuw:
9379 case Intrinsic::x86_xop_vpcomleud:
9380 case Intrinsic::x86_xop_vpcomleuq:
9381 case Intrinsic::x86_xop_vpcomgtb:
9382 case Intrinsic::x86_xop_vpcomgtw:
9383 case Intrinsic::x86_xop_vpcomgtd:
9384 case Intrinsic::x86_xop_vpcomgtq:
9385 case Intrinsic::x86_xop_vpcomgtub:
9386 case Intrinsic::x86_xop_vpcomgtuw:
9387 case Intrinsic::x86_xop_vpcomgtud:
9388 case Intrinsic::x86_xop_vpcomgtuq:
9389 case Intrinsic::x86_xop_vpcomgeb:
9390 case Intrinsic::x86_xop_vpcomgew:
9391 case Intrinsic::x86_xop_vpcomged:
9392 case Intrinsic::x86_xop_vpcomgeq:
9393 case Intrinsic::x86_xop_vpcomgeub:
9394 case Intrinsic::x86_xop_vpcomgeuw:
9395 case Intrinsic::x86_xop_vpcomgeud:
9396 case Intrinsic::x86_xop_vpcomgeuq:
9397 case Intrinsic::x86_xop_vpcomeqb:
9398 case Intrinsic::x86_xop_vpcomeqw:
9399 case Intrinsic::x86_xop_vpcomeqd:
9400 case Intrinsic::x86_xop_vpcomeqq:
9401 case Intrinsic::x86_xop_vpcomequb:
9402 case Intrinsic::x86_xop_vpcomequw:
9403 case Intrinsic::x86_xop_vpcomequd:
9404 case Intrinsic::x86_xop_vpcomequq:
9405 case Intrinsic::x86_xop_vpcomneb:
9406 case Intrinsic::x86_xop_vpcomnew:
9407 case Intrinsic::x86_xop_vpcomned:
9408 case Intrinsic::x86_xop_vpcomneq:
9409 case Intrinsic::x86_xop_vpcomneub:
9410 case Intrinsic::x86_xop_vpcomneuw:
9411 case Intrinsic::x86_xop_vpcomneud:
9412 case Intrinsic::x86_xop_vpcomneuq:
9413 case Intrinsic::x86_xop_vpcomfalseb:
9414 case Intrinsic::x86_xop_vpcomfalsew:
9415 case Intrinsic::x86_xop_vpcomfalsed:
9416 case Intrinsic::x86_xop_vpcomfalseq:
9417 case Intrinsic::x86_xop_vpcomfalseub:
9418 case Intrinsic::x86_xop_vpcomfalseuw:
9419 case Intrinsic::x86_xop_vpcomfalseud:
9420 case Intrinsic::x86_xop_vpcomfalseuq:
9421 case Intrinsic::x86_xop_vpcomtrueb:
9422 case Intrinsic::x86_xop_vpcomtruew:
9423 case Intrinsic::x86_xop_vpcomtrued:
9424 case Intrinsic::x86_xop_vpcomtrueq:
9425 case Intrinsic::x86_xop_vpcomtrueub:
9426 case Intrinsic::x86_xop_vpcomtrueuw:
9427 case Intrinsic::x86_xop_vpcomtrueud:
9428 case Intrinsic::x86_xop_vpcomtrueuq: {
9429 unsigned CC = 0;
9430 unsigned Opc = 0;
9431
9432 switch (IntNo) {
9433 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9434 case Intrinsic::x86_xop_vpcomltb:
9435 case Intrinsic::x86_xop_vpcomltw:
9436 case Intrinsic::x86_xop_vpcomltd:
9437 case Intrinsic::x86_xop_vpcomltq:
9438 CC = 0;
9439 Opc = X86ISD::VPCOM;
9440 break;
9441 case Intrinsic::x86_xop_vpcomltub:
9442 case Intrinsic::x86_xop_vpcomltuw:
9443 case Intrinsic::x86_xop_vpcomltud:
9444 case Intrinsic::x86_xop_vpcomltuq:
9445 CC = 0;
9446 Opc = X86ISD::VPCOMU;
9447 break;
9448 case Intrinsic::x86_xop_vpcomleb:
9449 case Intrinsic::x86_xop_vpcomlew:
9450 case Intrinsic::x86_xop_vpcomled:
9451 case Intrinsic::x86_xop_vpcomleq:
9452 CC = 1;
9453 Opc = X86ISD::VPCOM;
9454 break;
9455 case Intrinsic::x86_xop_vpcomleub:
9456 case Intrinsic::x86_xop_vpcomleuw:
9457 case Intrinsic::x86_xop_vpcomleud:
9458 case Intrinsic::x86_xop_vpcomleuq:
9459 CC = 1;
9460 Opc = X86ISD::VPCOMU;
9461 break;
9462 case Intrinsic::x86_xop_vpcomgtb:
9463 case Intrinsic::x86_xop_vpcomgtw:
9464 case Intrinsic::x86_xop_vpcomgtd:
9465 case Intrinsic::x86_xop_vpcomgtq:
9466 CC = 2;
9467 Opc = X86ISD::VPCOM;
9468 break;
9469 case Intrinsic::x86_xop_vpcomgtub:
9470 case Intrinsic::x86_xop_vpcomgtuw:
9471 case Intrinsic::x86_xop_vpcomgtud:
9472 case Intrinsic::x86_xop_vpcomgtuq:
9473 CC = 2;
9474 Opc = X86ISD::VPCOMU;
9475 break;
9476 case Intrinsic::x86_xop_vpcomgeb:
9477 case Intrinsic::x86_xop_vpcomgew:
9478 case Intrinsic::x86_xop_vpcomged:
9479 case Intrinsic::x86_xop_vpcomgeq:
9480 CC = 3;
9481 Opc = X86ISD::VPCOM;
9482 break;
9483 case Intrinsic::x86_xop_vpcomgeub:
9484 case Intrinsic::x86_xop_vpcomgeuw:
9485 case Intrinsic::x86_xop_vpcomgeud:
9486 case Intrinsic::x86_xop_vpcomgeuq:
9487 CC = 3;
9488 Opc = X86ISD::VPCOMU;
9489 break;
9490 case Intrinsic::x86_xop_vpcomeqb:
9491 case Intrinsic::x86_xop_vpcomeqw:
9492 case Intrinsic::x86_xop_vpcomeqd:
9493 case Intrinsic::x86_xop_vpcomeqq:
9494 CC = 4;
9495 Opc = X86ISD::VPCOM;
9496 break;
9497 case Intrinsic::x86_xop_vpcomequb:
9498 case Intrinsic::x86_xop_vpcomequw:
9499 case Intrinsic::x86_xop_vpcomequd:
9500 case Intrinsic::x86_xop_vpcomequq:
9501 CC = 4;
9502 Opc = X86ISD::VPCOMU;
9503 break;
9504 case Intrinsic::x86_xop_vpcomneb:
9505 case Intrinsic::x86_xop_vpcomnew:
9506 case Intrinsic::x86_xop_vpcomned:
9507 case Intrinsic::x86_xop_vpcomneq:
9508 CC = 5;
9509 Opc = X86ISD::VPCOM;
9510 break;
9511 case Intrinsic::x86_xop_vpcomneub:
9512 case Intrinsic::x86_xop_vpcomneuw:
9513 case Intrinsic::x86_xop_vpcomneud:
9514 case Intrinsic::x86_xop_vpcomneuq:
9515 CC = 5;
9516 Opc = X86ISD::VPCOMU;
9517 break;
9518 case Intrinsic::x86_xop_vpcomfalseb:
9519 case Intrinsic::x86_xop_vpcomfalsew:
9520 case Intrinsic::x86_xop_vpcomfalsed:
9521 case Intrinsic::x86_xop_vpcomfalseq:
9522 CC = 6;
9523 Opc = X86ISD::VPCOM;
9524 break;
9525 case Intrinsic::x86_xop_vpcomfalseub:
9526 case Intrinsic::x86_xop_vpcomfalseuw:
9527 case Intrinsic::x86_xop_vpcomfalseud:
9528 case Intrinsic::x86_xop_vpcomfalseuq:
9529 CC = 6;
9530 Opc = X86ISD::VPCOMU;
9531 break;
9532 case Intrinsic::x86_xop_vpcomtrueb:
9533 case Intrinsic::x86_xop_vpcomtruew:
9534 case Intrinsic::x86_xop_vpcomtrued:
9535 case Intrinsic::x86_xop_vpcomtrueq:
9536 CC = 7;
9537 Opc = X86ISD::VPCOM;
9538 break;
9539 case Intrinsic::x86_xop_vpcomtrueub:
9540 case Intrinsic::x86_xop_vpcomtrueuw:
9541 case Intrinsic::x86_xop_vpcomtrueud:
9542 case Intrinsic::x86_xop_vpcomtrueuq:
9543 CC = 7;
9544 Opc = X86ISD::VPCOMU;
9545 break;
9546 }
9547
9548 SDValue LHS = Op.getOperand(1);
9549 SDValue RHS = Op.getOperand(2);
9550 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9551 DAG.getConstant(CC, MVT::i8));
9552 }
9553
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009554 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009555 case Intrinsic::x86_sse2_pmulu_dq:
9556 case Intrinsic::x86_avx2_pmulu_dq:
9557 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9558 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009559 case Intrinsic::x86_sse3_hadd_ps:
9560 case Intrinsic::x86_sse3_hadd_pd:
9561 case Intrinsic::x86_avx_hadd_ps_256:
9562 case Intrinsic::x86_avx_hadd_pd_256:
9563 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9564 Op.getOperand(1), Op.getOperand(2));
9565 case Intrinsic::x86_sse3_hsub_ps:
9566 case Intrinsic::x86_sse3_hsub_pd:
9567 case Intrinsic::x86_avx_hsub_ps_256:
9568 case Intrinsic::x86_avx_hsub_pd_256:
9569 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9570 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009571 case Intrinsic::x86_ssse3_phadd_w_128:
9572 case Intrinsic::x86_ssse3_phadd_d_128:
9573 case Intrinsic::x86_avx2_phadd_w:
9574 case Intrinsic::x86_avx2_phadd_d:
9575 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9576 Op.getOperand(1), Op.getOperand(2));
9577 case Intrinsic::x86_ssse3_phsub_w_128:
9578 case Intrinsic::x86_ssse3_phsub_d_128:
9579 case Intrinsic::x86_avx2_phsub_w:
9580 case Intrinsic::x86_avx2_phsub_d:
9581 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9582 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009583 case Intrinsic::x86_avx2_psllv_d:
9584 case Intrinsic::x86_avx2_psllv_q:
9585 case Intrinsic::x86_avx2_psllv_d_256:
9586 case Intrinsic::x86_avx2_psllv_q_256:
9587 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9588 Op.getOperand(1), Op.getOperand(2));
9589 case Intrinsic::x86_avx2_psrlv_d:
9590 case Intrinsic::x86_avx2_psrlv_q:
9591 case Intrinsic::x86_avx2_psrlv_d_256:
9592 case Intrinsic::x86_avx2_psrlv_q_256:
9593 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9594 Op.getOperand(1), Op.getOperand(2));
9595 case Intrinsic::x86_avx2_psrav_d:
9596 case Intrinsic::x86_avx2_psrav_d_256:
9597 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9598 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009599 case Intrinsic::x86_ssse3_pshuf_b_128:
9600 case Intrinsic::x86_avx2_pshuf_b:
9601 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9602 Op.getOperand(1), Op.getOperand(2));
9603 case Intrinsic::x86_ssse3_psign_b_128:
9604 case Intrinsic::x86_ssse3_psign_w_128:
9605 case Intrinsic::x86_ssse3_psign_d_128:
9606 case Intrinsic::x86_avx2_psign_b:
9607 case Intrinsic::x86_avx2_psign_w:
9608 case Intrinsic::x86_avx2_psign_d:
9609 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9610 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009611 case Intrinsic::x86_sse41_insertps:
9612 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9613 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9614 case Intrinsic::x86_avx_vperm2f128_ps_256:
9615 case Intrinsic::x86_avx_vperm2f128_pd_256:
9616 case Intrinsic::x86_avx_vperm2f128_si_256:
9617 case Intrinsic::x86_avx2_vperm2i128:
9618 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9619 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009620 case Intrinsic::x86_avx2_permd:
9621 case Intrinsic::x86_avx2_permps:
9622 // Operands intentionally swapped. Mask is last operand to intrinsic,
9623 // but second operand for node/intruction.
9624 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9625 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009626
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009627 // ptest and testp intrinsics. The intrinsic these come from are designed to
9628 // return an integer value, not just an instruction so lower it to the ptest
9629 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009630 case Intrinsic::x86_sse41_ptestz:
9631 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009632 case Intrinsic::x86_sse41_ptestnzc:
9633 case Intrinsic::x86_avx_ptestz_256:
9634 case Intrinsic::x86_avx_ptestc_256:
9635 case Intrinsic::x86_avx_ptestnzc_256:
9636 case Intrinsic::x86_avx_vtestz_ps:
9637 case Intrinsic::x86_avx_vtestc_ps:
9638 case Intrinsic::x86_avx_vtestnzc_ps:
9639 case Intrinsic::x86_avx_vtestz_pd:
9640 case Intrinsic::x86_avx_vtestc_pd:
9641 case Intrinsic::x86_avx_vtestnzc_pd:
9642 case Intrinsic::x86_avx_vtestz_ps_256:
9643 case Intrinsic::x86_avx_vtestc_ps_256:
9644 case Intrinsic::x86_avx_vtestnzc_ps_256:
9645 case Intrinsic::x86_avx_vtestz_pd_256:
9646 case Intrinsic::x86_avx_vtestc_pd_256:
9647 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9648 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009649 unsigned X86CC = 0;
9650 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009651 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009652 case Intrinsic::x86_avx_vtestz_ps:
9653 case Intrinsic::x86_avx_vtestz_pd:
9654 case Intrinsic::x86_avx_vtestz_ps_256:
9655 case Intrinsic::x86_avx_vtestz_pd_256:
9656 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009657 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009658 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009659 // ZF = 1
9660 X86CC = X86::COND_E;
9661 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009662 case Intrinsic::x86_avx_vtestc_ps:
9663 case Intrinsic::x86_avx_vtestc_pd:
9664 case Intrinsic::x86_avx_vtestc_ps_256:
9665 case Intrinsic::x86_avx_vtestc_pd_256:
9666 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009667 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009668 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009669 // CF = 1
9670 X86CC = X86::COND_B;
9671 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009672 case Intrinsic::x86_avx_vtestnzc_ps:
9673 case Intrinsic::x86_avx_vtestnzc_pd:
9674 case Intrinsic::x86_avx_vtestnzc_ps_256:
9675 case Intrinsic::x86_avx_vtestnzc_pd_256:
9676 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009677 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009678 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009679 // ZF and CF = 0
9680 X86CC = X86::COND_A;
9681 break;
9682 }
Eric Christopherfd179292009-08-27 18:07:15 +00009683
Eric Christopher71c67532009-07-29 00:28:05 +00009684 SDValue LHS = Op.getOperand(1);
9685 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009686 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9687 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9689 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9690 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009691 }
Evan Cheng5759f972008-05-04 09:15:50 +00009692
Craig Topper80e46362012-01-23 06:16:53 +00009693 // SSE/AVX shift intrinsics
9694 case Intrinsic::x86_sse2_psll_w:
9695 case Intrinsic::x86_sse2_psll_d:
9696 case Intrinsic::x86_sse2_psll_q:
9697 case Intrinsic::x86_avx2_psll_w:
9698 case Intrinsic::x86_avx2_psll_d:
9699 case Intrinsic::x86_avx2_psll_q:
9700 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9701 Op.getOperand(1), Op.getOperand(2));
9702 case Intrinsic::x86_sse2_psrl_w:
9703 case Intrinsic::x86_sse2_psrl_d:
9704 case Intrinsic::x86_sse2_psrl_q:
9705 case Intrinsic::x86_avx2_psrl_w:
9706 case Intrinsic::x86_avx2_psrl_d:
9707 case Intrinsic::x86_avx2_psrl_q:
9708 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9709 Op.getOperand(1), Op.getOperand(2));
9710 case Intrinsic::x86_sse2_psra_w:
9711 case Intrinsic::x86_sse2_psra_d:
9712 case Intrinsic::x86_avx2_psra_w:
9713 case Intrinsic::x86_avx2_psra_d:
9714 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9715 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009716 case Intrinsic::x86_sse2_pslli_w:
9717 case Intrinsic::x86_sse2_pslli_d:
9718 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009719 case Intrinsic::x86_avx2_pslli_w:
9720 case Intrinsic::x86_avx2_pslli_d:
9721 case Intrinsic::x86_avx2_pslli_q:
9722 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9723 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009724 case Intrinsic::x86_sse2_psrli_w:
9725 case Intrinsic::x86_sse2_psrli_d:
9726 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009727 case Intrinsic::x86_avx2_psrli_w:
9728 case Intrinsic::x86_avx2_psrli_d:
9729 case Intrinsic::x86_avx2_psrli_q:
9730 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9731 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009732 case Intrinsic::x86_sse2_psrai_w:
9733 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009734 case Intrinsic::x86_avx2_psrai_w:
9735 case Intrinsic::x86_avx2_psrai_d:
9736 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9737 Op.getOperand(1), Op.getOperand(2), DAG);
9738 // Fix vector shift instructions where the last operand is a non-immediate
9739 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009740 case Intrinsic::x86_mmx_pslli_w:
9741 case Intrinsic::x86_mmx_pslli_d:
9742 case Intrinsic::x86_mmx_pslli_q:
9743 case Intrinsic::x86_mmx_psrli_w:
9744 case Intrinsic::x86_mmx_psrli_d:
9745 case Intrinsic::x86_mmx_psrli_q:
9746 case Intrinsic::x86_mmx_psrai_w:
9747 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009748 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009749 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009750 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009751
9752 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009753 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009754 case Intrinsic::x86_mmx_pslli_w:
9755 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009756 break;
Craig Topper80e46362012-01-23 06:16:53 +00009757 case Intrinsic::x86_mmx_pslli_d:
9758 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009759 break;
Craig Topper80e46362012-01-23 06:16:53 +00009760 case Intrinsic::x86_mmx_pslli_q:
9761 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009762 break;
Craig Topper80e46362012-01-23 06:16:53 +00009763 case Intrinsic::x86_mmx_psrli_w:
9764 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009765 break;
Craig Topper80e46362012-01-23 06:16:53 +00009766 case Intrinsic::x86_mmx_psrli_d:
9767 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009768 break;
Craig Topper80e46362012-01-23 06:16:53 +00009769 case Intrinsic::x86_mmx_psrli_q:
9770 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009771 break;
Craig Topper80e46362012-01-23 06:16:53 +00009772 case Intrinsic::x86_mmx_psrai_w:
9773 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009774 break;
Craig Topper80e46362012-01-23 06:16:53 +00009775 case Intrinsic::x86_mmx_psrai_d:
9776 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009777 break;
Craig Topper80e46362012-01-23 06:16:53 +00009778 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009779 }
Mon P Wangefa42202009-09-03 19:56:25 +00009780
9781 // The vector shift intrinsics with scalars uses 32b shift amounts but
9782 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9783 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009784 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9785 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009786// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009787
Owen Andersone50ed302009-08-10 22:56:29 +00009788 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009789 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009790 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009792 Op.getOperand(1), ShAmt);
9793 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009794 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009795}
Evan Cheng72261582005-12-20 06:22:03 +00009796
Dan Gohmand858e902010-04-17 15:26:15 +00009797SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9798 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009799 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9800 MFI->setReturnAddressIsTaken(true);
9801
Bill Wendling64e87322009-01-16 19:25:27 +00009802 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009803 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009804
9805 if (Depth > 0) {
9806 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9807 SDValue Offset =
9808 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009811 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009812 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009813 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009814 }
9815
9816 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009817 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009818 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009819 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009820}
9821
Dan Gohmand858e902010-04-17 15:26:15 +00009822SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009823 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9824 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009825
Owen Andersone50ed302009-08-10 22:56:29 +00009826 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009827 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009828 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9829 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009830 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009831 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009832 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9833 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009834 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009835 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009836}
9837
Dan Gohman475871a2008-07-27 21:46:04 +00009838SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009839 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009840 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009841}
9842
Dan Gohmand858e902010-04-17 15:26:15 +00009843SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009844 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009845 SDValue Chain = Op.getOperand(0);
9846 SDValue Offset = Op.getOperand(1);
9847 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009848 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009849
Dan Gohmand8816272010-08-11 18:14:00 +00009850 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9851 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9852 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009853 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009854
Dan Gohmand8816272010-08-11 18:14:00 +00009855 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9856 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009857 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009858 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9859 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009860 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009861 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009862
Dale Johannesene4d209d2009-02-03 20:21:25 +00009863 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009864 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009865 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009866}
9867
Duncan Sands4a544a72011-09-06 13:37:06 +00009868SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9869 SelectionDAG &DAG) const {
9870 return Op.getOperand(0);
9871}
9872
9873SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9874 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009875 SDValue Root = Op.getOperand(0);
9876 SDValue Trmp = Op.getOperand(1); // trampoline
9877 SDValue FPtr = Op.getOperand(2); // nested function
9878 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009879 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009880
Dan Gohman69de1932008-02-06 22:27:42 +00009881 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009882
9883 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009884 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009885
9886 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009887 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9888 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009889
Evan Cheng0e6a0522011-07-18 20:57:22 +00009890 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9891 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009892
9893 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9894
9895 // Load the pointer to the nested function into R11.
9896 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009897 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009898 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009899 Addr, MachinePointerInfo(TrmpAddr),
9900 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009901
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9903 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009904 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9905 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009906 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009907
9908 // Load the 'nest' parameter value into R10.
9909 // R10 is specified in X86CallingConv.td
9910 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9912 DAG.getConstant(10, MVT::i64));
9913 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009914 Addr, MachinePointerInfo(TrmpAddr, 10),
9915 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009916
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9918 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009919 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9920 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009921 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009922
9923 // Jump to the nested function.
9924 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9926 DAG.getConstant(20, MVT::i64));
9927 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009928 Addr, MachinePointerInfo(TrmpAddr, 20),
9929 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009930
9931 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009932 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9933 DAG.getConstant(22, MVT::i64));
9934 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009935 MachinePointerInfo(TrmpAddr, 22),
9936 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009937
Duncan Sands4a544a72011-09-06 13:37:06 +00009938 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009939 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009940 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009941 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009942 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009943 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009944
9945 switch (CC) {
9946 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009947 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009948 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009949 case CallingConv::X86_StdCall: {
9950 // Pass 'nest' parameter in ECX.
9951 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009952 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009953
9954 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009955 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009956 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009957
Chris Lattner58d74912008-03-12 17:45:29 +00009958 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009959 unsigned InRegCount = 0;
9960 unsigned Idx = 1;
9961
9962 for (FunctionType::param_iterator I = FTy->param_begin(),
9963 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009964 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009966 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
9968 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009969 report_fatal_error("Nest register in use - reduce number of inreg"
9970 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009971 }
9972 }
9973 break;
9974 }
9975 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009976 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009977 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009978 // Pass 'nest' parameter in EAX.
9979 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009980 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009981 break;
9982 }
9983
Dan Gohman475871a2008-07-27 21:46:04 +00009984 SDValue OutChains[4];
9985 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009986
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9988 DAG.getConstant(10, MVT::i32));
9989 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009990
Chris Lattnera62fe662010-02-05 19:20:30 +00009991 // This is storing the opcode for MOV32ri.
9992 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009993 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009994 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009996 Trmp, MachinePointerInfo(TrmpAddr),
9997 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009998
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10000 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010001 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10002 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010003 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010004
Chris Lattnera62fe662010-02-05 19:20:30 +000010005 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10007 DAG.getConstant(5, MVT::i32));
10008 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010009 MachinePointerInfo(TrmpAddr, 5),
10010 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010011
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10013 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010014 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10015 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010016 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010017
Duncan Sands4a544a72011-09-06 13:37:06 +000010018 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010019 }
10020}
10021
Dan Gohmand858e902010-04-17 15:26:15 +000010022SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10023 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010024 /*
10025 The rounding mode is in bits 11:10 of FPSR, and has the following
10026 settings:
10027 00 Round to nearest
10028 01 Round to -inf
10029 10 Round to +inf
10030 11 Round to 0
10031
10032 FLT_ROUNDS, on the other hand, expects the following:
10033 -1 Undefined
10034 0 Round to 0
10035 1 Round to nearest
10036 2 Round to +inf
10037 3 Round to -inf
10038
10039 To perform the conversion, we do:
10040 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10041 */
10042
10043 MachineFunction &MF = DAG.getMachineFunction();
10044 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010045 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010046 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010047 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010048 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010049
10050 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010051 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010052 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010053
Michael J. Spencerec38de22010-10-10 22:04:20 +000010054
Chris Lattner2156b792010-09-22 01:11:26 +000010055 MachineMemOperand *MMO =
10056 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10057 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010058
Chris Lattner2156b792010-09-22 01:11:26 +000010059 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10060 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10061 DAG.getVTList(MVT::Other),
10062 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010063
10064 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010065 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010066 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010067
10068 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010069 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010070 DAG.getNode(ISD::SRL, DL, MVT::i16,
10071 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 CWD, DAG.getConstant(0x800, MVT::i16)),
10073 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010074 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010075 DAG.getNode(ISD::SRL, DL, MVT::i16,
10076 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 CWD, DAG.getConstant(0x400, MVT::i16)),
10078 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010079
Dan Gohman475871a2008-07-27 21:46:04 +000010080 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010081 DAG.getNode(ISD::AND, DL, MVT::i16,
10082 DAG.getNode(ISD::ADD, DL, MVT::i16,
10083 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 DAG.getConstant(1, MVT::i16)),
10085 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010086
10087
Duncan Sands83ec4b62008-06-06 12:08:01 +000010088 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010089 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010090}
10091
Dan Gohmand858e902010-04-17 15:26:15 +000010092SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010093 EVT VT = Op.getValueType();
10094 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010095 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010096 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010097
10098 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010100 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010101 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010102 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010103 }
Evan Cheng18efe262007-12-14 02:13:44 +000010104
Evan Cheng152804e2007-12-14 08:30:15 +000010105 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010106 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010107 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010108
10109 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010110 SDValue Ops[] = {
10111 Op,
10112 DAG.getConstant(NumBits+NumBits-1, OpVT),
10113 DAG.getConstant(X86::COND_E, MVT::i8),
10114 Op.getValue(1)
10115 };
10116 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010117
10118 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010119 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010120
Owen Anderson825b72b2009-08-11 20:47:22 +000010121 if (VT == MVT::i8)
10122 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010123 return Op;
10124}
10125
Chandler Carruthacc068e2011-12-24 10:55:54 +000010126SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10127 SelectionDAG &DAG) const {
10128 EVT VT = Op.getValueType();
10129 EVT OpVT = VT;
10130 unsigned NumBits = VT.getSizeInBits();
10131 DebugLoc dl = Op.getDebugLoc();
10132
10133 Op = Op.getOperand(0);
10134 if (VT == MVT::i8) {
10135 // Zero extend to i32 since there is not an i8 bsr.
10136 OpVT = MVT::i32;
10137 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10138 }
10139
10140 // Issue a bsr (scan bits in reverse).
10141 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10142 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10143
10144 // And xor with NumBits-1.
10145 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10146
10147 if (VT == MVT::i8)
10148 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10149 return Op;
10150}
10151
Dan Gohmand858e902010-04-17 15:26:15 +000010152SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010153 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010154 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010155 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010156 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010157
10158 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010159 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010160 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010161
10162 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010163 SDValue Ops[] = {
10164 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010165 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010166 DAG.getConstant(X86::COND_E, MVT::i8),
10167 Op.getValue(1)
10168 };
Chandler Carruth77821022011-12-24 12:12:34 +000010169 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010170}
10171
Craig Topper13894fa2011-08-24 06:14:18 +000010172// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10173// ones, and then concatenate the result back.
10174static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010175 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010176
10177 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10178 "Unsupported value type for operation");
10179
Craig Topper66ddd152012-04-27 22:54:43 +000010180 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010181 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010182
10183 // Extract the LHS vectors
10184 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010185 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10186 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010187
10188 // Extract the RHS vectors
10189 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010190 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10191 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010192
10193 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10194 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10195
10196 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10197 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10198 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10199}
10200
10201SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10202 assert(Op.getValueType().getSizeInBits() == 256 &&
10203 Op.getValueType().isInteger() &&
10204 "Only handle AVX 256-bit vector integer operation");
10205 return Lower256IntArith(Op, DAG);
10206}
10207
10208SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10209 assert(Op.getValueType().getSizeInBits() == 256 &&
10210 Op.getValueType().isInteger() &&
10211 "Only handle AVX 256-bit vector integer operation");
10212 return Lower256IntArith(Op, DAG);
10213}
10214
10215SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10216 EVT VT = Op.getValueType();
10217
10218 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010219 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010220 return Lower256IntArith(Op, DAG);
10221
Craig Topper5b209e82012-02-05 03:14:49 +000010222 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10223 "Only know how to lower V2I64/V4I64 multiply");
10224
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010225 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010226
Craig Topper5b209e82012-02-05 03:14:49 +000010227 // Ahi = psrlqi(a, 32);
10228 // Bhi = psrlqi(b, 32);
10229 //
10230 // AloBlo = pmuludq(a, b);
10231 // AloBhi = pmuludq(a, Bhi);
10232 // AhiBlo = pmuludq(Ahi, b);
10233
10234 // AloBhi = psllqi(AloBhi, 32);
10235 // AhiBlo = psllqi(AhiBlo, 32);
10236 // return AloBlo + AloBhi + AhiBlo;
10237
Craig Topperaaa643c2011-11-09 07:28:55 +000010238 SDValue A = Op.getOperand(0);
10239 SDValue B = Op.getOperand(1);
10240
Craig Topper5b209e82012-02-05 03:14:49 +000010241 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010242
Craig Topper5b209e82012-02-05 03:14:49 +000010243 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10244 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010245
Craig Topper5b209e82012-02-05 03:14:49 +000010246 // Bit cast to 32-bit vectors for MULUDQ
10247 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10248 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10249 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10250 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10251 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010252
Craig Topper5b209e82012-02-05 03:14:49 +000010253 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10254 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10255 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010256
Craig Topper5b209e82012-02-05 03:14:49 +000010257 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10258 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010259
Dale Johannesene4d209d2009-02-03 20:21:25 +000010260 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010261 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010262}
10263
Nadav Rotem43012222011-05-11 08:12:09 +000010264SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10265
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010266 EVT VT = Op.getValueType();
10267 DebugLoc dl = Op.getDebugLoc();
10268 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010269 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010270 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010271
Craig Topper1accb7e2012-01-10 06:54:16 +000010272 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010273 return SDValue();
10274
Nadav Rotem43012222011-05-11 08:12:09 +000010275 // Optimize shl/srl/sra with constant shift amount.
10276 if (isSplatVector(Amt.getNode())) {
10277 SDValue SclrAmt = Amt->getOperand(0);
10278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10279 uint64_t ShiftAmt = C->getZExtValue();
10280
Craig Toppered2e13d2012-01-22 19:15:14 +000010281 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10282 (Subtarget->hasAVX2() &&
10283 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10284 if (Op.getOpcode() == ISD::SHL)
10285 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10286 DAG.getConstant(ShiftAmt, MVT::i32));
10287 if (Op.getOpcode() == ISD::SRL)
10288 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10289 DAG.getConstant(ShiftAmt, MVT::i32));
10290 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10291 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10292 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010293 }
10294
Craig Toppered2e13d2012-01-22 19:15:14 +000010295 if (VT == MVT::v16i8) {
10296 if (Op.getOpcode() == ISD::SHL) {
10297 // Make a large shift.
10298 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10299 DAG.getConstant(ShiftAmt, MVT::i32));
10300 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10301 // Zero out the rightmost bits.
10302 SmallVector<SDValue, 16> V(16,
10303 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10304 MVT::i8));
10305 return DAG.getNode(ISD::AND, dl, VT, SHL,
10306 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010307 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010308 if (Op.getOpcode() == ISD::SRL) {
10309 // Make a large shift.
10310 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10311 DAG.getConstant(ShiftAmt, MVT::i32));
10312 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10313 // Zero out the leftmost bits.
10314 SmallVector<SDValue, 16> V(16,
10315 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10316 MVT::i8));
10317 return DAG.getNode(ISD::AND, dl, VT, SRL,
10318 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10319 }
10320 if (Op.getOpcode() == ISD::SRA) {
10321 if (ShiftAmt == 7) {
10322 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010323 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010324 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010325 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010326
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 // R s>> a === ((R u>> a) ^ m) - m
10328 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10329 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10330 MVT::i8));
10331 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10332 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10333 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10334 return Res;
10335 }
Craig Topper731dfd02012-04-23 03:42:40 +000010336 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010337 }
Craig Topper46154eb2011-11-11 07:39:23 +000010338
Craig Topper0d86d462011-11-20 00:12:05 +000010339 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10340 if (Op.getOpcode() == ISD::SHL) {
10341 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010342 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10343 DAG.getConstant(ShiftAmt, MVT::i32));
10344 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010345 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010346 SmallVector<SDValue, 32> V(32,
10347 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10348 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010349 return DAG.getNode(ISD::AND, dl, VT, SHL,
10350 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010351 }
Craig Topper0d86d462011-11-20 00:12:05 +000010352 if (Op.getOpcode() == ISD::SRL) {
10353 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010354 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10355 DAG.getConstant(ShiftAmt, MVT::i32));
10356 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010357 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010358 SmallVector<SDValue, 32> V(32,
10359 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10360 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010361 return DAG.getNode(ISD::AND, dl, VT, SRL,
10362 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10363 }
10364 if (Op.getOpcode() == ISD::SRA) {
10365 if (ShiftAmt == 7) {
10366 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010367 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010368 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010369 }
10370
10371 // R s>> a === ((R u>> a) ^ m) - m
10372 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10373 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10374 MVT::i8));
10375 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10376 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10377 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10378 return Res;
10379 }
Craig Topper731dfd02012-04-23 03:42:40 +000010380 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010381 }
Nadav Rotem43012222011-05-11 08:12:09 +000010382 }
10383 }
10384
10385 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010386 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010387 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10388 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010389
Chris Lattner7302d802012-02-06 21:56:39 +000010390 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10391 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010392 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10393 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010394 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010395 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010396
10397 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010398 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010399 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10400 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10401 }
Nadav Rotem43012222011-05-11 08:12:09 +000010402 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010403 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010404
Nate Begeman51409212010-07-28 00:21:48 +000010405 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010406 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10407 DAG.getConstant(5, MVT::i32));
10408 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010409
Lang Hames8b99c1e2011-12-17 01:08:46 +000010410 // Turn 'a' into a mask suitable for VSELECT
10411 SDValue VSelM = DAG.getConstant(0x80, VT);
10412 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010413 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010414
Lang Hames8b99c1e2011-12-17 01:08:46 +000010415 SDValue CM1 = DAG.getConstant(0x0f, VT);
10416 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010417
Lang Hames8b99c1e2011-12-17 01:08:46 +000010418 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10419 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010420 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10421 DAG.getConstant(4, MVT::i32), DAG);
10422 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010423 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10424
Nate Begeman51409212010-07-28 00:21:48 +000010425 // a += a
10426 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010427 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010428 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010429
Lang Hames8b99c1e2011-12-17 01:08:46 +000010430 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10431 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010432 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10433 DAG.getConstant(2, MVT::i32), DAG);
10434 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010435 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10436
Nate Begeman51409212010-07-28 00:21:48 +000010437 // a += a
10438 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010439 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010440 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010441
Lang Hames8b99c1e2011-12-17 01:08:46 +000010442 // return VSELECT(r, r+r, a);
10443 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010444 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010445 return R;
10446 }
Craig Topper46154eb2011-11-11 07:39:23 +000010447
10448 // Decompose 256-bit shifts into smaller 128-bit shifts.
10449 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010450 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010451 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10452 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10453
10454 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010455 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10456 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010457
10458 // Recreate the shift amount vectors
10459 SDValue Amt1, Amt2;
10460 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10461 // Constant shift amount
10462 SmallVector<SDValue, 4> Amt1Csts;
10463 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010464 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010465 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010466 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010467 Amt2Csts.push_back(Amt->getOperand(i));
10468
10469 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10470 &Amt1Csts[0], NumElems/2);
10471 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10472 &Amt2Csts[0], NumElems/2);
10473 } else {
10474 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010475 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10476 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010477 }
10478
10479 // Issue new vector shifts for the smaller types
10480 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10481 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10482
10483 // Concatenate the result back
10484 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10485 }
10486
Nate Begeman51409212010-07-28 00:21:48 +000010487 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010488}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010489
Dan Gohmand858e902010-04-17 15:26:15 +000010490SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010491 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10492 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010493 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10494 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010495 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010496 SDValue LHS = N->getOperand(0);
10497 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010498 unsigned BaseOp = 0;
10499 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010500 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010501 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010502 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010503 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010504 // A subtract of one will be selected as a INC. Note that INC doesn't
10505 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010506 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10507 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010508 BaseOp = X86ISD::INC;
10509 Cond = X86::COND_O;
10510 break;
10511 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010512 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010513 Cond = X86::COND_O;
10514 break;
10515 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010516 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010517 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010518 break;
10519 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010520 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10521 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010522 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10523 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010524 BaseOp = X86ISD::DEC;
10525 Cond = X86::COND_O;
10526 break;
10527 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010528 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010529 Cond = X86::COND_O;
10530 break;
10531 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010532 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010533 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010534 break;
10535 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010536 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010537 Cond = X86::COND_O;
10538 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010539 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10540 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10541 MVT::i32);
10542 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010543
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010544 SDValue SetCC =
10545 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10546 DAG.getConstant(X86::COND_O, MVT::i32),
10547 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010548
Dan Gohman6e5fda22011-07-22 18:45:15 +000010549 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010550 }
Bill Wendling74c37652008-12-09 22:08:41 +000010551 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010552
Bill Wendling61edeb52008-12-02 01:06:39 +000010553 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010555 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010556
Bill Wendling61edeb52008-12-02 01:06:39 +000010557 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010558 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10559 DAG.getConstant(Cond, MVT::i32),
10560 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010561
Dan Gohman6e5fda22011-07-22 18:45:15 +000010562 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010563}
10564
Chad Rosier30450e82011-12-22 22:35:21 +000010565SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10566 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010567 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010568 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10569 EVT VT = Op.getValueType();
10570
Craig Toppered2e13d2012-01-22 19:15:14 +000010571 if (!Subtarget->hasSSE2() || !VT.isVector())
10572 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010573
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10575 ExtraVT.getScalarType().getSizeInBits();
10576 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10577
10578 switch (VT.getSimpleVT().SimpleTy) {
10579 default: return SDValue();
10580 case MVT::v8i32:
10581 case MVT::v16i16:
10582 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010583 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010584 if (!Subtarget->hasAVX2()) {
10585 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010586 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010587
Craig Toppered2e13d2012-01-22 19:15:14 +000010588 // Extract the LHS vectors
10589 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010590 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10591 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010592
Craig Toppered2e13d2012-01-22 19:15:14 +000010593 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10594 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010595
Craig Toppered2e13d2012-01-22 19:15:14 +000010596 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10597 int ExtraNumElems = ExtraVT.getVectorNumElements();
10598 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10599 ExtraNumElems/2);
10600 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010601
Craig Toppered2e13d2012-01-22 19:15:14 +000010602 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10603 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010604
Craig Toppered2e13d2012-01-22 19:15:14 +000010605 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10606 }
10607 // fall through
10608 case MVT::v4i32:
10609 case MVT::v8i16: {
10610 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10611 Op.getOperand(0), ShAmt, DAG);
10612 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010613 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010614 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010615}
10616
10617
Eric Christopher9a9d2752010-07-22 02:48:34 +000010618SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10619 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010620
Eric Christopher77ed1352011-07-08 00:04:56 +000010621 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10622 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010623 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010624 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010625 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010626 SDValue Ops[] = {
10627 DAG.getRegister(X86::ESP, MVT::i32), // Base
10628 DAG.getTargetConstant(1, MVT::i8), // Scale
10629 DAG.getRegister(0, MVT::i32), // Index
10630 DAG.getTargetConstant(0, MVT::i32), // Disp
10631 DAG.getRegister(0, MVT::i32), // Segment.
10632 Zero,
10633 Chain
10634 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010635 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010636 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10637 array_lengthof(Ops));
10638 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010639 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010640
Eric Christopher9a9d2752010-07-22 02:48:34 +000010641 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010642 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010643 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010644
Chris Lattner132929a2010-08-14 17:26:09 +000010645 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10646 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10647 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10648 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010649
Chris Lattner132929a2010-08-14 17:26:09 +000010650 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10651 if (!Op1 && !Op2 && !Op3 && Op4)
10652 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010653
Chris Lattner132929a2010-08-14 17:26:09 +000010654 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10655 if (Op1 && !Op2 && !Op3 && !Op4)
10656 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010657
10658 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010659 // (MFENCE)>;
10660 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010661}
10662
Eli Friedman14648462011-07-27 22:21:52 +000010663SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10664 SelectionDAG &DAG) const {
10665 DebugLoc dl = Op.getDebugLoc();
10666 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10667 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10668 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10669 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10670
10671 // The only fence that needs an instruction is a sequentially-consistent
10672 // cross-thread fence.
10673 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10674 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10675 // no-sse2). There isn't any reason to disable it if the target processor
10676 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010677 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010678 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10679
10680 SDValue Chain = Op.getOperand(0);
10681 SDValue Zero = DAG.getConstant(0, MVT::i32);
10682 SDValue Ops[] = {
10683 DAG.getRegister(X86::ESP, MVT::i32), // Base
10684 DAG.getTargetConstant(1, MVT::i8), // Scale
10685 DAG.getRegister(0, MVT::i32), // Index
10686 DAG.getTargetConstant(0, MVT::i32), // Disp
10687 DAG.getRegister(0, MVT::i32), // Segment.
10688 Zero,
10689 Chain
10690 };
10691 SDNode *Res =
10692 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10693 array_lengthof(Ops));
10694 return SDValue(Res, 0);
10695 }
10696
10697 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10698 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10699}
10700
10701
Dan Gohmand858e902010-04-17 15:26:15 +000010702SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010703 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010704 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010705 unsigned Reg = 0;
10706 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010707 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010708 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010709 case MVT::i8: Reg = X86::AL; size = 1; break;
10710 case MVT::i16: Reg = X86::AX; size = 2; break;
10711 case MVT::i32: Reg = X86::EAX; size = 4; break;
10712 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010713 assert(Subtarget->is64Bit() && "Node not type legal!");
10714 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010715 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010716 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010717 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010718 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010719 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010720 Op.getOperand(1),
10721 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010722 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010723 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010724 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010725 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10726 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10727 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010728 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010729 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010730 return cpOut;
10731}
10732
Duncan Sands1607f052008-12-01 11:39:25 +000010733SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010734 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010735 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010736 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010737 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010738 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010739 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010740 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10741 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010742 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010743 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10744 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010745 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010746 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010747 rdx.getValue(1)
10748 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010749 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010750}
10751
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010752SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010753 SelectionDAG &DAG) const {
10754 EVT SrcVT = Op.getOperand(0).getValueType();
10755 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010756 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010757 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010758 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010759 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010760 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010761 // i64 <=> MMX conversions are Legal.
10762 if (SrcVT==MVT::i64 && DstVT.isVector())
10763 return Op;
10764 if (DstVT==MVT::i64 && SrcVT.isVector())
10765 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010766 // MMX <=> MMX conversions are Legal.
10767 if (SrcVT.isVector() && DstVT.isVector())
10768 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010769 // All other conversions need to be expanded.
10770 return SDValue();
10771}
Chris Lattner5b856542010-12-20 00:59:46 +000010772
Dan Gohmand858e902010-04-17 15:26:15 +000010773SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010774 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010775 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010776 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010777 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010778 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010779 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010780 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010781 Node->getOperand(0),
10782 Node->getOperand(1), negOp,
10783 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010784 cast<AtomicSDNode>(Node)->getAlignment(),
10785 cast<AtomicSDNode>(Node)->getOrdering(),
10786 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010787}
10788
Eli Friedman327236c2011-08-24 20:50:09 +000010789static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10790 SDNode *Node = Op.getNode();
10791 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010792 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010793
10794 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010795 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10796 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10797 // (The only way to get a 16-byte store is cmpxchg16b)
10798 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10799 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10800 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010801 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10802 cast<AtomicSDNode>(Node)->getMemoryVT(),
10803 Node->getOperand(0),
10804 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010805 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010806 cast<AtomicSDNode>(Node)->getOrdering(),
10807 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010808 return Swap.getValue(1);
10809 }
10810 // Other atomic stores have a simple pattern.
10811 return Op;
10812}
10813
Chris Lattner5b856542010-12-20 00:59:46 +000010814static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10815 EVT VT = Op.getNode()->getValueType(0);
10816
10817 // Let legalize expand this if it isn't a legal type yet.
10818 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10819 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010820
Chris Lattner5b856542010-12-20 00:59:46 +000010821 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010822
Chris Lattner5b856542010-12-20 00:59:46 +000010823 unsigned Opc;
10824 bool ExtraOp = false;
10825 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010826 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010827 case ISD::ADDC: Opc = X86ISD::ADD; break;
10828 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10829 case ISD::SUBC: Opc = X86ISD::SUB; break;
10830 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10831 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010832
Chris Lattner5b856542010-12-20 00:59:46 +000010833 if (!ExtraOp)
10834 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10835 Op.getOperand(1));
10836 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10837 Op.getOperand(1), Op.getOperand(2));
10838}
10839
Evan Cheng0db9fe62006-04-25 20:13:52 +000010840/// LowerOperation - Provide custom lowering hooks for some operations.
10841///
Dan Gohmand858e902010-04-17 15:26:15 +000010842SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010844 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010845 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010846 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010847 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010848 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10849 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010850 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010852 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010853 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10854 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10855 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010856 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010857 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10859 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10860 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010861 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010862 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010863 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010864 case ISD::SHL_PARTS:
10865 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010866 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010867 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010868 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010869 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010870 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010871 case ISD::FABS: return LowerFABS(Op, DAG);
10872 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010873 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010874 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010875 case ISD::SETCC: return LowerSETCC(Op, DAG);
10876 case ISD::SELECT: return LowerSELECT(Op, DAG);
10877 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010878 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010879 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010880 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010881 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010882 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010883 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10884 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010885 case ISD::FRAME_TO_ARGS_OFFSET:
10886 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010887 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010888 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010889 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10890 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010891 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010892 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010893 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010894 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010895 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010896 case ISD::SRA:
10897 case ISD::SRL:
10898 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010899 case ISD::SADDO:
10900 case ISD::UADDO:
10901 case ISD::SSUBO:
10902 case ISD::USUBO:
10903 case ISD::SMULO:
10904 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010905 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010906 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010907 case ISD::ADDC:
10908 case ISD::ADDE:
10909 case ISD::SUBC:
10910 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010911 case ISD::ADD: return LowerADD(Op, DAG);
10912 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010913 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010914}
10915
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010916static void ReplaceATOMIC_LOAD(SDNode *Node,
10917 SmallVectorImpl<SDValue> &Results,
10918 SelectionDAG &DAG) {
10919 DebugLoc dl = Node->getDebugLoc();
10920 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10921
10922 // Convert wide load -> cmpxchg8b/cmpxchg16b
10923 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10924 // (The only way to get a 16-byte load is cmpxchg16b)
10925 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010926 SDValue Zero = DAG.getConstant(0, VT);
10927 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010928 Node->getOperand(0),
10929 Node->getOperand(1), Zero, Zero,
10930 cast<AtomicSDNode>(Node)->getMemOperand(),
10931 cast<AtomicSDNode>(Node)->getOrdering(),
10932 cast<AtomicSDNode>(Node)->getSynchScope());
10933 Results.push_back(Swap.getValue(0));
10934 Results.push_back(Swap.getValue(1));
10935}
10936
Duncan Sands1607f052008-12-01 11:39:25 +000010937void X86TargetLowering::
10938ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010939 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010940 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010941 assert (Node->getValueType(0) == MVT::i64 &&
10942 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010943
10944 SDValue Chain = Node->getOperand(0);
10945 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010946 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010947 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010948 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010949 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010950 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010951 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010952 SDValue Result =
10953 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10954 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010955 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010956 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010957 Results.push_back(Result.getValue(2));
10958}
10959
Duncan Sands126d9072008-07-04 11:47:58 +000010960/// ReplaceNodeResults - Replace a node with an illegal result type
10961/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010962void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10963 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010964 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010965 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010966 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010967 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010968 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010969 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010970 case ISD::ADDC:
10971 case ISD::ADDE:
10972 case ISD::SUBC:
10973 case ISD::SUBE:
10974 // We don't want to expand or promote these.
10975 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010976 case ISD::FP_TO_SINT:
10977 case ISD::FP_TO_UINT: {
10978 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10979
10980 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10981 return;
10982
Eli Friedman948e95a2009-05-23 09:59:16 +000010983 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010984 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010985 SDValue FIST = Vals.first, StackSlot = Vals.second;
10986 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010987 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010988 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010989 if (StackSlot.getNode() != 0)
10990 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10991 MachinePointerInfo(),
10992 false, false, false, 0));
10993 else
10994 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010995 }
10996 return;
10997 }
10998 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010999 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011000 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011001 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011002 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011003 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011004 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011005 eax.getValue(2));
11006 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11007 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011008 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011009 Results.push_back(edx.getValue(1));
11010 return;
11011 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011012 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011013 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011014 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011015 bool Regs64bit = T == MVT::i128;
11016 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011017 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011018 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11019 DAG.getConstant(0, HalfT));
11020 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11021 DAG.getConstant(1, HalfT));
11022 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11023 Regs64bit ? X86::RAX : X86::EAX,
11024 cpInL, SDValue());
11025 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11026 Regs64bit ? X86::RDX : X86::EDX,
11027 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011028 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11030 DAG.getConstant(0, HalfT));
11031 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11032 DAG.getConstant(1, HalfT));
11033 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11034 Regs64bit ? X86::RBX : X86::EBX,
11035 swapInL, cpInH.getValue(1));
11036 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11037 Regs64bit ? X86::RCX : X86::ECX,
11038 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011039 SDValue Ops[] = { swapInH.getValue(0),
11040 N->getOperand(1),
11041 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011042 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011043 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011044 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11045 X86ISD::LCMPXCHG8_DAG;
11046 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011047 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011048 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11049 Regs64bit ? X86::RAX : X86::EAX,
11050 HalfT, Result.getValue(1));
11051 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11052 Regs64bit ? X86::RDX : X86::EDX,
11053 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011054 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011055 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011056 Results.push_back(cpOutH.getValue(1));
11057 return;
11058 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011059 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011060 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11061 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011062 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011063 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11064 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011065 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011066 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11067 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011068 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011069 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11070 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011071 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011072 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11073 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011074 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011075 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11076 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011077 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011078 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11079 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011080 case ISD::ATOMIC_LOAD:
11081 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011082 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011083}
11084
Evan Cheng72261582005-12-20 06:22:03 +000011085const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11086 switch (Opcode) {
11087 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011088 case X86ISD::BSF: return "X86ISD::BSF";
11089 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011090 case X86ISD::SHLD: return "X86ISD::SHLD";
11091 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011092 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011093 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011094 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011095 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011096 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011097 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011098 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11099 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11100 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011101 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011102 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011103 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011104 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011105 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011106 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011107 case X86ISD::COMI: return "X86ISD::COMI";
11108 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011109 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011110 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011111 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11112 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011113 case X86ISD::CMOV: return "X86ISD::CMOV";
11114 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011115 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011116 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11117 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011118 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011119 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011120 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011121 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011122 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011123 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11124 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011125 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011126 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011127 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011128 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011129 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011130 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11131 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11132 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011133 case X86ISD::HADD: return "X86ISD::HADD";
11134 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011135 case X86ISD::FHADD: return "X86ISD::FHADD";
11136 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011137 case X86ISD::FMAX: return "X86ISD::FMAX";
11138 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011139 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11140 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011141 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011142 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011143 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011144 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011145 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011146 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011147 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11148 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011149 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11150 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11151 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11152 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11153 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11154 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011155 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11156 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011157 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11158 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011159 case X86ISD::VSHL: return "X86ISD::VSHL";
11160 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011161 case X86ISD::VSRA: return "X86ISD::VSRA";
11162 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11163 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11164 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011165 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011166 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11167 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011168 case X86ISD::ADD: return "X86ISD::ADD";
11169 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011170 case X86ISD::ADC: return "X86ISD::ADC";
11171 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011172 case X86ISD::SMUL: return "X86ISD::SMUL";
11173 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011174 case X86ISD::INC: return "X86ISD::INC";
11175 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011176 case X86ISD::OR: return "X86ISD::OR";
11177 case X86ISD::XOR: return "X86ISD::XOR";
11178 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011179 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011180 case X86ISD::BLSI: return "X86ISD::BLSI";
11181 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11182 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011183 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011184 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011185 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011186 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11187 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11188 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011189 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011190 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011191 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011192 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011193 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011194 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11195 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011196 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11197 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11198 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011199 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11200 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011201 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11202 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011203 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011204 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011205 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011206 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11207 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011208 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011209 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011210 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011211 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011212 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011213 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011214 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011215 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011216 }
11217}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011218
Chris Lattnerc9addb72007-03-30 23:15:24 +000011219// isLegalAddressingMode - Return true if the addressing mode represented
11220// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011221bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011222 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011223 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011224 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011225 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011226
Chris Lattnerc9addb72007-03-30 23:15:24 +000011227 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011228 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011229 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011230
Chris Lattnerc9addb72007-03-30 23:15:24 +000011231 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011232 unsigned GVFlags =
11233 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011234
Chris Lattnerdfed4132009-07-10 07:38:24 +000011235 // If a reference to this global requires an extra load, we can't fold it.
11236 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011237 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011238
Chris Lattnerdfed4132009-07-10 07:38:24 +000011239 // If BaseGV requires a register for the PIC base, we cannot also have a
11240 // BaseReg specified.
11241 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011242 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011243
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011244 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011245 if ((M != CodeModel::Small || R != Reloc::Static) &&
11246 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011247 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011248 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011249
Chris Lattnerc9addb72007-03-30 23:15:24 +000011250 switch (AM.Scale) {
11251 case 0:
11252 case 1:
11253 case 2:
11254 case 4:
11255 case 8:
11256 // These scales always work.
11257 break;
11258 case 3:
11259 case 5:
11260 case 9:
11261 // These scales are formed with basereg+scalereg. Only accept if there is
11262 // no basereg yet.
11263 if (AM.HasBaseReg)
11264 return false;
11265 break;
11266 default: // Other stuff never works.
11267 return false;
11268 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011269
Chris Lattnerc9addb72007-03-30 23:15:24 +000011270 return true;
11271}
11272
11273
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011274bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011275 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011276 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011277 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11278 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011279 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011280 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011281 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011282}
11283
Owen Andersone50ed302009-08-10 22:56:29 +000011284bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011285 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011286 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011287 unsigned NumBits1 = VT1.getSizeInBits();
11288 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011289 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011290 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011291 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011292}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011293
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011294bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011295 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011296 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011297}
11298
Owen Andersone50ed302009-08-10 22:56:29 +000011299bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011300 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011301 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011302}
11303
Owen Andersone50ed302009-08-10 22:56:29 +000011304bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011305 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011306 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011307}
11308
Evan Cheng60c07e12006-07-05 22:17:51 +000011309/// isShuffleMaskLegal - Targets can use this to indicate that they only
11310/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11311/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11312/// are assumed to be legal.
11313bool
Eric Christopherfd179292009-08-27 18:07:15 +000011314X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011315 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011316 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011317 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011318 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011319
Nate Begemana09008b2009-10-19 02:17:23 +000011320 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011321 return (VT.getVectorNumElements() == 2 ||
11322 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11323 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011324 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011325 isPSHUFDMask(M, VT) ||
11326 isPSHUFHWMask(M, VT) ||
11327 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011328 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011329 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11330 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011331 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11332 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011333}
11334
Dan Gohman7d8143f2008-04-09 20:09:42 +000011335bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011336X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011337 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011338 unsigned NumElts = VT.getVectorNumElements();
11339 // FIXME: This collection of masks seems suspect.
11340 if (NumElts == 2)
11341 return true;
11342 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11343 return (isMOVLMask(Mask, VT) ||
11344 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011345 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11346 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011347 }
11348 return false;
11349}
11350
11351//===----------------------------------------------------------------------===//
11352// X86 Scheduler Hooks
11353//===----------------------------------------------------------------------===//
11354
Mon P Wang63307c32008-05-05 19:05:59 +000011355// private utility function
11356MachineBasicBlock *
11357X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11358 MachineBasicBlock *MBB,
11359 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011360 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011361 unsigned LoadOpc,
11362 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011363 unsigned notOpc,
11364 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011365 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011366 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011367 // For the atomic bitwise operator, we generate
11368 // thisMBB:
11369 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011370 // ld t1 = [bitinstr.addr]
11371 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011372 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011373 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011374 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011375 // bz newMBB
11376 // fallthrough -->nextMBB
11377 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11378 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011379 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011380 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011381
Mon P Wang63307c32008-05-05 19:05:59 +000011382 /// First build the CFG
11383 MachineFunction *F = MBB->getParent();
11384 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011385 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11386 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11387 F->insert(MBBIter, newMBB);
11388 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011389
Dan Gohman14152b42010-07-06 20:24:04 +000011390 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11391 nextMBB->splice(nextMBB->begin(), thisMBB,
11392 llvm::next(MachineBasicBlock::iterator(bInstr)),
11393 thisMBB->end());
11394 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011395
Mon P Wang63307c32008-05-05 19:05:59 +000011396 // Update thisMBB to fall through to newMBB
11397 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011398
Mon P Wang63307c32008-05-05 19:05:59 +000011399 // newMBB jumps to itself and fall through to nextMBB
11400 newMBB->addSuccessor(nextMBB);
11401 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011402
Mon P Wang63307c32008-05-05 19:05:59 +000011403 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011404 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011405 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011407 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011408 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011409 int numArgs = bInstr->getNumOperands() - 1;
11410 for (int i=0; i < numArgs; ++i)
11411 argOpers[i] = &bInstr->getOperand(i+1);
11412
11413 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011414 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011415 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Dale Johannesen140be2d2008-08-19 18:47:28 +000011417 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011418 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011419 for (int i=0; i <= lastAddrIndx; ++i)
11420 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011421
Dale Johannesen140be2d2008-08-19 18:47:28 +000011422 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011423 assert((argOpers[valArgIndx]->isReg() ||
11424 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011425 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011426 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011427 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011428 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011429 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011430 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011431 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011432
Richard Smith42fc29e2012-04-13 22:47:00 +000011433 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11434 if (Invert) {
11435 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11436 }
11437 else
11438 t3 = t2;
11439
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011440 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011441 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011442
Dale Johannesene4d209d2009-02-03 20:21:25 +000011443 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011444 for (int i=0; i <= lastAddrIndx; ++i)
11445 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011446 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011447 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011448 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11449 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011450
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011451 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011452 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011453
Mon P Wang63307c32008-05-05 19:05:59 +000011454 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011455 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011456
Dan Gohman14152b42010-07-06 20:24:04 +000011457 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011458 return nextMBB;
11459}
11460
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011461// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011462MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11464 MachineBasicBlock *MBB,
11465 unsigned regOpcL,
11466 unsigned regOpcH,
11467 unsigned immOpcL,
11468 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011469 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 // For the atomic bitwise operator, we generate
11471 // thisMBB (instructions are in pairs, except cmpxchg8b)
11472 // ld t1,t2 = [bitinstr.addr]
11473 // newMBB:
11474 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11475 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011476 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011477 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478 // mov ECX, EBX <- t5, t6
11479 // mov EAX, EDX <- t1, t2
11480 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11481 // mov t3, t4 <- EAX, EDX
11482 // bz newMBB
11483 // result in out1, out2
11484 // fallthrough -->nextMBB
11485
Craig Topperc9099502012-04-20 06:31:50 +000011486 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 const unsigned NotOpc = X86::NOT32r;
11489 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11490 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11491 MachineFunction::iterator MBBIter = MBB;
11492 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011493
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 /// First build the CFG
11495 MachineFunction *F = MBB->getParent();
11496 MachineBasicBlock *thisMBB = MBB;
11497 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11498 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11499 F->insert(MBBIter, newMBB);
11500 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dan Gohman14152b42010-07-06 20:24:04 +000011502 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11503 nextMBB->splice(nextMBB->begin(), thisMBB,
11504 llvm::next(MachineBasicBlock::iterator(bInstr)),
11505 thisMBB->end());
11506 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011507
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011508 // Update thisMBB to fall through to newMBB
11509 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 // newMBB jumps to itself and fall through to nextMBB
11512 newMBB->addSuccessor(nextMBB);
11513 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Dale Johannesene4d209d2009-02-03 20:21:25 +000011515 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 // Insert instructions into newMBB based on incoming instruction
11517 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011518 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011519 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 MachineOperand& dest1Oper = bInstr->getOperand(0);
11521 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011522 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11523 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011524 argOpers[i] = &bInstr->getOperand(i+2);
11525
Dan Gohman71ea4e52010-05-14 21:01:44 +000011526 // We use some of the operands multiple times, so conservatively just
11527 // clear any kill flags that might be present.
11528 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11529 argOpers[i]->setIsKill(false);
11530 }
11531
Evan Chengad5b52f2010-01-08 19:14:57 +000011532 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011533 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011536 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 for (int i=0; i <= lastAddrIndx; ++i)
11538 (*MIB).addOperand(*argOpers[i]);
11539 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011540 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011541 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011542 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011543 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011544 MachineOperand newOp3 = *(argOpers[3]);
11545 if (newOp3.isImm())
11546 newOp3.setImm(newOp3.getImm()+4);
11547 else
11548 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011550 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551
11552 // t3/4 are defined later, at the bottom of the loop
11553 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11554 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011556 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011557 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011558 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11559
Evan Cheng306b4ca2010-01-08 23:41:50 +000011560 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011561 // the PHI instructions.
11562 t1 = dest1Oper.getReg();
11563 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011564
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011565 int valArgIndx = lastAddrIndx + 1;
11566 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011567 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568 "invalid operand");
11569 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11570 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011571 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011572 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011574 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011575 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011576 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011577 (*MIB).addOperand(*argOpers[valArgIndx]);
11578 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011579 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011580 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011581 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011582 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011583 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011585 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011586 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011587 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011588 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589
Richard Smith42fc29e2012-04-13 22:47:00 +000011590 unsigned t7, t8;
11591 if (Invert) {
11592 t7 = F->getRegInfo().createVirtualRegister(RC);
11593 t8 = F->getRegInfo().createVirtualRegister(RC);
11594 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11595 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11596 } else {
11597 t7 = t5;
11598 t8 = t6;
11599 }
11600
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011601 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011603 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 MIB.addReg(t2);
11605
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011606 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011607 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011608 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011609 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011610
Dale Johannesene4d209d2009-02-03 20:21:25 +000011611 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011612 for (int i=0; i <= lastAddrIndx; ++i)
11613 (*MIB).addOperand(*argOpers[i]);
11614
11615 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011616 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11617 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011618
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011619 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011620 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011621 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011622 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011623
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011624 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011625 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011626
Dan Gohman14152b42010-07-06 20:24:04 +000011627 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011628 return nextMBB;
11629}
11630
11631// private utility function
11632MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011633X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11634 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011635 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011636 // For the atomic min/max operator, we generate
11637 // thisMBB:
11638 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011639 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011640 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011641 // cmp t1, t2
11642 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011643 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011644 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11645 // bz newMBB
11646 // fallthrough -->nextMBB
11647 //
11648 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11649 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011650 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011651 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011652
Mon P Wang63307c32008-05-05 19:05:59 +000011653 /// First build the CFG
11654 MachineFunction *F = MBB->getParent();
11655 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011656 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11657 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11658 F->insert(MBBIter, newMBB);
11659 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011660
Dan Gohman14152b42010-07-06 20:24:04 +000011661 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11662 nextMBB->splice(nextMBB->begin(), thisMBB,
11663 llvm::next(MachineBasicBlock::iterator(mInstr)),
11664 thisMBB->end());
11665 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011666
Mon P Wang63307c32008-05-05 19:05:59 +000011667 // Update thisMBB to fall through to newMBB
11668 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Mon P Wang63307c32008-05-05 19:05:59 +000011670 // newMBB jumps to newMBB and fall through to nextMBB
11671 newMBB->addSuccessor(nextMBB);
11672 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011673
Dale Johannesene4d209d2009-02-03 20:21:25 +000011674 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011675 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011676 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011677 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011678 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011679 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011680 int numArgs = mInstr->getNumOperands() - 1;
11681 for (int i=0; i < numArgs; ++i)
11682 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011683
Mon P Wang63307c32008-05-05 19:05:59 +000011684 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011685 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011686 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011687
Craig Topperc9099502012-04-20 06:31:50 +000011688 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011689 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011690 for (int i=0; i <= lastAddrIndx; ++i)
11691 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011692
Mon P Wang63307c32008-05-05 19:05:59 +000011693 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011694 assert((argOpers[valArgIndx]->isReg() ||
11695 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011696 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011697
Craig Topperc9099502012-04-20 06:31:50 +000011698 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011699 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011700 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011701 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011702 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011703 (*MIB).addOperand(*argOpers[valArgIndx]);
11704
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011705 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011706 MIB.addReg(t1);
11707
Dale Johannesene4d209d2009-02-03 20:21:25 +000011708 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011709 MIB.addReg(t1);
11710 MIB.addReg(t2);
11711
11712 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011713 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011714 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011715 MIB.addReg(t2);
11716 MIB.addReg(t1);
11717
11718 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011719 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011720 for (int i=0; i <= lastAddrIndx; ++i)
11721 (*MIB).addOperand(*argOpers[i]);
11722 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011723 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011724 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11725 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011726
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011727 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011728 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011729
Mon P Wang63307c32008-05-05 19:05:59 +000011730 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011731 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011732
Dan Gohman14152b42010-07-06 20:24:04 +000011733 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011734 return nextMBB;
11735}
11736
Eric Christopherf83a5de2009-08-27 18:08:16 +000011737// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011738// or XMM0_V32I8 in AVX all of this code can be replaced with that
11739// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011740MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011741X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011742 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011743 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011744 "Target must have SSE4.2 or AVX features enabled");
11745
Eric Christopherb120ab42009-08-18 22:50:32 +000011746 DebugLoc dl = MI->getDebugLoc();
11747 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011748 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011749 if (!Subtarget->hasAVX()) {
11750 if (memArg)
11751 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11752 else
11753 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11754 } else {
11755 if (memArg)
11756 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11757 else
11758 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11759 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011760
Eric Christopher41c902f2010-11-30 08:20:21 +000011761 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011762 for (unsigned i = 0; i < numArgs; ++i) {
11763 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011764 if (!(Op.isReg() && Op.isImplicit()))
11765 MIB.addOperand(Op);
11766 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011767 BuildMI(*BB, MI, dl,
11768 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11769 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011770 .addReg(X86::XMM0);
11771
Dan Gohman14152b42010-07-06 20:24:04 +000011772 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011773 return BB;
11774}
11775
11776MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011777X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011778 DebugLoc dl = MI->getDebugLoc();
11779 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011780
Eric Christopher228232b2010-11-30 07:20:12 +000011781 // Address into RAX/EAX, other two args into ECX, EDX.
11782 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11783 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11784 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11785 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011786 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011787
Eric Christopher228232b2010-11-30 07:20:12 +000011788 unsigned ValOps = X86::AddrNumOperands;
11789 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11790 .addReg(MI->getOperand(ValOps).getReg());
11791 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11792 .addReg(MI->getOperand(ValOps+1).getReg());
11793
11794 // The instruction doesn't actually take any operands though.
11795 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011796
Eric Christopher228232b2010-11-30 07:20:12 +000011797 MI->eraseFromParent(); // The pseudo is gone now.
11798 return BB;
11799}
11800
11801MachineBasicBlock *
11802X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011803 DebugLoc dl = MI->getDebugLoc();
11804 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011805
Eric Christopher228232b2010-11-30 07:20:12 +000011806 // First arg in ECX, the second in EAX.
11807 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11808 .addReg(MI->getOperand(0).getReg());
11809 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11810 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011811
Eric Christopher228232b2010-11-30 07:20:12 +000011812 // The instruction doesn't actually take any operands though.
11813 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011814
Eric Christopher228232b2010-11-30 07:20:12 +000011815 MI->eraseFromParent(); // The pseudo is gone now.
11816 return BB;
11817}
11818
11819MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011820X86TargetLowering::EmitVAARG64WithCustomInserter(
11821 MachineInstr *MI,
11822 MachineBasicBlock *MBB) const {
11823 // Emit va_arg instruction on X86-64.
11824
11825 // Operands to this pseudo-instruction:
11826 // 0 ) Output : destination address (reg)
11827 // 1-5) Input : va_list address (addr, i64mem)
11828 // 6 ) ArgSize : Size (in bytes) of vararg type
11829 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11830 // 8 ) Align : Alignment of type
11831 // 9 ) EFLAGS (implicit-def)
11832
11833 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11834 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11835
11836 unsigned DestReg = MI->getOperand(0).getReg();
11837 MachineOperand &Base = MI->getOperand(1);
11838 MachineOperand &Scale = MI->getOperand(2);
11839 MachineOperand &Index = MI->getOperand(3);
11840 MachineOperand &Disp = MI->getOperand(4);
11841 MachineOperand &Segment = MI->getOperand(5);
11842 unsigned ArgSize = MI->getOperand(6).getImm();
11843 unsigned ArgMode = MI->getOperand(7).getImm();
11844 unsigned Align = MI->getOperand(8).getImm();
11845
11846 // Memory Reference
11847 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11848 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11849 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11850
11851 // Machine Information
11852 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11853 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11854 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11855 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11856 DebugLoc DL = MI->getDebugLoc();
11857
11858 // struct va_list {
11859 // i32 gp_offset
11860 // i32 fp_offset
11861 // i64 overflow_area (address)
11862 // i64 reg_save_area (address)
11863 // }
11864 // sizeof(va_list) = 24
11865 // alignment(va_list) = 8
11866
11867 unsigned TotalNumIntRegs = 6;
11868 unsigned TotalNumXMMRegs = 8;
11869 bool UseGPOffset = (ArgMode == 1);
11870 bool UseFPOffset = (ArgMode == 2);
11871 unsigned MaxOffset = TotalNumIntRegs * 8 +
11872 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11873
11874 /* Align ArgSize to a multiple of 8 */
11875 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11876 bool NeedsAlign = (Align > 8);
11877
11878 MachineBasicBlock *thisMBB = MBB;
11879 MachineBasicBlock *overflowMBB;
11880 MachineBasicBlock *offsetMBB;
11881 MachineBasicBlock *endMBB;
11882
11883 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11884 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11885 unsigned OffsetReg = 0;
11886
11887 if (!UseGPOffset && !UseFPOffset) {
11888 // If we only pull from the overflow region, we don't create a branch.
11889 // We don't need to alter control flow.
11890 OffsetDestReg = 0; // unused
11891 OverflowDestReg = DestReg;
11892
11893 offsetMBB = NULL;
11894 overflowMBB = thisMBB;
11895 endMBB = thisMBB;
11896 } else {
11897 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11898 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11899 // If not, pull from overflow_area. (branch to overflowMBB)
11900 //
11901 // thisMBB
11902 // | .
11903 // | .
11904 // offsetMBB overflowMBB
11905 // | .
11906 // | .
11907 // endMBB
11908
11909 // Registers for the PHI in endMBB
11910 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11911 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11912
11913 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11914 MachineFunction *MF = MBB->getParent();
11915 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11916 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11917 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11918
11919 MachineFunction::iterator MBBIter = MBB;
11920 ++MBBIter;
11921
11922 // Insert the new basic blocks
11923 MF->insert(MBBIter, offsetMBB);
11924 MF->insert(MBBIter, overflowMBB);
11925 MF->insert(MBBIter, endMBB);
11926
11927 // Transfer the remainder of MBB and its successor edges to endMBB.
11928 endMBB->splice(endMBB->begin(), thisMBB,
11929 llvm::next(MachineBasicBlock::iterator(MI)),
11930 thisMBB->end());
11931 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11932
11933 // Make offsetMBB and overflowMBB successors of thisMBB
11934 thisMBB->addSuccessor(offsetMBB);
11935 thisMBB->addSuccessor(overflowMBB);
11936
11937 // endMBB is a successor of both offsetMBB and overflowMBB
11938 offsetMBB->addSuccessor(endMBB);
11939 overflowMBB->addSuccessor(endMBB);
11940
11941 // Load the offset value into a register
11942 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11943 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11944 .addOperand(Base)
11945 .addOperand(Scale)
11946 .addOperand(Index)
11947 .addDisp(Disp, UseFPOffset ? 4 : 0)
11948 .addOperand(Segment)
11949 .setMemRefs(MMOBegin, MMOEnd);
11950
11951 // Check if there is enough room left to pull this argument.
11952 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11953 .addReg(OffsetReg)
11954 .addImm(MaxOffset + 8 - ArgSizeA8);
11955
11956 // Branch to "overflowMBB" if offset >= max
11957 // Fall through to "offsetMBB" otherwise
11958 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11959 .addMBB(overflowMBB);
11960 }
11961
11962 // In offsetMBB, emit code to use the reg_save_area.
11963 if (offsetMBB) {
11964 assert(OffsetReg != 0);
11965
11966 // Read the reg_save_area address.
11967 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11968 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11969 .addOperand(Base)
11970 .addOperand(Scale)
11971 .addOperand(Index)
11972 .addDisp(Disp, 16)
11973 .addOperand(Segment)
11974 .setMemRefs(MMOBegin, MMOEnd);
11975
11976 // Zero-extend the offset
11977 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11978 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11979 .addImm(0)
11980 .addReg(OffsetReg)
11981 .addImm(X86::sub_32bit);
11982
11983 // Add the offset to the reg_save_area to get the final address.
11984 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11985 .addReg(OffsetReg64)
11986 .addReg(RegSaveReg);
11987
11988 // Compute the offset for the next argument
11989 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11990 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11991 .addReg(OffsetReg)
11992 .addImm(UseFPOffset ? 16 : 8);
11993
11994 // Store it back into the va_list.
11995 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11996 .addOperand(Base)
11997 .addOperand(Scale)
11998 .addOperand(Index)
11999 .addDisp(Disp, UseFPOffset ? 4 : 0)
12000 .addOperand(Segment)
12001 .addReg(NextOffsetReg)
12002 .setMemRefs(MMOBegin, MMOEnd);
12003
12004 // Jump to endMBB
12005 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12006 .addMBB(endMBB);
12007 }
12008
12009 //
12010 // Emit code to use overflow area
12011 //
12012
12013 // Load the overflow_area address into a register.
12014 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12015 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12016 .addOperand(Base)
12017 .addOperand(Scale)
12018 .addOperand(Index)
12019 .addDisp(Disp, 8)
12020 .addOperand(Segment)
12021 .setMemRefs(MMOBegin, MMOEnd);
12022
12023 // If we need to align it, do so. Otherwise, just copy the address
12024 // to OverflowDestReg.
12025 if (NeedsAlign) {
12026 // Align the overflow address
12027 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12028 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12029
12030 // aligned_addr = (addr + (align-1)) & ~(align-1)
12031 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12032 .addReg(OverflowAddrReg)
12033 .addImm(Align-1);
12034
12035 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12036 .addReg(TmpReg)
12037 .addImm(~(uint64_t)(Align-1));
12038 } else {
12039 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12040 .addReg(OverflowAddrReg);
12041 }
12042
12043 // Compute the next overflow address after this argument.
12044 // (the overflow address should be kept 8-byte aligned)
12045 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12046 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12047 .addReg(OverflowDestReg)
12048 .addImm(ArgSizeA8);
12049
12050 // Store the new overflow address.
12051 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12052 .addOperand(Base)
12053 .addOperand(Scale)
12054 .addOperand(Index)
12055 .addDisp(Disp, 8)
12056 .addOperand(Segment)
12057 .addReg(NextAddrReg)
12058 .setMemRefs(MMOBegin, MMOEnd);
12059
12060 // If we branched, emit the PHI to the front of endMBB.
12061 if (offsetMBB) {
12062 BuildMI(*endMBB, endMBB->begin(), DL,
12063 TII->get(X86::PHI), DestReg)
12064 .addReg(OffsetDestReg).addMBB(offsetMBB)
12065 .addReg(OverflowDestReg).addMBB(overflowMBB);
12066 }
12067
12068 // Erase the pseudo instruction
12069 MI->eraseFromParent();
12070
12071 return endMBB;
12072}
12073
12074MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012075X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12076 MachineInstr *MI,
12077 MachineBasicBlock *MBB) const {
12078 // Emit code to save XMM registers to the stack. The ABI says that the
12079 // number of registers to save is given in %al, so it's theoretically
12080 // possible to do an indirect jump trick to avoid saving all of them,
12081 // however this code takes a simpler approach and just executes all
12082 // of the stores if %al is non-zero. It's less code, and it's probably
12083 // easier on the hardware branch predictor, and stores aren't all that
12084 // expensive anyway.
12085
12086 // Create the new basic blocks. One block contains all the XMM stores,
12087 // and one block is the final destination regardless of whether any
12088 // stores were performed.
12089 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12090 MachineFunction *F = MBB->getParent();
12091 MachineFunction::iterator MBBIter = MBB;
12092 ++MBBIter;
12093 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12094 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12095 F->insert(MBBIter, XMMSaveMBB);
12096 F->insert(MBBIter, EndMBB);
12097
Dan Gohman14152b42010-07-06 20:24:04 +000012098 // Transfer the remainder of MBB and its successor edges to EndMBB.
12099 EndMBB->splice(EndMBB->begin(), MBB,
12100 llvm::next(MachineBasicBlock::iterator(MI)),
12101 MBB->end());
12102 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12103
Dan Gohmand6708ea2009-08-15 01:38:56 +000012104 // The original block will now fall through to the XMM save block.
12105 MBB->addSuccessor(XMMSaveMBB);
12106 // The XMMSaveMBB will fall through to the end block.
12107 XMMSaveMBB->addSuccessor(EndMBB);
12108
12109 // Now add the instructions.
12110 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12111 DebugLoc DL = MI->getDebugLoc();
12112
12113 unsigned CountReg = MI->getOperand(0).getReg();
12114 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12115 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12116
12117 if (!Subtarget->isTargetWin64()) {
12118 // If %al is 0, branch around the XMM save block.
12119 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012120 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012121 MBB->addSuccessor(EndMBB);
12122 }
12123
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012124 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012125 // In the XMM save block, save all the XMM argument registers.
12126 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12127 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012128 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012129 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012130 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012131 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012132 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012133 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012134 .addFrameIndex(RegSaveFrameIndex)
12135 .addImm(/*Scale=*/1)
12136 .addReg(/*IndexReg=*/0)
12137 .addImm(/*Disp=*/Offset)
12138 .addReg(/*Segment=*/0)
12139 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012140 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012141 }
12142
Dan Gohman14152b42010-07-06 20:24:04 +000012143 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012144
12145 return EndMBB;
12146}
Mon P Wang63307c32008-05-05 19:05:59 +000012147
Lang Hames6e3f7e42012-02-03 01:13:49 +000012148// The EFLAGS operand of SelectItr might be missing a kill marker
12149// because there were multiple uses of EFLAGS, and ISel didn't know
12150// which to mark. Figure out whether SelectItr should have had a
12151// kill marker, and set it if it should. Returns the correct kill
12152// marker value.
12153static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12154 MachineBasicBlock* BB,
12155 const TargetRegisterInfo* TRI) {
12156 // Scan forward through BB for a use/def of EFLAGS.
12157 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12158 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012159 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012160 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012161 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012162 if (mi.definesRegister(X86::EFLAGS))
12163 break; // Should have kill-flag - update below.
12164 }
12165
12166 // If we hit the end of the block, check whether EFLAGS is live into a
12167 // successor.
12168 if (miI == BB->end()) {
12169 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12170 sEnd = BB->succ_end();
12171 sItr != sEnd; ++sItr) {
12172 MachineBasicBlock* succ = *sItr;
12173 if (succ->isLiveIn(X86::EFLAGS))
12174 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012175 }
12176 }
12177
Lang Hames6e3f7e42012-02-03 01:13:49 +000012178 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12179 // out. SelectMI should have a kill flag on EFLAGS.
12180 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012181 return true;
12182}
12183
Evan Cheng60c07e12006-07-05 22:17:51 +000012184MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012185X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012186 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12188 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012189
Chris Lattner52600972009-09-02 05:57:00 +000012190 // To "insert" a SELECT_CC instruction, we actually have to insert the
12191 // diamond control-flow pattern. The incoming instruction knows the
12192 // destination vreg to set, the condition code register to branch on, the
12193 // true/false values to select between, and a branch opcode to use.
12194 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12195 MachineFunction::iterator It = BB;
12196 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012197
Chris Lattner52600972009-09-02 05:57:00 +000012198 // thisMBB:
12199 // ...
12200 // TrueVal = ...
12201 // cmpTY ccX, r1, r2
12202 // bCC copy1MBB
12203 // fallthrough --> copy0MBB
12204 MachineBasicBlock *thisMBB = BB;
12205 MachineFunction *F = BB->getParent();
12206 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12207 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012208 F->insert(It, copy0MBB);
12209 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012210
Bill Wendling730c07e2010-06-25 20:48:10 +000012211 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12212 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012213 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12214 if (!MI->killsRegister(X86::EFLAGS) &&
12215 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12216 copy0MBB->addLiveIn(X86::EFLAGS);
12217 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012218 }
12219
Dan Gohman14152b42010-07-06 20:24:04 +000012220 // Transfer the remainder of BB and its successor edges to sinkMBB.
12221 sinkMBB->splice(sinkMBB->begin(), BB,
12222 llvm::next(MachineBasicBlock::iterator(MI)),
12223 BB->end());
12224 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12225
12226 // Add the true and fallthrough blocks as its successors.
12227 BB->addSuccessor(copy0MBB);
12228 BB->addSuccessor(sinkMBB);
12229
12230 // Create the conditional branch instruction.
12231 unsigned Opc =
12232 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12233 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12234
Chris Lattner52600972009-09-02 05:57:00 +000012235 // copy0MBB:
12236 // %FalseValue = ...
12237 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012238 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012239
Chris Lattner52600972009-09-02 05:57:00 +000012240 // sinkMBB:
12241 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12242 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012243 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12244 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012245 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12246 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12247
Dan Gohman14152b42010-07-06 20:24:04 +000012248 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012249 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012250}
12251
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012252MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012253X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12254 bool Is64Bit) const {
12255 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12256 DebugLoc DL = MI->getDebugLoc();
12257 MachineFunction *MF = BB->getParent();
12258 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12259
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012260 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012261
12262 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12263 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12264
12265 // BB:
12266 // ... [Till the alloca]
12267 // If stacklet is not large enough, jump to mallocMBB
12268 //
12269 // bumpMBB:
12270 // Allocate by subtracting from RSP
12271 // Jump to continueMBB
12272 //
12273 // mallocMBB:
12274 // Allocate by call to runtime
12275 //
12276 // continueMBB:
12277 // ...
12278 // [rest of original BB]
12279 //
12280
12281 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12282 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12283 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12284
12285 MachineRegisterInfo &MRI = MF->getRegInfo();
12286 const TargetRegisterClass *AddrRegClass =
12287 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12288
12289 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12290 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12291 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012292 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 sizeVReg = MI->getOperand(1).getReg(),
12294 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12295
12296 MachineFunction::iterator MBBIter = BB;
12297 ++MBBIter;
12298
12299 MF->insert(MBBIter, bumpMBB);
12300 MF->insert(MBBIter, mallocMBB);
12301 MF->insert(MBBIter, continueMBB);
12302
12303 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12304 (MachineBasicBlock::iterator(MI)), BB->end());
12305 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12306
12307 // Add code to the main basic block to check if the stack limit has been hit,
12308 // and if so, jump to mallocMBB otherwise to bumpMBB.
12309 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012310 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012311 .addReg(tmpSPVReg).addReg(sizeVReg);
12312 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012313 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012314 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012315 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12316
12317 // bumpMBB simply decreases the stack pointer, since we know the current
12318 // stacklet has enough space.
12319 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012320 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012321 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012322 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012323 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12324
12325 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012326 const uint32_t *RegMask =
12327 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012328 if (Is64Bit) {
12329 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12330 .addReg(sizeVReg);
12331 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012332 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12333 .addRegMask(RegMask)
12334 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012335 } else {
12336 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12337 .addImm(12);
12338 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12339 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012340 .addExternalSymbol("__morestack_allocate_stack_space")
12341 .addRegMask(RegMask)
12342 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012343 }
12344
12345 if (!Is64Bit)
12346 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12347 .addImm(16);
12348
12349 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12350 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12351 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12352
12353 // Set up the CFG correctly.
12354 BB->addSuccessor(bumpMBB);
12355 BB->addSuccessor(mallocMBB);
12356 mallocMBB->addSuccessor(continueMBB);
12357 bumpMBB->addSuccessor(continueMBB);
12358
12359 // Take care of the PHI nodes.
12360 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12361 MI->getOperand(0).getReg())
12362 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12363 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12364
12365 // Delete the original pseudo instruction.
12366 MI->eraseFromParent();
12367
12368 // And we're done.
12369 return continueMBB;
12370}
12371
12372MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012373X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012374 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012375 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12376 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012377
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012378 assert(!Subtarget->isTargetEnvMacho());
12379
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012380 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12381 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012382
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012383 if (Subtarget->isTargetWin64()) {
12384 if (Subtarget->isTargetCygMing()) {
12385 // ___chkstk(Mingw64):
12386 // Clobbers R10, R11, RAX and EFLAGS.
12387 // Updates RSP.
12388 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12389 .addExternalSymbol("___chkstk")
12390 .addReg(X86::RAX, RegState::Implicit)
12391 .addReg(X86::RSP, RegState::Implicit)
12392 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12393 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12394 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12395 } else {
12396 // __chkstk(MSVCRT): does not update stack pointer.
12397 // Clobbers R10, R11 and EFLAGS.
12398 // FIXME: RAX(allocated size) might be reused and not killed.
12399 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12400 .addExternalSymbol("__chkstk")
12401 .addReg(X86::RAX, RegState::Implicit)
12402 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12403 // RAX has the offset to subtracted from RSP.
12404 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12405 .addReg(X86::RSP)
12406 .addReg(X86::RAX);
12407 }
12408 } else {
12409 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012410 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12411
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012412 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12413 .addExternalSymbol(StackProbeSymbol)
12414 .addReg(X86::EAX, RegState::Implicit)
12415 .addReg(X86::ESP, RegState::Implicit)
12416 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12417 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12418 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12419 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012420
Dan Gohman14152b42010-07-06 20:24:04 +000012421 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012422 return BB;
12423}
Chris Lattner52600972009-09-02 05:57:00 +000012424
12425MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012426X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12427 MachineBasicBlock *BB) const {
12428 // This is pretty easy. We're taking the value that we received from
12429 // our load from the relocation, sticking it in either RDI (x86-64)
12430 // or EAX and doing an indirect call. The return value will then
12431 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012432 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012433 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012434 DebugLoc DL = MI->getDebugLoc();
12435 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012436
12437 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012438 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012439
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012440 // Get a register mask for the lowered call.
12441 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12442 // proper register mask.
12443 const uint32_t *RegMask =
12444 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012445 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012446 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12447 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012448 .addReg(X86::RIP)
12449 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012450 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012451 MI->getOperand(3).getTargetFlags())
12452 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012453 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012454 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012455 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012456 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012457 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12458 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012459 .addReg(0)
12460 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012461 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012462 MI->getOperand(3).getTargetFlags())
12463 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012464 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012465 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012466 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012467 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012468 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12469 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012470 .addReg(TII->getGlobalBaseReg(F))
12471 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012472 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012473 MI->getOperand(3).getTargetFlags())
12474 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012475 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012476 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012477 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012478 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012479
Dan Gohman14152b42010-07-06 20:24:04 +000012480 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012481 return BB;
12482}
12483
12484MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012485X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012486 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012487 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012488 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012489 case X86::TAILJMPd64:
12490 case X86::TAILJMPr64:
12491 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012492 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012493 case X86::TCRETURNdi64:
12494 case X86::TCRETURNri64:
12495 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012496 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012497 case X86::WIN_ALLOCA:
12498 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012499 case X86::SEG_ALLOCA_32:
12500 return EmitLoweredSegAlloca(MI, BB, false);
12501 case X86::SEG_ALLOCA_64:
12502 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012503 case X86::TLSCall_32:
12504 case X86::TLSCall_64:
12505 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012506 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012507 case X86::CMOV_FR32:
12508 case X86::CMOV_FR64:
12509 case X86::CMOV_V4F32:
12510 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012511 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012512 case X86::CMOV_V8F32:
12513 case X86::CMOV_V4F64:
12514 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012515 case X86::CMOV_GR16:
12516 case X86::CMOV_GR32:
12517 case X86::CMOV_RFP32:
12518 case X86::CMOV_RFP64:
12519 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012520 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012521
Dale Johannesen849f2142007-07-03 00:53:03 +000012522 case X86::FP32_TO_INT16_IN_MEM:
12523 case X86::FP32_TO_INT32_IN_MEM:
12524 case X86::FP32_TO_INT64_IN_MEM:
12525 case X86::FP64_TO_INT16_IN_MEM:
12526 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012527 case X86::FP64_TO_INT64_IN_MEM:
12528 case X86::FP80_TO_INT16_IN_MEM:
12529 case X86::FP80_TO_INT32_IN_MEM:
12530 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012531 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12532 DebugLoc DL = MI->getDebugLoc();
12533
Evan Cheng60c07e12006-07-05 22:17:51 +000012534 // Change the floating point control register to use "round towards zero"
12535 // mode when truncating to an integer value.
12536 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012537 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012538 addFrameReference(BuildMI(*BB, MI, DL,
12539 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012540
12541 // Load the old value of the high byte of the control word...
12542 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012543 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012544 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012545 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012546
12547 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012548 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012549 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012550
12551 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012552 addFrameReference(BuildMI(*BB, MI, DL,
12553 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012554
12555 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012556 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012557 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012558
12559 // Get the X86 opcode to use.
12560 unsigned Opc;
12561 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012562 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012563 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12564 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12565 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12566 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12567 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12568 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012569 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12570 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12571 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012572 }
12573
12574 X86AddressMode AM;
12575 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012576 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012577 AM.BaseType = X86AddressMode::RegBase;
12578 AM.Base.Reg = Op.getReg();
12579 } else {
12580 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012581 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012582 }
12583 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012584 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012585 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012586 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012587 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012588 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012589 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012590 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012591 AM.GV = Op.getGlobal();
12592 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012593 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012594 }
Dan Gohman14152b42010-07-06 20:24:04 +000012595 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012596 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012597
12598 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012599 addFrameReference(BuildMI(*BB, MI, DL,
12600 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012601
Dan Gohman14152b42010-07-06 20:24:04 +000012602 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012603 return BB;
12604 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012605 // String/text processing lowering.
12606 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012607 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012608 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12609 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012610 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012611 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12612 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012613 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012614 return EmitPCMP(MI, BB, 5, false /* in mem */);
12615 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012616 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012617 return EmitPCMP(MI, BB, 5, true /* in mem */);
12618
Eric Christopher228232b2010-11-30 07:20:12 +000012619 // Thread synchronization.
12620 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012621 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012622 case X86::MWAIT:
12623 return EmitMwait(MI, BB);
12624
Eric Christopherb120ab42009-08-18 22:50:32 +000012625 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012626 case X86::ATOMAND32:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012628 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012631 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012632 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012633 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12634 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012635 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012636 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012637 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012638 case X86::ATOMXOR32:
12639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012640 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012641 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012643 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012644 case X86::ATOMNAND32:
12645 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012646 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012647 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012649 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012650 case X86::ATOMMIN32:
12651 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12652 case X86::ATOMMAX32:
12653 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12654 case X86::ATOMUMIN32:
12655 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12656 case X86::ATOMUMAX32:
12657 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012658
12659 case X86::ATOMAND16:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12661 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012662 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012664 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012665 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012667 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012668 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012669 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012670 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012671 case X86::ATOMXOR16:
12672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12673 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012674 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012675 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012676 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012677 case X86::ATOMNAND16:
12678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12679 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012682 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012683 case X86::ATOMMIN16:
12684 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12685 case X86::ATOMMAX16:
12686 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12687 case X86::ATOMUMIN16:
12688 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12689 case X86::ATOMUMAX16:
12690 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12691
12692 case X86::ATOMAND8:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12694 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012697 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012698 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012700 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012701 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012702 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012703 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012704 case X86::ATOMXOR8:
12705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12706 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012707 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012708 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012709 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012710 case X86::ATOMNAND8:
12711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12712 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012713 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012714 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012715 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012716 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012717 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012718 case X86::ATOMAND64:
12719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012720 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012722 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012723 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012724 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12726 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012727 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012728 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012729 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012730 case X86::ATOMXOR64:
12731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012732 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012733 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012734 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012735 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012736 case X86::ATOMNAND64:
12737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12738 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012739 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012740 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012741 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012742 case X86::ATOMMIN64:
12743 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12744 case X86::ATOMMAX64:
12745 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12746 case X86::ATOMUMIN64:
12747 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12748 case X86::ATOMUMAX64:
12749 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012750
12751 // This group does 64-bit operations on a 32-bit host.
12752 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012753 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012754 X86::AND32rr, X86::AND32rr,
12755 X86::AND32ri, X86::AND32ri,
12756 false);
12757 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012758 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012759 X86::OR32rr, X86::OR32rr,
12760 X86::OR32ri, X86::OR32ri,
12761 false);
12762 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012763 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012764 X86::XOR32rr, X86::XOR32rr,
12765 X86::XOR32ri, X86::XOR32ri,
12766 false);
12767 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012769 X86::AND32rr, X86::AND32rr,
12770 X86::AND32ri, X86::AND32ri,
12771 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012772 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012774 X86::ADD32rr, X86::ADC32rr,
12775 X86::ADD32ri, X86::ADC32ri,
12776 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012777 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012778 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012779 X86::SUB32rr, X86::SBB32rr,
12780 X86::SUB32ri, X86::SBB32ri,
12781 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012782 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012783 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012784 X86::MOV32rr, X86::MOV32rr,
12785 X86::MOV32ri, X86::MOV32ri,
12786 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012787 case X86::VASTART_SAVE_XMM_REGS:
12788 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012789
12790 case X86::VAARG_64:
12791 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012792 }
12793}
12794
12795//===----------------------------------------------------------------------===//
12796// X86 Optimization Hooks
12797//===----------------------------------------------------------------------===//
12798
Dan Gohman475871a2008-07-27 21:46:04 +000012799void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012800 APInt &KnownZero,
12801 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012802 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012803 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012804 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012805 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012806 assert((Opc >= ISD::BUILTIN_OP_END ||
12807 Opc == ISD::INTRINSIC_WO_CHAIN ||
12808 Opc == ISD::INTRINSIC_W_CHAIN ||
12809 Opc == ISD::INTRINSIC_VOID) &&
12810 "Should use MaskedValueIsZero if you don't know whether Op"
12811 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012812
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012813 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012814 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012815 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012816 case X86ISD::ADD:
12817 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012818 case X86ISD::ADC:
12819 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012820 case X86ISD::SMUL:
12821 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012822 case X86ISD::INC:
12823 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012824 case X86ISD::OR:
12825 case X86ISD::XOR:
12826 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012827 // These nodes' second result is a boolean.
12828 if (Op.getResNo() == 0)
12829 break;
12830 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012831 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012832 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012833 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012834 case ISD::INTRINSIC_WO_CHAIN: {
12835 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12836 unsigned NumLoBits = 0;
12837 switch (IntId) {
12838 default: break;
12839 case Intrinsic::x86_sse_movmsk_ps:
12840 case Intrinsic::x86_avx_movmsk_ps_256:
12841 case Intrinsic::x86_sse2_movmsk_pd:
12842 case Intrinsic::x86_avx_movmsk_pd_256:
12843 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012844 case Intrinsic::x86_sse2_pmovmskb_128:
12845 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012846 // High bits of movmskp{s|d}, pmovmskb are known zero.
12847 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012848 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012849 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12850 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12851 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12852 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12853 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12854 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012855 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012856 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012857 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012858 break;
12859 }
12860 }
12861 break;
12862 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012863 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012864}
Chris Lattner259e97c2006-01-31 19:43:35 +000012865
Owen Andersonbc146b02010-09-21 20:42:50 +000012866unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12867 unsigned Depth) const {
12868 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12869 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12870 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012871
Owen Andersonbc146b02010-09-21 20:42:50 +000012872 // Fallback case.
12873 return 1;
12874}
12875
Evan Cheng206ee9d2006-07-07 08:33:52 +000012876/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012877/// node is a GlobalAddress + offset.
12878bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012879 const GlobalValue* &GA,
12880 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012881 if (N->getOpcode() == X86ISD::Wrapper) {
12882 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012883 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012884 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012885 return true;
12886 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012887 }
Evan Chengad4196b2008-05-12 19:56:52 +000012888 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012889}
12890
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012891/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12892/// same as extracting the high 128-bit part of 256-bit vector and then
12893/// inserting the result into the low part of a new 256-bit vector
12894static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12895 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012896 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012897
12898 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012899 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012900 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12901 SVOp->getMaskElt(j) >= 0)
12902 return false;
12903
12904 return true;
12905}
12906
12907/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12908/// same as extracting the low 128-bit part of 256-bit vector and then
12909/// inserting the result into the high part of a new 256-bit vector
12910static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12911 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012912 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012913
12914 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012915 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012916 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12917 SVOp->getMaskElt(j) >= 0)
12918 return false;
12919
12920 return true;
12921}
12922
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012923/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12924static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012925 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012926 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012927 DebugLoc dl = N->getDebugLoc();
12928 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12929 SDValue V1 = SVOp->getOperand(0);
12930 SDValue V2 = SVOp->getOperand(1);
12931 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012932 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012933
12934 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12935 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12936 //
12937 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012938 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012939 // V UNDEF BUILD_VECTOR UNDEF
12940 // \ / \ /
12941 // CONCAT_VECTOR CONCAT_VECTOR
12942 // \ /
12943 // \ /
12944 // RESULT: V + zero extended
12945 //
12946 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12947 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12948 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12949 return SDValue();
12950
12951 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12952 return SDValue();
12953
12954 // To match the shuffle mask, the first half of the mask should
12955 // be exactly the first vector, and all the rest a splat with the
12956 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000012957 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012958 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12959 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12960 return SDValue();
12961
Chad Rosier3d1161e2012-01-03 21:05:52 +000012962 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12963 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12964 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12965 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12966 SDValue ResNode =
12967 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12968 Ld->getMemoryVT(),
12969 Ld->getPointerInfo(),
12970 Ld->getAlignment(),
12971 false/*isVolatile*/, true/*ReadMem*/,
12972 false/*WriteMem*/);
12973 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12974 }
12975
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012976 // Emit a zeroed vector and insert the desired subvector on its
12977 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012978 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012979 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012980 return DCI.CombineTo(N, InsV);
12981 }
12982
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012983 //===--------------------------------------------------------------------===//
12984 // Combine some shuffles into subvector extracts and inserts:
12985 //
12986
12987 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12988 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012989 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12990 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012991 return DCI.CombineTo(N, InsV);
12992 }
12993
12994 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12995 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012996 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12997 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012998 return DCI.CombineTo(N, InsV);
12999 }
13000
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013001 return SDValue();
13002}
13003
13004/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013005static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013006 TargetLowering::DAGCombinerInfo &DCI,
13007 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013008 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013009 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013010
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013011 // Don't create instructions with illegal types after legalize types has run.
13012 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13013 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13014 return SDValue();
13015
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013016 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13017 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13018 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013019 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013020
13021 // Only handle 128 wide vector from here on.
13022 if (VT.getSizeInBits() != 128)
13023 return SDValue();
13024
13025 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13026 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13027 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013028 SmallVector<SDValue, 16> Elts;
13029 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013030 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013031
Nate Begemanfdea31a2010-03-24 20:49:50 +000013032 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013033}
Evan Chengd880b972008-05-09 21:53:03 +000013034
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013035
Craig Topperc16f8512012-04-25 06:39:39 +000013036/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013037/// a sequence of vector shuffle operations.
13038/// It is possible when we truncate 256-bit vector to 128-bit vector
13039
13040SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13041 DAGCombinerInfo &DCI) const {
13042 if (!DCI.isBeforeLegalizeOps())
13043 return SDValue();
13044
Craig Topper3ef43cf2012-04-24 06:36:35 +000013045 if (!Subtarget->hasAVX())
13046 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013047
13048 EVT VT = N->getValueType(0);
13049 SDValue Op = N->getOperand(0);
13050 EVT OpVT = Op.getValueType();
13051 DebugLoc dl = N->getDebugLoc();
13052
13053 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13054
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013055 if (Subtarget->hasAVX2()) {
13056 // AVX2: v4i64 -> v4i32
13057
13058 // VPERMD
13059 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13060
13061 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13062 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13063 ShufMask);
13064
Craig Topperd63fa652012-04-22 18:51:37 +000013065 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13066 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013067 }
13068
13069 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013070 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013071 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013072
13073 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013074 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013075
13076 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13077 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13078
13079 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013080 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013081
Craig Topperd63fa652012-04-22 18:51:37 +000013082 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13083 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013084
13085 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013086 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013087
Elena Demikhovsky73252572012-02-01 10:33:05 +000013088 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013089 }
Craig Topperd63fa652012-04-22 18:51:37 +000013090
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013091 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13092
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013093 if (Subtarget->hasAVX2()) {
13094 // AVX2: v8i32 -> v8i16
13095
13096 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013097
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013098 // PSHUFB
13099 SmallVector<SDValue,32> pshufbMask;
13100 for (unsigned i = 0; i < 2; ++i) {
13101 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13102 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13103 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13104 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13105 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13106 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13107 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13108 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13109 for (unsigned j = 0; j < 8; ++j)
13110 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13111 }
Craig Topperd63fa652012-04-22 18:51:37 +000013112 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13113 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013114 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13115
13116 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13117
13118 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013119 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013120 &ShufMask[0]);
13121
Craig Topperd63fa652012-04-22 18:51:37 +000013122 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13123 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013124
13125 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13126 }
13127
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013128 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013129 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013130
13131 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013132 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013133
13134 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13135 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13136
13137 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013138 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13139 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013140
Craig Topperd63fa652012-04-22 18:51:37 +000013141 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013142 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013143 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013144 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013145
13146 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13147 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13148
13149 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013150 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013151
Elena Demikhovsky73252572012-02-01 10:33:05 +000013152 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013153 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013154 }
13155
13156 return SDValue();
13157}
13158
Craig Topper89f4e662012-03-20 07:17:59 +000013159/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13160/// specific shuffle of a load can be folded into a single element load.
13161/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13162/// shuffles have been customed lowered so we need to handle those here.
13163static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13164 TargetLowering::DAGCombinerInfo &DCI) {
13165 if (DCI.isBeforeLegalizeOps())
13166 return SDValue();
13167
13168 SDValue InVec = N->getOperand(0);
13169 SDValue EltNo = N->getOperand(1);
13170
13171 if (!isa<ConstantSDNode>(EltNo))
13172 return SDValue();
13173
13174 EVT VT = InVec.getValueType();
13175
13176 bool HasShuffleIntoBitcast = false;
13177 if (InVec.getOpcode() == ISD::BITCAST) {
13178 // Don't duplicate a load with other uses.
13179 if (!InVec.hasOneUse())
13180 return SDValue();
13181 EVT BCVT = InVec.getOperand(0).getValueType();
13182 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13183 return SDValue();
13184 InVec = InVec.getOperand(0);
13185 HasShuffleIntoBitcast = true;
13186 }
13187
13188 if (!isTargetShuffle(InVec.getOpcode()))
13189 return SDValue();
13190
13191 // Don't duplicate a load with other uses.
13192 if (!InVec.hasOneUse())
13193 return SDValue();
13194
13195 SmallVector<int, 16> ShuffleMask;
13196 bool UnaryShuffle;
13197 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13198 return SDValue();
13199
13200 // Select the input vector, guarding against out of range extract vector.
13201 unsigned NumElems = VT.getVectorNumElements();
13202 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13203 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13204 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13205 : InVec.getOperand(1);
13206
13207 // If inputs to shuffle are the same for both ops, then allow 2 uses
13208 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13209
13210 if (LdNode.getOpcode() == ISD::BITCAST) {
13211 // Don't duplicate a load with other uses.
13212 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13213 return SDValue();
13214
13215 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13216 LdNode = LdNode.getOperand(0);
13217 }
13218
13219 if (!ISD::isNormalLoad(LdNode.getNode()))
13220 return SDValue();
13221
13222 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13223
13224 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13225 return SDValue();
13226
13227 if (HasShuffleIntoBitcast) {
13228 // If there's a bitcast before the shuffle, check if the load type and
13229 // alignment is valid.
13230 unsigned Align = LN0->getAlignment();
13231 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13232 unsigned NewAlign = TLI.getTargetData()->
13233 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13234
13235 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13236 return SDValue();
13237 }
13238
13239 // All checks match so transform back to vector_shuffle so that DAG combiner
13240 // can finish the job
13241 DebugLoc dl = N->getDebugLoc();
13242
13243 // Create shuffle node taking into account the case that its a unary shuffle
13244 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13245 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13246 InVec.getOperand(0), Shuffle,
13247 &ShuffleMask[0]);
13248 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13249 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13250 EltNo);
13251}
13252
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013253/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13254/// generation and convert it from being a bunch of shuffles and extracts
13255/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013256static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013257 TargetLowering::DAGCombinerInfo &DCI) {
13258 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13259 if (NewOp.getNode())
13260 return NewOp;
13261
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013262 SDValue InputVector = N->getOperand(0);
13263
13264 // Only operate on vectors of 4 elements, where the alternative shuffling
13265 // gets to be more expensive.
13266 if (InputVector.getValueType() != MVT::v4i32)
13267 return SDValue();
13268
13269 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13270 // single use which is a sign-extend or zero-extend, and all elements are
13271 // used.
13272 SmallVector<SDNode *, 4> Uses;
13273 unsigned ExtractedElements = 0;
13274 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13275 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13276 if (UI.getUse().getResNo() != InputVector.getResNo())
13277 return SDValue();
13278
13279 SDNode *Extract = *UI;
13280 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13281 return SDValue();
13282
13283 if (Extract->getValueType(0) != MVT::i32)
13284 return SDValue();
13285 if (!Extract->hasOneUse())
13286 return SDValue();
13287 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13288 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13289 return SDValue();
13290 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13291 return SDValue();
13292
13293 // Record which element was extracted.
13294 ExtractedElements |=
13295 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13296
13297 Uses.push_back(Extract);
13298 }
13299
13300 // If not all the elements were used, this may not be worthwhile.
13301 if (ExtractedElements != 15)
13302 return SDValue();
13303
13304 // Ok, we've now decided to do the transformation.
13305 DebugLoc dl = InputVector.getDebugLoc();
13306
13307 // Store the value to a temporary stack slot.
13308 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013309 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13310 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013311
13312 // Replace each use (extract) with a load of the appropriate element.
13313 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13314 UE = Uses.end(); UI != UE; ++UI) {
13315 SDNode *Extract = *UI;
13316
Nadav Rotem86694292011-05-17 08:31:57 +000013317 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013318 SDValue Idx = Extract->getOperand(1);
13319 unsigned EltSize =
13320 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13321 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013322 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013323 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13324
Nadav Rotem86694292011-05-17 08:31:57 +000013325 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013326 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013327
13328 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013329 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013330 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013331 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013332
13333 // Replace the exact with the load.
13334 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13335 }
13336
13337 // The replacement was made in place; don't return anything.
13338 return SDValue();
13339}
13340
Duncan Sands6bcd2192011-09-17 16:49:39 +000013341/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13342/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013343static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013344 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013345 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013346
13347
Chris Lattner47b4ce82009-03-11 05:48:52 +000013348 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013349 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013350 // Get the LHS/RHS of the select.
13351 SDValue LHS = N->getOperand(1);
13352 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013353 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013354
Dan Gohman670e5392009-09-21 18:03:22 +000013355 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013356 // instructions match the semantics of the common C idiom x<y?x:y but not
13357 // x<=y?x:y, because of how they handle negative zero (which can be
13358 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013359 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13360 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013361 (Subtarget->hasSSE2() ||
13362 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013363 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013364
Chris Lattner47b4ce82009-03-11 05:48:52 +000013365 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013366 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013367 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13368 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013369 switch (CC) {
13370 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013371 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013372 // Converting this to a min would handle NaNs incorrectly, and swapping
13373 // the operands would cause it to handle comparisons between positive
13374 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013375 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013376 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013377 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13378 break;
13379 std::swap(LHS, RHS);
13380 }
Dan Gohman670e5392009-09-21 18:03:22 +000013381 Opcode = X86ISD::FMIN;
13382 break;
13383 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013384 // Converting this to a min would handle comparisons between positive
13385 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013386 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013387 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13388 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013389 Opcode = X86ISD::FMIN;
13390 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013391 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013392 // Converting this to a min would handle both negative zeros and NaNs
13393 // incorrectly, but we can swap the operands to fix both.
13394 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013395 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013396 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013397 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013398 Opcode = X86ISD::FMIN;
13399 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013400
Dan Gohman670e5392009-09-21 18:03:22 +000013401 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013402 // Converting this to a max would handle comparisons between positive
13403 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013404 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013405 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013406 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013407 Opcode = X86ISD::FMAX;
13408 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013409 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013410 // Converting this to a max would handle NaNs incorrectly, and swapping
13411 // the operands would cause it to handle comparisons between positive
13412 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013413 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013414 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013415 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13416 break;
13417 std::swap(LHS, RHS);
13418 }
Dan Gohman670e5392009-09-21 18:03:22 +000013419 Opcode = X86ISD::FMAX;
13420 break;
13421 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013422 // Converting this to a max would handle both negative zeros and NaNs
13423 // incorrectly, but we can swap the operands to fix both.
13424 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013425 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013426 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013427 case ISD::SETGE:
13428 Opcode = X86ISD::FMAX;
13429 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013430 }
Dan Gohman670e5392009-09-21 18:03:22 +000013431 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013432 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13433 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013434 switch (CC) {
13435 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013436 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013437 // Converting this to a min would handle comparisons between positive
13438 // and negative zero incorrectly, and swapping the operands would
13439 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013440 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013441 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013442 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013443 break;
13444 std::swap(LHS, RHS);
13445 }
Dan Gohman670e5392009-09-21 18:03:22 +000013446 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013447 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013448 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013449 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013450 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013451 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13452 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013453 Opcode = X86ISD::FMIN;
13454 break;
13455 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013456 // Converting this to a min would handle both negative zeros and NaNs
13457 // incorrectly, but we can swap the operands to fix both.
13458 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013459 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013460 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 case ISD::SETGE:
13462 Opcode = X86ISD::FMIN;
13463 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013464
Dan Gohman670e5392009-09-21 18:03:22 +000013465 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013466 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013467 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013468 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013469 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013470 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013471 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013472 // Converting this to a max would handle comparisons between positive
13473 // and negative zero incorrectly, and swapping the operands would
13474 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013475 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013476 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013477 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013478 break;
13479 std::swap(LHS, RHS);
13480 }
Dan Gohman670e5392009-09-21 18:03:22 +000013481 Opcode = X86ISD::FMAX;
13482 break;
13483 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013484 // Converting this to a max would handle both negative zeros and NaNs
13485 // incorrectly, but we can swap the operands to fix both.
13486 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013487 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013488 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013489 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013490 Opcode = X86ISD::FMAX;
13491 break;
13492 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013493 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013494
Chris Lattner47b4ce82009-03-11 05:48:52 +000013495 if (Opcode)
13496 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013497 }
Eric Christopherfd179292009-08-27 18:07:15 +000013498
Chris Lattnerd1980a52009-03-12 06:52:53 +000013499 // If this is a select between two integer constants, try to do some
13500 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013501 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13502 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013503 // Don't do this for crazy integer types.
13504 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13505 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013506 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013507 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013508
Chris Lattnercee56e72009-03-13 05:53:31 +000013509 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013510 // Efficiently invertible.
13511 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13512 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13513 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13514 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013515 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013516 }
Eric Christopherfd179292009-08-27 18:07:15 +000013517
Chris Lattnerd1980a52009-03-12 06:52:53 +000013518 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013519 if (FalseC->getAPIntValue() == 0 &&
13520 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013521 if (NeedsCondInvert) // Invert the condition if needed.
13522 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13523 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013524
Chris Lattnerd1980a52009-03-12 06:52:53 +000013525 // Zero extend the condition if needed.
13526 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013527
Chris Lattnercee56e72009-03-13 05:53:31 +000013528 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013529 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013530 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013531 }
Eric Christopherfd179292009-08-27 18:07:15 +000013532
Chris Lattner97a29a52009-03-13 05:22:11 +000013533 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013534 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013535 if (NeedsCondInvert) // Invert the condition if needed.
13536 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13537 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013538
Chris Lattner97a29a52009-03-13 05:22:11 +000013539 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013540 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13541 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013542 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013543 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013544 }
Eric Christopherfd179292009-08-27 18:07:15 +000013545
Chris Lattnercee56e72009-03-13 05:53:31 +000013546 // Optimize cases that will turn into an LEA instruction. This requires
13547 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013548 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013549 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013550 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013551
Chris Lattnercee56e72009-03-13 05:53:31 +000013552 bool isFastMultiplier = false;
13553 if (Diff < 10) {
13554 switch ((unsigned char)Diff) {
13555 default: break;
13556 case 1: // result = add base, cond
13557 case 2: // result = lea base( , cond*2)
13558 case 3: // result = lea base(cond, cond*2)
13559 case 4: // result = lea base( , cond*4)
13560 case 5: // result = lea base(cond, cond*4)
13561 case 8: // result = lea base( , cond*8)
13562 case 9: // result = lea base(cond, cond*8)
13563 isFastMultiplier = true;
13564 break;
13565 }
13566 }
Eric Christopherfd179292009-08-27 18:07:15 +000013567
Chris Lattnercee56e72009-03-13 05:53:31 +000013568 if (isFastMultiplier) {
13569 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13570 if (NeedsCondInvert) // Invert the condition if needed.
13571 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13572 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013573
Chris Lattnercee56e72009-03-13 05:53:31 +000013574 // Zero extend the condition if needed.
13575 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13576 Cond);
13577 // Scale the condition by the difference.
13578 if (Diff != 1)
13579 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13580 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013581
Chris Lattnercee56e72009-03-13 05:53:31 +000013582 // Add the base if non-zero.
13583 if (FalseC->getAPIntValue() != 0)
13584 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13585 SDValue(FalseC, 0));
13586 return Cond;
13587 }
Eric Christopherfd179292009-08-27 18:07:15 +000013588 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013589 }
13590 }
Eric Christopherfd179292009-08-27 18:07:15 +000013591
Evan Cheng56f582d2012-01-04 01:41:39 +000013592 // Canonicalize max and min:
13593 // (x > y) ? x : y -> (x >= y) ? x : y
13594 // (x < y) ? x : y -> (x <= y) ? x : y
13595 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13596 // the need for an extra compare
13597 // against zero. e.g.
13598 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13599 // subl %esi, %edi
13600 // testl %edi, %edi
13601 // movl $0, %eax
13602 // cmovgl %edi, %eax
13603 // =>
13604 // xorl %eax, %eax
13605 // subl %esi, $edi
13606 // cmovsl %eax, %edi
13607 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13608 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13609 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13610 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13611 switch (CC) {
13612 default: break;
13613 case ISD::SETLT:
13614 case ISD::SETGT: {
13615 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13616 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13617 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13618 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13619 }
13620 }
13621 }
13622
Nadav Rotemcc616562012-01-15 19:27:55 +000013623 // If we know that this node is legal then we know that it is going to be
13624 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13625 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13626 // to simplify previous instructions.
13627 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13628 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13629 !DCI.isBeforeLegalize() &&
13630 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13631 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13632 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13633 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13634
13635 APInt KnownZero, KnownOne;
13636 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13637 DCI.isBeforeLegalizeOps());
13638 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13639 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13640 DCI.CommitTargetLoweringOpt(TLO);
13641 }
13642
Dan Gohman475871a2008-07-27 21:46:04 +000013643 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013644}
13645
Chris Lattnerd1980a52009-03-12 06:52:53 +000013646/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13647static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13648 TargetLowering::DAGCombinerInfo &DCI) {
13649 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013650
Chris Lattnerd1980a52009-03-12 06:52:53 +000013651 // If the flag operand isn't dead, don't touch this CMOV.
13652 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13653 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Evan Chengb5a55d92011-05-24 01:48:22 +000013655 SDValue FalseOp = N->getOperand(0);
13656 SDValue TrueOp = N->getOperand(1);
13657 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13658 SDValue Cond = N->getOperand(3);
13659 if (CC == X86::COND_E || CC == X86::COND_NE) {
13660 switch (Cond.getOpcode()) {
13661 default: break;
13662 case X86ISD::BSR:
13663 case X86ISD::BSF:
13664 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13665 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13666 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13667 }
13668 }
13669
Chris Lattnerd1980a52009-03-12 06:52:53 +000013670 // If this is a select between two integer constants, try to do some
13671 // optimizations. Note that the operands are ordered the opposite of SELECT
13672 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013673 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13674 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013675 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13676 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013677 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13678 CC = X86::GetOppositeBranchCondition(CC);
13679 std::swap(TrueC, FalseC);
13680 }
Eric Christopherfd179292009-08-27 18:07:15 +000013681
Chris Lattnerd1980a52009-03-12 06:52:53 +000013682 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013683 // This is efficient for any integer data type (including i8/i16) and
13684 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013685 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013686 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13687 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013688
Chris Lattnerd1980a52009-03-12 06:52:53 +000013689 // Zero extend the condition if needed.
13690 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013691
Chris Lattnerd1980a52009-03-12 06:52:53 +000013692 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13693 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013694 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013695 if (N->getNumValues() == 2) // Dead flag value?
13696 return DCI.CombineTo(N, Cond, SDValue());
13697 return Cond;
13698 }
Eric Christopherfd179292009-08-27 18:07:15 +000013699
Chris Lattnercee56e72009-03-13 05:53:31 +000013700 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13701 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013702 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013703 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13704 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013705
Chris Lattner97a29a52009-03-13 05:22:11 +000013706 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013707 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13708 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013709 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13710 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013711
Chris Lattner97a29a52009-03-13 05:22:11 +000013712 if (N->getNumValues() == 2) // Dead flag value?
13713 return DCI.CombineTo(N, Cond, SDValue());
13714 return Cond;
13715 }
Eric Christopherfd179292009-08-27 18:07:15 +000013716
Chris Lattnercee56e72009-03-13 05:53:31 +000013717 // Optimize cases that will turn into an LEA instruction. This requires
13718 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013719 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013720 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013721 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013722
Chris Lattnercee56e72009-03-13 05:53:31 +000013723 bool isFastMultiplier = false;
13724 if (Diff < 10) {
13725 switch ((unsigned char)Diff) {
13726 default: break;
13727 case 1: // result = add base, cond
13728 case 2: // result = lea base( , cond*2)
13729 case 3: // result = lea base(cond, cond*2)
13730 case 4: // result = lea base( , cond*4)
13731 case 5: // result = lea base(cond, cond*4)
13732 case 8: // result = lea base( , cond*8)
13733 case 9: // result = lea base(cond, cond*8)
13734 isFastMultiplier = true;
13735 break;
13736 }
13737 }
Eric Christopherfd179292009-08-27 18:07:15 +000013738
Chris Lattnercee56e72009-03-13 05:53:31 +000013739 if (isFastMultiplier) {
13740 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013741 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13742 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013743 // Zero extend the condition if needed.
13744 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13745 Cond);
13746 // Scale the condition by the difference.
13747 if (Diff != 1)
13748 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13749 DAG.getConstant(Diff, Cond.getValueType()));
13750
13751 // Add the base if non-zero.
13752 if (FalseC->getAPIntValue() != 0)
13753 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13754 SDValue(FalseC, 0));
13755 if (N->getNumValues() == 2) // Dead flag value?
13756 return DCI.CombineTo(N, Cond, SDValue());
13757 return Cond;
13758 }
Eric Christopherfd179292009-08-27 18:07:15 +000013759 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013760 }
13761 }
13762 return SDValue();
13763}
13764
13765
Evan Cheng0b0cd912009-03-28 05:57:29 +000013766/// PerformMulCombine - Optimize a single multiply with constant into two
13767/// in order to implement it with two cheaper instructions, e.g.
13768/// LEA + SHL, LEA + LEA.
13769static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13770 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013771 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13772 return SDValue();
13773
Owen Andersone50ed302009-08-10 22:56:29 +000013774 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013775 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013776 return SDValue();
13777
13778 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13779 if (!C)
13780 return SDValue();
13781 uint64_t MulAmt = C->getZExtValue();
13782 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13783 return SDValue();
13784
13785 uint64_t MulAmt1 = 0;
13786 uint64_t MulAmt2 = 0;
13787 if ((MulAmt % 9) == 0) {
13788 MulAmt1 = 9;
13789 MulAmt2 = MulAmt / 9;
13790 } else if ((MulAmt % 5) == 0) {
13791 MulAmt1 = 5;
13792 MulAmt2 = MulAmt / 5;
13793 } else if ((MulAmt % 3) == 0) {
13794 MulAmt1 = 3;
13795 MulAmt2 = MulAmt / 3;
13796 }
13797 if (MulAmt2 &&
13798 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13799 DebugLoc DL = N->getDebugLoc();
13800
13801 if (isPowerOf2_64(MulAmt2) &&
13802 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13803 // If second multiplifer is pow2, issue it first. We want the multiply by
13804 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13805 // is an add.
13806 std::swap(MulAmt1, MulAmt2);
13807
13808 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013809 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013810 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013811 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013812 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013813 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013814 DAG.getConstant(MulAmt1, VT));
13815
Eric Christopherfd179292009-08-27 18:07:15 +000013816 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013817 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013818 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013819 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013820 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013821 DAG.getConstant(MulAmt2, VT));
13822
13823 // Do not add new nodes to DAG combiner worklist.
13824 DCI.CombineTo(N, NewMul, false);
13825 }
13826 return SDValue();
13827}
13828
Evan Chengad9c0a32009-12-15 00:53:42 +000013829static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13830 SDValue N0 = N->getOperand(0);
13831 SDValue N1 = N->getOperand(1);
13832 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13833 EVT VT = N0.getValueType();
13834
13835 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13836 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013837 if (VT.isInteger() && !VT.isVector() &&
13838 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013839 N0.getOperand(1).getOpcode() == ISD::Constant) {
13840 SDValue N00 = N0.getOperand(0);
13841 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13842 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13843 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13844 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13845 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13846 APInt ShAmt = N1C->getAPIntValue();
13847 Mask = Mask.shl(ShAmt);
13848 if (Mask != 0)
13849 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13850 N00, DAG.getConstant(Mask, VT));
13851 }
13852 }
13853
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013854
13855 // Hardware support for vector shifts is sparse which makes us scalarize the
13856 // vector operations in many cases. Also, on sandybridge ADD is faster than
13857 // shl.
13858 // (shl V, 1) -> add V,V
13859 if (isSplatVector(N1.getNode())) {
13860 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13861 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13862 // We shift all of the values by one. In many cases we do not have
13863 // hardware support for this operation. This is better expressed as an ADD
13864 // of two values.
13865 if (N1C && (1 == N1C->getZExtValue())) {
13866 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13867 }
13868 }
13869
Evan Chengad9c0a32009-12-15 00:53:42 +000013870 return SDValue();
13871}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013872
Nate Begeman740ab032009-01-26 00:52:55 +000013873/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13874/// when possible.
13875static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013876 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013877 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013878 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013879 if (N->getOpcode() == ISD::SHL) {
13880 SDValue V = PerformSHLCombine(N, DAG);
13881 if (V.getNode()) return V;
13882 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013883
Nate Begeman740ab032009-01-26 00:52:55 +000013884 // On X86 with SSE2 support, we can transform this to a vector shift if
13885 // all elements are shifted by the same amount. We can't do this in legalize
13886 // because the a constant vector is typically transformed to a constant pool
13887 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013888 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013889 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013890
Craig Topper7be5dfd2011-11-12 09:58:49 +000013891 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13892 (!Subtarget->hasAVX2() ||
13893 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013894 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013895
Mon P Wang3becd092009-01-28 08:12:05 +000013896 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013897 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013898 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013899 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013900 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13901 unsigned NumElts = VT.getVectorNumElements();
13902 unsigned i = 0;
13903 for (; i != NumElts; ++i) {
13904 SDValue Arg = ShAmtOp.getOperand(i);
13905 if (Arg.getOpcode() == ISD::UNDEF) continue;
13906 BaseShAmt = Arg;
13907 break;
13908 }
Craig Topper37c26772012-01-17 04:44:50 +000013909 // Handle the case where the build_vector is all undef
13910 // FIXME: Should DAG allow this?
13911 if (i == NumElts)
13912 return SDValue();
13913
Mon P Wang3becd092009-01-28 08:12:05 +000013914 for (; i != NumElts; ++i) {
13915 SDValue Arg = ShAmtOp.getOperand(i);
13916 if (Arg.getOpcode() == ISD::UNDEF) continue;
13917 if (Arg != BaseShAmt) {
13918 return SDValue();
13919 }
13920 }
13921 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013922 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013923 SDValue InVec = ShAmtOp.getOperand(0);
13924 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13925 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13926 unsigned i = 0;
13927 for (; i != NumElts; ++i) {
13928 SDValue Arg = InVec.getOperand(i);
13929 if (Arg.getOpcode() == ISD::UNDEF) continue;
13930 BaseShAmt = Arg;
13931 break;
13932 }
13933 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013935 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013936 if (C->getZExtValue() == SplatIdx)
13937 BaseShAmt = InVec.getOperand(1);
13938 }
13939 }
Mon P Wang845b1892012-02-01 22:15:20 +000013940 if (BaseShAmt.getNode() == 0) {
13941 // Don't create instructions with illegal types after legalize
13942 // types has run.
13943 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13944 !DCI.isBeforeLegalize())
13945 return SDValue();
13946
Mon P Wangefa42202009-09-03 19:56:25 +000013947 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13948 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013949 }
Mon P Wang3becd092009-01-28 08:12:05 +000013950 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013951 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013952
Mon P Wangefa42202009-09-03 19:56:25 +000013953 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013954 if (EltVT.bitsGT(MVT::i32))
13955 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13956 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013957 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013958
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013959 // The shift amount is identical so we can do a vector shift.
13960 SDValue ValOp = N->getOperand(0);
13961 switch (N->getOpcode()) {
13962 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013963 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013964 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013965 switch (VT.getSimpleVT().SimpleTy) {
13966 default: return SDValue();
13967 case MVT::v2i64:
13968 case MVT::v4i32:
13969 case MVT::v8i16:
13970 case MVT::v4i64:
13971 case MVT::v8i32:
13972 case MVT::v16i16:
13973 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13974 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013975 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013976 switch (VT.getSimpleVT().SimpleTy) {
13977 default: return SDValue();
13978 case MVT::v4i32:
13979 case MVT::v8i16:
13980 case MVT::v8i32:
13981 case MVT::v16i16:
13982 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13983 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013984 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013985 switch (VT.getSimpleVT().SimpleTy) {
13986 default: return SDValue();
13987 case MVT::v2i64:
13988 case MVT::v4i32:
13989 case MVT::v8i16:
13990 case MVT::v4i64:
13991 case MVT::v8i32:
13992 case MVT::v16i16:
13993 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13994 }
Nate Begeman740ab032009-01-26 00:52:55 +000013995 }
Nate Begeman740ab032009-01-26 00:52:55 +000013996}
13997
Nate Begemanb65c1752010-12-17 22:55:37 +000013998
Stuart Hastings865f0932011-06-03 23:53:54 +000013999// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14000// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14001// and friends. Likewise for OR -> CMPNEQSS.
14002static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14003 TargetLowering::DAGCombinerInfo &DCI,
14004 const X86Subtarget *Subtarget) {
14005 unsigned opcode;
14006
14007 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14008 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014009 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014010 SDValue N0 = N->getOperand(0);
14011 SDValue N1 = N->getOperand(1);
14012 SDValue CMP0 = N0->getOperand(1);
14013 SDValue CMP1 = N1->getOperand(1);
14014 DebugLoc DL = N->getDebugLoc();
14015
14016 // The SETCCs should both refer to the same CMP.
14017 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14018 return SDValue();
14019
14020 SDValue CMP00 = CMP0->getOperand(0);
14021 SDValue CMP01 = CMP0->getOperand(1);
14022 EVT VT = CMP00.getValueType();
14023
14024 if (VT == MVT::f32 || VT == MVT::f64) {
14025 bool ExpectingFlags = false;
14026 // Check for any users that want flags:
14027 for (SDNode::use_iterator UI = N->use_begin(),
14028 UE = N->use_end();
14029 !ExpectingFlags && UI != UE; ++UI)
14030 switch (UI->getOpcode()) {
14031 default:
14032 case ISD::BR_CC:
14033 case ISD::BRCOND:
14034 case ISD::SELECT:
14035 ExpectingFlags = true;
14036 break;
14037 case ISD::CopyToReg:
14038 case ISD::SIGN_EXTEND:
14039 case ISD::ZERO_EXTEND:
14040 case ISD::ANY_EXTEND:
14041 break;
14042 }
14043
14044 if (!ExpectingFlags) {
14045 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14046 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14047
14048 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14049 X86::CondCode tmp = cc0;
14050 cc0 = cc1;
14051 cc1 = tmp;
14052 }
14053
14054 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14055 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14056 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14057 X86ISD::NodeType NTOperator = is64BitFP ?
14058 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14059 // FIXME: need symbolic constants for these magic numbers.
14060 // See X86ATTInstPrinter.cpp:printSSECC().
14061 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14062 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14063 DAG.getConstant(x86cc, MVT::i8));
14064 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14065 OnesOrZeroesF);
14066 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14067 DAG.getConstant(1, MVT::i32));
14068 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14069 return OneBitOfTruth;
14070 }
14071 }
14072 }
14073 }
14074 return SDValue();
14075}
14076
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014077/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14078/// so it can be folded inside ANDNP.
14079static bool CanFoldXORWithAllOnes(const SDNode *N) {
14080 EVT VT = N->getValueType(0);
14081
14082 // Match direct AllOnes for 128 and 256-bit vectors
14083 if (ISD::isBuildVectorAllOnes(N))
14084 return true;
14085
14086 // Look through a bit convert.
14087 if (N->getOpcode() == ISD::BITCAST)
14088 N = N->getOperand(0).getNode();
14089
14090 // Sometimes the operand may come from a insert_subvector building a 256-bit
14091 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014092 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014093 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14094 SDValue V1 = N->getOperand(0);
14095 SDValue V2 = N->getOperand(1);
14096
14097 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14098 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14099 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14100 ISD::isBuildVectorAllOnes(V2.getNode()))
14101 return true;
14102 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014103
14104 return false;
14105}
14106
Nate Begemanb65c1752010-12-17 22:55:37 +000014107static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14108 TargetLowering::DAGCombinerInfo &DCI,
14109 const X86Subtarget *Subtarget) {
14110 if (DCI.isBeforeLegalizeOps())
14111 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014112
Stuart Hastings865f0932011-06-03 23:53:54 +000014113 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14114 if (R.getNode())
14115 return R;
14116
Craig Topper54a11172011-10-14 07:06:56 +000014117 EVT VT = N->getValueType(0);
14118
Craig Topperb4c94572011-10-21 06:55:01 +000014119 // Create ANDN, BLSI, and BLSR instructions
14120 // BLSI is X & (-X)
14121 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014122 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14123 SDValue N0 = N->getOperand(0);
14124 SDValue N1 = N->getOperand(1);
14125 DebugLoc DL = N->getDebugLoc();
14126
14127 // Check LHS for not
14128 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14129 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14130 // Check RHS for not
14131 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14132 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14133
Craig Topperb4c94572011-10-21 06:55:01 +000014134 // Check LHS for neg
14135 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14136 isZero(N0.getOperand(0)))
14137 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14138
14139 // Check RHS for neg
14140 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14141 isZero(N1.getOperand(0)))
14142 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14143
14144 // Check LHS for X-1
14145 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14146 isAllOnes(N0.getOperand(1)))
14147 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14148
14149 // Check RHS for X-1
14150 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14151 isAllOnes(N1.getOperand(1)))
14152 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14153
Craig Topper54a11172011-10-14 07:06:56 +000014154 return SDValue();
14155 }
14156
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014157 // Want to form ANDNP nodes:
14158 // 1) In the hopes of then easily combining them with OR and AND nodes
14159 // to form PBLEND/PSIGN.
14160 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014161 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014162 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014163
Nate Begemanb65c1752010-12-17 22:55:37 +000014164 SDValue N0 = N->getOperand(0);
14165 SDValue N1 = N->getOperand(1);
14166 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014167
Nate Begemanb65c1752010-12-17 22:55:37 +000014168 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014169 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014170 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14171 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014172 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014173
14174 // Check RHS for vnot
14175 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014176 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14177 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014178 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014179
Nate Begemanb65c1752010-12-17 22:55:37 +000014180 return SDValue();
14181}
14182
Evan Cheng760d1942010-01-04 21:22:48 +000014183static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014184 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014185 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014186 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014187 return SDValue();
14188
Stuart Hastings865f0932011-06-03 23:53:54 +000014189 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14190 if (R.getNode())
14191 return R;
14192
Evan Cheng760d1942010-01-04 21:22:48 +000014193 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014194
Evan Cheng760d1942010-01-04 21:22:48 +000014195 SDValue N0 = N->getOperand(0);
14196 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014197
Nate Begemanb65c1752010-12-17 22:55:37 +000014198 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014199 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014200 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014201 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14202 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014203
Craig Topper1666cb62011-11-19 07:07:26 +000014204 // Canonicalize pandn to RHS
14205 if (N0.getOpcode() == X86ISD::ANDNP)
14206 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014207 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014208 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14209 SDValue Mask = N1.getOperand(0);
14210 SDValue X = N1.getOperand(1);
14211 SDValue Y;
14212 if (N0.getOperand(0) == Mask)
14213 Y = N0.getOperand(1);
14214 if (N0.getOperand(1) == Mask)
14215 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014216
Craig Topper1666cb62011-11-19 07:07:26 +000014217 // Check to see if the mask appeared in both the AND and ANDNP and
14218 if (!Y.getNode())
14219 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014220
Craig Topper1666cb62011-11-19 07:07:26 +000014221 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014222 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014223 if (Mask.getOpcode() == ISD::BITCAST)
14224 Mask = Mask.getOperand(0);
14225 if (X.getOpcode() == ISD::BITCAST)
14226 X = X.getOperand(0);
14227 if (Y.getOpcode() == ISD::BITCAST)
14228 Y = Y.getOperand(0);
14229
Craig Topper1666cb62011-11-19 07:07:26 +000014230 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014231
Craig Toppered2e13d2012-01-22 19:15:14 +000014232 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014233 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14234 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014235 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014236 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014237
14238 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014239 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014240 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14241 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14242 if ((SraAmt + 1) != EltBits)
14243 return SDValue();
14244
14245 DebugLoc DL = N->getDebugLoc();
14246
14247 // Now we know we at least have a plendvb with the mask val. See if
14248 // we can form a psignb/w/d.
14249 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014250 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14251 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014252 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14253 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14254 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014255 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014256 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014257 }
14258 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014259 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014260 return SDValue();
14261
14262 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14263
14264 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14265 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14266 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014267 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014268 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014269 }
14270 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014271
Craig Topper1666cb62011-11-19 07:07:26 +000014272 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14273 return SDValue();
14274
Nate Begemanb65c1752010-12-17 22:55:37 +000014275 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014276 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14277 std::swap(N0, N1);
14278 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14279 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014280 if (!N0.hasOneUse() || !N1.hasOneUse())
14281 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014282
14283 SDValue ShAmt0 = N0.getOperand(1);
14284 if (ShAmt0.getValueType() != MVT::i8)
14285 return SDValue();
14286 SDValue ShAmt1 = N1.getOperand(1);
14287 if (ShAmt1.getValueType() != MVT::i8)
14288 return SDValue();
14289 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14290 ShAmt0 = ShAmt0.getOperand(0);
14291 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14292 ShAmt1 = ShAmt1.getOperand(0);
14293
14294 DebugLoc DL = N->getDebugLoc();
14295 unsigned Opc = X86ISD::SHLD;
14296 SDValue Op0 = N0.getOperand(0);
14297 SDValue Op1 = N1.getOperand(0);
14298 if (ShAmt0.getOpcode() == ISD::SUB) {
14299 Opc = X86ISD::SHRD;
14300 std::swap(Op0, Op1);
14301 std::swap(ShAmt0, ShAmt1);
14302 }
14303
Evan Cheng8b1190a2010-04-28 01:18:01 +000014304 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014305 if (ShAmt1.getOpcode() == ISD::SUB) {
14306 SDValue Sum = ShAmt1.getOperand(0);
14307 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014308 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14309 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14310 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14311 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014312 return DAG.getNode(Opc, DL, VT,
14313 Op0, Op1,
14314 DAG.getNode(ISD::TRUNCATE, DL,
14315 MVT::i8, ShAmt0));
14316 }
14317 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14318 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14319 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014320 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014321 return DAG.getNode(Opc, DL, VT,
14322 N0.getOperand(0), N1.getOperand(0),
14323 DAG.getNode(ISD::TRUNCATE, DL,
14324 MVT::i8, ShAmt0));
14325 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014326
Evan Cheng760d1942010-01-04 21:22:48 +000014327 return SDValue();
14328}
14329
Craig Topper3738ccd2011-12-27 06:27:23 +000014330// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014331static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14332 TargetLowering::DAGCombinerInfo &DCI,
14333 const X86Subtarget *Subtarget) {
14334 if (DCI.isBeforeLegalizeOps())
14335 return SDValue();
14336
14337 EVT VT = N->getValueType(0);
14338
14339 if (VT != MVT::i32 && VT != MVT::i64)
14340 return SDValue();
14341
Craig Topper3738ccd2011-12-27 06:27:23 +000014342 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14343
Craig Topperb4c94572011-10-21 06:55:01 +000014344 // Create BLSMSK instructions by finding X ^ (X-1)
14345 SDValue N0 = N->getOperand(0);
14346 SDValue N1 = N->getOperand(1);
14347 DebugLoc DL = N->getDebugLoc();
14348
14349 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14350 isAllOnes(N0.getOperand(1)))
14351 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14352
14353 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14354 isAllOnes(N1.getOperand(1)))
14355 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14356
14357 return SDValue();
14358}
14359
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014360/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14361static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14362 const X86Subtarget *Subtarget) {
14363 LoadSDNode *Ld = cast<LoadSDNode>(N);
14364 EVT RegVT = Ld->getValueType(0);
14365 EVT MemVT = Ld->getMemoryVT();
14366 DebugLoc dl = Ld->getDebugLoc();
14367 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14368
14369 ISD::LoadExtType Ext = Ld->getExtensionType();
14370
Nadav Rotemca6f2962011-09-18 19:00:23 +000014371 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014372 // shuffle. We need SSE4 for the shuffles.
14373 // TODO: It is possible to support ZExt by zeroing the undef values
14374 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014375 if (RegVT.isVector() && RegVT.isInteger() &&
14376 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014377 assert(MemVT != RegVT && "Cannot extend to the same type");
14378 assert(MemVT.isVector() && "Must load a vector from memory");
14379
14380 unsigned NumElems = RegVT.getVectorNumElements();
14381 unsigned RegSz = RegVT.getSizeInBits();
14382 unsigned MemSz = MemVT.getSizeInBits();
14383 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014384 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014385 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14386
14387 // Attempt to load the original value using a single load op.
14388 // Find a scalar type which is equal to the loaded word size.
14389 MVT SclrLoadTy = MVT::i8;
14390 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14391 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14392 MVT Tp = (MVT::SimpleValueType)tp;
14393 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14394 SclrLoadTy = Tp;
14395 break;
14396 }
14397 }
14398
14399 // Proceed if a load word is found.
14400 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14401
14402 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14403 RegSz/SclrLoadTy.getSizeInBits());
14404
14405 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14406 RegSz/MemVT.getScalarType().getSizeInBits());
14407 // Can't shuffle using an illegal type.
14408 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14409
14410 // Perform a single load.
14411 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14412 Ld->getBasePtr(),
14413 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014414 Ld->isNonTemporal(), Ld->isInvariant(),
14415 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014416
14417 // Insert the word loaded into a vector.
14418 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14419 LoadUnitVecVT, ScalarLoad);
14420
14421 // Bitcast the loaded value to a vector of the original element type, in
14422 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014423 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14424 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014425 unsigned SizeRatio = RegSz/MemSz;
14426
14427 // Redistribute the loaded elements into the different locations.
14428 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14429 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14430
14431 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014432 DAG.getUNDEF(WideVecVT),
14433 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014434
14435 // Bitcast to the requested type.
14436 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14437 // Replace the original load with the new sequence
14438 // and return the new chain.
14439 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14440 return SDValue(ScalarLoad.getNode(), 1);
14441 }
14442
14443 return SDValue();
14444}
14445
Chris Lattner149a4e52008-02-22 02:09:43 +000014446/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014447static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014448 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014449 StoreSDNode *St = cast<StoreSDNode>(N);
14450 EVT VT = St->getValue().getValueType();
14451 EVT StVT = St->getMemoryVT();
14452 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014453 SDValue StoredVal = St->getOperand(1);
14454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14455
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014456 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014457 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14458 // 128-bit ones. If in the future the cost becomes only one memory access the
14459 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014460 if (VT.getSizeInBits() == 256 &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014461 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14462 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014463
14464 SDValue Value0 = StoredVal.getOperand(0);
14465 SDValue Value1 = StoredVal.getOperand(1);
14466
14467 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14468 SDValue Ptr0 = St->getBasePtr();
14469 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14470
14471 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14472 St->getPointerInfo(), St->isVolatile(),
14473 St->isNonTemporal(), St->getAlignment());
14474 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14475 St->getPointerInfo(), St->isVolatile(),
14476 St->isNonTemporal(), St->getAlignment());
14477 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14478 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014479
14480 // Optimize trunc store (of multiple scalars) to shuffle and store.
14481 // First, pack all of the elements in one place. Next, store to memory
14482 // in fewer chunks.
14483 if (St->isTruncatingStore() && VT.isVector()) {
14484 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14485 unsigned NumElems = VT.getVectorNumElements();
14486 assert(StVT != VT && "Cannot truncate to the same type");
14487 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14488 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14489
14490 // From, To sizes and ElemCount must be pow of two
14491 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014492 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014493 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014494 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014495
Nadav Rotem614061b2011-08-10 19:30:14 +000014496 unsigned SizeRatio = FromSz / ToSz;
14497
14498 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14499
14500 // Create a type on which we perform the shuffle
14501 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14502 StVT.getScalarType(), NumElems*SizeRatio);
14503
14504 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14505
14506 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14507 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14508 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14509
14510 // Can't shuffle using an illegal type
14511 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14512
14513 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014514 DAG.getUNDEF(WideVecVT),
14515 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014516 // At this point all of the data is stored at the bottom of the
14517 // register. We now need to save it to mem.
14518
14519 // Find the largest store unit
14520 MVT StoreType = MVT::i8;
14521 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14522 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14523 MVT Tp = (MVT::SimpleValueType)tp;
14524 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14525 StoreType = Tp;
14526 }
14527
14528 // Bitcast the original vector into a vector of store-size units
14529 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14530 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14531 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14532 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14533 SmallVector<SDValue, 8> Chains;
14534 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14535 TLI.getPointerTy());
14536 SDValue Ptr = St->getBasePtr();
14537
14538 // Perform one or more big stores into memory.
14539 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14540 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14541 StoreType, ShuffWide,
14542 DAG.getIntPtrConstant(i));
14543 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14544 St->getPointerInfo(), St->isVolatile(),
14545 St->isNonTemporal(), St->getAlignment());
14546 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14547 Chains.push_back(Ch);
14548 }
14549
14550 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14551 Chains.size());
14552 }
14553
14554
Chris Lattner149a4e52008-02-22 02:09:43 +000014555 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14556 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014557 // A preferable solution to the general problem is to figure out the right
14558 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014559
14560 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014561 if (VT.getSizeInBits() != 64)
14562 return SDValue();
14563
Devang Patel578efa92009-06-05 21:57:13 +000014564 const Function *F = DAG.getMachineFunction().getFunction();
14565 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014566 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014567 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014568 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014569 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014570 isa<LoadSDNode>(St->getValue()) &&
14571 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14572 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014573 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014574 LoadSDNode *Ld = 0;
14575 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014576 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014577 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014578 // Must be a store of a load. We currently handle two cases: the load
14579 // is a direct child, and it's under an intervening TokenFactor. It is
14580 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014581 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014582 Ld = cast<LoadSDNode>(St->getChain());
14583 else if (St->getValue().hasOneUse() &&
14584 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014585 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014586 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014587 TokenFactorIndex = i;
14588 Ld = cast<LoadSDNode>(St->getValue());
14589 } else
14590 Ops.push_back(ChainVal->getOperand(i));
14591 }
14592 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014593
Evan Cheng536e6672009-03-12 05:59:15 +000014594 if (!Ld || !ISD::isNormalLoad(Ld))
14595 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014596
Evan Cheng536e6672009-03-12 05:59:15 +000014597 // If this is not the MMX case, i.e. we are just turning i64 load/store
14598 // into f64 load/store, avoid the transformation if there are multiple
14599 // uses of the loaded value.
14600 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14601 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014602
Evan Cheng536e6672009-03-12 05:59:15 +000014603 DebugLoc LdDL = Ld->getDebugLoc();
14604 DebugLoc StDL = N->getDebugLoc();
14605 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14606 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14607 // pair instead.
14608 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014609 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014610 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14611 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014612 Ld->isNonTemporal(), Ld->isInvariant(),
14613 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014614 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014615 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014616 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014617 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014618 Ops.size());
14619 }
Evan Cheng536e6672009-03-12 05:59:15 +000014620 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014621 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014622 St->isVolatile(), St->isNonTemporal(),
14623 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014624 }
Evan Cheng536e6672009-03-12 05:59:15 +000014625
14626 // Otherwise, lower to two pairs of 32-bit loads / stores.
14627 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014628 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14629 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014630
Owen Anderson825b72b2009-08-11 20:47:22 +000014631 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014632 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014633 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014634 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014635 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014636 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014637 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014638 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014639 MinAlign(Ld->getAlignment(), 4));
14640
14641 SDValue NewChain = LoLd.getValue(1);
14642 if (TokenFactorIndex != -1) {
14643 Ops.push_back(LoLd);
14644 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014645 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014646 Ops.size());
14647 }
14648
14649 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014650 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14651 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014652
14653 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014654 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014655 St->isVolatile(), St->isNonTemporal(),
14656 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014657 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014658 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014659 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014660 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014661 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014662 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014663 }
Dan Gohman475871a2008-07-27 21:46:04 +000014664 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014665}
14666
Duncan Sands17470be2011-09-22 20:15:48 +000014667/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14668/// and return the operands for the horizontal operation in LHS and RHS. A
14669/// horizontal operation performs the binary operation on successive elements
14670/// of its first operand, then on successive elements of its second operand,
14671/// returning the resulting values in a vector. For example, if
14672/// A = < float a0, float a1, float a2, float a3 >
14673/// and
14674/// B = < float b0, float b1, float b2, float b3 >
14675/// then the result of doing a horizontal operation on A and B is
14676/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14677/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14678/// A horizontal-op B, for some already available A and B, and if so then LHS is
14679/// set to A, RHS to B, and the routine returns 'true'.
14680/// Note that the binary operation should have the property that if one of the
14681/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014682static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014683 // Look for the following pattern: if
14684 // A = < float a0, float a1, float a2, float a3 >
14685 // B = < float b0, float b1, float b2, float b3 >
14686 // and
14687 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14688 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14689 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14690 // which is A horizontal-op B.
14691
14692 // At least one of the operands should be a vector shuffle.
14693 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14694 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14695 return false;
14696
14697 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014698
14699 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14700 "Unsupported vector type for horizontal add/sub");
14701
14702 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14703 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014704 unsigned NumElts = VT.getVectorNumElements();
14705 unsigned NumLanes = VT.getSizeInBits()/128;
14706 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014707 assert((NumLaneElts % 2 == 0) &&
14708 "Vector type should have an even number of elements in each lane");
14709 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014710
14711 // View LHS in the form
14712 // LHS = VECTOR_SHUFFLE A, B, LMask
14713 // If LHS is not a shuffle then pretend it is the shuffle
14714 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14715 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14716 // type VT.
14717 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014718 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014719 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14720 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14721 A = LHS.getOperand(0);
14722 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14723 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014724 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14725 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014726 } else {
14727 if (LHS.getOpcode() != ISD::UNDEF)
14728 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014729 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014730 LMask[i] = i;
14731 }
14732
14733 // Likewise, view RHS in the form
14734 // RHS = VECTOR_SHUFFLE C, D, RMask
14735 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014736 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014737 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14738 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14739 C = RHS.getOperand(0);
14740 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14741 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014742 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14743 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014744 } else {
14745 if (RHS.getOpcode() != ISD::UNDEF)
14746 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014747 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014748 RMask[i] = i;
14749 }
14750
14751 // Check that the shuffles are both shuffling the same vectors.
14752 if (!(A == C && B == D) && !(A == D && B == C))
14753 return false;
14754
14755 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14756 if (!A.getNode() && !B.getNode())
14757 return false;
14758
14759 // If A and B occur in reverse order in RHS, then "swap" them (which means
14760 // rewriting the mask).
14761 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014762 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014763
14764 // At this point LHS and RHS are equivalent to
14765 // LHS = VECTOR_SHUFFLE A, B, LMask
14766 // RHS = VECTOR_SHUFFLE A, B, RMask
14767 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014768 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014769 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014770
Craig Topperf8363302011-12-02 08:18:41 +000014771 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014772 if (LIdx < 0 || RIdx < 0 ||
14773 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14774 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014775 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014776
Craig Topperf8363302011-12-02 08:18:41 +000014777 // Check that successive elements are being operated on. If not, this is
14778 // not a horizontal operation.
14779 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14780 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014781 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014782 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014783 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014784 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014785 }
14786
14787 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14788 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14789 return true;
14790}
14791
14792/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14793static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14794 const X86Subtarget *Subtarget) {
14795 EVT VT = N->getValueType(0);
14796 SDValue LHS = N->getOperand(0);
14797 SDValue RHS = N->getOperand(1);
14798
14799 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014800 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014801 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014802 isHorizontalBinOp(LHS, RHS, true))
14803 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14804 return SDValue();
14805}
14806
14807/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14808static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14809 const X86Subtarget *Subtarget) {
14810 EVT VT = N->getValueType(0);
14811 SDValue LHS = N->getOperand(0);
14812 SDValue RHS = N->getOperand(1);
14813
14814 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014815 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014816 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014817 isHorizontalBinOp(LHS, RHS, false))
14818 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14819 return SDValue();
14820}
14821
Chris Lattner6cf73262008-01-25 06:14:17 +000014822/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14823/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014824static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014825 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14826 // F[X]OR(0.0, x) -> x
14827 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014828 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14829 if (C->getValueAPF().isPosZero())
14830 return N->getOperand(1);
14831 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14832 if (C->getValueAPF().isPosZero())
14833 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014834 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014835}
14836
14837/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014838static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014839 // FAND(0.0, x) -> 0.0
14840 // FAND(x, 0.0) -> 0.0
14841 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14842 if (C->getValueAPF().isPosZero())
14843 return N->getOperand(0);
14844 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14845 if (C->getValueAPF().isPosZero())
14846 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014847 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014848}
14849
Dan Gohmane5af2d32009-01-29 01:59:02 +000014850static SDValue PerformBTCombine(SDNode *N,
14851 SelectionDAG &DAG,
14852 TargetLowering::DAGCombinerInfo &DCI) {
14853 // BT ignores high bits in the bit index operand.
14854 SDValue Op1 = N->getOperand(1);
14855 if (Op1.hasOneUse()) {
14856 unsigned BitWidth = Op1.getValueSizeInBits();
14857 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14858 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014859 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14860 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014861 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014862 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14863 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14864 DCI.CommitTargetLoweringOpt(TLO);
14865 }
14866 return SDValue();
14867}
Chris Lattner83e6c992006-10-04 06:57:07 +000014868
Eli Friedman7a5e5552009-06-07 06:52:44 +000014869static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14870 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014871 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014872 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014873 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014874 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014875 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014876 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014877 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014878 }
14879 return SDValue();
14880}
14881
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014882static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14883 TargetLowering::DAGCombinerInfo &DCI,
14884 const X86Subtarget *Subtarget) {
14885 if (!DCI.isBeforeLegalizeOps())
14886 return SDValue();
14887
Craig Topper3ef43cf2012-04-24 06:36:35 +000014888 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014889 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014890
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014891 EVT VT = N->getValueType(0);
14892 SDValue Op = N->getOperand(0);
14893 EVT OpVT = Op.getValueType();
14894 DebugLoc dl = N->getDebugLoc();
14895
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014896 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14897 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014898
Craig Topper3ef43cf2012-04-24 06:36:35 +000014899 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014900 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014901
14902 // Optimize vectors in AVX mode
14903 // Sign extend v8i16 to v8i32 and
14904 // v4i32 to v4i64
14905 //
14906 // Divide input vector into two parts
14907 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14908 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14909 // concat the vectors to original VT
14910
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014911 unsigned NumElems = OpVT.getVectorNumElements();
14912 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014913 for (unsigned i = 0; i != NumElems/2; ++i)
14914 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014915
14916 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014917 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014918
14919 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014920 for (unsigned i = 0; i != NumElems/2; ++i)
14921 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014922
14923 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014924 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014925
Craig Topper3ef43cf2012-04-24 06:36:35 +000014926 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014927 VT.getVectorNumElements()/2);
14928
Craig Topper3ef43cf2012-04-24 06:36:35 +000014929 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014930 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14931
14932 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14933 }
14934 return SDValue();
14935}
14936
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014937static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000014938 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014939 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014940 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14941 // (and (i32 x86isd::setcc_carry), 1)
14942 // This eliminates the zext. This transformation is necessary because
14943 // ISD::SETCC is always legalized to i8.
14944 DebugLoc dl = N->getDebugLoc();
14945 SDValue N0 = N->getOperand(0);
14946 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014947 EVT OpVT = N0.getValueType();
14948
Evan Cheng2e489c42009-12-16 00:53:11 +000014949 if (N0.getOpcode() == ISD::AND &&
14950 N0.hasOneUse() &&
14951 N0.getOperand(0).hasOneUse()) {
14952 SDValue N00 = N0.getOperand(0);
14953 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14954 return SDValue();
14955 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14956 if (!C || C->getZExtValue() != 1)
14957 return SDValue();
14958 return DAG.getNode(ISD::AND, dl, VT,
14959 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14960 N00.getOperand(0), N00.getOperand(1)),
14961 DAG.getConstant(1, VT));
14962 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014963
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014964 // Optimize vectors in AVX mode:
14965 //
14966 // v8i16 -> v8i32
14967 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14968 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14969 // Concat upper and lower parts.
14970 //
14971 // v4i32 -> v4i64
14972 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14973 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14974 // Concat upper and lower parts.
14975 //
Craig Topperc16f8512012-04-25 06:39:39 +000014976 if (!DCI.isBeforeLegalizeOps())
14977 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014978
Craig Topperc16f8512012-04-25 06:39:39 +000014979 if (!Subtarget->hasAVX())
14980 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014981
Craig Topperc16f8512012-04-25 06:39:39 +000014982 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14983 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014984
Craig Topperc16f8512012-04-25 06:39:39 +000014985 if (Subtarget->hasAVX2())
14986 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014987
Craig Topperc16f8512012-04-25 06:39:39 +000014988 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
14989 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
14990 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014991
Craig Topperc16f8512012-04-25 06:39:39 +000014992 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14993 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014994
Craig Topperc16f8512012-04-25 06:39:39 +000014995 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14996 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14997
14998 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014999 }
15000
Evan Cheng2e489c42009-12-16 00:53:11 +000015001 return SDValue();
15002}
15003
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015004// Optimize x == -y --> x+y == 0
15005// x != -y --> x+y != 0
15006static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15007 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15008 SDValue LHS = N->getOperand(0);
15009 SDValue RHS = N->getOperand(1);
15010
15011 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15013 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15014 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15015 LHS.getValueType(), RHS, LHS.getOperand(1));
15016 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15017 addV, DAG.getConstant(0, addV.getValueType()), CC);
15018 }
15019 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15020 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15021 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15022 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15023 RHS.getValueType(), LHS, RHS.getOperand(1));
15024 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15025 addV, DAG.getConstant(0, addV.getValueType()), CC);
15026 }
15027 return SDValue();
15028}
15029
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015030// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15031static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15032 unsigned X86CC = N->getConstantOperandVal(0);
15033 SDValue EFLAG = N->getOperand(1);
15034 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015035
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015036 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15037 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15038 // cases.
15039 if (X86CC == X86::COND_B)
15040 return DAG.getNode(ISD::AND, DL, MVT::i8,
15041 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15042 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15043 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015044
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015045 return SDValue();
15046}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015047
Craig Topper7fd5e162012-04-24 06:02:29 +000015048static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015049 SDValue Op0 = N->getOperand(0);
15050 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015051
15052 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015053 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015054 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015055 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015056 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15057 // Notice that we use SINT_TO_FP because we know that the high bits
15058 // are zero and SINT_TO_FP is better supported by the hardware.
15059 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15060 }
15061
15062 return SDValue();
15063}
15064
Benjamin Kramer1396c402011-06-18 11:09:41 +000015065static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15066 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015067 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015068 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015069
15070 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015071 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015072 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015073 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015074 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15075 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15076 }
15077
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015078 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15079 // a 32-bit target where SSE doesn't support i64->FP operations.
15080 if (Op0.getOpcode() == ISD::LOAD) {
15081 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15082 EVT VT = Ld->getValueType(0);
15083 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15084 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15085 !XTLI->getSubtarget()->is64Bit() &&
15086 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015087 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15088 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015089 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15090 return FILDChain;
15091 }
15092 }
15093 return SDValue();
15094}
15095
Craig Topper7fd5e162012-04-24 06:02:29 +000015096static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15097 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015098
15099 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015100 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15101 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015102 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015103 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15104 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15105 }
15106
15107 return SDValue();
15108}
15109
Chris Lattner23a01992010-12-20 01:37:09 +000015110// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15111static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15112 X86TargetLowering::DAGCombinerInfo &DCI) {
15113 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15114 // the result is either zero or one (depending on the input carry bit).
15115 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15116 if (X86::isZeroNode(N->getOperand(0)) &&
15117 X86::isZeroNode(N->getOperand(1)) &&
15118 // We don't have a good way to replace an EFLAGS use, so only do this when
15119 // dead right now.
15120 SDValue(N, 1).use_empty()) {
15121 DebugLoc DL = N->getDebugLoc();
15122 EVT VT = N->getValueType(0);
15123 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15124 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15125 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15126 DAG.getConstant(X86::COND_B,MVT::i8),
15127 N->getOperand(2)),
15128 DAG.getConstant(1, VT));
15129 return DCI.CombineTo(N, Res1, CarryOut);
15130 }
15131
15132 return SDValue();
15133}
15134
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015135// fold (add Y, (sete X, 0)) -> adc 0, Y
15136// (add Y, (setne X, 0)) -> sbb -1, Y
15137// (sub (sete X, 0), Y) -> sbb 0, Y
15138// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015139static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015140 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015141
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015142 // Look through ZExts.
15143 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15144 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15145 return SDValue();
15146
15147 SDValue SetCC = Ext.getOperand(0);
15148 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15149 return SDValue();
15150
15151 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15152 if (CC != X86::COND_E && CC != X86::COND_NE)
15153 return SDValue();
15154
15155 SDValue Cmp = SetCC.getOperand(1);
15156 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015157 !X86::isZeroNode(Cmp.getOperand(1)) ||
15158 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015159 return SDValue();
15160
15161 SDValue CmpOp0 = Cmp.getOperand(0);
15162 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15163 DAG.getConstant(1, CmpOp0.getValueType()));
15164
15165 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15166 if (CC == X86::COND_NE)
15167 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15168 DL, OtherVal.getValueType(), OtherVal,
15169 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15170 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15171 DL, OtherVal.getValueType(), OtherVal,
15172 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15173}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015174
Craig Topper54f952a2011-11-19 09:02:40 +000015175/// PerformADDCombine - Do target-specific dag combines on integer adds.
15176static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15177 const X86Subtarget *Subtarget) {
15178 EVT VT = N->getValueType(0);
15179 SDValue Op0 = N->getOperand(0);
15180 SDValue Op1 = N->getOperand(1);
15181
15182 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015183 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015184 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015185 isHorizontalBinOp(Op0, Op1, true))
15186 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15187
15188 return OptimizeConditionalInDecrement(N, DAG);
15189}
15190
15191static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15192 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015193 SDValue Op0 = N->getOperand(0);
15194 SDValue Op1 = N->getOperand(1);
15195
15196 // X86 can't encode an immediate LHS of a sub. See if we can push the
15197 // negation into a preceding instruction.
15198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015199 // If the RHS of the sub is a XOR with one use and a constant, invert the
15200 // immediate. Then add one to the LHS of the sub so we can turn
15201 // X-Y -> X+~Y+1, saving one register.
15202 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15203 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015204 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015205 EVT VT = Op0.getValueType();
15206 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15207 Op1.getOperand(0),
15208 DAG.getConstant(~XorC, VT));
15209 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015210 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015211 }
15212 }
15213
Craig Topper54f952a2011-11-19 09:02:40 +000015214 // Try to synthesize horizontal adds from adds of shuffles.
15215 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015216 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015217 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15218 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015219 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15220
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015221 return OptimizeConditionalInDecrement(N, DAG);
15222}
15223
Dan Gohman475871a2008-07-27 21:46:04 +000015224SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015225 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015226 SelectionDAG &DAG = DCI.DAG;
15227 switch (N->getOpcode()) {
15228 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015229 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015230 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015231 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015232 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015233 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015234 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15235 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015236 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015237 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015238 case ISD::SHL:
15239 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015240 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015241 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015242 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015243 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015244 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015245 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015246 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015247 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015248 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015249 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15250 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015251 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015252 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15253 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015254 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015255 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015256 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015257 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015258 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015259 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015260 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015261 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015262 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015263 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015264 case X86ISD::UNPCKH:
15265 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015266 case X86ISD::MOVHLPS:
15267 case X86ISD::MOVLHPS:
15268 case X86ISD::PSHUFD:
15269 case X86ISD::PSHUFHW:
15270 case X86ISD::PSHUFLW:
15271 case X86ISD::MOVSS:
15272 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015273 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015274 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015275 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015276 }
15277
Dan Gohman475871a2008-07-27 21:46:04 +000015278 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015279}
15280
Evan Chenge5b51ac2010-04-17 06:13:15 +000015281/// isTypeDesirableForOp - Return true if the target has native support for
15282/// the specified value type and it is 'desirable' to use the type for the
15283/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15284/// instruction encodings are longer and some i16 instructions are slow.
15285bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15286 if (!isTypeLegal(VT))
15287 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015288 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015289 return true;
15290
15291 switch (Opc) {
15292 default:
15293 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015294 case ISD::LOAD:
15295 case ISD::SIGN_EXTEND:
15296 case ISD::ZERO_EXTEND:
15297 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015298 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015299 case ISD::SRL:
15300 case ISD::SUB:
15301 case ISD::ADD:
15302 case ISD::MUL:
15303 case ISD::AND:
15304 case ISD::OR:
15305 case ISD::XOR:
15306 return false;
15307 }
15308}
15309
15310/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015311/// beneficial for dag combiner to promote the specified node. If true, it
15312/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015313bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015314 EVT VT = Op.getValueType();
15315 if (VT != MVT::i16)
15316 return false;
15317
Evan Cheng4c26e932010-04-19 19:29:22 +000015318 bool Promote = false;
15319 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015320 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015321 default: break;
15322 case ISD::LOAD: {
15323 LoadSDNode *LD = cast<LoadSDNode>(Op);
15324 // If the non-extending load has a single use and it's not live out, then it
15325 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015326 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15327 Op.hasOneUse()*/) {
15328 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15329 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15330 // The only case where we'd want to promote LOAD (rather then it being
15331 // promoted as an operand is when it's only use is liveout.
15332 if (UI->getOpcode() != ISD::CopyToReg)
15333 return false;
15334 }
15335 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015336 Promote = true;
15337 break;
15338 }
15339 case ISD::SIGN_EXTEND:
15340 case ISD::ZERO_EXTEND:
15341 case ISD::ANY_EXTEND:
15342 Promote = true;
15343 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015344 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015345 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015346 SDValue N0 = Op.getOperand(0);
15347 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015348 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015349 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015350 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015351 break;
15352 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015353 case ISD::ADD:
15354 case ISD::MUL:
15355 case ISD::AND:
15356 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015357 case ISD::XOR:
15358 Commute = true;
15359 // fallthrough
15360 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015361 SDValue N0 = Op.getOperand(0);
15362 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015363 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015364 return false;
15365 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015366 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015367 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015368 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015369 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015370 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015371 }
15372 }
15373
15374 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015375 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015376}
15377
Evan Cheng60c07e12006-07-05 22:17:51 +000015378//===----------------------------------------------------------------------===//
15379// X86 Inline Assembly Support
15380//===----------------------------------------------------------------------===//
15381
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015382namespace {
15383 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015384 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015385 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015386
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015387 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015388 StringRef piece(*args[i]);
15389 if (!s.startswith(piece)) // Check if the piece matches.
15390 return false;
15391
15392 s = s.substr(piece.size());
15393 StringRef::size_type pos = s.find_first_not_of(" \t");
15394 if (pos == 0) // We matched a prefix.
15395 return false;
15396
15397 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015398 }
15399
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015400 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015401 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015402 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015403}
15404
Chris Lattnerb8105652009-07-20 17:51:36 +000015405bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15406 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015407
15408 std::string AsmStr = IA->getAsmString();
15409
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015410 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15411 if (!Ty || Ty->getBitWidth() % 16 != 0)
15412 return false;
15413
Chris Lattnerb8105652009-07-20 17:51:36 +000015414 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015415 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015416 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015417
15418 switch (AsmPieces.size()) {
15419 default: return false;
15420 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015421 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015422 // we will turn this bswap into something that will be lowered to logical
15423 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15424 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015425 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015426 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15427 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15428 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15429 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15430 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15431 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015432 // No need to check constraints, nothing other than the equivalent of
15433 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015434 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015435 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015436
Chris Lattnerb8105652009-07-20 17:51:36 +000015437 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015438 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015439 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015440 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15441 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015442 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015443 const std::string &ConstraintsStr = IA->getConstraintString();
15444 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015445 std::sort(AsmPieces.begin(), AsmPieces.end());
15446 if (AsmPieces.size() == 4 &&
15447 AsmPieces[0] == "~{cc}" &&
15448 AsmPieces[1] == "~{dirflag}" &&
15449 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015450 AsmPieces[3] == "~{fpsr}")
15451 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015452 }
15453 break;
15454 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015455 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015456 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015457 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15458 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15459 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015460 AsmPieces.clear();
15461 const std::string &ConstraintsStr = IA->getConstraintString();
15462 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15463 std::sort(AsmPieces.begin(), AsmPieces.end());
15464 if (AsmPieces.size() == 4 &&
15465 AsmPieces[0] == "~{cc}" &&
15466 AsmPieces[1] == "~{dirflag}" &&
15467 AsmPieces[2] == "~{flags}" &&
15468 AsmPieces[3] == "~{fpsr}")
15469 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015470 }
Evan Cheng55d42002011-01-08 01:24:27 +000015471
15472 if (CI->getType()->isIntegerTy(64)) {
15473 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15474 if (Constraints.size() >= 2 &&
15475 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15476 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15477 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015478 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15479 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15480 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015481 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015482 }
15483 }
15484 break;
15485 }
15486 return false;
15487}
15488
15489
15490
Chris Lattnerf4dff842006-07-11 02:54:03 +000015491/// getConstraintType - Given a constraint letter, return the type of
15492/// constraint it is for this target.
15493X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015494X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15495 if (Constraint.size() == 1) {
15496 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015497 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015498 case 'q':
15499 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015500 case 'f':
15501 case 't':
15502 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015503 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015504 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015505 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015506 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015507 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015508 case 'a':
15509 case 'b':
15510 case 'c':
15511 case 'd':
15512 case 'S':
15513 case 'D':
15514 case 'A':
15515 return C_Register;
15516 case 'I':
15517 case 'J':
15518 case 'K':
15519 case 'L':
15520 case 'M':
15521 case 'N':
15522 case 'G':
15523 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015524 case 'e':
15525 case 'Z':
15526 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015527 default:
15528 break;
15529 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015530 }
Chris Lattner4234f572007-03-25 02:14:49 +000015531 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015532}
15533
John Thompson44ab89e2010-10-29 17:29:13 +000015534/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015535/// This object must already have been set up with the operand type
15536/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015537TargetLowering::ConstraintWeight
15538 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015539 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015540 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015541 Value *CallOperandVal = info.CallOperandVal;
15542 // If we don't have a value, we can't do a match,
15543 // but allow it at the lowest weight.
15544 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015545 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015546 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015547 // Look at the constraint type.
15548 switch (*constraint) {
15549 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015550 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15551 case 'R':
15552 case 'q':
15553 case 'Q':
15554 case 'a':
15555 case 'b':
15556 case 'c':
15557 case 'd':
15558 case 'S':
15559 case 'D':
15560 case 'A':
15561 if (CallOperandVal->getType()->isIntegerTy())
15562 weight = CW_SpecificReg;
15563 break;
15564 case 'f':
15565 case 't':
15566 case 'u':
15567 if (type->isFloatingPointTy())
15568 weight = CW_SpecificReg;
15569 break;
15570 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015571 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015572 weight = CW_SpecificReg;
15573 break;
15574 case 'x':
15575 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015576 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015577 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015578 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015579 break;
15580 case 'I':
15581 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15582 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015583 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015584 }
15585 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015586 case 'J':
15587 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15588 if (C->getZExtValue() <= 63)
15589 weight = CW_Constant;
15590 }
15591 break;
15592 case 'K':
15593 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15594 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15595 weight = CW_Constant;
15596 }
15597 break;
15598 case 'L':
15599 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15600 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15601 weight = CW_Constant;
15602 }
15603 break;
15604 case 'M':
15605 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15606 if (C->getZExtValue() <= 3)
15607 weight = CW_Constant;
15608 }
15609 break;
15610 case 'N':
15611 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15612 if (C->getZExtValue() <= 0xff)
15613 weight = CW_Constant;
15614 }
15615 break;
15616 case 'G':
15617 case 'C':
15618 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15619 weight = CW_Constant;
15620 }
15621 break;
15622 case 'e':
15623 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15624 if ((C->getSExtValue() >= -0x80000000LL) &&
15625 (C->getSExtValue() <= 0x7fffffffLL))
15626 weight = CW_Constant;
15627 }
15628 break;
15629 case 'Z':
15630 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15631 if (C->getZExtValue() <= 0xffffffff)
15632 weight = CW_Constant;
15633 }
15634 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015635 }
15636 return weight;
15637}
15638
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015639/// LowerXConstraint - try to replace an X constraint, which matches anything,
15640/// with another that has more specific requirements based on the type of the
15641/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015642const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015643LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015644 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15645 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015646 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015647 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015648 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015649 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015650 return "x";
15651 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015652
Chris Lattner5e764232008-04-26 23:02:14 +000015653 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015654}
15655
Chris Lattner48884cd2007-08-25 00:47:38 +000015656/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15657/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015658void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015659 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015660 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015661 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015662 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015663
Eric Christopher100c8332011-06-02 23:16:42 +000015664 // Only support length 1 constraints for now.
15665 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015666
Eric Christopher100c8332011-06-02 23:16:42 +000015667 char ConstraintLetter = Constraint[0];
15668 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015669 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015670 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015671 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015672 if (C->getZExtValue() <= 31) {
15673 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015674 break;
15675 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015676 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015677 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015678 case 'J':
15679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015680 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015681 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15682 break;
15683 }
15684 }
15685 return;
15686 case 'K':
15687 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015688 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015689 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15690 break;
15691 }
15692 }
15693 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015694 case 'N':
15695 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015696 if (C->getZExtValue() <= 255) {
15697 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015698 break;
15699 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015700 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015701 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015702 case 'e': {
15703 // 32-bit signed value
15704 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015705 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15706 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015707 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015708 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015709 break;
15710 }
15711 // FIXME gcc accepts some relocatable values here too, but only in certain
15712 // memory models; it's complicated.
15713 }
15714 return;
15715 }
15716 case 'Z': {
15717 // 32-bit unsigned value
15718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015719 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15720 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015721 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15722 break;
15723 }
15724 }
15725 // FIXME gcc accepts some relocatable values here too, but only in certain
15726 // memory models; it's complicated.
15727 return;
15728 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015729 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015730 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015731 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015732 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015733 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015734 break;
15735 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015736
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015737 // In any sort of PIC mode addresses need to be computed at runtime by
15738 // adding in a register or some sort of table lookup. These can't
15739 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015740 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015741 return;
15742
Chris Lattnerdc43a882007-05-03 16:52:29 +000015743 // If we are in non-pic codegen mode, we allow the address of a global (with
15744 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015745 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015746 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015747
Chris Lattner49921962009-05-08 18:23:14 +000015748 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15749 while (1) {
15750 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15751 Offset += GA->getOffset();
15752 break;
15753 } else if (Op.getOpcode() == ISD::ADD) {
15754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15755 Offset += C->getZExtValue();
15756 Op = Op.getOperand(0);
15757 continue;
15758 }
15759 } else if (Op.getOpcode() == ISD::SUB) {
15760 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15761 Offset += -C->getZExtValue();
15762 Op = Op.getOperand(0);
15763 continue;
15764 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015765 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015766
Chris Lattner49921962009-05-08 18:23:14 +000015767 // Otherwise, this isn't something we can handle, reject it.
15768 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015769 }
Eric Christopherfd179292009-08-27 18:07:15 +000015770
Dan Gohman46510a72010-04-15 01:51:59 +000015771 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015772 // If we require an extra load to get this address, as in PIC mode, we
15773 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015774 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15775 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015776 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015777
Devang Patel0d881da2010-07-06 22:08:15 +000015778 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15779 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015780 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015781 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015782 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015783
Gabor Greifba36cb52008-08-28 21:40:38 +000015784 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015785 Ops.push_back(Result);
15786 return;
15787 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015788 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015789}
15790
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015791std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015792X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015793 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015794 // First, see if this is a constraint that directly corresponds to an LLVM
15795 // register class.
15796 if (Constraint.size() == 1) {
15797 // GCC Constraint Letters
15798 switch (Constraint[0]) {
15799 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015800 // TODO: Slight differences here in allocation order and leaving
15801 // RIP in the class. Do they matter any more here than they do
15802 // in the normal allocation?
15803 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15804 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015805 if (VT == MVT::i32 || VT == MVT::f32)
15806 return std::make_pair(0U, &X86::GR32RegClass);
15807 if (VT == MVT::i16)
15808 return std::make_pair(0U, &X86::GR16RegClass);
15809 if (VT == MVT::i8 || VT == MVT::i1)
15810 return std::make_pair(0U, &X86::GR8RegClass);
15811 if (VT == MVT::i64 || VT == MVT::f64)
15812 return std::make_pair(0U, &X86::GR64RegClass);
15813 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015814 }
15815 // 32-bit fallthrough
15816 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015817 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015818 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15819 if (VT == MVT::i16)
15820 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15821 if (VT == MVT::i8 || VT == MVT::i1)
15822 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15823 if (VT == MVT::i64)
15824 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015825 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015826 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015827 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015828 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015829 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015830 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015831 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015832 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015833 return std::make_pair(0U, &X86::GR32RegClass);
15834 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015835 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015836 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015837 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015838 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015839 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015840 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015841 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15842 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015843 case 'f': // FP Stack registers.
15844 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15845 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015846 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015847 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015848 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015849 return std::make_pair(0U, &X86::RFP64RegClass);
15850 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015851 case 'y': // MMX_REGS if MMX allowed.
15852 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015853 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015854 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015855 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015856 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015857 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015858 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015859
Owen Anderson825b72b2009-08-11 20:47:22 +000015860 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015861 default: break;
15862 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015863 case MVT::f32:
15864 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015865 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015866 case MVT::f64:
15867 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015868 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015869 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015870 case MVT::v16i8:
15871 case MVT::v8i16:
15872 case MVT::v4i32:
15873 case MVT::v2i64:
15874 case MVT::v4f32:
15875 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015876 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015877 // AVX types.
15878 case MVT::v32i8:
15879 case MVT::v16i16:
15880 case MVT::v8i32:
15881 case MVT::v4i64:
15882 case MVT::v8f32:
15883 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015884 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015885 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015886 break;
15887 }
15888 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015889
Chris Lattnerf76d1802006-07-31 23:26:50 +000015890 // Use the default implementation in TargetLowering to convert the register
15891 // constraint into a member of a register class.
15892 std::pair<unsigned, const TargetRegisterClass*> Res;
15893 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015894
15895 // Not found as a standard register?
15896 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015897 // Map st(0) -> st(7) -> ST0
15898 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15899 tolower(Constraint[1]) == 's' &&
15900 tolower(Constraint[2]) == 't' &&
15901 Constraint[3] == '(' &&
15902 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15903 Constraint[5] == ')' &&
15904 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015905
Chris Lattner56d77c72009-09-13 22:41:48 +000015906 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015907 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015908 return Res;
15909 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015910
Chris Lattner56d77c72009-09-13 22:41:48 +000015911 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015912 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015913 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015914 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015915 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015916 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015917
15918 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015919 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015920 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015921 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015922 return Res;
15923 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015924
Dale Johannesen330169f2008-11-13 21:52:36 +000015925 // 'A' means EAX + EDX.
15926 if (Constraint == "A") {
15927 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015928 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015929 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015930 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015931 return Res;
15932 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015933
Chris Lattnerf76d1802006-07-31 23:26:50 +000015934 // Otherwise, check to see if this is a register class of the wrong value
15935 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15936 // turn into {ax},{dx}.
15937 if (Res.second->hasType(VT))
15938 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015939
Chris Lattnerf76d1802006-07-31 23:26:50 +000015940 // All of the single-register GCC register classes map their values onto
15941 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15942 // really want an 8-bit or 32-bit register, map to the appropriate register
15943 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015944 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015945 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015946 unsigned DestReg = 0;
15947 switch (Res.first) {
15948 default: break;
15949 case X86::AX: DestReg = X86::AL; break;
15950 case X86::DX: DestReg = X86::DL; break;
15951 case X86::CX: DestReg = X86::CL; break;
15952 case X86::BX: DestReg = X86::BL; break;
15953 }
15954 if (DestReg) {
15955 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015956 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015957 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015958 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015959 unsigned DestReg = 0;
15960 switch (Res.first) {
15961 default: break;
15962 case X86::AX: DestReg = X86::EAX; break;
15963 case X86::DX: DestReg = X86::EDX; break;
15964 case X86::CX: DestReg = X86::ECX; break;
15965 case X86::BX: DestReg = X86::EBX; break;
15966 case X86::SI: DestReg = X86::ESI; break;
15967 case X86::DI: DestReg = X86::EDI; break;
15968 case X86::BP: DestReg = X86::EBP; break;
15969 case X86::SP: DestReg = X86::ESP; break;
15970 }
15971 if (DestReg) {
15972 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015973 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015974 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015975 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015976 unsigned DestReg = 0;
15977 switch (Res.first) {
15978 default: break;
15979 case X86::AX: DestReg = X86::RAX; break;
15980 case X86::DX: DestReg = X86::RDX; break;
15981 case X86::CX: DestReg = X86::RCX; break;
15982 case X86::BX: DestReg = X86::RBX; break;
15983 case X86::SI: DestReg = X86::RSI; break;
15984 case X86::DI: DestReg = X86::RDI; break;
15985 case X86::BP: DestReg = X86::RBP; break;
15986 case X86::SP: DestReg = X86::RSP; break;
15987 }
15988 if (DestReg) {
15989 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015990 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015991 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015992 }
Craig Topperc9099502012-04-20 06:31:50 +000015993 } else if (Res.second == &X86::FR32RegClass ||
15994 Res.second == &X86::FR64RegClass ||
15995 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015996 // Handle references to XMM physical registers that got mapped into the
15997 // wrong class. This can happen with constraints like {xmm0} where the
15998 // target independent register mapper will just pick the first match it can
15999 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016000 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016001 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016002 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016003 Res.second = &X86::FR64RegClass;
16004 else if (X86::VR128RegClass.hasType(VT))
16005 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016006 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016007
Chris Lattnerf76d1802006-07-31 23:26:50 +000016008 return Res;
16009}