blob: 5e52b84efd3ca048ce476e2f0518c3b0c0220ee9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000165 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i8, &X86::GR8RegClass);
219 addRegisterClass(MVT::i16, &X86::GR16RegClass);
220 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000222 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000348 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000495 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000570 addRegisterClass(MVT::f32, &X86::FR32RegClass);
571 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000602 addRegisterClass(MVT::f32, &X86::FR32RegClass);
603 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000635 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
636 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000663 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000779 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000816 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000837 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
838 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
839 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
840 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001014 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001225 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001226 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001227 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001228 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001229 if (Subtarget->is64Bit())
1230 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001231 if (Subtarget->hasBMI())
1232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248}
1249
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250
Duncan Sands28b77e92011-09-06 19:07:46 +00001251EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1252 if (!VT.isVector()) return MVT::i8;
1253 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001254}
1255
1256
Evan Cheng29286502008-01-23 23:17:41 +00001257/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1258/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (MaxAlign == 16)
1261 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (VTy->getBitWidth() == 128)
1264 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned EltAlign = 0;
1267 getMaxByValAlign(ATy->getElementType(), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001270 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001271 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1272 unsigned EltAlign = 0;
1273 getMaxByValAlign(STy->getElementType(i), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
1276 if (MaxAlign == 16)
1277 break;
1278 }
1279 }
1280 return;
1281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001297 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001331 if (Subtarget->getStackAlignment() >= 32) {
1332 if (Subtarget->hasAVX2())
1333 return MVT::v8i32;
1334 if (Subtarget->hasAVX())
1335 return MVT::v8f32;
1336 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001339 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001342 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001344 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 // Do not use f64 to lower memcpy if source is string constant. It's
1346 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001347 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001349 }
Evan Chengf0df0312008-05-15 08:39:06 +00001350 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 return MVT::i64;
1352 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001353}
1354
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001355/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1356/// current function. The returned value is a member of the
1357/// MachineJumpTableInfo::JTEntryKind enum.
1358unsigned X86TargetLowering::getJumpTableEncoding() const {
1359 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1360 // symbol.
1361 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1362 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001363 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001364
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001365 // Otherwise, use the normal jump table encoding heuristics.
1366 return TargetLowering::getJumpTableEncoding();
1367}
1368
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369const MCExpr *
1370X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1371 const MachineBasicBlock *MBB,
1372 unsigned uid,MCContext &Ctx) const{
1373 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1374 Subtarget->isPICStyleGOT());
1375 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1376 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001377 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1378 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001379}
1380
Evan Chengcc415862007-11-09 01:32:10 +00001381/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1382/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001383SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001384 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001385 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001386 // This doesn't have DebugLoc associated with it, but is not really the
1387 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001388 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001389 return Table;
1390}
1391
Chris Lattner589c6f62010-01-26 06:28:43 +00001392/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1393/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1394/// MCExpr.
1395const MCExpr *X86TargetLowering::
1396getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1397 MCContext &Ctx) const {
1398 // X86-64 uses RIP relative addressing based on the jump table label.
1399 if (Subtarget->isPICStyleRIPRel())
1400 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1401
1402 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001403 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001404}
1405
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001406// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001407std::pair<const TargetRegisterClass*, uint8_t>
1408X86TargetLowering::findRepresentativeClass(EVT VT) const{
1409 const TargetRegisterClass *RRC = 0;
1410 uint8_t Cost = 1;
1411 switch (VT.getSimpleVT().SimpleTy) {
1412 default:
1413 return TargetLowering::findRepresentativeClass(VT);
1414 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001415 RRC = Subtarget->is64Bit() ?
1416 (const TargetRegisterClass*)&X86::GR64RegClass :
1417 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001418 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001419 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001420 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001421 break;
1422 case MVT::f32: case MVT::f64:
1423 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1424 case MVT::v4f32: case MVT::v2f64:
1425 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1426 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001427 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001428 break;
1429 }
1430 return std::make_pair(RRC, Cost);
1431}
1432
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001433bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1434 unsigned &Offset) const {
1435 if (!Subtarget->isTargetLinux())
1436 return false;
1437
1438 if (Subtarget->is64Bit()) {
1439 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1440 Offset = 0x28;
1441 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1442 AddressSpace = 256;
1443 else
1444 AddressSpace = 257;
1445 } else {
1446 // %gs:0x14 on i386
1447 Offset = 0x14;
1448 AddressSpace = 256;
1449 }
1450 return true;
1451}
1452
1453
Chris Lattner2b02a442007-02-25 08:29:00 +00001454//===----------------------------------------------------------------------===//
1455// Return Value Calling Convention Implementation
1456//===----------------------------------------------------------------------===//
1457
Chris Lattner59ed56b2007-02-28 04:55:35 +00001458#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001459
Michael J. Spencerec38de22010-10-10 22:04:20 +00001460bool
Eric Christopher471e4222011-06-08 23:55:35 +00001461X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1462 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001464 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001466 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001467 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001468 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001469}
1470
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471SDValue
1472X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001473 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001475 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001476 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001477 MachineFunction &MF = DAG.getMachineFunction();
1478 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Chris Lattner9774c912007-02-27 05:28:59 +00001480 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001481 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 RVLocs, *DAG.getContext());
1483 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Evan Chengdcea1632010-02-04 02:40:39 +00001485 // Add the regs to the liveout set for the function.
1486 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1487 for (unsigned i = 0; i != RVLocs.size(); ++i)
1488 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1489 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1495 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001496 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1497 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001499 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001500 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1501 CCValAssign &VA = RVLocs[i];
1502 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001503 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001504 EVT ValVT = ValToCopy.getValueType();
1505
Dale Johannesenc4510512010-09-24 19:05:48 +00001506 // If this is x86-64, and we disabled SSE, we can't return FP values,
1507 // or SSE or MMX vectors.
1508 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1509 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001510 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001511 report_fatal_error("SSE register return with SSE disabled");
1512 }
1513 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1514 // llvm-gcc has never done it right and no one has noticed, so this
1515 // should be OK for now.
1516 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001517 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001518 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1521 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (VA.getLocReg() == X86::ST0 ||
1523 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001524 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1525 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001526 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001528 RetOps.push_back(ValToCopy);
1529 // Don't emit a copytoreg.
1530 continue;
1531 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001532
Evan Cheng242b38b2009-02-23 09:03:22 +00001533 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1534 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001535 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001536 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001538 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001539 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1540 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 // If we don't have SSE2 available, convert to v4f32 so the generated
1542 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001543 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001544 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001545 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001546 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001547 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001548
Dale Johannesendd64c412009-02-04 00:33:20 +00001549 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001550 Flag = Chain.getValue(1);
1551 }
Dan Gohman61a92132008-04-21 23:59:07 +00001552
1553 // The x86-64 ABI for returning structs by value requires that we copy
1554 // the sret argument into %rax for the return. We saved the argument into
1555 // a virtual register in the entry block, so now we copy the value out
1556 // and into %rax.
1557 if (Subtarget->is64Bit() &&
1558 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1559 MachineFunction &MF = DAG.getMachineFunction();
1560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1561 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001562 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001563 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001565
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001568
1569 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001570 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps[0] = Chain; // Update chain.
1574
1575 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001576 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001577 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001578
1579 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001581}
1582
Evan Chengbf010eb2012-04-10 01:51:00 +00001583bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584 if (N->getNumValues() != 1)
1585 return false;
1586 if (!N->hasNUsesOfValue(1, 0))
1587 return false;
1588
Evan Chengbf010eb2012-04-10 01:51:00 +00001589 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001591 if (Copy->getOpcode() == ISD::CopyToReg) {
1592 // If the copy has a glue operand, we conservatively assume it isn't safe to
1593 // perform a tail call.
1594 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1595 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001596 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001597 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001598 return false;
1599
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001602 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603 if (UI->getOpcode() != X86ISD::RET_FLAG)
1604 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001605 HasRet = true;
1606 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001607
Evan Chengbf010eb2012-04-10 01:51:00 +00001608 if (!HasRet)
1609 return false;
1610
1611 Chain = TCChain;
1612 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001613}
1614
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001615EVT
1616X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001617 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001618 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619 // TODO: Is this also valid on 32-bit?
1620 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001621 ReturnMVT = MVT::i8;
1622 else
1623 ReturnMVT = MVT::i32;
1624
1625 EVT MinVT = getRegisterType(Context, ReturnMVT);
1626 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001627}
1628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629/// LowerCallResult - Lower the result values of a call into the
1630/// appropriate copies out of appropriate physical registers.
1631///
1632SDValue
1633X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001634 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 const SmallVectorImpl<ISD::InputArg> &Ins,
1636 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001637 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001638
Chris Lattnere32bbf62007-02-28 07:09:55 +00001639 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001640 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001642 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1643 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001645
Chris Lattner3085e152007-02-25 08:59:22 +00001646 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001647 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001648 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001650
Torok Edwin3f142c32009-02-01 18:15:56 +00001651 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001653 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001654 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001655 }
1656
Evan Cheng79fb3b42009-02-20 20:43:02 +00001657 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001658
1659 // If this is a call to a function that returns an fp value on the floating
1660 // point stack, we must guarantee the the value is popped from the stack, so
1661 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001662 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 // instead.
1664 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1665 // If we prefer to use the value in xmm registers, copy it out as f80 and
1666 // use a truncate to move it from fp stack reg to xmm reg.
1667 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001668 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001669 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1670 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001671 Val = Chain.getValue(0);
1672
1673 // Round the f80 to the right size, which also moves it to the appropriate
1674 // xmm register.
1675 if (CopyVT != VA.getValVT())
1676 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1677 // This truncation won't change the value.
1678 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001679 } else {
1680 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1681 CopyVT, InFlag).getValue(1);
1682 Val = Chain.getValue(0);
1683 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001684 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001686 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001689}
1690
1691
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001693// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001694//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001695// StdCall calling convention seems to be standard for many Windows' API
1696// routines and around. It differs from C calling convention just a little:
1697// callee should clean up the stack, not caller. Symbols should be also
1698// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001699// For info on fast calling convention see Fast Calling Convention (tail call)
1700// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001701
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001703/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1705 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001707
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001709}
1710
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001711/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001712/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713static bool
1714ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1715 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001719}
1720
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001721/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1722/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001723/// the specific parameter attribute. The copy will be passed as a byval
1724/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001725static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001726CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001727 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1728 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001729 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001730
Dale Johannesendd64c412009-02-04 00:33:20 +00001731 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001732 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001733 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001734}
1735
Chris Lattner29689432010-03-11 00:22:57 +00001736/// IsTailCallConvention - Return true if the calling convention is one that
1737/// supports tail call optimization.
1738static bool IsTailCallConvention(CallingConv::ID CC) {
1739 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1740}
1741
Evan Cheng485fafc2011-03-21 01:19:09 +00001742bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001743 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001744 return false;
1745
1746 CallSite CS(CI);
1747 CallingConv::ID CalleeCC = CS.getCallingConv();
1748 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1749 return false;
1750
1751 return true;
1752}
1753
Evan Cheng0c439eb2010-01-27 00:07:07 +00001754/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1755/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001756static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1757 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001758 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001759}
1760
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761SDValue
1762X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001763 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 const SmallVectorImpl<ISD::InputArg> &Ins,
1765 DebugLoc dl, SelectionDAG &DAG,
1766 const CCValAssign &VA,
1767 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001768 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001769 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001771 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1772 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001773 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001774 EVT ValVT;
1775
1776 // If value is passed by pointer we have address passed instead of the value
1777 // itself.
1778 if (VA.getLocInfo() == CCValAssign::Indirect)
1779 ValVT = VA.getLocVT();
1780 else
1781 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001782
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001783 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001784 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001785 // In case of tail call optimization mark all arguments mutable. Since they
1786 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001787 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001788 unsigned Bytes = Flags.getByValSize();
1789 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1790 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 return DAG.getFrameIndex(FI, getPointerTy());
1792 } else {
1793 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001794 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001795 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1796 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001797 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001798 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001799 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001800}
1801
Dan Gohman475871a2008-07-27 21:46:04 +00001802SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001804 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 bool isVarArg,
1806 const SmallVectorImpl<ISD::InputArg> &Ins,
1807 DebugLoc dl,
1808 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001809 SmallVectorImpl<SDValue> &InVals)
1810 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001811 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001813
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 const Function* Fn = MF.getFunction();
1815 if (Fn->hasExternalLinkage() &&
1816 Subtarget->isTargetCygMing() &&
1817 Fn->getName() == "main")
1818 FuncInfo->setForceFramePointer(true);
1819
Evan Cheng1bc78042006-04-26 01:20:17 +00001820 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001822 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001823 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001824
Chris Lattner29689432010-03-11 00:22:57 +00001825 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1826 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001827
Chris Lattner638402b2007-02-28 07:00:42 +00001828 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001830 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001832
1833 // Allocate shadow area for Win64
1834 if (IsWin64) {
1835 CCInfo.AllocateStack(32, 8);
1836 }
1837
Duncan Sands45907662010-10-31 13:21:44 +00001838 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001839
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001841 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1843 CCValAssign &VA = ArgLocs[i];
1844 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1845 // places.
1846 assert(VA.getValNo() != LastVal &&
1847 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001848 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001850
Chris Lattnerf39f7712007-02-28 05:46:49 +00001851 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001852 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001853 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001855 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001857 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001859 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001861 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001863 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001864 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001865 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001866 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001867 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001869 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001870
Devang Patel68e6bee2011-02-21 23:21:26 +00001871 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001872 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1875 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1876 // right size.
1877 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001878 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 DAG.getValueType(VA.getValVT()));
1880 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001881 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001882 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001884 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001886 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001887 // Handle MMX values passed in XMM regs.
1888 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001889 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1890 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001891 } else
1892 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001893 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 } else {
1895 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001898
1899 // If value is passed via pointer - do a load.
1900 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001901 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001902 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001903
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001905 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001906
Dan Gohman61a92132008-04-21 23:59:07 +00001907 // The x86-64 ABI for returning structs by value requires that we copy
1908 // the sret argument into %rax for the return. Save the argument into
1909 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001910 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001911 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1912 unsigned Reg = FuncInfo->getSRetReturnReg();
1913 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001915 FuncInfo->setSRetReturnReg(Reg);
1916 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001919 }
1920
Chris Lattnerf39f7712007-02-28 05:46:49 +00001921 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001922 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001923 if (FuncIsMadeTailCallSafe(CallConv,
1924 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001926
Evan Cheng1bc78042006-04-26 01:20:17 +00001927 // If the function takes variable number of arguments, make a frame index for
1928 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001929 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001930 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1931 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001932 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 }
1934 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1936
1937 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001938 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001941 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1943 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001944 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1946 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1947 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001948 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001949 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950
1951 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952 // The XMM registers which might contain var arg parameters are shadowed
1953 // in their paired GPR. So we only need to save the GPR to their home
1954 // slots.
1955 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001956 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 } else {
1958 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1959 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001960
Chad Rosier30450e82011-12-22 22:35:21 +00001961 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1962 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001963 }
1964 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1965 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966
Devang Patel578efa92009-06-05 21:57:13 +00001967 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001968 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001969 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001970 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1971 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001972 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001973 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001974 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001975 // Kernel mode asks for SSE to be disabled, so don't push them
1976 // on the stack.
1977 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001978
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001979 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001980 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001981 // Get to the caller-allocated home save location. Add 8 to account
1982 // for the return address.
1983 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001985 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001986 // Fixup to set vararg frame on shadow area (4 x i64).
1987 if (NumIntRegs < 4)
1988 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001989 } else {
1990 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001991 // registers, then we must store them to their spots on the stack so
1992 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001993 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1994 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1995 FuncInfo->setRegSaveFrameIndex(
1996 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001997 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001998 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2003 getPointerTy());
2004 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002006 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2007 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002008 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002009 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002012 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002013 MachinePointerInfo::getFixedStack(
2014 FuncInfo->getRegSaveFrameIndex(), Offset),
2015 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002017 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002019
Dan Gohmanface41a2009-08-16 21:24:25 +00002020 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2021 // Now store the XMM (fp + vector) parameter registers.
2022 SmallVector<SDValue, 11> SaveXMMOps;
2023 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002024
Craig Topperc9099502012-04-20 06:31:50 +00002025 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2027 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002028
Dan Gohman1e93df62010-04-17 14:41:14 +00002029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getRegSaveFrameIndex()));
2031 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2032 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002033
Dan Gohmanface41a2009-08-16 21:24:25 +00002034 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002035 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002036 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002037 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2038 SaveXMMOps.push_back(Val);
2039 }
2040 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2041 MVT::Other,
2042 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002044
2045 if (!MemOps.empty())
2046 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2047 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002050
Gordon Henriksen86737662008-01-05 16:56:59 +00002051 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002052 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2053 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002055 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002057 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002058 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2059 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002061 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002062
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002064 // RegSaveFrameIndex is X86-64 only.
2065 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002066 if (CallConv == CallingConv::X86_FastCall ||
2067 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002068 // fastcc functions can't have varargs.
2069 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002070 }
Evan Cheng25caf632006-05-23 21:06:34 +00002071
Rafael Espindola76927d752011-08-30 19:39:58 +00002072 FuncInfo->setArgumentStackSize(StackSize);
2073
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002075}
2076
Dan Gohman475871a2008-07-27 21:46:04 +00002077SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2079 SDValue StackPtr, SDValue Arg,
2080 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002081 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002082 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002083 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002085 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002086 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002087 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002088
2089 return DAG.getStore(Chain, dl, Arg, PtrOff,
2090 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002091 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002092}
2093
Bill Wendling64e87322009-01-16 19:25:27 +00002094/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002096SDValue
2097X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002098 SDValue &OutRetAddr, SDValue Chain,
2099 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002100 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002102 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002104
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002105 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002106 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002107 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002108 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109}
2110
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002111/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002113static SDValue
2114EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002116 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117 // Store the return address to the appropriate stack slot.
2118 if (!FPDiff) return Chain;
2119 // Calculate the new stack slot for the return address.
2120 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002121 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002122 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002124 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002125 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002126 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002127 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 return Chain;
2129}
2130
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002132X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002134 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 const SmallVectorImpl<ISD::InputArg> &Ins,
2138 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002139 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 MachineFunction &MF = DAG.getMachineFunction();
2141 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002142 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002143 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002145 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146
Nick Lewycky22de16d2012-01-19 00:34:10 +00002147 if (MF.getTarget().Options.DisableTailCalls)
2148 isTailCall = false;
2149
Evan Cheng5f941932010-02-05 02:21:12 +00002150 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002151 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002152 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2153 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002154 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002155
2156 // Sibcalls are automatically detected tailcalls which do not require
2157 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002158 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002159 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002160
2161 if (isTailCall)
2162 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002163 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002164
Chris Lattner29689432010-03-11 00:22:57 +00002165 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2166 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167
Chris Lattner638402b2007-02-28 07:00:42 +00002168 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002169 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002170 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002172
2173 // Allocate shadow area for Win64
2174 if (IsWin64) {
2175 CCInfo.AllocateStack(32, 8);
2176 }
2177
Duncan Sands45907662010-10-31 13:21:44 +00002178 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002179
Chris Lattner423c5f42007-02-28 05:31:48 +00002180 // Get a count of how many bytes are to be pushed on the stack.
2181 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002182 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002183 // This is a sibcall. The memory operands are available in caller's
2184 // own caller's stack.
2185 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002186 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2187 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002189
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002191 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002193 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002194 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2195 FPDiff = NumBytesCallerPushed - NumBytes;
2196
2197 // Set the delta of movement of the returnaddr stackslot.
2198 // But only set if delta is greater than previous delta.
2199 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2200 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2201 }
2202
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (!IsSibcall)
2204 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002205
Dan Gohman475871a2008-07-27 21:46:04 +00002206 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002207 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002208 if (isTailCall && FPDiff)
2209 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2210 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002211
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2213 SmallVector<SDValue, 8> MemOpChains;
2214 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002215
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216 // Walk the register/memloc assignments, inserting copies/loads. In the case
2217 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2219 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002220 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002221 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002223 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Chris Lattner423c5f42007-02-28 05:31:48 +00002225 // Promote the value if needed.
2226 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002227 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 case CCValAssign::Full: break;
2229 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002230 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002231 break;
2232 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002234 break;
2235 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002236 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2237 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002238 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2240 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002241 } else
2242 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2243 break;
2244 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002245 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002247 case CCValAssign::Indirect: {
2248 // Store the argument.
2249 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002250 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002251 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002252 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002253 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002254 Arg = SpillSlot;
2255 break;
2256 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002258
Chris Lattner423c5f42007-02-28 05:31:48 +00002259 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002260 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2261 if (isVarArg && IsWin64) {
2262 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2263 // shadow reg if callee is a varargs function.
2264 unsigned ShadowReg = 0;
2265 switch (VA.getLocReg()) {
2266 case X86::XMM0: ShadowReg = X86::RCX; break;
2267 case X86::XMM1: ShadowReg = X86::RDX; break;
2268 case X86::XMM2: ShadowReg = X86::R8; break;
2269 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002270 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002271 if (ShadowReg)
2272 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002273 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002274 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002275 assert(VA.isMemLoc());
2276 if (StackPtr.getNode() == 0)
2277 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2278 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2279 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002280 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002282
Evan Cheng32fe1032006-05-25 00:59:30 +00002283 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002285 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002286
Evan Cheng347d5f72006-04-28 21:29:37 +00002287 // Build a sequence of copy-to-reg nodes chained together with token chain
2288 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290 // Tail call byval lowering might overwrite argument registers so in case of
2291 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002294 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002295 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 InFlag = Chain.getValue(1);
2297 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002298
Chris Lattner88e1fd52009-07-09 04:24:46 +00002299 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002300 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2301 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002303 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2304 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002305 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 InFlag);
2307 InFlag = Chain.getValue(1);
2308 } else {
2309 // If we are tail calling and generating PIC/GOT style code load the
2310 // address of the callee into ECX. The value in ecx is used as target of
2311 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2312 // for tail calls on PIC/GOT architectures. Normally we would just put the
2313 // address of GOT into ebx and then call target@PLT. But for tail calls
2314 // ebx would be restored (since ebx is callee saved) before jumping to the
2315 // target@PLT.
2316
2317 // Note: The actual moving to ECX is done further down.
2318 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2319 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2320 !G->getGlobal()->hasProtectedVisibility())
2321 Callee = LowerGlobalAddress(Callee, DAG);
2322 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002323 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002324 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002325 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002326
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002327 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // From AMD64 ABI document:
2329 // For calls that may call functions that use varargs or stdargs
2330 // (prototype-less calls or calls to functions containing ellipsis (...) in
2331 // the declaration) %al is used as hidden argument to specify the number
2332 // of SSE registers used. The contents of %al do not need to match exactly
2333 // the number of registers, but must be an ubound on the number of SSE
2334 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002335
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002337 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002338 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2339 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2340 };
2341 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002342 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002343 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002344
Dale Johannesendd64c412009-02-04 00:33:20 +00002345 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002347 InFlag = Chain.getValue(1);
2348 }
2349
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002350
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002351 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 if (isTailCall) {
2353 // Force all the incoming stack arguments to be loaded from the stack
2354 // before any new outgoing arguments are stored to the stack, because the
2355 // outgoing stack slots may alias the incoming argument stack slots, and
2356 // the alias isn't otherwise explicit. This is slightly more conservative
2357 // than necessary, because it means that each store effectively depends
2358 // on every argument instead of just those arguments it would clobber.
2359 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2360
Dan Gohman475871a2008-07-27 21:46:04 +00002361 SmallVector<SDValue, 8> MemOpChains2;
2362 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002363 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002364 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002365 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002366 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002367 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2368 CCValAssign &VA = ArgLocs[i];
2369 if (VA.isRegLoc())
2370 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002372 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002374 // Create frame index.
2375 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002376 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002377 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002378 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002379
Duncan Sands276dcbd2008-03-21 09:14:45 +00002380 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002381 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002383 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002384 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002385 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002386 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002387
Dan Gohman98ca4f22009-08-05 01:29:28 +00002388 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2389 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002391 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002392 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002393 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002394 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002395 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002396 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002397 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399 }
2400
2401 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002403 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002404
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405 // Copy arguments to their registers.
2406 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002407 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002408 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002409 InFlag = Chain.getValue(1);
2410 }
Dan Gohman475871a2008-07-27 21:46:04 +00002411 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002412
Gordon Henriksen86737662008-01-05 16:56:59 +00002413 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002414 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002415 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002416 }
2417
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002418 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2419 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2420 // In the 64-bit large code model, we have to make all calls
2421 // through a register, since the call instruction's 32-bit
2422 // pc-relative offset may not be large enough to hold the whole
2423 // address.
2424 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002425 // If the callee is a GlobalAddress node (quite common, every direct call
2426 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2427 // it.
2428
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002429 // We should use extra load for direct calls to dllimported functions in
2430 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002431 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002432 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002433 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002434 bool ExtraLoad = false;
2435 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002436
Chris Lattner48a7d022009-07-09 05:02:21 +00002437 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2438 // external symbols most go through the PLT in PIC mode. If the symbol
2439 // has hidden or protected visibility, or if it is static or local, then
2440 // we don't need to use the PLT - we can directly call it.
2441 if (Subtarget->isTargetELF() &&
2442 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002443 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002444 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002445 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002446 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002447 (!Subtarget->getTargetTriple().isMacOSX() ||
2448 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002449 // PC-relative references to external symbols should go through $stub,
2450 // unless we're building with the leopard linker or later, which
2451 // automatically synthesizes these stubs.
2452 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002453 } else if (Subtarget->isPICStyleRIPRel() &&
2454 isa<Function>(GV) &&
2455 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2456 // If the function is marked as non-lazy, generate an indirect call
2457 // which loads from the GOT directly. This avoids runtime overhead
2458 // at the cost of eager binding (and one extra byte of encoding).
2459 OpFlags = X86II::MO_GOTPCREL;
2460 WrapperKind = X86ISD::WrapperRIP;
2461 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002462 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002463
Devang Patel0d881da2010-07-06 22:08:15 +00002464 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002465 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002466
2467 // Add a wrapper if needed.
2468 if (WrapperKind != ISD::DELETED_NODE)
2469 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2470 // Add extra indirection if needed.
2471 if (ExtraLoad)
2472 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2473 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002474 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 }
Bill Wendling056292f2008-09-16 21:48:12 +00002476 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002477 unsigned char OpFlags = 0;
2478
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2480 // external symbols should go through the PLT.
2481 if (Subtarget->isTargetELF() &&
2482 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2483 OpFlags = X86II::MO_PLT;
2484 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002485 (!Subtarget->getTargetTriple().isMacOSX() ||
2486 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002487 // PC-relative references to external symbols should go through $stub,
2488 // unless we're building with the leopard linker or later, which
2489 // automatically synthesizes these stubs.
2490 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002491 }
Eric Christopherfd179292009-08-27 18:07:15 +00002492
Chris Lattner48a7d022009-07-09 05:02:21 +00002493 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2494 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002495 }
2496
Chris Lattnerd96d0722007-02-25 06:40:16 +00002497 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002498 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002499 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002500
Evan Chengf22f9b32010-02-06 03:28:46 +00002501 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002502 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2503 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002504 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002506
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002507 Ops.push_back(Chain);
2508 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002512
Gordon Henriksen86737662008-01-05 16:56:59 +00002513 // Add argument registers to the end of the list so that they are known live
2514 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002515 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2516 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2517 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002518
Evan Cheng586ccac2008-03-18 23:36:35 +00002519 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002521 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2522
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002523 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002524 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002526
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002527 // Add a register mask operand representing the call-preserved registers.
2528 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2529 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2530 assert(Mask && "Missing call preserved mask for calling convention");
2531 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002532
Gabor Greifba36cb52008-08-28 21:40:38 +00002533 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002534 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002537 // We used to do:
2538 //// If this is the first return lowered for this function, add the regs
2539 //// to the liveout set for the function.
2540 // This isn't right, although it's probably harmless on x86; liveouts
2541 // should be computed from returns not tail calls. Consider a void
2542 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002543 return DAG.getNode(X86ISD::TC_RETURN, dl,
2544 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 }
2546
Dale Johannesenace16102009-02-03 19:33:06 +00002547 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002548 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002549
Chris Lattner2d297092006-05-23 18:50:38 +00002550 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002552 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2553 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002554 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002555 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2556 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002557 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002558 // pops the hidden struct pointer, so we have to push it back.
2559 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002560 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002562 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002564
Gordon Henriksenae636f82008-01-03 16:47:34 +00002565 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002566 if (!IsSibcall) {
2567 Chain = DAG.getCALLSEQ_END(Chain,
2568 DAG.getIntPtrConstant(NumBytes, true),
2569 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2570 true),
2571 InFlag);
2572 InFlag = Chain.getValue(1);
2573 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002574
Chris Lattner3085e152007-02-25 08:59:22 +00002575 // Handle result values, copying them out of physregs into vregs that we
2576 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2578 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002579}
2580
Evan Cheng25ab6902006-09-08 06:48:29 +00002581
2582//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002583// Fast Calling Convention (tail call) implementation
2584//===----------------------------------------------------------------------===//
2585
2586// Like std call, callee cleans arguments, convention except that ECX is
2587// reserved for storing the tail called function address. Only 2 registers are
2588// free for argument passing (inreg). Tail call optimization is performed
2589// provided:
2590// * tailcallopt is enabled
2591// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002592// On X86_64 architecture with GOT-style position independent code only local
2593// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002594// To keep the stack aligned according to platform abi the function
2595// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2596// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002597// If a tail called function callee has more arguments than the caller the
2598// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002599// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002600// original REtADDR, but before the saved framepointer or the spilled registers
2601// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2602// stack layout:
2603// arg1
2604// arg2
2605// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002606// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002607// move area ]
2608// (possible EBP)
2609// ESI
2610// EDI
2611// local1 ..
2612
2613/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2614/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002615unsigned
2616X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2617 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 MachineFunction &MF = DAG.getMachineFunction();
2619 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002620 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002622 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002624 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2626 // Number smaller than 12 so just add the difference.
2627 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2628 } else {
2629 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002630 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002632 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002634}
2635
Evan Cheng5f941932010-02-05 02:21:12 +00002636/// MatchingStackOffset - Return true if the given stack call argument is
2637/// already available in the same position (relatively) of the caller's
2638/// incoming argument stack.
2639static
2640bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2641 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2642 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002643 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2644 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002645 if (Arg.getOpcode() == ISD::CopyFromReg) {
2646 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002647 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002648 return false;
2649 MachineInstr *Def = MRI->getVRegDef(VR);
2650 if (!Def)
2651 return false;
2652 if (!Flags.isByVal()) {
2653 if (!TII->isLoadFromStackSlot(Def, FI))
2654 return false;
2655 } else {
2656 unsigned Opcode = Def->getOpcode();
2657 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2658 Def->getOperand(1).isFI()) {
2659 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002661 } else
2662 return false;
2663 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002664 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2665 if (Flags.isByVal())
2666 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002667 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002668 // define @foo(%struct.X* %A) {
2669 // tail call @bar(%struct.X* byval %A)
2670 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002671 return false;
2672 SDValue Ptr = Ld->getBasePtr();
2673 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2674 if (!FINode)
2675 return false;
2676 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002677 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002678 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002679 FI = FINode->getIndex();
2680 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 } else
2682 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002683
Evan Cheng4cae1332010-03-05 08:38:04 +00002684 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002685 if (!MFI->isFixedObjectIndex(FI))
2686 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002687 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002688}
2689
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2691/// for tail call optimization. Targets which want to do tail call
2692/// optimization should implement this function.
2693bool
2694X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002695 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002697 bool isCalleeStructRet,
2698 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002699 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002700 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002701 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002703 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002704 CalleeCC != CallingConv::C)
2705 return false;
2706
Evan Cheng7096ae42010-01-29 06:45:59 +00002707 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002708 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002709 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002710 CallingConv::ID CallerCC = CallerF->getCallingConv();
2711 bool CCMatch = CallerCC == CalleeCC;
2712
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002713 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002714 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002715 return true;
2716 return false;
2717 }
2718
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002719 // Look for obvious safe cases to perform tail call optimization that do not
2720 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002721
Evan Cheng2c12cb42010-03-26 16:26:03 +00002722 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2723 // emit a special epilogue.
2724 if (RegInfo->needsStackRealignment(MF))
2725 return false;
2726
Evan Chenga375d472010-03-15 18:54:48 +00002727 // Also avoid sibcall optimization if either caller or callee uses struct
2728 // return semantics.
2729 if (isCalleeStructRet || isCallerStructRet)
2730 return false;
2731
Chad Rosier2416da32011-06-24 21:15:36 +00002732 // An stdcall caller is expected to clean up its arguments; the callee
2733 // isn't going to do that.
2734 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2735 return false;
2736
Chad Rosier871f6642011-05-18 19:59:50 +00002737 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002738 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002739 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002740
2741 // Optimizing for varargs on Win64 is unlikely to be safe without
2742 // additional testing.
2743 if (Subtarget->isTargetWin64())
2744 return false;
2745
Chad Rosier871f6642011-05-18 19:59:50 +00002746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002749
Chad Rosier871f6642011-05-18 19:59:50 +00002750 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2751 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2752 if (!ArgLocs[i].isRegLoc())
2753 return false;
2754 }
2755
Chad Rosier30450e82011-12-22 22:35:21 +00002756 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2757 // stack. Therefore, if it's not used by the call it is not safe to optimize
2758 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002759 bool Unused = false;
2760 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2761 if (!Ins[i].Used) {
2762 Unused = true;
2763 break;
2764 }
2765 }
2766 if (Unused) {
2767 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002768 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2769 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002770 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002771 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002772 CCValAssign &VA = RVLocs[i];
2773 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2774 return false;
2775 }
2776 }
2777
Evan Cheng13617962010-04-30 01:12:32 +00002778 // If the calling conventions do not match, then we'd better make sure the
2779 // results are returned in the same way as what the caller expects.
2780 if (!CCMatch) {
2781 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2783 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002784 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2785
2786 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002787 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2788 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002789 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2790
2791 if (RVLocs1.size() != RVLocs2.size())
2792 return false;
2793 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2794 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2795 return false;
2796 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2797 return false;
2798 if (RVLocs1[i].isRegLoc()) {
2799 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2800 return false;
2801 } else {
2802 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2803 return false;
2804 }
2805 }
2806 }
2807
Evan Chenga6bff982010-01-30 01:22:00 +00002808 // If the callee takes no arguments then go on to check the results of the
2809 // call.
2810 if (!Outs.empty()) {
2811 // Check if stack adjustment is needed. For now, do not do this if any
2812 // argument is passed on the stack.
2813 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002814 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2815 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002816
2817 // Allocate shadow area for Win64
2818 if (Subtarget->isTargetWin64()) {
2819 CCInfo.AllocateStack(32, 8);
2820 }
2821
Duncan Sands45907662010-10-31 13:21:44 +00002822 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002823 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002824 MachineFunction &MF = DAG.getMachineFunction();
2825 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2826 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002827
2828 // Check if the arguments are already laid out in the right way as
2829 // the caller's fixed stack objects.
2830 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002831 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2832 const X86InstrInfo *TII =
2833 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2835 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002836 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002837 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002838 if (VA.getLocInfo() == CCValAssign::Indirect)
2839 return false;
2840 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002841 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2842 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002843 return false;
2844 }
2845 }
2846 }
Evan Cheng9c044672010-05-29 01:35:22 +00002847
2848 // If the tailcall address may be in a register, then make sure it's
2849 // possible to register allocate for it. In 32-bit, the call address can
2850 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002851 // callee-saved registers are restored. These happen to be the same
2852 // registers used to pass 'inreg' arguments so watch out for those.
2853 if (!Subtarget->is64Bit() &&
2854 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002855 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002856 unsigned NumInRegs = 0;
2857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2858 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002859 if (!VA.isRegLoc())
2860 continue;
2861 unsigned Reg = VA.getLocReg();
2862 switch (Reg) {
2863 default: break;
2864 case X86::EAX: case X86::EDX: case X86::ECX:
2865 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002866 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002867 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002868 }
2869 }
2870 }
Evan Chenga6bff982010-01-30 01:22:00 +00002871 }
Evan Chengb1712452010-01-27 06:25:16 +00002872
Evan Cheng86809cc2010-02-03 03:28:02 +00002873 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002874}
2875
Dan Gohman3df24e62008-09-03 23:12:08 +00002876FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002877X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2878 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002879}
2880
2881
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002882//===----------------------------------------------------------------------===//
2883// Other Lowering Hooks
2884//===----------------------------------------------------------------------===//
2885
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002886static bool MayFoldLoad(SDValue Op) {
2887 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2888}
2889
2890static bool MayFoldIntoStore(SDValue Op) {
2891 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2892}
2893
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894static bool isTargetShuffle(unsigned Opcode) {
2895 switch(Opcode) {
2896 default: return false;
2897 case X86ISD::PSHUFD:
2898 case X86ISD::PSHUFHW:
2899 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002900 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002901 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002903 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002904 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002905 case X86ISD::MOVLPS:
2906 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002907 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002908 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002909 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910 case X86ISD::MOVSS:
2911 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002912 case X86ISD::UNPCKL:
2913 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002914 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002915 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916 return true;
2917 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002918}
2919
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002920static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002921 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 switch(Opc) {
2923 default: llvm_unreachable("Unknown x86 shuffle node");
2924 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002925 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002926 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927 return DAG.getNode(Opc, dl, VT, V1);
2928 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002929}
2930
2931static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002932 SDValue V1, unsigned TargetMask,
2933 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934 switch(Opc) {
2935 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002936 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002937 case X86ISD::PSHUFHW:
2938 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002939 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002940 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2942 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002943}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002944
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002946 SDValue V1, SDValue V2, unsigned TargetMask,
2947 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 switch(Opc) {
2949 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002950 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002951 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002952 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002953 return DAG.getNode(Opc, dl, VT, V1, V2,
2954 DAG.getConstant(TargetMask, MVT::i8));
2955 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002956}
2957
2958static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2959 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2960 switch(Opc) {
2961 default: llvm_unreachable("Unknown x86 shuffle node");
2962 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002963 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002964 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002965 case X86ISD::MOVLPS:
2966 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002967 case X86ISD::MOVSS:
2968 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002969 case X86ISD::UNPCKL:
2970 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002971 return DAG.getNode(Opc, dl, VT, V1, V2);
2972 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002973}
2974
Dan Gohmand858e902010-04-17 15:26:15 +00002975SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002976 MachineFunction &MF = DAG.getMachineFunction();
2977 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2978 int ReturnAddrIndex = FuncInfo->getRAIndex();
2979
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002980 if (ReturnAddrIndex == 0) {
2981 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002982 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002983 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002984 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002985 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002986 }
2987
Evan Cheng25ab6902006-09-08 06:48:29 +00002988 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002989}
2990
2991
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002992bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2993 bool hasSymbolicDisplacement) {
2994 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002995 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002996 return false;
2997
2998 // If we don't have a symbolic displacement - we don't have any extra
2999 // restrictions.
3000 if (!hasSymbolicDisplacement)
3001 return true;
3002
3003 // FIXME: Some tweaks might be needed for medium code model.
3004 if (M != CodeModel::Small && M != CodeModel::Kernel)
3005 return false;
3006
3007 // For small code model we assume that latest object is 16MB before end of 31
3008 // bits boundary. We may also accept pretty large negative constants knowing
3009 // that all objects are in the positive half of address space.
3010 if (M == CodeModel::Small && Offset < 16*1024*1024)
3011 return true;
3012
3013 // For kernel code model we know that all object resist in the negative half
3014 // of 32bits address space. We may not accept negative offsets, since they may
3015 // be just off and we may accept pretty large positive ones.
3016 if (M == CodeModel::Kernel && Offset > 0)
3017 return true;
3018
3019 return false;
3020}
3021
Evan Chengef41ff62011-06-23 17:54:54 +00003022/// isCalleePop - Determines whether the callee is required to pop its
3023/// own arguments. Callee pop is necessary to support tail calls.
3024bool X86::isCalleePop(CallingConv::ID CallingConv,
3025 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3026 if (IsVarArg)
3027 return false;
3028
3029 switch (CallingConv) {
3030 default:
3031 return false;
3032 case CallingConv::X86_StdCall:
3033 return !is64Bit;
3034 case CallingConv::X86_FastCall:
3035 return !is64Bit;
3036 case CallingConv::X86_ThisCall:
3037 return !is64Bit;
3038 case CallingConv::Fast:
3039 return TailCallOpt;
3040 case CallingConv::GHC:
3041 return TailCallOpt;
3042 }
3043}
3044
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003045/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3046/// specific condition code, returning the condition code and the LHS/RHS of the
3047/// comparison to make.
3048static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3049 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003050 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003051 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3052 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3053 // X > -1 -> X == 0, jump !sign.
3054 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003056 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3057 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003059 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003060 // X < 1 -> X <= 0
3061 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003063 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003064 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003065
Evan Chengd9558e02006-01-06 00:43:03 +00003066 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003067 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETEQ: return X86::COND_E;
3069 case ISD::SETGT: return X86::COND_G;
3070 case ISD::SETGE: return X86::COND_GE;
3071 case ISD::SETLT: return X86::COND_L;
3072 case ISD::SETLE: return X86::COND_LE;
3073 case ISD::SETNE: return X86::COND_NE;
3074 case ISD::SETULT: return X86::COND_B;
3075 case ISD::SETUGT: return X86::COND_A;
3076 case ISD::SETULE: return X86::COND_BE;
3077 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003078 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003082
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003084 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3085 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3087 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003088 }
3089
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 switch (SetCCOpcode) {
3091 default: break;
3092 case ISD::SETOLT:
3093 case ISD::SETOLE:
3094 case ISD::SETUGT:
3095 case ISD::SETUGE:
3096 std::swap(LHS, RHS);
3097 break;
3098 }
3099
3100 // On a floating point condition, the flags are set as follows:
3101 // ZF PF CF op
3102 // 0 | 0 | 0 | X > Y
3103 // 0 | 0 | 1 | X < Y
3104 // 1 | 0 | 0 | X == Y
3105 // 1 | 1 | 1 | unordered
3106 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003107 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETOLT: // flipped
3111 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETOLE: // flipped
3114 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETUGT: // flipped
3117 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETUGE: // flipped
3120 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003123 case ISD::SETNE: return X86::COND_NE;
3124 case ISD::SETUO: return X86::COND_P;
3125 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003126 case ISD::SETOEQ:
3127 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 }
Evan Chengd9558e02006-01-06 00:43:03 +00003129}
3130
Evan Cheng4a460802006-01-11 00:33:36 +00003131/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3132/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003133/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003134static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003135 switch (X86CC) {
3136 default:
3137 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003138 case X86::COND_B:
3139 case X86::COND_BE:
3140 case X86::COND_E:
3141 case X86::COND_P:
3142 case X86::COND_A:
3143 case X86::COND_AE:
3144 case X86::COND_NE:
3145 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003146 return true;
3147 }
3148}
3149
Evan Chengeb2f9692009-10-27 19:56:55 +00003150/// isFPImmLegal - Returns true if the target can instruction select the
3151/// specified FP immediate natively. If false, the legalizer will
3152/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003153bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003154 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3155 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3156 return true;
3157 }
3158 return false;
3159}
3160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3162/// the specified range (L, H].
3163static bool isUndefOrInRange(int Val, int Low, int Hi) {
3164 return (Val < 0) || (Val >= Low && Val < Hi);
3165}
3166
3167/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3168/// specified value.
3169static bool isUndefOrEqual(int Val, int CmpVal) {
3170 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003171 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003173}
3174
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003175/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3176/// from position Pos and ending in Pos+Size, falls within the specified
3177/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003179 int Pos, int Size, int Low) {
3180 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3181 if (!isUndefOrEqual(Mask[i], Low))
3182 return false;
3183 return true;
3184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3188/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003190 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 return (Mask[0] < 2 && Mask[1] < 2);
3194 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003195}
3196
Nate Begeman9008ca62009-04-27 18:41:29 +00003197/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3198/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003199static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003204 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003208 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Evan Cheng506d3df2006-03-29 23:07:14 +00003212 return true;
3213}
3214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3216/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003217static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003222 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003226 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003231}
3232
Nate Begemana09008b2009-10-19 02:17:23 +00003233/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3234/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003235static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3236 const X86Subtarget *Subtarget) {
3237 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3238 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003239 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Craig Topper0e2037b2012-01-20 05:53:00 +00003241 unsigned NumElts = VT.getVectorNumElements();
3242 unsigned NumLanes = VT.getSizeInBits()/128;
3243 unsigned NumLaneElts = NumElts/NumLanes;
3244
3245 // Do not handle 64-bit element shuffles with palignr.
3246 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Craig Topper0e2037b2012-01-20 05:53:00 +00003249 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3250 unsigned i;
3251 for (i = 0; i != NumLaneElts; ++i) {
3252 if (Mask[i+l] >= 0)
3253 break;
3254 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003255
Craig Topper0e2037b2012-01-20 05:53:00 +00003256 // Lane is all undef, go to next lane
3257 if (i == NumLaneElts)
3258 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003261
Craig Topper0e2037b2012-01-20 05:53:00 +00003262 // Make sure its in this lane in one of the sources
3263 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3264 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003265 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003266
3267 // If not lane 0, then we must match lane 0
3268 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3269 return false;
3270
3271 // Correct second source to be contiguous with first source
3272 if (Start >= (int)NumElts)
3273 Start -= NumElts - NumLaneElts;
3274
3275 // Make sure we're shifting in the right direction.
3276 if (Start <= (int)(i+l))
3277 return false;
3278
3279 Start -= i;
3280
3281 // Check the rest of the elements to see if they are consecutive.
3282 for (++i; i != NumLaneElts; ++i) {
3283 int Idx = Mask[i+l];
3284
3285 // Make sure its in this lane
3286 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3287 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3288 return false;
3289
3290 // If not lane 0, then we must match lane 0
3291 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3292 return false;
3293
3294 if (Idx >= (int)NumElts)
3295 Idx -= NumElts - NumLaneElts;
3296
3297 if (!isUndefOrEqual(Idx, Start+i))
3298 return false;
3299
3300 }
Nate Begemana09008b2009-10-19 02:17:23 +00003301 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003302
Nate Begemana09008b2009-10-19 02:17:23 +00003303 return true;
3304}
3305
Craig Topper1a7700a2012-01-19 08:19:12 +00003306/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3307/// the two vector operands have swapped position.
3308static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3309 unsigned NumElems) {
3310 for (unsigned i = 0; i != NumElems; ++i) {
3311 int idx = Mask[i];
3312 if (idx < 0)
3313 continue;
3314 else if (idx < (int)NumElems)
3315 Mask[i] = idx + NumElems;
3316 else
3317 Mask[i] = idx - NumElems;
3318 }
3319}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003320
Craig Topper1a7700a2012-01-19 08:19:12 +00003321/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3322/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3323/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3324/// reverse of what x86 shuffles want.
3325static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3326 bool Commuted = false) {
3327 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328 return false;
3329
Craig Topper1a7700a2012-01-19 08:19:12 +00003330 unsigned NumElems = VT.getVectorNumElements();
3331 unsigned NumLanes = VT.getSizeInBits()/128;
3332 unsigned NumLaneElems = NumElems/NumLanes;
3333
3334 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003335 return false;
3336
3337 // VSHUFPSY divides the resulting vector into 4 chunks.
3338 // The sources are also splitted into 4 chunks, and each destination
3339 // chunk must come from a different source chunk.
3340 //
3341 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3342 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3343 //
3344 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3345 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3346 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003347 // VSHUFPDY divides the resulting vector into 4 chunks.
3348 // The sources are also splitted into 4 chunks, and each destination
3349 // chunk must come from a different source chunk.
3350 //
3351 // SRC1 => X3 X2 X1 X0
3352 // SRC2 => Y3 Y2 Y1 Y0
3353 //
3354 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3355 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003356 unsigned HalfLaneElems = NumLaneElems/2;
3357 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3358 for (unsigned i = 0; i != NumLaneElems; ++i) {
3359 int Idx = Mask[i+l];
3360 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3361 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3362 return false;
3363 // For VSHUFPSY, the mask of the second half must be the same as the
3364 // first but with the appropriate offsets. This works in the same way as
3365 // VPERMILPS works with masks.
3366 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3367 continue;
3368 if (!isUndefOrEqual(Idx, Mask[i]+l))
3369 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003370 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003371 }
3372
3373 return true;
3374}
3375
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003376/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3377/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003378static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003379 unsigned NumElems = VT.getVectorNumElements();
3380
3381 if (VT.getSizeInBits() != 128)
3382 return false;
3383
3384 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003385 return false;
3386
Evan Cheng2064a2b2006-03-28 06:50:32 +00003387 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003388 return isUndefOrEqual(Mask[0], 6) &&
3389 isUndefOrEqual(Mask[1], 7) &&
3390 isUndefOrEqual(Mask[2], 2) &&
3391 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003392}
3393
Nate Begeman0b10b912009-11-07 23:17:15 +00003394/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3395/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3396/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003397static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003398 unsigned NumElems = VT.getVectorNumElements();
3399
3400 if (VT.getSizeInBits() != 128)
3401 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003402
Nate Begeman0b10b912009-11-07 23:17:15 +00003403 if (NumElems != 4)
3404 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003405
Craig Topperdd637ae2012-02-19 05:41:45 +00003406 return isUndefOrEqual(Mask[0], 2) &&
3407 isUndefOrEqual(Mask[1], 3) &&
3408 isUndefOrEqual(Mask[2], 2) &&
3409 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003410}
3411
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3413/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003414static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003415 if (VT.getSizeInBits() != 128)
3416 return false;
3417
Craig Topperdd637ae2012-02-19 05:41:45 +00003418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420 if (NumElems != 2 && NumElems != 4)
3421 return false;
3422
Craig Topperdd637ae2012-02-19 05:41:45 +00003423 for (unsigned i = 0; i != NumElems/2; ++i)
3424 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
Craig Topperdd637ae2012-02-19 05:41:45 +00003427 for (unsigned i = NumElems/2; i != NumElems; ++i)
3428 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430
3431 return true;
3432}
3433
Nate Begeman0b10b912009-11-07 23:17:15 +00003434/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3435/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003436static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3437 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438
David Greenea20244d2011-03-02 17:23:43 +00003439 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003440 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441 return false;
3442
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 for (unsigned i = 0; i != NumElems/2; ++i)
3444 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
Craig Topperdd637ae2012-02-19 05:41:45 +00003447 for (unsigned i = 0; i != NumElems/2; ++i)
3448 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450
3451 return true;
3452}
3453
Evan Cheng0038e592006-03-28 00:39:58 +00003454/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3455/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003456static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003457 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003458 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003459
3460 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3461 "Unsupported vector type for unpckh");
3462
Craig Topper6347e862011-11-21 06:57:39 +00003463 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003464 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003465 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003466
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003467 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3468 // independently on 128-bit lanes.
3469 unsigned NumLanes = VT.getSizeInBits()/128;
3470 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003471
Craig Topper94438ba2011-12-16 08:06:31 +00003472 for (unsigned l = 0; l != NumLanes; ++l) {
3473 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3474 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003475 i += 2, ++j) {
3476 int BitI = Mask[i];
3477 int BitI1 = Mask[i+1];
3478 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003479 return false;
David Greenea20244d2011-03-02 17:23:43 +00003480 if (V2IsSplat) {
3481 if (!isUndefOrEqual(BitI1, NumElts))
3482 return false;
3483 } else {
3484 if (!isUndefOrEqual(BitI1, j + NumElts))
3485 return false;
3486 }
Evan Cheng39623da2006-04-20 08:58:49 +00003487 }
Evan Cheng0038e592006-03-28 00:39:58 +00003488 }
David Greenea20244d2011-03-02 17:23:43 +00003489
Evan Cheng0038e592006-03-28 00:39:58 +00003490 return true;
3491}
3492
Evan Cheng4fcb9222006-03-28 02:43:26 +00003493/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3494/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003495static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003496 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003497 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003498
3499 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3500 "Unsupported vector type for unpckh");
3501
Craig Topper6347e862011-11-21 06:57:39 +00003502 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003503 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003504 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003505
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003506 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3507 // independently on 128-bit lanes.
3508 unsigned NumLanes = VT.getSizeInBits()/128;
3509 unsigned NumLaneElts = NumElts/NumLanes;
3510
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003512 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3513 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003514 int BitI = Mask[i];
3515 int BitI1 = Mask[i+1];
3516 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003517 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003518 if (V2IsSplat) {
3519 if (isUndefOrEqual(BitI1, NumElts))
3520 return false;
3521 } else {
3522 if (!isUndefOrEqual(BitI1, j+NumElts))
3523 return false;
3524 }
Evan Cheng39623da2006-04-20 08:58:49 +00003525 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003527 return true;
3528}
3529
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003530/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3531/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3532/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003533static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003534 bool HasAVX2) {
3535 unsigned NumElts = VT.getVectorNumElements();
3536
3537 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3538 "Unsupported vector type for unpckh");
3539
3540 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3541 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003542 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003543
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003544 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3545 // FIXME: Need a better way to get rid of this, there's no latency difference
3546 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3547 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003548 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003549 return false;
3550
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003551 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3552 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003553 unsigned NumLanes = VT.getSizeInBits()/128;
3554 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003555
Craig Topper94438ba2011-12-16 08:06:31 +00003556 for (unsigned l = 0; l != NumLanes; ++l) {
3557 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3558 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003559 i += 2, ++j) {
3560 int BitI = Mask[i];
3561 int BitI1 = Mask[i+1];
3562
3563 if (!isUndefOrEqual(BitI, j))
3564 return false;
3565 if (!isUndefOrEqual(BitI1, j))
3566 return false;
3567 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003568 }
David Greenea20244d2011-03-02 17:23:43 +00003569
Rafael Espindola15684b22009-04-24 12:40:33 +00003570 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003571}
3572
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003573/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3574/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3575/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003576static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003577 unsigned NumElts = VT.getVectorNumElements();
3578
3579 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3580 "Unsupported vector type for unpckh");
3581
3582 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3583 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003585
Craig Topper94438ba2011-12-16 08:06:31 +00003586 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3587 // independently on 128-bit lanes.
3588 unsigned NumLanes = VT.getSizeInBits()/128;
3589 unsigned NumLaneElts = NumElts/NumLanes;
3590
3591 for (unsigned l = 0; l != NumLanes; ++l) {
3592 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3593 i != (l+1)*NumLaneElts; i += 2, ++j) {
3594 int BitI = Mask[i];
3595 int BitI1 = Mask[i+1];
3596 if (!isUndefOrEqual(BitI, j))
3597 return false;
3598 if (!isUndefOrEqual(BitI1, j))
3599 return false;
3600 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003601 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003602 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003603}
3604
Evan Cheng017dcc62006-04-21 01:05:10 +00003605/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3606/// specifies a shuffle of elements that is suitable for input to MOVSS,
3607/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003608static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003609 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003610 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003611 if (VT.getSizeInBits() == 256)
3612 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003613
Craig Topperc612d792012-01-02 09:17:37 +00003614 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003618
Craig Topperc612d792012-01-02 09:17:37 +00003619 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003622
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003623 return true;
3624}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003625
Craig Topper70b883b2011-11-28 10:14:51 +00003626/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003627/// as permutations between 128-bit chunks or halves. As an example: this
3628/// shuffle bellow:
3629/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3630/// The first half comes from the second half of V1 and the second half from the
3631/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003632static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003633 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003634 return false;
3635
3636 // The shuffle result is divided into half A and half B. In total the two
3637 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3638 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003639 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003640 bool MatchA = false, MatchB = false;
3641
3642 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003643 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003644 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3645 MatchA = true;
3646 break;
3647 }
3648 }
3649
3650 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003651 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3653 MatchB = true;
3654 break;
3655 }
3656 }
3657
3658 return MatchA && MatchB;
3659}
3660
Craig Topper70b883b2011-11-28 10:14:51 +00003661/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3662/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003663static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003664 EVT VT = SVOp->getValueType(0);
3665
Craig Topperc612d792012-01-02 09:17:37 +00003666 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667
Craig Topperc612d792012-01-02 09:17:37 +00003668 unsigned FstHalf = 0, SndHalf = 0;
3669 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (SVOp->getMaskElt(i) > 0) {
3671 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3672 break;
3673 }
3674 }
Craig Topperc612d792012-01-02 09:17:37 +00003675 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003676 if (SVOp->getMaskElt(i) > 0) {
3677 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3678 break;
3679 }
3680 }
3681
3682 return (FstHalf | (SndHalf << 4));
3683}
3684
Craig Topper70b883b2011-11-28 10:14:51 +00003685/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003686/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3687/// Note that VPERMIL mask matching is different depending whether theunderlying
3688/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3689/// to the same elements of the low, but to the higher half of the source.
3690/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003691/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003692static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003693 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003694 return false;
3695
Craig Topperc612d792012-01-02 09:17:37 +00003696 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003697 // Only match 256-bit with 32/64-bit types
3698 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003699 return false;
3700
Craig Topperc612d792012-01-02 09:17:37 +00003701 unsigned NumLanes = VT.getSizeInBits()/128;
3702 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003704 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003705 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003706 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003707 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003708 continue;
3709 // VPERMILPS handling
3710 if (Mask[i] < 0)
3711 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003712 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003713 return false;
3714 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003715 }
3716
3717 return true;
3718}
3719
Craig Topper5aaffa82012-02-19 02:53:47 +00003720/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003721/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003722/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003723static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003724 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003725 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003726 if (VT.getSizeInBits() == 256)
3727 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003728 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003733
Craig Topperc612d792012-01-02 09:17:37 +00003734 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003735 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3736 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3737 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003738 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Evan Cheng39623da2006-04-20 08:58:49 +00003740 return true;
3741}
3742
Evan Chengd9539472006-04-14 21:59:03 +00003743/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3744/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003745/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003746static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003747 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003748 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003749 return false;
3750
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003751 unsigned NumElems = VT.getVectorNumElements();
3752
3753 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3754 (VT.getSizeInBits() == 256 && NumElems != 8))
3755 return false;
3756
3757 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003758 for (unsigned i = 0; i != NumElems; i += 2)
3759 if (!isUndefOrEqual(Mask[i], i+1) ||
3760 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003762
3763 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003764}
3765
3766/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3767/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003768/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003769static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003770 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003771 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003772 return false;
3773
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003774 unsigned NumElems = VT.getVectorNumElements();
3775
3776 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3777 (VT.getSizeInBits() == 256 && NumElems != 8))
3778 return false;
3779
3780 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003781 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003782 if (!isUndefOrEqual(Mask[i], i) ||
3783 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003785
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003786 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003787}
3788
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003789/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3790/// specifies a shuffle of elements that is suitable for input to 256-bit
3791/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003792static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003793 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794
Craig Topperbeabc6c2011-12-05 06:56:46 +00003795 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003796 return false;
3797
Craig Topperc612d792012-01-02 09:17:37 +00003798 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003799 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003800 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003801 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003802 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003803 return false;
3804 return true;
3805}
3806
Evan Cheng0b457f02008-09-25 20:50:48 +00003807/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003808/// specifies a shuffle of elements that is suitable for input to 128-bit
3809/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003810static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003811 if (VT.getSizeInBits() != 128)
3812 return false;
3813
Craig Topperc612d792012-01-02 09:17:37 +00003814 unsigned e = VT.getVectorNumElements() / 2;
3815 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003816 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003817 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003818 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003819 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003820 return false;
3821 return true;
3822}
3823
David Greenec38a03e2011-02-03 15:50:00 +00003824/// isVEXTRACTF128Index - Return true if the specified
3825/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3826/// suitable for input to VEXTRACTF128.
3827bool X86::isVEXTRACTF128Index(SDNode *N) {
3828 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3829 return false;
3830
3831 // The index should be aligned on a 128-bit boundary.
3832 uint64_t Index =
3833 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3834
3835 unsigned VL = N->getValueType(0).getVectorNumElements();
3836 unsigned VBits = N->getValueType(0).getSizeInBits();
3837 unsigned ElSize = VBits / VL;
3838 bool Result = (Index * ElSize) % 128 == 0;
3839
3840 return Result;
3841}
3842
David Greeneccacdc12011-02-04 16:08:29 +00003843/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3844/// operand specifies a subvector insert that is suitable for input to
3845/// VINSERTF128.
3846bool X86::isVINSERTF128Index(SDNode *N) {
3847 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3848 return false;
3849
3850 // The index should be aligned on a 128-bit boundary.
3851 uint64_t Index =
3852 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3853
3854 unsigned VL = N->getValueType(0).getVectorNumElements();
3855 unsigned VBits = N->getValueType(0).getSizeInBits();
3856 unsigned ElSize = VBits / VL;
3857 bool Result = (Index * ElSize) % 128 == 0;
3858
3859 return Result;
3860}
3861
Evan Cheng63d33002006-03-22 08:01:21 +00003862/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003863/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003864/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003865static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003866 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003867
Craig Topper1a7700a2012-01-19 08:19:12 +00003868 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3869 "Unsupported vector type for PSHUF/SHUFP");
3870
3871 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3872 // independently on 128-bit lanes.
3873 unsigned NumElts = VT.getVectorNumElements();
3874 unsigned NumLanes = VT.getSizeInBits()/128;
3875 unsigned NumLaneElts = NumElts/NumLanes;
3876
3877 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3878 "Only supports 2 or 4 elements per lane");
3879
3880 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003881 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003882 for (unsigned i = 0; i != NumElts; ++i) {
3883 int Elt = N->getMaskElt(i);
3884 if (Elt < 0) continue;
3885 Elt %= NumLaneElts;
3886 unsigned ShAmt = i << Shift;
3887 if (ShAmt >= 8) ShAmt -= 8;
3888 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003889 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003890
Evan Cheng63d33002006-03-22 08:01:21 +00003891 return Mask;
3892}
3893
Evan Cheng506d3df2006-03-29 23:07:14 +00003894/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003895/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003896static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003897 unsigned Mask = 0;
3898 // 8 nodes, but we only care about the last 4.
3899 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003900 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003902 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 if (i != 4)
3904 Mask <<= 2;
3905 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003906 return Mask;
3907}
3908
3909/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003910/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003911static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003912 unsigned Mask = 0;
3913 // 8 nodes, but we only care about the first 4.
3914 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003915 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 if (Val >= 0)
3917 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003918 if (i != 0)
3919 Mask <<= 2;
3920 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003921 return Mask;
3922}
3923
Nate Begemana09008b2009-10-19 02:17:23 +00003924/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3925/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003926static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3927 EVT VT = SVOp->getValueType(0);
3928 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003929
Craig Topper0e2037b2012-01-20 05:53:00 +00003930 unsigned NumElts = VT.getVectorNumElements();
3931 unsigned NumLanes = VT.getSizeInBits()/128;
3932 unsigned NumLaneElts = NumElts/NumLanes;
3933
3934 int Val = 0;
3935 unsigned i;
3936 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003937 Val = SVOp->getMaskElt(i);
3938 if (Val >= 0)
3939 break;
3940 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003941 if (Val >= (int)NumElts)
3942 Val -= NumElts - NumLaneElts;
3943
Eli Friedman63f8dde2011-07-25 21:36:45 +00003944 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003945 return (Val - i) * EltSize;
3946}
3947
David Greenec38a03e2011-02-03 15:50:00 +00003948/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3949/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3950/// instructions.
3951unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3952 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3953 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3954
3955 uint64_t Index =
3956 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3957
3958 EVT VecVT = N->getOperand(0).getValueType();
3959 EVT ElVT = VecVT.getVectorElementType();
3960
3961 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003962 return Index / NumElemsPerChunk;
3963}
3964
David Greeneccacdc12011-02-04 16:08:29 +00003965/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3966/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3967/// instructions.
3968unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3969 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3970 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3971
3972 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003973 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003974
3975 EVT VecVT = N->getValueType(0);
3976 EVT ElVT = VecVT.getVectorElementType();
3977
3978 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003979 return Index / NumElemsPerChunk;
3980}
3981
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003982/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3983/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3984/// Handles 256-bit.
3985static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3986 EVT VT = N->getValueType(0);
3987
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003988 unsigned NumElts = VT.getVectorNumElements();
3989
Craig Topper095c5282012-04-15 23:48:57 +00003990 assert((VT.is256BitVector() && NumElts == 4) &&
3991 "Unsupported vector type for VPERMQ/VPERMPD");
3992
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003993 unsigned Mask = 0;
3994 for (unsigned i = 0; i != NumElts; ++i) {
3995 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003996 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003997 continue;
3998 Mask |= Elt << (i*2);
3999 }
4000
4001 return Mask;
4002}
Evan Cheng37b73872009-07-30 08:33:02 +00004003/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4004/// constant +0.0.
4005bool X86::isZeroNode(SDValue Elt) {
4006 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004007 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004008 (isa<ConstantFPSDNode>(Elt) &&
4009 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4010}
4011
Nate Begeman9008ca62009-04-27 18:41:29 +00004012/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4013/// their permute mask.
4014static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4015 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004016 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004017 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004019
Nate Begeman5a5ca152009-04-29 05:20:52 +00004020 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 int idx = SVOp->getMaskElt(i);
4022 if (idx < 0)
4023 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004024 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004026 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4030 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004031}
4032
Evan Cheng533a0aa2006-04-19 20:35:22 +00004033/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4034/// match movhlps. The lower half elements should come from upper half of
4035/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004036/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004037static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004038 if (VT.getSizeInBits() != 128)
4039 return false;
4040 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004041 return false;
4042 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004043 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004044 return false;
4045 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004046 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004047 return false;
4048 return true;
4049}
4050
Evan Cheng5ced1d82006-04-06 23:23:56 +00004051/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004052/// is promoted to a vector. It also returns the LoadSDNode by reference if
4053/// required.
4054static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004055 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4056 return false;
4057 N = N->getOperand(0).getNode();
4058 if (!ISD::isNON_EXTLoad(N))
4059 return false;
4060 if (LD)
4061 *LD = cast<LoadSDNode>(N);
4062 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004063}
4064
Dan Gohman65fd6562011-11-03 21:49:52 +00004065// Test whether the given value is a vector value which will be legalized
4066// into a load.
4067static bool WillBeConstantPoolLoad(SDNode *N) {
4068 if (N->getOpcode() != ISD::BUILD_VECTOR)
4069 return false;
4070
4071 // Check for any non-constant elements.
4072 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4073 switch (N->getOperand(i).getNode()->getOpcode()) {
4074 case ISD::UNDEF:
4075 case ISD::ConstantFP:
4076 case ISD::Constant:
4077 break;
4078 default:
4079 return false;
4080 }
4081
4082 // Vectors of all-zeros and all-ones are materialized with special
4083 // instructions rather than being loaded.
4084 return !ISD::isBuildVectorAllZeros(N) &&
4085 !ISD::isBuildVectorAllOnes(N);
4086}
4087
Evan Cheng533a0aa2006-04-19 20:35:22 +00004088/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4089/// match movlp{s|d}. The lower half elements should come from lower half of
4090/// V1 (and in order), and the upper half elements should come from the upper
4091/// half of V2 (and in order). And since V1 will become the source of the
4092/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004093static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004094 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004095 if (VT.getSizeInBits() != 128)
4096 return false;
4097
Evan Cheng466685d2006-10-09 20:57:25 +00004098 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004099 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004100 // Is V2 is a vector load, don't do this transformation. We will try to use
4101 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004102 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004103 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004104
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004105 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107 if (NumElems != 2 && NumElems != 4)
4108 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004110 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004111 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004112 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004113 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004114 return false;
4115 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004116}
4117
Evan Cheng39623da2006-04-20 08:58:49 +00004118/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4119/// all the same.
4120static bool isSplatVector(SDNode *N) {
4121 if (N->getOpcode() != ISD::BUILD_VECTOR)
4122 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004123
Dan Gohman475871a2008-07-27 21:46:04 +00004124 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004125 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4126 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004127 return false;
4128 return true;
4129}
4130
Evan Cheng213d2cf2007-05-17 18:45:50 +00004131/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004132/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004133/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004134static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004135 SDValue V1 = N->getOperand(0);
4136 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004137 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4138 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004140 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004142 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4143 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004144 if (Opc != ISD::BUILD_VECTOR ||
4145 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 return false;
4147 } else if (Idx >= 0) {
4148 unsigned Opc = V1.getOpcode();
4149 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4150 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004151 if (Opc != ISD::BUILD_VECTOR ||
4152 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004153 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004154 }
4155 }
4156 return true;
4157}
4158
4159/// getZeroVector - Returns a vector of specified type with all zero elements.
4160///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004161static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004162 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004163 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Dale Johannesen0488fb62010-09-30 23:57:10 +00004165 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004166 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004168 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004169 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004170 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4171 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4172 } else { // SSE1
4173 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4174 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4175 }
4176 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004177 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004178 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4179 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4180 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4181 } else {
4182 // 256-bit logic and arithmetic instructions in AVX are all
4183 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4184 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4185 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4186 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4187 }
Evan Chengf0df0312008-05-15 08:39:06 +00004188 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004190}
4191
Chris Lattner8a594482007-11-25 00:24:49 +00004192/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004193/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4194/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4195/// Then bitcast to their original type, ensuring they get CSE'd.
4196static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4197 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004198 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004199 assert((VT.is128BitVector() || VT.is256BitVector())
4200 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004201
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004203 SDValue Vec;
4204 if (VT.getSizeInBits() == 256) {
4205 if (HasAVX2) { // AVX2
4206 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4207 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4208 } else { // AVX
4209 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4210 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4211 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4212 Vec = Insert128BitVector(InsV, Vec,
4213 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4214 }
4215 } else {
4216 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004217 }
4218
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004219 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004220}
4221
Evan Cheng39623da2006-04-20 08:58:49 +00004222/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4223/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004224static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004225 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004226 if (Mask[i] > (int)NumElems) {
4227 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004228 }
Evan Cheng39623da2006-04-20 08:58:49 +00004229 }
Evan Cheng39623da2006-04-20 08:58:49 +00004230}
4231
Evan Cheng017dcc62006-04-21 01:05:10 +00004232/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4233/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004234static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 SDValue V2) {
4236 unsigned NumElems = VT.getVectorNumElements();
4237 SmallVector<int, 8> Mask;
4238 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004239 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 Mask.push_back(i);
4241 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004242}
4243
Nate Begeman9008ca62009-04-27 18:41:29 +00004244/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004245static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SDValue V2) {
4247 unsigned NumElems = VT.getVectorNumElements();
4248 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004249 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 Mask.push_back(i);
4251 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004252 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004254}
4255
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004256/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004257static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 SDValue V2) {
4259 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004260 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004262 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 Mask.push_back(i + Half);
4264 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004265 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004267}
4268
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004269// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004270// a generic shuffle instruction because the target has no such instructions.
4271// Generate shuffles which repeat i16 and i8 several times until they can be
4272// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004273static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004276 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004277
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 while (NumElems > 4) {
4279 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 EltNo -= NumElems/2;
4284 }
4285 NumElems >>= 1;
4286 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004287 return V;
4288}
Eric Christopherfd179292009-08-27 18:07:15 +00004289
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004290/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4291static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4292 EVT VT = V.getValueType();
4293 DebugLoc dl = V.getDebugLoc();
4294 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4295 && "Vector size not supported");
4296
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 if (VT.getSizeInBits() == 128) {
4298 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004299 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004300 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4301 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004302 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004303 // To use VPERMILPS to splat scalars, the second half of indicies must
4304 // refer to the higher part, which is a duplication of the lower one,
4305 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4307 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004308
4309 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4310 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4311 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312 }
4313
4314 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4315}
4316
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004317/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4319 EVT SrcVT = SV->getValueType(0);
4320 SDValue V1 = SV->getOperand(0);
4321 DebugLoc dl = SV->getDebugLoc();
4322
4323 int EltNo = SV->getSplatIndex();
4324 int NumElems = SrcVT.getVectorNumElements();
4325 unsigned Size = SrcVT.getSizeInBits();
4326
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004327 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4328 "Unknown how to promote splat for type");
4329
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004330 // Extract the 128-bit part containing the splat element and update
4331 // the splat element index when it refers to the higher register.
4332 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004333 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004334 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4335 if (Idx > 0)
4336 EltNo -= NumElems/2;
4337 }
4338
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004339 // All i16 and i8 vector types can't be used directly by a generic shuffle
4340 // instruction because the target has no such instruction. Generate shuffles
4341 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004342 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004343 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004344 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004345 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346
4347 // Recreate the 256-bit vector and place the same 128-bit vector
4348 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004349 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004350 if (Size == 256) {
4351 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4352 DAG.getConstant(0, MVT::i32), DAG, dl);
4353 V1 = Insert128BitVector(InsV, V1,
4354 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4355 }
4356
4357 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004358}
4359
Evan Chengba05f722006-04-21 23:03:30 +00004360/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004361/// vector of zero or undef vector. This produces a shuffle where the low
4362/// element of V2 is swizzled into the zero/undef vector, landing at element
4363/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004364static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004365 bool IsZero,
4366 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004367 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004368 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004369 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004370 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 unsigned NumElems = VT.getVectorNumElements();
4372 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004373 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 // If this is the insertion idx, put the low elt of V2 here.
4375 MaskVec.push_back(i == Idx ? NumElems : i);
4376 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004377}
4378
Craig Toppera1ffc682012-03-20 06:42:26 +00004379/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4380/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004381/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004382static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004383 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004384 unsigned NumElems = VT.getVectorNumElements();
4385 SDValue ImmN;
4386
Craig Topper89f4e662012-03-20 07:17:59 +00004387 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004388 switch(N->getOpcode()) {
4389 case X86ISD::SHUFP:
4390 ImmN = N->getOperand(N->getNumOperands()-1);
4391 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4392 break;
4393 case X86ISD::UNPCKH:
4394 DecodeUNPCKHMask(VT, Mask);
4395 break;
4396 case X86ISD::UNPCKL:
4397 DecodeUNPCKLMask(VT, Mask);
4398 break;
4399 case X86ISD::MOVHLPS:
4400 DecodeMOVHLPSMask(NumElems, Mask);
4401 break;
4402 case X86ISD::MOVLHPS:
4403 DecodeMOVLHPSMask(NumElems, Mask);
4404 break;
4405 case X86ISD::PSHUFD:
4406 case X86ISD::VPERMILP:
4407 ImmN = N->getOperand(N->getNumOperands()-1);
4408 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004409 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004410 break;
4411 case X86ISD::PSHUFHW:
4412 ImmN = N->getOperand(N->getNumOperands()-1);
4413 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004414 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004415 break;
4416 case X86ISD::PSHUFLW:
4417 ImmN = N->getOperand(N->getNumOperands()-1);
4418 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004419 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004420 break;
4421 case X86ISD::MOVSS:
4422 case X86ISD::MOVSD: {
4423 // The index 0 always comes from the first element of the second source,
4424 // this is why MOVSS and MOVSD are used in the first place. The other
4425 // elements come from the other positions of the first source vector
4426 Mask.push_back(NumElems);
4427 for (unsigned i = 1; i != NumElems; ++i) {
4428 Mask.push_back(i);
4429 }
4430 break;
4431 }
4432 case X86ISD::VPERM2X128:
4433 ImmN = N->getOperand(N->getNumOperands()-1);
4434 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004435 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004436 break;
4437 case X86ISD::MOVDDUP:
4438 case X86ISD::MOVLHPD:
4439 case X86ISD::MOVLPD:
4440 case X86ISD::MOVLPS:
4441 case X86ISD::MOVSHDUP:
4442 case X86ISD::MOVSLDUP:
4443 case X86ISD::PALIGN:
4444 // Not yet implemented
4445 return false;
4446 default: llvm_unreachable("unknown target shuffle node");
4447 }
4448
4449 return true;
4450}
4451
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4453/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004454static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004455 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004456 if (Depth == 6)
4457 return SDValue(); // Limit search depth.
4458
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459 SDValue V = SDValue(N, 0);
4460 EVT VT = V.getValueType();
4461 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462
4463 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4464 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004465 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466
Craig Topper3d092db2012-03-21 02:14:01 +00004467 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004468 return DAG.getUNDEF(VT.getVectorElementType());
4469
Craig Topperd156dc12012-02-06 07:17:51 +00004470 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004471 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4472 : SV->getOperand(1);
4473 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004474 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004475
4476 // Recurse into target specific vector shuffles to find scalars.
4477 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004478 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004479 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004480 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004481 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482
Craig Topper89f4e662012-03-20 07:17:59 +00004483 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004484 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485
Craig Topper3d092db2012-03-21 02:14:01 +00004486 int Elt = ShuffleMask[Index];
4487 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004488 return DAG.getUNDEF(VT.getVectorElementType());
4489
Craig Topper3d092db2012-03-21 02:14:01 +00004490 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004491 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004492 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004493 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004494 }
4495
4496 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004497 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004498 V = V.getOperand(0);
4499 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004500 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004502 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004503 return SDValue();
4504 }
4505
4506 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4507 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004508 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509
4510 if (V.getOpcode() == ISD::BUILD_VECTOR)
4511 return V.getOperand(Index);
4512
4513 return SDValue();
4514}
4515
4516/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4517/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004518/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004519static
Craig Topper3d092db2012-03-21 02:14:01 +00004520unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004522 unsigned i;
4523 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004525 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 if (!(Elt.getNode() &&
4527 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4528 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004529 }
4530
4531 return i;
4532}
4533
Craig Topper3d092db2012-03-21 02:14:01 +00004534/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4535/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004536/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4537static
Craig Topper3d092db2012-03-21 02:14:01 +00004538bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4539 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4540 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541 bool SeenV1 = false;
4542 bool SeenV2 = false;
4543
Craig Topper3d092db2012-03-21 02:14:01 +00004544 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004545 int Idx = SVOp->getMaskElt(i);
4546 // Ignore undef indicies
4547 if (Idx < 0)
4548 continue;
4549
Craig Topper3d092db2012-03-21 02:14:01 +00004550 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 SeenV1 = true;
4552 else
4553 SeenV2 = true;
4554
4555 // Only accept consecutive elements from the same vector
4556 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4557 return false;
4558 }
4559
4560 OpNum = SeenV1 ? 0 : 1;
4561 return true;
4562}
4563
4564/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4565/// logical left shift of a vector.
4566static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4567 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4568 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4569 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4570 false /* check zeros from right */, DAG);
4571 unsigned OpSrc;
4572
4573 if (!NumZeros)
4574 return false;
4575
4576 // Considering the elements in the mask that are not consecutive zeros,
4577 // check if they consecutively come from only one of the source vectors.
4578 //
4579 // V1 = {X, A, B, C} 0
4580 // \ \ \ /
4581 // vector_shuffle V1, V2 <1, 2, 3, X>
4582 //
4583 if (!isShuffleMaskConsecutive(SVOp,
4584 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004585 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586 NumZeros, // Where to start looking in the src vector
4587 NumElems, // Number of elements in vector
4588 OpSrc)) // Which source operand ?
4589 return false;
4590
4591 isLeft = false;
4592 ShAmt = NumZeros;
4593 ShVal = SVOp->getOperand(OpSrc);
4594 return true;
4595}
4596
4597/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4598/// logical left shift of a vector.
4599static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4600 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4601 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4602 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4603 true /* check zeros from left */, DAG);
4604 unsigned OpSrc;
4605
4606 if (!NumZeros)
4607 return false;
4608
4609 // Considering the elements in the mask that are not consecutive zeros,
4610 // check if they consecutively come from only one of the source vectors.
4611 //
4612 // 0 { A, B, X, X } = V2
4613 // / \ / /
4614 // vector_shuffle V1, V2 <X, X, 4, 5>
4615 //
4616 if (!isShuffleMaskConsecutive(SVOp,
4617 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004618 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004619 0, // Where to start looking in the src vector
4620 NumElems, // Number of elements in vector
4621 OpSrc)) // Which source operand ?
4622 return false;
4623
4624 isLeft = true;
4625 ShAmt = NumZeros;
4626 ShVal = SVOp->getOperand(OpSrc);
4627 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004628}
4629
4630/// isVectorShift - Returns true if the shuffle can be implemented as a
4631/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004632static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004633 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004634 // Although the logic below support any bitwidth size, there are no
4635 // shift instructions which handle more than 128-bit vectors.
4636 if (SVOp->getValueType(0).getSizeInBits() > 128)
4637 return false;
4638
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4640 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4641 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004642
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004644}
4645
Evan Chengc78d3b42006-04-24 18:01:45 +00004646/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4647///
Dan Gohman475871a2008-07-27 21:46:04 +00004648static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004650 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004651 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004652 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004653 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004654 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004655
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004656 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004657 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004658 bool First = true;
4659 for (unsigned i = 0; i < 16; ++i) {
4660 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4661 if (ThisIsNonZero && First) {
4662 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004663 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004664 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004666 First = false;
4667 }
4668
4669 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004670 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4672 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004673 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004675 }
4676 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4678 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4679 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004680 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 } else
4683 ThisElt = LastElt;
4684
Gabor Greifba36cb52008-08-28 21:40:38 +00004685 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004687 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004688 }
4689 }
4690
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004691 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004692}
4693
Bill Wendlinga348c562007-03-22 18:42:45 +00004694/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004695///
Dan Gohman475871a2008-07-27 21:46:04 +00004696static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004697 unsigned NumNonZero, unsigned NumZero,
4698 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004699 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004700 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004701 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004702 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004703
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004704 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004705 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 bool First = true;
4707 for (unsigned i = 0; i < 8; ++i) {
4708 bool isNonZero = (NonZeros & (1 << i)) != 0;
4709 if (isNonZero) {
4710 if (First) {
4711 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004712 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 First = false;
4716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004717 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004719 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 }
4721 }
4722
4723 return V;
4724}
4725
Evan Chengf26ffe92008-05-29 08:22:04 +00004726/// getVShift - Return a vector logical shift node.
4727///
Owen Andersone50ed302009-08-10 22:56:29 +00004728static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 unsigned NumBits, SelectionDAG &DAG,
4730 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004731 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004732 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004733 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004734 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4735 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004736 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004737 DAG.getConstant(NumBits,
4738 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004739}
4740
Dan Gohman475871a2008-07-27 21:46:04 +00004741SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004742X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004743 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004744
Evan Chengc3630942009-12-09 21:00:30 +00004745 // Check if the scalar load can be widened into a vector load. And if
4746 // the address is "base + cst" see if the cst can be "absorbed" into
4747 // the shuffle mask.
4748 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4749 SDValue Ptr = LD->getBasePtr();
4750 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4751 return SDValue();
4752 EVT PVT = LD->getValueType(0);
4753 if (PVT != MVT::i32 && PVT != MVT::f32)
4754 return SDValue();
4755
4756 int FI = -1;
4757 int64_t Offset = 0;
4758 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4759 FI = FINode->getIndex();
4760 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004761 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004762 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4763 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4764 Offset = Ptr.getConstantOperandVal(1);
4765 Ptr = Ptr.getOperand(0);
4766 } else {
4767 return SDValue();
4768 }
4769
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004770 // FIXME: 256-bit vector instructions don't require a strict alignment,
4771 // improve this code to support it better.
4772 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004773 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004775 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004776 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004777 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004778 // Can't change the alignment. FIXME: It's possible to compute
4779 // the exact stack offset and reference FI + adjust offset instead.
4780 // If someone *really* cares about this. That's the way to implement it.
4781 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004782 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004783 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004784 }
4785 }
4786
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004787 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004788 // Ptr + (Offset & ~15).
4789 if (Offset < 0)
4790 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004791 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004792 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004793 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004794 if (StartOffset)
4795 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4796 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4797
4798 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004799 int NumElems = VT.getVectorNumElements();
4800
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004801 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4802 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004803 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004804 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004805
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004806 SmallVector<int, 8> Mask;
4807 for (int i = 0; i < NumElems; ++i)
4808 Mask.push_back(EltNo);
4809
Craig Toppercc3000632012-01-30 07:50:31 +00004810 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004811 }
4812
4813 return SDValue();
4814}
4815
Michael J. Spencerec38de22010-10-10 22:04:20 +00004816/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4817/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004818/// load which has the same value as a build_vector whose operands are 'elts'.
4819///
4820/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004821///
Nate Begeman1449f292010-03-24 22:19:06 +00004822/// FIXME: we'd also like to handle the case where the last elements are zero
4823/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4824/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004825static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004826 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004827 EVT EltVT = VT.getVectorElementType();
4828 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004829
Nate Begemanfdea31a2010-03-24 20:49:50 +00004830 LoadSDNode *LDBase = NULL;
4831 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004832
Nate Begeman1449f292010-03-24 22:19:06 +00004833 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004834 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004835 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004836 for (unsigned i = 0; i < NumElems; ++i) {
4837 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004838
Nate Begemanfdea31a2010-03-24 20:49:50 +00004839 if (!Elt.getNode() ||
4840 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4841 return SDValue();
4842 if (!LDBase) {
4843 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4844 return SDValue();
4845 LDBase = cast<LoadSDNode>(Elt.getNode());
4846 LastLoadedElt = i;
4847 continue;
4848 }
4849 if (Elt.getOpcode() == ISD::UNDEF)
4850 continue;
4851
4852 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4853 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4854 return SDValue();
4855 LastLoadedElt = i;
4856 }
Nate Begeman1449f292010-03-24 22:19:06 +00004857
4858 // If we have found an entire vector of loads and undefs, then return a large
4859 // load of the entire vector width starting at the base pointer. If we found
4860 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004861 if (LastLoadedElt == NumElems - 1) {
4862 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004863 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004864 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004865 LDBase->isVolatile(), LDBase->isNonTemporal(),
4866 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004867 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004868 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004869 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004870 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004871 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4872 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004873 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4874 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004875 SDValue ResNode =
4876 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4877 LDBase->getPointerInfo(),
4878 LDBase->getAlignment(),
4879 false/*isVolatile*/, true/*ReadMem*/,
4880 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004881 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004882 }
4883 return SDValue();
4884}
4885
Nadav Rotem9d68b062012-04-08 12:54:54 +00004886/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4887/// to generate a splat value for the following cases:
4888/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004889/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004890/// a scalar load, or a constant.
4891/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004892/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004893SDValue
4894X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004895 if (!Subtarget->hasAVX())
4896 return SDValue();
4897
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004899 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004901 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004902 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004903
Nadav Rotem9d68b062012-04-08 12:54:54 +00004904 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004905 default:
4906 // Unknown pattern found.
4907 return SDValue();
4908
4909 case ISD::BUILD_VECTOR: {
4910 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004911 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004912 return SDValue();
4913
Nadav Rotem9d68b062012-04-08 12:54:54 +00004914 Ld = Op.getOperand(0);
4915 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4916 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004917
4918 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004919 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004920 // Constants may have multiple users.
4921 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004922 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004923 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004924 }
4925
4926 case ISD::VECTOR_SHUFFLE: {
4927 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4928
4929 // Shuffles must have a splat mask where the first element is
4930 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004931 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004932 return SDValue();
4933
4934 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004935 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004936 return SDValue();
4937
4938 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004939 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004940 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004941
4942 // The scalar_to_vector node and the suspected
4943 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004944 // Constants may have multiple users.
4945 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004946 return SDValue();
4947 break;
4948 }
4949 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004950
Nadav Rotem9d68b062012-04-08 12:54:54 +00004951 bool Is256 = VT.getSizeInBits() == 256;
4952 bool Is128 = VT.getSizeInBits() == 128;
4953
4954 // Handle the broadcasting a single constant scalar from the constant pool
4955 // into a vector. On Sandybridge it is still better to load a constant vector
4956 // from the constant pool and not to broadcast it from a scalar.
4957 if (ConstSplatVal && Subtarget->hasAVX2()) {
4958 EVT CVT = Ld.getValueType();
4959 assert(!CVT.isVector() && "Must not broadcast a vector type");
4960 unsigned ScalarSize = CVT.getSizeInBits();
4961
4962 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4963 (Is128 && (ScalarSize == 32))) {
4964
Nadav Rotem9d68b062012-04-08 12:54:54 +00004965 const Constant *C = 0;
4966 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4967 C = CI->getConstantIntValue();
4968 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4969 C = CF->getConstantFPValue();
4970
4971 assert(C && "Invalid constant type");
4972
Nadav Rotem154819d2012-04-09 07:45:58 +00004973 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004975 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004976 MachinePointerInfo::getConstantPool(),
4977 false, false, false, Alignment);
4978
Nadav Rotem9d68b062012-04-08 12:54:54 +00004979 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4980 }
4981 }
4982
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004986
Craig Toppera1902a12012-02-01 06:51:58 +00004987 // Reject loads that have uses of the chain result
4988 if (Ld->hasAnyUseOfValue(1))
4989 return SDValue();
4990
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004991 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4992
4993 // VBroadcast to YMM
4994 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004995 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996
4997 // VBroadcast to XMM
4998 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000
Craig Toppera9376332012-01-10 08:23:59 +00005001 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5002 // double since there is vbroadcastsd xmm
5003 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5004 // VBroadcast to YMM
5005 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005006 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005007
5008 // VBroadcast to XMM
5009 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005010 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005011 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005012
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 // Unsupported broadcast.
5014 return SDValue();
5015}
5016
Evan Chengc3630942009-12-09 21:00:30 +00005017SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005018X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005019 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005020
David Greenef125a292011-02-08 19:04:41 +00005021 EVT VT = Op.getValueType();
5022 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005023 unsigned NumElems = Op.getNumOperands();
5024
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005025 // Vectors containing all zeros can be matched by pxor and xorps later
5026 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5027 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5028 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005029 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005030 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005032 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005033 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005036 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5037 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005038 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005039 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005040 return Op;
5041
Craig Topper07a27622012-01-22 03:07:48 +00005042 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005043 }
5044
Nadav Rotem154819d2012-04-09 07:45:58 +00005045 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005046 if (Broadcast.getNode())
5047 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005048
Owen Andersone50ed302009-08-10 22:56:29 +00005049 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051 unsigned NumZero = 0;
5052 unsigned NumNonZero = 0;
5053 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005054 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005056 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005057 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005058 if (Elt.getOpcode() == ISD::UNDEF)
5059 continue;
5060 Values.insert(Elt);
5061 if (Elt.getOpcode() != ISD::Constant &&
5062 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005063 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005064 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005065 NumZero++;
5066 else {
5067 NonZeros |= (1 << i);
5068 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069 }
5070 }
5071
Chris Lattner97a2a562010-08-26 05:24:29 +00005072 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5073 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005074 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075
Chris Lattner67f453a2008-03-09 05:42:06 +00005076 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005077 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005079 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005080
Chris Lattner62098042008-03-09 01:05:04 +00005081 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5082 // the value are obviously zero, truncate the value to i32 and do the
5083 // insertion that way. Only do this if the value is non-constant or if the
5084 // value is a constant being inserted into element 0. It is cheaper to do
5085 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005087 (!IsAllConstants || Idx == 0)) {
5088 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005089 // Handle SSE only.
5090 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5091 EVT VecVT = MVT::v4i32;
5092 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Chris Lattner62098042008-03-09 01:05:04 +00005094 // Truncate the value (which may itself be a constant) to i32, and
5095 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005097 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005098 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
Chris Lattner62098042008-03-09 01:05:04 +00005100 // Now we have our 32-bit value zero extended in the low element of
5101 // a vector. If Idx != 0, swizzle it into place.
5102 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 SmallVector<int, 4> Mask;
5104 Mask.push_back(Idx);
5105 for (unsigned i = 1; i != VecElts; ++i)
5106 Mask.push_back(i);
5107 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005108 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005109 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005110 }
Craig Topper07a27622012-01-22 03:07:48 +00005111 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005112 }
5113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005114
Chris Lattner19f79692008-03-08 22:59:52 +00005115 // If we have a constant or non-constant insertion into the low element of
5116 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5117 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005118 // depending on what the source datatype is.
5119 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005120 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005121 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005122
5123 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005125 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005126 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005127 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5128 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005129 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005130 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005131 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5132 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005133 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005134 }
5135
5136 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005138 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005139 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005140 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005141 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5142 DAG, dl);
5143 } else {
5144 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005145 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005146 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005147 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005148 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005149 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005150
5151 // Is it a vector logical left shift?
5152 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005153 X86::isZeroNode(Op.getOperand(0)) &&
5154 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005156 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005157 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005158 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005159 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005161
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005162 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005163 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164
Chris Lattner19f79692008-03-08 22:59:52 +00005165 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5166 // is a non-constant being inserted into an element other than the low one,
5167 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5168 // movd/movss) to move this into the low element, then shuffle it into
5169 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005171 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005174 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005175 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 MaskVec.push_back(i == Idx ? 0 : 1);
5178 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 }
5180 }
5181
Chris Lattner67f453a2008-03-09 05:42:06 +00005182 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005183 if (Values.size() == 1) {
5184 if (EVTBits == 32) {
5185 // Instead of a shuffle like this:
5186 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5187 // Check if it's possible to issue this instead.
5188 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5189 unsigned Idx = CountTrailingZeros_32(NonZeros);
5190 SDValue Item = Op.getOperand(Idx);
5191 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5192 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5193 }
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Dan Gohmana3941172007-07-24 22:55:08 +00005197 // A vector full of immediates; various special cases are already
5198 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005199 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005200 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005201
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005202 // For AVX-length vectors, build the individual 128-bit pieces and use
5203 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005204 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005205 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005206 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005207 V.push_back(Op.getOperand(i));
5208
5209 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5210
5211 // Build both the lower and upper subvector.
5212 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5213 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5214 NumElems/2);
5215
5216 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005217 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5218 DAG.getConstant(0, MVT::i32), DAG, dl);
5219 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005220 DAG, dl);
5221 }
5222
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005223 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005224 if (EVTBits == 64) {
5225 if (NumNonZero == 1) {
5226 // One half is zero or undef.
5227 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005229 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005230 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005231 }
Dan Gohman475871a2008-07-27 21:46:04 +00005232 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005233 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005234
5235 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005236 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005237 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005238 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005239 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 }
5241
Bill Wendling826f36f2007-03-28 00:57:11 +00005242 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005244 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005245 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246 }
5247
5248 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005249 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 if (NumElems == 4 && NumZero > 0) {
5251 for (unsigned i = 0; i < 4; ++i) {
5252 bool isZero = !(NonZeros & (1 << i));
5253 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005254 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255 else
Dale Johannesenace16102009-02-03 19:33:06 +00005256 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 }
5258
5259 for (unsigned i = 0; i < 2; ++i) {
5260 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5261 default: break;
5262 case 0:
5263 V[i] = V[i*2]; // Must be a zero vector.
5264 break;
5265 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005266 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267 break;
5268 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005269 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005270 break;
5271 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005272 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 break;
5274 }
5275 }
5276
Benjamin Kramer9c683542012-01-30 15:16:21 +00005277 bool Reverse1 = (NonZeros & 0x3) == 2;
5278 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5279 int MaskVec[] = {
5280 Reverse1 ? 1 : 0,
5281 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005282 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5283 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005284 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 }
5287
Nate Begemanfdea31a2010-03-24 20:49:50 +00005288 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5289 // Check for a build vector of consecutive loads.
5290 for (unsigned i = 0; i < NumElems; ++i)
5291 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005292
Nate Begemanfdea31a2010-03-24 20:49:50 +00005293 // Check for elements which are consecutive loads.
5294 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5295 if (LD.getNode())
5296 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005297
5298 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005299 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005300 SDValue Result;
5301 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5302 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5303 else
5304 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005305
Chris Lattner24faf612010-08-28 17:59:08 +00005306 for (unsigned i = 1; i < NumElems; ++i) {
5307 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5308 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005310 }
5311 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005313
Chris Lattner6e80e442010-08-28 17:15:43 +00005314 // Otherwise, expand into a number of unpckl*, start by extending each of
5315 // our (non-undef) elements to the full vector width with the element in the
5316 // bottom slot of the vector (which generates no code for SSE).
5317 for (unsigned i = 0; i < NumElems; ++i) {
5318 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5319 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5320 else
5321 V[i] = DAG.getUNDEF(VT);
5322 }
5323
5324 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5326 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5327 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005328 unsigned EltStride = NumElems >> 1;
5329 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005330 for (unsigned i = 0; i < EltStride; ++i) {
5331 // If V[i+EltStride] is undef and this is the first round of mixing,
5332 // then it is safe to just drop this shuffle: V[i] is already in the
5333 // right place, the one element (since it's the first round) being
5334 // inserted as undef can be dropped. This isn't safe for successive
5335 // rounds because they will permute elements within both vectors.
5336 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5337 EltStride == NumElems/2)
5338 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005339
Chris Lattner6e80e442010-08-28 17:15:43 +00005340 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005341 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005342 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005343 }
5344 return V[0];
5345 }
Dan Gohman475871a2008-07-27 21:46:04 +00005346 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347}
5348
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005349// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5350// them in a MMX register. This is better than doing a stack convert.
5351static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005352 DebugLoc dl = Op.getDebugLoc();
5353 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005354
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005355 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5356 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5357 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005358 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005359 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5360 InVec = Op.getOperand(1);
5361 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5362 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005363 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005364 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5365 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5366 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005367 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005368 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5369 Mask[0] = 0; Mask[1] = 2;
5370 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5371 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005372 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005373}
5374
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005375// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5376// to create 256-bit vectors from two other 128-bit ones.
5377static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5378 DebugLoc dl = Op.getDebugLoc();
5379 EVT ResVT = Op.getValueType();
5380
5381 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5382
5383 SDValue V1 = Op.getOperand(0);
5384 SDValue V2 = Op.getOperand(1);
5385 unsigned NumElems = ResVT.getVectorNumElements();
5386
5387 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5388 DAG.getConstant(0, MVT::i32), DAG, dl);
5389 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5390 DAG, dl);
5391}
5392
5393SDValue
5394X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005395 EVT ResVT = Op.getValueType();
5396
5397 assert(Op.getNumOperands() == 2);
5398 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5399 "Unsupported CONCAT_VECTORS for value type");
5400
5401 // We support concatenate two MMX registers and place them in a MMX register.
5402 // This is better than doing a stack convert.
5403 if (ResVT.is128BitVector())
5404 return LowerMMXCONCAT_VECTORS(Op, DAG);
5405
5406 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5407 // from two other 128-bit ones.
5408 return LowerAVXCONCAT_VECTORS(Op, DAG);
5409}
5410
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005411// Try to lower a shuffle node into a simple blend instruction.
5412static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5413 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005414 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005415 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5416 SDValue V1 = SVOp->getOperand(0);
5417 SDValue V2 = SVOp->getOperand(1);
5418 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005419 EVT VT = Op.getValueType();
5420 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005421 int MaskSize = VT.getVectorNumElements();
5422 int InSize = InVT.getVectorNumElements();
5423
Nadav Roteme6113782012-04-11 06:40:27 +00005424 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005425 return SDValue();
5426
5427 if (MaskSize != InSize)
5428 return SDValue();
5429
Nadav Roteme6113782012-04-11 06:40:27 +00005430 int ISDNo = 0;
5431 MVT OpTy;
5432
5433 switch (VT.getSimpleVT().SimpleTy) {
5434 default: return SDValue();
5435 case MVT::v8i16:
5436 ISDNo = X86ISD::BLENDPW;
5437 OpTy = MVT::v8i16;
5438 break;
5439 case MVT::v4i32:
5440 case MVT::v4f32:
5441 ISDNo = X86ISD::BLENDPS;
5442 OpTy = MVT::v4f32;
5443 break;
5444 case MVT::v2i64:
5445 case MVT::v2f64:
5446 ISDNo = X86ISD::BLENDPD;
5447 OpTy = MVT::v2f64;
5448 break;
5449 case MVT::v8i32:
5450 case MVT::v8f32:
5451 if (!Subtarget->hasAVX())
5452 return SDValue();
5453 ISDNo = X86ISD::BLENDPS;
5454 OpTy = MVT::v8f32;
5455 break;
5456 case MVT::v4i64:
5457 case MVT::v4f64:
5458 if (!Subtarget->hasAVX())
5459 return SDValue();
5460 ISDNo = X86ISD::BLENDPD;
5461 OpTy = MVT::v4f64;
5462 break;
5463 case MVT::v16i16:
5464 if (!Subtarget->hasAVX2())
5465 return SDValue();
5466 ISDNo = X86ISD::BLENDPW;
5467 OpTy = MVT::v16i16;
5468 break;
5469 }
5470 assert(ISDNo && "Invalid Op Number");
5471
5472 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005473
5474 for (int i = 0; i < MaskSize; ++i) {
5475 int EltIdx = SVOp->getMaskElt(i);
5476 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005477 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005478 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005479 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005480 else return SDValue();
5481 }
5482
Nadav Roteme6113782012-04-11 06:40:27 +00005483 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5484 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5485 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5486 DAG.getConstant(MaskVals, MVT::i32));
5487 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005488}
5489
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490// v8i16 shuffles - Prefer shuffles in the following order:
5491// 1. [all] pshuflw, pshufhw, optional move
5492// 2. [ssse3] 1 x pshufb
5493// 3. [ssse3] 2 x pshufb + 1 x por
5494// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005495SDValue
5496X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5497 SelectionDAG &DAG) const {
5498 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 SDValue V1 = SVOp->getOperand(0);
5500 SDValue V2 = SVOp->getOperand(1);
5501 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005503
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 // Determine if more than 1 of the words in each of the low and high quadwords
5505 // of the result come from the same quadword of one of the two inputs. Undef
5506 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005507 unsigned LoQuad[] = { 0, 0, 0, 0 };
5508 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005509 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005511 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005512 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 MaskVals.push_back(EltIdx);
5514 if (EltIdx < 0) {
5515 ++Quad[0];
5516 ++Quad[1];
5517 ++Quad[2];
5518 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 }
5521 ++Quad[EltIdx / 4];
5522 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005524
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005526 unsigned MaxQuad = 1;
5527 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 if (LoQuad[i] > MaxQuad) {
5529 BestLoQuad = i;
5530 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005531 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005532 }
5533
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 MaxQuad = 1;
5536 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 if (HiQuad[i] > MaxQuad) {
5538 BestHiQuad = i;
5539 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 }
5541 }
5542
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005544 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 // single pshufb instruction is necessary. If There are more than 2 input
5546 // quads, disable the next transformation since it does not help SSSE3.
5547 bool V1Used = InputQuads[0] || InputQuads[1];
5548 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005549 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005551 BestLoQuad = InputQuads[0] ? 0 : 1;
5552 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 }
5554 if (InputQuads.count() > 2) {
5555 BestLoQuad = -1;
5556 BestHiQuad = -1;
5557 }
5558 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005559
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5561 // the shuffle mask. If a quad is scored as -1, that means that it contains
5562 // words from all 4 input quadwords.
5563 SDValue NewV;
5564 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005565 int MaskV[] = {
5566 BestLoQuad < 0 ? 0 : BestLoQuad,
5567 BestHiQuad < 0 ? 1 : BestHiQuad
5568 };
Eric Christopherfd179292009-08-27 18:07:15 +00005569 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5571 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5572 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005573
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5575 // source words for the shuffle, to aid later transformations.
5576 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005577 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005578 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005580 if (idx != (int)i)
5581 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005583 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 AllWordsInNewV = false;
5585 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005586 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005587
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5589 if (AllWordsInNewV) {
5590 for (int i = 0; i != 8; ++i) {
5591 int idx = MaskVals[i];
5592 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005593 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005594 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 if ((idx != i) && idx < 4)
5596 pshufhw = false;
5597 if ((idx != i) && idx > 3)
5598 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005599 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 V1 = NewV;
5601 V2Used = false;
5602 BestLoQuad = 0;
5603 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005604 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5607 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005608 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005609 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5610 unsigned TargetMask = 0;
5611 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005613 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5614 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5615 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005616 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005617 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 }
Eric Christopherfd179292009-08-27 18:07:15 +00005620
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 // If we have SSSE3, and all words of the result are from 1 input vector,
5622 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5623 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005624 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005626
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005628 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // mask, and elements that come from V1 in the V2 mask, so that the two
5630 // results can be OR'd together.
5631 bool TwoInputs = V1Used && V2Used;
5632 for (unsigned i = 0; i != 8; ++i) {
5633 int EltIdx = MaskVals[i] * 2;
5634 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5636 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 continue;
5638 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5640 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005642 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005643 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005644 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005647 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005648
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 // Calculate the shuffle mask for the second input, shuffle it, and
5650 // OR it with the first shuffled input.
5651 pshufbMask.clear();
5652 for (unsigned i = 0; i != 8; ++i) {
5653 int EltIdx = MaskVals[i] * 2;
5654 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5656 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 continue;
5658 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5660 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005662 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005663 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005664 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 MVT::v16i8, &pshufbMask[0], 16));
5666 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005667 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 }
5669
5670 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5671 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005672 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005674 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 for (int i = 0; i != 4; ++i) {
5676 int idx = MaskVals[i];
5677 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 InOrder.set(i);
5679 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005680 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 }
5683 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005685 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005686
Craig Topperdd637ae2012-02-19 05:41:45 +00005687 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5688 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005689 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005690 NewV.getOperand(0),
5691 getShufflePSHUFLWImmediate(SVOp), DAG);
5692 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 }
Eric Christopherfd179292009-08-27 18:07:15 +00005694
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5696 // and update MaskVals with the new element order.
5697 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005698 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 for (unsigned i = 4; i != 8; ++i) {
5700 int idx = MaskVals[i];
5701 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 InOrder.set(i);
5703 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005704 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 }
5707 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005710
Craig Topperdd637ae2012-02-19 05:41:45 +00005711 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5712 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005713 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005714 NewV.getOperand(0),
5715 getShufflePSHUFHWImmediate(SVOp), DAG);
5716 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 }
Eric Christopherfd179292009-08-27 18:07:15 +00005718
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // In case BestHi & BestLo were both -1, which means each quadword has a word
5720 // from each of the four input quadwords, calculate the InOrder bitvector now
5721 // before falling through to the insert/extract cleanup.
5722 if (BestLoQuad == -1 && BestHiQuad == -1) {
5723 NewV = V1;
5724 for (int i = 0; i != 8; ++i)
5725 if (MaskVals[i] < 0 || MaskVals[i] == i)
5726 InOrder.set(i);
5727 }
Eric Christopherfd179292009-08-27 18:07:15 +00005728
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 // The other elements are put in the right place using pextrw and pinsrw.
5730 for (unsigned i = 0; i != 8; ++i) {
5731 if (InOrder[i])
5732 continue;
5733 int EltIdx = MaskVals[i];
5734 if (EltIdx < 0)
5735 continue;
5736 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 DAG.getIntPtrConstant(i));
5743 }
5744 return NewV;
5745}
5746
5747// v16i8 shuffles - Prefer shuffles in the following order:
5748// 1. [ssse3] 1 x pshufb
5749// 2. [ssse3] 2 x pshufb + 1 x por
5750// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5751static
Nate Begeman9008ca62009-04-27 18:41:29 +00005752SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005753 SelectionDAG &DAG,
5754 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005755 SDValue V1 = SVOp->getOperand(0);
5756 SDValue V2 = SVOp->getOperand(1);
5757 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005758 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005759
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005761 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // present, fall back to case 3.
5763 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5764 bool V1Only = true;
5765 bool V2Only = true;
5766 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 if (EltIdx < 0)
5769 continue;
5770 if (EltIdx < 16)
5771 V2Only = false;
5772 else
5773 V1Only = false;
5774 }
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005777 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005781 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 //
5783 // Otherwise, we have elements from both input vectors, and must zero out
5784 // elements that come from V2 in the first mask, and V1 in the second mask
5785 // so that we can OR them together.
5786 bool TwoInputs = !(V1Only || V2Only);
5787 for (unsigned i = 0; i != 16; ++i) {
5788 int EltIdx = MaskVals[i];
5789 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 continue;
5792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 }
5795 // If all the elements are from V2, assign it to V1 and return after
5796 // building the first pshufb.
5797 if (V2Only)
5798 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005800 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 if (!TwoInputs)
5803 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005804
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 // Calculate the shuffle mask for the second input, shuffle it, and
5806 // OR it with the first shuffled input.
5807 pshufbMask.clear();
5808 for (unsigned i = 0; i != 16; ++i) {
5809 int EltIdx = MaskVals[i];
5810 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 continue;
5813 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005817 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 MVT::v16i8, &pshufbMask[0], 16));
5819 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 }
Eric Christopherfd179292009-08-27 18:07:15 +00005821
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 // No SSSE3 - Calculate in place words and then fix all out of place words
5823 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5824 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005825 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5826 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 SDValue NewV = V2Only ? V2 : V1;
5828 for (int i = 0; i != 8; ++i) {
5829 int Elt0 = MaskVals[i*2];
5830 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005831
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 // This word of the result is all undef, skip it.
5833 if (Elt0 < 0 && Elt1 < 0)
5834 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005835
Nate Begemanb9a47b82009-02-23 08:49:38 +00005836 // This word of the result is already in the correct place, skip it.
5837 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5838 continue;
5839 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5840 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005841
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5843 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5844 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005845
5846 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5847 // using a single extract together, load it and store it.
5848 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005850 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005852 DAG.getIntPtrConstant(i));
5853 continue;
5854 }
5855
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005857 // source byte is not also odd, shift the extracted word left 8 bits
5858 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 DAG.getIntPtrConstant(Elt1 / 2));
5862 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005864 DAG.getConstant(8,
5865 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005866 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5868 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 }
5870 // If Elt0 is defined, extract it from the appropriate source. If the
5871 // source byte is not also even, shift the extracted word right 8 bits. If
5872 // Elt1 was also defined, OR the extracted values together before
5873 // inserting them in the result.
5874 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5877 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005879 DAG.getConstant(8,
5880 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005881 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5883 DAG.getConstant(0x00FF, MVT::i16));
5884 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 : InsElt0;
5886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005888 DAG.getIntPtrConstant(i));
5889 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005890 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005891}
5892
Evan Cheng7a831ce2007-12-15 03:00:47 +00005893/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005894/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005895/// done when every pair / quad of shuffle mask elements point to elements in
5896/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005897/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005898static
Nate Begeman9008ca62009-04-27 18:41:29 +00005899SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005900 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005901 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 SDValue V1 = SVOp->getOperand(0);
5903 SDValue V2 = SVOp->getOperand(1);
5904 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005905 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005906 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005908 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 case MVT::v4f32: NewVT = MVT::v2f64; break;
5910 case MVT::v4i32: NewVT = MVT::v2i64; break;
5911 case MVT::v8i16: NewVT = MVT::v4i32; break;
5912 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005913 }
5914
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 int Scale = NumElems / NewWidth;
5916 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005917 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005918 int StartIdx = -1;
5919 for (int j = 0; j < Scale; ++j) {
5920 int EltIdx = SVOp->getMaskElt(i+j);
5921 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005922 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005924 StartIdx = EltIdx - (EltIdx % Scale);
5925 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005926 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005927 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 if (StartIdx == -1)
5929 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005930 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005932 }
5933
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005934 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5935 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005936 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005937}
5938
Evan Chengd880b972008-05-09 21:53:03 +00005939/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005940///
Owen Andersone50ed302009-08-10 22:56:29 +00005941static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005942 SDValue SrcOp, SelectionDAG &DAG,
5943 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005945 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005946 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005947 LD = dyn_cast<LoadSDNode>(SrcOp);
5948 if (!LD) {
5949 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5950 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005951 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005952 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005954 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005955 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005956 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005958 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005959 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5960 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5961 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005962 SrcOp.getOperand(0)
5963 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005964 }
5965 }
5966 }
5967
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005968 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005969 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005970 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005971 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005972}
5973
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005974/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5975/// which could not be matched by any known target speficic shuffle
5976static SDValue
5977LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005978 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005979
Craig Topper8f35c132012-01-20 09:29:03 +00005980 unsigned NumElems = VT.getVectorNumElements();
5981 unsigned NumLaneElems = NumElems / 2;
5982
Craig Topper8f35c132012-01-20 09:29:03 +00005983 DebugLoc dl = SVOp->getDebugLoc();
5984 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005985 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5986 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005987
Craig Topper9a2b6e12012-04-06 07:45:23 +00005988 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005989 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005990 // Build a shuffle mask for the output, discovering on the fly which
5991 // input vectors to use as shuffle operands (recorded in InputUsed).
5992 // If building a suitable shuffle vector proves too hard, then bail
5993 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005994 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005995 unsigned LaneStart = l * NumLaneElems;
5996 for (unsigned i = 0; i != NumLaneElems; ++i) {
5997 // The mask element. This indexes into the input.
5998 int Idx = SVOp->getMaskElt(i+LaneStart);
5999 if (Idx < 0) {
6000 // the mask element does not index into any input vector.
6001 Mask.push_back(-1);
6002 continue;
6003 }
Craig Topper8f35c132012-01-20 09:29:03 +00006004
Craig Topper9a2b6e12012-04-06 07:45:23 +00006005 // The input vector this mask element indexes into.
6006 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006007
Craig Topper9a2b6e12012-04-06 07:45:23 +00006008 // Turn the index into an offset from the start of the input vector.
6009 Idx -= Input * NumLaneElems;
6010
6011 // Find or create a shuffle vector operand to hold this input.
6012 unsigned OpNo;
6013 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6014 if (InputUsed[OpNo] == Input)
6015 // This input vector is already an operand.
6016 break;
6017 if (InputUsed[OpNo] < 0) {
6018 // Create a new operand for this input vector.
6019 InputUsed[OpNo] = Input;
6020 break;
6021 }
6022 }
6023
6024 if (OpNo >= array_lengthof(InputUsed)) {
6025 // More than two input vectors used! Give up.
6026 return SDValue();
6027 }
6028
6029 // Add the mask index for the new shuffle vector.
6030 Mask.push_back(Idx + OpNo * NumLaneElems);
6031 }
6032
6033 if (InputUsed[0] < 0) {
6034 // No input vectors were used! The result is undefined.
6035 Shufs[l] = DAG.getUNDEF(NVT);
6036 } else {
6037 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6038 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6039 DAG, dl);
6040 // If only one input was used, use an undefined vector for the other.
6041 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6042 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6043 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6044 DAG, dl);
6045 // At least one input vector was used. Create a new shuffle vector.
6046 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6047 }
6048
6049 Mask.clear();
6050 }
Craig Topper8f35c132012-01-20 09:29:03 +00006051
6052 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00006053 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00006054 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006055 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00006056 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006057}
6058
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006059/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6060/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006061static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006062LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 SDValue V1 = SVOp->getOperand(0);
6064 SDValue V2 = SVOp->getOperand(1);
6065 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006066 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006067
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006068 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6069
Benjamin Kramer9c683542012-01-30 15:16:21 +00006070 std::pair<int, int> Locs[4];
6071 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006072 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006073
Evan Chengace3c172008-07-22 21:13:36 +00006074 unsigned NumHi = 0;
6075 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006076 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006077 int Idx = PermMask[i];
6078 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006079 Locs[i] = std::make_pair(-1, -1);
6080 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006081 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6082 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006083 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006085 NumLo++;
6086 } else {
6087 Locs[i] = std::make_pair(1, NumHi);
6088 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006090 NumHi++;
6091 }
6092 }
6093 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006094
Evan Chengace3c172008-07-22 21:13:36 +00006095 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006096 // If no more than two elements come from either vector. This can be
6097 // implemented with two shuffles. First shuffle gather the elements.
6098 // The second shuffle, which takes the first shuffle as both of its
6099 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006100 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006101
Benjamin Kramer9c683542012-01-30 15:16:21 +00006102 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006103
Benjamin Kramer9c683542012-01-30 15:16:21 +00006104 for (unsigned i = 0; i != 4; ++i)
6105 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006106 unsigned Idx = (i < 2) ? 0 : 4;
6107 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006109 }
Evan Chengace3c172008-07-22 21:13:36 +00006110
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006112 } else if (NumLo == 3 || NumHi == 3) {
6113 // Otherwise, we must have three elements from one vector, call it X, and
6114 // one element from the other, call it Y. First, use a shufps to build an
6115 // intermediate vector with the one element from Y and the element from X
6116 // that will be in the same half in the final destination (the indexes don't
6117 // matter). Then, use a shufps to build the final vector, taking the half
6118 // containing the element from Y from the intermediate, and the other half
6119 // from X.
6120 if (NumHi == 3) {
6121 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006122 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006123 std::swap(V1, V2);
6124 }
6125
6126 // Find the element from V2.
6127 unsigned HiIndex;
6128 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 int Val = PermMask[HiIndex];
6130 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006131 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006132 if (Val >= 4)
6133 break;
6134 }
6135
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask1[0] = PermMask[HiIndex];
6137 Mask1[1] = -1;
6138 Mask1[2] = PermMask[HiIndex^1];
6139 Mask1[3] = -1;
6140 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006141
6142 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006143 Mask1[0] = PermMask[0];
6144 Mask1[1] = PermMask[1];
6145 Mask1[2] = HiIndex & 1 ? 6 : 4;
6146 Mask1[3] = HiIndex & 1 ? 4 : 6;
6147 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006148 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 Mask1[0] = HiIndex & 1 ? 2 : 0;
6150 Mask1[1] = HiIndex & 1 ? 0 : 2;
6151 Mask1[2] = PermMask[2];
6152 Mask1[3] = PermMask[3];
6153 if (Mask1[2] >= 0)
6154 Mask1[2] += 4;
6155 if (Mask1[3] >= 0)
6156 Mask1[3] += 4;
6157 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006158 }
Evan Chengace3c172008-07-22 21:13:36 +00006159 }
6160
6161 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006162 int LoMask[] = { -1, -1, -1, -1 };
6163 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006164
Benjamin Kramer9c683542012-01-30 15:16:21 +00006165 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006166 unsigned MaskIdx = 0;
6167 unsigned LoIdx = 0;
6168 unsigned HiIdx = 2;
6169 for (unsigned i = 0; i != 4; ++i) {
6170 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006171 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006172 MaskIdx = 1;
6173 LoIdx = 0;
6174 HiIdx = 2;
6175 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 int Idx = PermMask[i];
6177 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006178 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006180 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006181 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006182 LoIdx++;
6183 } else {
6184 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006185 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006186 HiIdx++;
6187 }
6188 }
6189
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6191 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006192 int MaskOps[] = { -1, -1, -1, -1 };
6193 for (unsigned i = 0; i != 4; ++i)
6194 if (Locs[i].first != -1)
6195 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006197}
6198
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006199static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006200 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006201 V = V.getOperand(0);
6202 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6203 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006204 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6205 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6206 // BUILD_VECTOR (load), undef
6207 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006208 if (MayFoldLoad(V))
6209 return true;
6210 return false;
6211}
6212
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006213// FIXME: the version above should always be used. Since there's
6214// a bug where several vector shuffles can't be folded because the
6215// DAG is not updated during lowering and a node claims to have two
6216// uses while it only has one, use this version, and let isel match
6217// another instruction if the load really happens to have more than
6218// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006219// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006220static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006221 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006222 V = V.getOperand(0);
6223 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6224 V = V.getOperand(0);
6225 if (ISD::isNormalLoad(V.getNode()))
6226 return true;
6227 return false;
6228}
6229
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006230static
Evan Cheng835580f2010-10-07 20:50:20 +00006231SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6232 EVT VT = Op.getValueType();
6233
6234 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006235 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6236 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006237 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6238 V1, DAG));
6239}
6240
6241static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006242SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006243 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006244 SDValue V1 = Op.getOperand(0);
6245 SDValue V2 = Op.getOperand(1);
6246 EVT VT = Op.getValueType();
6247
6248 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6249
Craig Topper1accb7e2012-01-10 06:54:16 +00006250 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006251 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6252
Evan Cheng0899f5c2011-08-31 02:05:24 +00006253 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6254 return DAG.getNode(ISD::BITCAST, dl, VT,
6255 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6256 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6257 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006258}
6259
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006260static
6261SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6262 SDValue V1 = Op.getOperand(0);
6263 SDValue V2 = Op.getOperand(1);
6264 EVT VT = Op.getValueType();
6265
6266 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6267 "unsupported shuffle type");
6268
6269 if (V2.getOpcode() == ISD::UNDEF)
6270 V2 = V1;
6271
6272 // v4i32 or v4f32
6273 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6274}
6275
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276static
Craig Topper1accb7e2012-01-10 06:54:16 +00006277SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006278 SDValue V1 = Op.getOperand(0);
6279 SDValue V2 = Op.getOperand(1);
6280 EVT VT = Op.getValueType();
6281 unsigned NumElems = VT.getVectorNumElements();
6282
6283 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6284 // operand of these instructions is only memory, so check if there's a
6285 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6286 // same masks.
6287 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006288
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006289 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006290 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006291 CanFoldLoad = true;
6292
6293 // When V1 is a load, it can be folded later into a store in isel, example:
6294 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6295 // turns into:
6296 // (MOVLPSmr addr:$src1, VR128:$src2)
6297 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006298 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006299 CanFoldLoad = true;
6300
Dan Gohman65fd6562011-11-03 21:49:52 +00006301 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006303 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006304 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6305
6306 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006307 // If we don't care about the second element, procede to use movss.
6308 if (SVOp->getMaskElt(1) != -1)
6309 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 }
6311
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006312 // movl and movlp will both match v2i64, but v2i64 is never matched by
6313 // movl earlier because we make it strict to avoid messing with the movlp load
6314 // folding logic (see the code above getMOVLP call). Match it here then,
6315 // this is horrible, but will stay like this until we move all shuffle
6316 // matching to x86 specific nodes. Note that for the 1st condition all
6317 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006318 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006319 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6320 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006321 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006322 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006323 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006324 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006325
6326 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6327
6328 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006329 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006330 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331}
6332
Nadav Rotem154819d2012-04-09 07:45:58 +00006333SDValue
6334X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006335 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6336 EVT VT = Op.getValueType();
6337 DebugLoc dl = Op.getDebugLoc();
6338 SDValue V1 = Op.getOperand(0);
6339 SDValue V2 = Op.getOperand(1);
6340
6341 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006342 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006343
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006344 // Handle splat operations
6345 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006346 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006347 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006348
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006349 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006350 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006351 if (Broadcast.getNode())
6352 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006353
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006354 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006355 if ((Size == 128 && NumElem <= 4) ||
6356 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006357 return SDValue();
6358
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006359 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006360 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006361 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006362
6363 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6364 // do it!
6365 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6366 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6367 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006368 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006369 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006370 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006371 // FIXME: Figure out a cleaner way to do this.
6372 // Try to make use of movq to zero out the top part.
6373 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6374 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6375 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006376 EVT NewVT = NewOp.getValueType();
6377 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6378 NewVT, true, false))
6379 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006380 DAG, Subtarget, dl);
6381 }
6382 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6383 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006384 if (NewOp.getNode()) {
6385 EVT NewVT = NewOp.getValueType();
6386 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6387 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6388 DAG, Subtarget, dl);
6389 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390 }
6391 }
6392 return SDValue();
6393}
6394
Dan Gohman475871a2008-07-27 21:46:04 +00006395SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006396X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006397 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006398 SDValue V1 = Op.getOperand(0);
6399 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006400 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006401 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006402 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006403 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006404 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006405 bool V1IsSplat = false;
6406 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006407 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006408 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006409 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006410 MachineFunction &MF = DAG.getMachineFunction();
6411 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006412
Craig Topper3426a3e2011-11-14 06:46:21 +00006413 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006414
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006415 if (V1IsUndef && V2IsUndef)
6416 return DAG.getUNDEF(VT);
6417
6418 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006419
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420 // Vector shuffle lowering takes 3 steps:
6421 //
6422 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6423 // narrowing and commutation of operands should be handled.
6424 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6425 // shuffle nodes.
6426 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6427 // so the shuffle can be broken into other shuffles and the legalizer can
6428 // try the lowering again.
6429 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006430 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006431 // be matched during isel, all of them must be converted to a target specific
6432 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006433
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006434 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6435 // narrowing and commutation of operands should be handled. The actual code
6436 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006437 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438 if (NewOp.getNode())
6439 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006440
Craig Topper5aaffa82012-02-19 02:53:47 +00006441 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6442
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006443 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6444 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006445 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006446 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006447 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006448 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006449
Craig Topperdd637ae2012-02-19 05:41:45 +00006450 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006451 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006452 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006453
Craig Topperdd637ae2012-02-19 05:41:45 +00006454 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006455 return getMOVHighToLow(Op, dl, DAG);
6456
6457 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006458 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006459 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006460 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006461
Craig Topper5aaffa82012-02-19 02:53:47 +00006462 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006463 // The actual implementation will match the mask in the if above and then
6464 // during isel it can match several different instructions, not only pshufd
6465 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006466 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6467 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006468
Craig Topper5aaffa82012-02-19 02:53:47 +00006469 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006470
Craig Topperdbd98a42012-02-07 06:28:42 +00006471 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6472 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6473
Craig Topper1accb7e2012-01-10 06:54:16 +00006474 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006475 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6476
Craig Topperb3982da2011-12-31 23:50:21 +00006477 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006478 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006479 }
Eric Christopherfd179292009-08-27 18:07:15 +00006480
Evan Chengf26ffe92008-05-29 08:22:04 +00006481 // Check if this can be converted into a logical shift.
6482 bool isLeft = false;
6483 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006485 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006486 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006487 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006488 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006489 EVT EltVT = VT.getVectorElementType();
6490 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006491 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006492 }
Eric Christopherfd179292009-08-27 18:07:15 +00006493
Craig Topper5aaffa82012-02-19 02:53:47 +00006494 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006495 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006496 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006497 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006498 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006499 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6500
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006501 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006502 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6503 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006504 }
Eric Christopherfd179292009-08-27 18:07:15 +00006505
Nate Begeman9008ca62009-04-27 18:41:29 +00006506 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006507 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006508 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006509
Craig Topperdd637ae2012-02-19 05:41:45 +00006510 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006511 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006512
Craig Topperdd637ae2012-02-19 05:41:45 +00006513 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006514 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006515
Craig Topperdd637ae2012-02-19 05:41:45 +00006516 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006517 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006518
Craig Topperdd637ae2012-02-19 05:41:45 +00006519 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006520 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006521
Craig Topperdd637ae2012-02-19 05:41:45 +00006522 if (ShouldXformToMOVHLPS(M, VT) ||
6523 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006524 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525
Evan Chengf26ffe92008-05-29 08:22:04 +00006526 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006527 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006528 EVT EltVT = VT.getVectorElementType();
6529 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006530 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006531 }
Eric Christopherfd179292009-08-27 18:07:15 +00006532
Evan Cheng9eca5e82006-10-25 21:49:50 +00006533 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006534 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6535 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006536 V1IsSplat = isSplatVector(V1.getNode());
6537 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006538
Chris Lattner8a594482007-11-25 00:24:49 +00006539 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006540 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6541 CommuteVectorShuffleMask(M, NumElems);
6542 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006543 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006544 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006545 }
6546
Craig Topperbeabc6c2011-12-05 06:56:46 +00006547 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006548 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006549 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006550 return V1;
6551 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6552 // the instruction selector will not match, so get a canonical MOVL with
6553 // swapped operands to undo the commute.
6554 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006555 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556
Craig Topperbeabc6c2011-12-05 06:56:46 +00006557 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006558 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006559
Craig Topperbeabc6c2011-12-05 06:56:46 +00006560 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006561 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006562
Evan Cheng9bbbb982006-10-25 20:48:19 +00006563 if (V2IsSplat) {
6564 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006565 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006566 // new vector_shuffle with the corrected mask.p
6567 SmallVector<int, 8> NewMask(M.begin(), M.end());
6568 NormalizeMask(NewMask, NumElems);
6569 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6570 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6571 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6572 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573 }
6574 }
6575
Evan Cheng9eca5e82006-10-25 21:49:50 +00006576 if (Commuted) {
6577 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006579 CommuteVectorShuffleMask(M, NumElems);
6580 std::swap(V1, V2);
6581 std::swap(V1IsSplat, V2IsSplat);
6582 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006583
Craig Topper39a9e482012-02-11 06:24:48 +00006584 if (isUNPCKLMask(M, VT, HasAVX2))
6585 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006586
Craig Topper39a9e482012-02-11 06:24:48 +00006587 if (isUNPCKHMask(M, VT, HasAVX2))
6588 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006589 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006592 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006593 return CommuteVectorShuffle(SVOp, DAG);
6594
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006595 // The checks below are all present in isShuffleMaskLegal, but they are
6596 // inlined here right now to enable us to directly emit target specific
6597 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006598
Craig Topper0e2037b2012-01-20 05:53:00 +00006599 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006600 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006601 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006602 DAG);
6603
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006604 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6605 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006606 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006607 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006608 }
6609
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006610 if (isPSHUFHWMask(M, VT))
6611 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006612 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006613 DAG);
6614
6615 if (isPSHUFLWMask(M, VT))
6616 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006617 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006618 DAG);
6619
Craig Topper1a7700a2012-01-19 08:19:12 +00006620 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006621 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006622 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006623
Craig Topper94438ba2011-12-16 08:06:31 +00006624 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006626 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006627 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006628
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006629 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006630 // Generate target specific nodes for 128 or 256-bit shuffles only
6631 // supported in the AVX instruction set.
6632 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006633
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006634 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006635 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006636 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6637
Craig Topper70b883b2011-11-28 10:14:51 +00006638 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006639 if (isVPERMILPMask(M, VT, HasAVX)) {
6640 if (HasAVX2 && VT == MVT::v8i32)
6641 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006642 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006643 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006644 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006645 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006646
Craig Topper70b883b2011-11-28 10:14:51 +00006647 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006648 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006649 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006650 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006651
Nadav Rotem91794872012-04-11 11:05:21 +00006652 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006653 if (BlendOp.getNode())
6654 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006655
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006656 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006657 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006658 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006659 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006660 }
Craig Topper92040742012-04-16 06:43:40 +00006661 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6662 &permclMask[0], 8);
6663 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006664 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006665 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006666 }
Craig Topper095c5282012-04-15 23:48:57 +00006667
Craig Topper8325c112012-04-16 00:41:45 +00006668 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6669 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006670 getShuffleCLImmediate(SVOp), DAG);
6671
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006672
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006673 //===--------------------------------------------------------------------===//
6674 // Since no target specific shuffle was selected for this generic one,
6675 // lower it into other known shuffles. FIXME: this isn't true yet, but
6676 // this is the plan.
6677 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006678
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006679 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6680 if (VT == MVT::v8i16) {
6681 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6682 if (NewOp.getNode())
6683 return NewOp;
6684 }
6685
6686 if (VT == MVT::v16i8) {
6687 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6688 if (NewOp.getNode())
6689 return NewOp;
6690 }
6691
6692 // Handle all 128-bit wide vectors with 4 elements, and match them with
6693 // several different shuffle types.
6694 if (NumElems == 4 && VT.getSizeInBits() == 128)
6695 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6696
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006697 // Handle general 256-bit shuffles
6698 if (VT.is256BitVector())
6699 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702}
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704SDValue
6705X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006706 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006707 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006708 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006709
6710 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6711 return SDValue();
6712
Duncan Sands83ec4b62008-06-06 12:08:01 +00006713 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006715 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006717 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006718 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006719 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006720 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6721 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6722 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006723 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6724 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006725 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006727 Op.getOperand(0)),
6728 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006730 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006732 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006733 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006735 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6736 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006737 // result has a single use which is a store or a bitcast to i32. And in
6738 // the case of a store, it's not worth it if the index is a constant 0,
6739 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006740 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006741 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006742 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006743 if ((User->getOpcode() != ISD::STORE ||
6744 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6745 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006746 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006748 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006750 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006751 Op.getOperand(0)),
6752 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006753 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006754 } else if (VT == MVT::i32 || VT == MVT::i64) {
6755 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006756 if (isa<ConstantSDNode>(Op.getOperand(1)))
6757 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006758 }
Dan Gohman475871a2008-07-27 21:46:04 +00006759 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006760}
6761
6762
Dan Gohman475871a2008-07-27 21:46:04 +00006763SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006764X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6765 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006767 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768
David Greene74a579d2011-02-10 16:57:36 +00006769 SDValue Vec = Op.getOperand(0);
6770 EVT VecVT = Vec.getValueType();
6771
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006772 // If this is a 256-bit vector result, first extract the 128-bit vector and
6773 // then extract the element from the 128-bit vector.
6774 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006775 DebugLoc dl = Op.getNode()->getDebugLoc();
6776 unsigned NumElems = VecVT.getVectorNumElements();
6777 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006778 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6779
6780 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006781 bool Upper = IdxVal >= NumElems/2;
6782 Vec = Extract128BitVector(Vec,
6783 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006784
David Greene74a579d2011-02-10 16:57:36 +00006785 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006786 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006787 }
6788
6789 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6790
Craig Topperd0a31172012-01-10 06:37:29 +00006791 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006792 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006793 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006794 return Res;
6795 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006796
Owen Andersone50ed302009-08-10 22:56:29 +00006797 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006798 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006800 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006802 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006803 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6805 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006806 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006808 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006810 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006811 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006813 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006815 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006816 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006817 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 if (Idx == 0)
6819 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006820
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006822 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006823 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006824 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006825 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006826 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006827 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006828 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6830 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6831 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006832 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 if (Idx == 0)
6834 return Op;
6835
6836 // UNPCKHPD the element to the lowest double word, then movsd.
6837 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6838 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006839 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006840 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006841 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006842 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006843 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006844 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 }
6846
Dan Gohman475871a2008-07-27 21:46:04 +00006847 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848}
6849
Dan Gohman475871a2008-07-27 21:46:04 +00006850SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006851X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6852 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006853 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006854 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006855 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006856
Dan Gohman475871a2008-07-27 21:46:04 +00006857 SDValue N0 = Op.getOperand(0);
6858 SDValue N1 = Op.getOperand(1);
6859 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006860
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006861 if (VT.getSizeInBits() == 256)
6862 return SDValue();
6863
Dan Gohman8a55ce42009-09-23 21:02:20 +00006864 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006865 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006866 unsigned Opc;
6867 if (VT == MVT::v8i16)
6868 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006869 else if (VT == MVT::v16i8)
6870 Opc = X86ISD::PINSRB;
6871 else
6872 Opc = X86ISD::PINSRB;
6873
Nate Begeman14d12ca2008-02-11 04:19:36 +00006874 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6875 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 if (N1.getValueType() != MVT::i32)
6877 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6878 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006879 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006880 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006881 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006882 // Bits [7:6] of the constant are the source select. This will always be
6883 // zero here. The DAG Combiner may combine an extract_elt index into these
6884 // bits. For example (insert (extract, 3), 2) could be matched by putting
6885 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006886 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006887 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006888 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006889 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006890 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006891 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006893 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006894 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6895 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006896 // PINSR* works with constant index.
6897 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898 }
Dan Gohman475871a2008-07-27 21:46:04 +00006899 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006900}
6901
Dan Gohman475871a2008-07-27 21:46:04 +00006902SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006903X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006904 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006905 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006906
David Greene6b381262011-02-09 15:32:06 +00006907 DebugLoc dl = Op.getDebugLoc();
6908 SDValue N0 = Op.getOperand(0);
6909 SDValue N1 = Op.getOperand(1);
6910 SDValue N2 = Op.getOperand(2);
6911
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006912 // If this is a 256-bit vector result, first extract the 128-bit vector,
6913 // insert the element into the extracted half and then place it back.
6914 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006915 if (!isa<ConstantSDNode>(N2))
6916 return SDValue();
6917
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006918 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006919 unsigned NumElems = VT.getVectorNumElements();
6920 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006921 bool Upper = IdxVal >= NumElems/2;
6922 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6923 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006924
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006925 // Insert the element into the desired half.
6926 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6927 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006928
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006929 // Insert the changed part back to the 256-bit vector
6930 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006931 }
6932
Craig Topperd0a31172012-01-10 06:37:29 +00006933 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006934 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6935
Dan Gohman8a55ce42009-09-23 21:02:20 +00006936 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006937 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006938
Dan Gohman8a55ce42009-09-23 21:02:20 +00006939 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006940 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6941 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 if (N1.getValueType() != MVT::i32)
6943 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6944 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006945 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006946 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947 }
Dan Gohman475871a2008-07-27 21:46:04 +00006948 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006949}
6950
Dan Gohman475871a2008-07-27 21:46:04 +00006951SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006952X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006953 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006954 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006955 EVT OpVT = Op.getValueType();
6956
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006957 // If this is a 256-bit vector result, first insert into a 128-bit
6958 // vector and then insert into the 256-bit vector.
6959 if (OpVT.getSizeInBits() > 128) {
6960 // Insert into a 128-bit vector.
6961 EVT VT128 = EVT::getVectorVT(*Context,
6962 OpVT.getVectorElementType(),
6963 OpVT.getVectorNumElements() / 2);
6964
6965 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6966
6967 // Insert the 128-bit vector.
6968 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6969 DAG.getConstant(0, MVT::i32),
6970 DAG, dl);
6971 }
6972
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006973 if (Op.getValueType() == MVT::v1i64 &&
6974 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006976
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006978 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6979 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006980 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006981 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006982}
6983
David Greene91585092011-01-26 15:38:49 +00006984// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6985// a simple subregister reference or explicit instructions to grab
6986// upper bits of a vector.
6987SDValue
6988X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6989 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006990 DebugLoc dl = Op.getNode()->getDebugLoc();
6991 SDValue Vec = Op.getNode()->getOperand(0);
6992 SDValue Idx = Op.getNode()->getOperand(1);
6993
6994 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6995 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6996 return Extract128BitVector(Vec, Idx, DAG, dl);
6997 }
David Greene91585092011-01-26 15:38:49 +00006998 }
6999 return SDValue();
7000}
7001
David Greenecfe33c42011-01-26 19:13:22 +00007002// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7003// simple superregister reference or explicit instructions to insert
7004// the upper bits of a vector.
7005SDValue
7006X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7007 if (Subtarget->hasAVX()) {
7008 DebugLoc dl = Op.getNode()->getDebugLoc();
7009 SDValue Vec = Op.getNode()->getOperand(0);
7010 SDValue SubVec = Op.getNode()->getOperand(1);
7011 SDValue Idx = Op.getNode()->getOperand(2);
7012
7013 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7014 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007015 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007016 }
7017 }
7018 return SDValue();
7019}
7020
Bill Wendling056292f2008-09-16 21:48:12 +00007021// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7022// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7023// one of the above mentioned nodes. It has to be wrapped because otherwise
7024// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7025// be used to form addressing mode. These wrapped nodes will be selected
7026// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007027SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007028X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007029 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007030
Chris Lattner41621a22009-06-26 19:22:52 +00007031 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7032 // global base reg.
7033 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007034 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007035 CodeModel::Model M = getTargetMachine().getCodeModel();
7036
Chris Lattner4f066492009-07-11 20:29:19 +00007037 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007038 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007039 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007040 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007041 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007042 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007043 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007044
Evan Cheng1606e8e2009-03-13 07:51:59 +00007045 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007046 CP->getAlignment(),
7047 CP->getOffset(), OpFlag);
7048 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007049 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007050 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007051 if (OpFlag) {
7052 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007053 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007054 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007055 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056 }
7057
7058 return Result;
7059}
7060
Dan Gohmand858e902010-04-17 15:26:15 +00007061SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007062 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007063
Chris Lattner18c59872009-06-27 04:16:01 +00007064 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7065 // global base reg.
7066 unsigned char OpFlag = 0;
7067 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007068 CodeModel::Model M = getTargetMachine().getCodeModel();
7069
Chris Lattner4f066492009-07-11 20:29:19 +00007070 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007071 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007072 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007073 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007074 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007075 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007076 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007077
Chris Lattner18c59872009-06-27 04:16:01 +00007078 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7079 OpFlag);
7080 DebugLoc DL = JT->getDebugLoc();
7081 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007082
Chris Lattner18c59872009-06-27 04:16:01 +00007083 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007084 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007085 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7086 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007087 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007088 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007089
Chris Lattner18c59872009-06-27 04:16:01 +00007090 return Result;
7091}
7092
7093SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007094X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007095 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007096
Chris Lattner18c59872009-06-27 04:16:01 +00007097 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7098 // global base reg.
7099 unsigned char OpFlag = 0;
7100 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007101 CodeModel::Model M = getTargetMachine().getCodeModel();
7102
Chris Lattner4f066492009-07-11 20:29:19 +00007103 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007104 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7105 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7106 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007107 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007108 } else if (Subtarget->isPICStyleGOT()) {
7109 OpFlag = X86II::MO_GOT;
7110 } else if (Subtarget->isPICStyleStubPIC()) {
7111 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7112 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7113 OpFlag = X86II::MO_DARWIN_NONLAZY;
7114 }
Eric Christopherfd179292009-08-27 18:07:15 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007117
Chris Lattner18c59872009-06-27 04:16:01 +00007118 DebugLoc DL = Op.getDebugLoc();
7119 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007120
7121
Chris Lattner18c59872009-06-27 04:16:01 +00007122 // With PIC, the address is actually $g + Offset.
7123 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007124 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007125 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7126 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007127 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007128 Result);
7129 }
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Eli Friedman586272d2011-08-11 01:48:05 +00007131 // For symbols that require a load from a stub to get the address, emit the
7132 // load.
7133 if (isGlobalStubReference(OpFlag))
7134 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007135 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007136
Chris Lattner18c59872009-06-27 04:16:01 +00007137 return Result;
7138}
7139
Dan Gohman475871a2008-07-27 21:46:04 +00007140SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007141X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007142 // Create the TargetBlockAddressAddress node.
7143 unsigned char OpFlags =
7144 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007145 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007146 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007147 DebugLoc dl = Op.getDebugLoc();
7148 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7149 /*isTarget=*/true, OpFlags);
7150
Dan Gohmanf705adb2009-10-30 01:28:02 +00007151 if (Subtarget->isPICStyleRIPRel() &&
7152 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007153 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7154 else
7155 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007156
Dan Gohman29cbade2009-11-20 23:18:13 +00007157 // With PIC, the address is actually $g + Offset.
7158 if (isGlobalRelativeToPICBase(OpFlags)) {
7159 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7160 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7161 Result);
7162 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007163
7164 return Result;
7165}
7166
7167SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007168X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007169 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007170 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007171 // Create the TargetGlobalAddress node, folding in the constant
7172 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007173 unsigned char OpFlags =
7174 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007175 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007176 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007177 if (OpFlags == X86II::MO_NO_FLAG &&
7178 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007179 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007180 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007181 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007182 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007183 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007184 }
Eric Christopherfd179292009-08-27 18:07:15 +00007185
Chris Lattner4f066492009-07-11 20:29:19 +00007186 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007187 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007188 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7189 else
7190 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007191
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007192 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007193 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007194 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7195 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007196 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007197 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007198
Chris Lattner36c25012009-07-10 07:34:39 +00007199 // For globals that require a load from a stub to get the address, emit the
7200 // load.
7201 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007202 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007203 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007204
Dan Gohman6520e202008-10-18 02:06:02 +00007205 // If there was a non-zero offset that we didn't fold, create an explicit
7206 // addition for it.
7207 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007208 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007209 DAG.getConstant(Offset, getPointerTy()));
7210
Evan Cheng0db9fe62006-04-25 20:13:52 +00007211 return Result;
7212}
7213
Evan Chengda43bcf2008-09-24 00:05:32 +00007214SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007215X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007216 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007217 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007218 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007219}
7220
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007221static SDValue
7222GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007223 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007224 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007225 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007227 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007228 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007229 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007230 GA->getOffset(),
7231 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007232 if (InFlag) {
7233 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007234 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007235 } else {
7236 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007237 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007238 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007239
7240 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007241 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007242
Rafael Espindola15f1b662009-04-24 12:59:40 +00007243 SDValue Flag = Chain.getValue(1);
7244 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007245}
7246
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007247// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007248static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007249LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007250 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007251 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007252 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7253 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007255 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007256 InFlag = Chain.getValue(1);
7257
Chris Lattnerb903bed2009-06-26 21:20:29 +00007258 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007259}
7260
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007261// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007262static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007263LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007264 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007265 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7266 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007267}
7268
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007269// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7270// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007271static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007272 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007273 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007274 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007275
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007276 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7277 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7278 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007279
Michael J. Spencerec38de22010-10-10 22:04:20 +00007280 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007281 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007282 MachinePointerInfo(Ptr),
7283 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007284
Chris Lattnerb903bed2009-06-26 21:20:29 +00007285 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007286 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7287 // initialexec.
7288 unsigned WrapperKind = X86ISD::Wrapper;
7289 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007290 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007291 } else if (is64Bit) {
7292 assert(model == TLSModel::InitialExec);
7293 OperandFlags = X86II::MO_GOTTPOFF;
7294 WrapperKind = X86ISD::WrapperRIP;
7295 } else {
7296 assert(model == TLSModel::InitialExec);
7297 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007298 }
Eric Christopherfd179292009-08-27 18:07:15 +00007299
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007300 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7301 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007302 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007303 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007304 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007305 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007306
Rafael Espindola9a580232009-02-27 13:37:18 +00007307 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007308 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007309 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007310
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007311 // The address of the thread local variable is the add of the thread
7312 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007313 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007314}
7315
Dan Gohman475871a2008-07-27 21:46:04 +00007316SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007317X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007318
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007319 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007320 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007321
Eric Christopher30ef0e52010-06-03 04:07:48 +00007322 if (Subtarget->isTargetELF()) {
7323 // TODO: implement the "local dynamic" model
7324 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007325
Eric Christopher30ef0e52010-06-03 04:07:48 +00007326 // If GV is an alias then use the aliasee for determining
7327 // thread-localness.
7328 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7329 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330
Chandler Carruth34797132012-04-08 17:20:55 +00007331 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007332
Eric Christopher30ef0e52010-06-03 04:07:48 +00007333 switch (model) {
7334 case TLSModel::GeneralDynamic:
7335 case TLSModel::LocalDynamic: // not implemented
7336 if (Subtarget->is64Bit())
7337 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7338 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007339
Eric Christopher30ef0e52010-06-03 04:07:48 +00007340 case TLSModel::InitialExec:
7341 case TLSModel::LocalExec:
7342 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7343 Subtarget->is64Bit());
7344 }
7345 } else if (Subtarget->isTargetDarwin()) {
7346 // Darwin only has one model of TLS. Lower to that.
7347 unsigned char OpFlag = 0;
7348 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7349 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007350
Eric Christopher30ef0e52010-06-03 04:07:48 +00007351 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7352 // global base reg.
7353 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7354 !Subtarget->is64Bit();
7355 if (PIC32)
7356 OpFlag = X86II::MO_TLVP_PIC_BASE;
7357 else
7358 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007360 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007361 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007362 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
Eric Christopher30ef0e52010-06-03 04:07:48 +00007365 // With PIC32, the address is actually $g + Offset.
7366 if (PIC32)
7367 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7368 DAG.getNode(X86ISD::GlobalBaseReg,
7369 DebugLoc(), getPointerTy()),
7370 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
Eric Christopher30ef0e52010-06-03 04:07:48 +00007372 // Lowering the machine isd will make sure everything is in the right
7373 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007374 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007375 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007376 SDValue Args[] = { Chain, Offset };
7377 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007378
Eric Christopher30ef0e52010-06-03 04:07:48 +00007379 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7380 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7381 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007382
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 // And our return value (tls address) is in the standard call return value
7384 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007385 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007386 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7387 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007388 } else if (Subtarget->isTargetWindows()) {
7389 // Just use the implicit TLS architecture
7390 // Need to generate someting similar to:
7391 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7392 // ; from TEB
7393 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7394 // mov rcx, qword [rdx+rcx*8]
7395 // mov eax, .tls$:tlsvar
7396 // [rax+rcx] contains the address
7397 // Windows 64bit: gs:0x58
7398 // Windows 32bit: fs:__tls_array
7399
7400 // If GV is an alias then use the aliasee for determining
7401 // thread-localness.
7402 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7403 GV = GA->resolveAliasedGlobal(false);
7404 DebugLoc dl = GA->getDebugLoc();
7405 SDValue Chain = DAG.getEntryNode();
7406
7407 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7408 // %gs:0x58 (64-bit).
7409 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7410 ? Type::getInt8PtrTy(*DAG.getContext(),
7411 256)
7412 : Type::getInt32PtrTy(*DAG.getContext(),
7413 257));
7414
7415 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7416 Subtarget->is64Bit()
7417 ? DAG.getIntPtrConstant(0x58)
7418 : DAG.getExternalSymbol("_tls_array",
7419 getPointerTy()),
7420 MachinePointerInfo(Ptr),
7421 false, false, false, 0);
7422
7423 // Load the _tls_index variable
7424 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7425 if (Subtarget->is64Bit())
7426 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7427 IDX, MachinePointerInfo(), MVT::i32,
7428 false, false, 0);
7429 else
7430 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7431 false, false, false, 0);
7432
7433 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7434 getPointerTy());
7435 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7436
7437 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7438 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7439 false, false, false, 0);
7440
7441 // Get the offset of start of .tls section
7442 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7443 GA->getValueType(0),
7444 GA->getOffset(), X86II::MO_SECREL);
7445 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7446
7447 // The address of the thread local variable is the add of the thread
7448 // pointer with the offset of the variable.
7449 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007450 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007451
David Blaikie4d6ccb52012-01-20 21:51:11 +00007452 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007453}
7454
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455
Chad Rosierb90d2a92012-01-03 23:19:12 +00007456/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7457/// and take a 2 x i32 value to shift plus a shift amount.
7458SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007459 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007460 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007461 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007462 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007463 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue ShOpLo = Op.getOperand(0);
7465 SDValue ShOpHi = Op.getOperand(1);
7466 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007467 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007469 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007470
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007473 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7474 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007476 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7477 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007478 }
Evan Chenge3413162006-01-09 18:33:28 +00007479
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7481 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007482 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007484
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007487 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7488 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007489
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007491 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7492 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007493 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007494 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7495 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007496 }
7497
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007499 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500}
Evan Chenga3195e82006-01-12 22:54:21 +00007501
Dan Gohmand858e902010-04-17 15:26:15 +00007502SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7503 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007504 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007505
Dale Johannesen0488fb62010-09-30 23:57:10 +00007506 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007507 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007508
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007510 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Eli Friedman36df4992009-05-27 00:47:34 +00007512 // These are really Legal; return the operand so the caller accepts it as
7513 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007515 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007517 Subtarget->is64Bit()) {
7518 return Op;
7519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007520
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007521 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007522 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007524 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007525 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007526 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007527 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007528 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007529 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007530 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7531}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007532
Owen Andersone50ed302009-08-10 22:56:29 +00007533SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007534 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007535 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007537 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007538 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007539 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007540 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007541 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007542 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
Chris Lattner492a43e2010-09-22 01:28:21 +00007545 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007546
Stuart Hastings84be9582011-06-02 15:57:11 +00007547 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7548 MachineMemOperand *MMO;
7549 if (FI) {
7550 int SSFI = FI->getIndex();
7551 MMO =
7552 DAG.getMachineFunction()
7553 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7554 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7555 } else {
7556 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7557 StackSlot = StackSlot.getOperand(1);
7558 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007559 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007560 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7561 X86ISD::FILD, DL,
7562 Tys, Ops, array_lengthof(Ops),
7563 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007564
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007565 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568
7569 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7570 // shouldn't be necessary except that RFP cannot be live across
7571 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007572 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007573 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7574 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007575 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007577 SDValue Ops[] = {
7578 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7579 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 MachineMemOperand *MMO =
7581 DAG.getMachineFunction()
7582 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007583 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007584
Chris Lattner492a43e2010-09-22 01:28:21 +00007585 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7586 Ops, array_lengthof(Ops),
7587 Op.getValueType(), MMO);
7588 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007589 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007590 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007591 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007592
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 return Result;
7594}
7595
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007597SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7598 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007599 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007601 movq %rax, %xmm0
7602 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7603 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7604 #ifdef __SSE3__
7605 haddpd %xmm0, %xmm0
7606 #else
7607 pshufd $0x4e, %xmm0, %xmm1
7608 addpd %xmm1, %xmm0
7609 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007610 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007611
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007612 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007613 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007614
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007616 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7617 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007618 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007619
Chris Lattner97484792012-01-25 09:56:22 +00007620 SmallVector<Constant*,2> CV1;
7621 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007622 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007623 CV1.push_back(
7624 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7625 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007626 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007627
Bill Wendling397ae212012-01-05 02:13:20 +00007628 // Load the 64-bit value into an XMM register.
7629 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7630 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007632 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007633 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007634 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7635 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7636 CLod0);
7637
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007639 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007640 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007641 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007643 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644
Craig Topperd0a31172012-01-10 06:37:29 +00007645 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007646 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7647 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7648 } else {
7649 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7650 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7651 S2F, 0x4E, DAG);
7652 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7653 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7654 Sub);
7655 }
7656
7657 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007658 DAG.getIntPtrConstant(0));
7659}
7660
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007662SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7663 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665 // FP constant to bias correct the final result.
7666 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
7669 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007671 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672
Eli Friedmanf3704762011-08-29 21:15:46 +00007673 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007674 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007675
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007677 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678 DAG.getIntPtrConstant(0));
7679
7680 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007682 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007683 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007684 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007685 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007686 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 MVT::v2f64, Bias)));
7688 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007689 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007690 DAG.getIntPtrConstant(0));
7691
7692 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694
7695 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007696 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007697
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007699 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007700 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007702 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007703 }
7704
7705 // Handle final rounding.
7706 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707}
7708
Dan Gohmand858e902010-04-17 15:26:15 +00007709SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7710 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007711 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007712 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007713
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007714 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007715 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7716 // the optimization here.
7717 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007718 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007719
Owen Andersone50ed302009-08-10 22:56:29 +00007720 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007721 EVT DstVT = Op.getValueType();
7722 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007724 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007725 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007726 else if (Subtarget->is64Bit() &&
7727 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007728 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007729
7730 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007732 if (SrcVT == MVT::i32) {
7733 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7734 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7735 getPointerTy(), StackSlot, WordOff);
7736 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007737 StackSlot, MachinePointerInfo(),
7738 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007739 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007740 OffsetSlot, MachinePointerInfo(),
7741 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007742 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7743 return Fild;
7744 }
7745
7746 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7747 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007748 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007749 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007750 // For i64 source, we need to add the appropriate power of 2 if the input
7751 // was negative. This is the same as the optimization in
7752 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7753 // we must be careful to do the computation in x87 extended precision, not
7754 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007755 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7756 MachineMemOperand *MMO =
7757 DAG.getMachineFunction()
7758 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7759 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007760
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7762 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007763 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7764 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007765
7766 APInt FF(32, 0x5F800000ULL);
7767
7768 // Check whether the sign bit is set.
7769 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7770 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7771 ISD::SETLT);
7772
7773 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7774 SDValue FudgePtr = DAG.getConstantPool(
7775 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7776 getPointerTy());
7777
7778 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7779 SDValue Zero = DAG.getIntPtrConstant(0);
7780 SDValue Four = DAG.getIntPtrConstant(4);
7781 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7782 Zero, Four);
7783 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7784
7785 // Load the value out, extending it from f32 to f80.
7786 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007787 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007788 FudgePtr, MachinePointerInfo::getConstantPool(),
7789 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007790 // Extend everything to 80 bits to force it to be done on x87.
7791 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7792 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007793}
7794
Dan Gohman475871a2008-07-27 21:46:04 +00007795std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007796FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007797 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007798
Owen Andersone50ed302009-08-10 22:56:29 +00007799 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007800
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007801 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7803 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007804 }
7805
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7807 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007808 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007809
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007810 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007811 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007812 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007813 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007814 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007816 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007817 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007818
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007819 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7820 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007821 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007822 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007823 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007824 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007825
Evan Cheng0db9fe62006-04-25 20:13:52 +00007826 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007827 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7828 Opc = X86ISD::WIN_FTOL;
7829 else
7830 switch (DstTy.getSimpleVT().SimpleTy) {
7831 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7832 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7833 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7834 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7835 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007836
Dan Gohman475871a2008-07-27 21:46:04 +00007837 SDValue Chain = DAG.getEntryNode();
7838 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007839 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007840 // FIXME This causes a redundant load/store if the SSE-class value is already
7841 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007844 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007845 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007846 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007848 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007849 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007850 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007851
Chris Lattner492a43e2010-09-22 01:28:21 +00007852 MachineMemOperand *MMO =
7853 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7854 MachineMemOperand::MOLoad, MemSize, MemSize);
7855 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7856 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007858 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7860 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007861
Chris Lattner07290932010-09-22 01:05:16 +00007862 MachineMemOperand *MMO =
7863 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7864 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007865
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007866 if (Opc != X86ISD::WIN_FTOL) {
7867 // Build the FP_TO_INT*_IN_MEM
7868 SDValue Ops[] = { Chain, Value, StackSlot };
7869 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7870 Ops, 3, DstTy, MMO);
7871 return std::make_pair(FIST, StackSlot);
7872 } else {
7873 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7874 DAG.getVTList(MVT::Other, MVT::Glue),
7875 Chain, Value);
7876 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7877 MVT::i32, ftol.getValue(1));
7878 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7879 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007880 SDValue Ops[] = { eax, edx };
7881 SDValue pair = IsReplace
7882 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7883 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007884 return std::make_pair(pair, SDValue());
7885 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007886}
7887
Dan Gohmand858e902010-04-17 15:26:15 +00007888SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7889 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007890 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007891 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007892
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007893 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7894 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007895 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007896 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7897 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007898
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007899 if (StackSlot.getNode())
7900 // Load the result.
7901 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7902 FIST, StackSlot, MachinePointerInfo(),
7903 false, false, false, 0);
7904 else
7905 // The node is the result.
7906 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007907}
7908
Dan Gohmand858e902010-04-17 15:26:15 +00007909SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7910 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007911 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7912 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007913 SDValue FIST = Vals.first, StackSlot = Vals.second;
7914 assert(FIST.getNode() && "Unexpected failure");
7915
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007916 if (StackSlot.getNode())
7917 // Load the result.
7918 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7919 FIST, StackSlot, MachinePointerInfo(),
7920 false, false, false, 0);
7921 else
7922 // The node is the result.
7923 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007924}
7925
Dan Gohmand858e902010-04-17 15:26:15 +00007926SDValue X86TargetLowering::LowerFABS(SDValue Op,
7927 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007928 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007929 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007930 EVT VT = Op.getValueType();
7931 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007932 if (VT.isVector())
7933 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007934 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007935 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007936 C = ConstantVector::getSplat(2,
7937 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007939 C = ConstantVector::getSplat(4,
7940 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007941 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007942 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007943 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007944 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007945 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007946 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007947}
7948
Dan Gohmand858e902010-04-17 15:26:15 +00007949SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007950 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007951 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007952 EVT VT = Op.getValueType();
7953 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007954 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7955 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007956 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007957 NumElts = VT.getVectorNumElements();
7958 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007959 Constant *C;
7960 if (EltVT == MVT::f64)
7961 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7962 else
7963 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7964 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007965 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007966 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007967 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007968 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007969 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007970 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007971 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007972 DAG.getNode(ISD::XOR, dl, XORVT,
7973 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007974 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007975 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007976 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007977 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007978 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007979}
7980
Dan Gohmand858e902010-04-17 15:26:15 +00007981SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007982 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007983 SDValue Op0 = Op.getOperand(0);
7984 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007985 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007986 EVT VT = Op.getValueType();
7987 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007988
7989 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007990 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007991 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007992 SrcVT = VT;
7993 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007994 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007995 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007996 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007997 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007998 }
7999
8000 // At this point the operands and the result should have the same
8001 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008002
Evan Cheng68c47cb2007-01-05 07:55:56 +00008003 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008004 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008008 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8012 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008013 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008014 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008015 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008016 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008017 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008018 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008019 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008020
8021 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008022 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 // Op0 is MVT::f32, Op1 is MVT::f64.
8024 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8025 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8026 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008027 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008028 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008029 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008030 }
8031
Evan Cheng73d6cf12007-01-05 21:37:56 +00008032 // Clear first operand sign bit.
8033 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008034 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008035 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8036 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008037 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8039 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8040 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8041 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008042 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008043 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008044 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008045 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008046 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008047 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008048 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008049
8050 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008051 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008052}
8053
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008054SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8055 SDValue N0 = Op.getOperand(0);
8056 DebugLoc dl = Op.getDebugLoc();
8057 EVT VT = Op.getValueType();
8058
8059 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8060 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8061 DAG.getConstant(1, VT));
8062 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8063}
8064
Dan Gohman076aee32009-03-04 19:44:21 +00008065/// Emit nodes that will be selected as "test Op0,Op0", or something
8066/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008067SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008068 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008069 DebugLoc dl = Op.getDebugLoc();
8070
Dan Gohman31125812009-03-07 01:58:32 +00008071 // CF and OF aren't always set the way we want. Determine which
8072 // of these we need.
8073 bool NeedCF = false;
8074 bool NeedOF = false;
8075 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008076 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008077 case X86::COND_A: case X86::COND_AE:
8078 case X86::COND_B: case X86::COND_BE:
8079 NeedCF = true;
8080 break;
8081 case X86::COND_G: case X86::COND_GE:
8082 case X86::COND_L: case X86::COND_LE:
8083 case X86::COND_O: case X86::COND_NO:
8084 NeedOF = true;
8085 break;
Dan Gohman31125812009-03-07 01:58:32 +00008086 }
8087
Dan Gohman076aee32009-03-04 19:44:21 +00008088 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008089 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8090 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008091 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8092 // Emit a CMP with 0, which is the TEST pattern.
8093 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8094 DAG.getConstant(0, Op.getValueType()));
8095
8096 unsigned Opcode = 0;
8097 unsigned NumOperands = 0;
8098 switch (Op.getNode()->getOpcode()) {
8099 case ISD::ADD:
8100 // Due to an isel shortcoming, be conservative if this add is likely to be
8101 // selected as part of a load-modify-store instruction. When the root node
8102 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8103 // uses of other nodes in the match, such as the ADD in this case. This
8104 // leads to the ADD being left around and reselected, with the result being
8105 // two adds in the output. Alas, even if none our users are stores, that
8106 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8107 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8108 // climbing the DAG back to the root, and it doesn't seem to be worth the
8109 // effort.
8110 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008111 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8112 if (UI->getOpcode() != ISD::CopyToReg &&
8113 UI->getOpcode() != ISD::SETCC &&
8114 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008115 goto default_case;
8116
8117 if (ConstantSDNode *C =
8118 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8119 // An add of one will be selected as an INC.
8120 if (C->getAPIntValue() == 1) {
8121 Opcode = X86ISD::INC;
8122 NumOperands = 1;
8123 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008124 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008125
8126 // An add of negative one (subtract of one) will be selected as a DEC.
8127 if (C->getAPIntValue().isAllOnesValue()) {
8128 Opcode = X86ISD::DEC;
8129 NumOperands = 1;
8130 break;
8131 }
Dan Gohman076aee32009-03-04 19:44:21 +00008132 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008133
8134 // Otherwise use a regular EFLAGS-setting add.
8135 Opcode = X86ISD::ADD;
8136 NumOperands = 2;
8137 break;
8138 case ISD::AND: {
8139 // If the primary and result isn't used, don't bother using X86ISD::AND,
8140 // because a TEST instruction will be better.
8141 bool NonFlagUse = false;
8142 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8143 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8144 SDNode *User = *UI;
8145 unsigned UOpNo = UI.getOperandNo();
8146 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8147 // Look pass truncate.
8148 UOpNo = User->use_begin().getOperandNo();
8149 User = *User->use_begin();
8150 }
8151
8152 if (User->getOpcode() != ISD::BRCOND &&
8153 User->getOpcode() != ISD::SETCC &&
8154 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8155 NonFlagUse = true;
8156 break;
8157 }
Dan Gohman076aee32009-03-04 19:44:21 +00008158 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008159
8160 if (!NonFlagUse)
8161 break;
8162 }
8163 // FALL THROUGH
8164 case ISD::SUB:
8165 case ISD::OR:
8166 case ISD::XOR:
8167 // Due to the ISEL shortcoming noted above, be conservative if this op is
8168 // likely to be selected as part of a load-modify-store instruction.
8169 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8170 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8171 if (UI->getOpcode() == ISD::STORE)
8172 goto default_case;
8173
8174 // Otherwise use a regular EFLAGS-setting instruction.
8175 switch (Op.getNode()->getOpcode()) {
8176 default: llvm_unreachable("unexpected operator!");
8177 case ISD::SUB: Opcode = X86ISD::SUB; break;
8178 case ISD::OR: Opcode = X86ISD::OR; break;
8179 case ISD::XOR: Opcode = X86ISD::XOR; break;
8180 case ISD::AND: Opcode = X86ISD::AND; break;
8181 }
8182
8183 NumOperands = 2;
8184 break;
8185 case X86ISD::ADD:
8186 case X86ISD::SUB:
8187 case X86ISD::INC:
8188 case X86ISD::DEC:
8189 case X86ISD::OR:
8190 case X86ISD::XOR:
8191 case X86ISD::AND:
8192 return SDValue(Op.getNode(), 1);
8193 default:
8194 default_case:
8195 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008196 }
8197
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008198 if (Opcode == 0)
8199 // Emit a CMP with 0, which is the TEST pattern.
8200 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8201 DAG.getConstant(0, Op.getValueType()));
8202
8203 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8204 SmallVector<SDValue, 4> Ops;
8205 for (unsigned i = 0; i != NumOperands; ++i)
8206 Ops.push_back(Op.getOperand(i));
8207
8208 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8209 DAG.ReplaceAllUsesWith(Op, New);
8210 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008211}
8212
8213/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8214/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008215SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008216 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8218 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008219 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008220
8221 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008222 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008223}
8224
Evan Chengd40d03e2010-01-06 19:38:29 +00008225/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8226/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008227SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8228 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008229 SDValue Op0 = And.getOperand(0);
8230 SDValue Op1 = And.getOperand(1);
8231 if (Op0.getOpcode() == ISD::TRUNCATE)
8232 Op0 = Op0.getOperand(0);
8233 if (Op1.getOpcode() == ISD::TRUNCATE)
8234 Op1 = Op1.getOperand(0);
8235
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008237 if (Op1.getOpcode() == ISD::SHL)
8238 std::swap(Op0, Op1);
8239 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008240 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8241 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008242 // If we looked past a truncate, check that it's only truncating away
8243 // known zeros.
8244 unsigned BitWidth = Op0.getValueSizeInBits();
8245 unsigned AndBitWidth = And.getValueSizeInBits();
8246 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008247 APInt Zeros, Ones;
8248 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008249 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8250 return SDValue();
8251 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008252 LHS = Op1;
8253 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008254 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008255 } else if (Op1.getOpcode() == ISD::Constant) {
8256 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008257 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008258 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008259
8260 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008261 LHS = AndLHS.getOperand(0);
8262 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008263 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008264
8265 // Use BT if the immediate can't be encoded in a TEST instruction.
8266 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8267 LHS = AndLHS;
8268 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8269 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008270 }
Evan Cheng0488db92007-09-25 01:57:46 +00008271
Evan Chengd40d03e2010-01-06 19:38:29 +00008272 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008273 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008274 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008275 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008276 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008277 // Also promote i16 to i32 for performance / code size reason.
8278 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008279 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008280 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008281
Evan Chengd40d03e2010-01-06 19:38:29 +00008282 // If the operand types disagree, extend the shift amount to match. Since
8283 // BT ignores high bits (like shifts) we can use anyextend.
8284 if (LHS.getValueType() != RHS.getValueType())
8285 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008286
Evan Chengd40d03e2010-01-06 19:38:29 +00008287 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8288 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8289 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8290 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008291 }
8292
Evan Cheng54de3ea2010-01-05 06:52:31 +00008293 return SDValue();
8294}
8295
Dan Gohmand858e902010-04-17 15:26:15 +00008296SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008297
8298 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8299
Evan Cheng54de3ea2010-01-05 06:52:31 +00008300 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8301 SDValue Op0 = Op.getOperand(0);
8302 SDValue Op1 = Op.getOperand(1);
8303 DebugLoc dl = Op.getDebugLoc();
8304 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8305
8306 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008307 // Lower (X & (1 << N)) == 0 to BT(X, N).
8308 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8309 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008310 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008311 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008312 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008313 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8314 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8315 if (NewSetCC.getNode())
8316 return NewSetCC;
8317 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008318
Chris Lattner481eebc2010-12-19 21:23:48 +00008319 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8320 // these.
8321 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008322 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008323 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8324 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008325
Chris Lattner481eebc2010-12-19 21:23:48 +00008326 // If the input is a setcc, then reuse the input setcc or use a new one with
8327 // the inverted condition.
8328 if (Op0.getOpcode() == X86ISD::SETCC) {
8329 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8330 bool Invert = (CC == ISD::SETNE) ^
8331 cast<ConstantSDNode>(Op1)->isNullValue();
8332 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008333
Evan Cheng2c755ba2010-02-27 07:36:59 +00008334 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008335 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8336 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8337 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008338 }
8339
Evan Chenge5b51ac2010-04-17 06:13:15 +00008340 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008341 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008342 if (X86CC == X86::COND_INVALID)
8343 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008344
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008345 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008346 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008347 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008348}
8349
Craig Topper89af15e2011-09-18 08:03:58 +00008350// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008351// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008352static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008353 EVT VT = Op.getValueType();
8354
Duncan Sands28b77e92011-09-06 19:07:46 +00008355 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008356 "Unsupported value type for operation");
8357
8358 int NumElems = VT.getVectorNumElements();
8359 DebugLoc dl = Op.getDebugLoc();
8360 SDValue CC = Op.getOperand(2);
8361 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8362 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8363
8364 // Extract the LHS vectors
8365 SDValue LHS = Op.getOperand(0);
8366 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8367 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8368
8369 // Extract the RHS vectors
8370 SDValue RHS = Op.getOperand(1);
8371 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8372 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8373
8374 // Issue the operation on the smaller types and concatenate the result back
8375 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8376 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8377 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8378 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8379 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8380}
8381
8382
Dan Gohmand858e902010-04-17 15:26:15 +00008383SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008384 SDValue Cond;
8385 SDValue Op0 = Op.getOperand(0);
8386 SDValue Op1 = Op.getOperand(1);
8387 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008388 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8390 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008391 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008392
8393 if (isFP) {
8394 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008395 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008396 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008397
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 bool Swap = false;
8399
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008400 // SSE Condition code mapping:
8401 // 0 - EQ
8402 // 1 - LT
8403 // 2 - LE
8404 // 3 - UNORD
8405 // 4 - NEQ
8406 // 5 - NLT
8407 // 6 - NLE
8408 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 switch (SetCCOpcode) {
8410 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008411 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008412 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008413 case ISD::SETOGT:
8414 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008415 case ISD::SETLT:
8416 case ISD::SETOLT: SSECC = 1; break;
8417 case ISD::SETOGE:
8418 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008419 case ISD::SETLE:
8420 case ISD::SETOLE: SSECC = 2; break;
8421 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008422 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 case ISD::SETNE: SSECC = 4; break;
8424 case ISD::SETULE: Swap = true;
8425 case ISD::SETUGE: SSECC = 5; break;
8426 case ISD::SETULT: Swap = true;
8427 case ISD::SETUGT: SSECC = 6; break;
8428 case ISD::SETO: SSECC = 7; break;
8429 }
8430 if (Swap)
8431 std::swap(Op0, Op1);
8432
Nate Begemanfb8ead02008-07-25 19:05:58 +00008433 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008434 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008435 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008436 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008437 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8438 DAG.getConstant(3, MVT::i8));
8439 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8440 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008441 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008442 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008443 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008444 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8445 DAG.getConstant(7, MVT::i8));
8446 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8447 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008448 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008449 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008450 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008451 }
8452 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008453 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8454 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008456
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008457 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008458 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008459 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008460
Nate Begeman30a0de92008-07-17 16:51:19 +00008461 // We are handling one of the integer comparisons here. Since SSE only has
8462 // GT and EQ comparisons for integer, swapping operands and multiple
8463 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008464 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008465 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008466
Nate Begeman30a0de92008-07-17 16:51:19 +00008467 switch (SetCCOpcode) {
8468 default: break;
8469 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008470 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008472 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008473 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008474 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008475 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008476 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008477 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008478 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008479 }
8480 if (Swap)
8481 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008482
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008483 // Check that the operation in question is available (most are plain SSE2,
8484 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008485 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008486 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008487 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008488 return SDValue();
8489
Nate Begeman30a0de92008-07-17 16:51:19 +00008490 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8491 // bits of the inputs before performing those operations.
8492 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008493 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008494 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8495 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008496 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008497 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8498 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008499 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8500 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008502
Dale Johannesenace16102009-02-03 19:33:06 +00008503 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008504
8505 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008506 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008507 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008508
Nate Begeman30a0de92008-07-17 16:51:19 +00008509 return Result;
8510}
Evan Cheng0488db92007-09-25 01:57:46 +00008511
Evan Cheng370e5342008-12-03 08:38:43 +00008512// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008513static bool isX86LogicalCmp(SDValue Op) {
8514 unsigned Opc = Op.getNode()->getOpcode();
8515 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8516 return true;
8517 if (Op.getResNo() == 1 &&
8518 (Opc == X86ISD::ADD ||
8519 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008520 Opc == X86ISD::ADC ||
8521 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008522 Opc == X86ISD::SMUL ||
8523 Opc == X86ISD::UMUL ||
8524 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008525 Opc == X86ISD::DEC ||
8526 Opc == X86ISD::OR ||
8527 Opc == X86ISD::XOR ||
8528 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008529 return true;
8530
Chris Lattner9637d5b2010-12-05 07:49:54 +00008531 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8532 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008533
Dan Gohman076aee32009-03-04 19:44:21 +00008534 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008535}
8536
Chris Lattnera2b56002010-12-05 01:23:24 +00008537static bool isZero(SDValue V) {
8538 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8539 return C && C->isNullValue();
8540}
8541
Chris Lattner96908b12010-12-05 02:00:51 +00008542static bool isAllOnes(SDValue V) {
8543 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8544 return C && C->isAllOnesValue();
8545}
8546
Dan Gohmand858e902010-04-17 15:26:15 +00008547SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008548 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008549 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008550 SDValue Op1 = Op.getOperand(1);
8551 SDValue Op2 = Op.getOperand(2);
8552 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008553 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008554
Dan Gohman1a492952009-10-20 16:22:37 +00008555 if (Cond.getOpcode() == ISD::SETCC) {
8556 SDValue NewCond = LowerSETCC(Cond, DAG);
8557 if (NewCond.getNode())
8558 Cond = NewCond;
8559 }
Evan Cheng734503b2006-09-11 02:19:56 +00008560
Chris Lattnera2b56002010-12-05 01:23:24 +00008561 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008562 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008563 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008564 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008565 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008566 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8567 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008568 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008569
Chris Lattnera2b56002010-12-05 01:23:24 +00008570 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008571
8572 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008573 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8574 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008575
8576 SDValue CmpOp0 = Cmp.getOperand(0);
8577 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8578 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008579
Chris Lattner96908b12010-12-05 02:00:51 +00008580 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008581 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8582 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008583
Chris Lattner96908b12010-12-05 02:00:51 +00008584 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8585 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008586
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008587 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008588 if (N2C == 0 || !N2C->isNullValue())
8589 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8590 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008591 }
8592 }
8593
Chris Lattnera2b56002010-12-05 01:23:24 +00008594 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008595 if (Cond.getOpcode() == ISD::AND &&
8596 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8597 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008598 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008599 Cond = Cond.getOperand(0);
8600 }
8601
Evan Cheng3f41d662007-10-08 22:16:29 +00008602 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8603 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008604 unsigned CondOpcode = Cond.getOpcode();
8605 if (CondOpcode == X86ISD::SETCC ||
8606 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008607 CC = Cond.getOperand(0);
8608
Dan Gohman475871a2008-07-27 21:46:04 +00008609 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008610 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008611 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008612
Evan Cheng3f41d662007-10-08 22:16:29 +00008613 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008614 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008615 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008616 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008617
Chris Lattnerd1980a52009-03-12 06:52:53 +00008618 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8619 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008620 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008621 addTest = false;
8622 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008623 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8624 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8625 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8626 Cond.getOperand(0).getValueType() != MVT::i8)) {
8627 SDValue LHS = Cond.getOperand(0);
8628 SDValue RHS = Cond.getOperand(1);
8629 unsigned X86Opcode;
8630 unsigned X86Cond;
8631 SDVTList VTs;
8632 switch (CondOpcode) {
8633 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8634 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8635 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8636 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8637 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8638 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8639 default: llvm_unreachable("unexpected overflowing operator");
8640 }
8641 if (CondOpcode == ISD::UMULO)
8642 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8643 MVT::i32);
8644 else
8645 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8646
8647 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8648
8649 if (CondOpcode == ISD::UMULO)
8650 Cond = X86Op.getValue(2);
8651 else
8652 Cond = X86Op.getValue(1);
8653
8654 CC = DAG.getConstant(X86Cond, MVT::i8);
8655 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008656 }
8657
8658 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008659 // Look pass the truncate.
8660 if (Cond.getOpcode() == ISD::TRUNCATE)
8661 Cond = Cond.getOperand(0);
8662
8663 // We know the result of AND is compared against zero. Try to match
8664 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008665 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008666 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008667 if (NewSetCC.getNode()) {
8668 CC = NewSetCC.getOperand(0);
8669 Cond = NewSetCC.getOperand(1);
8670 addTest = false;
8671 }
8672 }
8673 }
8674
8675 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008676 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008677 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008678 }
8679
Benjamin Kramere915ff32010-12-22 23:09:28 +00008680 // a < b ? -1 : 0 -> RES = ~setcc_carry
8681 // a < b ? 0 : -1 -> RES = setcc_carry
8682 // a >= b ? -1 : 0 -> RES = setcc_carry
8683 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8684 if (Cond.getOpcode() == X86ISD::CMP) {
8685 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8686
8687 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8688 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8689 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8690 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8691 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8692 return DAG.getNOT(DL, Res, Res.getValueType());
8693 return Res;
8694 }
8695 }
8696
Evan Cheng0488db92007-09-25 01:57:46 +00008697 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8698 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008699 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008700 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008701 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008702}
8703
Evan Cheng370e5342008-12-03 08:38:43 +00008704// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8705// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8706// from the AND / OR.
8707static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8708 Opc = Op.getOpcode();
8709 if (Opc != ISD::OR && Opc != ISD::AND)
8710 return false;
8711 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8712 Op.getOperand(0).hasOneUse() &&
8713 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8714 Op.getOperand(1).hasOneUse());
8715}
8716
Evan Cheng961d6d42009-02-02 08:19:07 +00008717// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8718// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008719static bool isXor1OfSetCC(SDValue Op) {
8720 if (Op.getOpcode() != ISD::XOR)
8721 return false;
8722 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8723 if (N1C && N1C->getAPIntValue() == 1) {
8724 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8725 Op.getOperand(0).hasOneUse();
8726 }
8727 return false;
8728}
8729
Dan Gohmand858e902010-04-17 15:26:15 +00008730SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008731 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008732 SDValue Chain = Op.getOperand(0);
8733 SDValue Cond = Op.getOperand(1);
8734 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008735 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008736 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008737 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008738
Dan Gohman1a492952009-10-20 16:22:37 +00008739 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008740 // Check for setcc([su]{add,sub,mul}o == 0).
8741 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8742 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8743 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8744 Cond.getOperand(0).getResNo() == 1 &&
8745 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8746 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8747 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8748 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8749 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8750 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8751 Inverted = true;
8752 Cond = Cond.getOperand(0);
8753 } else {
8754 SDValue NewCond = LowerSETCC(Cond, DAG);
8755 if (NewCond.getNode())
8756 Cond = NewCond;
8757 }
Dan Gohman1a492952009-10-20 16:22:37 +00008758 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008759#if 0
8760 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008761 else if (Cond.getOpcode() == X86ISD::ADD ||
8762 Cond.getOpcode() == X86ISD::SUB ||
8763 Cond.getOpcode() == X86ISD::SMUL ||
8764 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008765 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008766#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008767
Evan Chengad9c0a32009-12-15 00:53:42 +00008768 // Look pass (and (setcc_carry (cmp ...)), 1).
8769 if (Cond.getOpcode() == ISD::AND &&
8770 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8771 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008772 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008773 Cond = Cond.getOperand(0);
8774 }
8775
Evan Cheng3f41d662007-10-08 22:16:29 +00008776 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8777 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008778 unsigned CondOpcode = Cond.getOpcode();
8779 if (CondOpcode == X86ISD::SETCC ||
8780 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008781 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008782
Dan Gohman475871a2008-07-27 21:46:04 +00008783 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008784 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008785 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008786 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008787 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008788 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008789 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008790 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008791 default: break;
8792 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008793 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008794 // These can only come from an arithmetic instruction with overflow,
8795 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008796 Cond = Cond.getNode()->getOperand(1);
8797 addTest = false;
8798 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008799 }
Evan Cheng0488db92007-09-25 01:57:46 +00008800 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008801 }
8802 CondOpcode = Cond.getOpcode();
8803 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8804 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8805 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8806 Cond.getOperand(0).getValueType() != MVT::i8)) {
8807 SDValue LHS = Cond.getOperand(0);
8808 SDValue RHS = Cond.getOperand(1);
8809 unsigned X86Opcode;
8810 unsigned X86Cond;
8811 SDVTList VTs;
8812 switch (CondOpcode) {
8813 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8814 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8815 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8816 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8817 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8818 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8819 default: llvm_unreachable("unexpected overflowing operator");
8820 }
8821 if (Inverted)
8822 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8823 if (CondOpcode == ISD::UMULO)
8824 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8825 MVT::i32);
8826 else
8827 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8828
8829 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8830
8831 if (CondOpcode == ISD::UMULO)
8832 Cond = X86Op.getValue(2);
8833 else
8834 Cond = X86Op.getValue(1);
8835
8836 CC = DAG.getConstant(X86Cond, MVT::i8);
8837 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008838 } else {
8839 unsigned CondOpc;
8840 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8841 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008842 if (CondOpc == ISD::OR) {
8843 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8844 // two branches instead of an explicit OR instruction with a
8845 // separate test.
8846 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008847 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008848 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008849 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008850 Chain, Dest, CC, Cmp);
8851 CC = Cond.getOperand(1).getOperand(0);
8852 Cond = Cmp;
8853 addTest = false;
8854 }
8855 } else { // ISD::AND
8856 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8857 // two branches instead of an explicit AND instruction with a
8858 // separate test. However, we only do this if this block doesn't
8859 // have a fall-through edge, because this requires an explicit
8860 // jmp when the condition is false.
8861 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008862 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008863 Op.getNode()->hasOneUse()) {
8864 X86::CondCode CCode =
8865 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8866 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008867 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008868 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008869 // Look for an unconditional branch following this conditional branch.
8870 // We need this because we need to reverse the successors in order
8871 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008872 if (User->getOpcode() == ISD::BR) {
8873 SDValue FalseBB = User->getOperand(1);
8874 SDNode *NewBR =
8875 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008876 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008877 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008878 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008879
Dale Johannesene4d209d2009-02-03 20:21:25 +00008880 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008881 Chain, Dest, CC, Cmp);
8882 X86::CondCode CCode =
8883 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8884 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008885 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008886 Cond = Cmp;
8887 addTest = false;
8888 }
8889 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008890 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008891 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8892 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8893 // It should be transformed during dag combiner except when the condition
8894 // is set by a arithmetics with overflow node.
8895 X86::CondCode CCode =
8896 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8897 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008898 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008899 Cond = Cond.getOperand(0).getOperand(1);
8900 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008901 } else if (Cond.getOpcode() == ISD::SETCC &&
8902 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8903 // For FCMP_OEQ, we can emit
8904 // two branches instead of an explicit AND instruction with a
8905 // separate test. However, we only do this if this block doesn't
8906 // have a fall-through edge, because this requires an explicit
8907 // jmp when the condition is false.
8908 if (Op.getNode()->hasOneUse()) {
8909 SDNode *User = *Op.getNode()->use_begin();
8910 // Look for an unconditional branch following this conditional branch.
8911 // We need this because we need to reverse the successors in order
8912 // to implement FCMP_OEQ.
8913 if (User->getOpcode() == ISD::BR) {
8914 SDValue FalseBB = User->getOperand(1);
8915 SDNode *NewBR =
8916 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8917 assert(NewBR == User);
8918 (void)NewBR;
8919 Dest = FalseBB;
8920
8921 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8922 Cond.getOperand(0), Cond.getOperand(1));
8923 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8924 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8925 Chain, Dest, CC, Cmp);
8926 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8927 Cond = Cmp;
8928 addTest = false;
8929 }
8930 }
8931 } else if (Cond.getOpcode() == ISD::SETCC &&
8932 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8933 // For FCMP_UNE, we can emit
8934 // two branches instead of an explicit AND instruction with a
8935 // separate test. However, we only do this if this block doesn't
8936 // have a fall-through edge, because this requires an explicit
8937 // jmp when the condition is false.
8938 if (Op.getNode()->hasOneUse()) {
8939 SDNode *User = *Op.getNode()->use_begin();
8940 // Look for an unconditional branch following this conditional branch.
8941 // We need this because we need to reverse the successors in order
8942 // to implement FCMP_UNE.
8943 if (User->getOpcode() == ISD::BR) {
8944 SDValue FalseBB = User->getOperand(1);
8945 SDNode *NewBR =
8946 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8947 assert(NewBR == User);
8948 (void)NewBR;
8949
8950 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8951 Cond.getOperand(0), Cond.getOperand(1));
8952 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8953 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8954 Chain, Dest, CC, Cmp);
8955 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8956 Cond = Cmp;
8957 addTest = false;
8958 Dest = FalseBB;
8959 }
8960 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008961 }
Evan Cheng0488db92007-09-25 01:57:46 +00008962 }
8963
8964 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008965 // Look pass the truncate.
8966 if (Cond.getOpcode() == ISD::TRUNCATE)
8967 Cond = Cond.getOperand(0);
8968
8969 // We know the result of AND is compared against zero. Try to match
8970 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008971 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008972 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8973 if (NewSetCC.getNode()) {
8974 CC = NewSetCC.getOperand(0);
8975 Cond = NewSetCC.getOperand(1);
8976 addTest = false;
8977 }
8978 }
8979 }
8980
8981 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008983 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008984 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008985 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008986 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008987}
8988
Anton Korobeynikove060b532007-04-17 19:34:00 +00008989
8990// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8991// Calls to _alloca is needed to probe the stack when allocating more than 4k
8992// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8993// that the guard pages used by the OS virtual memory manager are allocated in
8994// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008995SDValue
8996X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008997 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008998 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008999 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009000 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009001 "are being used");
9002 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009003 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009004
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009005 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009006 SDValue Chain = Op.getOperand(0);
9007 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009008 // FIXME: Ensure alignment here
9009
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009010 bool Is64Bit = Subtarget->is64Bit();
9011 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009013 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 MachineFunction &MF = DAG.getMachineFunction();
9015 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009016
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009017 if (Is64Bit) {
9018 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009019 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009020 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009021
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009022 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9023 I != E; I++)
9024 if (I->hasNestAttr())
9025 report_fatal_error("Cannot use segmented stacks with functions that "
9026 "have nested arguments.");
9027 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009028
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009029 const TargetRegisterClass *AddrRegClass =
9030 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9031 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9032 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9033 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9034 DAG.getRegister(Vreg, SPTy));
9035 SDValue Ops1[2] = { Value, Chain };
9036 return DAG.getMergeValues(Ops1, 2, dl);
9037 } else {
9038 SDValue Flag;
9039 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009040
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009041 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9042 Flag = Chain.getValue(1);
9043 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009044
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009045 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9046 Flag = Chain.getValue(1);
9047
9048 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9049
9050 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9051 return DAG.getMergeValues(Ops1, 2, dl);
9052 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009053}
9054
Dan Gohmand858e902010-04-17 15:26:15 +00009055SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009056 MachineFunction &MF = DAG.getMachineFunction();
9057 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9058
Dan Gohman69de1932008-02-06 22:27:42 +00009059 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009060 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009061
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009062 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009063 // vastart just stores the address of the VarArgsFrameIndex slot into the
9064 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009065 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9066 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009067 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9068 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009069 }
9070
9071 // __va_list_tag:
9072 // gp_offset (0 - 6 * 8)
9073 // fp_offset (48 - 48 + 8 * 16)
9074 // overflow_arg_area (point to parameters coming in memory).
9075 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009076 SmallVector<SDValue, 8> MemOps;
9077 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009078 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009079 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009080 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9081 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009082 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009083 MemOps.push_back(Store);
9084
9085 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009086 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009087 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009088 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009089 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9090 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009091 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009092 MemOps.push_back(Store);
9093
9094 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009095 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009096 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009097 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9098 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009099 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9100 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009101 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009102 MemOps.push_back(Store);
9103
9104 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009105 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009106 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009107 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9108 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009109 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9110 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009111 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009112 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009113 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009114}
9115
Dan Gohmand858e902010-04-17 15:26:15 +00009116SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009117 assert(Subtarget->is64Bit() &&
9118 "LowerVAARG only handles 64-bit va_arg!");
9119 assert((Subtarget->isTargetLinux() ||
9120 Subtarget->isTargetDarwin()) &&
9121 "Unhandled target in LowerVAARG");
9122 assert(Op.getNode()->getNumOperands() == 4);
9123 SDValue Chain = Op.getOperand(0);
9124 SDValue SrcPtr = Op.getOperand(1);
9125 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9126 unsigned Align = Op.getConstantOperandVal(3);
9127 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009128
Dan Gohman320afb82010-10-12 18:00:49 +00009129 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009130 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009131 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9132 uint8_t ArgMode;
9133
9134 // Decide which area this value should be read from.
9135 // TODO: Implement the AMD64 ABI in its entirety. This simple
9136 // selection mechanism works only for the basic types.
9137 if (ArgVT == MVT::f80) {
9138 llvm_unreachable("va_arg for f80 not yet implemented");
9139 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9140 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9141 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9142 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9143 } else {
9144 llvm_unreachable("Unhandled argument type in LowerVAARG");
9145 }
9146
9147 if (ArgMode == 2) {
9148 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009149 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009150 !(DAG.getMachineFunction()
9151 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009152 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009153 }
9154
9155 // Insert VAARG_64 node into the DAG
9156 // VAARG_64 returns two values: Variable Argument Address, Chain
9157 SmallVector<SDValue, 11> InstOps;
9158 InstOps.push_back(Chain);
9159 InstOps.push_back(SrcPtr);
9160 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9161 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9162 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9163 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9164 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9165 VTs, &InstOps[0], InstOps.size(),
9166 MVT::i64,
9167 MachinePointerInfo(SV),
9168 /*Align=*/0,
9169 /*Volatile=*/false,
9170 /*ReadMem=*/true,
9171 /*WriteMem=*/true);
9172 Chain = VAARG.getValue(1);
9173
9174 // Load the next argument and return it
9175 return DAG.getLoad(ArgVT, dl,
9176 Chain,
9177 VAARG,
9178 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009179 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009180}
9181
Dan Gohmand858e902010-04-17 15:26:15 +00009182SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009183 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009184 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009185 SDValue Chain = Op.getOperand(0);
9186 SDValue DstPtr = Op.getOperand(1);
9187 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009188 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9189 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009190 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009191
Chris Lattnere72f2022010-09-21 05:40:29 +00009192 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009193 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009194 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009195 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009196}
9197
Craig Topper80e46362012-01-23 06:16:53 +00009198// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9199// may or may not be a constant. Takes immediate version of shift as input.
9200static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9201 SDValue SrcOp, SDValue ShAmt,
9202 SelectionDAG &DAG) {
9203 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9204
9205 if (isa<ConstantSDNode>(ShAmt)) {
9206 switch (Opc) {
9207 default: llvm_unreachable("Unknown target vector shift node");
9208 case X86ISD::VSHLI:
9209 case X86ISD::VSRLI:
9210 case X86ISD::VSRAI:
9211 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9212 }
9213 }
9214
9215 // Change opcode to non-immediate version
9216 switch (Opc) {
9217 default: llvm_unreachable("Unknown target vector shift node");
9218 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9219 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9220 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9221 }
9222
9223 // Need to build a vector containing shift amount
9224 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9225 SDValue ShOps[4];
9226 ShOps[0] = ShAmt;
9227 ShOps[1] = DAG.getConstant(0, MVT::i32);
9228 ShOps[2] = DAG.getUNDEF(MVT::i32);
9229 ShOps[3] = DAG.getUNDEF(MVT::i32);
9230 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9231 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9232 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9233}
9234
Dan Gohman475871a2008-07-27 21:46:04 +00009235SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009236X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009237 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009238 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009240 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009241 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009242 case Intrinsic::x86_sse_comieq_ss:
9243 case Intrinsic::x86_sse_comilt_ss:
9244 case Intrinsic::x86_sse_comile_ss:
9245 case Intrinsic::x86_sse_comigt_ss:
9246 case Intrinsic::x86_sse_comige_ss:
9247 case Intrinsic::x86_sse_comineq_ss:
9248 case Intrinsic::x86_sse_ucomieq_ss:
9249 case Intrinsic::x86_sse_ucomilt_ss:
9250 case Intrinsic::x86_sse_ucomile_ss:
9251 case Intrinsic::x86_sse_ucomigt_ss:
9252 case Intrinsic::x86_sse_ucomige_ss:
9253 case Intrinsic::x86_sse_ucomineq_ss:
9254 case Intrinsic::x86_sse2_comieq_sd:
9255 case Intrinsic::x86_sse2_comilt_sd:
9256 case Intrinsic::x86_sse2_comile_sd:
9257 case Intrinsic::x86_sse2_comigt_sd:
9258 case Intrinsic::x86_sse2_comige_sd:
9259 case Intrinsic::x86_sse2_comineq_sd:
9260 case Intrinsic::x86_sse2_ucomieq_sd:
9261 case Intrinsic::x86_sse2_ucomilt_sd:
9262 case Intrinsic::x86_sse2_ucomile_sd:
9263 case Intrinsic::x86_sse2_ucomigt_sd:
9264 case Intrinsic::x86_sse2_ucomige_sd:
9265 case Intrinsic::x86_sse2_ucomineq_sd: {
9266 unsigned Opc = 0;
9267 ISD::CondCode CC = ISD::SETCC_INVALID;
9268 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009269 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009270 case Intrinsic::x86_sse_comieq_ss:
9271 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009272 Opc = X86ISD::COMI;
9273 CC = ISD::SETEQ;
9274 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009275 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009276 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009277 Opc = X86ISD::COMI;
9278 CC = ISD::SETLT;
9279 break;
9280 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009281 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009282 Opc = X86ISD::COMI;
9283 CC = ISD::SETLE;
9284 break;
9285 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009286 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009287 Opc = X86ISD::COMI;
9288 CC = ISD::SETGT;
9289 break;
9290 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009291 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009292 Opc = X86ISD::COMI;
9293 CC = ISD::SETGE;
9294 break;
9295 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009296 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009297 Opc = X86ISD::COMI;
9298 CC = ISD::SETNE;
9299 break;
9300 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009301 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009302 Opc = X86ISD::UCOMI;
9303 CC = ISD::SETEQ;
9304 break;
9305 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009306 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009307 Opc = X86ISD::UCOMI;
9308 CC = ISD::SETLT;
9309 break;
9310 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009311 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009312 Opc = X86ISD::UCOMI;
9313 CC = ISD::SETLE;
9314 break;
9315 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009316 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009317 Opc = X86ISD::UCOMI;
9318 CC = ISD::SETGT;
9319 break;
9320 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009321 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009322 Opc = X86ISD::UCOMI;
9323 CC = ISD::SETGE;
9324 break;
9325 case Intrinsic::x86_sse_ucomineq_ss:
9326 case Intrinsic::x86_sse2_ucomineq_sd:
9327 Opc = X86ISD::UCOMI;
9328 CC = ISD::SETNE;
9329 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009330 }
Evan Cheng734503b2006-09-11 02:19:56 +00009331
Dan Gohman475871a2008-07-27 21:46:04 +00009332 SDValue LHS = Op.getOperand(1);
9333 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009334 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009335 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9337 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9338 DAG.getConstant(X86CC, MVT::i8), Cond);
9339 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009340 }
Craig Topper86c7c582012-01-30 01:10:15 +00009341 // XOP comparison intrinsics
9342 case Intrinsic::x86_xop_vpcomltb:
9343 case Intrinsic::x86_xop_vpcomltw:
9344 case Intrinsic::x86_xop_vpcomltd:
9345 case Intrinsic::x86_xop_vpcomltq:
9346 case Intrinsic::x86_xop_vpcomltub:
9347 case Intrinsic::x86_xop_vpcomltuw:
9348 case Intrinsic::x86_xop_vpcomltud:
9349 case Intrinsic::x86_xop_vpcomltuq:
9350 case Intrinsic::x86_xop_vpcomleb:
9351 case Intrinsic::x86_xop_vpcomlew:
9352 case Intrinsic::x86_xop_vpcomled:
9353 case Intrinsic::x86_xop_vpcomleq:
9354 case Intrinsic::x86_xop_vpcomleub:
9355 case Intrinsic::x86_xop_vpcomleuw:
9356 case Intrinsic::x86_xop_vpcomleud:
9357 case Intrinsic::x86_xop_vpcomleuq:
9358 case Intrinsic::x86_xop_vpcomgtb:
9359 case Intrinsic::x86_xop_vpcomgtw:
9360 case Intrinsic::x86_xop_vpcomgtd:
9361 case Intrinsic::x86_xop_vpcomgtq:
9362 case Intrinsic::x86_xop_vpcomgtub:
9363 case Intrinsic::x86_xop_vpcomgtuw:
9364 case Intrinsic::x86_xop_vpcomgtud:
9365 case Intrinsic::x86_xop_vpcomgtuq:
9366 case Intrinsic::x86_xop_vpcomgeb:
9367 case Intrinsic::x86_xop_vpcomgew:
9368 case Intrinsic::x86_xop_vpcomged:
9369 case Intrinsic::x86_xop_vpcomgeq:
9370 case Intrinsic::x86_xop_vpcomgeub:
9371 case Intrinsic::x86_xop_vpcomgeuw:
9372 case Intrinsic::x86_xop_vpcomgeud:
9373 case Intrinsic::x86_xop_vpcomgeuq:
9374 case Intrinsic::x86_xop_vpcomeqb:
9375 case Intrinsic::x86_xop_vpcomeqw:
9376 case Intrinsic::x86_xop_vpcomeqd:
9377 case Intrinsic::x86_xop_vpcomeqq:
9378 case Intrinsic::x86_xop_vpcomequb:
9379 case Intrinsic::x86_xop_vpcomequw:
9380 case Intrinsic::x86_xop_vpcomequd:
9381 case Intrinsic::x86_xop_vpcomequq:
9382 case Intrinsic::x86_xop_vpcomneb:
9383 case Intrinsic::x86_xop_vpcomnew:
9384 case Intrinsic::x86_xop_vpcomned:
9385 case Intrinsic::x86_xop_vpcomneq:
9386 case Intrinsic::x86_xop_vpcomneub:
9387 case Intrinsic::x86_xop_vpcomneuw:
9388 case Intrinsic::x86_xop_vpcomneud:
9389 case Intrinsic::x86_xop_vpcomneuq:
9390 case Intrinsic::x86_xop_vpcomfalseb:
9391 case Intrinsic::x86_xop_vpcomfalsew:
9392 case Intrinsic::x86_xop_vpcomfalsed:
9393 case Intrinsic::x86_xop_vpcomfalseq:
9394 case Intrinsic::x86_xop_vpcomfalseub:
9395 case Intrinsic::x86_xop_vpcomfalseuw:
9396 case Intrinsic::x86_xop_vpcomfalseud:
9397 case Intrinsic::x86_xop_vpcomfalseuq:
9398 case Intrinsic::x86_xop_vpcomtrueb:
9399 case Intrinsic::x86_xop_vpcomtruew:
9400 case Intrinsic::x86_xop_vpcomtrued:
9401 case Intrinsic::x86_xop_vpcomtrueq:
9402 case Intrinsic::x86_xop_vpcomtrueub:
9403 case Intrinsic::x86_xop_vpcomtrueuw:
9404 case Intrinsic::x86_xop_vpcomtrueud:
9405 case Intrinsic::x86_xop_vpcomtrueuq: {
9406 unsigned CC = 0;
9407 unsigned Opc = 0;
9408
9409 switch (IntNo) {
9410 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9411 case Intrinsic::x86_xop_vpcomltb:
9412 case Intrinsic::x86_xop_vpcomltw:
9413 case Intrinsic::x86_xop_vpcomltd:
9414 case Intrinsic::x86_xop_vpcomltq:
9415 CC = 0;
9416 Opc = X86ISD::VPCOM;
9417 break;
9418 case Intrinsic::x86_xop_vpcomltub:
9419 case Intrinsic::x86_xop_vpcomltuw:
9420 case Intrinsic::x86_xop_vpcomltud:
9421 case Intrinsic::x86_xop_vpcomltuq:
9422 CC = 0;
9423 Opc = X86ISD::VPCOMU;
9424 break;
9425 case Intrinsic::x86_xop_vpcomleb:
9426 case Intrinsic::x86_xop_vpcomlew:
9427 case Intrinsic::x86_xop_vpcomled:
9428 case Intrinsic::x86_xop_vpcomleq:
9429 CC = 1;
9430 Opc = X86ISD::VPCOM;
9431 break;
9432 case Intrinsic::x86_xop_vpcomleub:
9433 case Intrinsic::x86_xop_vpcomleuw:
9434 case Intrinsic::x86_xop_vpcomleud:
9435 case Intrinsic::x86_xop_vpcomleuq:
9436 CC = 1;
9437 Opc = X86ISD::VPCOMU;
9438 break;
9439 case Intrinsic::x86_xop_vpcomgtb:
9440 case Intrinsic::x86_xop_vpcomgtw:
9441 case Intrinsic::x86_xop_vpcomgtd:
9442 case Intrinsic::x86_xop_vpcomgtq:
9443 CC = 2;
9444 Opc = X86ISD::VPCOM;
9445 break;
9446 case Intrinsic::x86_xop_vpcomgtub:
9447 case Intrinsic::x86_xop_vpcomgtuw:
9448 case Intrinsic::x86_xop_vpcomgtud:
9449 case Intrinsic::x86_xop_vpcomgtuq:
9450 CC = 2;
9451 Opc = X86ISD::VPCOMU;
9452 break;
9453 case Intrinsic::x86_xop_vpcomgeb:
9454 case Intrinsic::x86_xop_vpcomgew:
9455 case Intrinsic::x86_xop_vpcomged:
9456 case Intrinsic::x86_xop_vpcomgeq:
9457 CC = 3;
9458 Opc = X86ISD::VPCOM;
9459 break;
9460 case Intrinsic::x86_xop_vpcomgeub:
9461 case Intrinsic::x86_xop_vpcomgeuw:
9462 case Intrinsic::x86_xop_vpcomgeud:
9463 case Intrinsic::x86_xop_vpcomgeuq:
9464 CC = 3;
9465 Opc = X86ISD::VPCOMU;
9466 break;
9467 case Intrinsic::x86_xop_vpcomeqb:
9468 case Intrinsic::x86_xop_vpcomeqw:
9469 case Intrinsic::x86_xop_vpcomeqd:
9470 case Intrinsic::x86_xop_vpcomeqq:
9471 CC = 4;
9472 Opc = X86ISD::VPCOM;
9473 break;
9474 case Intrinsic::x86_xop_vpcomequb:
9475 case Intrinsic::x86_xop_vpcomequw:
9476 case Intrinsic::x86_xop_vpcomequd:
9477 case Intrinsic::x86_xop_vpcomequq:
9478 CC = 4;
9479 Opc = X86ISD::VPCOMU;
9480 break;
9481 case Intrinsic::x86_xop_vpcomneb:
9482 case Intrinsic::x86_xop_vpcomnew:
9483 case Intrinsic::x86_xop_vpcomned:
9484 case Intrinsic::x86_xop_vpcomneq:
9485 CC = 5;
9486 Opc = X86ISD::VPCOM;
9487 break;
9488 case Intrinsic::x86_xop_vpcomneub:
9489 case Intrinsic::x86_xop_vpcomneuw:
9490 case Intrinsic::x86_xop_vpcomneud:
9491 case Intrinsic::x86_xop_vpcomneuq:
9492 CC = 5;
9493 Opc = X86ISD::VPCOMU;
9494 break;
9495 case Intrinsic::x86_xop_vpcomfalseb:
9496 case Intrinsic::x86_xop_vpcomfalsew:
9497 case Intrinsic::x86_xop_vpcomfalsed:
9498 case Intrinsic::x86_xop_vpcomfalseq:
9499 CC = 6;
9500 Opc = X86ISD::VPCOM;
9501 break;
9502 case Intrinsic::x86_xop_vpcomfalseub:
9503 case Intrinsic::x86_xop_vpcomfalseuw:
9504 case Intrinsic::x86_xop_vpcomfalseud:
9505 case Intrinsic::x86_xop_vpcomfalseuq:
9506 CC = 6;
9507 Opc = X86ISD::VPCOMU;
9508 break;
9509 case Intrinsic::x86_xop_vpcomtrueb:
9510 case Intrinsic::x86_xop_vpcomtruew:
9511 case Intrinsic::x86_xop_vpcomtrued:
9512 case Intrinsic::x86_xop_vpcomtrueq:
9513 CC = 7;
9514 Opc = X86ISD::VPCOM;
9515 break;
9516 case Intrinsic::x86_xop_vpcomtrueub:
9517 case Intrinsic::x86_xop_vpcomtrueuw:
9518 case Intrinsic::x86_xop_vpcomtrueud:
9519 case Intrinsic::x86_xop_vpcomtrueuq:
9520 CC = 7;
9521 Opc = X86ISD::VPCOMU;
9522 break;
9523 }
9524
9525 SDValue LHS = Op.getOperand(1);
9526 SDValue RHS = Op.getOperand(2);
9527 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9528 DAG.getConstant(CC, MVT::i8));
9529 }
9530
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009531 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009532 case Intrinsic::x86_sse2_pmulu_dq:
9533 case Intrinsic::x86_avx2_pmulu_dq:
9534 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9535 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009536 case Intrinsic::x86_sse3_hadd_ps:
9537 case Intrinsic::x86_sse3_hadd_pd:
9538 case Intrinsic::x86_avx_hadd_ps_256:
9539 case Intrinsic::x86_avx_hadd_pd_256:
9540 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9541 Op.getOperand(1), Op.getOperand(2));
9542 case Intrinsic::x86_sse3_hsub_ps:
9543 case Intrinsic::x86_sse3_hsub_pd:
9544 case Intrinsic::x86_avx_hsub_ps_256:
9545 case Intrinsic::x86_avx_hsub_pd_256:
9546 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9547 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009548 case Intrinsic::x86_ssse3_phadd_w_128:
9549 case Intrinsic::x86_ssse3_phadd_d_128:
9550 case Intrinsic::x86_avx2_phadd_w:
9551 case Intrinsic::x86_avx2_phadd_d:
9552 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9553 Op.getOperand(1), Op.getOperand(2));
9554 case Intrinsic::x86_ssse3_phsub_w_128:
9555 case Intrinsic::x86_ssse3_phsub_d_128:
9556 case Intrinsic::x86_avx2_phsub_w:
9557 case Intrinsic::x86_avx2_phsub_d:
9558 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9559 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009560 case Intrinsic::x86_avx2_psllv_d:
9561 case Intrinsic::x86_avx2_psllv_q:
9562 case Intrinsic::x86_avx2_psllv_d_256:
9563 case Intrinsic::x86_avx2_psllv_q_256:
9564 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9565 Op.getOperand(1), Op.getOperand(2));
9566 case Intrinsic::x86_avx2_psrlv_d:
9567 case Intrinsic::x86_avx2_psrlv_q:
9568 case Intrinsic::x86_avx2_psrlv_d_256:
9569 case Intrinsic::x86_avx2_psrlv_q_256:
9570 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9571 Op.getOperand(1), Op.getOperand(2));
9572 case Intrinsic::x86_avx2_psrav_d:
9573 case Intrinsic::x86_avx2_psrav_d_256:
9574 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9575 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009576 case Intrinsic::x86_ssse3_pshuf_b_128:
9577 case Intrinsic::x86_avx2_pshuf_b:
9578 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9579 Op.getOperand(1), Op.getOperand(2));
9580 case Intrinsic::x86_ssse3_psign_b_128:
9581 case Intrinsic::x86_ssse3_psign_w_128:
9582 case Intrinsic::x86_ssse3_psign_d_128:
9583 case Intrinsic::x86_avx2_psign_b:
9584 case Intrinsic::x86_avx2_psign_w:
9585 case Intrinsic::x86_avx2_psign_d:
9586 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009588 case Intrinsic::x86_sse41_insertps:
9589 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9590 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9591 case Intrinsic::x86_avx_vperm2f128_ps_256:
9592 case Intrinsic::x86_avx_vperm2f128_pd_256:
9593 case Intrinsic::x86_avx_vperm2f128_si_256:
9594 case Intrinsic::x86_avx2_vperm2i128:
9595 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9596 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009597 case Intrinsic::x86_avx2_permd:
9598 case Intrinsic::x86_avx2_permps:
9599 // Operands intentionally swapped. Mask is last operand to intrinsic,
9600 // but second operand for node/intruction.
9601 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9602 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009603
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009604 // ptest and testp intrinsics. The intrinsic these come from are designed to
9605 // return an integer value, not just an instruction so lower it to the ptest
9606 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009607 case Intrinsic::x86_sse41_ptestz:
9608 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009609 case Intrinsic::x86_sse41_ptestnzc:
9610 case Intrinsic::x86_avx_ptestz_256:
9611 case Intrinsic::x86_avx_ptestc_256:
9612 case Intrinsic::x86_avx_ptestnzc_256:
9613 case Intrinsic::x86_avx_vtestz_ps:
9614 case Intrinsic::x86_avx_vtestc_ps:
9615 case Intrinsic::x86_avx_vtestnzc_ps:
9616 case Intrinsic::x86_avx_vtestz_pd:
9617 case Intrinsic::x86_avx_vtestc_pd:
9618 case Intrinsic::x86_avx_vtestnzc_pd:
9619 case Intrinsic::x86_avx_vtestz_ps_256:
9620 case Intrinsic::x86_avx_vtestc_ps_256:
9621 case Intrinsic::x86_avx_vtestnzc_ps_256:
9622 case Intrinsic::x86_avx_vtestz_pd_256:
9623 case Intrinsic::x86_avx_vtestc_pd_256:
9624 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9625 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009626 unsigned X86CC = 0;
9627 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009628 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009629 case Intrinsic::x86_avx_vtestz_ps:
9630 case Intrinsic::x86_avx_vtestz_pd:
9631 case Intrinsic::x86_avx_vtestz_ps_256:
9632 case Intrinsic::x86_avx_vtestz_pd_256:
9633 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009634 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009635 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009636 // ZF = 1
9637 X86CC = X86::COND_E;
9638 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009639 case Intrinsic::x86_avx_vtestc_ps:
9640 case Intrinsic::x86_avx_vtestc_pd:
9641 case Intrinsic::x86_avx_vtestc_ps_256:
9642 case Intrinsic::x86_avx_vtestc_pd_256:
9643 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009644 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009645 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009646 // CF = 1
9647 X86CC = X86::COND_B;
9648 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009649 case Intrinsic::x86_avx_vtestnzc_ps:
9650 case Intrinsic::x86_avx_vtestnzc_pd:
9651 case Intrinsic::x86_avx_vtestnzc_ps_256:
9652 case Intrinsic::x86_avx_vtestnzc_pd_256:
9653 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009654 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009655 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009656 // ZF and CF = 0
9657 X86CC = X86::COND_A;
9658 break;
9659 }
Eric Christopherfd179292009-08-27 18:07:15 +00009660
Eric Christopher71c67532009-07-29 00:28:05 +00009661 SDValue LHS = Op.getOperand(1);
9662 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009663 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9664 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009665 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9666 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9667 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009668 }
Evan Cheng5759f972008-05-04 09:15:50 +00009669
Craig Topper80e46362012-01-23 06:16:53 +00009670 // SSE/AVX shift intrinsics
9671 case Intrinsic::x86_sse2_psll_w:
9672 case Intrinsic::x86_sse2_psll_d:
9673 case Intrinsic::x86_sse2_psll_q:
9674 case Intrinsic::x86_avx2_psll_w:
9675 case Intrinsic::x86_avx2_psll_d:
9676 case Intrinsic::x86_avx2_psll_q:
9677 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9678 Op.getOperand(1), Op.getOperand(2));
9679 case Intrinsic::x86_sse2_psrl_w:
9680 case Intrinsic::x86_sse2_psrl_d:
9681 case Intrinsic::x86_sse2_psrl_q:
9682 case Intrinsic::x86_avx2_psrl_w:
9683 case Intrinsic::x86_avx2_psrl_d:
9684 case Intrinsic::x86_avx2_psrl_q:
9685 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9686 Op.getOperand(1), Op.getOperand(2));
9687 case Intrinsic::x86_sse2_psra_w:
9688 case Intrinsic::x86_sse2_psra_d:
9689 case Intrinsic::x86_avx2_psra_w:
9690 case Intrinsic::x86_avx2_psra_d:
9691 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9692 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009693 case Intrinsic::x86_sse2_pslli_w:
9694 case Intrinsic::x86_sse2_pslli_d:
9695 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009696 case Intrinsic::x86_avx2_pslli_w:
9697 case Intrinsic::x86_avx2_pslli_d:
9698 case Intrinsic::x86_avx2_pslli_q:
9699 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9700 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009701 case Intrinsic::x86_sse2_psrli_w:
9702 case Intrinsic::x86_sse2_psrli_d:
9703 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009704 case Intrinsic::x86_avx2_psrli_w:
9705 case Intrinsic::x86_avx2_psrli_d:
9706 case Intrinsic::x86_avx2_psrli_q:
9707 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9708 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009709 case Intrinsic::x86_sse2_psrai_w:
9710 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009711 case Intrinsic::x86_avx2_psrai_w:
9712 case Intrinsic::x86_avx2_psrai_d:
9713 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9714 Op.getOperand(1), Op.getOperand(2), DAG);
9715 // Fix vector shift instructions where the last operand is a non-immediate
9716 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009717 case Intrinsic::x86_mmx_pslli_w:
9718 case Intrinsic::x86_mmx_pslli_d:
9719 case Intrinsic::x86_mmx_pslli_q:
9720 case Intrinsic::x86_mmx_psrli_w:
9721 case Intrinsic::x86_mmx_psrli_d:
9722 case Intrinsic::x86_mmx_psrli_q:
9723 case Intrinsic::x86_mmx_psrai_w:
9724 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009725 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009726 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009727 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009728
9729 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009730 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009731 case Intrinsic::x86_mmx_pslli_w:
9732 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009733 break;
Craig Topper80e46362012-01-23 06:16:53 +00009734 case Intrinsic::x86_mmx_pslli_d:
9735 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009736 break;
Craig Topper80e46362012-01-23 06:16:53 +00009737 case Intrinsic::x86_mmx_pslli_q:
9738 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009739 break;
Craig Topper80e46362012-01-23 06:16:53 +00009740 case Intrinsic::x86_mmx_psrli_w:
9741 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009742 break;
Craig Topper80e46362012-01-23 06:16:53 +00009743 case Intrinsic::x86_mmx_psrli_d:
9744 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009745 break;
Craig Topper80e46362012-01-23 06:16:53 +00009746 case Intrinsic::x86_mmx_psrli_q:
9747 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009748 break;
Craig Topper80e46362012-01-23 06:16:53 +00009749 case Intrinsic::x86_mmx_psrai_w:
9750 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009751 break;
Craig Topper80e46362012-01-23 06:16:53 +00009752 case Intrinsic::x86_mmx_psrai_d:
9753 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009754 break;
Craig Topper80e46362012-01-23 06:16:53 +00009755 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009756 }
Mon P Wangefa42202009-09-03 19:56:25 +00009757
9758 // The vector shift intrinsics with scalars uses 32b shift amounts but
9759 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9760 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009761 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9762 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009763// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009764
Owen Andersone50ed302009-08-10 22:56:29 +00009765 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009766 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009767 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009768 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009769 Op.getOperand(1), ShAmt);
9770 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009771 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009772}
Evan Cheng72261582005-12-20 06:22:03 +00009773
Dan Gohmand858e902010-04-17 15:26:15 +00009774SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9775 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009776 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9777 MFI->setReturnAddressIsTaken(true);
9778
Bill Wendling64e87322009-01-16 19:25:27 +00009779 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009780 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009781
9782 if (Depth > 0) {
9783 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9784 SDValue Offset =
9785 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009787 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009788 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009789 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009790 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009791 }
9792
9793 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009795 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009796 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009797}
9798
Dan Gohmand858e902010-04-17 15:26:15 +00009799SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009800 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9801 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009802
Owen Andersone50ed302009-08-10 22:56:29 +00009803 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009804 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009805 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9806 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009807 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009808 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009809 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9810 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009811 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009812 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009813}
9814
Dan Gohman475871a2008-07-27 21:46:04 +00009815SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009816 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009817 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009818}
9819
Dan Gohmand858e902010-04-17 15:26:15 +00009820SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009821 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009822 SDValue Chain = Op.getOperand(0);
9823 SDValue Offset = Op.getOperand(1);
9824 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009825 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009826
Dan Gohmand8816272010-08-11 18:14:00 +00009827 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9828 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9829 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009830 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009831
Dan Gohmand8816272010-08-11 18:14:00 +00009832 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9833 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009834 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009835 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9836 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009837 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009838 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009839
Dale Johannesene4d209d2009-02-03 20:21:25 +00009840 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009841 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009842 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009843}
9844
Duncan Sands4a544a72011-09-06 13:37:06 +00009845SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9846 SelectionDAG &DAG) const {
9847 return Op.getOperand(0);
9848}
9849
9850SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9851 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009852 SDValue Root = Op.getOperand(0);
9853 SDValue Trmp = Op.getOperand(1); // trampoline
9854 SDValue FPtr = Op.getOperand(2); // nested function
9855 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009856 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009857
Dan Gohman69de1932008-02-06 22:27:42 +00009858 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009859
9860 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009861 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009862
9863 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009864 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9865 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009866
Evan Cheng0e6a0522011-07-18 20:57:22 +00009867 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9868 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009869
9870 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9871
9872 // Load the pointer to the nested function into R11.
9873 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009874 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009875 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009876 Addr, MachinePointerInfo(TrmpAddr),
9877 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009878
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9880 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009881 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9882 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009883 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009884
9885 // Load the 'nest' parameter value into R10.
9886 // R10 is specified in X86CallingConv.td
9887 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009888 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9889 DAG.getConstant(10, MVT::i64));
9890 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009891 Addr, MachinePointerInfo(TrmpAddr, 10),
9892 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009893
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9895 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009896 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9897 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009898 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009899
9900 // Jump to the nested function.
9901 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9903 DAG.getConstant(20, MVT::i64));
9904 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009905 Addr, MachinePointerInfo(TrmpAddr, 20),
9906 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009907
9908 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9910 DAG.getConstant(22, MVT::i64));
9911 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009912 MachinePointerInfo(TrmpAddr, 22),
9913 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009914
Duncan Sands4a544a72011-09-06 13:37:06 +00009915 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009916 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009917 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009919 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009920 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009921
9922 switch (CC) {
9923 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009924 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009926 case CallingConv::X86_StdCall: {
9927 // Pass 'nest' parameter in ECX.
9928 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009929 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009930
9931 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009932 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009933 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009934
Chris Lattner58d74912008-03-12 17:45:29 +00009935 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009936 unsigned InRegCount = 0;
9937 unsigned Idx = 1;
9938
9939 for (FunctionType::param_iterator I = FTy->param_begin(),
9940 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009941 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009942 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009943 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009944
9945 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009946 report_fatal_error("Nest register in use - reduce number of inreg"
9947 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009948 }
9949 }
9950 break;
9951 }
9952 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009953 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009954 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955 // Pass 'nest' parameter in EAX.
9956 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009957 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958 break;
9959 }
9960
Dan Gohman475871a2008-07-27 21:46:04 +00009961 SDValue OutChains[4];
9962 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9965 DAG.getConstant(10, MVT::i32));
9966 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
Chris Lattnera62fe662010-02-05 19:20:30 +00009968 // This is storing the opcode for MOV32ri.
9969 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009970 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009971 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009973 Trmp, MachinePointerInfo(TrmpAddr),
9974 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009975
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9977 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009978 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9979 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009980 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009981
Chris Lattnera62fe662010-02-05 19:20:30 +00009982 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9984 DAG.getConstant(5, MVT::i32));
9985 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009986 MachinePointerInfo(TrmpAddr, 5),
9987 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9990 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009991 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9992 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009993 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009994
Duncan Sands4a544a72011-09-06 13:37:06 +00009995 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009996 }
9997}
9998
Dan Gohmand858e902010-04-17 15:26:15 +00009999SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10000 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010001 /*
10002 The rounding mode is in bits 11:10 of FPSR, and has the following
10003 settings:
10004 00 Round to nearest
10005 01 Round to -inf
10006 10 Round to +inf
10007 11 Round to 0
10008
10009 FLT_ROUNDS, on the other hand, expects the following:
10010 -1 Undefined
10011 0 Round to 0
10012 1 Round to nearest
10013 2 Round to +inf
10014 3 Round to -inf
10015
10016 To perform the conversion, we do:
10017 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10018 */
10019
10020 MachineFunction &MF = DAG.getMachineFunction();
10021 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010022 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010023 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010024 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010025 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010026
10027 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010028 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010029 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010030
Michael J. Spencerec38de22010-10-10 22:04:20 +000010031
Chris Lattner2156b792010-09-22 01:11:26 +000010032 MachineMemOperand *MMO =
10033 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10034 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010035
Chris Lattner2156b792010-09-22 01:11:26 +000010036 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10037 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10038 DAG.getVTList(MVT::Other),
10039 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010040
10041 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010042 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010043 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010044
10045 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010046 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010047 DAG.getNode(ISD::SRL, DL, MVT::i16,
10048 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010049 CWD, DAG.getConstant(0x800, MVT::i16)),
10050 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010051 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010052 DAG.getNode(ISD::SRL, DL, MVT::i16,
10053 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010054 CWD, DAG.getConstant(0x400, MVT::i16)),
10055 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010056
Dan Gohman475871a2008-07-27 21:46:04 +000010057 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010058 DAG.getNode(ISD::AND, DL, MVT::i16,
10059 DAG.getNode(ISD::ADD, DL, MVT::i16,
10060 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 DAG.getConstant(1, MVT::i16)),
10062 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010063
10064
Duncan Sands83ec4b62008-06-06 12:08:01 +000010065 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010066 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010067}
10068
Dan Gohmand858e902010-04-17 15:26:15 +000010069SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010070 EVT VT = Op.getValueType();
10071 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010072 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010073 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010074
10075 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010077 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010079 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010080 }
Evan Cheng18efe262007-12-14 02:13:44 +000010081
Evan Cheng152804e2007-12-14 08:30:15 +000010082 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010084 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010085
10086 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010087 SDValue Ops[] = {
10088 Op,
10089 DAG.getConstant(NumBits+NumBits-1, OpVT),
10090 DAG.getConstant(X86::COND_E, MVT::i8),
10091 Op.getValue(1)
10092 };
10093 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010094
10095 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010096 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010097
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 if (VT == MVT::i8)
10099 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010100 return Op;
10101}
10102
Chandler Carruthacc068e2011-12-24 10:55:54 +000010103SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10104 SelectionDAG &DAG) const {
10105 EVT VT = Op.getValueType();
10106 EVT OpVT = VT;
10107 unsigned NumBits = VT.getSizeInBits();
10108 DebugLoc dl = Op.getDebugLoc();
10109
10110 Op = Op.getOperand(0);
10111 if (VT == MVT::i8) {
10112 // Zero extend to i32 since there is not an i8 bsr.
10113 OpVT = MVT::i32;
10114 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10115 }
10116
10117 // Issue a bsr (scan bits in reverse).
10118 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10119 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10120
10121 // And xor with NumBits-1.
10122 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10123
10124 if (VT == MVT::i8)
10125 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10126 return Op;
10127}
10128
Dan Gohmand858e902010-04-17 15:26:15 +000010129SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010130 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010131 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010132 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010133 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010134
10135 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010136 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010137 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010138
10139 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010140 SDValue Ops[] = {
10141 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010142 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010143 DAG.getConstant(X86::COND_E, MVT::i8),
10144 Op.getValue(1)
10145 };
Chandler Carruth77821022011-12-24 12:12:34 +000010146 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010147}
10148
Craig Topper13894fa2011-08-24 06:14:18 +000010149// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10150// ones, and then concatenate the result back.
10151static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010152 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010153
10154 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10155 "Unsupported value type for operation");
10156
10157 int NumElems = VT.getVectorNumElements();
10158 DebugLoc dl = Op.getDebugLoc();
10159 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10160 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10161
10162 // Extract the LHS vectors
10163 SDValue LHS = Op.getOperand(0);
10164 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10165 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10166
10167 // Extract the RHS vectors
10168 SDValue RHS = Op.getOperand(1);
10169 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10170 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10171
10172 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10173 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10174
10175 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10176 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10177 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10178}
10179
10180SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10181 assert(Op.getValueType().getSizeInBits() == 256 &&
10182 Op.getValueType().isInteger() &&
10183 "Only handle AVX 256-bit vector integer operation");
10184 return Lower256IntArith(Op, DAG);
10185}
10186
10187SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10188 assert(Op.getValueType().getSizeInBits() == 256 &&
10189 Op.getValueType().isInteger() &&
10190 "Only handle AVX 256-bit vector integer operation");
10191 return Lower256IntArith(Op, DAG);
10192}
10193
10194SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10195 EVT VT = Op.getValueType();
10196
10197 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010198 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010199 return Lower256IntArith(Op, DAG);
10200
Craig Topper5b209e82012-02-05 03:14:49 +000010201 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10202 "Only know how to lower V2I64/V4I64 multiply");
10203
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010204 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010205
Craig Topper5b209e82012-02-05 03:14:49 +000010206 // Ahi = psrlqi(a, 32);
10207 // Bhi = psrlqi(b, 32);
10208 //
10209 // AloBlo = pmuludq(a, b);
10210 // AloBhi = pmuludq(a, Bhi);
10211 // AhiBlo = pmuludq(Ahi, b);
10212
10213 // AloBhi = psllqi(AloBhi, 32);
10214 // AhiBlo = psllqi(AhiBlo, 32);
10215 // return AloBlo + AloBhi + AhiBlo;
10216
Craig Topperaaa643c2011-11-09 07:28:55 +000010217 SDValue A = Op.getOperand(0);
10218 SDValue B = Op.getOperand(1);
10219
Craig Topper5b209e82012-02-05 03:14:49 +000010220 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010221
Craig Topper5b209e82012-02-05 03:14:49 +000010222 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10223 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010224
Craig Topper5b209e82012-02-05 03:14:49 +000010225 // Bit cast to 32-bit vectors for MULUDQ
10226 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10227 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10228 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10229 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10230 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010231
Craig Topper5b209e82012-02-05 03:14:49 +000010232 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10233 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10234 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010235
Craig Topper5b209e82012-02-05 03:14:49 +000010236 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10237 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010238
Dale Johannesene4d209d2009-02-03 20:21:25 +000010239 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010240 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010241}
10242
Nadav Rotem43012222011-05-11 08:12:09 +000010243SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10244
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010245 EVT VT = Op.getValueType();
10246 DebugLoc dl = Op.getDebugLoc();
10247 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010248 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010249 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010250
Craig Topper1accb7e2012-01-10 06:54:16 +000010251 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010252 return SDValue();
10253
Nadav Rotem43012222011-05-11 08:12:09 +000010254 // Optimize shl/srl/sra with constant shift amount.
10255 if (isSplatVector(Amt.getNode())) {
10256 SDValue SclrAmt = Amt->getOperand(0);
10257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10258 uint64_t ShiftAmt = C->getZExtValue();
10259
Craig Toppered2e13d2012-01-22 19:15:14 +000010260 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10261 (Subtarget->hasAVX2() &&
10262 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10263 if (Op.getOpcode() == ISD::SHL)
10264 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10265 DAG.getConstant(ShiftAmt, MVT::i32));
10266 if (Op.getOpcode() == ISD::SRL)
10267 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10268 DAG.getConstant(ShiftAmt, MVT::i32));
10269 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10270 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10271 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010272 }
10273
Craig Toppered2e13d2012-01-22 19:15:14 +000010274 if (VT == MVT::v16i8) {
10275 if (Op.getOpcode() == ISD::SHL) {
10276 // Make a large shift.
10277 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10278 DAG.getConstant(ShiftAmt, MVT::i32));
10279 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10280 // Zero out the rightmost bits.
10281 SmallVector<SDValue, 16> V(16,
10282 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10283 MVT::i8));
10284 return DAG.getNode(ISD::AND, dl, VT, SHL,
10285 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010286 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010287 if (Op.getOpcode() == ISD::SRL) {
10288 // Make a large shift.
10289 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10290 DAG.getConstant(ShiftAmt, MVT::i32));
10291 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10292 // Zero out the leftmost bits.
10293 SmallVector<SDValue, 16> V(16,
10294 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10295 MVT::i8));
10296 return DAG.getNode(ISD::AND, dl, VT, SRL,
10297 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10298 }
10299 if (Op.getOpcode() == ISD::SRA) {
10300 if (ShiftAmt == 7) {
10301 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010302 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010303 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010304 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010305
Craig Toppered2e13d2012-01-22 19:15:14 +000010306 // R s>> a === ((R u>> a) ^ m) - m
10307 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10308 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10309 MVT::i8));
10310 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10311 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10312 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10313 return Res;
10314 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010315 }
Craig Topper46154eb2011-11-11 07:39:23 +000010316
Craig Topper0d86d462011-11-20 00:12:05 +000010317 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10318 if (Op.getOpcode() == ISD::SHL) {
10319 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010320 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10321 DAG.getConstant(ShiftAmt, MVT::i32));
10322 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010323 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010324 SmallVector<SDValue, 32> V(32,
10325 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10326 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010327 return DAG.getNode(ISD::AND, dl, VT, SHL,
10328 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010329 }
Craig Topper0d86d462011-11-20 00:12:05 +000010330 if (Op.getOpcode() == ISD::SRL) {
10331 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010332 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10333 DAG.getConstant(ShiftAmt, MVT::i32));
10334 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010335 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010336 SmallVector<SDValue, 32> V(32,
10337 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10338 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010339 return DAG.getNode(ISD::AND, dl, VT, SRL,
10340 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10341 }
10342 if (Op.getOpcode() == ISD::SRA) {
10343 if (ShiftAmt == 7) {
10344 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010345 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010346 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010347 }
10348
10349 // R s>> a === ((R u>> a) ^ m) - m
10350 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10351 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10352 MVT::i8));
10353 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10354 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10355 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10356 return Res;
10357 }
10358 }
Nadav Rotem43012222011-05-11 08:12:09 +000010359 }
10360 }
10361
10362 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010363 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010364 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10365 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010366
Chris Lattner7302d802012-02-06 21:56:39 +000010367 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10368 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010369 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10370 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010371 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010372 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010373
10374 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010375 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010376 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10377 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10378 }
Nadav Rotem43012222011-05-11 08:12:09 +000010379 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010380 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010381
Nate Begeman51409212010-07-28 00:21:48 +000010382 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010383 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10384 DAG.getConstant(5, MVT::i32));
10385 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010386
Lang Hames8b99c1e2011-12-17 01:08:46 +000010387 // Turn 'a' into a mask suitable for VSELECT
10388 SDValue VSelM = DAG.getConstant(0x80, VT);
10389 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010390 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010391
Lang Hames8b99c1e2011-12-17 01:08:46 +000010392 SDValue CM1 = DAG.getConstant(0x0f, VT);
10393 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010394
Lang Hames8b99c1e2011-12-17 01:08:46 +000010395 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10396 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010397 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10398 DAG.getConstant(4, MVT::i32), DAG);
10399 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010400 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10401
Nate Begeman51409212010-07-28 00:21:48 +000010402 // a += a
10403 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010404 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010405 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010406
Lang Hames8b99c1e2011-12-17 01:08:46 +000010407 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10408 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010409 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10410 DAG.getConstant(2, MVT::i32), DAG);
10411 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010412 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10413
Nate Begeman51409212010-07-28 00:21:48 +000010414 // a += a
10415 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010416 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010417 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010418
Lang Hames8b99c1e2011-12-17 01:08:46 +000010419 // return VSELECT(r, r+r, a);
10420 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010421 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010422 return R;
10423 }
Craig Topper46154eb2011-11-11 07:39:23 +000010424
10425 // Decompose 256-bit shifts into smaller 128-bit shifts.
10426 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010428 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10429 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10430
10431 // Extract the two vectors
10432 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10433 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10434 DAG, dl);
10435
10436 // Recreate the shift amount vectors
10437 SDValue Amt1, Amt2;
10438 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10439 // Constant shift amount
10440 SmallVector<SDValue, 4> Amt1Csts;
10441 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010442 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010443 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010444 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010445 Amt2Csts.push_back(Amt->getOperand(i));
10446
10447 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10448 &Amt1Csts[0], NumElems/2);
10449 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10450 &Amt2Csts[0], NumElems/2);
10451 } else {
10452 // Variable shift amount
10453 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10454 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10455 DAG, dl);
10456 }
10457
10458 // Issue new vector shifts for the smaller types
10459 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10460 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10461
10462 // Concatenate the result back
10463 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10464 }
10465
Nate Begeman51409212010-07-28 00:21:48 +000010466 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010467}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010468
Dan Gohmand858e902010-04-17 15:26:15 +000010469SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010470 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10471 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010472 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10473 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010474 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010475 SDValue LHS = N->getOperand(0);
10476 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010477 unsigned BaseOp = 0;
10478 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010479 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010480 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010481 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010482 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010483 // A subtract of one will be selected as a INC. Note that INC doesn't
10484 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010485 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10486 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010487 BaseOp = X86ISD::INC;
10488 Cond = X86::COND_O;
10489 break;
10490 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010491 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010492 Cond = X86::COND_O;
10493 break;
10494 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010495 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010496 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010497 break;
10498 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010499 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10500 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010501 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10502 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010503 BaseOp = X86ISD::DEC;
10504 Cond = X86::COND_O;
10505 break;
10506 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010507 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010508 Cond = X86::COND_O;
10509 break;
10510 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010511 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010512 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010513 break;
10514 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010515 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010516 Cond = X86::COND_O;
10517 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010518 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10519 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10520 MVT::i32);
10521 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010522
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010523 SDValue SetCC =
10524 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10525 DAG.getConstant(X86::COND_O, MVT::i32),
10526 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010527
Dan Gohman6e5fda22011-07-22 18:45:15 +000010528 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010529 }
Bill Wendling74c37652008-12-09 22:08:41 +000010530 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010531
Bill Wendling61edeb52008-12-02 01:06:39 +000010532 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010533 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010534 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010535
Bill Wendling61edeb52008-12-02 01:06:39 +000010536 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010537 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10538 DAG.getConstant(Cond, MVT::i32),
10539 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010540
Dan Gohman6e5fda22011-07-22 18:45:15 +000010541 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010542}
10543
Chad Rosier30450e82011-12-22 22:35:21 +000010544SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10545 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010546 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010547 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10548 EVT VT = Op.getValueType();
10549
Craig Toppered2e13d2012-01-22 19:15:14 +000010550 if (!Subtarget->hasSSE2() || !VT.isVector())
10551 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010552
Craig Toppered2e13d2012-01-22 19:15:14 +000010553 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10554 ExtraVT.getScalarType().getSizeInBits();
10555 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10556
10557 switch (VT.getSimpleVT().SimpleTy) {
10558 default: return SDValue();
10559 case MVT::v8i32:
10560 case MVT::v16i16:
10561 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010562 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010563 if (!Subtarget->hasAVX2()) {
10564 // needs to be split
10565 int NumElems = VT.getVectorNumElements();
10566 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10567 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010568
Craig Toppered2e13d2012-01-22 19:15:14 +000010569 // Extract the LHS vectors
10570 SDValue LHS = Op.getOperand(0);
10571 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10572 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010573
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10575 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010576
Craig Toppered2e13d2012-01-22 19:15:14 +000010577 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10578 int ExtraNumElems = ExtraVT.getVectorNumElements();
10579 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10580 ExtraNumElems/2);
10581 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010582
Craig Toppered2e13d2012-01-22 19:15:14 +000010583 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10584 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010585
Craig Toppered2e13d2012-01-22 19:15:14 +000010586 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10587 }
10588 // fall through
10589 case MVT::v4i32:
10590 case MVT::v8i16: {
10591 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10592 Op.getOperand(0), ShAmt, DAG);
10593 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010594 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010595 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010596}
10597
10598
Eric Christopher9a9d2752010-07-22 02:48:34 +000010599SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10600 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010601
Eric Christopher77ed1352011-07-08 00:04:56 +000010602 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10603 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010604 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010605 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010606 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010607 SDValue Ops[] = {
10608 DAG.getRegister(X86::ESP, MVT::i32), // Base
10609 DAG.getTargetConstant(1, MVT::i8), // Scale
10610 DAG.getRegister(0, MVT::i32), // Index
10611 DAG.getTargetConstant(0, MVT::i32), // Disp
10612 DAG.getRegister(0, MVT::i32), // Segment.
10613 Zero,
10614 Chain
10615 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010616 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010617 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10618 array_lengthof(Ops));
10619 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010620 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010621
Eric Christopher9a9d2752010-07-22 02:48:34 +000010622 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010623 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010624 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010625
Chris Lattner132929a2010-08-14 17:26:09 +000010626 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10627 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10628 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10629 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010630
Chris Lattner132929a2010-08-14 17:26:09 +000010631 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10632 if (!Op1 && !Op2 && !Op3 && Op4)
10633 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010634
Chris Lattner132929a2010-08-14 17:26:09 +000010635 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10636 if (Op1 && !Op2 && !Op3 && !Op4)
10637 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010638
10639 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010640 // (MFENCE)>;
10641 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010642}
10643
Eli Friedman14648462011-07-27 22:21:52 +000010644SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10645 SelectionDAG &DAG) const {
10646 DebugLoc dl = Op.getDebugLoc();
10647 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10648 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10649 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10650 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10651
10652 // The only fence that needs an instruction is a sequentially-consistent
10653 // cross-thread fence.
10654 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10655 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10656 // no-sse2). There isn't any reason to disable it if the target processor
10657 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010658 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010659 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10660
10661 SDValue Chain = Op.getOperand(0);
10662 SDValue Zero = DAG.getConstant(0, MVT::i32);
10663 SDValue Ops[] = {
10664 DAG.getRegister(X86::ESP, MVT::i32), // Base
10665 DAG.getTargetConstant(1, MVT::i8), // Scale
10666 DAG.getRegister(0, MVT::i32), // Index
10667 DAG.getTargetConstant(0, MVT::i32), // Disp
10668 DAG.getRegister(0, MVT::i32), // Segment.
10669 Zero,
10670 Chain
10671 };
10672 SDNode *Res =
10673 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10674 array_lengthof(Ops));
10675 return SDValue(Res, 0);
10676 }
10677
10678 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10679 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10680}
10681
10682
Dan Gohmand858e902010-04-17 15:26:15 +000010683SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010684 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010685 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010686 unsigned Reg = 0;
10687 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010688 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010689 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010690 case MVT::i8: Reg = X86::AL; size = 1; break;
10691 case MVT::i16: Reg = X86::AX; size = 2; break;
10692 case MVT::i32: Reg = X86::EAX; size = 4; break;
10693 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010694 assert(Subtarget->is64Bit() && "Node not type legal!");
10695 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010696 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010697 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010698 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010699 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010700 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010701 Op.getOperand(1),
10702 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010703 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010704 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010705 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010706 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10707 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10708 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010709 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010710 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010711 return cpOut;
10712}
10713
Duncan Sands1607f052008-12-01 11:39:25 +000010714SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010715 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010716 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010717 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010718 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010719 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010720 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010721 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10722 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010723 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10725 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010726 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010728 rdx.getValue(1)
10729 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010730 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010731}
10732
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010733SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010734 SelectionDAG &DAG) const {
10735 EVT SrcVT = Op.getOperand(0).getValueType();
10736 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010737 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010738 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010739 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010740 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010741 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010742 // i64 <=> MMX conversions are Legal.
10743 if (SrcVT==MVT::i64 && DstVT.isVector())
10744 return Op;
10745 if (DstVT==MVT::i64 && SrcVT.isVector())
10746 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010747 // MMX <=> MMX conversions are Legal.
10748 if (SrcVT.isVector() && DstVT.isVector())
10749 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010750 // All other conversions need to be expanded.
10751 return SDValue();
10752}
Chris Lattner5b856542010-12-20 00:59:46 +000010753
Dan Gohmand858e902010-04-17 15:26:15 +000010754SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010755 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010756 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010757 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010758 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010759 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010760 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010761 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010762 Node->getOperand(0),
10763 Node->getOperand(1), negOp,
10764 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010765 cast<AtomicSDNode>(Node)->getAlignment(),
10766 cast<AtomicSDNode>(Node)->getOrdering(),
10767 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010768}
10769
Eli Friedman327236c2011-08-24 20:50:09 +000010770static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10771 SDNode *Node = Op.getNode();
10772 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010773 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010774
10775 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010776 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10777 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10778 // (The only way to get a 16-byte store is cmpxchg16b)
10779 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10780 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10781 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010782 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10783 cast<AtomicSDNode>(Node)->getMemoryVT(),
10784 Node->getOperand(0),
10785 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010786 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010787 cast<AtomicSDNode>(Node)->getOrdering(),
10788 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010789 return Swap.getValue(1);
10790 }
10791 // Other atomic stores have a simple pattern.
10792 return Op;
10793}
10794
Chris Lattner5b856542010-12-20 00:59:46 +000010795static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10796 EVT VT = Op.getNode()->getValueType(0);
10797
10798 // Let legalize expand this if it isn't a legal type yet.
10799 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10800 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010801
Chris Lattner5b856542010-12-20 00:59:46 +000010802 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010803
Chris Lattner5b856542010-12-20 00:59:46 +000010804 unsigned Opc;
10805 bool ExtraOp = false;
10806 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010807 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010808 case ISD::ADDC: Opc = X86ISD::ADD; break;
10809 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10810 case ISD::SUBC: Opc = X86ISD::SUB; break;
10811 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10812 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010813
Chris Lattner5b856542010-12-20 00:59:46 +000010814 if (!ExtraOp)
10815 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10816 Op.getOperand(1));
10817 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10818 Op.getOperand(1), Op.getOperand(2));
10819}
10820
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821/// LowerOperation - Provide custom lowering hooks for some operations.
10822///
Dan Gohmand858e902010-04-17 15:26:15 +000010823SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010824 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010825 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010826 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010827 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010828 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010829 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10830 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010831 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010833 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010834 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10835 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10836 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010837 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010838 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010839 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10840 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10841 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010842 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010843 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010844 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010845 case ISD::SHL_PARTS:
10846 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010847 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010849 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010850 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010851 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::FABS: return LowerFABS(Op, DAG);
10853 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010854 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010855 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010856 case ISD::SETCC: return LowerSETCC(Op, DAG);
10857 case ISD::SELECT: return LowerSELECT(Op, DAG);
10858 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010859 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010860 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010861 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010862 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010864 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10865 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010866 case ISD::FRAME_TO_ARGS_OFFSET:
10867 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010868 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010869 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010870 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10871 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010872 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010873 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010874 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010875 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010876 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010877 case ISD::SRA:
10878 case ISD::SRL:
10879 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010880 case ISD::SADDO:
10881 case ISD::UADDO:
10882 case ISD::SSUBO:
10883 case ISD::USUBO:
10884 case ISD::SMULO:
10885 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010886 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010887 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010888 case ISD::ADDC:
10889 case ISD::ADDE:
10890 case ISD::SUBC:
10891 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010892 case ISD::ADD: return LowerADD(Op, DAG);
10893 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010894 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010895}
10896
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010897static void ReplaceATOMIC_LOAD(SDNode *Node,
10898 SmallVectorImpl<SDValue> &Results,
10899 SelectionDAG &DAG) {
10900 DebugLoc dl = Node->getDebugLoc();
10901 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10902
10903 // Convert wide load -> cmpxchg8b/cmpxchg16b
10904 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10905 // (The only way to get a 16-byte load is cmpxchg16b)
10906 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010907 SDValue Zero = DAG.getConstant(0, VT);
10908 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010909 Node->getOperand(0),
10910 Node->getOperand(1), Zero, Zero,
10911 cast<AtomicSDNode>(Node)->getMemOperand(),
10912 cast<AtomicSDNode>(Node)->getOrdering(),
10913 cast<AtomicSDNode>(Node)->getSynchScope());
10914 Results.push_back(Swap.getValue(0));
10915 Results.push_back(Swap.getValue(1));
10916}
10917
Duncan Sands1607f052008-12-01 11:39:25 +000010918void X86TargetLowering::
10919ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010920 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010921 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010922 assert (Node->getValueType(0) == MVT::i64 &&
10923 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010924
10925 SDValue Chain = Node->getOperand(0);
10926 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010928 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010930 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010931 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010933 SDValue Result =
10934 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10935 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010936 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010937 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010938 Results.push_back(Result.getValue(2));
10939}
10940
Duncan Sands126d9072008-07-04 11:47:58 +000010941/// ReplaceNodeResults - Replace a node with an illegal result type
10942/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010943void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10944 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010945 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010946 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010947 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010948 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010949 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010950 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010951 case ISD::ADDC:
10952 case ISD::ADDE:
10953 case ISD::SUBC:
10954 case ISD::SUBE:
10955 // We don't want to expand or promote these.
10956 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010957 case ISD::FP_TO_SINT:
10958 case ISD::FP_TO_UINT: {
10959 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10960
10961 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10962 return;
10963
Eli Friedman948e95a2009-05-23 09:59:16 +000010964 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010965 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010966 SDValue FIST = Vals.first, StackSlot = Vals.second;
10967 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010968 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010969 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010970 if (StackSlot.getNode() != 0)
10971 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10972 MachinePointerInfo(),
10973 false, false, false, 0));
10974 else
10975 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010976 }
10977 return;
10978 }
10979 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010980 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010981 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010982 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010983 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010984 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010985 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010986 eax.getValue(2));
10987 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10988 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010989 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010990 Results.push_back(edx.getValue(1));
10991 return;
10992 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010993 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010994 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010995 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010996 bool Regs64bit = T == MVT::i128;
10997 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010998 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010999 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11000 DAG.getConstant(0, HalfT));
11001 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11002 DAG.getConstant(1, HalfT));
11003 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11004 Regs64bit ? X86::RAX : X86::EAX,
11005 cpInL, SDValue());
11006 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11007 Regs64bit ? X86::RDX : X86::EDX,
11008 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011009 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011010 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11011 DAG.getConstant(0, HalfT));
11012 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11013 DAG.getConstant(1, HalfT));
11014 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11015 Regs64bit ? X86::RBX : X86::EBX,
11016 swapInL, cpInH.getValue(1));
11017 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11018 Regs64bit ? X86::RCX : X86::ECX,
11019 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011020 SDValue Ops[] = { swapInH.getValue(0),
11021 N->getOperand(1),
11022 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011023 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011024 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011025 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11026 X86ISD::LCMPXCHG8_DAG;
11027 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011028 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11030 Regs64bit ? X86::RAX : X86::EAX,
11031 HalfT, Result.getValue(1));
11032 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11033 Regs64bit ? X86::RDX : X86::EDX,
11034 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011035 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011036 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011037 Results.push_back(cpOutH.getValue(1));
11038 return;
11039 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011040 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011041 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11042 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011043 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011046 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011049 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011052 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11054 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011055 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011056 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11057 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011058 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011059 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11060 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011061 case ISD::ATOMIC_LOAD:
11062 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011063 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011064}
11065
Evan Cheng72261582005-12-20 06:22:03 +000011066const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11067 switch (Opcode) {
11068 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011069 case X86ISD::BSF: return "X86ISD::BSF";
11070 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011071 case X86ISD::SHLD: return "X86ISD::SHLD";
11072 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011073 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011074 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011075 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011076 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011077 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011078 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011079 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11080 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11081 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011082 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011083 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011084 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011085 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011086 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011087 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011088 case X86ISD::COMI: return "X86ISD::COMI";
11089 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011090 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011091 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011092 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11093 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011094 case X86ISD::CMOV: return "X86ISD::CMOV";
11095 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011096 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011097 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11098 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011099 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011100 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011101 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011102 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011103 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011104 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11105 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011106 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011107 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011108 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011109 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011110 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011111 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11112 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11113 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011114 case X86ISD::HADD: return "X86ISD::HADD";
11115 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011116 case X86ISD::FHADD: return "X86ISD::FHADD";
11117 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011118 case X86ISD::FMAX: return "X86ISD::FMAX";
11119 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011120 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11121 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011122 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011123 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011124 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011125 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011126 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011127 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11128 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011129 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11130 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11131 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11132 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11133 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11134 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011135 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11136 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011137 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11138 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011139 case X86ISD::VSHL: return "X86ISD::VSHL";
11140 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011141 case X86ISD::VSRA: return "X86ISD::VSRA";
11142 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11143 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11144 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011145 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011146 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11147 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011148 case X86ISD::ADD: return "X86ISD::ADD";
11149 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011150 case X86ISD::ADC: return "X86ISD::ADC";
11151 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011152 case X86ISD::SMUL: return "X86ISD::SMUL";
11153 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011154 case X86ISD::INC: return "X86ISD::INC";
11155 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011156 case X86ISD::OR: return "X86ISD::OR";
11157 case X86ISD::XOR: return "X86ISD::XOR";
11158 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011159 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011160 case X86ISD::BLSI: return "X86ISD::BLSI";
11161 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11162 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011163 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011164 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011165 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011166 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11167 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11168 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011169 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011170 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011171 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011172 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011173 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011174 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11175 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011176 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11177 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11178 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011179 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11180 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011181 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11182 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011183 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011184 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011185 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011186 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11187 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011188 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011189 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011190 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011191 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011192 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011193 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011194 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011195 }
11196}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011197
Chris Lattnerc9addb72007-03-30 23:15:24 +000011198// isLegalAddressingMode - Return true if the addressing mode represented
11199// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011200bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011201 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011202 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011203 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011204 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011205
Chris Lattnerc9addb72007-03-30 23:15:24 +000011206 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011207 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011208 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011209
Chris Lattnerc9addb72007-03-30 23:15:24 +000011210 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011211 unsigned GVFlags =
11212 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011213
Chris Lattnerdfed4132009-07-10 07:38:24 +000011214 // If a reference to this global requires an extra load, we can't fold it.
11215 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011216 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011217
Chris Lattnerdfed4132009-07-10 07:38:24 +000011218 // If BaseGV requires a register for the PIC base, we cannot also have a
11219 // BaseReg specified.
11220 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011221 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011222
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011223 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011224 if ((M != CodeModel::Small || R != Reloc::Static) &&
11225 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011226 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011227 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011228
Chris Lattnerc9addb72007-03-30 23:15:24 +000011229 switch (AM.Scale) {
11230 case 0:
11231 case 1:
11232 case 2:
11233 case 4:
11234 case 8:
11235 // These scales always work.
11236 break;
11237 case 3:
11238 case 5:
11239 case 9:
11240 // These scales are formed with basereg+scalereg. Only accept if there is
11241 // no basereg yet.
11242 if (AM.HasBaseReg)
11243 return false;
11244 break;
11245 default: // Other stuff never works.
11246 return false;
11247 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011248
Chris Lattnerc9addb72007-03-30 23:15:24 +000011249 return true;
11250}
11251
11252
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011253bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011254 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011255 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011256 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11257 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011258 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011259 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011260 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011261}
11262
Owen Andersone50ed302009-08-10 22:56:29 +000011263bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011264 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011265 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011266 unsigned NumBits1 = VT1.getSizeInBits();
11267 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011268 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011269 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011270 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011271}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011272
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011273bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011274 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011275 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011276}
11277
Owen Andersone50ed302009-08-10 22:56:29 +000011278bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011279 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011280 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011281}
11282
Owen Andersone50ed302009-08-10 22:56:29 +000011283bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011284 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011285 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011286}
11287
Evan Cheng60c07e12006-07-05 22:17:51 +000011288/// isShuffleMaskLegal - Targets can use this to indicate that they only
11289/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11290/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11291/// are assumed to be legal.
11292bool
Eric Christopherfd179292009-08-27 18:07:15 +000011293X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011294 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011295 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011296 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011297 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011298
Nate Begemana09008b2009-10-19 02:17:23 +000011299 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011300 return (VT.getVectorNumElements() == 2 ||
11301 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11302 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011303 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011304 isPSHUFDMask(M, VT) ||
11305 isPSHUFHWMask(M, VT) ||
11306 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011307 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011308 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11309 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011310 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11311 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011312}
11313
Dan Gohman7d8143f2008-04-09 20:09:42 +000011314bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011315X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011316 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011317 unsigned NumElts = VT.getVectorNumElements();
11318 // FIXME: This collection of masks seems suspect.
11319 if (NumElts == 2)
11320 return true;
11321 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11322 return (isMOVLMask(Mask, VT) ||
11323 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011324 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11325 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011326 }
11327 return false;
11328}
11329
11330//===----------------------------------------------------------------------===//
11331// X86 Scheduler Hooks
11332//===----------------------------------------------------------------------===//
11333
Mon P Wang63307c32008-05-05 19:05:59 +000011334// private utility function
11335MachineBasicBlock *
11336X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11337 MachineBasicBlock *MBB,
11338 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011339 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011340 unsigned LoadOpc,
11341 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011342 unsigned notOpc,
11343 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011344 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011345 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011346 // For the atomic bitwise operator, we generate
11347 // thisMBB:
11348 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011349 // ld t1 = [bitinstr.addr]
11350 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011351 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011352 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011353 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011354 // bz newMBB
11355 // fallthrough -->nextMBB
11356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11357 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011358 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011359 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011360
Mon P Wang63307c32008-05-05 19:05:59 +000011361 /// First build the CFG
11362 MachineFunction *F = MBB->getParent();
11363 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011364 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11365 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11366 F->insert(MBBIter, newMBB);
11367 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011368
Dan Gohman14152b42010-07-06 20:24:04 +000011369 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11370 nextMBB->splice(nextMBB->begin(), thisMBB,
11371 llvm::next(MachineBasicBlock::iterator(bInstr)),
11372 thisMBB->end());
11373 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Mon P Wang63307c32008-05-05 19:05:59 +000011375 // Update thisMBB to fall through to newMBB
11376 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Mon P Wang63307c32008-05-05 19:05:59 +000011378 // newMBB jumps to itself and fall through to nextMBB
11379 newMBB->addSuccessor(nextMBB);
11380 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011381
Mon P Wang63307c32008-05-05 19:05:59 +000011382 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011383 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011384 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011385 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011386 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011387 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011388 int numArgs = bInstr->getNumOperands() - 1;
11389 for (int i=0; i < numArgs; ++i)
11390 argOpers[i] = &bInstr->getOperand(i+1);
11391
11392 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011393 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011394 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011395
Dale Johannesen140be2d2008-08-19 18:47:28 +000011396 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011397 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011398 for (int i=0; i <= lastAddrIndx; ++i)
11399 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011400
Dale Johannesen140be2d2008-08-19 18:47:28 +000011401 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011402 assert((argOpers[valArgIndx]->isReg() ||
11403 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011404 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011405 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011407 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011408 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011409 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011410 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011411
Richard Smith42fc29e2012-04-13 22:47:00 +000011412 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11413 if (Invert) {
11414 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11415 }
11416 else
11417 t3 = t2;
11418
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011419 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011420 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011421
Dale Johannesene4d209d2009-02-03 20:21:25 +000011422 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011423 for (int i=0; i <= lastAddrIndx; ++i)
11424 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011425 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011426 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011427 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11428 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011429
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011430 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011431 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011432
Mon P Wang63307c32008-05-05 19:05:59 +000011433 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011434 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011435
Dan Gohman14152b42010-07-06 20:24:04 +000011436 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011437 return nextMBB;
11438}
11439
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011440// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011441MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11443 MachineBasicBlock *MBB,
11444 unsigned regOpcL,
11445 unsigned regOpcH,
11446 unsigned immOpcL,
11447 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011448 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 // For the atomic bitwise operator, we generate
11450 // thisMBB (instructions are in pairs, except cmpxchg8b)
11451 // ld t1,t2 = [bitinstr.addr]
11452 // newMBB:
11453 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11454 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011455 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011456 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 // mov ECX, EBX <- t5, t6
11458 // mov EAX, EDX <- t1, t2
11459 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11460 // mov t3, t4 <- EAX, EDX
11461 // bz newMBB
11462 // result in out1, out2
11463 // fallthrough -->nextMBB
11464
Craig Topperc9099502012-04-20 06:31:50 +000011465 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 const unsigned NotOpc = X86::NOT32r;
11468 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11469 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11470 MachineFunction::iterator MBBIter = MBB;
11471 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011472
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 /// First build the CFG
11474 MachineFunction *F = MBB->getParent();
11475 MachineBasicBlock *thisMBB = MBB;
11476 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11477 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11478 F->insert(MBBIter, newMBB);
11479 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Dan Gohman14152b42010-07-06 20:24:04 +000011481 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11482 nextMBB->splice(nextMBB->begin(), thisMBB,
11483 llvm::next(MachineBasicBlock::iterator(bInstr)),
11484 thisMBB->end());
11485 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011486
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 // Update thisMBB to fall through to newMBB
11488 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 // newMBB jumps to itself and fall through to nextMBB
11491 newMBB->addSuccessor(nextMBB);
11492 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011493
Dale Johannesene4d209d2009-02-03 20:21:25 +000011494 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011495 // Insert instructions into newMBB based on incoming instruction
11496 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011497 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011498 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 MachineOperand& dest1Oper = bInstr->getOperand(0);
11500 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011501 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11502 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011503 argOpers[i] = &bInstr->getOperand(i+2);
11504
Dan Gohman71ea4e52010-05-14 21:01:44 +000011505 // We use some of the operands multiple times, so conservatively just
11506 // clear any kill flags that might be present.
11507 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11508 argOpers[i]->setIsKill(false);
11509 }
11510
Evan Chengad5b52f2010-01-08 19:14:57 +000011511 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011512 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011515 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 for (int i=0; i <= lastAddrIndx; ++i)
11517 (*MIB).addOperand(*argOpers[i]);
11518 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011519 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011520 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011521 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011523 MachineOperand newOp3 = *(argOpers[3]);
11524 if (newOp3.isImm())
11525 newOp3.setImm(newOp3.getImm()+4);
11526 else
11527 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011529 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530
11531 // t3/4 are defined later, at the bottom of the loop
11532 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11533 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011534 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011536 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11538
Evan Cheng306b4ca2010-01-08 23:41:50 +000011539 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011540 // the PHI instructions.
11541 t1 = dest1Oper.getReg();
11542 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011543
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011544 int valArgIndx = lastAddrIndx + 1;
11545 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011546 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011547 "invalid operand");
11548 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11549 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011550 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011551 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011553 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011554 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011555 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011556 (*MIB).addOperand(*argOpers[valArgIndx]);
11557 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011558 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011559 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011560 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011561 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011562 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011563 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011564 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011565 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011566 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011567 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568
Richard Smith42fc29e2012-04-13 22:47:00 +000011569 unsigned t7, t8;
11570 if (Invert) {
11571 t7 = F->getRegInfo().createVirtualRegister(RC);
11572 t8 = F->getRegInfo().createVirtualRegister(RC);
11573 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11574 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11575 } else {
11576 t7 = t5;
11577 t8 = t6;
11578 }
11579
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011580 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011582 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011583 MIB.addReg(t2);
11584
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011585 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011586 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011587 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011588 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011589
Dale Johannesene4d209d2009-02-03 20:21:25 +000011590 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011591 for (int i=0; i <= lastAddrIndx; ++i)
11592 (*MIB).addOperand(*argOpers[i]);
11593
11594 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011595 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11596 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011597
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011598 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011600 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011603 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011604 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605
Dan Gohman14152b42010-07-06 20:24:04 +000011606 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011607 return nextMBB;
11608}
11609
11610// private utility function
11611MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011612X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11613 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011614 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011615 // For the atomic min/max operator, we generate
11616 // thisMBB:
11617 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011618 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011619 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011620 // cmp t1, t2
11621 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011622 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011623 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11624 // bz newMBB
11625 // fallthrough -->nextMBB
11626 //
11627 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11628 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011629 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011630 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011631
Mon P Wang63307c32008-05-05 19:05:59 +000011632 /// First build the CFG
11633 MachineFunction *F = MBB->getParent();
11634 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011635 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11636 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11637 F->insert(MBBIter, newMBB);
11638 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011639
Dan Gohman14152b42010-07-06 20:24:04 +000011640 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11641 nextMBB->splice(nextMBB->begin(), thisMBB,
11642 llvm::next(MachineBasicBlock::iterator(mInstr)),
11643 thisMBB->end());
11644 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011645
Mon P Wang63307c32008-05-05 19:05:59 +000011646 // Update thisMBB to fall through to newMBB
11647 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011648
Mon P Wang63307c32008-05-05 19:05:59 +000011649 // newMBB jumps to newMBB and fall through to nextMBB
11650 newMBB->addSuccessor(nextMBB);
11651 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011652
Dale Johannesene4d209d2009-02-03 20:21:25 +000011653 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011654 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011655 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011656 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011657 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011658 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011659 int numArgs = mInstr->getNumOperands() - 1;
11660 for (int i=0; i < numArgs; ++i)
11661 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011662
Mon P Wang63307c32008-05-05 19:05:59 +000011663 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011664 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011665 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011666
Craig Topperc9099502012-04-20 06:31:50 +000011667 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011668 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011669 for (int i=0; i <= lastAddrIndx; ++i)
11670 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011671
Mon P Wang63307c32008-05-05 19:05:59 +000011672 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011673 assert((argOpers[valArgIndx]->isReg() ||
11674 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011675 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011676
Craig Topperc9099502012-04-20 06:31:50 +000011677 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011678 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011679 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011680 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011681 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011682 (*MIB).addOperand(*argOpers[valArgIndx]);
11683
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011684 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011685 MIB.addReg(t1);
11686
Dale Johannesene4d209d2009-02-03 20:21:25 +000011687 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011688 MIB.addReg(t1);
11689 MIB.addReg(t2);
11690
11691 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011692 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011693 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011694 MIB.addReg(t2);
11695 MIB.addReg(t1);
11696
11697 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011698 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011699 for (int i=0; i <= lastAddrIndx; ++i)
11700 (*MIB).addOperand(*argOpers[i]);
11701 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011702 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011703 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11704 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011705
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011706 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011707 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Mon P Wang63307c32008-05-05 19:05:59 +000011709 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011710 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011711
Dan Gohman14152b42010-07-06 20:24:04 +000011712 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011713 return nextMBB;
11714}
11715
Eric Christopherf83a5de2009-08-27 18:08:16 +000011716// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011717// or XMM0_V32I8 in AVX all of this code can be replaced with that
11718// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011719MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011720X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011721 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011722 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011723 "Target must have SSE4.2 or AVX features enabled");
11724
Eric Christopherb120ab42009-08-18 22:50:32 +000011725 DebugLoc dl = MI->getDebugLoc();
11726 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011727 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011728 if (!Subtarget->hasAVX()) {
11729 if (memArg)
11730 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11731 else
11732 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11733 } else {
11734 if (memArg)
11735 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11736 else
11737 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11738 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011739
Eric Christopher41c902f2010-11-30 08:20:21 +000011740 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011741 for (unsigned i = 0; i < numArgs; ++i) {
11742 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011743 if (!(Op.isReg() && Op.isImplicit()))
11744 MIB.addOperand(Op);
11745 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011746 BuildMI(*BB, MI, dl,
11747 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11748 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011749 .addReg(X86::XMM0);
11750
Dan Gohman14152b42010-07-06 20:24:04 +000011751 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011752 return BB;
11753}
11754
11755MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011756X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011757 DebugLoc dl = MI->getDebugLoc();
11758 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011759
Eric Christopher228232b2010-11-30 07:20:12 +000011760 // Address into RAX/EAX, other two args into ECX, EDX.
11761 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11762 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11763 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11764 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011765 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011766
Eric Christopher228232b2010-11-30 07:20:12 +000011767 unsigned ValOps = X86::AddrNumOperands;
11768 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11769 .addReg(MI->getOperand(ValOps).getReg());
11770 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11771 .addReg(MI->getOperand(ValOps+1).getReg());
11772
11773 // The instruction doesn't actually take any operands though.
11774 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011775
Eric Christopher228232b2010-11-30 07:20:12 +000011776 MI->eraseFromParent(); // The pseudo is gone now.
11777 return BB;
11778}
11779
11780MachineBasicBlock *
11781X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011782 DebugLoc dl = MI->getDebugLoc();
11783 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011784
Eric Christopher228232b2010-11-30 07:20:12 +000011785 // First arg in ECX, the second in EAX.
11786 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11787 .addReg(MI->getOperand(0).getReg());
11788 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11789 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011790
Eric Christopher228232b2010-11-30 07:20:12 +000011791 // The instruction doesn't actually take any operands though.
11792 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011793
Eric Christopher228232b2010-11-30 07:20:12 +000011794 MI->eraseFromParent(); // The pseudo is gone now.
11795 return BB;
11796}
11797
11798MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011799X86TargetLowering::EmitVAARG64WithCustomInserter(
11800 MachineInstr *MI,
11801 MachineBasicBlock *MBB) const {
11802 // Emit va_arg instruction on X86-64.
11803
11804 // Operands to this pseudo-instruction:
11805 // 0 ) Output : destination address (reg)
11806 // 1-5) Input : va_list address (addr, i64mem)
11807 // 6 ) ArgSize : Size (in bytes) of vararg type
11808 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11809 // 8 ) Align : Alignment of type
11810 // 9 ) EFLAGS (implicit-def)
11811
11812 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11813 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11814
11815 unsigned DestReg = MI->getOperand(0).getReg();
11816 MachineOperand &Base = MI->getOperand(1);
11817 MachineOperand &Scale = MI->getOperand(2);
11818 MachineOperand &Index = MI->getOperand(3);
11819 MachineOperand &Disp = MI->getOperand(4);
11820 MachineOperand &Segment = MI->getOperand(5);
11821 unsigned ArgSize = MI->getOperand(6).getImm();
11822 unsigned ArgMode = MI->getOperand(7).getImm();
11823 unsigned Align = MI->getOperand(8).getImm();
11824
11825 // Memory Reference
11826 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11827 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11828 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11829
11830 // Machine Information
11831 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11832 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11833 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11834 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11835 DebugLoc DL = MI->getDebugLoc();
11836
11837 // struct va_list {
11838 // i32 gp_offset
11839 // i32 fp_offset
11840 // i64 overflow_area (address)
11841 // i64 reg_save_area (address)
11842 // }
11843 // sizeof(va_list) = 24
11844 // alignment(va_list) = 8
11845
11846 unsigned TotalNumIntRegs = 6;
11847 unsigned TotalNumXMMRegs = 8;
11848 bool UseGPOffset = (ArgMode == 1);
11849 bool UseFPOffset = (ArgMode == 2);
11850 unsigned MaxOffset = TotalNumIntRegs * 8 +
11851 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11852
11853 /* Align ArgSize to a multiple of 8 */
11854 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11855 bool NeedsAlign = (Align > 8);
11856
11857 MachineBasicBlock *thisMBB = MBB;
11858 MachineBasicBlock *overflowMBB;
11859 MachineBasicBlock *offsetMBB;
11860 MachineBasicBlock *endMBB;
11861
11862 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11863 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11864 unsigned OffsetReg = 0;
11865
11866 if (!UseGPOffset && !UseFPOffset) {
11867 // If we only pull from the overflow region, we don't create a branch.
11868 // We don't need to alter control flow.
11869 OffsetDestReg = 0; // unused
11870 OverflowDestReg = DestReg;
11871
11872 offsetMBB = NULL;
11873 overflowMBB = thisMBB;
11874 endMBB = thisMBB;
11875 } else {
11876 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11877 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11878 // If not, pull from overflow_area. (branch to overflowMBB)
11879 //
11880 // thisMBB
11881 // | .
11882 // | .
11883 // offsetMBB overflowMBB
11884 // | .
11885 // | .
11886 // endMBB
11887
11888 // Registers for the PHI in endMBB
11889 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11890 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11891
11892 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11893 MachineFunction *MF = MBB->getParent();
11894 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11895 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11896 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11897
11898 MachineFunction::iterator MBBIter = MBB;
11899 ++MBBIter;
11900
11901 // Insert the new basic blocks
11902 MF->insert(MBBIter, offsetMBB);
11903 MF->insert(MBBIter, overflowMBB);
11904 MF->insert(MBBIter, endMBB);
11905
11906 // Transfer the remainder of MBB and its successor edges to endMBB.
11907 endMBB->splice(endMBB->begin(), thisMBB,
11908 llvm::next(MachineBasicBlock::iterator(MI)),
11909 thisMBB->end());
11910 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11911
11912 // Make offsetMBB and overflowMBB successors of thisMBB
11913 thisMBB->addSuccessor(offsetMBB);
11914 thisMBB->addSuccessor(overflowMBB);
11915
11916 // endMBB is a successor of both offsetMBB and overflowMBB
11917 offsetMBB->addSuccessor(endMBB);
11918 overflowMBB->addSuccessor(endMBB);
11919
11920 // Load the offset value into a register
11921 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11922 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11923 .addOperand(Base)
11924 .addOperand(Scale)
11925 .addOperand(Index)
11926 .addDisp(Disp, UseFPOffset ? 4 : 0)
11927 .addOperand(Segment)
11928 .setMemRefs(MMOBegin, MMOEnd);
11929
11930 // Check if there is enough room left to pull this argument.
11931 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11932 .addReg(OffsetReg)
11933 .addImm(MaxOffset + 8 - ArgSizeA8);
11934
11935 // Branch to "overflowMBB" if offset >= max
11936 // Fall through to "offsetMBB" otherwise
11937 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11938 .addMBB(overflowMBB);
11939 }
11940
11941 // In offsetMBB, emit code to use the reg_save_area.
11942 if (offsetMBB) {
11943 assert(OffsetReg != 0);
11944
11945 // Read the reg_save_area address.
11946 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11947 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11948 .addOperand(Base)
11949 .addOperand(Scale)
11950 .addOperand(Index)
11951 .addDisp(Disp, 16)
11952 .addOperand(Segment)
11953 .setMemRefs(MMOBegin, MMOEnd);
11954
11955 // Zero-extend the offset
11956 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11957 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11958 .addImm(0)
11959 .addReg(OffsetReg)
11960 .addImm(X86::sub_32bit);
11961
11962 // Add the offset to the reg_save_area to get the final address.
11963 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11964 .addReg(OffsetReg64)
11965 .addReg(RegSaveReg);
11966
11967 // Compute the offset for the next argument
11968 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11969 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11970 .addReg(OffsetReg)
11971 .addImm(UseFPOffset ? 16 : 8);
11972
11973 // Store it back into the va_list.
11974 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11975 .addOperand(Base)
11976 .addOperand(Scale)
11977 .addOperand(Index)
11978 .addDisp(Disp, UseFPOffset ? 4 : 0)
11979 .addOperand(Segment)
11980 .addReg(NextOffsetReg)
11981 .setMemRefs(MMOBegin, MMOEnd);
11982
11983 // Jump to endMBB
11984 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11985 .addMBB(endMBB);
11986 }
11987
11988 //
11989 // Emit code to use overflow area
11990 //
11991
11992 // Load the overflow_area address into a register.
11993 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11994 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11995 .addOperand(Base)
11996 .addOperand(Scale)
11997 .addOperand(Index)
11998 .addDisp(Disp, 8)
11999 .addOperand(Segment)
12000 .setMemRefs(MMOBegin, MMOEnd);
12001
12002 // If we need to align it, do so. Otherwise, just copy the address
12003 // to OverflowDestReg.
12004 if (NeedsAlign) {
12005 // Align the overflow address
12006 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12007 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12008
12009 // aligned_addr = (addr + (align-1)) & ~(align-1)
12010 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12011 .addReg(OverflowAddrReg)
12012 .addImm(Align-1);
12013
12014 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12015 .addReg(TmpReg)
12016 .addImm(~(uint64_t)(Align-1));
12017 } else {
12018 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12019 .addReg(OverflowAddrReg);
12020 }
12021
12022 // Compute the next overflow address after this argument.
12023 // (the overflow address should be kept 8-byte aligned)
12024 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12025 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12026 .addReg(OverflowDestReg)
12027 .addImm(ArgSizeA8);
12028
12029 // Store the new overflow address.
12030 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12031 .addOperand(Base)
12032 .addOperand(Scale)
12033 .addOperand(Index)
12034 .addDisp(Disp, 8)
12035 .addOperand(Segment)
12036 .addReg(NextAddrReg)
12037 .setMemRefs(MMOBegin, MMOEnd);
12038
12039 // If we branched, emit the PHI to the front of endMBB.
12040 if (offsetMBB) {
12041 BuildMI(*endMBB, endMBB->begin(), DL,
12042 TII->get(X86::PHI), DestReg)
12043 .addReg(OffsetDestReg).addMBB(offsetMBB)
12044 .addReg(OverflowDestReg).addMBB(overflowMBB);
12045 }
12046
12047 // Erase the pseudo instruction
12048 MI->eraseFromParent();
12049
12050 return endMBB;
12051}
12052
12053MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012054X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12055 MachineInstr *MI,
12056 MachineBasicBlock *MBB) const {
12057 // Emit code to save XMM registers to the stack. The ABI says that the
12058 // number of registers to save is given in %al, so it's theoretically
12059 // possible to do an indirect jump trick to avoid saving all of them,
12060 // however this code takes a simpler approach and just executes all
12061 // of the stores if %al is non-zero. It's less code, and it's probably
12062 // easier on the hardware branch predictor, and stores aren't all that
12063 // expensive anyway.
12064
12065 // Create the new basic blocks. One block contains all the XMM stores,
12066 // and one block is the final destination regardless of whether any
12067 // stores were performed.
12068 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12069 MachineFunction *F = MBB->getParent();
12070 MachineFunction::iterator MBBIter = MBB;
12071 ++MBBIter;
12072 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12073 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12074 F->insert(MBBIter, XMMSaveMBB);
12075 F->insert(MBBIter, EndMBB);
12076
Dan Gohman14152b42010-07-06 20:24:04 +000012077 // Transfer the remainder of MBB and its successor edges to EndMBB.
12078 EndMBB->splice(EndMBB->begin(), MBB,
12079 llvm::next(MachineBasicBlock::iterator(MI)),
12080 MBB->end());
12081 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12082
Dan Gohmand6708ea2009-08-15 01:38:56 +000012083 // The original block will now fall through to the XMM save block.
12084 MBB->addSuccessor(XMMSaveMBB);
12085 // The XMMSaveMBB will fall through to the end block.
12086 XMMSaveMBB->addSuccessor(EndMBB);
12087
12088 // Now add the instructions.
12089 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12090 DebugLoc DL = MI->getDebugLoc();
12091
12092 unsigned CountReg = MI->getOperand(0).getReg();
12093 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12094 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12095
12096 if (!Subtarget->isTargetWin64()) {
12097 // If %al is 0, branch around the XMM save block.
12098 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012099 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012100 MBB->addSuccessor(EndMBB);
12101 }
12102
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012103 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012104 // In the XMM save block, save all the XMM argument registers.
12105 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12106 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012107 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012108 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012109 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012110 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012111 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012112 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012113 .addFrameIndex(RegSaveFrameIndex)
12114 .addImm(/*Scale=*/1)
12115 .addReg(/*IndexReg=*/0)
12116 .addImm(/*Disp=*/Offset)
12117 .addReg(/*Segment=*/0)
12118 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012119 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012120 }
12121
Dan Gohman14152b42010-07-06 20:24:04 +000012122 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012123
12124 return EndMBB;
12125}
Mon P Wang63307c32008-05-05 19:05:59 +000012126
Lang Hames6e3f7e42012-02-03 01:13:49 +000012127// The EFLAGS operand of SelectItr might be missing a kill marker
12128// because there were multiple uses of EFLAGS, and ISel didn't know
12129// which to mark. Figure out whether SelectItr should have had a
12130// kill marker, and set it if it should. Returns the correct kill
12131// marker value.
12132static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12133 MachineBasicBlock* BB,
12134 const TargetRegisterInfo* TRI) {
12135 // Scan forward through BB for a use/def of EFLAGS.
12136 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12137 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012138 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012139 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012140 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012141 if (mi.definesRegister(X86::EFLAGS))
12142 break; // Should have kill-flag - update below.
12143 }
12144
12145 // If we hit the end of the block, check whether EFLAGS is live into a
12146 // successor.
12147 if (miI == BB->end()) {
12148 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12149 sEnd = BB->succ_end();
12150 sItr != sEnd; ++sItr) {
12151 MachineBasicBlock* succ = *sItr;
12152 if (succ->isLiveIn(X86::EFLAGS))
12153 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012154 }
12155 }
12156
Lang Hames6e3f7e42012-02-03 01:13:49 +000012157 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12158 // out. SelectMI should have a kill flag on EFLAGS.
12159 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012160 return true;
12161}
12162
Evan Cheng60c07e12006-07-05 22:17:51 +000012163MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012164X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012165 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012166 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12167 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012168
Chris Lattner52600972009-09-02 05:57:00 +000012169 // To "insert" a SELECT_CC instruction, we actually have to insert the
12170 // diamond control-flow pattern. The incoming instruction knows the
12171 // destination vreg to set, the condition code register to branch on, the
12172 // true/false values to select between, and a branch opcode to use.
12173 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12174 MachineFunction::iterator It = BB;
12175 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012176
Chris Lattner52600972009-09-02 05:57:00 +000012177 // thisMBB:
12178 // ...
12179 // TrueVal = ...
12180 // cmpTY ccX, r1, r2
12181 // bCC copy1MBB
12182 // fallthrough --> copy0MBB
12183 MachineBasicBlock *thisMBB = BB;
12184 MachineFunction *F = BB->getParent();
12185 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12186 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012187 F->insert(It, copy0MBB);
12188 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012189
Bill Wendling730c07e2010-06-25 20:48:10 +000012190 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12191 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012192 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12193 if (!MI->killsRegister(X86::EFLAGS) &&
12194 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12195 copy0MBB->addLiveIn(X86::EFLAGS);
12196 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012197 }
12198
Dan Gohman14152b42010-07-06 20:24:04 +000012199 // Transfer the remainder of BB and its successor edges to sinkMBB.
12200 sinkMBB->splice(sinkMBB->begin(), BB,
12201 llvm::next(MachineBasicBlock::iterator(MI)),
12202 BB->end());
12203 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12204
12205 // Add the true and fallthrough blocks as its successors.
12206 BB->addSuccessor(copy0MBB);
12207 BB->addSuccessor(sinkMBB);
12208
12209 // Create the conditional branch instruction.
12210 unsigned Opc =
12211 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12212 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12213
Chris Lattner52600972009-09-02 05:57:00 +000012214 // copy0MBB:
12215 // %FalseValue = ...
12216 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012217 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012218
Chris Lattner52600972009-09-02 05:57:00 +000012219 // sinkMBB:
12220 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12221 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012222 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12223 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012224 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12225 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12226
Dan Gohman14152b42010-07-06 20:24:04 +000012227 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012228 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012229}
12230
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012231MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012232X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12233 bool Is64Bit) const {
12234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12235 DebugLoc DL = MI->getDebugLoc();
12236 MachineFunction *MF = BB->getParent();
12237 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12238
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012239 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012240
12241 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12242 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12243
12244 // BB:
12245 // ... [Till the alloca]
12246 // If stacklet is not large enough, jump to mallocMBB
12247 //
12248 // bumpMBB:
12249 // Allocate by subtracting from RSP
12250 // Jump to continueMBB
12251 //
12252 // mallocMBB:
12253 // Allocate by call to runtime
12254 //
12255 // continueMBB:
12256 // ...
12257 // [rest of original BB]
12258 //
12259
12260 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12261 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12262 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12263
12264 MachineRegisterInfo &MRI = MF->getRegInfo();
12265 const TargetRegisterClass *AddrRegClass =
12266 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12267
12268 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12269 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12270 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012271 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012272 sizeVReg = MI->getOperand(1).getReg(),
12273 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12274
12275 MachineFunction::iterator MBBIter = BB;
12276 ++MBBIter;
12277
12278 MF->insert(MBBIter, bumpMBB);
12279 MF->insert(MBBIter, mallocMBB);
12280 MF->insert(MBBIter, continueMBB);
12281
12282 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12283 (MachineBasicBlock::iterator(MI)), BB->end());
12284 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12285
12286 // Add code to the main basic block to check if the stack limit has been hit,
12287 // and if so, jump to mallocMBB otherwise to bumpMBB.
12288 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012289 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012290 .addReg(tmpSPVReg).addReg(sizeVReg);
12291 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012292 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012293 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012294 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12295
12296 // bumpMBB simply decreases the stack pointer, since we know the current
12297 // stacklet has enough space.
12298 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012299 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012300 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012301 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012302 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12303
12304 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012305 const uint32_t *RegMask =
12306 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012307 if (Is64Bit) {
12308 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12309 .addReg(sizeVReg);
12310 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012311 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12312 .addRegMask(RegMask)
12313 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012314 } else {
12315 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12316 .addImm(12);
12317 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12318 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012319 .addExternalSymbol("__morestack_allocate_stack_space")
12320 .addRegMask(RegMask)
12321 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012322 }
12323
12324 if (!Is64Bit)
12325 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12326 .addImm(16);
12327
12328 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12329 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12330 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12331
12332 // Set up the CFG correctly.
12333 BB->addSuccessor(bumpMBB);
12334 BB->addSuccessor(mallocMBB);
12335 mallocMBB->addSuccessor(continueMBB);
12336 bumpMBB->addSuccessor(continueMBB);
12337
12338 // Take care of the PHI nodes.
12339 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12340 MI->getOperand(0).getReg())
12341 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12342 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12343
12344 // Delete the original pseudo instruction.
12345 MI->eraseFromParent();
12346
12347 // And we're done.
12348 return continueMBB;
12349}
12350
12351MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012352X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012353 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12355 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012356
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012357 assert(!Subtarget->isTargetEnvMacho());
12358
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012359 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12360 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012361
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012362 if (Subtarget->isTargetWin64()) {
12363 if (Subtarget->isTargetCygMing()) {
12364 // ___chkstk(Mingw64):
12365 // Clobbers R10, R11, RAX and EFLAGS.
12366 // Updates RSP.
12367 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12368 .addExternalSymbol("___chkstk")
12369 .addReg(X86::RAX, RegState::Implicit)
12370 .addReg(X86::RSP, RegState::Implicit)
12371 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12372 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12373 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12374 } else {
12375 // __chkstk(MSVCRT): does not update stack pointer.
12376 // Clobbers R10, R11 and EFLAGS.
12377 // FIXME: RAX(allocated size) might be reused and not killed.
12378 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12379 .addExternalSymbol("__chkstk")
12380 .addReg(X86::RAX, RegState::Implicit)
12381 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12382 // RAX has the offset to subtracted from RSP.
12383 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12384 .addReg(X86::RSP)
12385 .addReg(X86::RAX);
12386 }
12387 } else {
12388 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012389 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12390
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012391 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12392 .addExternalSymbol(StackProbeSymbol)
12393 .addReg(X86::EAX, RegState::Implicit)
12394 .addReg(X86::ESP, RegState::Implicit)
12395 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12396 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12397 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12398 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012399
Dan Gohman14152b42010-07-06 20:24:04 +000012400 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012401 return BB;
12402}
Chris Lattner52600972009-09-02 05:57:00 +000012403
12404MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012405X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12406 MachineBasicBlock *BB) const {
12407 // This is pretty easy. We're taking the value that we received from
12408 // our load from the relocation, sticking it in either RDI (x86-64)
12409 // or EAX and doing an indirect call. The return value will then
12410 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012411 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012412 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012413 DebugLoc DL = MI->getDebugLoc();
12414 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012415
12416 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012417 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012418
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012419 // Get a register mask for the lowered call.
12420 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12421 // proper register mask.
12422 const uint32_t *RegMask =
12423 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012424 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012425 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12426 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012427 .addReg(X86::RIP)
12428 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012429 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012430 MI->getOperand(3).getTargetFlags())
12431 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012432 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012433 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012434 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012435 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012436 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12437 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012438 .addReg(0)
12439 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012440 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012441 MI->getOperand(3).getTargetFlags())
12442 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012443 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012444 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012445 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012446 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012447 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12448 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012449 .addReg(TII->getGlobalBaseReg(F))
12450 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012451 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012452 MI->getOperand(3).getTargetFlags())
12453 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012454 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012455 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012456 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012457 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012458
Dan Gohman14152b42010-07-06 20:24:04 +000012459 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012460 return BB;
12461}
12462
12463MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012464X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012465 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012466 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012467 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012468 case X86::TAILJMPd64:
12469 case X86::TAILJMPr64:
12470 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012471 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012472 case X86::TCRETURNdi64:
12473 case X86::TCRETURNri64:
12474 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012475 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012476 case X86::WIN_ALLOCA:
12477 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012478 case X86::SEG_ALLOCA_32:
12479 return EmitLoweredSegAlloca(MI, BB, false);
12480 case X86::SEG_ALLOCA_64:
12481 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012482 case X86::TLSCall_32:
12483 case X86::TLSCall_64:
12484 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012485 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012486 case X86::CMOV_FR32:
12487 case X86::CMOV_FR64:
12488 case X86::CMOV_V4F32:
12489 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012490 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012491 case X86::CMOV_V8F32:
12492 case X86::CMOV_V4F64:
12493 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012494 case X86::CMOV_GR16:
12495 case X86::CMOV_GR32:
12496 case X86::CMOV_RFP32:
12497 case X86::CMOV_RFP64:
12498 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012499 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012500
Dale Johannesen849f2142007-07-03 00:53:03 +000012501 case X86::FP32_TO_INT16_IN_MEM:
12502 case X86::FP32_TO_INT32_IN_MEM:
12503 case X86::FP32_TO_INT64_IN_MEM:
12504 case X86::FP64_TO_INT16_IN_MEM:
12505 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012506 case X86::FP64_TO_INT64_IN_MEM:
12507 case X86::FP80_TO_INT16_IN_MEM:
12508 case X86::FP80_TO_INT32_IN_MEM:
12509 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12511 DebugLoc DL = MI->getDebugLoc();
12512
Evan Cheng60c07e12006-07-05 22:17:51 +000012513 // Change the floating point control register to use "round towards zero"
12514 // mode when truncating to an integer value.
12515 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012516 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012517 addFrameReference(BuildMI(*BB, MI, DL,
12518 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012519
12520 // Load the old value of the high byte of the control word...
12521 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012522 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012523 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012524 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012525
12526 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012527 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012528 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012529
12530 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012531 addFrameReference(BuildMI(*BB, MI, DL,
12532 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012533
12534 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012535 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012536 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012537
12538 // Get the X86 opcode to use.
12539 unsigned Opc;
12540 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012541 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012542 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12543 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12544 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12545 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12546 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12547 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012548 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12549 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12550 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012551 }
12552
12553 X86AddressMode AM;
12554 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012555 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012556 AM.BaseType = X86AddressMode::RegBase;
12557 AM.Base.Reg = Op.getReg();
12558 } else {
12559 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012560 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012561 }
12562 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012563 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012564 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012565 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012566 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012567 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012569 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012570 AM.GV = Op.getGlobal();
12571 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012572 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012573 }
Dan Gohman14152b42010-07-06 20:24:04 +000012574 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012575 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012576
12577 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012578 addFrameReference(BuildMI(*BB, MI, DL,
12579 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012580
Dan Gohman14152b42010-07-06 20:24:04 +000012581 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012582 return BB;
12583 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012584 // String/text processing lowering.
12585 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012586 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012587 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12588 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012589 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012590 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12591 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012592 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012593 return EmitPCMP(MI, BB, 5, false /* in mem */);
12594 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012595 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012596 return EmitPCMP(MI, BB, 5, true /* in mem */);
12597
Eric Christopher228232b2010-11-30 07:20:12 +000012598 // Thread synchronization.
12599 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012600 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012601 case X86::MWAIT:
12602 return EmitMwait(MI, BB);
12603
Eric Christopherb120ab42009-08-18 22:50:32 +000012604 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012605 case X86::ATOMAND32:
12606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012609 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012610 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012611 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12613 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012615 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012616 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012617 case X86::ATOMXOR32:
12618 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012620 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012621 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012622 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012623 case X86::ATOMNAND32:
12624 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012625 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012626 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012627 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012628 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012629 case X86::ATOMMIN32:
12630 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12631 case X86::ATOMMAX32:
12632 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12633 case X86::ATOMUMIN32:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12635 case X86::ATOMUMAX32:
12636 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012637
12638 case X86::ATOMAND16:
12639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12640 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012641 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012643 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012644 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012645 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012646 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012647 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012649 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012650 case X86::ATOMXOR16:
12651 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12652 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012653 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012654 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012655 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012656 case X86::ATOMNAND16:
12657 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12658 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012659 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012660 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012661 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012662 case X86::ATOMMIN16:
12663 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12664 case X86::ATOMMAX16:
12665 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12666 case X86::ATOMUMIN16:
12667 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12668 case X86::ATOMUMAX16:
12669 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12670
12671 case X86::ATOMAND8:
12672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12673 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012674 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012675 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012676 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012677 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012679 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012682 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012683 case X86::ATOMXOR8:
12684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12685 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012686 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012687 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012688 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012689 case X86::ATOMNAND8:
12690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12691 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012692 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012693 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012694 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012695 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012696 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012697 case X86::ATOMAND64:
12698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012699 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012700 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012701 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012702 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012703 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12705 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012706 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012707 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012708 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012709 case X86::ATOMXOR64:
12710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012711 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012712 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012713 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012714 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012715 case X86::ATOMNAND64:
12716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12717 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012718 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012719 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012720 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012721 case X86::ATOMMIN64:
12722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12723 case X86::ATOMMAX64:
12724 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12725 case X86::ATOMUMIN64:
12726 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12727 case X86::ATOMUMAX64:
12728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012729
12730 // This group does 64-bit operations on a 32-bit host.
12731 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012732 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012733 X86::AND32rr, X86::AND32rr,
12734 X86::AND32ri, X86::AND32ri,
12735 false);
12736 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012737 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012738 X86::OR32rr, X86::OR32rr,
12739 X86::OR32ri, X86::OR32ri,
12740 false);
12741 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012742 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012743 X86::XOR32rr, X86::XOR32rr,
12744 X86::XOR32ri, X86::XOR32ri,
12745 false);
12746 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012747 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012748 X86::AND32rr, X86::AND32rr,
12749 X86::AND32ri, X86::AND32ri,
12750 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012752 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012753 X86::ADD32rr, X86::ADC32rr,
12754 X86::ADD32ri, X86::ADC32ri,
12755 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012756 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012757 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012758 X86::SUB32rr, X86::SBB32rr,
12759 X86::SUB32ri, X86::SBB32ri,
12760 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012761 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012762 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012763 X86::MOV32rr, X86::MOV32rr,
12764 X86::MOV32ri, X86::MOV32ri,
12765 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012766 case X86::VASTART_SAVE_XMM_REGS:
12767 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012768
12769 case X86::VAARG_64:
12770 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012771 }
12772}
12773
12774//===----------------------------------------------------------------------===//
12775// X86 Optimization Hooks
12776//===----------------------------------------------------------------------===//
12777
Dan Gohman475871a2008-07-27 21:46:04 +000012778void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012779 APInt &KnownZero,
12780 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012781 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012782 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012783 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012784 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012785 assert((Opc >= ISD::BUILTIN_OP_END ||
12786 Opc == ISD::INTRINSIC_WO_CHAIN ||
12787 Opc == ISD::INTRINSIC_W_CHAIN ||
12788 Opc == ISD::INTRINSIC_VOID) &&
12789 "Should use MaskedValueIsZero if you don't know whether Op"
12790 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012791
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012792 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012793 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012794 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012795 case X86ISD::ADD:
12796 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012797 case X86ISD::ADC:
12798 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012799 case X86ISD::SMUL:
12800 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012801 case X86ISD::INC:
12802 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012803 case X86ISD::OR:
12804 case X86ISD::XOR:
12805 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012806 // These nodes' second result is a boolean.
12807 if (Op.getResNo() == 0)
12808 break;
12809 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012810 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012811 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012812 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012813 case ISD::INTRINSIC_WO_CHAIN: {
12814 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12815 unsigned NumLoBits = 0;
12816 switch (IntId) {
12817 default: break;
12818 case Intrinsic::x86_sse_movmsk_ps:
12819 case Intrinsic::x86_avx_movmsk_ps_256:
12820 case Intrinsic::x86_sse2_movmsk_pd:
12821 case Intrinsic::x86_avx_movmsk_pd_256:
12822 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012823 case Intrinsic::x86_sse2_pmovmskb_128:
12824 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012825 // High bits of movmskp{s|d}, pmovmskb are known zero.
12826 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012827 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012828 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12829 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12830 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12831 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12832 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12833 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012834 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012835 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012836 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012837 break;
12838 }
12839 }
12840 break;
12841 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012842 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012843}
Chris Lattner259e97c2006-01-31 19:43:35 +000012844
Owen Andersonbc146b02010-09-21 20:42:50 +000012845unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12846 unsigned Depth) const {
12847 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12848 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12849 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012850
Owen Andersonbc146b02010-09-21 20:42:50 +000012851 // Fallback case.
12852 return 1;
12853}
12854
Evan Cheng206ee9d2006-07-07 08:33:52 +000012855/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012856/// node is a GlobalAddress + offset.
12857bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012858 const GlobalValue* &GA,
12859 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012860 if (N->getOpcode() == X86ISD::Wrapper) {
12861 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012862 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012863 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012864 return true;
12865 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012866 }
Evan Chengad4196b2008-05-12 19:56:52 +000012867 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012868}
12869
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012870/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12871/// same as extracting the high 128-bit part of 256-bit vector and then
12872/// inserting the result into the low part of a new 256-bit vector
12873static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12874 EVT VT = SVOp->getValueType(0);
12875 int NumElems = VT.getVectorNumElements();
12876
12877 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12878 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12879 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12880 SVOp->getMaskElt(j) >= 0)
12881 return false;
12882
12883 return true;
12884}
12885
12886/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12887/// same as extracting the low 128-bit part of 256-bit vector and then
12888/// inserting the result into the high part of a new 256-bit vector
12889static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12890 EVT VT = SVOp->getValueType(0);
12891 int NumElems = VT.getVectorNumElements();
12892
12893 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12894 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12895 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12896 SVOp->getMaskElt(j) >= 0)
12897 return false;
12898
12899 return true;
12900}
12901
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012902/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12903static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012904 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012905 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012906 DebugLoc dl = N->getDebugLoc();
12907 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12908 SDValue V1 = SVOp->getOperand(0);
12909 SDValue V2 = SVOp->getOperand(1);
12910 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012911 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012912
12913 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12914 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12915 //
12916 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012917 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012918 // V UNDEF BUILD_VECTOR UNDEF
12919 // \ / \ /
12920 // CONCAT_VECTOR CONCAT_VECTOR
12921 // \ /
12922 // \ /
12923 // RESULT: V + zero extended
12924 //
12925 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12926 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12927 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12928 return SDValue();
12929
12930 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12931 return SDValue();
12932
12933 // To match the shuffle mask, the first half of the mask should
12934 // be exactly the first vector, and all the rest a splat with the
12935 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012936 for (int i = 0; i < NumElems/2; ++i)
12937 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12938 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12939 return SDValue();
12940
Chad Rosier3d1161e2012-01-03 21:05:52 +000012941 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12942 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12943 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12944 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12945 SDValue ResNode =
12946 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12947 Ld->getMemoryVT(),
12948 Ld->getPointerInfo(),
12949 Ld->getAlignment(),
12950 false/*isVolatile*/, true/*ReadMem*/,
12951 false/*WriteMem*/);
12952 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12953 }
12954
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012955 // Emit a zeroed vector and insert the desired subvector on its
12956 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012957 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012958 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12959 DAG.getConstant(0, MVT::i32), DAG, dl);
12960 return DCI.CombineTo(N, InsV);
12961 }
12962
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012963 //===--------------------------------------------------------------------===//
12964 // Combine some shuffles into subvector extracts and inserts:
12965 //
12966
12967 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12968 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12969 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12970 DAG, dl);
12971 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12972 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12973 return DCI.CombineTo(N, InsV);
12974 }
12975
12976 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12977 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12978 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12979 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12980 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12981 return DCI.CombineTo(N, InsV);
12982 }
12983
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012984 return SDValue();
12985}
12986
12987/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012988static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012989 TargetLowering::DAGCombinerInfo &DCI,
12990 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012991 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012992 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012993
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012994 // Don't create instructions with illegal types after legalize types has run.
12995 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12996 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12997 return SDValue();
12998
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012999 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13000 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13001 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013002 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013003
13004 // Only handle 128 wide vector from here on.
13005 if (VT.getSizeInBits() != 128)
13006 return SDValue();
13007
13008 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13009 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13010 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013011 SmallVector<SDValue, 16> Elts;
13012 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013013 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013014
Nate Begemanfdea31a2010-03-24 20:49:50 +000013015 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013016}
Evan Chengd880b972008-05-09 21:53:03 +000013017
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013018
13019/// PerformTruncateCombine - Converts truncate operation to
13020/// a sequence of vector shuffle operations.
13021/// It is possible when we truncate 256-bit vector to 128-bit vector
13022
13023SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13024 DAGCombinerInfo &DCI) const {
13025 if (!DCI.isBeforeLegalizeOps())
13026 return SDValue();
13027
13028 if (!Subtarget->hasAVX()) return SDValue();
13029
13030 EVT VT = N->getValueType(0);
13031 SDValue Op = N->getOperand(0);
13032 EVT OpVT = Op.getValueType();
13033 DebugLoc dl = N->getDebugLoc();
13034
13035 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13036
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013037 if (Subtarget->hasAVX2()) {
13038 // AVX2: v4i64 -> v4i32
13039
13040 // VPERMD
13041 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13042
13043 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13044 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13045 ShufMask);
13046
13047 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op, DAG.getIntPtrConstant(0));
13048 }
13049
13050 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013051 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13052 DAG.getIntPtrConstant(0));
13053
13054 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13055 DAG.getIntPtrConstant(2));
13056
13057 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13058 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13059
13060 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013061 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013062
13063 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013064 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013065 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013066 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013067
13068 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013069 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013070
Elena Demikhovsky73252572012-02-01 10:33:05 +000013071 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013072 }
13073 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13074
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013075 if (Subtarget->hasAVX2()) {
13076 // AVX2: v8i32 -> v8i16
13077
13078 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
13079 // PSHUFB
13080 SmallVector<SDValue,32> pshufbMask;
13081 for (unsigned i = 0; i < 2; ++i) {
13082 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13083 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13084 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13085 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13086 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13087 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13088 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13089 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13090 for (unsigned j = 0; j < 8; ++j)
13091 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13092 }
13093 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8, &pshufbMask[0],
13094 32);
13095 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13096
13097 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13098
13099 static const int ShufMask[] = {0, 2, -1, -1};
13100 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
13101 &ShufMask[0]);
13102
13103 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13104 DAG.getIntPtrConstant(0));
13105
13106 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13107 }
13108
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013109 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13110 DAG.getIntPtrConstant(0));
13111
13112 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13113 DAG.getIntPtrConstant(4));
13114
13115 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13116 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13117
13118 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013119 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13120 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013121
13122 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13123 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013124 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013125 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13126 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013127 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013128
13129 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13130 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13131
13132 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013133 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013134
Elena Demikhovsky73252572012-02-01 10:33:05 +000013135 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013136 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013137 }
13138
13139 return SDValue();
13140}
13141
Craig Topper89f4e662012-03-20 07:17:59 +000013142/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13143/// specific shuffle of a load can be folded into a single element load.
13144/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13145/// shuffles have been customed lowered so we need to handle those here.
13146static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13147 TargetLowering::DAGCombinerInfo &DCI) {
13148 if (DCI.isBeforeLegalizeOps())
13149 return SDValue();
13150
13151 SDValue InVec = N->getOperand(0);
13152 SDValue EltNo = N->getOperand(1);
13153
13154 if (!isa<ConstantSDNode>(EltNo))
13155 return SDValue();
13156
13157 EVT VT = InVec.getValueType();
13158
13159 bool HasShuffleIntoBitcast = false;
13160 if (InVec.getOpcode() == ISD::BITCAST) {
13161 // Don't duplicate a load with other uses.
13162 if (!InVec.hasOneUse())
13163 return SDValue();
13164 EVT BCVT = InVec.getOperand(0).getValueType();
13165 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13166 return SDValue();
13167 InVec = InVec.getOperand(0);
13168 HasShuffleIntoBitcast = true;
13169 }
13170
13171 if (!isTargetShuffle(InVec.getOpcode()))
13172 return SDValue();
13173
13174 // Don't duplicate a load with other uses.
13175 if (!InVec.hasOneUse())
13176 return SDValue();
13177
13178 SmallVector<int, 16> ShuffleMask;
13179 bool UnaryShuffle;
13180 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13181 return SDValue();
13182
13183 // Select the input vector, guarding against out of range extract vector.
13184 unsigned NumElems = VT.getVectorNumElements();
13185 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13186 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13187 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13188 : InVec.getOperand(1);
13189
13190 // If inputs to shuffle are the same for both ops, then allow 2 uses
13191 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13192
13193 if (LdNode.getOpcode() == ISD::BITCAST) {
13194 // Don't duplicate a load with other uses.
13195 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13196 return SDValue();
13197
13198 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13199 LdNode = LdNode.getOperand(0);
13200 }
13201
13202 if (!ISD::isNormalLoad(LdNode.getNode()))
13203 return SDValue();
13204
13205 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13206
13207 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13208 return SDValue();
13209
13210 if (HasShuffleIntoBitcast) {
13211 // If there's a bitcast before the shuffle, check if the load type and
13212 // alignment is valid.
13213 unsigned Align = LN0->getAlignment();
13214 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13215 unsigned NewAlign = TLI.getTargetData()->
13216 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13217
13218 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13219 return SDValue();
13220 }
13221
13222 // All checks match so transform back to vector_shuffle so that DAG combiner
13223 // can finish the job
13224 DebugLoc dl = N->getDebugLoc();
13225
13226 // Create shuffle node taking into account the case that its a unary shuffle
13227 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13228 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13229 InVec.getOperand(0), Shuffle,
13230 &ShuffleMask[0]);
13231 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13232 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13233 EltNo);
13234}
13235
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013236/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13237/// generation and convert it from being a bunch of shuffles and extracts
13238/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013239static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013240 TargetLowering::DAGCombinerInfo &DCI) {
13241 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13242 if (NewOp.getNode())
13243 return NewOp;
13244
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013245 SDValue InputVector = N->getOperand(0);
13246
13247 // Only operate on vectors of 4 elements, where the alternative shuffling
13248 // gets to be more expensive.
13249 if (InputVector.getValueType() != MVT::v4i32)
13250 return SDValue();
13251
13252 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13253 // single use which is a sign-extend or zero-extend, and all elements are
13254 // used.
13255 SmallVector<SDNode *, 4> Uses;
13256 unsigned ExtractedElements = 0;
13257 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13258 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13259 if (UI.getUse().getResNo() != InputVector.getResNo())
13260 return SDValue();
13261
13262 SDNode *Extract = *UI;
13263 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13264 return SDValue();
13265
13266 if (Extract->getValueType(0) != MVT::i32)
13267 return SDValue();
13268 if (!Extract->hasOneUse())
13269 return SDValue();
13270 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13271 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13272 return SDValue();
13273 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13274 return SDValue();
13275
13276 // Record which element was extracted.
13277 ExtractedElements |=
13278 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13279
13280 Uses.push_back(Extract);
13281 }
13282
13283 // If not all the elements were used, this may not be worthwhile.
13284 if (ExtractedElements != 15)
13285 return SDValue();
13286
13287 // Ok, we've now decided to do the transformation.
13288 DebugLoc dl = InputVector.getDebugLoc();
13289
13290 // Store the value to a temporary stack slot.
13291 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013292 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13293 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013294
13295 // Replace each use (extract) with a load of the appropriate element.
13296 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13297 UE = Uses.end(); UI != UE; ++UI) {
13298 SDNode *Extract = *UI;
13299
Nadav Rotem86694292011-05-17 08:31:57 +000013300 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013301 SDValue Idx = Extract->getOperand(1);
13302 unsigned EltSize =
13303 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13304 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013305 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013306 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13307
Nadav Rotem86694292011-05-17 08:31:57 +000013308 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013309 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013310
13311 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013312 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013313 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013314 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013315
13316 // Replace the exact with the load.
13317 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13318 }
13319
13320 // The replacement was made in place; don't return anything.
13321 return SDValue();
13322}
13323
Duncan Sands6bcd2192011-09-17 16:49:39 +000013324/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13325/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013326static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013327 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013328 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013329
13330
Chris Lattner47b4ce82009-03-11 05:48:52 +000013331 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013332 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013333 // Get the LHS/RHS of the select.
13334 SDValue LHS = N->getOperand(1);
13335 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013336 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013337
Dan Gohman670e5392009-09-21 18:03:22 +000013338 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013339 // instructions match the semantics of the common C idiom x<y?x:y but not
13340 // x<=y?x:y, because of how they handle negative zero (which can be
13341 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013342 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13343 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013344 (Subtarget->hasSSE2() ||
13345 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013346 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013347
Chris Lattner47b4ce82009-03-11 05:48:52 +000013348 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013349 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013350 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13351 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013352 switch (CC) {
13353 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013354 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013355 // Converting this to a min would handle NaNs incorrectly, and swapping
13356 // the operands would cause it to handle comparisons between positive
13357 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013358 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013359 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013360 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13361 break;
13362 std::swap(LHS, RHS);
13363 }
Dan Gohman670e5392009-09-21 18:03:22 +000013364 Opcode = X86ISD::FMIN;
13365 break;
13366 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013367 // Converting this to a min would handle comparisons between positive
13368 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013369 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013370 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13371 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013372 Opcode = X86ISD::FMIN;
13373 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013374 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013375 // Converting this to a min would handle both negative zeros and NaNs
13376 // incorrectly, but we can swap the operands to fix both.
13377 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013378 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013379 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013380 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013381 Opcode = X86ISD::FMIN;
13382 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013383
Dan Gohman670e5392009-09-21 18:03:22 +000013384 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013385 // Converting this to a max would handle comparisons between positive
13386 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013387 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013388 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013389 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013390 Opcode = X86ISD::FMAX;
13391 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013392 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013393 // Converting this to a max would handle NaNs incorrectly, and swapping
13394 // the operands would cause it to handle comparisons between positive
13395 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013396 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013397 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013398 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13399 break;
13400 std::swap(LHS, RHS);
13401 }
Dan Gohman670e5392009-09-21 18:03:22 +000013402 Opcode = X86ISD::FMAX;
13403 break;
13404 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013405 // Converting this to a max would handle both negative zeros and NaNs
13406 // incorrectly, but we can swap the operands to fix both.
13407 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013408 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013409 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013410 case ISD::SETGE:
13411 Opcode = X86ISD::FMAX;
13412 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013413 }
Dan Gohman670e5392009-09-21 18:03:22 +000013414 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013415 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13416 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013417 switch (CC) {
13418 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013419 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013420 // Converting this to a min would handle comparisons between positive
13421 // and negative zero incorrectly, and swapping the operands would
13422 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013423 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013424 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013425 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013426 break;
13427 std::swap(LHS, RHS);
13428 }
Dan Gohman670e5392009-09-21 18:03:22 +000013429 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013430 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013431 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013432 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013433 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013434 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13435 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013436 Opcode = X86ISD::FMIN;
13437 break;
13438 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013439 // Converting this to a min would handle both negative zeros and NaNs
13440 // incorrectly, but we can swap the operands to fix both.
13441 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013442 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013444 case ISD::SETGE:
13445 Opcode = X86ISD::FMIN;
13446 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013447
Dan Gohman670e5392009-09-21 18:03:22 +000013448 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013449 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013450 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013451 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013452 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013453 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013454 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013455 // Converting this to a max would handle comparisons between positive
13456 // and negative zero incorrectly, and swapping the operands would
13457 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013458 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013459 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013460 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013461 break;
13462 std::swap(LHS, RHS);
13463 }
Dan Gohman670e5392009-09-21 18:03:22 +000013464 Opcode = X86ISD::FMAX;
13465 break;
13466 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013467 // Converting this to a max would handle both negative zeros and NaNs
13468 // incorrectly, but we can swap the operands to fix both.
13469 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013470 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013471 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013472 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 Opcode = X86ISD::FMAX;
13474 break;
13475 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013476 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013477
Chris Lattner47b4ce82009-03-11 05:48:52 +000013478 if (Opcode)
13479 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013480 }
Eric Christopherfd179292009-08-27 18:07:15 +000013481
Chris Lattnerd1980a52009-03-12 06:52:53 +000013482 // If this is a select between two integer constants, try to do some
13483 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13485 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013486 // Don't do this for crazy integer types.
13487 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13488 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013489 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013490 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013491
Chris Lattnercee56e72009-03-13 05:53:31 +000013492 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013493 // Efficiently invertible.
13494 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13495 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13496 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13497 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013498 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013499 }
Eric Christopherfd179292009-08-27 18:07:15 +000013500
Chris Lattnerd1980a52009-03-12 06:52:53 +000013501 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013502 if (FalseC->getAPIntValue() == 0 &&
13503 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013504 if (NeedsCondInvert) // Invert the condition if needed.
13505 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13506 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013507
Chris Lattnerd1980a52009-03-12 06:52:53 +000013508 // Zero extend the condition if needed.
13509 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013510
Chris Lattnercee56e72009-03-13 05:53:31 +000013511 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013512 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013513 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013514 }
Eric Christopherfd179292009-08-27 18:07:15 +000013515
Chris Lattner97a29a52009-03-13 05:22:11 +000013516 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013517 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013518 if (NeedsCondInvert) // Invert the condition if needed.
13519 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13520 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013521
Chris Lattner97a29a52009-03-13 05:22:11 +000013522 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013523 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13524 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013525 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013526 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013527 }
Eric Christopherfd179292009-08-27 18:07:15 +000013528
Chris Lattnercee56e72009-03-13 05:53:31 +000013529 // Optimize cases that will turn into an LEA instruction. This requires
13530 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013531 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013532 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013534
Chris Lattnercee56e72009-03-13 05:53:31 +000013535 bool isFastMultiplier = false;
13536 if (Diff < 10) {
13537 switch ((unsigned char)Diff) {
13538 default: break;
13539 case 1: // result = add base, cond
13540 case 2: // result = lea base( , cond*2)
13541 case 3: // result = lea base(cond, cond*2)
13542 case 4: // result = lea base( , cond*4)
13543 case 5: // result = lea base(cond, cond*4)
13544 case 8: // result = lea base( , cond*8)
13545 case 9: // result = lea base(cond, cond*8)
13546 isFastMultiplier = true;
13547 break;
13548 }
13549 }
Eric Christopherfd179292009-08-27 18:07:15 +000013550
Chris Lattnercee56e72009-03-13 05:53:31 +000013551 if (isFastMultiplier) {
13552 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13553 if (NeedsCondInvert) // Invert the condition if needed.
13554 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13555 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013556
Chris Lattnercee56e72009-03-13 05:53:31 +000013557 // Zero extend the condition if needed.
13558 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13559 Cond);
13560 // Scale the condition by the difference.
13561 if (Diff != 1)
13562 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13563 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013564
Chris Lattnercee56e72009-03-13 05:53:31 +000013565 // Add the base if non-zero.
13566 if (FalseC->getAPIntValue() != 0)
13567 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13568 SDValue(FalseC, 0));
13569 return Cond;
13570 }
Eric Christopherfd179292009-08-27 18:07:15 +000013571 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013572 }
13573 }
Eric Christopherfd179292009-08-27 18:07:15 +000013574
Evan Cheng56f582d2012-01-04 01:41:39 +000013575 // Canonicalize max and min:
13576 // (x > y) ? x : y -> (x >= y) ? x : y
13577 // (x < y) ? x : y -> (x <= y) ? x : y
13578 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13579 // the need for an extra compare
13580 // against zero. e.g.
13581 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13582 // subl %esi, %edi
13583 // testl %edi, %edi
13584 // movl $0, %eax
13585 // cmovgl %edi, %eax
13586 // =>
13587 // xorl %eax, %eax
13588 // subl %esi, $edi
13589 // cmovsl %eax, %edi
13590 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13591 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13592 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13593 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13594 switch (CC) {
13595 default: break;
13596 case ISD::SETLT:
13597 case ISD::SETGT: {
13598 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13599 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13600 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13601 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13602 }
13603 }
13604 }
13605
Nadav Rotemcc616562012-01-15 19:27:55 +000013606 // If we know that this node is legal then we know that it is going to be
13607 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13608 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13609 // to simplify previous instructions.
13610 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13611 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13612 !DCI.isBeforeLegalize() &&
13613 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13614 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13615 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13616 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13617
13618 APInt KnownZero, KnownOne;
13619 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13620 DCI.isBeforeLegalizeOps());
13621 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13622 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13623 DCI.CommitTargetLoweringOpt(TLO);
13624 }
13625
Dan Gohman475871a2008-07-27 21:46:04 +000013626 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013627}
13628
Chris Lattnerd1980a52009-03-12 06:52:53 +000013629/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13630static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13631 TargetLowering::DAGCombinerInfo &DCI) {
13632 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 // If the flag operand isn't dead, don't touch this CMOV.
13635 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13636 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Evan Chengb5a55d92011-05-24 01:48:22 +000013638 SDValue FalseOp = N->getOperand(0);
13639 SDValue TrueOp = N->getOperand(1);
13640 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13641 SDValue Cond = N->getOperand(3);
13642 if (CC == X86::COND_E || CC == X86::COND_NE) {
13643 switch (Cond.getOpcode()) {
13644 default: break;
13645 case X86ISD::BSR:
13646 case X86ISD::BSF:
13647 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13648 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13649 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13650 }
13651 }
13652
Chris Lattnerd1980a52009-03-12 06:52:53 +000013653 // If this is a select between two integer constants, try to do some
13654 // optimizations. Note that the operands are ordered the opposite of SELECT
13655 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013656 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13657 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013658 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13659 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013660 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13661 CC = X86::GetOppositeBranchCondition(CC);
13662 std::swap(TrueC, FalseC);
13663 }
Eric Christopherfd179292009-08-27 18:07:15 +000013664
Chris Lattnerd1980a52009-03-12 06:52:53 +000013665 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013666 // This is efficient for any integer data type (including i8/i16) and
13667 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013668 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013669 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13670 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013671
Chris Lattnerd1980a52009-03-12 06:52:53 +000013672 // Zero extend the condition if needed.
13673 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013674
Chris Lattnerd1980a52009-03-12 06:52:53 +000013675 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13676 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013677 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013678 if (N->getNumValues() == 2) // Dead flag value?
13679 return DCI.CombineTo(N, Cond, SDValue());
13680 return Cond;
13681 }
Eric Christopherfd179292009-08-27 18:07:15 +000013682
Chris Lattnercee56e72009-03-13 05:53:31 +000013683 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13684 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013685 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013686 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13687 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013688
Chris Lattner97a29a52009-03-13 05:22:11 +000013689 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013690 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13691 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013692 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13693 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013694
Chris Lattner97a29a52009-03-13 05:22:11 +000013695 if (N->getNumValues() == 2) // Dead flag value?
13696 return DCI.CombineTo(N, Cond, SDValue());
13697 return Cond;
13698 }
Eric Christopherfd179292009-08-27 18:07:15 +000013699
Chris Lattnercee56e72009-03-13 05:53:31 +000013700 // Optimize cases that will turn into an LEA instruction. This requires
13701 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013702 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013703 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013704 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013705
Chris Lattnercee56e72009-03-13 05:53:31 +000013706 bool isFastMultiplier = false;
13707 if (Diff < 10) {
13708 switch ((unsigned char)Diff) {
13709 default: break;
13710 case 1: // result = add base, cond
13711 case 2: // result = lea base( , cond*2)
13712 case 3: // result = lea base(cond, cond*2)
13713 case 4: // result = lea base( , cond*4)
13714 case 5: // result = lea base(cond, cond*4)
13715 case 8: // result = lea base( , cond*8)
13716 case 9: // result = lea base(cond, cond*8)
13717 isFastMultiplier = true;
13718 break;
13719 }
13720 }
Eric Christopherfd179292009-08-27 18:07:15 +000013721
Chris Lattnercee56e72009-03-13 05:53:31 +000013722 if (isFastMultiplier) {
13723 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013724 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13725 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013726 // Zero extend the condition if needed.
13727 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13728 Cond);
13729 // Scale the condition by the difference.
13730 if (Diff != 1)
13731 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13732 DAG.getConstant(Diff, Cond.getValueType()));
13733
13734 // Add the base if non-zero.
13735 if (FalseC->getAPIntValue() != 0)
13736 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13737 SDValue(FalseC, 0));
13738 if (N->getNumValues() == 2) // Dead flag value?
13739 return DCI.CombineTo(N, Cond, SDValue());
13740 return Cond;
13741 }
Eric Christopherfd179292009-08-27 18:07:15 +000013742 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013743 }
13744 }
13745 return SDValue();
13746}
13747
13748
Evan Cheng0b0cd912009-03-28 05:57:29 +000013749/// PerformMulCombine - Optimize a single multiply with constant into two
13750/// in order to implement it with two cheaper instructions, e.g.
13751/// LEA + SHL, LEA + LEA.
13752static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13753 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013754 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13755 return SDValue();
13756
Owen Andersone50ed302009-08-10 22:56:29 +000013757 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013758 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013759 return SDValue();
13760
13761 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13762 if (!C)
13763 return SDValue();
13764 uint64_t MulAmt = C->getZExtValue();
13765 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13766 return SDValue();
13767
13768 uint64_t MulAmt1 = 0;
13769 uint64_t MulAmt2 = 0;
13770 if ((MulAmt % 9) == 0) {
13771 MulAmt1 = 9;
13772 MulAmt2 = MulAmt / 9;
13773 } else if ((MulAmt % 5) == 0) {
13774 MulAmt1 = 5;
13775 MulAmt2 = MulAmt / 5;
13776 } else if ((MulAmt % 3) == 0) {
13777 MulAmt1 = 3;
13778 MulAmt2 = MulAmt / 3;
13779 }
13780 if (MulAmt2 &&
13781 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13782 DebugLoc DL = N->getDebugLoc();
13783
13784 if (isPowerOf2_64(MulAmt2) &&
13785 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13786 // If second multiplifer is pow2, issue it first. We want the multiply by
13787 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13788 // is an add.
13789 std::swap(MulAmt1, MulAmt2);
13790
13791 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013792 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013793 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013794 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013795 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013796 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013797 DAG.getConstant(MulAmt1, VT));
13798
Eric Christopherfd179292009-08-27 18:07:15 +000013799 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013800 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013801 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013802 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013803 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013804 DAG.getConstant(MulAmt2, VT));
13805
13806 // Do not add new nodes to DAG combiner worklist.
13807 DCI.CombineTo(N, NewMul, false);
13808 }
13809 return SDValue();
13810}
13811
Evan Chengad9c0a32009-12-15 00:53:42 +000013812static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13813 SDValue N0 = N->getOperand(0);
13814 SDValue N1 = N->getOperand(1);
13815 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13816 EVT VT = N0.getValueType();
13817
13818 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13819 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013820 if (VT.isInteger() && !VT.isVector() &&
13821 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013822 N0.getOperand(1).getOpcode() == ISD::Constant) {
13823 SDValue N00 = N0.getOperand(0);
13824 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13825 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13826 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13827 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13828 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13829 APInt ShAmt = N1C->getAPIntValue();
13830 Mask = Mask.shl(ShAmt);
13831 if (Mask != 0)
13832 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13833 N00, DAG.getConstant(Mask, VT));
13834 }
13835 }
13836
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013837
13838 // Hardware support for vector shifts is sparse which makes us scalarize the
13839 // vector operations in many cases. Also, on sandybridge ADD is faster than
13840 // shl.
13841 // (shl V, 1) -> add V,V
13842 if (isSplatVector(N1.getNode())) {
13843 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13844 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13845 // We shift all of the values by one. In many cases we do not have
13846 // hardware support for this operation. This is better expressed as an ADD
13847 // of two values.
13848 if (N1C && (1 == N1C->getZExtValue())) {
13849 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13850 }
13851 }
13852
Evan Chengad9c0a32009-12-15 00:53:42 +000013853 return SDValue();
13854}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013855
Nate Begeman740ab032009-01-26 00:52:55 +000013856/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13857/// when possible.
13858static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013859 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013860 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013861 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013862 if (N->getOpcode() == ISD::SHL) {
13863 SDValue V = PerformSHLCombine(N, DAG);
13864 if (V.getNode()) return V;
13865 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013866
Nate Begeman740ab032009-01-26 00:52:55 +000013867 // On X86 with SSE2 support, we can transform this to a vector shift if
13868 // all elements are shifted by the same amount. We can't do this in legalize
13869 // because the a constant vector is typically transformed to a constant pool
13870 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013871 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013872 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013873
Craig Topper7be5dfd2011-11-12 09:58:49 +000013874 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13875 (!Subtarget->hasAVX2() ||
13876 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013877 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013878
Mon P Wang3becd092009-01-28 08:12:05 +000013879 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013880 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013881 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013882 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013883 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13884 unsigned NumElts = VT.getVectorNumElements();
13885 unsigned i = 0;
13886 for (; i != NumElts; ++i) {
13887 SDValue Arg = ShAmtOp.getOperand(i);
13888 if (Arg.getOpcode() == ISD::UNDEF) continue;
13889 BaseShAmt = Arg;
13890 break;
13891 }
Craig Topper37c26772012-01-17 04:44:50 +000013892 // Handle the case where the build_vector is all undef
13893 // FIXME: Should DAG allow this?
13894 if (i == NumElts)
13895 return SDValue();
13896
Mon P Wang3becd092009-01-28 08:12:05 +000013897 for (; i != NumElts; ++i) {
13898 SDValue Arg = ShAmtOp.getOperand(i);
13899 if (Arg.getOpcode() == ISD::UNDEF) continue;
13900 if (Arg != BaseShAmt) {
13901 return SDValue();
13902 }
13903 }
13904 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013905 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013906 SDValue InVec = ShAmtOp.getOperand(0);
13907 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13908 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13909 unsigned i = 0;
13910 for (; i != NumElts; ++i) {
13911 SDValue Arg = InVec.getOperand(i);
13912 if (Arg.getOpcode() == ISD::UNDEF) continue;
13913 BaseShAmt = Arg;
13914 break;
13915 }
13916 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13917 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013918 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013919 if (C->getZExtValue() == SplatIdx)
13920 BaseShAmt = InVec.getOperand(1);
13921 }
13922 }
Mon P Wang845b1892012-02-01 22:15:20 +000013923 if (BaseShAmt.getNode() == 0) {
13924 // Don't create instructions with illegal types after legalize
13925 // types has run.
13926 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13927 !DCI.isBeforeLegalize())
13928 return SDValue();
13929
Mon P Wangefa42202009-09-03 19:56:25 +000013930 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13931 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013932 }
Mon P Wang3becd092009-01-28 08:12:05 +000013933 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013934 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013935
Mon P Wangefa42202009-09-03 19:56:25 +000013936 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013937 if (EltVT.bitsGT(MVT::i32))
13938 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13939 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013940 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013941
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013942 // The shift amount is identical so we can do a vector shift.
13943 SDValue ValOp = N->getOperand(0);
13944 switch (N->getOpcode()) {
13945 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013946 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013947 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013948 switch (VT.getSimpleVT().SimpleTy) {
13949 default: return SDValue();
13950 case MVT::v2i64:
13951 case MVT::v4i32:
13952 case MVT::v8i16:
13953 case MVT::v4i64:
13954 case MVT::v8i32:
13955 case MVT::v16i16:
13956 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13957 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013958 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013959 switch (VT.getSimpleVT().SimpleTy) {
13960 default: return SDValue();
13961 case MVT::v4i32:
13962 case MVT::v8i16:
13963 case MVT::v8i32:
13964 case MVT::v16i16:
13965 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13966 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013967 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013968 switch (VT.getSimpleVT().SimpleTy) {
13969 default: return SDValue();
13970 case MVT::v2i64:
13971 case MVT::v4i32:
13972 case MVT::v8i16:
13973 case MVT::v4i64:
13974 case MVT::v8i32:
13975 case MVT::v16i16:
13976 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13977 }
Nate Begeman740ab032009-01-26 00:52:55 +000013978 }
Nate Begeman740ab032009-01-26 00:52:55 +000013979}
13980
Nate Begemanb65c1752010-12-17 22:55:37 +000013981
Stuart Hastings865f0932011-06-03 23:53:54 +000013982// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13983// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13984// and friends. Likewise for OR -> CMPNEQSS.
13985static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13986 TargetLowering::DAGCombinerInfo &DCI,
13987 const X86Subtarget *Subtarget) {
13988 unsigned opcode;
13989
13990 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13991 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013992 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013993 SDValue N0 = N->getOperand(0);
13994 SDValue N1 = N->getOperand(1);
13995 SDValue CMP0 = N0->getOperand(1);
13996 SDValue CMP1 = N1->getOperand(1);
13997 DebugLoc DL = N->getDebugLoc();
13998
13999 // The SETCCs should both refer to the same CMP.
14000 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14001 return SDValue();
14002
14003 SDValue CMP00 = CMP0->getOperand(0);
14004 SDValue CMP01 = CMP0->getOperand(1);
14005 EVT VT = CMP00.getValueType();
14006
14007 if (VT == MVT::f32 || VT == MVT::f64) {
14008 bool ExpectingFlags = false;
14009 // Check for any users that want flags:
14010 for (SDNode::use_iterator UI = N->use_begin(),
14011 UE = N->use_end();
14012 !ExpectingFlags && UI != UE; ++UI)
14013 switch (UI->getOpcode()) {
14014 default:
14015 case ISD::BR_CC:
14016 case ISD::BRCOND:
14017 case ISD::SELECT:
14018 ExpectingFlags = true;
14019 break;
14020 case ISD::CopyToReg:
14021 case ISD::SIGN_EXTEND:
14022 case ISD::ZERO_EXTEND:
14023 case ISD::ANY_EXTEND:
14024 break;
14025 }
14026
14027 if (!ExpectingFlags) {
14028 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14029 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14030
14031 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14032 X86::CondCode tmp = cc0;
14033 cc0 = cc1;
14034 cc1 = tmp;
14035 }
14036
14037 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14038 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14039 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14040 X86ISD::NodeType NTOperator = is64BitFP ?
14041 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14042 // FIXME: need symbolic constants for these magic numbers.
14043 // See X86ATTInstPrinter.cpp:printSSECC().
14044 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14045 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14046 DAG.getConstant(x86cc, MVT::i8));
14047 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14048 OnesOrZeroesF);
14049 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14050 DAG.getConstant(1, MVT::i32));
14051 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14052 return OneBitOfTruth;
14053 }
14054 }
14055 }
14056 }
14057 return SDValue();
14058}
14059
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014060/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14061/// so it can be folded inside ANDNP.
14062static bool CanFoldXORWithAllOnes(const SDNode *N) {
14063 EVT VT = N->getValueType(0);
14064
14065 // Match direct AllOnes for 128 and 256-bit vectors
14066 if (ISD::isBuildVectorAllOnes(N))
14067 return true;
14068
14069 // Look through a bit convert.
14070 if (N->getOpcode() == ISD::BITCAST)
14071 N = N->getOperand(0).getNode();
14072
14073 // Sometimes the operand may come from a insert_subvector building a 256-bit
14074 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014075 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014076 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14077 SDValue V1 = N->getOperand(0);
14078 SDValue V2 = N->getOperand(1);
14079
14080 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14081 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14082 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14083 ISD::isBuildVectorAllOnes(V2.getNode()))
14084 return true;
14085 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014086
14087 return false;
14088}
14089
Nate Begemanb65c1752010-12-17 22:55:37 +000014090static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14091 TargetLowering::DAGCombinerInfo &DCI,
14092 const X86Subtarget *Subtarget) {
14093 if (DCI.isBeforeLegalizeOps())
14094 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014095
Stuart Hastings865f0932011-06-03 23:53:54 +000014096 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14097 if (R.getNode())
14098 return R;
14099
Craig Topper54a11172011-10-14 07:06:56 +000014100 EVT VT = N->getValueType(0);
14101
Craig Topperb4c94572011-10-21 06:55:01 +000014102 // Create ANDN, BLSI, and BLSR instructions
14103 // BLSI is X & (-X)
14104 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014105 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14106 SDValue N0 = N->getOperand(0);
14107 SDValue N1 = N->getOperand(1);
14108 DebugLoc DL = N->getDebugLoc();
14109
14110 // Check LHS for not
14111 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14112 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14113 // Check RHS for not
14114 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14115 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14116
Craig Topperb4c94572011-10-21 06:55:01 +000014117 // Check LHS for neg
14118 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14119 isZero(N0.getOperand(0)))
14120 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14121
14122 // Check RHS for neg
14123 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14124 isZero(N1.getOperand(0)))
14125 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14126
14127 // Check LHS for X-1
14128 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14129 isAllOnes(N0.getOperand(1)))
14130 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14131
14132 // Check RHS for X-1
14133 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14134 isAllOnes(N1.getOperand(1)))
14135 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14136
Craig Topper54a11172011-10-14 07:06:56 +000014137 return SDValue();
14138 }
14139
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014140 // Want to form ANDNP nodes:
14141 // 1) In the hopes of then easily combining them with OR and AND nodes
14142 // to form PBLEND/PSIGN.
14143 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014144 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014145 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014146
Nate Begemanb65c1752010-12-17 22:55:37 +000014147 SDValue N0 = N->getOperand(0);
14148 SDValue N1 = N->getOperand(1);
14149 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014150
Nate Begemanb65c1752010-12-17 22:55:37 +000014151 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014152 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014153 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14154 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014155 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014156
14157 // Check RHS for vnot
14158 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014159 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14160 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014161 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014162
Nate Begemanb65c1752010-12-17 22:55:37 +000014163 return SDValue();
14164}
14165
Evan Cheng760d1942010-01-04 21:22:48 +000014166static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014167 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014168 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014169 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014170 return SDValue();
14171
Stuart Hastings865f0932011-06-03 23:53:54 +000014172 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14173 if (R.getNode())
14174 return R;
14175
Evan Cheng760d1942010-01-04 21:22:48 +000014176 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014177
Evan Cheng760d1942010-01-04 21:22:48 +000014178 SDValue N0 = N->getOperand(0);
14179 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014180
Nate Begemanb65c1752010-12-17 22:55:37 +000014181 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014182 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014183 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014184 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14185 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014186
Craig Topper1666cb62011-11-19 07:07:26 +000014187 // Canonicalize pandn to RHS
14188 if (N0.getOpcode() == X86ISD::ANDNP)
14189 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014190 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014191 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14192 SDValue Mask = N1.getOperand(0);
14193 SDValue X = N1.getOperand(1);
14194 SDValue Y;
14195 if (N0.getOperand(0) == Mask)
14196 Y = N0.getOperand(1);
14197 if (N0.getOperand(1) == Mask)
14198 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014199
Craig Topper1666cb62011-11-19 07:07:26 +000014200 // Check to see if the mask appeared in both the AND and ANDNP and
14201 if (!Y.getNode())
14202 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014203
Craig Topper1666cb62011-11-19 07:07:26 +000014204 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014205 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014206 if (Mask.getOpcode() == ISD::BITCAST)
14207 Mask = Mask.getOperand(0);
14208 if (X.getOpcode() == ISD::BITCAST)
14209 X = X.getOperand(0);
14210 if (Y.getOpcode() == ISD::BITCAST)
14211 Y = Y.getOperand(0);
14212
Craig Topper1666cb62011-11-19 07:07:26 +000014213 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014214
Craig Toppered2e13d2012-01-22 19:15:14 +000014215 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014216 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14217 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014218 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014219 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014220
14221 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014222 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014223 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14224 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14225 if ((SraAmt + 1) != EltBits)
14226 return SDValue();
14227
14228 DebugLoc DL = N->getDebugLoc();
14229
14230 // Now we know we at least have a plendvb with the mask val. See if
14231 // we can form a psignb/w/d.
14232 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014233 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14234 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014235 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14236 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14237 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014238 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014239 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014240 }
14241 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014242 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014243 return SDValue();
14244
14245 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14246
14247 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14248 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14249 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014250 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014251 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014252 }
14253 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014254
Craig Topper1666cb62011-11-19 07:07:26 +000014255 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14256 return SDValue();
14257
Nate Begemanb65c1752010-12-17 22:55:37 +000014258 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014259 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14260 std::swap(N0, N1);
14261 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14262 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014263 if (!N0.hasOneUse() || !N1.hasOneUse())
14264 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014265
14266 SDValue ShAmt0 = N0.getOperand(1);
14267 if (ShAmt0.getValueType() != MVT::i8)
14268 return SDValue();
14269 SDValue ShAmt1 = N1.getOperand(1);
14270 if (ShAmt1.getValueType() != MVT::i8)
14271 return SDValue();
14272 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14273 ShAmt0 = ShAmt0.getOperand(0);
14274 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14275 ShAmt1 = ShAmt1.getOperand(0);
14276
14277 DebugLoc DL = N->getDebugLoc();
14278 unsigned Opc = X86ISD::SHLD;
14279 SDValue Op0 = N0.getOperand(0);
14280 SDValue Op1 = N1.getOperand(0);
14281 if (ShAmt0.getOpcode() == ISD::SUB) {
14282 Opc = X86ISD::SHRD;
14283 std::swap(Op0, Op1);
14284 std::swap(ShAmt0, ShAmt1);
14285 }
14286
Evan Cheng8b1190a2010-04-28 01:18:01 +000014287 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014288 if (ShAmt1.getOpcode() == ISD::SUB) {
14289 SDValue Sum = ShAmt1.getOperand(0);
14290 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014291 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14292 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14293 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14294 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014295 return DAG.getNode(Opc, DL, VT,
14296 Op0, Op1,
14297 DAG.getNode(ISD::TRUNCATE, DL,
14298 MVT::i8, ShAmt0));
14299 }
14300 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14301 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14302 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014303 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014304 return DAG.getNode(Opc, DL, VT,
14305 N0.getOperand(0), N1.getOperand(0),
14306 DAG.getNode(ISD::TRUNCATE, DL,
14307 MVT::i8, ShAmt0));
14308 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014309
Evan Cheng760d1942010-01-04 21:22:48 +000014310 return SDValue();
14311}
14312
Craig Topper3738ccd2011-12-27 06:27:23 +000014313// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014314static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14315 TargetLowering::DAGCombinerInfo &DCI,
14316 const X86Subtarget *Subtarget) {
14317 if (DCI.isBeforeLegalizeOps())
14318 return SDValue();
14319
14320 EVT VT = N->getValueType(0);
14321
14322 if (VT != MVT::i32 && VT != MVT::i64)
14323 return SDValue();
14324
Craig Topper3738ccd2011-12-27 06:27:23 +000014325 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14326
Craig Topperb4c94572011-10-21 06:55:01 +000014327 // Create BLSMSK instructions by finding X ^ (X-1)
14328 SDValue N0 = N->getOperand(0);
14329 SDValue N1 = N->getOperand(1);
14330 DebugLoc DL = N->getDebugLoc();
14331
14332 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14333 isAllOnes(N0.getOperand(1)))
14334 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14335
14336 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14337 isAllOnes(N1.getOperand(1)))
14338 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14339
14340 return SDValue();
14341}
14342
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014343/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14344static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14345 const X86Subtarget *Subtarget) {
14346 LoadSDNode *Ld = cast<LoadSDNode>(N);
14347 EVT RegVT = Ld->getValueType(0);
14348 EVT MemVT = Ld->getMemoryVT();
14349 DebugLoc dl = Ld->getDebugLoc();
14350 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14351
14352 ISD::LoadExtType Ext = Ld->getExtensionType();
14353
Nadav Rotemca6f2962011-09-18 19:00:23 +000014354 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014355 // shuffle. We need SSE4 for the shuffles.
14356 // TODO: It is possible to support ZExt by zeroing the undef values
14357 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014358 if (RegVT.isVector() && RegVT.isInteger() &&
14359 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014360 assert(MemVT != RegVT && "Cannot extend to the same type");
14361 assert(MemVT.isVector() && "Must load a vector from memory");
14362
14363 unsigned NumElems = RegVT.getVectorNumElements();
14364 unsigned RegSz = RegVT.getSizeInBits();
14365 unsigned MemSz = MemVT.getSizeInBits();
14366 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014367 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014368 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14369
14370 // Attempt to load the original value using a single load op.
14371 // Find a scalar type which is equal to the loaded word size.
14372 MVT SclrLoadTy = MVT::i8;
14373 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14374 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14375 MVT Tp = (MVT::SimpleValueType)tp;
14376 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14377 SclrLoadTy = Tp;
14378 break;
14379 }
14380 }
14381
14382 // Proceed if a load word is found.
14383 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14384
14385 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14386 RegSz/SclrLoadTy.getSizeInBits());
14387
14388 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14389 RegSz/MemVT.getScalarType().getSizeInBits());
14390 // Can't shuffle using an illegal type.
14391 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14392
14393 // Perform a single load.
14394 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14395 Ld->getBasePtr(),
14396 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014397 Ld->isNonTemporal(), Ld->isInvariant(),
14398 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014399
14400 // Insert the word loaded into a vector.
14401 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14402 LoadUnitVecVT, ScalarLoad);
14403
14404 // Bitcast the loaded value to a vector of the original element type, in
14405 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014406 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14407 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014408 unsigned SizeRatio = RegSz/MemSz;
14409
14410 // Redistribute the loaded elements into the different locations.
14411 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14412 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14413
14414 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14415 DAG.getUNDEF(SlicedVec.getValueType()),
14416 ShuffleVec.data());
14417
14418 // Bitcast to the requested type.
14419 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14420 // Replace the original load with the new sequence
14421 // and return the new chain.
14422 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14423 return SDValue(ScalarLoad.getNode(), 1);
14424 }
14425
14426 return SDValue();
14427}
14428
Chris Lattner149a4e52008-02-22 02:09:43 +000014429/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014430static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014431 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014432 StoreSDNode *St = cast<StoreSDNode>(N);
14433 EVT VT = St->getValue().getValueType();
14434 EVT StVT = St->getMemoryVT();
14435 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014436 SDValue StoredVal = St->getOperand(1);
14437 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14438
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014439 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014440 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14441 // 128-bit ones. If in the future the cost becomes only one memory access the
14442 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014443 if (VT.getSizeInBits() == 256 &&
14444 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14445 StoredVal.getNumOperands() == 2) {
14446
14447 SDValue Value0 = StoredVal.getOperand(0);
14448 SDValue Value1 = StoredVal.getOperand(1);
14449
14450 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14451 SDValue Ptr0 = St->getBasePtr();
14452 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14453
14454 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14455 St->getPointerInfo(), St->isVolatile(),
14456 St->isNonTemporal(), St->getAlignment());
14457 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14458 St->getPointerInfo(), St->isVolatile(),
14459 St->isNonTemporal(), St->getAlignment());
14460 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14461 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014462
14463 // Optimize trunc store (of multiple scalars) to shuffle and store.
14464 // First, pack all of the elements in one place. Next, store to memory
14465 // in fewer chunks.
14466 if (St->isTruncatingStore() && VT.isVector()) {
14467 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14468 unsigned NumElems = VT.getVectorNumElements();
14469 assert(StVT != VT && "Cannot truncate to the same type");
14470 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14471 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14472
14473 // From, To sizes and ElemCount must be pow of two
14474 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014475 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014476 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014477 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014478
Nadav Rotem614061b2011-08-10 19:30:14 +000014479 unsigned SizeRatio = FromSz / ToSz;
14480
14481 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14482
14483 // Create a type on which we perform the shuffle
14484 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14485 StVT.getScalarType(), NumElems*SizeRatio);
14486
14487 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14488
14489 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14490 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14491 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14492
14493 // Can't shuffle using an illegal type
14494 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14495
14496 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14497 DAG.getUNDEF(WideVec.getValueType()),
14498 ShuffleVec.data());
14499 // At this point all of the data is stored at the bottom of the
14500 // register. We now need to save it to mem.
14501
14502 // Find the largest store unit
14503 MVT StoreType = MVT::i8;
14504 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14505 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14506 MVT Tp = (MVT::SimpleValueType)tp;
14507 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14508 StoreType = Tp;
14509 }
14510
14511 // Bitcast the original vector into a vector of store-size units
14512 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14513 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14514 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14515 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14516 SmallVector<SDValue, 8> Chains;
14517 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14518 TLI.getPointerTy());
14519 SDValue Ptr = St->getBasePtr();
14520
14521 // Perform one or more big stores into memory.
14522 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14523 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14524 StoreType, ShuffWide,
14525 DAG.getIntPtrConstant(i));
14526 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14527 St->getPointerInfo(), St->isVolatile(),
14528 St->isNonTemporal(), St->getAlignment());
14529 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14530 Chains.push_back(Ch);
14531 }
14532
14533 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14534 Chains.size());
14535 }
14536
14537
Chris Lattner149a4e52008-02-22 02:09:43 +000014538 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14539 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014540 // A preferable solution to the general problem is to figure out the right
14541 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014542
14543 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014544 if (VT.getSizeInBits() != 64)
14545 return SDValue();
14546
Devang Patel578efa92009-06-05 21:57:13 +000014547 const Function *F = DAG.getMachineFunction().getFunction();
14548 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014549 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014550 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014551 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014552 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014553 isa<LoadSDNode>(St->getValue()) &&
14554 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14555 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014556 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014557 LoadSDNode *Ld = 0;
14558 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014559 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014560 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014561 // Must be a store of a load. We currently handle two cases: the load
14562 // is a direct child, and it's under an intervening TokenFactor. It is
14563 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014564 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014565 Ld = cast<LoadSDNode>(St->getChain());
14566 else if (St->getValue().hasOneUse() &&
14567 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014568 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014569 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014570 TokenFactorIndex = i;
14571 Ld = cast<LoadSDNode>(St->getValue());
14572 } else
14573 Ops.push_back(ChainVal->getOperand(i));
14574 }
14575 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014576
Evan Cheng536e6672009-03-12 05:59:15 +000014577 if (!Ld || !ISD::isNormalLoad(Ld))
14578 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014579
Evan Cheng536e6672009-03-12 05:59:15 +000014580 // If this is not the MMX case, i.e. we are just turning i64 load/store
14581 // into f64 load/store, avoid the transformation if there are multiple
14582 // uses of the loaded value.
14583 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14584 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014585
Evan Cheng536e6672009-03-12 05:59:15 +000014586 DebugLoc LdDL = Ld->getDebugLoc();
14587 DebugLoc StDL = N->getDebugLoc();
14588 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14589 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14590 // pair instead.
14591 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014592 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014593 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14594 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014595 Ld->isNonTemporal(), Ld->isInvariant(),
14596 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014597 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014598 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014599 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014600 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014601 Ops.size());
14602 }
Evan Cheng536e6672009-03-12 05:59:15 +000014603 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014604 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014605 St->isVolatile(), St->isNonTemporal(),
14606 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014607 }
Evan Cheng536e6672009-03-12 05:59:15 +000014608
14609 // Otherwise, lower to two pairs of 32-bit loads / stores.
14610 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014611 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14612 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014613
Owen Anderson825b72b2009-08-11 20:47:22 +000014614 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014615 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014616 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014617 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014618 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014619 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014620 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014621 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014622 MinAlign(Ld->getAlignment(), 4));
14623
14624 SDValue NewChain = LoLd.getValue(1);
14625 if (TokenFactorIndex != -1) {
14626 Ops.push_back(LoLd);
14627 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014628 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014629 Ops.size());
14630 }
14631
14632 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014633 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14634 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014635
14636 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014637 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014638 St->isVolatile(), St->isNonTemporal(),
14639 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014640 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014641 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014642 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014643 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014644 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014645 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014646 }
Dan Gohman475871a2008-07-27 21:46:04 +000014647 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014648}
14649
Duncan Sands17470be2011-09-22 20:15:48 +000014650/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14651/// and return the operands for the horizontal operation in LHS and RHS. A
14652/// horizontal operation performs the binary operation on successive elements
14653/// of its first operand, then on successive elements of its second operand,
14654/// returning the resulting values in a vector. For example, if
14655/// A = < float a0, float a1, float a2, float a3 >
14656/// and
14657/// B = < float b0, float b1, float b2, float b3 >
14658/// then the result of doing a horizontal operation on A and B is
14659/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14660/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14661/// A horizontal-op B, for some already available A and B, and if so then LHS is
14662/// set to A, RHS to B, and the routine returns 'true'.
14663/// Note that the binary operation should have the property that if one of the
14664/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014665static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014666 // Look for the following pattern: if
14667 // A = < float a0, float a1, float a2, float a3 >
14668 // B = < float b0, float b1, float b2, float b3 >
14669 // and
14670 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14671 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14672 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14673 // which is A horizontal-op B.
14674
14675 // At least one of the operands should be a vector shuffle.
14676 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14677 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14678 return false;
14679
14680 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014681
14682 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14683 "Unsupported vector type for horizontal add/sub");
14684
14685 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14686 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014687 unsigned NumElts = VT.getVectorNumElements();
14688 unsigned NumLanes = VT.getSizeInBits()/128;
14689 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014690 assert((NumLaneElts % 2 == 0) &&
14691 "Vector type should have an even number of elements in each lane");
14692 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014693
14694 // View LHS in the form
14695 // LHS = VECTOR_SHUFFLE A, B, LMask
14696 // If LHS is not a shuffle then pretend it is the shuffle
14697 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14698 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14699 // type VT.
14700 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014701 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014702 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14703 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14704 A = LHS.getOperand(0);
14705 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14706 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014707 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14708 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014709 } else {
14710 if (LHS.getOpcode() != ISD::UNDEF)
14711 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014712 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014713 LMask[i] = i;
14714 }
14715
14716 // Likewise, view RHS in the form
14717 // RHS = VECTOR_SHUFFLE C, D, RMask
14718 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014719 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014720 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14721 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14722 C = RHS.getOperand(0);
14723 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14724 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014725 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14726 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014727 } else {
14728 if (RHS.getOpcode() != ISD::UNDEF)
14729 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014730 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014731 RMask[i] = i;
14732 }
14733
14734 // Check that the shuffles are both shuffling the same vectors.
14735 if (!(A == C && B == D) && !(A == D && B == C))
14736 return false;
14737
14738 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14739 if (!A.getNode() && !B.getNode())
14740 return false;
14741
14742 // If A and B occur in reverse order in RHS, then "swap" them (which means
14743 // rewriting the mask).
14744 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014745 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014746
14747 // At this point LHS and RHS are equivalent to
14748 // LHS = VECTOR_SHUFFLE A, B, LMask
14749 // RHS = VECTOR_SHUFFLE A, B, RMask
14750 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014751 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014752 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014753
Craig Topperf8363302011-12-02 08:18:41 +000014754 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014755 if (LIdx < 0 || RIdx < 0 ||
14756 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14757 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014758 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014759
Craig Topperf8363302011-12-02 08:18:41 +000014760 // Check that successive elements are being operated on. If not, this is
14761 // not a horizontal operation.
14762 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14763 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014764 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014765 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014766 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014767 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014768 }
14769
14770 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14771 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14772 return true;
14773}
14774
14775/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14776static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14777 const X86Subtarget *Subtarget) {
14778 EVT VT = N->getValueType(0);
14779 SDValue LHS = N->getOperand(0);
14780 SDValue RHS = N->getOperand(1);
14781
14782 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014783 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014784 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014785 isHorizontalBinOp(LHS, RHS, true))
14786 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14787 return SDValue();
14788}
14789
14790/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14791static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14792 const X86Subtarget *Subtarget) {
14793 EVT VT = N->getValueType(0);
14794 SDValue LHS = N->getOperand(0);
14795 SDValue RHS = N->getOperand(1);
14796
14797 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014798 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014799 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014800 isHorizontalBinOp(LHS, RHS, false))
14801 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14802 return SDValue();
14803}
14804
Chris Lattner6cf73262008-01-25 06:14:17 +000014805/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14806/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014807static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014808 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14809 // F[X]OR(0.0, x) -> x
14810 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014811 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14812 if (C->getValueAPF().isPosZero())
14813 return N->getOperand(1);
14814 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14815 if (C->getValueAPF().isPosZero())
14816 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014817 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014818}
14819
14820/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014821static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014822 // FAND(0.0, x) -> 0.0
14823 // FAND(x, 0.0) -> 0.0
14824 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14825 if (C->getValueAPF().isPosZero())
14826 return N->getOperand(0);
14827 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14828 if (C->getValueAPF().isPosZero())
14829 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014830 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014831}
14832
Dan Gohmane5af2d32009-01-29 01:59:02 +000014833static SDValue PerformBTCombine(SDNode *N,
14834 SelectionDAG &DAG,
14835 TargetLowering::DAGCombinerInfo &DCI) {
14836 // BT ignores high bits in the bit index operand.
14837 SDValue Op1 = N->getOperand(1);
14838 if (Op1.hasOneUse()) {
14839 unsigned BitWidth = Op1.getValueSizeInBits();
14840 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14841 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014842 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14843 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014844 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014845 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14846 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14847 DCI.CommitTargetLoweringOpt(TLO);
14848 }
14849 return SDValue();
14850}
Chris Lattner83e6c992006-10-04 06:57:07 +000014851
Eli Friedman7a5e5552009-06-07 06:52:44 +000014852static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14853 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014854 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014855 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014856 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014857 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014858 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014859 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014860 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014861 }
14862 return SDValue();
14863}
14864
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014865static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14866 TargetLowering::DAGCombinerInfo &DCI,
14867 const X86Subtarget *Subtarget) {
14868 if (!DCI.isBeforeLegalizeOps())
14869 return SDValue();
14870
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014871 if (!Subtarget->hasAVX())
14872 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014873
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014874 EVT VT = N->getValueType(0);
14875 SDValue Op = N->getOperand(0);
14876 EVT OpVT = Op.getValueType();
14877 DebugLoc dl = N->getDebugLoc();
14878
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014879 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14880 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014881
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014882 if (Subtarget->hasAVX2()) {
14883 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
14884 }
14885
14886 // Optimize vectors in AVX mode
14887 // Sign extend v8i16 to v8i32 and
14888 // v4i32 to v4i64
14889 //
14890 // Divide input vector into two parts
14891 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14892 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14893 // concat the vectors to original VT
14894
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014895 unsigned NumElems = OpVT.getVectorNumElements();
14896 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014897 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014898
14899 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014900 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014901
14902 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014903 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014904
14905 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014906 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014907
14908 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014909 VT.getVectorNumElements()/2);
14910
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014911 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14912 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14913
14914 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14915 }
14916 return SDValue();
14917}
14918
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014919static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14920 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014921 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14922 // (and (i32 x86isd::setcc_carry), 1)
14923 // This eliminates the zext. This transformation is necessary because
14924 // ISD::SETCC is always legalized to i8.
14925 DebugLoc dl = N->getDebugLoc();
14926 SDValue N0 = N->getOperand(0);
14927 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014928 EVT OpVT = N0.getValueType();
14929
Evan Cheng2e489c42009-12-16 00:53:11 +000014930 if (N0.getOpcode() == ISD::AND &&
14931 N0.hasOneUse() &&
14932 N0.getOperand(0).hasOneUse()) {
14933 SDValue N00 = N0.getOperand(0);
14934 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14935 return SDValue();
14936 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14937 if (!C || C->getZExtValue() != 1)
14938 return SDValue();
14939 return DAG.getNode(ISD::AND, dl, VT,
14940 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14941 N00.getOperand(0), N00.getOperand(1)),
14942 DAG.getConstant(1, VT));
14943 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014944
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014945 // Optimize vectors in AVX mode:
14946 //
14947 // v8i16 -> v8i32
14948 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14949 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14950 // Concat upper and lower parts.
14951 //
14952 // v4i32 -> v4i64
14953 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14954 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14955 // Concat upper and lower parts.
14956 //
14957 if (Subtarget->hasAVX()) {
14958
Craig Topperd0cf5652012-04-21 18:13:35 +000014959 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14960 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014961
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014962 if (Subtarget->hasAVX2())
14963 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
14964
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014965 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Craig Topperd0cf5652012-04-21 18:13:35 +000014966 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec,
14967 DAG);
14968 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec,
14969 DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014970
Craig Topperd0cf5652012-04-21 18:13:35 +000014971 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14972 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014973
14974 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14975 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14976
14977 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14978 }
14979 }
14980
Evan Cheng2e489c42009-12-16 00:53:11 +000014981 return SDValue();
14982}
14983
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014984// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14985static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14986 unsigned X86CC = N->getConstantOperandVal(0);
14987 SDValue EFLAG = N->getOperand(1);
14988 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014989
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014990 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14991 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14992 // cases.
14993 if (X86CC == X86::COND_B)
14994 return DAG.getNode(ISD::AND, DL, MVT::i8,
14995 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14996 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14997 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014998
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014999 return SDValue();
15000}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015001
Benjamin Kramer1396c402011-06-18 11:09:41 +000015002static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15003 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015004 SDValue Op0 = N->getOperand(0);
15005 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15006 // a 32-bit target where SSE doesn't support i64->FP operations.
15007 if (Op0.getOpcode() == ISD::LOAD) {
15008 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15009 EVT VT = Ld->getValueType(0);
15010 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15011 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15012 !XTLI->getSubtarget()->is64Bit() &&
15013 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015014 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15015 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015016 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15017 return FILDChain;
15018 }
15019 }
15020 return SDValue();
15021}
15022
Chris Lattner23a01992010-12-20 01:37:09 +000015023// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15024static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15025 X86TargetLowering::DAGCombinerInfo &DCI) {
15026 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15027 // the result is either zero or one (depending on the input carry bit).
15028 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15029 if (X86::isZeroNode(N->getOperand(0)) &&
15030 X86::isZeroNode(N->getOperand(1)) &&
15031 // We don't have a good way to replace an EFLAGS use, so only do this when
15032 // dead right now.
15033 SDValue(N, 1).use_empty()) {
15034 DebugLoc DL = N->getDebugLoc();
15035 EVT VT = N->getValueType(0);
15036 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15037 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15038 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15039 DAG.getConstant(X86::COND_B,MVT::i8),
15040 N->getOperand(2)),
15041 DAG.getConstant(1, VT));
15042 return DCI.CombineTo(N, Res1, CarryOut);
15043 }
15044
15045 return SDValue();
15046}
15047
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015048// fold (add Y, (sete X, 0)) -> adc 0, Y
15049// (add Y, (setne X, 0)) -> sbb -1, Y
15050// (sub (sete X, 0), Y) -> sbb 0, Y
15051// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015052static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015053 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015054
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015055 // Look through ZExts.
15056 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15057 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15058 return SDValue();
15059
15060 SDValue SetCC = Ext.getOperand(0);
15061 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15062 return SDValue();
15063
15064 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15065 if (CC != X86::COND_E && CC != X86::COND_NE)
15066 return SDValue();
15067
15068 SDValue Cmp = SetCC.getOperand(1);
15069 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015070 !X86::isZeroNode(Cmp.getOperand(1)) ||
15071 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015072 return SDValue();
15073
15074 SDValue CmpOp0 = Cmp.getOperand(0);
15075 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15076 DAG.getConstant(1, CmpOp0.getValueType()));
15077
15078 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15079 if (CC == X86::COND_NE)
15080 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15081 DL, OtherVal.getValueType(), OtherVal,
15082 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15083 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15084 DL, OtherVal.getValueType(), OtherVal,
15085 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15086}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015087
Craig Topper54f952a2011-11-19 09:02:40 +000015088/// PerformADDCombine - Do target-specific dag combines on integer adds.
15089static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15090 const X86Subtarget *Subtarget) {
15091 EVT VT = N->getValueType(0);
15092 SDValue Op0 = N->getOperand(0);
15093 SDValue Op1 = N->getOperand(1);
15094
15095 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015096 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015097 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015098 isHorizontalBinOp(Op0, Op1, true))
15099 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15100
15101 return OptimizeConditionalInDecrement(N, DAG);
15102}
15103
15104static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15105 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015106 SDValue Op0 = N->getOperand(0);
15107 SDValue Op1 = N->getOperand(1);
15108
15109 // X86 can't encode an immediate LHS of a sub. See if we can push the
15110 // negation into a preceding instruction.
15111 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015112 // If the RHS of the sub is a XOR with one use and a constant, invert the
15113 // immediate. Then add one to the LHS of the sub so we can turn
15114 // X-Y -> X+~Y+1, saving one register.
15115 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15116 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015117 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015118 EVT VT = Op0.getValueType();
15119 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15120 Op1.getOperand(0),
15121 DAG.getConstant(~XorC, VT));
15122 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015123 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015124 }
15125 }
15126
Craig Topper54f952a2011-11-19 09:02:40 +000015127 // Try to synthesize horizontal adds from adds of shuffles.
15128 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015129 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015130 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15131 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015132 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15133
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015134 return OptimizeConditionalInDecrement(N, DAG);
15135}
15136
Dan Gohman475871a2008-07-27 21:46:04 +000015137SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015138 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015139 SelectionDAG &DAG = DCI.DAG;
15140 switch (N->getOpcode()) {
15141 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015142 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015143 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015144 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015145 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015146 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015147 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15148 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015149 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015150 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015151 case ISD::SHL:
15152 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015153 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015154 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015155 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015156 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015157 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015158 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015159 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015160 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15161 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015162 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015163 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15164 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015165 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015166 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015167 case ISD::ANY_EXTEND:
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015168 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015169 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015170 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015171 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015172 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015173 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015174 case X86ISD::UNPCKH:
15175 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015176 case X86ISD::MOVHLPS:
15177 case X86ISD::MOVLHPS:
15178 case X86ISD::PSHUFD:
15179 case X86ISD::PSHUFHW:
15180 case X86ISD::PSHUFLW:
15181 case X86ISD::MOVSS:
15182 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015183 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015184 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015185 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015186 }
15187
Dan Gohman475871a2008-07-27 21:46:04 +000015188 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015189}
15190
Evan Chenge5b51ac2010-04-17 06:13:15 +000015191/// isTypeDesirableForOp - Return true if the target has native support for
15192/// the specified value type and it is 'desirable' to use the type for the
15193/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15194/// instruction encodings are longer and some i16 instructions are slow.
15195bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15196 if (!isTypeLegal(VT))
15197 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015198 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015199 return true;
15200
15201 switch (Opc) {
15202 default:
15203 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015204 case ISD::LOAD:
15205 case ISD::SIGN_EXTEND:
15206 case ISD::ZERO_EXTEND:
15207 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015208 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015209 case ISD::SRL:
15210 case ISD::SUB:
15211 case ISD::ADD:
15212 case ISD::MUL:
15213 case ISD::AND:
15214 case ISD::OR:
15215 case ISD::XOR:
15216 return false;
15217 }
15218}
15219
15220/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015221/// beneficial for dag combiner to promote the specified node. If true, it
15222/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015223bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015224 EVT VT = Op.getValueType();
15225 if (VT != MVT::i16)
15226 return false;
15227
Evan Cheng4c26e932010-04-19 19:29:22 +000015228 bool Promote = false;
15229 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015230 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015231 default: break;
15232 case ISD::LOAD: {
15233 LoadSDNode *LD = cast<LoadSDNode>(Op);
15234 // If the non-extending load has a single use and it's not live out, then it
15235 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015236 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15237 Op.hasOneUse()*/) {
15238 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15239 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15240 // The only case where we'd want to promote LOAD (rather then it being
15241 // promoted as an operand is when it's only use is liveout.
15242 if (UI->getOpcode() != ISD::CopyToReg)
15243 return false;
15244 }
15245 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015246 Promote = true;
15247 break;
15248 }
15249 case ISD::SIGN_EXTEND:
15250 case ISD::ZERO_EXTEND:
15251 case ISD::ANY_EXTEND:
15252 Promote = true;
15253 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015254 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015255 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015256 SDValue N0 = Op.getOperand(0);
15257 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015258 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015259 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015260 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015261 break;
15262 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015263 case ISD::ADD:
15264 case ISD::MUL:
15265 case ISD::AND:
15266 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015267 case ISD::XOR:
15268 Commute = true;
15269 // fallthrough
15270 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015271 SDValue N0 = Op.getOperand(0);
15272 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015273 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015274 return false;
15275 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015276 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015277 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015278 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015279 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015280 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015281 }
15282 }
15283
15284 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015285 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015286}
15287
Evan Cheng60c07e12006-07-05 22:17:51 +000015288//===----------------------------------------------------------------------===//
15289// X86 Inline Assembly Support
15290//===----------------------------------------------------------------------===//
15291
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015292namespace {
15293 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015294 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015295 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015296
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015297 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015298 StringRef piece(*args[i]);
15299 if (!s.startswith(piece)) // Check if the piece matches.
15300 return false;
15301
15302 s = s.substr(piece.size());
15303 StringRef::size_type pos = s.find_first_not_of(" \t");
15304 if (pos == 0) // We matched a prefix.
15305 return false;
15306
15307 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015308 }
15309
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015310 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015311 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015312 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015313}
15314
Chris Lattnerb8105652009-07-20 17:51:36 +000015315bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15316 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015317
15318 std::string AsmStr = IA->getAsmString();
15319
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015320 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15321 if (!Ty || Ty->getBitWidth() % 16 != 0)
15322 return false;
15323
Chris Lattnerb8105652009-07-20 17:51:36 +000015324 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015325 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015326 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015327
15328 switch (AsmPieces.size()) {
15329 default: return false;
15330 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015331 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015332 // we will turn this bswap into something that will be lowered to logical
15333 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15334 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015335 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015336 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15337 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15338 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15339 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15340 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15341 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015342 // No need to check constraints, nothing other than the equivalent of
15343 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015344 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015345 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015346
Chris Lattnerb8105652009-07-20 17:51:36 +000015347 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015348 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015349 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015350 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15351 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015352 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015353 const std::string &ConstraintsStr = IA->getConstraintString();
15354 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015355 std::sort(AsmPieces.begin(), AsmPieces.end());
15356 if (AsmPieces.size() == 4 &&
15357 AsmPieces[0] == "~{cc}" &&
15358 AsmPieces[1] == "~{dirflag}" &&
15359 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015360 AsmPieces[3] == "~{fpsr}")
15361 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015362 }
15363 break;
15364 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015365 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015366 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015367 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15368 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15369 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015370 AsmPieces.clear();
15371 const std::string &ConstraintsStr = IA->getConstraintString();
15372 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15373 std::sort(AsmPieces.begin(), AsmPieces.end());
15374 if (AsmPieces.size() == 4 &&
15375 AsmPieces[0] == "~{cc}" &&
15376 AsmPieces[1] == "~{dirflag}" &&
15377 AsmPieces[2] == "~{flags}" &&
15378 AsmPieces[3] == "~{fpsr}")
15379 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015380 }
Evan Cheng55d42002011-01-08 01:24:27 +000015381
15382 if (CI->getType()->isIntegerTy(64)) {
15383 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15384 if (Constraints.size() >= 2 &&
15385 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15386 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15387 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015388 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15389 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15390 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015391 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015392 }
15393 }
15394 break;
15395 }
15396 return false;
15397}
15398
15399
15400
Chris Lattnerf4dff842006-07-11 02:54:03 +000015401/// getConstraintType - Given a constraint letter, return the type of
15402/// constraint it is for this target.
15403X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015404X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15405 if (Constraint.size() == 1) {
15406 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015407 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015408 case 'q':
15409 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015410 case 'f':
15411 case 't':
15412 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015413 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015414 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015415 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015416 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015417 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015418 case 'a':
15419 case 'b':
15420 case 'c':
15421 case 'd':
15422 case 'S':
15423 case 'D':
15424 case 'A':
15425 return C_Register;
15426 case 'I':
15427 case 'J':
15428 case 'K':
15429 case 'L':
15430 case 'M':
15431 case 'N':
15432 case 'G':
15433 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015434 case 'e':
15435 case 'Z':
15436 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015437 default:
15438 break;
15439 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015440 }
Chris Lattner4234f572007-03-25 02:14:49 +000015441 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015442}
15443
John Thompson44ab89e2010-10-29 17:29:13 +000015444/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015445/// This object must already have been set up with the operand type
15446/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015447TargetLowering::ConstraintWeight
15448 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015449 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015450 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015451 Value *CallOperandVal = info.CallOperandVal;
15452 // If we don't have a value, we can't do a match,
15453 // but allow it at the lowest weight.
15454 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015455 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015456 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015457 // Look at the constraint type.
15458 switch (*constraint) {
15459 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015460 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15461 case 'R':
15462 case 'q':
15463 case 'Q':
15464 case 'a':
15465 case 'b':
15466 case 'c':
15467 case 'd':
15468 case 'S':
15469 case 'D':
15470 case 'A':
15471 if (CallOperandVal->getType()->isIntegerTy())
15472 weight = CW_SpecificReg;
15473 break;
15474 case 'f':
15475 case 't':
15476 case 'u':
15477 if (type->isFloatingPointTy())
15478 weight = CW_SpecificReg;
15479 break;
15480 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015481 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015482 weight = CW_SpecificReg;
15483 break;
15484 case 'x':
15485 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015486 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015487 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015488 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015489 break;
15490 case 'I':
15491 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15492 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015493 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015494 }
15495 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015496 case 'J':
15497 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15498 if (C->getZExtValue() <= 63)
15499 weight = CW_Constant;
15500 }
15501 break;
15502 case 'K':
15503 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15504 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15505 weight = CW_Constant;
15506 }
15507 break;
15508 case 'L':
15509 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15510 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15511 weight = CW_Constant;
15512 }
15513 break;
15514 case 'M':
15515 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15516 if (C->getZExtValue() <= 3)
15517 weight = CW_Constant;
15518 }
15519 break;
15520 case 'N':
15521 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15522 if (C->getZExtValue() <= 0xff)
15523 weight = CW_Constant;
15524 }
15525 break;
15526 case 'G':
15527 case 'C':
15528 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15529 weight = CW_Constant;
15530 }
15531 break;
15532 case 'e':
15533 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15534 if ((C->getSExtValue() >= -0x80000000LL) &&
15535 (C->getSExtValue() <= 0x7fffffffLL))
15536 weight = CW_Constant;
15537 }
15538 break;
15539 case 'Z':
15540 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15541 if (C->getZExtValue() <= 0xffffffff)
15542 weight = CW_Constant;
15543 }
15544 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015545 }
15546 return weight;
15547}
15548
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015549/// LowerXConstraint - try to replace an X constraint, which matches anything,
15550/// with another that has more specific requirements based on the type of the
15551/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015552const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015553LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015554 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15555 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015556 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015557 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015558 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015559 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015560 return "x";
15561 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015562
Chris Lattner5e764232008-04-26 23:02:14 +000015563 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015564}
15565
Chris Lattner48884cd2007-08-25 00:47:38 +000015566/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15567/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015568void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015569 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015570 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015571 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015572 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015573
Eric Christopher100c8332011-06-02 23:16:42 +000015574 // Only support length 1 constraints for now.
15575 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015576
Eric Christopher100c8332011-06-02 23:16:42 +000015577 char ConstraintLetter = Constraint[0];
15578 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015579 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015580 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015581 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015582 if (C->getZExtValue() <= 31) {
15583 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015584 break;
15585 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015586 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015587 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015588 case 'J':
15589 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015590 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015591 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15592 break;
15593 }
15594 }
15595 return;
15596 case 'K':
15597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015598 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015599 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15600 break;
15601 }
15602 }
15603 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015604 case 'N':
15605 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015606 if (C->getZExtValue() <= 255) {
15607 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015608 break;
15609 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015610 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015611 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015612 case 'e': {
15613 // 32-bit signed value
15614 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015615 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15616 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015617 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015618 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015619 break;
15620 }
15621 // FIXME gcc accepts some relocatable values here too, but only in certain
15622 // memory models; it's complicated.
15623 }
15624 return;
15625 }
15626 case 'Z': {
15627 // 32-bit unsigned value
15628 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015629 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15630 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015631 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15632 break;
15633 }
15634 }
15635 // FIXME gcc accepts some relocatable values here too, but only in certain
15636 // memory models; it's complicated.
15637 return;
15638 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015639 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015640 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015641 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015642 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015643 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015644 break;
15645 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015646
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015647 // In any sort of PIC mode addresses need to be computed at runtime by
15648 // adding in a register or some sort of table lookup. These can't
15649 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015650 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015651 return;
15652
Chris Lattnerdc43a882007-05-03 16:52:29 +000015653 // If we are in non-pic codegen mode, we allow the address of a global (with
15654 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015655 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015656 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015657
Chris Lattner49921962009-05-08 18:23:14 +000015658 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15659 while (1) {
15660 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15661 Offset += GA->getOffset();
15662 break;
15663 } else if (Op.getOpcode() == ISD::ADD) {
15664 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15665 Offset += C->getZExtValue();
15666 Op = Op.getOperand(0);
15667 continue;
15668 }
15669 } else if (Op.getOpcode() == ISD::SUB) {
15670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15671 Offset += -C->getZExtValue();
15672 Op = Op.getOperand(0);
15673 continue;
15674 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015675 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015676
Chris Lattner49921962009-05-08 18:23:14 +000015677 // Otherwise, this isn't something we can handle, reject it.
15678 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015679 }
Eric Christopherfd179292009-08-27 18:07:15 +000015680
Dan Gohman46510a72010-04-15 01:51:59 +000015681 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015682 // If we require an extra load to get this address, as in PIC mode, we
15683 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015684 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15685 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015686 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015687
Devang Patel0d881da2010-07-06 22:08:15 +000015688 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15689 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015690 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015691 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015692 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015693
Gabor Greifba36cb52008-08-28 21:40:38 +000015694 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015695 Ops.push_back(Result);
15696 return;
15697 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015698 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015699}
15700
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015701std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015702X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015703 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015704 // First, see if this is a constraint that directly corresponds to an LLVM
15705 // register class.
15706 if (Constraint.size() == 1) {
15707 // GCC Constraint Letters
15708 switch (Constraint[0]) {
15709 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015710 // TODO: Slight differences here in allocation order and leaving
15711 // RIP in the class. Do they matter any more here than they do
15712 // in the normal allocation?
15713 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15714 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015715 if (VT == MVT::i32 || VT == MVT::f32)
15716 return std::make_pair(0U, &X86::GR32RegClass);
15717 if (VT == MVT::i16)
15718 return std::make_pair(0U, &X86::GR16RegClass);
15719 if (VT == MVT::i8 || VT == MVT::i1)
15720 return std::make_pair(0U, &X86::GR8RegClass);
15721 if (VT == MVT::i64 || VT == MVT::f64)
15722 return std::make_pair(0U, &X86::GR64RegClass);
15723 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015724 }
15725 // 32-bit fallthrough
15726 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015727 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015728 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15729 if (VT == MVT::i16)
15730 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15731 if (VT == MVT::i8 || VT == MVT::i1)
15732 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15733 if (VT == MVT::i64)
15734 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015735 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015736 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015737 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015738 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015739 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015740 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015741 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015742 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015743 return std::make_pair(0U, &X86::GR32RegClass);
15744 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015745 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015746 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015747 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015748 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015749 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015750 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015751 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15752 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015753 case 'f': // FP Stack registers.
15754 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15755 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015756 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015757 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015758 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015759 return std::make_pair(0U, &X86::RFP64RegClass);
15760 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015761 case 'y': // MMX_REGS if MMX allowed.
15762 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015763 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015764 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015765 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015766 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015767 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015768 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015769
Owen Anderson825b72b2009-08-11 20:47:22 +000015770 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015771 default: break;
15772 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015773 case MVT::f32:
15774 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015775 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015776 case MVT::f64:
15777 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015778 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015779 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015780 case MVT::v16i8:
15781 case MVT::v8i16:
15782 case MVT::v4i32:
15783 case MVT::v2i64:
15784 case MVT::v4f32:
15785 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015786 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015787 // AVX types.
15788 case MVT::v32i8:
15789 case MVT::v16i16:
15790 case MVT::v8i32:
15791 case MVT::v4i64:
15792 case MVT::v8f32:
15793 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015794 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015795 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015796 break;
15797 }
15798 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015799
Chris Lattnerf76d1802006-07-31 23:26:50 +000015800 // Use the default implementation in TargetLowering to convert the register
15801 // constraint into a member of a register class.
15802 std::pair<unsigned, const TargetRegisterClass*> Res;
15803 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015804
15805 // Not found as a standard register?
15806 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015807 // Map st(0) -> st(7) -> ST0
15808 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15809 tolower(Constraint[1]) == 's' &&
15810 tolower(Constraint[2]) == 't' &&
15811 Constraint[3] == '(' &&
15812 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15813 Constraint[5] == ')' &&
15814 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015815
Chris Lattner56d77c72009-09-13 22:41:48 +000015816 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015817 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015818 return Res;
15819 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015820
Chris Lattner56d77c72009-09-13 22:41:48 +000015821 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015822 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015823 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015824 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015825 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015826 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015827
15828 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015829 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015830 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015831 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015832 return Res;
15833 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015834
Dale Johannesen330169f2008-11-13 21:52:36 +000015835 // 'A' means EAX + EDX.
15836 if (Constraint == "A") {
15837 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015838 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015839 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015840 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015841 return Res;
15842 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015843
Chris Lattnerf76d1802006-07-31 23:26:50 +000015844 // Otherwise, check to see if this is a register class of the wrong value
15845 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15846 // turn into {ax},{dx}.
15847 if (Res.second->hasType(VT))
15848 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015849
Chris Lattnerf76d1802006-07-31 23:26:50 +000015850 // All of the single-register GCC register classes map their values onto
15851 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15852 // really want an 8-bit or 32-bit register, map to the appropriate register
15853 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015854 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015855 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015856 unsigned DestReg = 0;
15857 switch (Res.first) {
15858 default: break;
15859 case X86::AX: DestReg = X86::AL; break;
15860 case X86::DX: DestReg = X86::DL; break;
15861 case X86::CX: DestReg = X86::CL; break;
15862 case X86::BX: DestReg = X86::BL; break;
15863 }
15864 if (DestReg) {
15865 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015866 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015867 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015868 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015869 unsigned DestReg = 0;
15870 switch (Res.first) {
15871 default: break;
15872 case X86::AX: DestReg = X86::EAX; break;
15873 case X86::DX: DestReg = X86::EDX; break;
15874 case X86::CX: DestReg = X86::ECX; break;
15875 case X86::BX: DestReg = X86::EBX; break;
15876 case X86::SI: DestReg = X86::ESI; break;
15877 case X86::DI: DestReg = X86::EDI; break;
15878 case X86::BP: DestReg = X86::EBP; break;
15879 case X86::SP: DestReg = X86::ESP; break;
15880 }
15881 if (DestReg) {
15882 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015883 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015884 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015885 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015886 unsigned DestReg = 0;
15887 switch (Res.first) {
15888 default: break;
15889 case X86::AX: DestReg = X86::RAX; break;
15890 case X86::DX: DestReg = X86::RDX; break;
15891 case X86::CX: DestReg = X86::RCX; break;
15892 case X86::BX: DestReg = X86::RBX; break;
15893 case X86::SI: DestReg = X86::RSI; break;
15894 case X86::DI: DestReg = X86::RDI; break;
15895 case X86::BP: DestReg = X86::RBP; break;
15896 case X86::SP: DestReg = X86::RSP; break;
15897 }
15898 if (DestReg) {
15899 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015900 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015901 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015902 }
Craig Topperc9099502012-04-20 06:31:50 +000015903 } else if (Res.second == &X86::FR32RegClass ||
15904 Res.second == &X86::FR64RegClass ||
15905 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015906 // Handle references to XMM physical registers that got mapped into the
15907 // wrong class. This can happen with constraints like {xmm0} where the
15908 // target independent register mapper will just pick the first match it can
15909 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015910 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015911 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015912 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015913 Res.second = &X86::FR64RegClass;
15914 else if (X86::VR128RegClass.hasType(VT))
15915 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015916 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015917
Chris Lattnerf76d1802006-07-31 23:26:50 +000015918 return Res;
15919}