blob: 8b5e0358c59287d4a85750a6b347e02e6702a089 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200280 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200281 spin_unlock_irq(&dev_priv->irq_lock);
282}
283
Imre Deakb900b942014-11-05 20:48:48 +0200284void gen6_enable_rps_interrupts(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287
288 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200289
Imre Deakb900b942014-11-05 20:48:48 +0200290 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200291 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200292 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200293 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
294 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200295 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200296
Imre Deakb900b942014-11-05 20:48:48 +0200297 spin_unlock_irq(&dev_priv->irq_lock);
298}
299
Imre Deak59d02a12014-12-19 19:33:26 +0200300u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
301{
302 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200303 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200304 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200305 *
306 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200307 */
308 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
309 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
310
311 if (INTEL_INFO(dev_priv)->gen >= 8)
312 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
313
314 return mask;
315}
316
Imre Deakb900b942014-11-05 20:48:48 +0200317void gen6_disable_rps_interrupts(struct drm_device *dev)
318{
319 struct drm_i915_private *dev_priv = dev->dev_private;
320
Imre Deakd4d70aa2014-11-19 15:30:04 +0200321 spin_lock_irq(&dev_priv->irq_lock);
322 dev_priv->rps.interrupts_enabled = false;
323 spin_unlock_irq(&dev_priv->irq_lock);
324
325 cancel_work_sync(&dev_priv->rps.work);
326
Imre Deak9939fba2014-11-20 23:01:47 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328
Imre Deak59d02a12014-12-19 19:33:26 +0200329 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200330
331 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200332 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
333 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200334
335 spin_unlock_irq(&dev_priv->irq_lock);
336
337 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200338}
339
Ben Widawsky09610212014-05-15 20:58:08 +0300340/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200341 * ibx_display_interrupt_update - update SDEIMR
342 * @dev_priv: driver private
343 * @interrupt_mask: mask of interrupt bits to update
344 * @enabled_irq_mask: mask of interrupt bits to enable
345 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200346void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
347 uint32_t interrupt_mask,
348 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200349{
350 uint32_t sdeimr = I915_READ(SDEIMR);
351 sdeimr &= ~interrupt_mask;
352 sdeimr |= (~enabled_irq_mask & interrupt_mask);
353
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100354 WARN_ON(enabled_irq_mask & ~interrupt_mask);
355
Daniel Vetterfee884e2013-07-04 23:35:21 +0200356 assert_spin_locked(&dev_priv->irq_lock);
357
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700358 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300359 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360
Daniel Vetterfee884e2013-07-04 23:35:21 +0200361 I915_WRITE(SDEIMR, sdeimr);
362 POSTING_READ(SDEIMR);
363}
Paulo Zanoni86642812013-04-12 17:57:57 -0300364
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100365static void
Imre Deak755e9012014-02-10 18:42:47 +0200366__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
367 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800368{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200369 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200370 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800371
Daniel Vetterb79480b2013-06-27 17:52:10 +0200372 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200373 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200374
Ville Syrjälä04feced2014-04-03 13:28:33 +0300375 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
376 status_mask & ~PIPESTAT_INT_STATUS_MASK,
377 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
378 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200379 return;
380
381 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200382 return;
383
Imre Deak91d181d2014-02-10 18:42:49 +0200384 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
385
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200386 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200387 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 I915_WRITE(reg, pipestat);
389 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800390}
391
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100392static void
Imre Deak755e9012014-02-10 18:42:47 +0200393__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
394 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800395{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200396 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200397 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800398
Daniel Vetterb79480b2013-06-27 17:52:10 +0200399 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200400 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200401
Ville Syrjälä04feced2014-04-03 13:28:33 +0300402 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
403 status_mask & ~PIPESTAT_INT_STATUS_MASK,
404 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
405 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200406 return;
407
Imre Deak755e9012014-02-10 18:42:47 +0200408 if ((pipestat & enable_mask) == 0)
409 return;
410
Imre Deak91d181d2014-02-10 18:42:49 +0200411 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
412
Imre Deak755e9012014-02-10 18:42:47 +0200413 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200414 I915_WRITE(reg, pipestat);
415 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800416}
417
Imre Deak10c59c52014-02-10 18:42:48 +0200418static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
419{
420 u32 enable_mask = status_mask << 16;
421
422 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300423 * On pipe A we don't support the PSR interrupt yet,
424 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200425 */
426 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
427 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300428 /*
429 * On pipe B and C we don't support the PSR interrupt yet, on pipe
430 * A the same bit is for perf counters which we don't use either.
431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
433 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200434
435 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
436 SPRITE0_FLIP_DONE_INT_EN_VLV |
437 SPRITE1_FLIP_DONE_INT_EN_VLV);
438 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
439 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
440 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
441 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
442
443 return enable_mask;
444}
445
Imre Deak755e9012014-02-10 18:42:47 +0200446void
447i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
448 u32 status_mask)
449{
450 u32 enable_mask;
451
Imre Deak10c59c52014-02-10 18:42:48 +0200452 if (IS_VALLEYVIEW(dev_priv->dev))
453 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
454 status_mask);
455 else
456 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200457 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
458}
459
460void
461i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
462 u32 status_mask)
463{
464 u32 enable_mask;
465
Imre Deak10c59c52014-02-10 18:42:48 +0200466 if (IS_VALLEYVIEW(dev_priv->dev))
467 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
468 status_mask);
469 else
470 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200471 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
472}
473
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000474/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300475 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000476 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300477static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000478{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300479 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
482 return;
483
Daniel Vetter13321782014-09-15 14:55:29 +0200484 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000485
Imre Deak755e9012014-02-10 18:42:47 +0200486 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300487 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200488 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200489 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000490
Daniel Vetter13321782014-09-15 14:55:29 +0200491 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000492}
493
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300494/*
495 * This timing diagram depicts the video signal in and
496 * around the vertical blanking period.
497 *
498 * Assumptions about the fictitious mode used in this example:
499 * vblank_start >= 3
500 * vsync_start = vblank_start + 1
501 * vsync_end = vblank_start + 2
502 * vtotal = vblank_start + 3
503 *
504 * start of vblank:
505 * latch double buffered registers
506 * increment frame counter (ctg+)
507 * generate start of vblank interrupt (gen4+)
508 * |
509 * | frame start:
510 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
511 * | may be shifted forward 1-3 extra lines via PIPECONF
512 * | |
513 * | | start of vsync:
514 * | | generate vsync interrupt
515 * | | |
516 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
517 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
518 * ----va---> <-----------------vb--------------------> <--------va-------------
519 * | | <----vs-----> |
520 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
521 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
522 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
523 * | | |
524 * last visible pixel first visible pixel
525 * | increment frame counter (gen3/4)
526 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
527 *
528 * x = horizontal active
529 * _ = horizontal blanking
530 * hs = horizontal sync
531 * va = vertical active
532 * vb = vertical blanking
533 * vs = vertical sync
534 * vbs = vblank_start (number)
535 *
536 * Summary:
537 * - most events happen at the start of horizontal sync
538 * - frame start happens at the start of horizontal blank, 1-4 lines
539 * (depending on PIPECONF settings) after the start of vblank
540 * - gen3/4 pixel and frame counter are synchronized with the start
541 * of horizontal active on the first line of vertical active
542 */
543
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300544static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
545{
546 /* Gen2 doesn't have a hardware frame counter */
547 return 0;
548}
549
Keith Packard42f52ef2008-10-18 19:39:29 -0700550/* Called from drm generic code, passed a 'crtc', which
551 * we use as a pipe index
552 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700553static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700554{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700556 unsigned long high_frame;
557 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300558 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100559 struct intel_crtc *intel_crtc =
560 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
561 const struct drm_display_mode *mode =
562 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700563
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100564 htotal = mode->crtc_htotal;
565 hsync_start = mode->crtc_hsync_start;
566 vbl_start = mode->crtc_vblank_start;
567 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
568 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300569
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300570 /* Convert to pixel count */
571 vbl_start *= htotal;
572
573 /* Start of vblank event occurs at start of hsync */
574 vbl_start -= htotal - hsync_start;
575
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 high_frame = PIPEFRAME(pipe);
577 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100578
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700579 /*
580 * High & low register fields aren't synchronized, so make sure
581 * we get a low value that's stable across two reads of the high
582 * register.
583 */
584 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100585 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300586 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100587 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700588 } while (high1 != high2);
589
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300593
594 /*
595 * The frame counter increments at beginning of active.
596 * Cook up a vblank counter by also checking the pixel
597 * counter against vblank start.
598 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200599 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700600}
601
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700602static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800603{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800605 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800606
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607 return I915_READ(reg);
608}
609
Mario Kleinerad3543e2013-10-30 05:13:08 +0100610/* raw reads, only for fast reads of display block, no need for forcewake etc. */
611#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100612
Ville Syrjäläa225f072014-04-29 13:35:45 +0300613static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
614{
615 struct drm_device *dev = crtc->base.dev;
616 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200617 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300619 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300620
Ville Syrjälä80715b22014-05-15 20:23:23 +0300621 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300622 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
623 vtotal /= 2;
624
625 if (IS_GEN2(dev))
626 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
627 else
628 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
629
630 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300631 * See update_scanline_offset() for the details on the
632 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300633 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300634 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300635}
636
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700637static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200638 unsigned int flags, int *vpos, int *hpos,
639 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100640{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300641 struct drm_i915_private *dev_priv = dev->dev_private;
642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200644 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300645 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300646 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100647 bool in_vbl = true;
648 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100649 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300651 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100654 return 0;
655 }
656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300658 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300659 vtotal = mode->crtc_vtotal;
660 vbl_start = mode->crtc_vblank_start;
661 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100662
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200663 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
664 vbl_start = DIV_ROUND_UP(vbl_start, 2);
665 vbl_end /= 2;
666 vtotal /= 2;
667 }
668
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300669 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
670
Mario Kleinerad3543e2013-10-30 05:13:08 +0100671 /*
672 * Lock uncore.lock, as we will do multiple timing critical raw
673 * register reads, potentially with preemption disabled, so the
674 * following code must not block on uncore.lock.
675 */
676 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300677
Mario Kleinerad3543e2013-10-30 05:13:08 +0100678 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
679
680 /* Get optional system timestamp before query. */
681 if (stime)
682 *stime = ktime_get();
683
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300684 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 /* No obvious pixelcount register. Only query vertical
686 * scanout position from Display scan line register.
687 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300688 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689 } else {
690 /* Have access to pixelcount since start of frame.
691 * We can split this into vertical and horizontal
692 * scanout position.
693 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100694 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300696 /* convert to pixel counts */
697 vbl_start *= htotal;
698 vbl_end *= htotal;
699 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300700
701 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300702 * In interlaced modes, the pixel counter counts all pixels,
703 * so one field will have htotal more pixels. In order to avoid
704 * the reported position from jumping backwards when the pixel
705 * counter is beyond the length of the shorter field, just
706 * clamp the position the length of the shorter field. This
707 * matches how the scanline counter based position works since
708 * the scanline counter doesn't count the two half lines.
709 */
710 if (position >= vtotal)
711 position = vtotal - 1;
712
713 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300714 * Start of vblank interrupt is triggered at start of hsync,
715 * just prior to the first active line of vblank. However we
716 * consider lines to start at the leading edge of horizontal
717 * active. So, should we get here before we've crossed into
718 * the horizontal active of the first line in vblank, we would
719 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
720 * always add htotal-hsync_start to the current pixel position.
721 */
722 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300723 }
724
Mario Kleinerad3543e2013-10-30 05:13:08 +0100725 /* Get optional system timestamp after query. */
726 if (etime)
727 *etime = ktime_get();
728
729 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
730
731 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
732
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300733 in_vbl = position >= vbl_start && position < vbl_end;
734
735 /*
736 * While in vblank, position will be negative
737 * counting up towards 0 at vbl_end. And outside
738 * vblank, position will be positive counting
739 * up since vbl_end.
740 */
741 if (position >= vbl_start)
742 position -= vbl_end;
743 else
744 position += vtotal - vbl_end;
745
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300746 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300747 *vpos = position;
748 *hpos = 0;
749 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100750 *vpos = position / htotal;
751 *hpos = position - (*vpos * htotal);
752 }
753
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 /* In vblank? */
755 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200756 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757
758 return ret;
759}
760
Ville Syrjäläa225f072014-04-29 13:35:45 +0300761int intel_get_crtc_scanline(struct intel_crtc *crtc)
762{
763 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
764 unsigned long irqflags;
765 int position;
766
767 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
768 position = __intel_get_crtc_scanline(crtc);
769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
771 return position;
772}
773
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700774static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100775 int *max_error,
776 struct timeval *vblank_time,
777 unsigned flags)
778{
Chris Wilson4041b852011-01-22 10:07:56 +0000779 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700781 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000782 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783 return -EINVAL;
784 }
785
786 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000787 crtc = intel_get_crtc_for_pipe(dev, pipe);
788 if (crtc == NULL) {
789 DRM_ERROR("Invalid crtc %d\n", pipe);
790 return -EINVAL;
791 }
792
Matt Roper83d65732015-02-25 13:12:16 -0800793 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000794 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
795 return -EBUSY;
796 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100797
798 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000799 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
800 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300801 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200802 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803}
804
Jani Nikula67c347f2013-09-17 14:26:34 +0300805static bool intel_hpd_irq_event(struct drm_device *dev,
806 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200807{
808 enum drm_connector_status old_status;
809
810 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
811 old_status = connector->status;
812
813 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300814 if (old_status == connector->status)
815 return false;
816
817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200818 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300819 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 drm_get_connector_status_name(old_status),
821 drm_get_connector_status_name(connector->status));
822
823 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200824}
825
Dave Airlie13cf5502014-06-18 11:29:35 +1000826static void i915_digport_work_func(struct work_struct *work)
827{
828 struct drm_i915_private *dev_priv =
829 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000830 u32 long_port_mask, short_port_mask;
831 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100832 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000833 u32 old_bits = 0;
834
Daniel Vetter4cb21832014-09-15 14:55:26 +0200835 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 long_port_mask = dev_priv->long_hpd_port_mask;
837 dev_priv->long_hpd_port_mask = 0;
838 short_port_mask = dev_priv->short_hpd_port_mask;
839 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200840 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000841
842 for (i = 0; i < I915_MAX_PORTS; i++) {
843 bool valid = false;
844 bool long_hpd = false;
845 intel_dig_port = dev_priv->hpd_irq_port[i];
846 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
847 continue;
848
849 if (long_port_mask & (1 << i)) {
850 valid = true;
851 long_hpd = true;
852 } else if (short_port_mask & (1 << i))
853 valid = true;
854
855 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100856 enum irqreturn ret;
857
Dave Airlie13cf5502014-06-18 11:29:35 +1000858 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100859 if (ret == IRQ_NONE) {
860 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000861 old_bits |= (1 << intel_dig_port->base.hpd_pin);
862 }
863 }
864 }
865
866 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200867 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000868 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200869 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000870 schedule_work(&dev_priv->hotplug_work);
871 }
872}
873
Jesse Barnes5ca58282009-03-31 14:11:15 -0700874/*
875 * Handle hotplug events outside the interrupt handler proper.
876 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200877#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
878
Jesse Barnes5ca58282009-03-31 14:11:15 -0700879static void i915_hotplug_work_func(struct work_struct *work)
880{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300881 struct drm_i915_private *dev_priv =
882 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700883 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700884 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200885 struct intel_connector *intel_connector;
886 struct intel_encoder *intel_encoder;
887 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200888 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200889 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200890 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700891
Keith Packarda65e34c2011-07-25 10:04:56 -0700892 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800893 DRM_DEBUG_KMS("running encoder hotplug functions\n");
894
Daniel Vetter4cb21832014-09-15 14:55:26 +0200895 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200896
897 hpd_event_bits = dev_priv->hpd_event_bits;
898 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200899 list_for_each_entry(connector, &mode_config->connector_list, head) {
900 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000901 if (!intel_connector->encoder)
902 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200903 intel_encoder = intel_connector->encoder;
904 if (intel_encoder->hpd_pin > HPD_NONE &&
905 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
906 connector->polled == DRM_CONNECTOR_POLL_HPD) {
907 DRM_INFO("HPD interrupt storm detected on connector %s: "
908 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300909 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200910 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
911 connector->polled = DRM_CONNECTOR_POLL_CONNECT
912 | DRM_CONNECTOR_POLL_DISCONNECT;
913 hpd_disabled = true;
914 }
Egbert Eich142e2392013-04-11 15:57:57 +0200915 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
916 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300917 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200918 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200919 }
920 /* if there were no outputs to poll, poll was disabled,
921 * therefore make sure it's enabled when disabling HPD on
922 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200923 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200924 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300925 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
926 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200927 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200928
Daniel Vetter4cb21832014-09-15 14:55:26 +0200929 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930
Egbert Eich321a1b32013-04-11 16:00:26 +0200931 list_for_each_entry(connector, &mode_config->connector_list, head) {
932 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000933 if (!intel_connector->encoder)
934 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200935 intel_encoder = intel_connector->encoder;
936 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
937 if (intel_encoder->hot_plug)
938 intel_encoder->hot_plug(intel_encoder);
939 if (intel_hpd_irq_event(dev, connector))
940 changed = true;
941 }
942 }
Keith Packard40ee3382011-07-28 15:31:19 -0700943 mutex_unlock(&mode_config->mutex);
944
Egbert Eich321a1b32013-04-11 16:00:26 +0200945 if (changed)
946 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700947}
948
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200949static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800950{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300951 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000952 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200953 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200957 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
958
Daniel Vetter20e4d402012-08-08 23:35:39 +0200959 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Jesse Barnes7648fa92010-05-20 14:28:11 -0700961 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 busy_up = I915_READ(RCPREVBSYTUPAVG);
963 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800964 max_avg = I915_READ(RCBMAXAVG);
965 min_avg = I915_READ(RCBMINAVG);
966
967 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
970 new_delay = dev_priv->ips.cur_delay - 1;
971 if (new_delay < dev_priv->ips.max_delay)
972 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000973 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200974 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
975 new_delay = dev_priv->ips.cur_delay + 1;
976 if (new_delay > dev_priv->ips.min_delay)
977 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800978 }
979
Jesse Barnes7648fa92010-05-20 14:28:11 -0700980 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200981 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800982
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200983 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200984
Jesse Barnesf97108d2010-01-29 11:27:07 -0800985 return;
986}
987
Chris Wilson549f7362010-10-19 11:19:32 +0100988static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100989 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100990{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100991 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000992 return;
993
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000994 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000995
Chris Wilson549f7362010-10-19 11:19:32 +0100996 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100997}
998
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000999static void vlv_c0_read(struct drm_i915_private *dev_priv,
1000 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001001{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001002 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1003 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1004 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1008 const struct intel_rps_ei *old,
1009 const struct intel_rps_ei *now,
1010 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001011{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001013
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001014 if (old->cz_clock == 0)
1015 return false;
Deepak S31685c22014-07-03 17:33:01 -04001016
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 time = now->cz_clock - old->cz_clock;
1018 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001019
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 /* Workload can be split between render + media, e.g. SwapBuffers
1021 * being blitted in X after being rendered in mesa. To account for
1022 * this we need to combine both engines into our activity counter.
1023 */
1024 c0 = now->render_c0 - old->render_c0;
1025 c0 += now->media_c0 - old->media_c0;
1026 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001027
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001028 return c0 >= time;
1029}
Deepak S31685c22014-07-03 17:33:01 -04001030
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001031void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1032{
1033 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1034 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001035}
1036
1037static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1038{
1039 struct intel_rps_ei now;
1040 u32 events = 0;
1041
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001042 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043 return 0;
1044
1045 vlv_c0_read(dev_priv, &now);
1046 if (now.cz_clock == 0)
1047 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1050 if (!vlv_c0_above(dev_priv,
1051 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001052 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1054 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001055 }
1056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1058 if (vlv_c0_above(dev_priv,
1059 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001060 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 events |= GEN6_PM_RP_UP_THRESHOLD;
1062 dev_priv->rps.up_ei = now;
1063 }
1064
1065 return events;
Deepak S31685c22014-07-03 17:33:01 -04001066}
1067
Ben Widawsky4912d042011-04-25 11:25:20 -07001068static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001069{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001070 struct drm_i915_private *dev_priv =
1071 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001072 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001073 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
Daniel Vetter59cdb632013-07-04 23:35:28 +02001075 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001076 /* Speed up work cancelation during disabling rps interrupts. */
1077 if (!dev_priv->rps.interrupts_enabled) {
1078 spin_unlock_irq(&dev_priv->irq_lock);
1079 return;
1080 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001081 pm_iir = dev_priv->rps.pm_iir;
1082 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001083 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1084 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001085 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001086
Paulo Zanoni60611c12013-08-15 11:50:01 -03001087 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301088 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001089
Deepak Sa6706b42014-03-15 20:23:22 +05301090 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001091 return;
1092
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001093 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1096
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001097 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001098 new_delay = dev_priv->rps.cur_freq;
Ville Syrjälä74250342013-06-25 21:38:11 +03001099 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001100 if (adj > 0)
1101 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001102 else /* CHV needs even encode values */
1103 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001104 /*
1105 * For better performance, jump directly
1106 * to RPe if we're below it.
1107 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001108 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001109 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001110 adj = 0;
1111 }
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001112 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001113 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1114 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001115 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001116 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 adj = 0;
1118 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1119 if (adj < 0)
1120 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001121 else /* CHV needs even encode values */
1122 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001123 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001124 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
Chris Wilsonedcf2842015-04-07 16:20:29 +01001127 dev_priv->rps.last_adj = adj;
1128
Ben Widawsky79249632012-09-07 19:43:42 -07001129 /* sysfs frequency interfaces may have snuck in while servicing the
1130 * interrupt
1131 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001132 new_delay += adj;
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001133 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 dev_priv->rps.min_freq_softlimit,
1135 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301136
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001137 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001139 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140}
1141
Ben Widawskye3689192012-05-25 16:56:22 -07001142
1143/**
1144 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1145 * occurred.
1146 * @work: workqueue struct
1147 *
1148 * Doesn't actually do anything except notify userspace. As a consequence of
1149 * this event, userspace should try to remap the bad rows since statistically
1150 * it is likely the same row is more likely to go bad again.
1151 */
1152static void ivybridge_parity_work(struct work_struct *work)
1153{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001154 struct drm_i915_private *dev_priv =
1155 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001156 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001157 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001158 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001159 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001160
1161 /* We must turn off DOP level clock gating to access the L3 registers.
1162 * In order to prevent a get/put style interface, acquire struct mutex
1163 * any time we access those registers.
1164 */
1165 mutex_lock(&dev_priv->dev->struct_mutex);
1166
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001167 /* If we've screwed up tracking, just let the interrupt fire again */
1168 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1169 goto out;
1170
Ben Widawskye3689192012-05-25 16:56:22 -07001171 misccpctl = I915_READ(GEN7_MISCCPCTL);
1172 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1173 POSTING_READ(GEN7_MISCCPCTL);
1174
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1176 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001177
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 slice--;
1179 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1180 break;
1181
1182 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1183
1184 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1185
1186 error_status = I915_READ(reg);
1187 row = GEN7_PARITY_ERROR_ROW(error_status);
1188 bank = GEN7_PARITY_ERROR_BANK(error_status);
1189 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1190
1191 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1192 POSTING_READ(reg);
1193
1194 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1195 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1196 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1197 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1198 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1199 parity_event[5] = NULL;
1200
Dave Airlie5bdebb12013-10-11 14:07:25 +10001201 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 KOBJ_CHANGE, parity_event);
1203
1204 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1205 slice, row, bank, subbank);
1206
1207 kfree(parity_event[4]);
1208 kfree(parity_event[3]);
1209 kfree(parity_event[2]);
1210 kfree(parity_event[1]);
1211 }
Ben Widawskye3689192012-05-25 16:56:22 -07001212
1213 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1214
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215out:
1216 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001217 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001218 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001219 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001220
1221 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001222}
1223
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001225{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001227
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001228 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001229 return;
1230
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001231 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001232 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001233 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 iir &= GT_PARITY_ERROR(dev);
1236 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1237 dev_priv->l3_parity.which_slice |= 1 << 1;
1238
1239 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1240 dev_priv->l3_parity.which_slice |= 1 << 0;
1241
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001242 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001243}
1244
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001245static void ilk_gt_irq_handler(struct drm_device *dev,
1246 struct drm_i915_private *dev_priv,
1247 u32 gt_iir)
1248{
1249 if (gt_iir &
1250 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1251 notify_ring(dev, &dev_priv->ring[RCS]);
1252 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1253 notify_ring(dev, &dev_priv->ring[VCS]);
1254}
1255
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001256static void snb_gt_irq_handler(struct drm_device *dev,
1257 struct drm_i915_private *dev_priv,
1258 u32 gt_iir)
1259{
1260
Ben Widawskycc609d52013-05-28 19:22:29 -07001261 if (gt_iir &
1262 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001263 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001264 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001265 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001266 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001267 notify_ring(dev, &dev_priv->ring[BCS]);
1268
Ben Widawskycc609d52013-05-28 19:22:29 -07001269 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1270 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001271 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1272 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001273
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001274 if (gt_iir & GT_PARITY_ERROR(dev))
1275 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001276}
1277
Ben Widawskyabd58f02013-11-02 21:07:09 -07001278static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1279 struct drm_i915_private *dev_priv,
1280 u32 master_ctl)
1281{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001282 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001283 u32 rcs, bcs, vcs;
1284 uint32_t tmp = 0;
1285 irqreturn_t ret = IRQ_NONE;
1286
1287 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1288 tmp = I915_READ(GEN8_GT_IIR(0));
1289 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001290 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001291 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001292
Ben Widawskyabd58f02013-11-02 21:07:09 -07001293 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001294 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001296 notify_ring(dev, ring);
1297 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001298 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001299
1300 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1301 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001302 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001303 notify_ring(dev, ring);
1304 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001305 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 } else
1307 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1308 }
1309
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001310 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 tmp = I915_READ(GEN8_GT_IIR(1));
1312 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001313 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001315
Ben Widawskyabd58f02013-11-02 21:07:09 -07001316 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001317 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001318 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001320 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001321 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001322
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001323 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001324 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001325 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001326 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001327 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001328 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 } else
1330 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1331 }
1332
Ben Widawsky09610212014-05-15 20:58:08 +03001333 if (master_ctl & GEN8_GT_PM_IRQ) {
1334 tmp = I915_READ(GEN8_GT_IIR(2));
1335 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001336 I915_WRITE(GEN8_GT_IIR(2),
1337 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001338 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001339 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001340 } else
1341 DRM_ERROR("The master control interrupt lied (PM)!\n");
1342 }
1343
Ben Widawskyabd58f02013-11-02 21:07:09 -07001344 if (master_ctl & GEN8_GT_VECS_IRQ) {
1345 tmp = I915_READ(GEN8_GT_IIR(3));
1346 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001347 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001349
Ben Widawskyabd58f02013-11-02 21:07:09 -07001350 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001351 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001352 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001353 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001354 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001355 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356 } else
1357 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1358 }
1359
1360 return ret;
1361}
1362
Egbert Eichb543fb02013-04-16 13:36:54 +02001363#define HPD_STORM_DETECT_PERIOD 1000
1364#define HPD_STORM_THRESHOLD 5
1365
Jani Nikula07c338c2014-10-02 11:16:32 +03001366static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001367{
1368 switch (port) {
1369 case PORT_A:
1370 case PORT_E:
1371 default:
1372 return -1;
1373 case PORT_B:
1374 return 0;
1375 case PORT_C:
1376 return 8;
1377 case PORT_D:
1378 return 16;
1379 }
1380}
1381
Jani Nikula07c338c2014-10-02 11:16:32 +03001382static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001383{
1384 switch (port) {
1385 case PORT_A:
1386 case PORT_E:
1387 default:
1388 return -1;
1389 case PORT_B:
1390 return 17;
1391 case PORT_C:
1392 return 19;
1393 case PORT_D:
1394 return 21;
1395 }
1396}
1397
1398static inline enum port get_port_from_pin(enum hpd_pin pin)
1399{
1400 switch (pin) {
1401 case HPD_PORT_B:
1402 return PORT_B;
1403 case HPD_PORT_C:
1404 return PORT_C;
1405 case HPD_PORT_D:
1406 return PORT_D;
1407 default:
1408 return PORT_A; /* no hpd */
1409 }
1410}
1411
Daniel Vetter10a504d2013-06-27 17:52:12 +02001412static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001413 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001414 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001415 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001416{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001417 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001418 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001419 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001420 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001421 bool queue_dig = false, queue_hp = false;
1422 u32 dig_shift;
1423 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001424
Daniel Vetter91d131d2013-06-27 17:52:14 +02001425 if (!hotplug_trigger)
1426 return;
1427
Dave Airlie13cf5502014-06-18 11:29:35 +10001428 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1429 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001430
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001431 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001432 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 if (!(hpd[i] & hotplug_trigger))
1434 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001435
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 port = get_port_from_pin(i);
1437 if (port && dev_priv->hpd_irq_port[port]) {
1438 bool long_hpd;
1439
Jani Nikula07c338c2014-10-02 11:16:32 +03001440 if (HAS_PCH_SPLIT(dev)) {
1441 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001442 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001443 } else {
1444 dig_shift = i915_port_to_hotplug_shift(port);
1445 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 }
1447
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001448 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1449 port_name(port),
1450 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001451 /* for long HPD pulses we want to have the digital queue happen,
1452 but we still want HPD storm detection to function. */
1453 if (long_hpd) {
1454 dev_priv->long_hpd_port_mask |= (1 << port);
1455 dig_port_mask |= hpd[i];
1456 } else {
1457 /* for short HPD just trigger the digital queue */
1458 dev_priv->short_hpd_port_mask |= (1 << port);
1459 hotplug_trigger &= ~hpd[i];
1460 }
1461 queue_dig = true;
1462 }
1463 }
1464
1465 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001466 if (hpd[i] & hotplug_trigger &&
1467 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1468 /*
1469 * On GMCH platforms the interrupt mask bits only
1470 * prevent irq generation, not the setting of the
1471 * hotplug bits itself. So only WARN about unexpected
1472 * interrupts on saner platforms.
1473 */
1474 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1475 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1476 hotplug_trigger, i, hpd[i]);
1477
1478 continue;
1479 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001480
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 if (!(hpd[i] & hotplug_trigger) ||
1482 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1483 continue;
1484
Dave Airlie13cf5502014-06-18 11:29:35 +10001485 if (!(dig_port_mask & hpd[i])) {
1486 dev_priv->hpd_event_bits |= (1 << i);
1487 queue_hp = true;
1488 }
1489
Egbert Eichb543fb02013-04-16 13:36:54 +02001490 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1491 dev_priv->hpd_stats[i].hpd_last_jiffies
1492 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1493 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1494 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001495 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001496 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1497 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001498 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001499 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001500 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001501 } else {
1502 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001503 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1504 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001505 }
1506 }
1507
Daniel Vetter10a504d2013-06-27 17:52:12 +02001508 if (storm_detected)
1509 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001510 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001511
Daniel Vetter645416f2013-09-02 16:22:25 +02001512 /*
1513 * Our hotplug handler can grab modeset locks (by calling down into the
1514 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1515 * queue for otherwise the flush_work in the pageflip code will
1516 * deadlock.
1517 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001518 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001519 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001520 if (queue_hp)
1521 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001522}
1523
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001524static void gmbus_irq_handler(struct drm_device *dev)
1525{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001527
Daniel Vetter28c70f12012-12-01 13:53:45 +01001528 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001529}
1530
Daniel Vetterce99c252012-12-01 13:53:47 +01001531static void dp_aux_irq_handler(struct drm_device *dev)
1532{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001534
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001535 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001536}
1537
Shuang He8bf1e9f2013-10-15 18:55:27 +01001538#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001539static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1540 uint32_t crc0, uint32_t crc1,
1541 uint32_t crc2, uint32_t crc3,
1542 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001543{
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1546 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001547 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001548
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 spin_lock(&pipe_crc->lock);
1550
Damien Lespiau0c912c72013-10-15 18:55:37 +01001551 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001552 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001553 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001554 return;
1555 }
1556
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001557 head = pipe_crc->head;
1558 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001559
1560 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001561 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001562 DRM_ERROR("CRC buffer overflowing\n");
1563 return;
1564 }
1565
1566 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001567
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001568 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001569 entry->crc[0] = crc0;
1570 entry->crc[1] = crc1;
1571 entry->crc[2] = crc2;
1572 entry->crc[3] = crc3;
1573 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001574
1575 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001576 pipe_crc->head = head;
1577
1578 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001579
1580 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001581}
Daniel Vetter277de952013-10-18 16:37:07 +02001582#else
1583static inline void
1584display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1585 uint32_t crc0, uint32_t crc1,
1586 uint32_t crc2, uint32_t crc3,
1587 uint32_t crc4) {}
1588#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001589
Daniel Vetter277de952013-10-18 16:37:07 +02001590
1591static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001592{
1593 struct drm_i915_private *dev_priv = dev->dev_private;
1594
Daniel Vetter277de952013-10-18 16:37:07 +02001595 display_pipe_crc_irq_handler(dev, pipe,
1596 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1597 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001598}
1599
Daniel Vetter277de952013-10-18 16:37:07 +02001600static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603
Daniel Vetter277de952013-10-18 16:37:07 +02001604 display_pipe_crc_irq_handler(dev, pipe,
1605 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1606 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1607 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1608 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1609 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001610}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001611
Daniel Vetter277de952013-10-18 16:37:07 +02001612static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001615 uint32_t res1, res2;
1616
1617 if (INTEL_INFO(dev)->gen >= 3)
1618 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1619 else
1620 res1 = 0;
1621
1622 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1623 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1624 else
1625 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001626
Daniel Vetter277de952013-10-18 16:37:07 +02001627 display_pipe_crc_irq_handler(dev, pipe,
1628 I915_READ(PIPE_CRC_RES_RED(pipe)),
1629 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1630 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1631 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001632}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001633
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001634/* The RPS events need forcewake, so we add them to a work queue and mask their
1635 * IMR bits until the work is done. Other interrupts can be processed without
1636 * the work queue. */
1637static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001638{
Deepak Sa6706b42014-03-15 20:23:22 +05301639 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001640 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001641 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001642 if (dev_priv->rps.interrupts_enabled) {
1643 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1644 queue_work(dev_priv->wq, &dev_priv->rps.work);
1645 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001646 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001647 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001648
Imre Deakc9a9a262014-11-05 20:48:37 +02001649 if (INTEL_INFO(dev_priv)->gen >= 8)
1650 return;
1651
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001652 if (HAS_VEBOX(dev_priv->dev)) {
1653 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1654 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001655
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001656 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1657 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001658 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001659}
1660
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001661static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1662{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001663 if (!drm_handle_vblank(dev, pipe))
1664 return false;
1665
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001666 return true;
1667}
1668
Imre Deakc1874ed2014-02-04 21:35:46 +02001669static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1670{
1671 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001672 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001673 int pipe;
1674
Imre Deak58ead0d2014-02-04 21:35:47 +02001675 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001676 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001677 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001678 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001679
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001680 /*
1681 * PIPESTAT bits get signalled even when the interrupt is
1682 * disabled with the mask bits, and some of the status bits do
1683 * not generate interrupts at all (like the underrun bit). Hence
1684 * we need to be careful that we only handle what we want to
1685 * handle.
1686 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001687
1688 /* fifo underruns are filterered in the underrun handler. */
1689 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001690
1691 switch (pipe) {
1692 case PIPE_A:
1693 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1694 break;
1695 case PIPE_B:
1696 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1697 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001698 case PIPE_C:
1699 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1700 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001701 }
1702 if (iir & iir_bit)
1703 mask |= dev_priv->pipestat_irq_mask[pipe];
1704
1705 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001706 continue;
1707
1708 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001709 mask |= PIPESTAT_INT_ENABLE_MASK;
1710 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001711
1712 /*
1713 * Clear the PIPE*STAT regs before the IIR
1714 */
Imre Deak91d181d2014-02-10 18:42:49 +02001715 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1716 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001717 I915_WRITE(reg, pipe_stats[pipe]);
1718 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001719 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001720
Damien Lespiau055e3932014-08-18 13:49:10 +01001721 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001722 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1723 intel_pipe_handle_vblank(dev, pipe))
1724 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001725
Imre Deak579a9b02014-02-04 21:35:48 +02001726 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001727 intel_prepare_page_flip(dev, pipe);
1728 intel_finish_page_flip(dev, pipe);
1729 }
1730
1731 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1732 i9xx_pipe_crc_irq_handler(dev, pipe);
1733
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001734 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1735 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001736 }
1737
1738 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1739 gmbus_irq_handler(dev);
1740}
1741
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001742static void i9xx_hpd_irq_handler(struct drm_device *dev)
1743{
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1746
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001747 if (hotplug_status) {
1748 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1749 /*
1750 * Make sure hotplug status is cleared before we clear IIR, or else we
1751 * may miss hotplug events.
1752 */
1753 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001754
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001755 if (IS_G4X(dev)) {
1756 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001757
Dave Airlie13cf5502014-06-18 11:29:35 +10001758 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001759 } else {
1760 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1761
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001763 }
1764
1765 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1766 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1767 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001768 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001769}
1770
Daniel Vetterff1f5252012-10-02 15:10:55 +02001771static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001773 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775 u32 iir, gt_iir, pm_iir;
1776 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001777
Imre Deak2dd2a882015-02-24 11:14:30 +02001778 if (!intel_irqs_enabled(dev_priv))
1779 return IRQ_NONE;
1780
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001781 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001782 /* Find, clear, then process each source of interrupt */
1783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001785 if (gt_iir)
1786 I915_WRITE(GTIIR, gt_iir);
1787
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001788 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001789 if (pm_iir)
1790 I915_WRITE(GEN6_PMIIR, pm_iir);
1791
1792 iir = I915_READ(VLV_IIR);
1793 if (iir) {
1794 /* Consume port before clearing IIR or we'll miss events */
1795 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1796 i9xx_hpd_irq_handler(dev);
1797 I915_WRITE(VLV_IIR, iir);
1798 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001799
1800 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1801 goto out;
1802
1803 ret = IRQ_HANDLED;
1804
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001805 if (gt_iir)
1806 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001807 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001808 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001809 /* Call regardless, as some status bits might not be
1810 * signalled in iir */
1811 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001812 }
1813
1814out:
1815 return ret;
1816}
1817
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001818static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1819{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001820 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001821 struct drm_i915_private *dev_priv = dev->dev_private;
1822 u32 master_ctl, iir;
1823 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001824
Imre Deak2dd2a882015-02-24 11:14:30 +02001825 if (!intel_irqs_enabled(dev_priv))
1826 return IRQ_NONE;
1827
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001828 for (;;) {
1829 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1830 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001831
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001832 if (master_ctl == 0 && iir == 0)
1833 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001834
Oscar Mateo27b6c122014-06-16 16:11:00 +01001835 ret = IRQ_HANDLED;
1836
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001837 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001838
Oscar Mateo27b6c122014-06-16 16:11:00 +01001839 /* Find, clear, then process each source of interrupt */
1840
1841 if (iir) {
1842 /* Consume port before clearing IIR or we'll miss events */
1843 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1844 i9xx_hpd_irq_handler(dev);
1845 I915_WRITE(VLV_IIR, iir);
1846 }
1847
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001848 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001849
Oscar Mateo27b6c122014-06-16 16:11:00 +01001850 /* Call regardless, as some status bits might not be
1851 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001852 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001854 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1855 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001856 }
1857
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001858 return ret;
1859}
1860
Adam Jackson23e81d62012-06-06 15:45:44 -04001861static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001862{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001863 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001864 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001865 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001866 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001867
Dave Airlie13cf5502014-06-18 11:29:35 +10001868 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1869 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1870
1871 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001872
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001873 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1874 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1875 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001876 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001877 port_name(port));
1878 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001879
Daniel Vetterce99c252012-12-01 13:53:47 +01001880 if (pch_iir & SDE_AUX_MASK)
1881 dp_aux_irq_handler(dev);
1882
Jesse Barnes776ad802011-01-04 15:09:39 -08001883 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001884 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001885
1886 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1887 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1888
1889 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1890 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1891
1892 if (pch_iir & SDE_POISON)
1893 DRM_ERROR("PCH poison interrupt\n");
1894
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001895 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001896 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001897 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1898 pipe_name(pipe),
1899 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001900
1901 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1902 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1903
1904 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1905 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1906
Jesse Barnes776ad802011-01-04 15:09:39 -08001907 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001908 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001909
1910 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001911 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001912}
1913
1914static void ivb_err_int_handler(struct drm_device *dev)
1915{
1916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001918 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001919
Paulo Zanonide032bf2013-04-12 17:57:58 -03001920 if (err_int & ERR_INT_POISON)
1921 DRM_ERROR("Poison interrupt\n");
1922
Damien Lespiau055e3932014-08-18 13:49:10 +01001923 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001924 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1925 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001926
Daniel Vetter5a69b892013-10-16 22:55:52 +02001927 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1928 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001929 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001930 else
Daniel Vetter277de952013-10-18 16:37:07 +02001931 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001932 }
1933 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001934
Paulo Zanoni86642812013-04-12 17:57:57 -03001935 I915_WRITE(GEN7_ERR_INT, err_int);
1936}
1937
1938static void cpt_serr_int_handler(struct drm_device *dev)
1939{
1940 struct drm_i915_private *dev_priv = dev->dev_private;
1941 u32 serr_int = I915_READ(SERR_INT);
1942
Paulo Zanonide032bf2013-04-12 17:57:58 -03001943 if (serr_int & SERR_INT_POISON)
1944 DRM_ERROR("PCH poison interrupt\n");
1945
Paulo Zanoni86642812013-04-12 17:57:57 -03001946 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001947 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001948
1949 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001950 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001951
1952 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001953 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001954
1955 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001956}
1957
Adam Jackson23e81d62012-06-06 15:45:44 -04001958static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1959{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001960 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001961 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001962 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001963 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001964
Dave Airlie13cf5502014-06-18 11:29:35 +10001965 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1966 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1967
1968 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001969
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001970 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1971 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1972 SDE_AUDIO_POWER_SHIFT_CPT);
1973 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1974 port_name(port));
1975 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001976
1977 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001978 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001979
1980 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001981 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001982
1983 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1984 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1985
1986 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1987 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1988
1989 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001990 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001991 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1992 pipe_name(pipe),
1993 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001994
1995 if (pch_iir & SDE_ERROR_CPT)
1996 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001997}
1998
Paulo Zanonic008bc62013-07-12 16:35:10 -03001999static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002002 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002003
2004 if (de_iir & DE_AUX_CHANNEL_A)
2005 dp_aux_irq_handler(dev);
2006
2007 if (de_iir & DE_GSE)
2008 intel_opregion_asle_intr(dev);
2009
Paulo Zanonic008bc62013-07-12 16:35:10 -03002010 if (de_iir & DE_POISON)
2011 DRM_ERROR("Poison interrupt\n");
2012
Damien Lespiau055e3932014-08-18 13:49:10 +01002013 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002014 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2015 intel_pipe_handle_vblank(dev, pipe))
2016 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002017
Daniel Vetter40da17c2013-10-21 18:04:36 +02002018 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002019 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002020
Daniel Vetter40da17c2013-10-21 18:04:36 +02002021 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2022 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002023
Daniel Vetter40da17c2013-10-21 18:04:36 +02002024 /* plane/pipes map 1:1 on ilk+ */
2025 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2026 intel_prepare_page_flip(dev, pipe);
2027 intel_finish_page_flip_plane(dev, pipe);
2028 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002029 }
2030
2031 /* check event from PCH */
2032 if (de_iir & DE_PCH_EVENT) {
2033 u32 pch_iir = I915_READ(SDEIIR);
2034
2035 if (HAS_PCH_CPT(dev))
2036 cpt_irq_handler(dev, pch_iir);
2037 else
2038 ibx_irq_handler(dev, pch_iir);
2039
2040 /* should clear PCH hotplug event before clear CPU irq */
2041 I915_WRITE(SDEIIR, pch_iir);
2042 }
2043
2044 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2045 ironlake_rps_change_irq_handler(dev);
2046}
2047
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002048static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2049{
2050 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002051 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002052
2053 if (de_iir & DE_ERR_INT_IVB)
2054 ivb_err_int_handler(dev);
2055
2056 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2057 dp_aux_irq_handler(dev);
2058
2059 if (de_iir & DE_GSE_IVB)
2060 intel_opregion_asle_intr(dev);
2061
Damien Lespiau055e3932014-08-18 13:49:10 +01002062 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002063 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2064 intel_pipe_handle_vblank(dev, pipe))
2065 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002066
2067 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002068 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2069 intel_prepare_page_flip(dev, pipe);
2070 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002071 }
2072 }
2073
2074 /* check event from PCH */
2075 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2076 u32 pch_iir = I915_READ(SDEIIR);
2077
2078 cpt_irq_handler(dev, pch_iir);
2079
2080 /* clear PCH hotplug event before clear CPU irq */
2081 I915_WRITE(SDEIIR, pch_iir);
2082 }
2083}
2084
Oscar Mateo72c90f62014-06-16 16:10:57 +01002085/*
2086 * To handle irqs with the minimum potential races with fresh interrupts, we:
2087 * 1 - Disable Master Interrupt Control.
2088 * 2 - Find the source(s) of the interrupt.
2089 * 3 - Clear the Interrupt Identity bits (IIR).
2090 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2091 * 5 - Re-enable Master Interrupt Control.
2092 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002093static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002094{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002095 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002096 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002097 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002098 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002099
Imre Deak2dd2a882015-02-24 11:14:30 +02002100 if (!intel_irqs_enabled(dev_priv))
2101 return IRQ_NONE;
2102
Paulo Zanoni86642812013-04-12 17:57:57 -03002103 /* We get interrupts on unclaimed registers, so check for this before we
2104 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002105 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002106
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002107 /* disable master interrupt before clearing iir */
2108 de_ier = I915_READ(DEIER);
2109 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002110 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002111
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002112 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2113 * interrupts will will be stored on its back queue, and then we'll be
2114 * able to process them after we restore SDEIER (as soon as we restore
2115 * it, we'll get an interrupt if SDEIIR still has something to process
2116 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002117 if (!HAS_PCH_NOP(dev)) {
2118 sde_ier = I915_READ(SDEIER);
2119 I915_WRITE(SDEIER, 0);
2120 POSTING_READ(SDEIER);
2121 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002122
Oscar Mateo72c90f62014-06-16 16:10:57 +01002123 /* Find, clear, then process each source of interrupt */
2124
Chris Wilson0e434062012-05-09 21:45:44 +01002125 gt_iir = I915_READ(GTIIR);
2126 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002127 I915_WRITE(GTIIR, gt_iir);
2128 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002129 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002130 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002131 else
2132 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002133 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002134
2135 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002136 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002137 I915_WRITE(DEIIR, de_iir);
2138 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002139 if (INTEL_INFO(dev)->gen >= 7)
2140 ivb_display_irq_handler(dev, de_iir);
2141 else
2142 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002143 }
2144
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002145 if (INTEL_INFO(dev)->gen >= 6) {
2146 u32 pm_iir = I915_READ(GEN6_PMIIR);
2147 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002148 I915_WRITE(GEN6_PMIIR, pm_iir);
2149 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002150 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002152 }
2153
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154 I915_WRITE(DEIER, de_ier);
2155 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002156 if (!HAS_PCH_NOP(dev)) {
2157 I915_WRITE(SDEIER, sde_ier);
2158 POSTING_READ(SDEIER);
2159 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002160
2161 return ret;
2162}
2163
Ben Widawskyabd58f02013-11-02 21:07:09 -07002164static irqreturn_t gen8_irq_handler(int irq, void *arg)
2165{
2166 struct drm_device *dev = arg;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 u32 master_ctl;
2169 irqreturn_t ret = IRQ_NONE;
2170 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002171 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002172 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2173
Imre Deak2dd2a882015-02-24 11:14:30 +02002174 if (!intel_irqs_enabled(dev_priv))
2175 return IRQ_NONE;
2176
Jesse Barnes88e04702014-11-13 17:51:48 +00002177 if (IS_GEN9(dev))
2178 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2179 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002180
Ben Widawskyabd58f02013-11-02 21:07:09 -07002181 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2182 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2183 if (!master_ctl)
2184 return IRQ_NONE;
2185
2186 I915_WRITE(GEN8_MASTER_IRQ, 0);
2187 POSTING_READ(GEN8_MASTER_IRQ);
2188
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002189 /* Find, clear, then process each source of interrupt */
2190
Ben Widawskyabd58f02013-11-02 21:07:09 -07002191 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2192
2193 if (master_ctl & GEN8_DE_MISC_IRQ) {
2194 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002195 if (tmp) {
2196 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2197 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002198 if (tmp & GEN8_DE_MISC_GSE)
2199 intel_opregion_asle_intr(dev);
2200 else
2201 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002202 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002203 else
2204 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002205 }
2206
Daniel Vetter6d766f02013-11-07 14:49:55 +01002207 if (master_ctl & GEN8_DE_PORT_IRQ) {
2208 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002209 if (tmp) {
2210 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2211 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002212
2213 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002214 dp_aux_irq_handler(dev);
2215 else
2216 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002217 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002218 else
2219 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002220 }
2221
Damien Lespiau055e3932014-08-18 13:49:10 +01002222 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002223 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002224
Daniel Vetterc42664c2013-11-07 11:05:40 +01002225 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2226 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227
Daniel Vetterc42664c2013-11-07 11:05:40 +01002228 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002229 if (pipe_iir) {
2230 ret = IRQ_HANDLED;
2231 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002232
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002233 if (pipe_iir & GEN8_PIPE_VBLANK &&
2234 intel_pipe_handle_vblank(dev, pipe))
2235 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002236
Damien Lespiau770de832014-03-20 20:45:01 +00002237 if (IS_GEN9(dev))
2238 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2239 else
2240 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2241
2242 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002243 intel_prepare_page_flip(dev, pipe);
2244 intel_finish_page_flip_plane(dev, pipe);
2245 }
2246
2247 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2248 hsw_pipe_crc_irq_handler(dev, pipe);
2249
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002250 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2251 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2252 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002253
Damien Lespiau770de832014-03-20 20:45:01 +00002254
2255 if (IS_GEN9(dev))
2256 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2257 else
2258 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2259
2260 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002261 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2262 pipe_name(pipe),
2263 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002264 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002265 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2266 }
2267
Daniel Vetter92d03a82013-11-07 11:05:43 +01002268 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2269 /*
2270 * FIXME(BDW): Assume for now that the new interrupt handling
2271 * scheme also closed the SDE interrupt handling race we've seen
2272 * on older pch-split platforms. But this needs testing.
2273 */
2274 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002275 if (pch_iir) {
2276 I915_WRITE(SDEIIR, pch_iir);
2277 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002278 cpt_irq_handler(dev, pch_iir);
2279 } else
2280 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2281
Daniel Vetter92d03a82013-11-07 11:05:43 +01002282 }
2283
Ben Widawskyabd58f02013-11-02 21:07:09 -07002284 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2285 POSTING_READ(GEN8_MASTER_IRQ);
2286
2287 return ret;
2288}
2289
Daniel Vetter17e1df02013-09-08 21:57:13 +02002290static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2291 bool reset_completed)
2292{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002293 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002294 int i;
2295
2296 /*
2297 * Notify all waiters for GPU completion events that reset state has
2298 * been changed, and that they need to restart their wait after
2299 * checking for potential errors (and bail out to drop locks if there is
2300 * a gpu reset pending so that i915_error_work_func can acquire them).
2301 */
2302
2303 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2304 for_each_ring(ring, dev_priv, i)
2305 wake_up_all(&ring->irq_queue);
2306
2307 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2308 wake_up_all(&dev_priv->pending_flip_queue);
2309
2310 /*
2311 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2312 * reset state is cleared.
2313 */
2314 if (reset_completed)
2315 wake_up_all(&dev_priv->gpu_error.reset_queue);
2316}
2317
Jesse Barnes8a905232009-07-11 16:48:03 -04002318/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002319 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002320 *
2321 * Fire an error uevent so userspace can see that a hang or error
2322 * was detected.
2323 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002324static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002325{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002326 struct drm_i915_private *dev_priv = to_i915(dev);
2327 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002328 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2329 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2330 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002331 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002332
Dave Airlie5bdebb12013-10-11 14:07:25 +10002333 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002334
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002335 /*
2336 * Note that there's only one work item which does gpu resets, so we
2337 * need not worry about concurrent gpu resets potentially incrementing
2338 * error->reset_counter twice. We only need to take care of another
2339 * racing irq/hangcheck declaring the gpu dead for a second time. A
2340 * quick check for that is good enough: schedule_work ensures the
2341 * correct ordering between hang detection and this work item, and since
2342 * the reset in-progress bit is only ever set by code outside of this
2343 * work we don't need to worry about any other races.
2344 */
2345 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002346 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002347 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002348 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002349
Daniel Vetter17e1df02013-09-08 21:57:13 +02002350 /*
Imre Deakf454c692014-04-23 01:09:04 +03002351 * In most cases it's guaranteed that we get here with an RPM
2352 * reference held, for example because there is a pending GPU
2353 * request that won't finish until the reset is done. This
2354 * isn't the case at least when we get here by doing a
2355 * simulated reset via debugs, so get an RPM reference.
2356 */
2357 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002358
2359 intel_prepare_reset(dev);
2360
Imre Deakf454c692014-04-23 01:09:04 +03002361 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002362 * All state reset _must_ be completed before we update the
2363 * reset counter, for otherwise waiters might miss the reset
2364 * pending state and not properly drop locks, resulting in
2365 * deadlocks with the reset work.
2366 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002367 ret = i915_reset(dev);
2368
Ville Syrjälä75147472014-11-24 18:28:11 +02002369 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002370
Imre Deakf454c692014-04-23 01:09:04 +03002371 intel_runtime_pm_put(dev_priv);
2372
Daniel Vetterf69061b2012-12-06 09:01:42 +01002373 if (ret == 0) {
2374 /*
2375 * After all the gem state is reset, increment the reset
2376 * counter and wake up everyone waiting for the reset to
2377 * complete.
2378 *
2379 * Since unlock operations are a one-sided barrier only,
2380 * we need to insert a barrier here to order any seqno
2381 * updates before
2382 * the counter increment.
2383 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002384 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002385 atomic_inc(&dev_priv->gpu_error.reset_counter);
2386
Dave Airlie5bdebb12013-10-11 14:07:25 +10002387 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002388 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002389 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002390 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002391 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002392
Daniel Vetter17e1df02013-09-08 21:57:13 +02002393 /*
2394 * Note: The wake_up also serves as a memory barrier so that
2395 * waiters see the update value of the reset counter atomic_t.
2396 */
2397 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002398 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002399}
2400
Chris Wilson35aed2e2010-05-27 13:18:12 +01002401static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002402{
2403 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002404 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002405 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002406 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002407
Chris Wilson35aed2e2010-05-27 13:18:12 +01002408 if (!eir)
2409 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002410
Joe Perchesa70491c2012-03-18 13:00:11 -07002411 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002412
Ben Widawskybd9854f2012-08-23 15:18:09 -07002413 i915_get_extra_instdone(dev, instdone);
2414
Jesse Barnes8a905232009-07-11 16:48:03 -04002415 if (IS_G4X(dev)) {
2416 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2417 u32 ipeir = I915_READ(IPEIR_I965);
2418
Joe Perchesa70491c2012-03-18 13:00:11 -07002419 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2420 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002421 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2422 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002423 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002424 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002425 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002426 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002427 }
2428 if (eir & GM45_ERROR_PAGE_TABLE) {
2429 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002430 pr_err("page table error\n");
2431 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002432 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002433 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002434 }
2435 }
2436
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002437 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002438 if (eir & I915_ERROR_PAGE_TABLE) {
2439 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002440 pr_err("page table error\n");
2441 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002442 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002443 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002444 }
2445 }
2446
2447 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002448 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002449 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002450 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002451 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002452 /* pipestat has already been acked */
2453 }
2454 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002455 pr_err("instruction error\n");
2456 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002457 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2458 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002459 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002460 u32 ipeir = I915_READ(IPEIR);
2461
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2463 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002464 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002466 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002467 } else {
2468 u32 ipeir = I915_READ(IPEIR_I965);
2469
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2471 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002472 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002473 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002475 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002476 }
2477 }
2478
2479 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002480 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 eir = I915_READ(EIR);
2482 if (eir) {
2483 /*
2484 * some errors might have become stuck,
2485 * mask them.
2486 */
2487 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2488 I915_WRITE(EMR, I915_READ(EMR) | eir);
2489 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2490 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002491}
2492
2493/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002494 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002495 * @dev: drm device
2496 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002497 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002498 * dump it to the syslog. Also call i915_capture_error_state() to make
2499 * sure we get a record and make it available in debugfs. Fire a uevent
2500 * so userspace knows something bad happened (should trigger collection
2501 * of a ring dump etc.).
2502 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002503void i915_handle_error(struct drm_device *dev, bool wedged,
2504 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002505{
2506 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002507 va_list args;
2508 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002509
Mika Kuoppala58174462014-02-25 17:11:26 +02002510 va_start(args, fmt);
2511 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2512 va_end(args);
2513
2514 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002515 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002516
Ben Gamariba1234d2009-09-14 17:48:47 -04002517 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002518 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2519 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002520
Ben Gamari11ed50e2009-09-14 17:48:45 -04002521 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002522 * Wakeup waiting processes so that the reset function
2523 * i915_reset_and_wakeup doesn't deadlock trying to grab
2524 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002525 * processes will see a reset in progress and back off,
2526 * releasing their locks and then wait for the reset completion.
2527 * We must do this for _all_ gpu waiters that might hold locks
2528 * that the reset work needs to acquire.
2529 *
2530 * Note: The wake_up serves as the required memory barrier to
2531 * ensure that the waiters see the updated value of the reset
2532 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002533 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002534 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002535 }
2536
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002537 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002538}
2539
Keith Packard42f52ef2008-10-18 19:39:29 -07002540/* Called from drm generic code, passed 'crtc' which
2541 * we use as a pipe index
2542 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002543static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002544{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002545 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002546 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002547
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002549 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002550 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002551 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002552 else
Keith Packard7c463582008-11-04 02:03:27 -08002553 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002554 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002555 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002556
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002557 return 0;
2558}
2559
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002560static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002561{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002562 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002563 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002564 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002565 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002566
Jesse Barnesf796cf82011-04-07 13:58:17 -07002567 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002568 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002569 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2570
2571 return 0;
2572}
2573
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002574static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2575{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002576 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002577 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002578
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002579 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002580 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002581 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2583
2584 return 0;
2585}
2586
Ben Widawskyabd58f02013-11-02 21:07:09 -07002587static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2588{
2589 struct drm_i915_private *dev_priv = dev->dev_private;
2590 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591
Ben Widawskyabd58f02013-11-02 21:07:09 -07002592 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002593 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2594 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2595 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002596 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2597 return 0;
2598}
2599
Keith Packard42f52ef2008-10-18 19:39:29 -07002600/* Called from drm generic code, passed 'crtc' which
2601 * we use as a pipe index
2602 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002603static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002604{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002605 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002606 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002607
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002608 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002609 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002610 PIPE_VBLANK_INTERRUPT_STATUS |
2611 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613}
2614
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002615static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002616{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002618 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002619 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002620 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002621
2622 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002623 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002624 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2625}
2626
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002627static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2628{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002629 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002630 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002631
2632 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002633 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002634 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002635 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2636}
2637
Ben Widawskyabd58f02013-11-02 21:07:09 -07002638static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2639{
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642
Ben Widawskyabd58f02013-11-02 21:07:09 -07002643 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002644 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2645 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2646 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2648}
2649
John Harrison44cdd6d2014-11-24 18:49:40 +00002650static struct drm_i915_gem_request *
2651ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002652{
Chris Wilson893eead2010-10-27 14:44:35 +01002653 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002654 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002655}
2656
Chris Wilson9107e9d2013-06-10 11:20:20 +01002657static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002658ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002659{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002660 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002661 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002662}
2663
Daniel Vettera028c4b2014-03-15 00:08:56 +01002664static bool
2665ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2666{
2667 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002668 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002669 } else {
2670 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2671 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2672 MI_SEMAPHORE_REGISTER);
2673 }
2674}
2675
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002676static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002677semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002678{
2679 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002680 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002681 int i;
2682
2683 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002684 for_each_ring(signaller, dev_priv, i) {
2685 if (ring == signaller)
2686 continue;
2687
2688 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2689 return signaller;
2690 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002691 } else {
2692 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2693
2694 for_each_ring(signaller, dev_priv, i) {
2695 if(ring == signaller)
2696 continue;
2697
Ben Widawskyebc348b2014-04-29 14:52:28 -07002698 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002699 return signaller;
2700 }
2701 }
2702
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002703 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2704 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002705
2706 return NULL;
2707}
2708
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002709static struct intel_engine_cs *
2710semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002711{
2712 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002713 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002714 u64 offset = 0;
2715 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002716
2717 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002718 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002719 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002720
Daniel Vetter88fe4292014-03-15 00:08:55 +01002721 /*
2722 * HEAD is likely pointing to the dword after the actual command,
2723 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002724 * or 4 dwords depending on the semaphore wait command size.
2725 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002726 * point at at batch, and semaphores are always emitted into the
2727 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002728 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002729 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002730 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002731
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002732 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002733 /*
2734 * Be paranoid and presume the hw has gone off into the wild -
2735 * our ring is smaller than what the hardware (and hence
2736 * HEAD_ADDR) allows. Also handles wrap-around.
2737 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002738 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002739
2740 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002741 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002742 if (cmd == ipehr)
2743 break;
2744
Daniel Vetter88fe4292014-03-15 00:08:55 +01002745 head -= 4;
2746 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002747
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748 if (!i)
2749 return NULL;
2750
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002751 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002752 if (INTEL_INFO(ring->dev)->gen >= 8) {
2753 offset = ioread32(ring->buffer->virtual_start + head + 12);
2754 offset <<= 32;
2755 offset = ioread32(ring->buffer->virtual_start + head + 8);
2756 }
2757 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002758}
2759
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002760static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002761{
2762 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002764 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002765
Chris Wilson4be17382014-06-06 10:22:29 +01002766 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002767
2768 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002769 if (signaller == NULL)
2770 return -1;
2771
2772 /* Prevent pathological recursion due to driver bugs */
2773 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002774 return -1;
2775
Chris Wilson4be17382014-06-06 10:22:29 +01002776 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2777 return 1;
2778
Chris Wilsona0d036b2014-07-19 12:40:42 +01002779 /* cursory check for an unkickable deadlock */
2780 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2781 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002782 return -1;
2783
2784 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002785}
2786
2787static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2788{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002789 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002790 int i;
2791
2792 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002793 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002794}
2795
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002796static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002798{
2799 struct drm_device *dev = ring->dev;
2800 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002801 u32 tmp;
2802
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002803 if (acthd != ring->hangcheck.acthd) {
2804 if (acthd > ring->hangcheck.max_acthd) {
2805 ring->hangcheck.max_acthd = acthd;
2806 return HANGCHECK_ACTIVE;
2807 }
2808
2809 return HANGCHECK_ACTIVE_LOOP;
2810 }
Chris Wilson6274f212013-06-10 11:20:21 +01002811
Chris Wilson9107e9d2013-06-10 11:20:20 +01002812 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002813 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002814
2815 /* Is the chip hanging on a WAIT_FOR_EVENT?
2816 * If so we can simply poke the RB_WAIT bit
2817 * and break the hang. This should work on
2818 * all but the second generation chipsets.
2819 */
2820 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002822 i915_handle_error(dev, false,
2823 "Kicking stuck wait on %s",
2824 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002825 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002826 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002827 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828
Chris Wilson6274f212013-06-10 11:20:21 +01002829 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2830 switch (semaphore_passed(ring)) {
2831 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002832 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002833 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002834 i915_handle_error(dev, false,
2835 "Kicking stuck semaphore on %s",
2836 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002837 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002838 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002839 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002840 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002841 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002842 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002843
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002844 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002845}
2846
Chris Wilson737b1502015-01-26 18:03:03 +02002847/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002848 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002849 * batchbuffers in a long time. We keep track per ring seqno progress and
2850 * if there are no progress, hangcheck score for that ring is increased.
2851 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2852 * we kick the ring. If we see no progress on three subsequent calls
2853 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002854 */
Chris Wilson737b1502015-01-26 18:03:03 +02002855static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002856{
Chris Wilson737b1502015-01-26 18:03:03 +02002857 struct drm_i915_private *dev_priv =
2858 container_of(work, typeof(*dev_priv),
2859 gpu_error.hangcheck_work.work);
2860 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002862 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002863 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002864 bool stuck[I915_NUM_RINGS] = { 0 };
2865#define BUSY 1
2866#define KICK 5
2867#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002868
Jani Nikulad330a952014-01-21 11:24:25 +02002869 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002870 return;
2871
Chris Wilsonb4519512012-05-11 14:29:30 +01002872 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002873 u64 acthd;
2874 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002875 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002876
Chris Wilson6274f212013-06-10 11:20:21 +01002877 semaphore_clear_deadlocks(dev_priv);
2878
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002879 seqno = ring->get_seqno(ring, false);
2880 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002881
Chris Wilson9107e9d2013-06-10 11:20:20 +01002882 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002883 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002884 ring->hangcheck.action = HANGCHECK_IDLE;
2885
Chris Wilson9107e9d2013-06-10 11:20:20 +01002886 if (waitqueue_active(&ring->irq_queue)) {
2887 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002888 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002889 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2890 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2891 ring->name);
2892 else
2893 DRM_INFO("Fake missed irq on %s\n",
2894 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002895 wake_up_all(&ring->irq_queue);
2896 }
2897 /* Safeguard against driver failure */
2898 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002899 } else
2900 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002901 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002902 /* We always increment the hangcheck score
2903 * if the ring is busy and still processing
2904 * the same request, so that no single request
2905 * can run indefinitely (such as a chain of
2906 * batches). The only time we do not increment
2907 * the hangcheck score on this ring, if this
2908 * ring is in a legitimate wait for another
2909 * ring. In that case the waiting ring is a
2910 * victim and we want to be sure we catch the
2911 * right culprit. Then every time we do kick
2912 * the ring, add a small increment to the
2913 * score so that we can catch a batch that is
2914 * being repeatedly kicked and so responsible
2915 * for stalling the machine.
2916 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002917 ring->hangcheck.action = ring_stuck(ring,
2918 acthd);
2919
2920 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002921 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002922 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002923 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002924 break;
2925 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002926 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002927 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002928 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002929 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002930 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002931 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002932 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002933 stuck[i] = true;
2934 break;
2935 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002936 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002937 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002938 ring->hangcheck.action = HANGCHECK_ACTIVE;
2939
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 /* Gradually reduce the count so that we catch DoS
2941 * attempts across multiple batches.
2942 */
2943 if (ring->hangcheck.score > 0)
2944 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002945
2946 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002947 }
2948
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002949 ring->hangcheck.seqno = seqno;
2950 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002951 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002952 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002953
Mika Kuoppala92cab732013-05-24 17:16:07 +03002954 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002955 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002956 DRM_INFO("%s on %s\n",
2957 stuck[i] ? "stuck" : "no progress",
2958 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002959 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002960 }
2961 }
2962
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002963 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002964 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002965
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 if (busy_count)
2967 /* Reset timer case chip hangs without another request
2968 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002969 i915_queue_hangcheck(dev);
2970}
2971
2972void i915_queue_hangcheck(struct drm_device *dev)
2973{
Chris Wilson737b1502015-01-26 18:03:03 +02002974 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002975
Jani Nikulad330a952014-01-21 11:24:25 +02002976 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002977 return;
2978
Chris Wilson737b1502015-01-26 18:03:03 +02002979 /* Don't continually defer the hangcheck so that it is always run at
2980 * least once after work has been scheduled on any ring. Otherwise,
2981 * we will ignore a hung ring if a second ring is kept busy.
2982 */
2983
2984 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2985 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002986}
2987
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002988static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991
2992 if (HAS_PCH_NOP(dev))
2993 return;
2994
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002995 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002996
2997 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2998 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002999}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003000
Paulo Zanoni622364b2014-04-01 15:37:22 -03003001/*
3002 * SDEIER is also touched by the interrupt handler to work around missed PCH
3003 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3004 * instead we unconditionally enable all PCH interrupt sources here, but then
3005 * only unmask them as needed with SDEIMR.
3006 *
3007 * This function needs to be called before interrupts are enabled.
3008 */
3009static void ibx_irq_pre_postinstall(struct drm_device *dev)
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
3012
3013 if (HAS_PCH_NOP(dev))
3014 return;
3015
3016 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003017 I915_WRITE(SDEIER, 0xffffffff);
3018 POSTING_READ(SDEIER);
3019}
3020
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003021static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003025 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003026 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003027 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003028}
3029
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030/* drm_dma.h hooks
3031*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003032static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003033{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003034 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003035
Paulo Zanoni0c841212014-04-01 15:37:27 -03003036 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003037
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003038 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003039 if (IS_GEN7(dev))
3040 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003041
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003042 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003043
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003044 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003045}
3046
Ville Syrjälä70591a42014-10-30 19:42:58 +02003047static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3048{
3049 enum pipe pipe;
3050
3051 I915_WRITE(PORT_HOTPLUG_EN, 0);
3052 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3053
3054 for_each_pipe(dev_priv, pipe)
3055 I915_WRITE(PIPESTAT(pipe), 0xffff);
3056
3057 GEN5_IRQ_RESET(VLV_);
3058}
3059
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003060static void valleyview_irq_preinstall(struct drm_device *dev)
3061{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003062 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003063
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003064 /* VLV magic */
3065 I915_WRITE(VLV_IMR, 0);
3066 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3067 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3068 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3069
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003070 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003071
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003072 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003073
Ville Syrjälä70591a42014-10-30 19:42:58 +02003074 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075}
3076
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003077static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3078{
3079 GEN8_IRQ_RESET_NDX(GT, 0);
3080 GEN8_IRQ_RESET_NDX(GT, 1);
3081 GEN8_IRQ_RESET_NDX(GT, 2);
3082 GEN8_IRQ_RESET_NDX(GT, 3);
3083}
3084
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003085static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003086{
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 int pipe;
3089
Ben Widawskyabd58f02013-11-02 21:07:09 -07003090 I915_WRITE(GEN8_MASTER_IRQ, 0);
3091 POSTING_READ(GEN8_MASTER_IRQ);
3092
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003093 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003094
Damien Lespiau055e3932014-08-18 13:49:10 +01003095 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003096 if (intel_display_power_is_enabled(dev_priv,
3097 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003098 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003099
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003100 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3101 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3102 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003103
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003104 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003105}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003106
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003107void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3108 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003109{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003110 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003111
Daniel Vetter13321782014-09-15 14:55:29 +02003112 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003113 if (pipe_mask & 1 << PIPE_A)
3114 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3115 dev_priv->de_irq_mask[PIPE_A],
3116 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003117 if (pipe_mask & 1 << PIPE_B)
3118 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3119 dev_priv->de_irq_mask[PIPE_B],
3120 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3121 if (pipe_mask & 1 << PIPE_C)
3122 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3123 dev_priv->de_irq_mask[PIPE_C],
3124 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003125 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003126}
3127
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003128static void cherryview_irq_preinstall(struct drm_device *dev)
3129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003131
3132 I915_WRITE(GEN8_MASTER_IRQ, 0);
3133 POSTING_READ(GEN8_MASTER_IRQ);
3134
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003135 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003136
3137 GEN5_IRQ_RESET(GEN8_PCU_);
3138
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003139 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3140
Ville Syrjälä70591a42014-10-30 19:42:58 +02003141 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003142}
3143
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003144static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003145{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003146 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003147 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003148 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003149
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003150 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003151 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003152 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003153 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003154 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003155 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003156 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003157 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003158 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003159 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003160 }
3161
Daniel Vetterfee884e2013-07-04 23:35:21 +02003162 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003163
3164 /*
3165 * Enable digital hotplug on the PCH, and configure the DP short pulse
3166 * duration to 2ms (which is the minimum in the Display Port spec)
3167 *
3168 * This register is the same on all known PCH chips.
3169 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003170 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3171 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3172 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3173 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3174 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3175 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3176}
3177
Paulo Zanonid46da432013-02-08 17:35:15 -02003178static void ibx_irq_postinstall(struct drm_device *dev)
3179{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003180 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003181 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003182
Daniel Vetter692a04c2013-05-29 21:43:05 +02003183 if (HAS_PCH_NOP(dev))
3184 return;
3185
Paulo Zanoni105b1222014-04-01 15:37:17 -03003186 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003187 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003188 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003189 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003190
Paulo Zanoni337ba012014-04-01 15:37:16 -03003191 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003192 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003193}
3194
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003195static void gen5_gt_irq_postinstall(struct drm_device *dev)
3196{
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 u32 pm_irqs, gt_irqs;
3199
3200 pm_irqs = gt_irqs = 0;
3201
3202 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003203 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003204 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003205 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3206 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003207 }
3208
3209 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3210 if (IS_GEN5(dev)) {
3211 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3212 ILK_BSD_USER_INTERRUPT;
3213 } else {
3214 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3215 }
3216
Paulo Zanoni35079892014-04-01 15:37:15 -03003217 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003218
3219 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003220 /*
3221 * RPS interrupts will get enabled/disabled on demand when RPS
3222 * itself is enabled/disabled.
3223 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003224 if (HAS_VEBOX(dev))
3225 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3226
Paulo Zanoni605cd252013-08-06 18:57:15 -03003227 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003228 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003229 }
3230}
3231
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003232static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003233{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003234 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003235 u32 display_mask, extra_mask;
3236
3237 if (INTEL_INFO(dev)->gen >= 7) {
3238 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3239 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3240 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003241 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003242 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003243 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003244 } else {
3245 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3246 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003247 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003248 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3249 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003250 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3251 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003252 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003253
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003254 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003255
Paulo Zanoni0c841212014-04-01 15:37:27 -03003256 I915_WRITE(HWSTAM, 0xeffe);
3257
Paulo Zanoni622364b2014-04-01 15:37:22 -03003258 ibx_irq_pre_postinstall(dev);
3259
Paulo Zanoni35079892014-04-01 15:37:15 -03003260 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003261
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003262 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003263
Paulo Zanonid46da432013-02-08 17:35:15 -02003264 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003265
Jesse Barnesf97108d2010-01-29 11:27:07 -08003266 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003267 /* Enable PCU event interrupts
3268 *
3269 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003270 * setup is guaranteed to run in single-threaded context. But we
3271 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003272 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003273 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003274 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003275 }
3276
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003277 return 0;
3278}
3279
Imre Deakf8b79e52014-03-04 19:23:07 +02003280static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3281{
3282 u32 pipestat_mask;
3283 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003284 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003285
3286 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3287 PIPE_FIFO_UNDERRUN_STATUS;
3288
Ville Syrjälä120dda42014-10-30 19:42:57 +02003289 for_each_pipe(dev_priv, pipe)
3290 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003291 POSTING_READ(PIPESTAT(PIPE_A));
3292
3293 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3294 PIPE_CRC_DONE_INTERRUPT_STATUS;
3295
Ville Syrjälä120dda42014-10-30 19:42:57 +02003296 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3297 for_each_pipe(dev_priv, pipe)
3298 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003299
3300 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3301 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3302 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003303 if (IS_CHERRYVIEW(dev_priv))
3304 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003305 dev_priv->irq_mask &= ~iir_mask;
3306
3307 I915_WRITE(VLV_IIR, iir_mask);
3308 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003309 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003310 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3311 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003312}
3313
3314static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3315{
3316 u32 pipestat_mask;
3317 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003318 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003319
3320 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3321 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003322 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003323 if (IS_CHERRYVIEW(dev_priv))
3324 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003325
3326 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003327 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003328 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003329 I915_WRITE(VLV_IIR, iir_mask);
3330 I915_WRITE(VLV_IIR, iir_mask);
3331 POSTING_READ(VLV_IIR);
3332
3333 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3334 PIPE_CRC_DONE_INTERRUPT_STATUS;
3335
Ville Syrjälä120dda42014-10-30 19:42:57 +02003336 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3337 for_each_pipe(dev_priv, pipe)
3338 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003339
3340 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3341 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003342
3343 for_each_pipe(dev_priv, pipe)
3344 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003345 POSTING_READ(PIPESTAT(PIPE_A));
3346}
3347
3348void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3349{
3350 assert_spin_locked(&dev_priv->irq_lock);
3351
3352 if (dev_priv->display_irqs_enabled)
3353 return;
3354
3355 dev_priv->display_irqs_enabled = true;
3356
Imre Deak950eaba2014-09-08 15:21:09 +03003357 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003358 valleyview_display_irqs_install(dev_priv);
3359}
3360
3361void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3362{
3363 assert_spin_locked(&dev_priv->irq_lock);
3364
3365 if (!dev_priv->display_irqs_enabled)
3366 return;
3367
3368 dev_priv->display_irqs_enabled = false;
3369
Imre Deak950eaba2014-09-08 15:21:09 +03003370 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003371 valleyview_display_irqs_uninstall(dev_priv);
3372}
3373
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003374static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003375{
Imre Deakf8b79e52014-03-04 19:23:07 +02003376 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003377
Daniel Vetter20afbda2012-12-11 14:05:07 +01003378 I915_WRITE(PORT_HOTPLUG_EN, 0);
3379 POSTING_READ(PORT_HOTPLUG_EN);
3380
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003381 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003382 I915_WRITE(VLV_IIR, 0xffffffff);
3383 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3384 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3385 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003386
Daniel Vetterb79480b2013-06-27 17:52:10 +02003387 /* Interrupt setup is already guaranteed to be single-threaded, this is
3388 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003389 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003390 if (dev_priv->display_irqs_enabled)
3391 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003392 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003393}
3394
3395static int valleyview_irq_postinstall(struct drm_device *dev)
3396{
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398
3399 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003401 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003402
3403 /* ack & enable invalid PTE error interrupts */
3404#if 0 /* FIXME: add support to irq handler for checking these bits */
3405 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3406 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3407#endif
3408
3409 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003410
3411 return 0;
3412}
3413
Ben Widawskyabd58f02013-11-02 21:07:09 -07003414static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3415{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003416 /* These are interrupts we'll toggle with the ring mask register */
3417 uint32_t gt_interrupts[] = {
3418 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003419 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003420 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003421 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3422 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003423 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003424 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3425 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3426 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003428 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3429 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003430 };
3431
Ben Widawsky09610212014-05-15 20:58:08 +03003432 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303433 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3434 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003435 /*
3436 * RPS interrupts will get enabled/disabled on demand when RPS itself
3437 * is enabled/disabled.
3438 */
3439 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303440 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003441}
3442
3443static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3444{
Damien Lespiau770de832014-03-20 20:45:01 +00003445 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3446 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003447 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003448 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003449
Jesse Barnes88e04702014-11-13 17:51:48 +00003450 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003451 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3452 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003453 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3454 GEN9_AUX_CHANNEL_D;
3455 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003456 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3457 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3458
3459 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3460 GEN8_PIPE_FIFO_UNDERRUN;
3461
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003462 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3463 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3464 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Damien Lespiau055e3932014-08-18 13:49:10 +01003466 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003467 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003468 POWER_DOMAIN_PIPE(pipe)))
3469 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3470 dev_priv->de_irq_mask[pipe],
3471 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003472
Jesse Barnes88e04702014-11-13 17:51:48 +00003473 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003474}
3475
3476static int gen8_irq_postinstall(struct drm_device *dev)
3477{
3478 struct drm_i915_private *dev_priv = dev->dev_private;
3479
Paulo Zanoni622364b2014-04-01 15:37:22 -03003480 ibx_irq_pre_postinstall(dev);
3481
Ben Widawskyabd58f02013-11-02 21:07:09 -07003482 gen8_gt_irq_postinstall(dev_priv);
3483 gen8_de_irq_postinstall(dev_priv);
3484
3485 ibx_irq_postinstall(dev);
3486
3487 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3488 POSTING_READ(GEN8_MASTER_IRQ);
3489
3490 return 0;
3491}
3492
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003493static int cherryview_irq_postinstall(struct drm_device *dev)
3494{
3495 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003496
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003497 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003498
3499 gen8_gt_irq_postinstall(dev_priv);
3500
3501 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3502 POSTING_READ(GEN8_MASTER_IRQ);
3503
3504 return 0;
3505}
3506
Ben Widawskyabd58f02013-11-02 21:07:09 -07003507static void gen8_irq_uninstall(struct drm_device *dev)
3508{
3509 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003510
3511 if (!dev_priv)
3512 return;
3513
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003514 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003515}
3516
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003517static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3518{
3519 /* Interrupt setup is already guaranteed to be single-threaded, this is
3520 * just to make the assert_spin_locked check happy. */
3521 spin_lock_irq(&dev_priv->irq_lock);
3522 if (dev_priv->display_irqs_enabled)
3523 valleyview_display_irqs_uninstall(dev_priv);
3524 spin_unlock_irq(&dev_priv->irq_lock);
3525
3526 vlv_display_irq_reset(dev_priv);
3527
Imre Deakc352d1b2014-11-20 16:05:55 +02003528 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003529}
3530
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003531static void valleyview_irq_uninstall(struct drm_device *dev)
3532{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534
3535 if (!dev_priv)
3536 return;
3537
Imre Deak843d0e72014-04-14 20:24:23 +03003538 I915_WRITE(VLV_MASTER_IER, 0);
3539
Ville Syrjälä893fce82014-10-30 19:42:56 +02003540 gen5_gt_irq_reset(dev);
3541
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003542 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003543
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003544 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003545}
3546
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003547static void cherryview_irq_uninstall(struct drm_device *dev)
3548{
3549 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550
3551 if (!dev_priv)
3552 return;
3553
3554 I915_WRITE(GEN8_MASTER_IRQ, 0);
3555 POSTING_READ(GEN8_MASTER_IRQ);
3556
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003557 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003558
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003559 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003560
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003561 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003562}
3563
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003564static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003565{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003566 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003567
3568 if (!dev_priv)
3569 return;
3570
Paulo Zanonibe30b292014-04-01 15:37:25 -03003571 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003572}
3573
Chris Wilsonc2798b12012-04-22 21:13:57 +01003574static void i8xx_irq_preinstall(struct drm_device * dev)
3575{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003576 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003577 int pipe;
3578
Damien Lespiau055e3932014-08-18 13:49:10 +01003579 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003580 I915_WRITE(PIPESTAT(pipe), 0);
3581 I915_WRITE16(IMR, 0xffff);
3582 I915_WRITE16(IER, 0x0);
3583 POSTING_READ16(IER);
3584}
3585
3586static int i8xx_irq_postinstall(struct drm_device *dev)
3587{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003588 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003589
Chris Wilsonc2798b12012-04-22 21:13:57 +01003590 I915_WRITE16(EMR,
3591 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3592
3593 /* Unmask the interrupts that we always want on. */
3594 dev_priv->irq_mask =
3595 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3596 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3597 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3598 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3599 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3600 I915_WRITE16(IMR, dev_priv->irq_mask);
3601
3602 I915_WRITE16(IER,
3603 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3604 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3605 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3606 I915_USER_INTERRUPT);
3607 POSTING_READ16(IER);
3608
Daniel Vetter379ef822013-10-16 22:55:56 +02003609 /* Interrupt setup is already guaranteed to be single-threaded, this is
3610 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003611 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003612 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3613 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003614 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003615
Chris Wilsonc2798b12012-04-22 21:13:57 +01003616 return 0;
3617}
3618
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003619/*
3620 * Returns true when a page flip has completed.
3621 */
3622static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003623 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003624{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003625 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003626 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003627
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003628 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003629 return false;
3630
3631 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003632 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003633
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003634 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3635 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3636 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3637 * the flip is completed (no longer pending). Since this doesn't raise
3638 * an interrupt per se, we watch for the change at vblank.
3639 */
3640 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003641 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003642
Ville Syrjälä7d475592014-12-17 23:08:03 +02003643 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003644 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003645 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003646
3647check_page_flip:
3648 intel_check_page_flip(dev, pipe);
3649 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003650}
3651
Daniel Vetterff1f5252012-10-02 15:10:55 +02003652static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003653{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003654 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003656 u16 iir, new_iir;
3657 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003658 int pipe;
3659 u16 flip_mask =
3660 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3661 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3662
Imre Deak2dd2a882015-02-24 11:14:30 +02003663 if (!intel_irqs_enabled(dev_priv))
3664 return IRQ_NONE;
3665
Chris Wilsonc2798b12012-04-22 21:13:57 +01003666 iir = I915_READ16(IIR);
3667 if (iir == 0)
3668 return IRQ_NONE;
3669
3670 while (iir & ~flip_mask) {
3671 /* Can't rely on pipestat interrupt bit in iir as it might
3672 * have been cleared after the pipestat interrupt was received.
3673 * It doesn't set the bit in iir again, but it still produces
3674 * interrupts (for non-MSI).
3675 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003676 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003677 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003678 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679
Damien Lespiau055e3932014-08-18 13:49:10 +01003680 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 int reg = PIPESTAT(pipe);
3682 pipe_stats[pipe] = I915_READ(reg);
3683
3684 /*
3685 * Clear the PIPE*STAT regs before the IIR
3686 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003687 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003690 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691
3692 I915_WRITE16(IIR, iir & ~flip_mask);
3693 new_iir = I915_READ16(IIR); /* Flush posted writes */
3694
Chris Wilsonc2798b12012-04-22 21:13:57 +01003695 if (iir & I915_USER_INTERRUPT)
3696 notify_ring(dev, &dev_priv->ring[RCS]);
3697
Damien Lespiau055e3932014-08-18 13:49:10 +01003698 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003699 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003700 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003701 plane = !plane;
3702
Daniel Vetter4356d582013-10-16 22:55:55 +02003703 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003704 i8xx_handle_vblank(dev, plane, pipe, iir))
3705 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706
Daniel Vetter4356d582013-10-16 22:55:55 +02003707 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003708 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003709
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003710 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3711 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3712 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003713 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714
3715 iir = new_iir;
3716 }
3717
3718 return IRQ_HANDLED;
3719}
3720
3721static void i8xx_irq_uninstall(struct drm_device * dev)
3722{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003723 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003724 int pipe;
3725
Damien Lespiau055e3932014-08-18 13:49:10 +01003726 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727 /* Clear enable bits; then clear status bits */
3728 I915_WRITE(PIPESTAT(pipe), 0);
3729 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3730 }
3731 I915_WRITE16(IMR, 0xffff);
3732 I915_WRITE16(IER, 0x0);
3733 I915_WRITE16(IIR, I915_READ16(IIR));
3734}
3735
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736static void i915_irq_preinstall(struct drm_device * dev)
3737{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003738 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 int pipe;
3740
Chris Wilsona266c7d2012-04-24 22:59:44 +01003741 if (I915_HAS_HOTPLUG(dev)) {
3742 I915_WRITE(PORT_HOTPLUG_EN, 0);
3743 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3744 }
3745
Chris Wilson00d98eb2012-04-24 22:59:48 +01003746 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003747 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003748 I915_WRITE(PIPESTAT(pipe), 0);
3749 I915_WRITE(IMR, 0xffffffff);
3750 I915_WRITE(IER, 0x0);
3751 POSTING_READ(IER);
3752}
3753
3754static int i915_irq_postinstall(struct drm_device *dev)
3755{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003756 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003757 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758
Chris Wilson38bde182012-04-24 22:59:50 +01003759 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3760
3761 /* Unmask the interrupts that we always want on. */
3762 dev_priv->irq_mask =
3763 ~(I915_ASLE_INTERRUPT |
3764 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3765 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3766 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3767 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3768 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3769
3770 enable_mask =
3771 I915_ASLE_INTERRUPT |
3772 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3773 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3774 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3775 I915_USER_INTERRUPT;
3776
Chris Wilsona266c7d2012-04-24 22:59:44 +01003777 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003778 I915_WRITE(PORT_HOTPLUG_EN, 0);
3779 POSTING_READ(PORT_HOTPLUG_EN);
3780
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781 /* Enable in IER... */
3782 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3783 /* and unmask in IMR */
3784 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3785 }
3786
Chris Wilsona266c7d2012-04-24 22:59:44 +01003787 I915_WRITE(IMR, dev_priv->irq_mask);
3788 I915_WRITE(IER, enable_mask);
3789 POSTING_READ(IER);
3790
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003791 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003792
Daniel Vetter379ef822013-10-16 22:55:56 +02003793 /* Interrupt setup is already guaranteed to be single-threaded, this is
3794 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003795 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003796 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3797 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003798 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003799
Daniel Vetter20afbda2012-12-11 14:05:07 +01003800 return 0;
3801}
3802
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003803/*
3804 * Returns true when a page flip has completed.
3805 */
3806static bool i915_handle_vblank(struct drm_device *dev,
3807 int plane, int pipe, u32 iir)
3808{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003809 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003810 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3811
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003812 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813 return false;
3814
3815 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003816 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003817
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003818 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3819 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3820 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3821 * the flip is completed (no longer pending). Since this doesn't raise
3822 * an interrupt per se, we watch for the change at vblank.
3823 */
3824 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003825 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003826
Ville Syrjälä7d475592014-12-17 23:08:03 +02003827 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003828 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003829 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003830
3831check_page_flip:
3832 intel_check_page_flip(dev, pipe);
3833 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003834}
3835
Daniel Vetterff1f5252012-10-02 15:10:55 +02003836static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003838 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003840 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003841 u32 flip_mask =
3842 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3843 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003844 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845
Imre Deak2dd2a882015-02-24 11:14:30 +02003846 if (!intel_irqs_enabled(dev_priv))
3847 return IRQ_NONE;
3848
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003850 do {
3851 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003852 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853
3854 /* Can't rely on pipestat interrupt bit in iir as it might
3855 * have been cleared after the pipestat interrupt was received.
3856 * It doesn't set the bit in iir again, but it still produces
3857 * interrupts (for non-MSI).
3858 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003859 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003861 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862
Damien Lespiau055e3932014-08-18 13:49:10 +01003863 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 int reg = PIPESTAT(pipe);
3865 pipe_stats[pipe] = I915_READ(reg);
3866
Chris Wilson38bde182012-04-24 22:59:50 +01003867 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003870 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 }
3872 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003873 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874
3875 if (!irq_received)
3876 break;
3877
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003879 if (I915_HAS_HOTPLUG(dev) &&
3880 iir & I915_DISPLAY_PORT_INTERRUPT)
3881 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882
Chris Wilson38bde182012-04-24 22:59:50 +01003883 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 new_iir = I915_READ(IIR); /* Flush posted writes */
3885
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886 if (iir & I915_USER_INTERRUPT)
3887 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888
Damien Lespiau055e3932014-08-18 13:49:10 +01003889 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003890 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003891 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003892 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003893
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003894 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3895 i915_handle_vblank(dev, plane, pipe, iir))
3896 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
3898 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3899 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003900
3901 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003902 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003903
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003904 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3905 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3906 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 }
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3910 intel_opregion_asle_intr(dev);
3911
3912 /* With MSI, interrupts are only generated when iir
3913 * transitions from zero to nonzero. If another bit got
3914 * set while we were handling the existing iir bits, then
3915 * we would never get another interrupt.
3916 *
3917 * This is fine on non-MSI as well, as if we hit this path
3918 * we avoid exiting the interrupt handler only to generate
3919 * another one.
3920 *
3921 * Note that for MSI this could cause a stray interrupt report
3922 * if an interrupt landed in the time between writing IIR and
3923 * the posting read. This should be rare enough to never
3924 * trigger the 99% of 100,000 interrupts test for disabling
3925 * stray interrupts.
3926 */
Chris Wilson38bde182012-04-24 22:59:50 +01003927 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003929 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930
3931 return ret;
3932}
3933
3934static void i915_irq_uninstall(struct drm_device * dev)
3935{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003936 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 int pipe;
3938
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 if (I915_HAS_HOTPLUG(dev)) {
3940 I915_WRITE(PORT_HOTPLUG_EN, 0);
3941 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3942 }
3943
Chris Wilson00d98eb2012-04-24 22:59:48 +01003944 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003945 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003946 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003948 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3949 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 I915_WRITE(IMR, 0xffffffff);
3951 I915_WRITE(IER, 0x0);
3952
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 I915_WRITE(IIR, I915_READ(IIR));
3954}
3955
3956static void i965_irq_preinstall(struct drm_device * dev)
3957{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959 int pipe;
3960
Chris Wilsonadca4732012-05-11 18:01:31 +01003961 I915_WRITE(PORT_HOTPLUG_EN, 0);
3962 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963
3964 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003965 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 I915_WRITE(PIPESTAT(pipe), 0);
3967 I915_WRITE(IMR, 0xffffffff);
3968 I915_WRITE(IER, 0x0);
3969 POSTING_READ(IER);
3970}
3971
3972static int i965_irq_postinstall(struct drm_device *dev)
3973{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003974 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003975 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976 u32 error_mask;
3977
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003979 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003980 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003981 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3982 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3983 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3984 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3985 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3986
3987 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003988 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3989 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003990 enable_mask |= I915_USER_INTERRUPT;
3991
3992 if (IS_G4X(dev))
3993 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994
Daniel Vetterb79480b2013-06-27 17:52:10 +02003995 /* Interrupt setup is already guaranteed to be single-threaded, this is
3996 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003997 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003998 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3999 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4000 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004001 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 /*
4004 * Enable some error detection, note the instruction error mask
4005 * bit is reserved, so we leave it masked.
4006 */
4007 if (IS_G4X(dev)) {
4008 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4009 GM45_ERROR_MEM_PRIV |
4010 GM45_ERROR_CP_PRIV |
4011 I915_ERROR_MEMORY_REFRESH);
4012 } else {
4013 error_mask = ~(I915_ERROR_PAGE_TABLE |
4014 I915_ERROR_MEMORY_REFRESH);
4015 }
4016 I915_WRITE(EMR, error_mask);
4017
4018 I915_WRITE(IMR, dev_priv->irq_mask);
4019 I915_WRITE(IER, enable_mask);
4020 POSTING_READ(IER);
4021
Daniel Vetter20afbda2012-12-11 14:05:07 +01004022 I915_WRITE(PORT_HOTPLUG_EN, 0);
4023 POSTING_READ(PORT_HOTPLUG_EN);
4024
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004025 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004026
4027 return 0;
4028}
4029
Egbert Eichbac56d52013-02-25 12:06:51 -05004030static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004031{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004032 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004033 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004034 u32 hotplug_en;
4035
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004036 assert_spin_locked(&dev_priv->irq_lock);
4037
Ville Syrjälä778eb332015-01-09 14:21:13 +02004038 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4039 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4040 /* Note HDMI and DP share hotplug bits */
4041 /* enable bits are the same for all generations */
4042 for_each_intel_encoder(dev, intel_encoder)
4043 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4044 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4045 /* Programming the CRT detection parameters tends
4046 to generate a spurious hotplug event about three
4047 seconds later. So just do it once.
4048 */
4049 if (IS_G4X(dev))
4050 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4051 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4052 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
Ville Syrjälä778eb332015-01-09 14:21:13 +02004054 /* Ignore TV since it's buggy */
4055 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056}
4057
Daniel Vetterff1f5252012-10-02 15:10:55 +02004058static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004060 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004061 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062 u32 iir, new_iir;
4063 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004065 u32 flip_mask =
4066 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4067 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068
Imre Deak2dd2a882015-02-24 11:14:30 +02004069 if (!intel_irqs_enabled(dev_priv))
4070 return IRQ_NONE;
4071
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 iir = I915_READ(IIR);
4073
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004075 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004076 bool blc_event = false;
4077
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 /* Can't rely on pipestat interrupt bit in iir as it might
4079 * have been cleared after the pipestat interrupt was received.
4080 * It doesn't set the bit in iir again, but it still produces
4081 * interrupts (for non-MSI).
4082 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004083 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004085 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086
Damien Lespiau055e3932014-08-18 13:49:10 +01004087 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 int reg = PIPESTAT(pipe);
4089 pipe_stats[pipe] = I915_READ(reg);
4090
4091 /*
4092 * Clear the PIPE*STAT regs before the IIR
4093 */
4094 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004096 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 }
4098 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004099 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100
4101 if (!irq_received)
4102 break;
4103
4104 ret = IRQ_HANDLED;
4105
4106 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004107 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4108 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004110 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111 new_iir = I915_READ(IIR); /* Flush posted writes */
4112
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 if (iir & I915_USER_INTERRUPT)
4114 notify_ring(dev, &dev_priv->ring[RCS]);
4115 if (iir & I915_BSD_USER_INTERRUPT)
4116 notify_ring(dev, &dev_priv->ring[VCS]);
4117
Damien Lespiau055e3932014-08-18 13:49:10 +01004118 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004119 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004120 i915_handle_vblank(dev, pipe, pipe, iir))
4121 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122
4123 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4124 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004125
4126 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004127 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004129 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4130 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004131 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132
4133 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4134 intel_opregion_asle_intr(dev);
4135
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004136 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4137 gmbus_irq_handler(dev);
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 /* With MSI, interrupts are only generated when iir
4140 * transitions from zero to nonzero. If another bit got
4141 * set while we were handling the existing iir bits, then
4142 * we would never get another interrupt.
4143 *
4144 * This is fine on non-MSI as well, as if we hit this path
4145 * we avoid exiting the interrupt handler only to generate
4146 * another one.
4147 *
4148 * Note that for MSI this could cause a stray interrupt report
4149 * if an interrupt landed in the time between writing IIR and
4150 * the posting read. This should be rare enough to never
4151 * trigger the 99% of 100,000 interrupts test for disabling
4152 * stray interrupts.
4153 */
4154 iir = new_iir;
4155 }
4156
4157 return ret;
4158}
4159
4160static void i965_irq_uninstall(struct drm_device * dev)
4161{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163 int pipe;
4164
4165 if (!dev_priv)
4166 return;
4167
Chris Wilsonadca4732012-05-11 18:01:31 +01004168 I915_WRITE(PORT_HOTPLUG_EN, 0);
4169 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170
4171 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004172 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 I915_WRITE(PIPESTAT(pipe), 0);
4174 I915_WRITE(IMR, 0xffffffff);
4175 I915_WRITE(IER, 0x0);
4176
Damien Lespiau055e3932014-08-18 13:49:10 +01004177 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 I915_WRITE(PIPESTAT(pipe),
4179 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4180 I915_WRITE(IIR, I915_READ(IIR));
4181}
4182
Daniel Vetter4cb21832014-09-15 14:55:26 +02004183static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004184{
Imre Deak63237512014-08-18 15:37:02 +03004185 struct drm_i915_private *dev_priv =
4186 container_of(work, typeof(*dev_priv),
4187 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004188 struct drm_device *dev = dev_priv->dev;
4189 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004190 int i;
4191
Imre Deak63237512014-08-18 15:37:02 +03004192 intel_runtime_pm_get(dev_priv);
4193
Daniel Vetter4cb21832014-09-15 14:55:26 +02004194 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004195 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4196 struct drm_connector *connector;
4197
4198 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4199 continue;
4200
4201 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4202
4203 list_for_each_entry(connector, &mode_config->connector_list, head) {
4204 struct intel_connector *intel_connector = to_intel_connector(connector);
4205
4206 if (intel_connector->encoder->hpd_pin == i) {
4207 if (connector->polled != intel_connector->polled)
4208 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004209 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004210 connector->polled = intel_connector->polled;
4211 if (!connector->polled)
4212 connector->polled = DRM_CONNECTOR_POLL_HPD;
4213 }
4214 }
4215 }
4216 if (dev_priv->display.hpd_irq_setup)
4217 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004218 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004219
4220 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004221}
4222
Daniel Vetterfca52a52014-09-30 10:56:45 +02004223/**
4224 * intel_irq_init - initializes irq support
4225 * @dev_priv: i915 device instance
4226 *
4227 * This function initializes all the irq support including work items, timers
4228 * and all the vtables. It does not setup the interrupt itself though.
4229 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004230void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004231{
Daniel Vetterb9632912014-09-30 10:56:44 +02004232 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004233
4234 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004235 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004236 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004237 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004238
Deepak Sa6706b42014-03-15 20:23:22 +05304239 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004240 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004241 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004242 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004243 else
4244 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304245
Chris Wilson737b1502015-01-26 18:03:03 +02004246 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4247 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004248 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004249 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004250
Tomas Janousek97a19a22012-12-08 13:48:13 +01004251 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004252
Daniel Vetterb9632912014-09-30 10:56:44 +02004253 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004254 dev->max_vblank_count = 0;
4255 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004256 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004257 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4258 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004259 } else {
4260 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4261 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004262 }
4263
Ville Syrjälä21da2702014-08-06 14:49:55 +03004264 /*
4265 * Opt out of the vblank disable timer on everything except gen2.
4266 * Gen2 doesn't have a hardware frame counter and so depends on
4267 * vblank interrupts to produce sane vblank seuquence numbers.
4268 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004269 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004270 dev->vblank_disable_immediate = true;
4271
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004272 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4273 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004274
Daniel Vetterb9632912014-09-30 10:56:44 +02004275 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004276 dev->driver->irq_handler = cherryview_irq_handler;
4277 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4278 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4279 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4280 dev->driver->enable_vblank = valleyview_enable_vblank;
4281 dev->driver->disable_vblank = valleyview_disable_vblank;
4282 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004283 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004284 dev->driver->irq_handler = valleyview_irq_handler;
4285 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4286 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4287 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4288 dev->driver->enable_vblank = valleyview_enable_vblank;
4289 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004290 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004291 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004292 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004293 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004294 dev->driver->irq_postinstall = gen8_irq_postinstall;
4295 dev->driver->irq_uninstall = gen8_irq_uninstall;
4296 dev->driver->enable_vblank = gen8_enable_vblank;
4297 dev->driver->disable_vblank = gen8_disable_vblank;
4298 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004299 } else if (HAS_PCH_SPLIT(dev)) {
4300 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004301 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004302 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4303 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4304 dev->driver->enable_vblank = ironlake_enable_vblank;
4305 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004306 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004307 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004308 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004309 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4310 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4311 dev->driver->irq_handler = i8xx_irq_handler;
4312 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004313 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004314 dev->driver->irq_preinstall = i915_irq_preinstall;
4315 dev->driver->irq_postinstall = i915_irq_postinstall;
4316 dev->driver->irq_uninstall = i915_irq_uninstall;
4317 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004318 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004319 dev->driver->irq_preinstall = i965_irq_preinstall;
4320 dev->driver->irq_postinstall = i965_irq_postinstall;
4321 dev->driver->irq_uninstall = i965_irq_uninstall;
4322 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004323 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004324 if (I915_HAS_HOTPLUG(dev_priv))
4325 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004326 dev->driver->enable_vblank = i915_enable_vblank;
4327 dev->driver->disable_vblank = i915_disable_vblank;
4328 }
4329}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004330
Daniel Vetterfca52a52014-09-30 10:56:45 +02004331/**
4332 * intel_hpd_init - initializes and enables hpd support
4333 * @dev_priv: i915 device instance
4334 *
4335 * This function enables the hotplug support. It requires that interrupts have
4336 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4337 * poll request can run concurrently to other code, so locking rules must be
4338 * obeyed.
4339 *
4340 * This is a separate step from interrupt enabling to simplify the locking rules
4341 * in the driver load and resume code.
4342 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004343void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004344{
Daniel Vetterb9632912014-09-30 10:56:44 +02004345 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004346 struct drm_mode_config *mode_config = &dev->mode_config;
4347 struct drm_connector *connector;
4348 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004349
Egbert Eich821450c2013-04-16 13:36:55 +02004350 for (i = 1; i < HPD_NUM_PINS; i++) {
4351 dev_priv->hpd_stats[i].hpd_cnt = 0;
4352 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4353 }
4354 list_for_each_entry(connector, &mode_config->connector_list, head) {
4355 struct intel_connector *intel_connector = to_intel_connector(connector);
4356 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004357 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4358 connector->polled = DRM_CONNECTOR_POLL_HPD;
4359 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004360 connector->polled = DRM_CONNECTOR_POLL_HPD;
4361 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004362
4363 /* Interrupt setup is already guaranteed to be single-threaded, this is
4364 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004365 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004366 if (dev_priv->display.hpd_irq_setup)
4367 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004368 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004369}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004370
Daniel Vetterfca52a52014-09-30 10:56:45 +02004371/**
4372 * intel_irq_install - enables the hardware interrupt
4373 * @dev_priv: i915 device instance
4374 *
4375 * This function enables the hardware interrupt handling, but leaves the hotplug
4376 * handling still disabled. It is called after intel_irq_init().
4377 *
4378 * In the driver load and resume code we need working interrupts in a few places
4379 * but don't want to deal with the hassle of concurrent probe and hotplug
4380 * workers. Hence the split into this two-stage approach.
4381 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004382int intel_irq_install(struct drm_i915_private *dev_priv)
4383{
4384 /*
4385 * We enable some interrupt sources in our postinstall hooks, so mark
4386 * interrupts as enabled _before_ actually enabling them to avoid
4387 * special cases in our ordering checks.
4388 */
4389 dev_priv->pm.irqs_enabled = true;
4390
4391 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4392}
4393
Daniel Vetterfca52a52014-09-30 10:56:45 +02004394/**
4395 * intel_irq_uninstall - finilizes all irq handling
4396 * @dev_priv: i915 device instance
4397 *
4398 * This stops interrupt and hotplug handling and unregisters and frees all
4399 * resources acquired in the init functions.
4400 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004401void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4402{
4403 drm_irq_uninstall(dev_priv->dev);
4404 intel_hpd_cancel_work(dev_priv);
4405 dev_priv->pm.irqs_enabled = false;
4406}
4407
Daniel Vetterfca52a52014-09-30 10:56:45 +02004408/**
4409 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4410 * @dev_priv: i915 device instance
4411 *
4412 * This function is used to disable interrupts at runtime, both in the runtime
4413 * pm and the system suspend/resume code.
4414 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004415void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004416{
Daniel Vetterb9632912014-09-30 10:56:44 +02004417 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004418 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004419 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004420}
4421
Daniel Vetterfca52a52014-09-30 10:56:45 +02004422/**
4423 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4424 * @dev_priv: i915 device instance
4425 *
4426 * This function is used to enable interrupts at runtime, both in the runtime
4427 * pm and the system suspend/resume code.
4428 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004429void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004430{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004431 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004432 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4433 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004434}