blob: ede5bbbd8a08a175873e24215a754b5be28ef23d [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
495/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700496 * i915_pipe_enabled - check if a pipe is enabled
497 * @dev: DRM device
498 * @pipe: pipe to check
499 *
500 * Reading certain registers when the pipe is disabled can hang the chip.
501 * Use this routine to make sure the PLL is running and the pipe is active
502 * before reading such registers if unsure.
503 */
504static int
505i915_pipe_enabled(struct drm_device *dev, int pipe)
506{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300507 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200508
Daniel Vettera01025a2013-05-22 00:50:23 +0200509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510 /* Locking is horribly broken here, but whatever. */
511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300513
Daniel Vettera01025a2013-05-22 00:50:23 +0200514 return intel_crtc->active;
515 } else {
516 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700518}
519
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300520/*
521 * This timing diagram depicts the video signal in and
522 * around the vertical blanking period.
523 *
524 * Assumptions about the fictitious mode used in this example:
525 * vblank_start >= 3
526 * vsync_start = vblank_start + 1
527 * vsync_end = vblank_start + 2
528 * vtotal = vblank_start + 3
529 *
530 * start of vblank:
531 * latch double buffered registers
532 * increment frame counter (ctg+)
533 * generate start of vblank interrupt (gen4+)
534 * |
535 * | frame start:
536 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
537 * | may be shifted forward 1-3 extra lines via PIPECONF
538 * | |
539 * | | start of vsync:
540 * | | generate vsync interrupt
541 * | | |
542 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
543 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
544 * ----va---> <-----------------vb--------------------> <--------va-------------
545 * | | <----vs-----> |
546 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549 * | | |
550 * last visible pixel first visible pixel
551 * | increment frame counter (gen3/4)
552 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
553 *
554 * x = horizontal active
555 * _ = horizontal blanking
556 * hs = horizontal sync
557 * va = vertical active
558 * vb = vertical blanking
559 * vs = vertical sync
560 * vbs = vblank_start (number)
561 *
562 * Summary:
563 * - most events happen at the start of horizontal sync
564 * - frame start happens at the start of horizontal blank, 1-4 lines
565 * (depending on PIPECONF settings) after the start of vblank
566 * - gen3/4 pixel and frame counter are synchronized with the start
567 * of horizontal active on the first line of vertical active
568 */
569
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300570static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
571{
572 /* Gen2 doesn't have a hardware frame counter */
573 return 0;
574}
575
Keith Packard42f52ef2008-10-18 19:39:29 -0700576/* Called from drm generic code, passed a 'crtc', which
577 * we use as a pipe index
578 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700579static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700582 unsigned long high_frame;
583 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300584 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585
586 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800587 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 return 0;
590 }
591
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593 struct intel_crtc *intel_crtc =
594 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595 const struct drm_display_mode *mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200596 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300598 htotal = mode->crtc_htotal;
599 hsync_start = mode->crtc_hsync_start;
600 vbl_start = mode->crtc_vblank_start;
601 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
602 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300603 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100604 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300605
606 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300607 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300608 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300609 if ((I915_READ(PIPECONF(cpu_transcoder)) &
610 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
611 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300612 }
613
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300614 /* Convert to pixel count */
615 vbl_start *= htotal;
616
617 /* Start of vblank event occurs at start of hsync */
618 vbl_start -= htotal - hsync_start;
619
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800620 high_frame = PIPEFRAME(pipe);
621 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100622
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623 /*
624 * High & low register fields aren't synchronized, so make sure
625 * we get a low value that's stable across two reads of the high
626 * register.
627 */
628 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100629 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300630 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100631 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700632 } while (high1 != high2);
633
Chris Wilson5eddb702010-09-11 13:48:45 +0100634 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300635 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100636 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300637
638 /*
639 * The frame counter increments at beginning of active.
640 * Cook up a vblank counter by also checking the pixel
641 * counter against vblank start.
642 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200643 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700644}
645
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700646static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800647{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800649 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800650
651 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800652 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800654 return 0;
655 }
656
657 return I915_READ(reg);
658}
659
Mario Kleinerad3543e2013-10-30 05:13:08 +0100660/* raw reads, only for fast reads of display block, no need for forcewake etc. */
661#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100662
Ville Syrjäläa225f072014-04-29 13:35:45 +0300663static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664{
665 struct drm_device *dev = crtc->base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200667 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300668 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300669 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300670
Ville Syrjälä80715b22014-05-15 20:23:23 +0300671 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300672 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673 vtotal /= 2;
674
675 if (IS_GEN2(dev))
676 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677 else
678 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679
680 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300681 * See update_scanline_offset() for the details on the
682 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300683 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300684 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300685}
686
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700687static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200688 unsigned int flags, int *vpos, int *hpos,
689 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300691 struct drm_i915_private *dev_priv = dev->dev_private;
692 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200694 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300695 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300696 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100697 bool in_vbl = true;
698 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300701 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100702 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800703 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100704 return 0;
705 }
706
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300707 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300708 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300709 vtotal = mode->crtc_vtotal;
710 vbl_start = mode->crtc_vblank_start;
711 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100712
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200713 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714 vbl_start = DIV_ROUND_UP(vbl_start, 2);
715 vbl_end /= 2;
716 vtotal /= 2;
717 }
718
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300719 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721 /*
722 * Lock uncore.lock, as we will do multiple timing critical raw
723 * register reads, potentially with preemption disabled, so the
724 * following code must not block on uncore.lock.
725 */
726 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300727
Mario Kleinerad3543e2013-10-30 05:13:08 +0100728 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729
730 /* Get optional system timestamp before query. */
731 if (stime)
732 *stime = ktime_get();
733
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300734 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100735 /* No obvious pixelcount register. Only query vertical
736 * scanout position from Display scan line register.
737 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300738 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100739 } else {
740 /* Have access to pixelcount since start of frame.
741 * We can split this into vertical and horizontal
742 * scanout position.
743 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100744 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100745
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300746 /* convert to pixel counts */
747 vbl_start *= htotal;
748 vbl_end *= htotal;
749 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300750
751 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300752 * In interlaced modes, the pixel counter counts all pixels,
753 * so one field will have htotal more pixels. In order to avoid
754 * the reported position from jumping backwards when the pixel
755 * counter is beyond the length of the shorter field, just
756 * clamp the position the length of the shorter field. This
757 * matches how the scanline counter based position works since
758 * the scanline counter doesn't count the two half lines.
759 */
760 if (position >= vtotal)
761 position = vtotal - 1;
762
763 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300764 * Start of vblank interrupt is triggered at start of hsync,
765 * just prior to the first active line of vblank. However we
766 * consider lines to start at the leading edge of horizontal
767 * active. So, should we get here before we've crossed into
768 * the horizontal active of the first line in vblank, we would
769 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
770 * always add htotal-hsync_start to the current pixel position.
771 */
772 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300773 }
774
Mario Kleinerad3543e2013-10-30 05:13:08 +0100775 /* Get optional system timestamp after query. */
776 if (etime)
777 *etime = ktime_get();
778
779 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780
781 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300783 in_vbl = position >= vbl_start && position < vbl_end;
784
785 /*
786 * While in vblank, position will be negative
787 * counting up towards 0 at vbl_end. And outside
788 * vblank, position will be positive counting
789 * up since vbl_end.
790 */
791 if (position >= vbl_start)
792 position -= vbl_end;
793 else
794 position += vtotal - vbl_end;
795
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300797 *vpos = position;
798 *hpos = 0;
799 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100800 *vpos = position / htotal;
801 *hpos = position - (*vpos * htotal);
802 }
803
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804 /* In vblank? */
805 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200806 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100807
808 return ret;
809}
810
Ville Syrjäläa225f072014-04-29 13:35:45 +0300811int intel_get_crtc_scanline(struct intel_crtc *crtc)
812{
813 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814 unsigned long irqflags;
815 int position;
816
817 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818 position = __intel_get_crtc_scanline(crtc);
819 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820
821 return position;
822}
823
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700824static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825 int *max_error,
826 struct timeval *vblank_time,
827 unsigned flags)
828{
Chris Wilson4041b852011-01-22 10:07:56 +0000829 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100830
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700831 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000832 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100833 return -EINVAL;
834 }
835
836 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000837 crtc = intel_get_crtc_for_pipe(dev, pipe);
838 if (crtc == NULL) {
839 DRM_ERROR("Invalid crtc %d\n", pipe);
840 return -EINVAL;
841 }
842
843 if (!crtc->enabled) {
844 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
845 return -EBUSY;
846 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847
848 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000849 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
850 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300851 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200852 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853}
854
Jani Nikula67c347f2013-09-17 14:26:34 +0300855static bool intel_hpd_irq_event(struct drm_device *dev,
856 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200857{
858 enum drm_connector_status old_status;
859
860 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861 old_status = connector->status;
862
863 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300864 if (old_status == connector->status)
865 return false;
866
867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200868 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300869 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300870 drm_get_connector_status_name(old_status),
871 drm_get_connector_status_name(connector->status));
872
873 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200874}
875
Dave Airlie13cf5502014-06-18 11:29:35 +1000876static void i915_digport_work_func(struct work_struct *work)
877{
878 struct drm_i915_private *dev_priv =
879 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000880 u32 long_port_mask, short_port_mask;
881 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100882 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000883 u32 old_bits = 0;
884
Daniel Vetter4cb21832014-09-15 14:55:26 +0200885 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000886 long_port_mask = dev_priv->long_hpd_port_mask;
887 dev_priv->long_hpd_port_mask = 0;
888 short_port_mask = dev_priv->short_hpd_port_mask;
889 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200890 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000891
892 for (i = 0; i < I915_MAX_PORTS; i++) {
893 bool valid = false;
894 bool long_hpd = false;
895 intel_dig_port = dev_priv->hpd_irq_port[i];
896 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
897 continue;
898
899 if (long_port_mask & (1 << i)) {
900 valid = true;
901 long_hpd = true;
902 } else if (short_port_mask & (1 << i))
903 valid = true;
904
905 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100906 enum irqreturn ret;
907
Dave Airlie13cf5502014-06-18 11:29:35 +1000908 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100909 if (ret == IRQ_NONE) {
910 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000911 old_bits |= (1 << intel_dig_port->base.hpd_pin);
912 }
913 }
914 }
915
916 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200917 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000918 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200919 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000920 schedule_work(&dev_priv->hotplug_work);
921 }
922}
923
Jesse Barnes5ca58282009-03-31 14:11:15 -0700924/*
925 * Handle hotplug events outside the interrupt handler proper.
926 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200927#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
928
Jesse Barnes5ca58282009-03-31 14:11:15 -0700929static void i915_hotplug_work_func(struct work_struct *work)
930{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300931 struct drm_i915_private *dev_priv =
932 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700933 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700934 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200935 struct intel_connector *intel_connector;
936 struct intel_encoder *intel_encoder;
937 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200938 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200939 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200940 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700941
Keith Packarda65e34c2011-07-25 10:04:56 -0700942 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800943 DRM_DEBUG_KMS("running encoder hotplug functions\n");
944
Daniel Vetter4cb21832014-09-15 14:55:26 +0200945 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200946
947 hpd_event_bits = dev_priv->hpd_event_bits;
948 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200949 list_for_each_entry(connector, &mode_config->connector_list, head) {
950 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000951 if (!intel_connector->encoder)
952 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200953 intel_encoder = intel_connector->encoder;
954 if (intel_encoder->hpd_pin > HPD_NONE &&
955 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
956 connector->polled == DRM_CONNECTOR_POLL_HPD) {
957 DRM_INFO("HPD interrupt storm detected on connector %s: "
958 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300959 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200960 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
961 connector->polled = DRM_CONNECTOR_POLL_CONNECT
962 | DRM_CONNECTOR_POLL_DISCONNECT;
963 hpd_disabled = true;
964 }
Egbert Eich142e2392013-04-11 15:57:57 +0200965 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
966 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300967 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200968 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200969 }
970 /* if there were no outputs to poll, poll was disabled,
971 * therefore make sure it's enabled when disabling HPD on
972 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200973 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200974 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300975 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
976 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200977 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200978
Daniel Vetter4cb21832014-09-15 14:55:26 +0200979 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200980
Egbert Eich321a1b32013-04-11 16:00:26 +0200981 list_for_each_entry(connector, &mode_config->connector_list, head) {
982 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000983 if (!intel_connector->encoder)
984 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200985 intel_encoder = intel_connector->encoder;
986 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987 if (intel_encoder->hot_plug)
988 intel_encoder->hot_plug(intel_encoder);
989 if (intel_hpd_irq_event(dev, connector))
990 changed = true;
991 }
992 }
Keith Packard40ee3382011-07-28 15:31:19 -0700993 mutex_unlock(&mode_config->mutex);
994
Egbert Eich321a1b32013-04-11 16:00:26 +0200995 if (changed)
996 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700997}
998
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200999static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001001 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001002 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001003 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001004
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001005 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001007 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1008
Daniel Vetter20e4d402012-08-08 23:35:39 +02001009 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001010
Jesse Barnes7648fa92010-05-20 14:28:11 -07001011 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001012 busy_up = I915_READ(RCPREVBSYTUPAVG);
1013 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001014 max_avg = I915_READ(RCBMAXAVG);
1015 min_avg = I915_READ(RCBMINAVG);
1016
1017 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001018 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001019 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.cur_delay - 1;
1021 if (new_delay < dev_priv->ips.max_delay)
1022 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001023 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001024 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.cur_delay + 1;
1026 if (new_delay > dev_priv->ips.min_delay)
1027 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028 }
1029
Jesse Barnes7648fa92010-05-20 14:28:11 -07001030 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001031 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001032
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001033 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001034
Jesse Barnesf97108d2010-01-29 11:27:07 -08001035 return;
1036}
1037
Chris Wilson549f7362010-10-19 11:19:32 +01001038static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001039 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001040{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001041 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001042 return;
1043
John Harrisonbcfcc8b2014-12-05 13:49:36 +00001044 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001045
Chris Wilson549f7362010-10-19 11:19:32 +01001046 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001047}
1048
Deepak S31685c22014-07-03 17:33:01 -04001049static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001050 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001051{
1052 u32 cz_ts, cz_freq_khz;
1053 u32 render_count, media_count;
1054 u32 elapsed_render, elapsed_media, elapsed_time;
1055 u32 residency = 0;
1056
1057 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1058 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1059
1060 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1061 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1062
Chris Wilsonbf225f22014-07-10 20:31:18 +01001063 if (rps_ei->cz_clock == 0) {
1064 rps_ei->cz_clock = cz_ts;
1065 rps_ei->render_c0 = render_count;
1066 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001067
1068 return dev_priv->rps.cur_freq;
1069 }
1070
Chris Wilsonbf225f22014-07-10 20:31:18 +01001071 elapsed_time = cz_ts - rps_ei->cz_clock;
1072 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001073
Chris Wilsonbf225f22014-07-10 20:31:18 +01001074 elapsed_render = render_count - rps_ei->render_c0;
1075 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilsonbf225f22014-07-10 20:31:18 +01001077 elapsed_media = media_count - rps_ei->media_c0;
1078 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001079
1080 /* Convert all the counters into common unit of milli sec */
1081 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1082 elapsed_render /= cz_freq_khz;
1083 elapsed_media /= cz_freq_khz;
1084
1085 /*
1086 * Calculate overall C0 residency percentage
1087 * only if elapsed time is non zero
1088 */
1089 if (elapsed_time) {
1090 residency =
1091 ((max(elapsed_render, elapsed_media) * 100)
1092 / elapsed_time);
1093 }
1094
1095 return residency;
1096}
1097
1098/**
1099 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1100 * busy-ness calculated from C0 counters of render & media power wells
1101 * @dev_priv: DRM device private
1102 *
1103 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001104static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001105{
1106 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001107 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001108
1109 dev_priv->rps.ei_interrupt_count++;
1110
1111 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1112
1113
Chris Wilsonbf225f22014-07-10 20:31:18 +01001114 if (dev_priv->rps.up_ei.cz_clock == 0) {
1115 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1116 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001117 return dev_priv->rps.cur_freq;
1118 }
1119
1120
1121 /*
1122 * To down throttle, C0 residency should be less than down threshold
1123 * for continous EI intervals. So calculate down EI counters
1124 * once in VLV_INT_COUNT_FOR_DOWN_EI
1125 */
1126 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1127
1128 dev_priv->rps.ei_interrupt_count = 0;
1129
1130 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001131 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001132 } else {
1133 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001134 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001135 }
1136
1137 new_delay = dev_priv->rps.cur_freq;
1138
1139 adj = dev_priv->rps.last_adj;
1140 /* C0 residency is greater than UP threshold. Increase Frequency */
1141 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1142 if (adj > 0)
1143 adj *= 2;
1144 else
1145 adj = 1;
1146
1147 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1148 new_delay = dev_priv->rps.cur_freq + adj;
1149
1150 /*
1151 * For better performance, jump directly
1152 * to RPe if we're below it.
1153 */
1154 if (new_delay < dev_priv->rps.efficient_freq)
1155 new_delay = dev_priv->rps.efficient_freq;
1156
1157 } else if (!dev_priv->rps.ei_interrupt_count &&
1158 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1159 if (adj < 0)
1160 adj *= 2;
1161 else
1162 adj = -1;
1163 /*
1164 * This means, C0 residency is less than down threshold over
1165 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1166 */
1167 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1168 new_delay = dev_priv->rps.cur_freq + adj;
1169 }
1170
1171 return new_delay;
1172}
1173
Ben Widawsky4912d042011-04-25 11:25:20 -07001174static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001176 struct drm_i915_private *dev_priv =
1177 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001178 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001179 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001180
Daniel Vetter59cdb632013-07-04 23:35:28 +02001181 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001182 /* Speed up work cancelation during disabling rps interrupts. */
1183 if (!dev_priv->rps.interrupts_enabled) {
1184 spin_unlock_irq(&dev_priv->irq_lock);
1185 return;
1186 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001187 pm_iir = dev_priv->rps.pm_iir;
1188 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001189 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1190 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001191 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001192
Paulo Zanoni60611c12013-08-15 11:50:01 -03001193 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301194 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001195
Deepak Sa6706b42014-03-15 20:23:22 +05301196 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001197 return;
1198
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001199 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001200
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001202 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001203 if (adj > 0)
1204 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301205 else {
1206 /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1208 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001209 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001210
1211 /*
1212 * For better performance, jump directly
1213 * to RPe if we're below it.
1214 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001215 if (new_delay < dev_priv->rps.efficient_freq)
1216 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001217 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001218 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1219 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001220 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001221 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001222 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001223 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1224 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001225 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1226 if (adj < 0)
1227 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301228 else {
1229 /* CHV needs even encode values */
1230 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1231 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001232 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001233 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001234 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001235 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236
Ben Widawsky79249632012-09-07 19:43:42 -07001237 /* sysfs frequency interfaces may have snuck in while servicing the
1238 * interrupt
1239 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001240 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001241 dev_priv->rps.min_freq_softlimit,
1242 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301243
Ben Widawskyb39fb292014-03-19 18:31:11 -07001244 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001245
1246 if (IS_VALLEYVIEW(dev_priv->dev))
1247 valleyview_set_rps(dev_priv->dev, new_delay);
1248 else
1249 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001251 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252}
1253
Ben Widawskye3689192012-05-25 16:56:22 -07001254
1255/**
1256 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1257 * occurred.
1258 * @work: workqueue struct
1259 *
1260 * Doesn't actually do anything except notify userspace. As a consequence of
1261 * this event, userspace should try to remap the bad rows since statistically
1262 * it is likely the same row is more likely to go bad again.
1263 */
1264static void ivybridge_parity_work(struct work_struct *work)
1265{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001266 struct drm_i915_private *dev_priv =
1267 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001268 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001270 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001272
1273 /* We must turn off DOP level clock gating to access the L3 registers.
1274 * In order to prevent a get/put style interface, acquire struct mutex
1275 * any time we access those registers.
1276 */
1277 mutex_lock(&dev_priv->dev->struct_mutex);
1278
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 /* If we've screwed up tracking, just let the interrupt fire again */
1280 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1281 goto out;
1282
Ben Widawskye3689192012-05-25 16:56:22 -07001283 misccpctl = I915_READ(GEN7_MISCCPCTL);
1284 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1285 POSTING_READ(GEN7_MISCCPCTL);
1286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1288 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 slice--;
1291 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1292 break;
1293
1294 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1295
1296 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1297
1298 error_status = I915_READ(reg);
1299 row = GEN7_PARITY_ERROR_ROW(error_status);
1300 bank = GEN7_PARITY_ERROR_BANK(error_status);
1301 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1302
1303 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1304 POSTING_READ(reg);
1305
1306 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1307 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1308 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1309 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1310 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1311 parity_event[5] = NULL;
1312
Dave Airlie5bdebb12013-10-11 14:07:25 +10001313 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001314 KOBJ_CHANGE, parity_event);
1315
1316 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1317 slice, row, bank, subbank);
1318
1319 kfree(parity_event[4]);
1320 kfree(parity_event[3]);
1321 kfree(parity_event[2]);
1322 kfree(parity_event[1]);
1323 }
Ben Widawskye3689192012-05-25 16:56:22 -07001324
1325 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1326
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001327out:
1328 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001329 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001330 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001331 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001332
1333 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001334}
1335
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001336static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001337{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001338 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001339
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001340 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001341 return;
1342
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001343 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001344 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001345 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001346
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001347 iir &= GT_PARITY_ERROR(dev);
1348 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1349 dev_priv->l3_parity.which_slice |= 1 << 1;
1350
1351 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1352 dev_priv->l3_parity.which_slice |= 1 << 0;
1353
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001354 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001355}
1356
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001357static void ilk_gt_irq_handler(struct drm_device *dev,
1358 struct drm_i915_private *dev_priv,
1359 u32 gt_iir)
1360{
1361 if (gt_iir &
1362 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1363 notify_ring(dev, &dev_priv->ring[RCS]);
1364 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1365 notify_ring(dev, &dev_priv->ring[VCS]);
1366}
1367
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001368static void snb_gt_irq_handler(struct drm_device *dev,
1369 struct drm_i915_private *dev_priv,
1370 u32 gt_iir)
1371{
1372
Ben Widawskycc609d52013-05-28 19:22:29 -07001373 if (gt_iir &
1374 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001375 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001376 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001377 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001378 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001379 notify_ring(dev, &dev_priv->ring[BCS]);
1380
Ben Widawskycc609d52013-05-28 19:22:29 -07001381 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1382 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001383 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1384 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001385
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001386 if (gt_iir & GT_PARITY_ERROR(dev))
1387 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001388}
1389
Ben Widawskyabd58f02013-11-02 21:07:09 -07001390static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1391 struct drm_i915_private *dev_priv,
1392 u32 master_ctl)
1393{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001394 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001395 u32 rcs, bcs, vcs;
1396 uint32_t tmp = 0;
1397 irqreturn_t ret = IRQ_NONE;
1398
1399 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1400 tmp = I915_READ(GEN8_GT_IIR(0));
1401 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001402 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001403 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001404
Ben Widawskyabd58f02013-11-02 21:07:09 -07001405 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001406 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001407 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001408 notify_ring(dev, ring);
1409 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001410 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001411
1412 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1413 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001414 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001415 notify_ring(dev, ring);
1416 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001417 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001418 } else
1419 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1420 }
1421
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001422 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001423 tmp = I915_READ(GEN8_GT_IIR(1));
1424 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001425 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001426 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001427
Ben Widawskyabd58f02013-11-02 21:07:09 -07001428 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001429 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001430 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001431 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001432 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001433 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001434
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001435 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001436 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001437 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001438 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001439 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001440 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001441 } else
1442 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1443 }
1444
Ben Widawsky09610212014-05-15 20:58:08 +03001445 if (master_ctl & GEN8_GT_PM_IRQ) {
1446 tmp = I915_READ(GEN8_GT_IIR(2));
1447 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001448 I915_WRITE(GEN8_GT_IIR(2),
1449 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001450 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001451 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001452 } else
1453 DRM_ERROR("The master control interrupt lied (PM)!\n");
1454 }
1455
Ben Widawskyabd58f02013-11-02 21:07:09 -07001456 if (master_ctl & GEN8_GT_VECS_IRQ) {
1457 tmp = I915_READ(GEN8_GT_IIR(3));
1458 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001459 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001460 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001461
Ben Widawskyabd58f02013-11-02 21:07:09 -07001462 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001463 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001464 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001465 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001466 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001467 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001468 } else
1469 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1470 }
1471
1472 return ret;
1473}
1474
Egbert Eichb543fb02013-04-16 13:36:54 +02001475#define HPD_STORM_DETECT_PERIOD 1000
1476#define HPD_STORM_THRESHOLD 5
1477
Jani Nikula07c338c2014-10-02 11:16:32 +03001478static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001479{
1480 switch (port) {
1481 case PORT_A:
1482 case PORT_E:
1483 default:
1484 return -1;
1485 case PORT_B:
1486 return 0;
1487 case PORT_C:
1488 return 8;
1489 case PORT_D:
1490 return 16;
1491 }
1492}
1493
Jani Nikula07c338c2014-10-02 11:16:32 +03001494static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001495{
1496 switch (port) {
1497 case PORT_A:
1498 case PORT_E:
1499 default:
1500 return -1;
1501 case PORT_B:
1502 return 17;
1503 case PORT_C:
1504 return 19;
1505 case PORT_D:
1506 return 21;
1507 }
1508}
1509
1510static inline enum port get_port_from_pin(enum hpd_pin pin)
1511{
1512 switch (pin) {
1513 case HPD_PORT_B:
1514 return PORT_B;
1515 case HPD_PORT_C:
1516 return PORT_C;
1517 case HPD_PORT_D:
1518 return PORT_D;
1519 default:
1520 return PORT_A; /* no hpd */
1521 }
1522}
1523
Daniel Vetter10a504d2013-06-27 17:52:12 +02001524static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001525 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001526 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001527 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001528{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001529 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001530 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001531 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001532 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001533 bool queue_dig = false, queue_hp = false;
1534 u32 dig_shift;
1535 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001536
Daniel Vetter91d131d2013-06-27 17:52:14 +02001537 if (!hotplug_trigger)
1538 return;
1539
Dave Airlie13cf5502014-06-18 11:29:35 +10001540 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1541 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001542
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001543 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001544 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001545 if (!(hpd[i] & hotplug_trigger))
1546 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001547
Dave Airlie13cf5502014-06-18 11:29:35 +10001548 port = get_port_from_pin(i);
1549 if (port && dev_priv->hpd_irq_port[port]) {
1550 bool long_hpd;
1551
Jani Nikula07c338c2014-10-02 11:16:32 +03001552 if (HAS_PCH_SPLIT(dev)) {
1553 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001554 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001555 } else {
1556 dig_shift = i915_port_to_hotplug_shift(port);
1557 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001558 }
1559
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001560 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1561 port_name(port),
1562 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001563 /* for long HPD pulses we want to have the digital queue happen,
1564 but we still want HPD storm detection to function. */
1565 if (long_hpd) {
1566 dev_priv->long_hpd_port_mask |= (1 << port);
1567 dig_port_mask |= hpd[i];
1568 } else {
1569 /* for short HPD just trigger the digital queue */
1570 dev_priv->short_hpd_port_mask |= (1 << port);
1571 hotplug_trigger &= ~hpd[i];
1572 }
1573 queue_dig = true;
1574 }
1575 }
1576
1577 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001578 if (hpd[i] & hotplug_trigger &&
1579 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1580 /*
1581 * On GMCH platforms the interrupt mask bits only
1582 * prevent irq generation, not the setting of the
1583 * hotplug bits itself. So only WARN about unexpected
1584 * interrupts on saner platforms.
1585 */
1586 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1587 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1588 hotplug_trigger, i, hpd[i]);
1589
1590 continue;
1591 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001592
Egbert Eichb543fb02013-04-16 13:36:54 +02001593 if (!(hpd[i] & hotplug_trigger) ||
1594 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1595 continue;
1596
Dave Airlie13cf5502014-06-18 11:29:35 +10001597 if (!(dig_port_mask & hpd[i])) {
1598 dev_priv->hpd_event_bits |= (1 << i);
1599 queue_hp = true;
1600 }
1601
Egbert Eichb543fb02013-04-16 13:36:54 +02001602 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1603 dev_priv->hpd_stats[i].hpd_last_jiffies
1604 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1605 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1606 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001607 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001608 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1609 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001610 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001611 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001612 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001613 } else {
1614 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001615 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1616 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001617 }
1618 }
1619
Daniel Vetter10a504d2013-06-27 17:52:12 +02001620 if (storm_detected)
1621 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001622 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001623
Daniel Vetter645416f2013-09-02 16:22:25 +02001624 /*
1625 * Our hotplug handler can grab modeset locks (by calling down into the
1626 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1627 * queue for otherwise the flush_work in the pageflip code will
1628 * deadlock.
1629 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001630 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001631 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001632 if (queue_hp)
1633 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001634}
1635
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001636static void gmbus_irq_handler(struct drm_device *dev)
1637{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001638 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001639
Daniel Vetter28c70f12012-12-01 13:53:45 +01001640 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001641}
1642
Daniel Vetterce99c252012-12-01 13:53:47 +01001643static void dp_aux_irq_handler(struct drm_device *dev)
1644{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001646
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001647 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001648}
1649
Shuang He8bf1e9f2013-10-15 18:55:27 +01001650#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001651static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1652 uint32_t crc0, uint32_t crc1,
1653 uint32_t crc2, uint32_t crc3,
1654 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1658 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001659 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001660
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001661 spin_lock(&pipe_crc->lock);
1662
Damien Lespiau0c912c72013-10-15 18:55:37 +01001663 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001664 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001665 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001666 return;
1667 }
1668
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001669 head = pipe_crc->head;
1670 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001671
1672 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001673 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001674 DRM_ERROR("CRC buffer overflowing\n");
1675 return;
1676 }
1677
1678 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001679
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001680 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001681 entry->crc[0] = crc0;
1682 entry->crc[1] = crc1;
1683 entry->crc[2] = crc2;
1684 entry->crc[3] = crc3;
1685 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001686
1687 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001688 pipe_crc->head = head;
1689
1690 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001691
1692 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001693}
Daniel Vetter277de952013-10-18 16:37:07 +02001694#else
1695static inline void
1696display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1697 uint32_t crc0, uint32_t crc1,
1698 uint32_t crc2, uint32_t crc3,
1699 uint32_t crc4) {}
1700#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001701
Daniel Vetter277de952013-10-18 16:37:07 +02001702
1703static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001704{
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706
Daniel Vetter277de952013-10-18 16:37:07 +02001707 display_pipe_crc_irq_handler(dev, pipe,
1708 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1709 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001710}
1711
Daniel Vetter277de952013-10-18 16:37:07 +02001712static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001713{
1714 struct drm_i915_private *dev_priv = dev->dev_private;
1715
Daniel Vetter277de952013-10-18 16:37:07 +02001716 display_pipe_crc_irq_handler(dev, pipe,
1717 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1718 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1719 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1720 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1721 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001722}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001723
Daniel Vetter277de952013-10-18 16:37:07 +02001724static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001725{
1726 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001727 uint32_t res1, res2;
1728
1729 if (INTEL_INFO(dev)->gen >= 3)
1730 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1731 else
1732 res1 = 0;
1733
1734 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1735 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1736 else
1737 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001738
Daniel Vetter277de952013-10-18 16:37:07 +02001739 display_pipe_crc_irq_handler(dev, pipe,
1740 I915_READ(PIPE_CRC_RES_RED(pipe)),
1741 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1742 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1743 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001744}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001745
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001746/* The RPS events need forcewake, so we add them to a work queue and mask their
1747 * IMR bits until the work is done. Other interrupts can be processed without
1748 * the work queue. */
1749static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001750{
Imre Deak4a74de82014-11-19 15:30:01 +02001751 /* TODO: RPS on GEN9+ is not supported yet. */
1752 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1753 "GEN9+: unexpected RPS IRQ\n"))
Imre Deak132f3f12014-11-10 15:34:33 +02001754 return;
1755
Deepak Sa6706b42014-03-15 20:23:22 +05301756 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001757 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001758 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001759 if (dev_priv->rps.interrupts_enabled) {
1760 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1761 queue_work(dev_priv->wq, &dev_priv->rps.work);
1762 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001763 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001764 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001765
Imre Deakc9a9a262014-11-05 20:48:37 +02001766 if (INTEL_INFO(dev_priv)->gen >= 8)
1767 return;
1768
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001769 if (HAS_VEBOX(dev_priv->dev)) {
1770 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1771 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001772
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001773 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1774 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001775 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001776}
1777
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001778static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1779{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001780 if (!drm_handle_vblank(dev, pipe))
1781 return false;
1782
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001783 return true;
1784}
1785
Imre Deakc1874ed2014-02-04 21:35:46 +02001786static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1787{
1788 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001789 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001790 int pipe;
1791
Imre Deak58ead0d2014-02-04 21:35:47 +02001792 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001793 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001794 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001795 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001796
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001797 /*
1798 * PIPESTAT bits get signalled even when the interrupt is
1799 * disabled with the mask bits, and some of the status bits do
1800 * not generate interrupts at all (like the underrun bit). Hence
1801 * we need to be careful that we only handle what we want to
1802 * handle.
1803 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001804
1805 /* fifo underruns are filterered in the underrun handler. */
1806 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001807
1808 switch (pipe) {
1809 case PIPE_A:
1810 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1811 break;
1812 case PIPE_B:
1813 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1814 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001815 case PIPE_C:
1816 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1817 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001818 }
1819 if (iir & iir_bit)
1820 mask |= dev_priv->pipestat_irq_mask[pipe];
1821
1822 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001823 continue;
1824
1825 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001826 mask |= PIPESTAT_INT_ENABLE_MASK;
1827 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001828
1829 /*
1830 * Clear the PIPE*STAT regs before the IIR
1831 */
Imre Deak91d181d2014-02-10 18:42:49 +02001832 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1833 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001834 I915_WRITE(reg, pipe_stats[pipe]);
1835 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001836 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001837
Damien Lespiau055e3932014-08-18 13:49:10 +01001838 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001839 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1840 intel_pipe_handle_vblank(dev, pipe))
1841 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001842
Imre Deak579a9b02014-02-04 21:35:48 +02001843 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001844 intel_prepare_page_flip(dev, pipe);
1845 intel_finish_page_flip(dev, pipe);
1846 }
1847
1848 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1849 i9xx_pipe_crc_irq_handler(dev, pipe);
1850
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001851 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1852 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001853 }
1854
1855 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1856 gmbus_irq_handler(dev);
1857}
1858
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001859static void i9xx_hpd_irq_handler(struct drm_device *dev)
1860{
1861 struct drm_i915_private *dev_priv = dev->dev_private;
1862 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1863
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001864 if (hotplug_status) {
1865 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1866 /*
1867 * Make sure hotplug status is cleared before we clear IIR, or else we
1868 * may miss hotplug events.
1869 */
1870 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001871
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001872 if (IS_G4X(dev)) {
1873 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001874
Dave Airlie13cf5502014-06-18 11:29:35 +10001875 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001876 } else {
1877 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1878
Dave Airlie13cf5502014-06-18 11:29:35 +10001879 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001880 }
1881
1882 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1883 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1884 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001885 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001886}
1887
Daniel Vetterff1f5252012-10-02 15:10:55 +02001888static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001889{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001890 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001891 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001892 u32 iir, gt_iir, pm_iir;
1893 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001894
Imre Deak2dd2a882015-02-24 11:14:30 +02001895 if (!intel_irqs_enabled(dev_priv))
1896 return IRQ_NONE;
1897
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001898 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001899 /* Find, clear, then process each source of interrupt */
1900
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001901 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001902 if (gt_iir)
1903 I915_WRITE(GTIIR, gt_iir);
1904
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001905 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001906 if (pm_iir)
1907 I915_WRITE(GEN6_PMIIR, pm_iir);
1908
1909 iir = I915_READ(VLV_IIR);
1910 if (iir) {
1911 /* Consume port before clearing IIR or we'll miss events */
1912 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1913 i9xx_hpd_irq_handler(dev);
1914 I915_WRITE(VLV_IIR, iir);
1915 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001916
1917 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1918 goto out;
1919
1920 ret = IRQ_HANDLED;
1921
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001922 if (gt_iir)
1923 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001924 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001925 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001926 /* Call regardless, as some status bits might not be
1927 * signalled in iir */
1928 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001929 }
1930
1931out:
1932 return ret;
1933}
1934
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001935static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1936{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001937 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001938 struct drm_i915_private *dev_priv = dev->dev_private;
1939 u32 master_ctl, iir;
1940 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001941
Imre Deak2dd2a882015-02-24 11:14:30 +02001942 if (!intel_irqs_enabled(dev_priv))
1943 return IRQ_NONE;
1944
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001945 for (;;) {
1946 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1947 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001948
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001949 if (master_ctl == 0 && iir == 0)
1950 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001951
Oscar Mateo27b6c122014-06-16 16:11:00 +01001952 ret = IRQ_HANDLED;
1953
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001954 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001955
Oscar Mateo27b6c122014-06-16 16:11:00 +01001956 /* Find, clear, then process each source of interrupt */
1957
1958 if (iir) {
1959 /* Consume port before clearing IIR or we'll miss events */
1960 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1961 i9xx_hpd_irq_handler(dev);
1962 I915_WRITE(VLV_IIR, iir);
1963 }
1964
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001965 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001966
Oscar Mateo27b6c122014-06-16 16:11:00 +01001967 /* Call regardless, as some status bits might not be
1968 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001969 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001970
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001971 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1972 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001973 }
1974
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001975 return ret;
1976}
1977
Adam Jackson23e81d62012-06-06 15:45:44 -04001978static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001979{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001980 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001981 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001982 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001983 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001984
Dave Airlie13cf5502014-06-18 11:29:35 +10001985 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1986 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1987
1988 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001989
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001990 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1991 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1992 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001993 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001994 port_name(port));
1995 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001996
Daniel Vetterce99c252012-12-01 13:53:47 +01001997 if (pch_iir & SDE_AUX_MASK)
1998 dp_aux_irq_handler(dev);
1999
Jesse Barnes776ad802011-01-04 15:09:39 -08002000 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002001 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002002
2003 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2004 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2005
2006 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2007 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2008
2009 if (pch_iir & SDE_POISON)
2010 DRM_ERROR("PCH poison interrupt\n");
2011
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002012 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002013 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002014 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2015 pipe_name(pipe),
2016 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002017
2018 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2019 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2020
2021 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2022 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2023
Jesse Barnes776ad802011-01-04 15:09:39 -08002024 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002025 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002026
2027 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002028 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002029}
2030
2031static void ivb_err_int_handler(struct drm_device *dev)
2032{
2033 struct drm_i915_private *dev_priv = dev->dev_private;
2034 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002035 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002036
Paulo Zanonide032bf2013-04-12 17:57:58 -03002037 if (err_int & ERR_INT_POISON)
2038 DRM_ERROR("Poison interrupt\n");
2039
Damien Lespiau055e3932014-08-18 13:49:10 +01002040 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002041 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2042 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002043
Daniel Vetter5a69b892013-10-16 22:55:52 +02002044 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2045 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002046 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002047 else
Daniel Vetter277de952013-10-18 16:37:07 +02002048 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002049 }
2050 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002051
Paulo Zanoni86642812013-04-12 17:57:57 -03002052 I915_WRITE(GEN7_ERR_INT, err_int);
2053}
2054
2055static void cpt_serr_int_handler(struct drm_device *dev)
2056{
2057 struct drm_i915_private *dev_priv = dev->dev_private;
2058 u32 serr_int = I915_READ(SERR_INT);
2059
Paulo Zanonide032bf2013-04-12 17:57:58 -03002060 if (serr_int & SERR_INT_POISON)
2061 DRM_ERROR("PCH poison interrupt\n");
2062
Paulo Zanoni86642812013-04-12 17:57:57 -03002063 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002064 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002065
2066 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002067 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002068
2069 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002070 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002071
2072 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002073}
2074
Adam Jackson23e81d62012-06-06 15:45:44 -04002075static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2076{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002077 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002078 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002079 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002080 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002081
Dave Airlie13cf5502014-06-18 11:29:35 +10002082 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2083 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2084
2085 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002086
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002087 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2088 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2089 SDE_AUDIO_POWER_SHIFT_CPT);
2090 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2091 port_name(port));
2092 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002093
2094 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002095 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002096
2097 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002098 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002099
2100 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2101 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2102
2103 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2104 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2105
2106 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002107 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002108 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2109 pipe_name(pipe),
2110 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002111
2112 if (pch_iir & SDE_ERROR_CPT)
2113 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002114}
2115
Paulo Zanonic008bc62013-07-12 16:35:10 -03002116static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2117{
2118 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002119 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002120
2121 if (de_iir & DE_AUX_CHANNEL_A)
2122 dp_aux_irq_handler(dev);
2123
2124 if (de_iir & DE_GSE)
2125 intel_opregion_asle_intr(dev);
2126
Paulo Zanonic008bc62013-07-12 16:35:10 -03002127 if (de_iir & DE_POISON)
2128 DRM_ERROR("Poison interrupt\n");
2129
Damien Lespiau055e3932014-08-18 13:49:10 +01002130 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002131 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2132 intel_pipe_handle_vblank(dev, pipe))
2133 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002134
Daniel Vetter40da17c2013-10-21 18:04:36 +02002135 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002136 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002137
Daniel Vetter40da17c2013-10-21 18:04:36 +02002138 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2139 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002140
Daniel Vetter40da17c2013-10-21 18:04:36 +02002141 /* plane/pipes map 1:1 on ilk+ */
2142 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2143 intel_prepare_page_flip(dev, pipe);
2144 intel_finish_page_flip_plane(dev, pipe);
2145 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002146 }
2147
2148 /* check event from PCH */
2149 if (de_iir & DE_PCH_EVENT) {
2150 u32 pch_iir = I915_READ(SDEIIR);
2151
2152 if (HAS_PCH_CPT(dev))
2153 cpt_irq_handler(dev, pch_iir);
2154 else
2155 ibx_irq_handler(dev, pch_iir);
2156
2157 /* should clear PCH hotplug event before clear CPU irq */
2158 I915_WRITE(SDEIIR, pch_iir);
2159 }
2160
2161 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2162 ironlake_rps_change_irq_handler(dev);
2163}
2164
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002165static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2166{
2167 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002168 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002169
2170 if (de_iir & DE_ERR_INT_IVB)
2171 ivb_err_int_handler(dev);
2172
2173 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2174 dp_aux_irq_handler(dev);
2175
2176 if (de_iir & DE_GSE_IVB)
2177 intel_opregion_asle_intr(dev);
2178
Damien Lespiau055e3932014-08-18 13:49:10 +01002179 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002180 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2181 intel_pipe_handle_vblank(dev, pipe))
2182 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002183
2184 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002185 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2186 intel_prepare_page_flip(dev, pipe);
2187 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002188 }
2189 }
2190
2191 /* check event from PCH */
2192 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2193 u32 pch_iir = I915_READ(SDEIIR);
2194
2195 cpt_irq_handler(dev, pch_iir);
2196
2197 /* clear PCH hotplug event before clear CPU irq */
2198 I915_WRITE(SDEIIR, pch_iir);
2199 }
2200}
2201
Oscar Mateo72c90f62014-06-16 16:10:57 +01002202/*
2203 * To handle irqs with the minimum potential races with fresh interrupts, we:
2204 * 1 - Disable Master Interrupt Control.
2205 * 2 - Find the source(s) of the interrupt.
2206 * 3 - Clear the Interrupt Identity bits (IIR).
2207 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2208 * 5 - Re-enable Master Interrupt Control.
2209 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002210static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002211{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002212 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002213 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002214 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002215 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002216
Imre Deak2dd2a882015-02-24 11:14:30 +02002217 if (!intel_irqs_enabled(dev_priv))
2218 return IRQ_NONE;
2219
Paulo Zanoni86642812013-04-12 17:57:57 -03002220 /* We get interrupts on unclaimed registers, so check for this before we
2221 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002222 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002223
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002224 /* disable master interrupt before clearing iir */
2225 de_ier = I915_READ(DEIER);
2226 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002227 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002228
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002229 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2230 * interrupts will will be stored on its back queue, and then we'll be
2231 * able to process them after we restore SDEIER (as soon as we restore
2232 * it, we'll get an interrupt if SDEIIR still has something to process
2233 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002234 if (!HAS_PCH_NOP(dev)) {
2235 sde_ier = I915_READ(SDEIER);
2236 I915_WRITE(SDEIER, 0);
2237 POSTING_READ(SDEIER);
2238 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002239
Oscar Mateo72c90f62014-06-16 16:10:57 +01002240 /* Find, clear, then process each source of interrupt */
2241
Chris Wilson0e434062012-05-09 21:45:44 +01002242 gt_iir = I915_READ(GTIIR);
2243 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002244 I915_WRITE(GTIIR, gt_iir);
2245 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002246 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002247 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002248 else
2249 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002250 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002251
2252 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002253 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002254 I915_WRITE(DEIIR, de_iir);
2255 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002256 if (INTEL_INFO(dev)->gen >= 7)
2257 ivb_display_irq_handler(dev, de_iir);
2258 else
2259 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002260 }
2261
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002262 if (INTEL_INFO(dev)->gen >= 6) {
2263 u32 pm_iir = I915_READ(GEN6_PMIIR);
2264 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002265 I915_WRITE(GEN6_PMIIR, pm_iir);
2266 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002267 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002268 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002269 }
2270
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002271 I915_WRITE(DEIER, de_ier);
2272 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002273 if (!HAS_PCH_NOP(dev)) {
2274 I915_WRITE(SDEIER, sde_ier);
2275 POSTING_READ(SDEIER);
2276 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002277
2278 return ret;
2279}
2280
Ben Widawskyabd58f02013-11-02 21:07:09 -07002281static irqreturn_t gen8_irq_handler(int irq, void *arg)
2282{
2283 struct drm_device *dev = arg;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 master_ctl;
2286 irqreturn_t ret = IRQ_NONE;
2287 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002288 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002289 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2290
Imre Deak2dd2a882015-02-24 11:14:30 +02002291 if (!intel_irqs_enabled(dev_priv))
2292 return IRQ_NONE;
2293
Jesse Barnes88e04702014-11-13 17:51:48 +00002294 if (IS_GEN9(dev))
2295 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2296 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002297
Ben Widawskyabd58f02013-11-02 21:07:09 -07002298 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2299 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2300 if (!master_ctl)
2301 return IRQ_NONE;
2302
2303 I915_WRITE(GEN8_MASTER_IRQ, 0);
2304 POSTING_READ(GEN8_MASTER_IRQ);
2305
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002306 /* Find, clear, then process each source of interrupt */
2307
Ben Widawskyabd58f02013-11-02 21:07:09 -07002308 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2309
2310 if (master_ctl & GEN8_DE_MISC_IRQ) {
2311 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002312 if (tmp) {
2313 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2314 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002315 if (tmp & GEN8_DE_MISC_GSE)
2316 intel_opregion_asle_intr(dev);
2317 else
2318 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002319 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002320 else
2321 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002322 }
2323
Daniel Vetter6d766f02013-11-07 14:49:55 +01002324 if (master_ctl & GEN8_DE_PORT_IRQ) {
2325 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002326 if (tmp) {
2327 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2328 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002329
2330 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002331 dp_aux_irq_handler(dev);
2332 else
2333 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002334 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002335 else
2336 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002337 }
2338
Damien Lespiau055e3932014-08-18 13:49:10 +01002339 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002340 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002341
Daniel Vetterc42664c2013-11-07 11:05:40 +01002342 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2343 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002344
Daniel Vetterc42664c2013-11-07 11:05:40 +01002345 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002346 if (pipe_iir) {
2347 ret = IRQ_HANDLED;
2348 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002349
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002350 if (pipe_iir & GEN8_PIPE_VBLANK &&
2351 intel_pipe_handle_vblank(dev, pipe))
2352 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002353
Damien Lespiau770de832014-03-20 20:45:01 +00002354 if (IS_GEN9(dev))
2355 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2356 else
2357 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2358
2359 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002360 intel_prepare_page_flip(dev, pipe);
2361 intel_finish_page_flip_plane(dev, pipe);
2362 }
2363
2364 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2365 hsw_pipe_crc_irq_handler(dev, pipe);
2366
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002367 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2368 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2369 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002370
Damien Lespiau770de832014-03-20 20:45:01 +00002371
2372 if (IS_GEN9(dev))
2373 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2374 else
2375 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2376
2377 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002378 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2379 pipe_name(pipe),
2380 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002381 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002382 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2383 }
2384
Daniel Vetter92d03a82013-11-07 11:05:43 +01002385 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2386 /*
2387 * FIXME(BDW): Assume for now that the new interrupt handling
2388 * scheme also closed the SDE interrupt handling race we've seen
2389 * on older pch-split platforms. But this needs testing.
2390 */
2391 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002392 if (pch_iir) {
2393 I915_WRITE(SDEIIR, pch_iir);
2394 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002395 cpt_irq_handler(dev, pch_iir);
2396 } else
2397 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2398
Daniel Vetter92d03a82013-11-07 11:05:43 +01002399 }
2400
Ben Widawskyabd58f02013-11-02 21:07:09 -07002401 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2402 POSTING_READ(GEN8_MASTER_IRQ);
2403
2404 return ret;
2405}
2406
Daniel Vetter17e1df02013-09-08 21:57:13 +02002407static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2408 bool reset_completed)
2409{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002410 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002411 int i;
2412
2413 /*
2414 * Notify all waiters for GPU completion events that reset state has
2415 * been changed, and that they need to restart their wait after
2416 * checking for potential errors (and bail out to drop locks if there is
2417 * a gpu reset pending so that i915_error_work_func can acquire them).
2418 */
2419
2420 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2421 for_each_ring(ring, dev_priv, i)
2422 wake_up_all(&ring->irq_queue);
2423
2424 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2425 wake_up_all(&dev_priv->pending_flip_queue);
2426
2427 /*
2428 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2429 * reset state is cleared.
2430 */
2431 if (reset_completed)
2432 wake_up_all(&dev_priv->gpu_error.reset_queue);
2433}
2434
Jesse Barnes8a905232009-07-11 16:48:03 -04002435/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002436 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002437 *
2438 * Fire an error uevent so userspace can see that a hang or error
2439 * was detected.
2440 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002441static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002442{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002443 struct drm_i915_private *dev_priv = to_i915(dev);
2444 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002445 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2446 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2447 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002448 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002449
Dave Airlie5bdebb12013-10-11 14:07:25 +10002450 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002451
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002452 /*
2453 * Note that there's only one work item which does gpu resets, so we
2454 * need not worry about concurrent gpu resets potentially incrementing
2455 * error->reset_counter twice. We only need to take care of another
2456 * racing irq/hangcheck declaring the gpu dead for a second time. A
2457 * quick check for that is good enough: schedule_work ensures the
2458 * correct ordering between hang detection and this work item, and since
2459 * the reset in-progress bit is only ever set by code outside of this
2460 * work we don't need to worry about any other races.
2461 */
2462 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002463 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002464 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002465 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002466
Daniel Vetter17e1df02013-09-08 21:57:13 +02002467 /*
Imre Deakf454c692014-04-23 01:09:04 +03002468 * In most cases it's guaranteed that we get here with an RPM
2469 * reference held, for example because there is a pending GPU
2470 * request that won't finish until the reset is done. This
2471 * isn't the case at least when we get here by doing a
2472 * simulated reset via debugs, so get an RPM reference.
2473 */
2474 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002475
2476 intel_prepare_reset(dev);
2477
Imre Deakf454c692014-04-23 01:09:04 +03002478 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002479 * All state reset _must_ be completed before we update the
2480 * reset counter, for otherwise waiters might miss the reset
2481 * pending state and not properly drop locks, resulting in
2482 * deadlocks with the reset work.
2483 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002484 ret = i915_reset(dev);
2485
Ville Syrjälä75147472014-11-24 18:28:11 +02002486 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002487
Imre Deakf454c692014-04-23 01:09:04 +03002488 intel_runtime_pm_put(dev_priv);
2489
Daniel Vetterf69061b2012-12-06 09:01:42 +01002490 if (ret == 0) {
2491 /*
2492 * After all the gem state is reset, increment the reset
2493 * counter and wake up everyone waiting for the reset to
2494 * complete.
2495 *
2496 * Since unlock operations are a one-sided barrier only,
2497 * we need to insert a barrier here to order any seqno
2498 * updates before
2499 * the counter increment.
2500 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002501 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002502 atomic_inc(&dev_priv->gpu_error.reset_counter);
2503
Dave Airlie5bdebb12013-10-11 14:07:25 +10002504 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002505 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002506 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002507 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002508 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002509
Daniel Vetter17e1df02013-09-08 21:57:13 +02002510 /*
2511 * Note: The wake_up also serves as a memory barrier so that
2512 * waiters see the update value of the reset counter atomic_t.
2513 */
2514 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002515 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002516}
2517
Chris Wilson35aed2e2010-05-27 13:18:12 +01002518static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002519{
2520 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002521 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002522 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002523 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002524
Chris Wilson35aed2e2010-05-27 13:18:12 +01002525 if (!eir)
2526 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002527
Joe Perchesa70491c2012-03-18 13:00:11 -07002528 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002529
Ben Widawskybd9854f2012-08-23 15:18:09 -07002530 i915_get_extra_instdone(dev, instdone);
2531
Jesse Barnes8a905232009-07-11 16:48:03 -04002532 if (IS_G4X(dev)) {
2533 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2534 u32 ipeir = I915_READ(IPEIR_I965);
2535
Joe Perchesa70491c2012-03-18 13:00:11 -07002536 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2537 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002538 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2539 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002540 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002541 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002542 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002543 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 }
2545 if (eir & GM45_ERROR_PAGE_TABLE) {
2546 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002547 pr_err("page table error\n");
2548 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002549 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002550 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002551 }
2552 }
2553
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002554 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002555 if (eir & I915_ERROR_PAGE_TABLE) {
2556 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002557 pr_err("page table error\n");
2558 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002559 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002560 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002561 }
2562 }
2563
2564 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002565 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002566 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002567 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002568 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002569 /* pipestat has already been acked */
2570 }
2571 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002572 pr_err("instruction error\n");
2573 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002574 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2575 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002576 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002577 u32 ipeir = I915_READ(IPEIR);
2578
Joe Perchesa70491c2012-03-18 13:00:11 -07002579 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2580 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002581 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002582 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002583 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002584 } else {
2585 u32 ipeir = I915_READ(IPEIR_I965);
2586
Joe Perchesa70491c2012-03-18 13:00:11 -07002587 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2588 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002589 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002590 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002591 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002592 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002593 }
2594 }
2595
2596 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002597 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002598 eir = I915_READ(EIR);
2599 if (eir) {
2600 /*
2601 * some errors might have become stuck,
2602 * mask them.
2603 */
2604 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2605 I915_WRITE(EMR, I915_READ(EMR) | eir);
2606 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2607 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002608}
2609
2610/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002611 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002612 * @dev: drm device
2613 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002614 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002615 * dump it to the syslog. Also call i915_capture_error_state() to make
2616 * sure we get a record and make it available in debugfs. Fire a uevent
2617 * so userspace knows something bad happened (should trigger collection
2618 * of a ring dump etc.).
2619 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002620void i915_handle_error(struct drm_device *dev, bool wedged,
2621 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002622{
2623 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002624 va_list args;
2625 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002626
Mika Kuoppala58174462014-02-25 17:11:26 +02002627 va_start(args, fmt);
2628 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2629 va_end(args);
2630
2631 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002632 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002633
Ben Gamariba1234d2009-09-14 17:48:47 -04002634 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002635 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2636 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002637
Ben Gamari11ed50e2009-09-14 17:48:45 -04002638 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002639 * Wakeup waiting processes so that the reset function
2640 * i915_reset_and_wakeup doesn't deadlock trying to grab
2641 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002642 * processes will see a reset in progress and back off,
2643 * releasing their locks and then wait for the reset completion.
2644 * We must do this for _all_ gpu waiters that might hold locks
2645 * that the reset work needs to acquire.
2646 *
2647 * Note: The wake_up serves as the required memory barrier to
2648 * ensure that the waiters see the updated value of the reset
2649 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002650 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002651 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002652 }
2653
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002654 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002655}
2656
Keith Packard42f52ef2008-10-18 19:39:29 -07002657/* Called from drm generic code, passed 'crtc' which
2658 * we use as a pipe index
2659 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002660static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002661{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002662 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002663 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002664
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002666 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002667
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002668 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002669 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002670 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002671 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002672 else
Keith Packard7c463582008-11-04 02:03:27 -08002673 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002674 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002675 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002676
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002677 return 0;
2678}
2679
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002680static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002681{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002682 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002683 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002684 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002685 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002686
2687 if (!i915_pipe_enabled(dev, pipe))
2688 return -EINVAL;
2689
2690 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002691 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693
2694 return 0;
2695}
2696
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002697static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2698{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002699 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002700 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002701
2702 if (!i915_pipe_enabled(dev, pipe))
2703 return -EINVAL;
2704
2705 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002706 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002707 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002708 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2709
2710 return 0;
2711}
2712
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2714{
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002717
2718 if (!i915_pipe_enabled(dev, pipe))
2719 return -EINVAL;
2720
2721 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002722 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2723 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2724 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002725 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2726 return 0;
2727}
2728
Keith Packard42f52ef2008-10-18 19:39:29 -07002729/* Called from drm generic code, passed 'crtc' which
2730 * we use as a pipe index
2731 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002732static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002733{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002734 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002735 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002736
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002737 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002738 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002739 PIPE_VBLANK_INTERRUPT_STATUS |
2740 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002741 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2742}
2743
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002744static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002745{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002747 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002748 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002749 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002750
2751 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002752 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002753 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2754}
2755
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002756static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2757{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002759 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002760
2761 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002762 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002763 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002764 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2765}
2766
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002771
2772 if (!i915_pipe_enabled(dev, pipe))
2773 return;
2774
2775 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002776 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2777 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2778 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002779 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2780}
2781
John Harrison44cdd6d2014-11-24 18:49:40 +00002782static struct drm_i915_gem_request *
2783ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002784{
Chris Wilson893eead2010-10-27 14:44:35 +01002785 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002786 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002787}
2788
Chris Wilson9107e9d2013-06-10 11:20:20 +01002789static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002790ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002791{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002792 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002793 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002794}
2795
Daniel Vettera028c4b2014-03-15 00:08:56 +01002796static bool
2797ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2798{
2799 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002800 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002801 } else {
2802 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2803 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2804 MI_SEMAPHORE_REGISTER);
2805 }
2806}
2807
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002809semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002810{
2811 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002812 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002813 int i;
2814
2815 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002816 for_each_ring(signaller, dev_priv, i) {
2817 if (ring == signaller)
2818 continue;
2819
2820 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2821 return signaller;
2822 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002823 } else {
2824 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2825
2826 for_each_ring(signaller, dev_priv, i) {
2827 if(ring == signaller)
2828 continue;
2829
Ben Widawskyebc348b2014-04-29 14:52:28 -07002830 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002831 return signaller;
2832 }
2833 }
2834
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002835 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2836 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002837
2838 return NULL;
2839}
2840
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002841static struct intel_engine_cs *
2842semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002843{
2844 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002845 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002846 u64 offset = 0;
2847 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848
2849 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002850 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002851 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002852
Daniel Vetter88fe4292014-03-15 00:08:55 +01002853 /*
2854 * HEAD is likely pointing to the dword after the actual command,
2855 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002856 * or 4 dwords depending on the semaphore wait command size.
2857 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002858 * point at at batch, and semaphores are always emitted into the
2859 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002860 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002861 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002862 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002863
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002864 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002865 /*
2866 * Be paranoid and presume the hw has gone off into the wild -
2867 * our ring is smaller than what the hardware (and hence
2868 * HEAD_ADDR) allows. Also handles wrap-around.
2869 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002870 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002871
2872 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002873 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002874 if (cmd == ipehr)
2875 break;
2876
Daniel Vetter88fe4292014-03-15 00:08:55 +01002877 head -= 4;
2878 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002879
Daniel Vetter88fe4292014-03-15 00:08:55 +01002880 if (!i)
2881 return NULL;
2882
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002883 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002884 if (INTEL_INFO(ring->dev)->gen >= 8) {
2885 offset = ioread32(ring->buffer->virtual_start + head + 12);
2886 offset <<= 32;
2887 offset = ioread32(ring->buffer->virtual_start + head + 8);
2888 }
2889 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002890}
2891
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002892static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002893{
2894 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002895 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002896 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002897
Chris Wilson4be17382014-06-06 10:22:29 +01002898 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002899
2900 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002901 if (signaller == NULL)
2902 return -1;
2903
2904 /* Prevent pathological recursion due to driver bugs */
2905 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002906 return -1;
2907
Chris Wilson4be17382014-06-06 10:22:29 +01002908 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2909 return 1;
2910
Chris Wilsona0d036b2014-07-19 12:40:42 +01002911 /* cursory check for an unkickable deadlock */
2912 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2913 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002914 return -1;
2915
2916 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002917}
2918
2919static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2920{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002921 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002922 int i;
2923
2924 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002925 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002926}
2927
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002928static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002929ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002930{
2931 struct drm_device *dev = ring->dev;
2932 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002933 u32 tmp;
2934
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002935 if (acthd != ring->hangcheck.acthd) {
2936 if (acthd > ring->hangcheck.max_acthd) {
2937 ring->hangcheck.max_acthd = acthd;
2938 return HANGCHECK_ACTIVE;
2939 }
2940
2941 return HANGCHECK_ACTIVE_LOOP;
2942 }
Chris Wilson6274f212013-06-10 11:20:21 +01002943
Chris Wilson9107e9d2013-06-10 11:20:20 +01002944 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002945 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002946
2947 /* Is the chip hanging on a WAIT_FOR_EVENT?
2948 * If so we can simply poke the RB_WAIT bit
2949 * and break the hang. This should work on
2950 * all but the second generation chipsets.
2951 */
2952 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002953 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002954 i915_handle_error(dev, false,
2955 "Kicking stuck wait on %s",
2956 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002957 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002958 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002959 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002960
Chris Wilson6274f212013-06-10 11:20:21 +01002961 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2962 switch (semaphore_passed(ring)) {
2963 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002964 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002965 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002966 i915_handle_error(dev, false,
2967 "Kicking stuck semaphore on %s",
2968 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002969 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002970 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002971 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002972 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002973 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002974 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002975
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002976 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002977}
2978
Chris Wilson737b1502015-01-26 18:03:03 +02002979/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002980 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002981 * batchbuffers in a long time. We keep track per ring seqno progress and
2982 * if there are no progress, hangcheck score for that ring is increased.
2983 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2984 * we kick the ring. If we see no progress on three subsequent calls
2985 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002986 */
Chris Wilson737b1502015-01-26 18:03:03 +02002987static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002988{
Chris Wilson737b1502015-01-26 18:03:03 +02002989 struct drm_i915_private *dev_priv =
2990 container_of(work, typeof(*dev_priv),
2991 gpu_error.hangcheck_work.work);
2992 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002993 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002994 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002995 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002996 bool stuck[I915_NUM_RINGS] = { 0 };
2997#define BUSY 1
2998#define KICK 5
2999#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003000
Jani Nikulad330a952014-01-21 11:24:25 +02003001 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003002 return;
3003
Chris Wilsonb4519512012-05-11 14:29:30 +01003004 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003005 u64 acthd;
3006 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003007 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003008
Chris Wilson6274f212013-06-10 11:20:21 +01003009 semaphore_clear_deadlocks(dev_priv);
3010
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003011 seqno = ring->get_seqno(ring, false);
3012 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003013
Chris Wilson9107e9d2013-06-10 11:20:20 +01003014 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00003015 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003016 ring->hangcheck.action = HANGCHECK_IDLE;
3017
Chris Wilson9107e9d2013-06-10 11:20:20 +01003018 if (waitqueue_active(&ring->irq_queue)) {
3019 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003020 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003021 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3022 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3023 ring->name);
3024 else
3025 DRM_INFO("Fake missed irq on %s\n",
3026 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003027 wake_up_all(&ring->irq_queue);
3028 }
3029 /* Safeguard against driver failure */
3030 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003031 } else
3032 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003033 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003034 /* We always increment the hangcheck score
3035 * if the ring is busy and still processing
3036 * the same request, so that no single request
3037 * can run indefinitely (such as a chain of
3038 * batches). The only time we do not increment
3039 * the hangcheck score on this ring, if this
3040 * ring is in a legitimate wait for another
3041 * ring. In that case the waiting ring is a
3042 * victim and we want to be sure we catch the
3043 * right culprit. Then every time we do kick
3044 * the ring, add a small increment to the
3045 * score so that we can catch a batch that is
3046 * being repeatedly kicked and so responsible
3047 * for stalling the machine.
3048 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003049 ring->hangcheck.action = ring_stuck(ring,
3050 acthd);
3051
3052 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003053 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003054 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003055 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003056 break;
3057 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003058 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003059 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003060 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003061 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003062 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003063 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003064 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003065 stuck[i] = true;
3066 break;
3067 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003068 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003069 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003070 ring->hangcheck.action = HANGCHECK_ACTIVE;
3071
Chris Wilson9107e9d2013-06-10 11:20:20 +01003072 /* Gradually reduce the count so that we catch DoS
3073 * attempts across multiple batches.
3074 */
3075 if (ring->hangcheck.score > 0)
3076 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003077
3078 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003079 }
3080
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003081 ring->hangcheck.seqno = seqno;
3082 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003083 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003084 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003085
Mika Kuoppala92cab732013-05-24 17:16:07 +03003086 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003087 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003088 DRM_INFO("%s on %s\n",
3089 stuck[i] ? "stuck" : "no progress",
3090 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003091 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003092 }
3093 }
3094
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003095 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003096 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003097
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003098 if (busy_count)
3099 /* Reset timer case chip hangs without another request
3100 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003101 i915_queue_hangcheck(dev);
3102}
3103
3104void i915_queue_hangcheck(struct drm_device *dev)
3105{
Chris Wilson737b1502015-01-26 18:03:03 +02003106 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003107
Jani Nikulad330a952014-01-21 11:24:25 +02003108 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003109 return;
3110
Chris Wilson737b1502015-01-26 18:03:03 +02003111 /* Don't continually defer the hangcheck so that it is always run at
3112 * least once after work has been scheduled on any ring. Otherwise,
3113 * we will ignore a hung ring if a second ring is kept busy.
3114 */
3115
3116 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3117 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003118}
3119
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003120static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003121{
3122 struct drm_i915_private *dev_priv = dev->dev_private;
3123
3124 if (HAS_PCH_NOP(dev))
3125 return;
3126
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003127 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003128
3129 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3130 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003131}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003132
Paulo Zanoni622364b2014-04-01 15:37:22 -03003133/*
3134 * SDEIER is also touched by the interrupt handler to work around missed PCH
3135 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3136 * instead we unconditionally enable all PCH interrupt sources here, but then
3137 * only unmask them as needed with SDEIMR.
3138 *
3139 * This function needs to be called before interrupts are enabled.
3140 */
3141static void ibx_irq_pre_postinstall(struct drm_device *dev)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144
3145 if (HAS_PCH_NOP(dev))
3146 return;
3147
3148 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003149 I915_WRITE(SDEIER, 0xffffffff);
3150 POSTING_READ(SDEIER);
3151}
3152
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003153static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003157 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003158 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003159 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003160}
3161
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162/* drm_dma.h hooks
3163*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003164static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003165{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003166 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003167
Paulo Zanoni0c841212014-04-01 15:37:27 -03003168 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003169
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003170 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003171 if (IS_GEN7(dev))
3172 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003173
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003174 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003175
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003176 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003177}
3178
Ville Syrjälä70591a42014-10-30 19:42:58 +02003179static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3180{
3181 enum pipe pipe;
3182
3183 I915_WRITE(PORT_HOTPLUG_EN, 0);
3184 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3185
3186 for_each_pipe(dev_priv, pipe)
3187 I915_WRITE(PIPESTAT(pipe), 0xffff);
3188
3189 GEN5_IRQ_RESET(VLV_);
3190}
3191
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003192static void valleyview_irq_preinstall(struct drm_device *dev)
3193{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003194 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003195
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003196 /* VLV magic */
3197 I915_WRITE(VLV_IMR, 0);
3198 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3199 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3200 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3201
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003202 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003203
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003204 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003205
Ville Syrjälä70591a42014-10-30 19:42:58 +02003206 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003207}
3208
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003209static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3210{
3211 GEN8_IRQ_RESET_NDX(GT, 0);
3212 GEN8_IRQ_RESET_NDX(GT, 1);
3213 GEN8_IRQ_RESET_NDX(GT, 2);
3214 GEN8_IRQ_RESET_NDX(GT, 3);
3215}
3216
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003217static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 int pipe;
3221
Ben Widawskyabd58f02013-11-02 21:07:09 -07003222 I915_WRITE(GEN8_MASTER_IRQ, 0);
3223 POSTING_READ(GEN8_MASTER_IRQ);
3224
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003225 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003226
Damien Lespiau055e3932014-08-18 13:49:10 +01003227 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003228 if (intel_display_power_is_enabled(dev_priv,
3229 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003230 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003231
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003232 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3233 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3234 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003235
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003236 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003237}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003238
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003239void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3240{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003241 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003242
Daniel Vetter13321782014-09-15 14:55:29 +02003243 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003244 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003245 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003246 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003247 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003248 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003249}
3250
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003251static void cherryview_irq_preinstall(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003254
3255 I915_WRITE(GEN8_MASTER_IRQ, 0);
3256 POSTING_READ(GEN8_MASTER_IRQ);
3257
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003258 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003259
3260 GEN5_IRQ_RESET(GEN8_PCU_);
3261
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003262 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3263
Ville Syrjälä70591a42014-10-30 19:42:58 +02003264 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003265}
3266
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003267static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003268{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003270 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003271 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003272
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003273 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003274 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003275 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003276 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003277 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003278 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003279 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003280 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003281 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003282 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003283 }
3284
Daniel Vetterfee884e2013-07-04 23:35:21 +02003285 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003286
3287 /*
3288 * Enable digital hotplug on the PCH, and configure the DP short pulse
3289 * duration to 2ms (which is the minimum in the Display Port spec)
3290 *
3291 * This register is the same on all known PCH chips.
3292 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003293 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3294 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3295 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3296 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3297 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3298 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3299}
3300
Paulo Zanonid46da432013-02-08 17:35:15 -02003301static void ibx_irq_postinstall(struct drm_device *dev)
3302{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003304 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003305
Daniel Vetter692a04c2013-05-29 21:43:05 +02003306 if (HAS_PCH_NOP(dev))
3307 return;
3308
Paulo Zanoni105b1222014-04-01 15:37:17 -03003309 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003310 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003311 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003312 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003313
Paulo Zanoni337ba012014-04-01 15:37:16 -03003314 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003315 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003316}
3317
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003318static void gen5_gt_irq_postinstall(struct drm_device *dev)
3319{
3320 struct drm_i915_private *dev_priv = dev->dev_private;
3321 u32 pm_irqs, gt_irqs;
3322
3323 pm_irqs = gt_irqs = 0;
3324
3325 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003326 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003327 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003328 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3329 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003330 }
3331
3332 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3333 if (IS_GEN5(dev)) {
3334 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3335 ILK_BSD_USER_INTERRUPT;
3336 } else {
3337 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3338 }
3339
Paulo Zanoni35079892014-04-01 15:37:15 -03003340 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003341
3342 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003343 /*
3344 * RPS interrupts will get enabled/disabled on demand when RPS
3345 * itself is enabled/disabled.
3346 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003347 if (HAS_VEBOX(dev))
3348 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3349
Paulo Zanoni605cd252013-08-06 18:57:15 -03003350 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003351 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003352 }
3353}
3354
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003355static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003356{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003357 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003358 u32 display_mask, extra_mask;
3359
3360 if (INTEL_INFO(dev)->gen >= 7) {
3361 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3362 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3363 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003364 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003365 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003366 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003367 } else {
3368 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3369 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003370 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003371 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3372 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003373 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3374 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003375 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003376
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003377 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003378
Paulo Zanoni0c841212014-04-01 15:37:27 -03003379 I915_WRITE(HWSTAM, 0xeffe);
3380
Paulo Zanoni622364b2014-04-01 15:37:22 -03003381 ibx_irq_pre_postinstall(dev);
3382
Paulo Zanoni35079892014-04-01 15:37:15 -03003383 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003384
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003385 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003386
Paulo Zanonid46da432013-02-08 17:35:15 -02003387 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003388
Jesse Barnesf97108d2010-01-29 11:27:07 -08003389 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003390 /* Enable PCU event interrupts
3391 *
3392 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003393 * setup is guaranteed to run in single-threaded context. But we
3394 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003395 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003396 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003397 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003398 }
3399
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003400 return 0;
3401}
3402
Imre Deakf8b79e52014-03-04 19:23:07 +02003403static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3404{
3405 u32 pipestat_mask;
3406 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003407 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003408
3409 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3410 PIPE_FIFO_UNDERRUN_STATUS;
3411
Ville Syrjälä120dda42014-10-30 19:42:57 +02003412 for_each_pipe(dev_priv, pipe)
3413 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003414 POSTING_READ(PIPESTAT(PIPE_A));
3415
3416 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3417 PIPE_CRC_DONE_INTERRUPT_STATUS;
3418
Ville Syrjälä120dda42014-10-30 19:42:57 +02003419 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3420 for_each_pipe(dev_priv, pipe)
3421 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003422
3423 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3424 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3425 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003426 if (IS_CHERRYVIEW(dev_priv))
3427 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003428 dev_priv->irq_mask &= ~iir_mask;
3429
3430 I915_WRITE(VLV_IIR, iir_mask);
3431 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003432 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003433 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3434 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003435}
3436
3437static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3438{
3439 u32 pipestat_mask;
3440 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003441 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003442
3443 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3444 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003445 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003446 if (IS_CHERRYVIEW(dev_priv))
3447 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003448
3449 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003450 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003451 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003452 I915_WRITE(VLV_IIR, iir_mask);
3453 I915_WRITE(VLV_IIR, iir_mask);
3454 POSTING_READ(VLV_IIR);
3455
3456 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3457 PIPE_CRC_DONE_INTERRUPT_STATUS;
3458
Ville Syrjälä120dda42014-10-30 19:42:57 +02003459 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3460 for_each_pipe(dev_priv, pipe)
3461 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003462
3463 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3464 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003465
3466 for_each_pipe(dev_priv, pipe)
3467 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003468 POSTING_READ(PIPESTAT(PIPE_A));
3469}
3470
3471void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3472{
3473 assert_spin_locked(&dev_priv->irq_lock);
3474
3475 if (dev_priv->display_irqs_enabled)
3476 return;
3477
3478 dev_priv->display_irqs_enabled = true;
3479
Imre Deak950eaba2014-09-08 15:21:09 +03003480 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003481 valleyview_display_irqs_install(dev_priv);
3482}
3483
3484void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3485{
3486 assert_spin_locked(&dev_priv->irq_lock);
3487
3488 if (!dev_priv->display_irqs_enabled)
3489 return;
3490
3491 dev_priv->display_irqs_enabled = false;
3492
Imre Deak950eaba2014-09-08 15:21:09 +03003493 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003494 valleyview_display_irqs_uninstall(dev_priv);
3495}
3496
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003497static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003498{
Imre Deakf8b79e52014-03-04 19:23:07 +02003499 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003500
Daniel Vetter20afbda2012-12-11 14:05:07 +01003501 I915_WRITE(PORT_HOTPLUG_EN, 0);
3502 POSTING_READ(PORT_HOTPLUG_EN);
3503
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003504 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003505 I915_WRITE(VLV_IIR, 0xffffffff);
3506 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3507 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3508 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003509
Daniel Vetterb79480b2013-06-27 17:52:10 +02003510 /* Interrupt setup is already guaranteed to be single-threaded, this is
3511 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003512 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003513 if (dev_priv->display_irqs_enabled)
3514 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003515 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003516}
3517
3518static int valleyview_irq_postinstall(struct drm_device *dev)
3519{
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521
3522 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003523
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003524 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003525
3526 /* ack & enable invalid PTE error interrupts */
3527#if 0 /* FIXME: add support to irq handler for checking these bits */
3528 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3529 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3530#endif
3531
3532 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003533
3534 return 0;
3535}
3536
Ben Widawskyabd58f02013-11-02 21:07:09 -07003537static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3538{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003539 /* These are interrupts we'll toggle with the ring mask register */
3540 uint32_t gt_interrupts[] = {
3541 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003542 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003544 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3545 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003546 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003547 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3548 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3549 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003550 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003551 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3552 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003553 };
3554
Ben Widawsky09610212014-05-15 20:58:08 +03003555 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303556 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3557 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003558 /*
3559 * RPS interrupts will get enabled/disabled on demand when RPS itself
3560 * is enabled/disabled.
3561 */
3562 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303563 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003564}
3565
3566static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3567{
Damien Lespiau770de832014-03-20 20:45:01 +00003568 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3569 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003570 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003571 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003572
Jesse Barnes88e04702014-11-13 17:51:48 +00003573 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003574 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3575 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003576 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3577 GEN9_AUX_CHANNEL_D;
3578 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003579 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3580 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3581
3582 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3583 GEN8_PIPE_FIFO_UNDERRUN;
3584
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003585 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3586 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3587 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003588
Damien Lespiau055e3932014-08-18 13:49:10 +01003589 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003590 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003591 POWER_DOMAIN_PIPE(pipe)))
3592 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3593 dev_priv->de_irq_mask[pipe],
3594 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003595
Jesse Barnes88e04702014-11-13 17:51:48 +00003596 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003597}
3598
3599static int gen8_irq_postinstall(struct drm_device *dev)
3600{
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602
Paulo Zanoni622364b2014-04-01 15:37:22 -03003603 ibx_irq_pre_postinstall(dev);
3604
Ben Widawskyabd58f02013-11-02 21:07:09 -07003605 gen8_gt_irq_postinstall(dev_priv);
3606 gen8_de_irq_postinstall(dev_priv);
3607
3608 ibx_irq_postinstall(dev);
3609
3610 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3611 POSTING_READ(GEN8_MASTER_IRQ);
3612
3613 return 0;
3614}
3615
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003616static int cherryview_irq_postinstall(struct drm_device *dev)
3617{
3618 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003619
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003620 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003621
3622 gen8_gt_irq_postinstall(dev_priv);
3623
3624 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3625 POSTING_READ(GEN8_MASTER_IRQ);
3626
3627 return 0;
3628}
3629
Ben Widawskyabd58f02013-11-02 21:07:09 -07003630static void gen8_irq_uninstall(struct drm_device *dev)
3631{
3632 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003633
3634 if (!dev_priv)
3635 return;
3636
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003637 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003638}
3639
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003640static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3641{
3642 /* Interrupt setup is already guaranteed to be single-threaded, this is
3643 * just to make the assert_spin_locked check happy. */
3644 spin_lock_irq(&dev_priv->irq_lock);
3645 if (dev_priv->display_irqs_enabled)
3646 valleyview_display_irqs_uninstall(dev_priv);
3647 spin_unlock_irq(&dev_priv->irq_lock);
3648
3649 vlv_display_irq_reset(dev_priv);
3650
Imre Deakc352d1b2014-11-20 16:05:55 +02003651 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003652}
3653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003654static void valleyview_irq_uninstall(struct drm_device *dev)
3655{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003657
3658 if (!dev_priv)
3659 return;
3660
Imre Deak843d0e72014-04-14 20:24:23 +03003661 I915_WRITE(VLV_MASTER_IER, 0);
3662
Ville Syrjälä893fce82014-10-30 19:42:56 +02003663 gen5_gt_irq_reset(dev);
3664
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003665 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003666
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003667 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003668}
3669
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003670static void cherryview_irq_uninstall(struct drm_device *dev)
3671{
3672 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003673
3674 if (!dev_priv)
3675 return;
3676
3677 I915_WRITE(GEN8_MASTER_IRQ, 0);
3678 POSTING_READ(GEN8_MASTER_IRQ);
3679
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003680 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003681
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003682 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003683
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003684 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003685}
3686
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003687static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003688{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003690
3691 if (!dev_priv)
3692 return;
3693
Paulo Zanonibe30b292014-04-01 15:37:25 -03003694 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003695}
3696
Chris Wilsonc2798b12012-04-22 21:13:57 +01003697static void i8xx_irq_preinstall(struct drm_device * dev)
3698{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003699 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700 int pipe;
3701
Damien Lespiau055e3932014-08-18 13:49:10 +01003702 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003703 I915_WRITE(PIPESTAT(pipe), 0);
3704 I915_WRITE16(IMR, 0xffff);
3705 I915_WRITE16(IER, 0x0);
3706 POSTING_READ16(IER);
3707}
3708
3709static int i8xx_irq_postinstall(struct drm_device *dev)
3710{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003711 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712
Chris Wilsonc2798b12012-04-22 21:13:57 +01003713 I915_WRITE16(EMR,
3714 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3715
3716 /* Unmask the interrupts that we always want on. */
3717 dev_priv->irq_mask =
3718 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3719 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3720 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3721 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3722 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3723 I915_WRITE16(IMR, dev_priv->irq_mask);
3724
3725 I915_WRITE16(IER,
3726 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3727 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3728 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3729 I915_USER_INTERRUPT);
3730 POSTING_READ16(IER);
3731
Daniel Vetter379ef822013-10-16 22:55:56 +02003732 /* Interrupt setup is already guaranteed to be single-threaded, this is
3733 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003734 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003735 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3736 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003737 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003738
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739 return 0;
3740}
3741
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003742/*
3743 * Returns true when a page flip has completed.
3744 */
3745static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003746 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003747{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003748 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003749 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003750
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003751 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003752 return false;
3753
3754 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003755 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003756
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003757 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3758 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3759 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3760 * the flip is completed (no longer pending). Since this doesn't raise
3761 * an interrupt per se, we watch for the change at vblank.
3762 */
3763 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003764 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003765
Ville Syrjälä7d475592014-12-17 23:08:03 +02003766 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003767 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003768 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003769
3770check_page_flip:
3771 intel_check_page_flip(dev, pipe);
3772 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003773}
3774
Daniel Vetterff1f5252012-10-02 15:10:55 +02003775static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003776{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003777 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003778 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779 u16 iir, new_iir;
3780 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003781 int pipe;
3782 u16 flip_mask =
3783 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3784 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3785
Imre Deak2dd2a882015-02-24 11:14:30 +02003786 if (!intel_irqs_enabled(dev_priv))
3787 return IRQ_NONE;
3788
Chris Wilsonc2798b12012-04-22 21:13:57 +01003789 iir = I915_READ16(IIR);
3790 if (iir == 0)
3791 return IRQ_NONE;
3792
3793 while (iir & ~flip_mask) {
3794 /* Can't rely on pipestat interrupt bit in iir as it might
3795 * have been cleared after the pipestat interrupt was received.
3796 * It doesn't set the bit in iir again, but it still produces
3797 * interrupts (for non-MSI).
3798 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003799 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003800 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003801 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003802
Damien Lespiau055e3932014-08-18 13:49:10 +01003803 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003804 int reg = PIPESTAT(pipe);
3805 pipe_stats[pipe] = I915_READ(reg);
3806
3807 /*
3808 * Clear the PIPE*STAT regs before the IIR
3809 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003810 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003811 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003812 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003813 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003814
3815 I915_WRITE16(IIR, iir & ~flip_mask);
3816 new_iir = I915_READ16(IIR); /* Flush posted writes */
3817
Chris Wilsonc2798b12012-04-22 21:13:57 +01003818 if (iir & I915_USER_INTERRUPT)
3819 notify_ring(dev, &dev_priv->ring[RCS]);
3820
Damien Lespiau055e3932014-08-18 13:49:10 +01003821 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003822 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003823 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003824 plane = !plane;
3825
Daniel Vetter4356d582013-10-16 22:55:55 +02003826 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003827 i8xx_handle_vblank(dev, plane, pipe, iir))
3828 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003829
Daniel Vetter4356d582013-10-16 22:55:55 +02003830 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003831 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003832
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003833 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3834 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3835 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003836 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003837
3838 iir = new_iir;
3839 }
3840
3841 return IRQ_HANDLED;
3842}
3843
3844static void i8xx_irq_uninstall(struct drm_device * dev)
3845{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003847 int pipe;
3848
Damien Lespiau055e3932014-08-18 13:49:10 +01003849 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 /* Clear enable bits; then clear status bits */
3851 I915_WRITE(PIPESTAT(pipe), 0);
3852 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3853 }
3854 I915_WRITE16(IMR, 0xffff);
3855 I915_WRITE16(IER, 0x0);
3856 I915_WRITE16(IIR, I915_READ16(IIR));
3857}
3858
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859static void i915_irq_preinstall(struct drm_device * dev)
3860{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 int pipe;
3863
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 if (I915_HAS_HOTPLUG(dev)) {
3865 I915_WRITE(PORT_HOTPLUG_EN, 0);
3866 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3867 }
3868
Chris Wilson00d98eb2012-04-24 22:59:48 +01003869 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003870 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 I915_WRITE(PIPESTAT(pipe), 0);
3872 I915_WRITE(IMR, 0xffffffff);
3873 I915_WRITE(IER, 0x0);
3874 POSTING_READ(IER);
3875}
3876
3877static int i915_irq_postinstall(struct drm_device *dev)
3878{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003880 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881
Chris Wilson38bde182012-04-24 22:59:50 +01003882 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3883
3884 /* Unmask the interrupts that we always want on. */
3885 dev_priv->irq_mask =
3886 ~(I915_ASLE_INTERRUPT |
3887 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3888 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3889 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3890 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3891 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3892
3893 enable_mask =
3894 I915_ASLE_INTERRUPT |
3895 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3896 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3897 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3898 I915_USER_INTERRUPT;
3899
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003901 I915_WRITE(PORT_HOTPLUG_EN, 0);
3902 POSTING_READ(PORT_HOTPLUG_EN);
3903
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904 /* Enable in IER... */
3905 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3906 /* and unmask in IMR */
3907 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3908 }
3909
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 I915_WRITE(IMR, dev_priv->irq_mask);
3911 I915_WRITE(IER, enable_mask);
3912 POSTING_READ(IER);
3913
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003914 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003915
Daniel Vetter379ef822013-10-16 22:55:56 +02003916 /* Interrupt setup is already guaranteed to be single-threaded, this is
3917 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003918 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003919 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3920 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003921 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003922
Daniel Vetter20afbda2012-12-11 14:05:07 +01003923 return 0;
3924}
3925
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003926/*
3927 * Returns true when a page flip has completed.
3928 */
3929static bool i915_handle_vblank(struct drm_device *dev,
3930 int plane, int pipe, u32 iir)
3931{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003932 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003933 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3934
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003935 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003936 return false;
3937
3938 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003939 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003940
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003941 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3942 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3943 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3944 * the flip is completed (no longer pending). Since this doesn't raise
3945 * an interrupt per se, we watch for the change at vblank.
3946 */
3947 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003948 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003949
Ville Syrjälä7d475592014-12-17 23:08:03 +02003950 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003951 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003952 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003953
3954check_page_flip:
3955 intel_check_page_flip(dev, pipe);
3956 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003957}
3958
Daniel Vetterff1f5252012-10-02 15:10:55 +02003959static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003961 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003962 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003963 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003964 u32 flip_mask =
3965 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3966 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003967 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
Imre Deak2dd2a882015-02-24 11:14:30 +02003969 if (!intel_irqs_enabled(dev_priv))
3970 return IRQ_NONE;
3971
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003973 do {
3974 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003975 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
3977 /* Can't rely on pipestat interrupt bit in iir as it might
3978 * have been cleared after the pipestat interrupt was received.
3979 * It doesn't set the bit in iir again, but it still produces
3980 * interrupts (for non-MSI).
3981 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003982 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003984 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985
Damien Lespiau055e3932014-08-18 13:49:10 +01003986 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 int reg = PIPESTAT(pipe);
3988 pipe_stats[pipe] = I915_READ(reg);
3989
Chris Wilson38bde182012-04-24 22:59:50 +01003990 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003993 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994 }
3995 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003996 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997
3998 if (!irq_received)
3999 break;
4000
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004002 if (I915_HAS_HOTPLUG(dev) &&
4003 iir & I915_DISPLAY_PORT_INTERRUPT)
4004 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005
Chris Wilson38bde182012-04-24 22:59:50 +01004006 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007 new_iir = I915_READ(IIR); /* Flush posted writes */
4008
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009 if (iir & I915_USER_INTERRUPT)
4010 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011
Damien Lespiau055e3932014-08-18 13:49:10 +01004012 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004013 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004014 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004015 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004016
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004017 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4018 i915_handle_vblank(dev, plane, pipe, iir))
4019 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
4021 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4022 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004023
4024 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004025 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004026
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004027 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4028 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4029 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030 }
4031
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4033 intel_opregion_asle_intr(dev);
4034
4035 /* With MSI, interrupts are only generated when iir
4036 * transitions from zero to nonzero. If another bit got
4037 * set while we were handling the existing iir bits, then
4038 * we would never get another interrupt.
4039 *
4040 * This is fine on non-MSI as well, as if we hit this path
4041 * we avoid exiting the interrupt handler only to generate
4042 * another one.
4043 *
4044 * Note that for MSI this could cause a stray interrupt report
4045 * if an interrupt landed in the time between writing IIR and
4046 * the posting read. This should be rare enough to never
4047 * trigger the 99% of 100,000 interrupts test for disabling
4048 * stray interrupts.
4049 */
Chris Wilson38bde182012-04-24 22:59:50 +01004050 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004052 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
4054 return ret;
4055}
4056
4057static void i915_irq_uninstall(struct drm_device * dev)
4058{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004059 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060 int pipe;
4061
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062 if (I915_HAS_HOTPLUG(dev)) {
4063 I915_WRITE(PORT_HOTPLUG_EN, 0);
4064 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4065 }
4066
Chris Wilson00d98eb2012-04-24 22:59:48 +01004067 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004068 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004069 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004071 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4072 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073 I915_WRITE(IMR, 0xffffffff);
4074 I915_WRITE(IER, 0x0);
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 I915_WRITE(IIR, I915_READ(IIR));
4077}
4078
4079static void i965_irq_preinstall(struct drm_device * dev)
4080{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004081 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 int pipe;
4083
Chris Wilsonadca4732012-05-11 18:01:31 +01004084 I915_WRITE(PORT_HOTPLUG_EN, 0);
4085 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086
4087 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004088 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 I915_WRITE(PIPESTAT(pipe), 0);
4090 I915_WRITE(IMR, 0xffffffff);
4091 I915_WRITE(IER, 0x0);
4092 POSTING_READ(IER);
4093}
4094
4095static int i965_irq_postinstall(struct drm_device *dev)
4096{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004097 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004098 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 u32 error_mask;
4100
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004102 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004103 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004104 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4105 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4106 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4107 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4108 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4109
4110 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004111 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4112 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004113 enable_mask |= I915_USER_INTERRUPT;
4114
4115 if (IS_G4X(dev))
4116 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117
Daniel Vetterb79480b2013-06-27 17:52:10 +02004118 /* Interrupt setup is already guaranteed to be single-threaded, this is
4119 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004120 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004121 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4122 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4123 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004124 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 /*
4127 * Enable some error detection, note the instruction error mask
4128 * bit is reserved, so we leave it masked.
4129 */
4130 if (IS_G4X(dev)) {
4131 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4132 GM45_ERROR_MEM_PRIV |
4133 GM45_ERROR_CP_PRIV |
4134 I915_ERROR_MEMORY_REFRESH);
4135 } else {
4136 error_mask = ~(I915_ERROR_PAGE_TABLE |
4137 I915_ERROR_MEMORY_REFRESH);
4138 }
4139 I915_WRITE(EMR, error_mask);
4140
4141 I915_WRITE(IMR, dev_priv->irq_mask);
4142 I915_WRITE(IER, enable_mask);
4143 POSTING_READ(IER);
4144
Daniel Vetter20afbda2012-12-11 14:05:07 +01004145 I915_WRITE(PORT_HOTPLUG_EN, 0);
4146 POSTING_READ(PORT_HOTPLUG_EN);
4147
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004148 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004149
4150 return 0;
4151}
4152
Egbert Eichbac56d52013-02-25 12:06:51 -05004153static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004154{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004155 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004156 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004157 u32 hotplug_en;
4158
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004159 assert_spin_locked(&dev_priv->irq_lock);
4160
Ville Syrjälä778eb332015-01-09 14:21:13 +02004161 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4162 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4163 /* Note HDMI and DP share hotplug bits */
4164 /* enable bits are the same for all generations */
4165 for_each_intel_encoder(dev, intel_encoder)
4166 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4167 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4168 /* Programming the CRT detection parameters tends
4169 to generate a spurious hotplug event about three
4170 seconds later. So just do it once.
4171 */
4172 if (IS_G4X(dev))
4173 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4174 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4175 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
Ville Syrjälä778eb332015-01-09 14:21:13 +02004177 /* Ignore TV since it's buggy */
4178 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179}
4180
Daniel Vetterff1f5252012-10-02 15:10:55 +02004181static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004183 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 u32 iir, new_iir;
4186 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004188 u32 flip_mask =
4189 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4190 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191
Imre Deak2dd2a882015-02-24 11:14:30 +02004192 if (!intel_irqs_enabled(dev_priv))
4193 return IRQ_NONE;
4194
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195 iir = I915_READ(IIR);
4196
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004198 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004199 bool blc_event = false;
4200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 /* Can't rely on pipestat interrupt bit in iir as it might
4202 * have been cleared after the pipestat interrupt was received.
4203 * It doesn't set the bit in iir again, but it still produces
4204 * interrupts (for non-MSI).
4205 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004206 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004208 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004209
Damien Lespiau055e3932014-08-18 13:49:10 +01004210 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004211 int reg = PIPESTAT(pipe);
4212 pipe_stats[pipe] = I915_READ(reg);
4213
4214 /*
4215 * Clear the PIPE*STAT regs before the IIR
4216 */
4217 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004219 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 }
4221 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004222 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223
4224 if (!irq_received)
4225 break;
4226
4227 ret = IRQ_HANDLED;
4228
4229 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004230 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4231 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004233 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 new_iir = I915_READ(IIR); /* Flush posted writes */
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 if (iir & I915_USER_INTERRUPT)
4237 notify_ring(dev, &dev_priv->ring[RCS]);
4238 if (iir & I915_BSD_USER_INTERRUPT)
4239 notify_ring(dev, &dev_priv->ring[VCS]);
4240
Damien Lespiau055e3932014-08-18 13:49:10 +01004241 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004242 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004243 i915_handle_vblank(dev, pipe, pipe, iir))
4244 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245
4246 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4247 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004248
4249 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004250 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004252 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4253 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004254 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255
4256 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4257 intel_opregion_asle_intr(dev);
4258
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004259 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4260 gmbus_irq_handler(dev);
4261
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262 /* With MSI, interrupts are only generated when iir
4263 * transitions from zero to nonzero. If another bit got
4264 * set while we were handling the existing iir bits, then
4265 * we would never get another interrupt.
4266 *
4267 * This is fine on non-MSI as well, as if we hit this path
4268 * we avoid exiting the interrupt handler only to generate
4269 * another one.
4270 *
4271 * Note that for MSI this could cause a stray interrupt report
4272 * if an interrupt landed in the time between writing IIR and
4273 * the posting read. This should be rare enough to never
4274 * trigger the 99% of 100,000 interrupts test for disabling
4275 * stray interrupts.
4276 */
4277 iir = new_iir;
4278 }
4279
4280 return ret;
4281}
4282
4283static void i965_irq_uninstall(struct drm_device * dev)
4284{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004285 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286 int pipe;
4287
4288 if (!dev_priv)
4289 return;
4290
Chris Wilsonadca4732012-05-11 18:01:31 +01004291 I915_WRITE(PORT_HOTPLUG_EN, 0);
4292 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293
4294 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004295 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296 I915_WRITE(PIPESTAT(pipe), 0);
4297 I915_WRITE(IMR, 0xffffffff);
4298 I915_WRITE(IER, 0x0);
4299
Damien Lespiau055e3932014-08-18 13:49:10 +01004300 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004301 I915_WRITE(PIPESTAT(pipe),
4302 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4303 I915_WRITE(IIR, I915_READ(IIR));
4304}
4305
Daniel Vetter4cb21832014-09-15 14:55:26 +02004306static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004307{
Imre Deak63237512014-08-18 15:37:02 +03004308 struct drm_i915_private *dev_priv =
4309 container_of(work, typeof(*dev_priv),
4310 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004311 struct drm_device *dev = dev_priv->dev;
4312 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004313 int i;
4314
Imre Deak63237512014-08-18 15:37:02 +03004315 intel_runtime_pm_get(dev_priv);
4316
Daniel Vetter4cb21832014-09-15 14:55:26 +02004317 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004318 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4319 struct drm_connector *connector;
4320
4321 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4322 continue;
4323
4324 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4325
4326 list_for_each_entry(connector, &mode_config->connector_list, head) {
4327 struct intel_connector *intel_connector = to_intel_connector(connector);
4328
4329 if (intel_connector->encoder->hpd_pin == i) {
4330 if (connector->polled != intel_connector->polled)
4331 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004332 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004333 connector->polled = intel_connector->polled;
4334 if (!connector->polled)
4335 connector->polled = DRM_CONNECTOR_POLL_HPD;
4336 }
4337 }
4338 }
4339 if (dev_priv->display.hpd_irq_setup)
4340 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004341 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004342
4343 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004344}
4345
Daniel Vetterfca52a52014-09-30 10:56:45 +02004346/**
4347 * intel_irq_init - initializes irq support
4348 * @dev_priv: i915 device instance
4349 *
4350 * This function initializes all the irq support including work items, timers
4351 * and all the vtables. It does not setup the interrupt itself though.
4352 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004353void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004354{
Daniel Vetterb9632912014-09-30 10:56:44 +02004355 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004356
4357 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004358 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004359 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004360 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004361
Deepak Sa6706b42014-03-15 20:23:22 +05304362 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004363 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004364 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004365 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4366 else
4367 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304368
Chris Wilson737b1502015-01-26 18:03:03 +02004369 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4370 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004371 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004372 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004373
Tomas Janousek97a19a22012-12-08 13:48:13 +01004374 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004375
Daniel Vetterb9632912014-09-30 10:56:44 +02004376 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004377 dev->max_vblank_count = 0;
4378 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004379 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004380 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4381 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004382 } else {
4383 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4384 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004385 }
4386
Ville Syrjälä21da2702014-08-06 14:49:55 +03004387 /*
4388 * Opt out of the vblank disable timer on everything except gen2.
4389 * Gen2 doesn't have a hardware frame counter and so depends on
4390 * vblank interrupts to produce sane vblank seuquence numbers.
4391 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004392 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004393 dev->vblank_disable_immediate = true;
4394
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004395 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004396 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004397 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4398 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004399
Daniel Vetterb9632912014-09-30 10:56:44 +02004400 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004401 dev->driver->irq_handler = cherryview_irq_handler;
4402 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4403 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4404 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4405 dev->driver->enable_vblank = valleyview_enable_vblank;
4406 dev->driver->disable_vblank = valleyview_disable_vblank;
4407 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004408 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004409 dev->driver->irq_handler = valleyview_irq_handler;
4410 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4411 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4412 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4413 dev->driver->enable_vblank = valleyview_enable_vblank;
4414 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004415 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004416 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004417 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004418 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004419 dev->driver->irq_postinstall = gen8_irq_postinstall;
4420 dev->driver->irq_uninstall = gen8_irq_uninstall;
4421 dev->driver->enable_vblank = gen8_enable_vblank;
4422 dev->driver->disable_vblank = gen8_disable_vblank;
4423 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004424 } else if (HAS_PCH_SPLIT(dev)) {
4425 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004426 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004427 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4428 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4429 dev->driver->enable_vblank = ironlake_enable_vblank;
4430 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004431 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004432 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004433 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004434 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4435 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4436 dev->driver->irq_handler = i8xx_irq_handler;
4437 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004438 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004439 dev->driver->irq_preinstall = i915_irq_preinstall;
4440 dev->driver->irq_postinstall = i915_irq_postinstall;
4441 dev->driver->irq_uninstall = i915_irq_uninstall;
4442 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004443 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004444 dev->driver->irq_preinstall = i965_irq_preinstall;
4445 dev->driver->irq_postinstall = i965_irq_postinstall;
4446 dev->driver->irq_uninstall = i965_irq_uninstall;
4447 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004448 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004449 if (I915_HAS_HOTPLUG(dev_priv))
4450 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004451 dev->driver->enable_vblank = i915_enable_vblank;
4452 dev->driver->disable_vblank = i915_disable_vblank;
4453 }
4454}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004455
Daniel Vetterfca52a52014-09-30 10:56:45 +02004456/**
4457 * intel_hpd_init - initializes and enables hpd support
4458 * @dev_priv: i915 device instance
4459 *
4460 * This function enables the hotplug support. It requires that interrupts have
4461 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4462 * poll request can run concurrently to other code, so locking rules must be
4463 * obeyed.
4464 *
4465 * This is a separate step from interrupt enabling to simplify the locking rules
4466 * in the driver load and resume code.
4467 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004468void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004469{
Daniel Vetterb9632912014-09-30 10:56:44 +02004470 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004471 struct drm_mode_config *mode_config = &dev->mode_config;
4472 struct drm_connector *connector;
4473 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004474
Egbert Eich821450c2013-04-16 13:36:55 +02004475 for (i = 1; i < HPD_NUM_PINS; i++) {
4476 dev_priv->hpd_stats[i].hpd_cnt = 0;
4477 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4478 }
4479 list_for_each_entry(connector, &mode_config->connector_list, head) {
4480 struct intel_connector *intel_connector = to_intel_connector(connector);
4481 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004482 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4483 connector->polled = DRM_CONNECTOR_POLL_HPD;
4484 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004485 connector->polled = DRM_CONNECTOR_POLL_HPD;
4486 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004487
4488 /* Interrupt setup is already guaranteed to be single-threaded, this is
4489 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004490 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004491 if (dev_priv->display.hpd_irq_setup)
4492 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004493 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004494}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004495
Daniel Vetterfca52a52014-09-30 10:56:45 +02004496/**
4497 * intel_irq_install - enables the hardware interrupt
4498 * @dev_priv: i915 device instance
4499 *
4500 * This function enables the hardware interrupt handling, but leaves the hotplug
4501 * handling still disabled. It is called after intel_irq_init().
4502 *
4503 * In the driver load and resume code we need working interrupts in a few places
4504 * but don't want to deal with the hassle of concurrent probe and hotplug
4505 * workers. Hence the split into this two-stage approach.
4506 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004507int intel_irq_install(struct drm_i915_private *dev_priv)
4508{
4509 /*
4510 * We enable some interrupt sources in our postinstall hooks, so mark
4511 * interrupts as enabled _before_ actually enabling them to avoid
4512 * special cases in our ordering checks.
4513 */
4514 dev_priv->pm.irqs_enabled = true;
4515
4516 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4517}
4518
Daniel Vetterfca52a52014-09-30 10:56:45 +02004519/**
4520 * intel_irq_uninstall - finilizes all irq handling
4521 * @dev_priv: i915 device instance
4522 *
4523 * This stops interrupt and hotplug handling and unregisters and frees all
4524 * resources acquired in the init functions.
4525 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004526void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4527{
4528 drm_irq_uninstall(dev_priv->dev);
4529 intel_hpd_cancel_work(dev_priv);
4530 dev_priv->pm.irqs_enabled = false;
4531}
4532
Daniel Vetterfca52a52014-09-30 10:56:45 +02004533/**
4534 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4535 * @dev_priv: i915 device instance
4536 *
4537 * This function is used to disable interrupts at runtime, both in the runtime
4538 * pm and the system suspend/resume code.
4539 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004540void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004541{
Daniel Vetterb9632912014-09-30 10:56:44 +02004542 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004543 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004544 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004545}
4546
Daniel Vetterfca52a52014-09-30 10:56:45 +02004547/**
4548 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4549 * @dev_priv: i915 device instance
4550 *
4551 * This function is used to enable interrupts at runtime, both in the runtime
4552 * pm and the system suspend/resume code.
4553 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004554void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004555{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004556 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004557 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4558 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004559}