blob: 2cf458a0680da67862df977361b22c5e3a7854ec [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendlingf05b1dc2011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000478def MemMode2AsmOperand : AsmOperandClass {
479 let Name = "MemMode2";
480 let SuperClasses = [];
481 let ParserMethod = "tryParseMemMode2Operand";
482}
483
484def MemMode3AsmOperand : AsmOperandClass {
485 let Name = "MemMode3";
486 let SuperClasses = [];
487 let ParserMethod = "tryParseMemMode3Operand";
488}
Jim Grosbach3e556122010-10-26 22:37:02 +0000489
490// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000491//
Jim Grosbach3e556122010-10-26 22:37:02 +0000492def addrmode_imm12 : Operand<i32>,
493 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000494 // 12-bit immediate operand. Note that instructions using this encode
495 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
496 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000497
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000499 let PrintMethod = "printAddrModeImm12Operand";
500 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000501}
Jim Grosbach3e556122010-10-26 22:37:02 +0000502// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000503//
Jim Grosbach3e556122010-10-26 22:37:02 +0000504def ldst_so_reg : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000507 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000508 let PrintMethod = "printAddrMode2Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
Jim Grosbach3e556122010-10-26 22:37:02 +0000512// addrmode2 := reg +/- imm12
513// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
515def addrmode2 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000517 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000519 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
525 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000526 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode2OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
531// addrmode3 := reg +/- reg
532// addrmode3 := reg +/- imm8
533//
534def addrmode3 : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000537 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000538 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
542def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000543 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
544 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let PrintMethod = "printAddrMode3OffsetOperand";
547 let MIOperandInfo = (ops GPR, i32imm);
548}
549
Jim Grosbache6913602010-11-03 01:01:43 +0000550// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000551//
Jim Grosbache6913602010-11-03 01:01:43 +0000552def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000554 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Bill Wendling59914872010-11-08 00:39:58 +0000557def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000558 let Name = "MemMode5";
559 let SuperClasses = [];
560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562// addrmode5 := reg +/- imm8*4
563//
564def addrmode5 : Operand<i32>,
565 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
566 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000568 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000570}
571
Bob Wilsond3a07652011-02-07 17:43:09 +0000572// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000573//
574def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000576 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000577 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000579}
580
Bob Wilsonda525062011-02-25 06:42:42 +0000581def am6offset : Operand<i32>,
582 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
583 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000584 let PrintMethod = "printAddrMode6OffsetOperand";
585 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000587}
588
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000589// Special version of addrmode6 to handle alignment encoding for VLD-dup
590// instructions, specifically VLD4-dup.
591def addrmode6dup : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
593 let PrintMethod = "printAddrMode6Operand";
594 let MIOperandInfo = (ops GPR:$addr, i32imm);
595 let EncoderMethod = "getAddrMode6DupAddressOpValue";
596}
597
Evan Chenga8e29892007-01-19 07:51:42 +0000598// addrmodepc := pc + reg
599//
600def addrmodepc : Operand<i32>,
601 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
602 let PrintMethod = "printAddrModePCOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000606def MemMode7AsmOperand : AsmOperandClass {
607 let Name = "MemMode7";
608 let SuperClasses = [];
609}
610
611// addrmode7 := reg
612// Used by load/store exclusive instructions. Useful to enable right assembly
613// parsing and printing. Not used for any codegen matching.
614//
615def addrmode7 : Operand<i32> {
616 let PrintMethod = "printAddrMode7Operand";
617 let MIOperandInfo = (ops GPR);
618 let ParserMatchClass = MemMode7AsmOperand;
619}
620
Bob Wilson4f38b382009-08-21 21:58:55 +0000621def nohash_imm : Operand<i32> {
622 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000623}
624
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000625def CoprocNumAsmOperand : AsmOperandClass {
626 let Name = "CoprocNum";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
631def CoprocRegAsmOperand : AsmOperandClass {
632 let Name = "CoprocReg";
633 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000634 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000635}
636
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000637def p_imm : Operand<i32> {
638 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000639 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000640}
641
642def c_imm : Operand<i32> {
643 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000645}
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000648
Evan Cheng37f25d92008-08-28 23:39:26 +0000649include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000650
651//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000652// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000653//
654
Evan Cheng3924f782008-08-29 07:36:24 +0000655/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000657multiclass AsI1_bin_irs<bits<4> opcod, string opc,
658 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
659 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000663 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
664 iii, opc, "\t$Rd, $Rn, $imm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
666 bits<4> Rd;
667 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000668 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000672 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000673 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 }
Jim Grosbach62547262010-10-11 18:51:51 +0000675 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
676 iir, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000678 bits<4> Rd;
679 bits<4> Rn;
680 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000683 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000688 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000691 bits<4> Rd;
692 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000693 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000695 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{15-12} = Rd;
697 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng1e249e32009-06-25 20:59:23 +0000701/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000702/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000703let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000704multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
708 iii, opc, "\t$Rd, $Rn, $imm",
709 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
720 iir, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000725 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-4} = 0b00000000;
731 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000732 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
734 iis, opc, "\t$Rd, $Rn, $shift",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 }
Evan Cheng071a2792007-09-11 19:55:27 +0000745}
Evan Chengc85e8322007-07-05 07:13:32 +0000746}
747
748/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000749/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000750/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000751let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000752multiclass AI1_cmp_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
754 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000755 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
756 opc, "\t$Rn, $imm",
757 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 bits<4> Rn;
759 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000762 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000763 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
767 opc, "\t$Rn, $Rm",
768 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000773 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{19-16} = Rn;
775 let Inst{15-12} = 0b0000;
776 let Inst{11-4} = 0b00000000;
777 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 }
779 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
780 opc, "\t$Rn, $shift",
781 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 bits<4> Rn;
783 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = 0b0000;
788 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 }
Evan Cheng071a2792007-09-11 19:55:27 +0000790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Evan Cheng576a3962010-09-25 00:49:35 +0000793/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000794/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000795/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000796multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
798 IIC_iEXTr, opc, "\t$Rd, $Rm",
799 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000800 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000801 bits<4> Rd;
802 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{15-12} = Rd;
805 let Inst{11-10} = 0b00;
806 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
809 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
810 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000816 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000819 }
Evan Chenga8e29892007-01-19 07:51:42 +0000820}
821
Evan Cheng576a3962010-09-25 00:49:35 +0000822multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
824 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000828 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
831 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000832 [/* For disassembly only; pattern left blank */]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000836 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 }
838}
839
Evan Cheng576a3962010-09-25 00:49:35 +0000840/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000842multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
844 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
845 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 bits<4> Rd;
848 bits<4> Rm;
849 bits<4> Rn;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000852 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000853 let Inst{9-4} = 0b000111;
854 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000855 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000856 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
857 rot_imm:$rot),
858 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
859 [(set GPR:$Rd, (opnode GPR:$Rn,
860 (rotr GPR:$Rm, rot_imm:$rot)))]>,
861 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000862 bits<4> Rd;
863 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000864 bits<4> Rn;
865 bits<2> rot;
866 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000867 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000869 let Inst{9-4} = 0b000111;
870 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 }
Evan Chenga8e29892007-01-19 07:51:42 +0000872}
873
Johnny Chen2ec5e492010-02-22 21:50:40 +0000874// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
880 let Inst{11-10} = 0b00;
881 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
883 rot_imm:$rot),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000886 Requires<[IsARM, HasV6]> {
887 bits<4> Rn;
888 bits<2> rot;
889 let Inst{19-16} = Rn;
890 let Inst{11-10} = rot;
891 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892}
893
Evan Cheng62674222009-06-25 23:34:10 +0000894/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
895let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000896multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
897 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
899 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000901 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
908 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
911 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
912 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000917 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let isCommutable = Commutable;
920 let Inst{3-0} = Rm;
921 let Inst{15-12} = Rd;
922 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 let Inst{11-0} = shift;
933 let Inst{15-12} = Rd;
934 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 }
Jim Grosbache5165492009-11-09 00:11:35 +0000936}
937// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000938let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000939multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
940 bit Commutable = 0> {
Owen Anderson15b81b52011-04-05 17:24:25 +0000941 def Sri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
942 Size4Bytes, IIC_iALUi,
Jim Grosbach24989ec2010-10-13 18:00:52 +0000943 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Owen Anderson15b81b52011-04-05 17:24:25 +0000944 Requires<[IsARM]>;
945 def Srr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
946 Size4Bytes, IIC_iALUr,
Jim Grosbach24989ec2010-10-13 18:00:52 +0000947 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Owen Anderson15b81b52011-04-05 17:24:25 +0000948 Requires<[IsARM]>;
949 def Srs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
950 Size4Bytes, IIC_iALUsr,
Jim Grosbach24989ec2010-10-13 18:00:52 +0000951 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Owen Anderson15b81b52011-04-05 17:24:25 +0000952 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000953}
Evan Chengc85e8322007-07-05 07:13:32 +0000954}
Jim Grosbache5165492009-11-09 00:11:35 +0000955}
Evan Chengc85e8322007-07-05 07:13:32 +0000956
Jim Grosbach3e556122010-10-26 22:37:02 +0000957let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000958multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000959 InstrItinClass iir, PatFrag opnode> {
960 // Note: We use the complex addrmode_imm12 rather than just an input
961 // GPR and a constrained immediate so that we can use this to match
962 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000963 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000964 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
965 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000966 bits<4> Rt;
967 bits<17> addr;
968 let Inst{23} = addr{12}; // U (add = ('U' == 1))
969 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000970 let Inst{15-12} = Rt;
971 let Inst{11-0} = addr{11-0}; // imm12
972 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000973 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000974 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
975 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000976 bits<4> Rt;
977 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000978 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000979 let Inst{23} = shift{12}; // U (add = ('U' == 1))
980 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000981 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 let Inst{11-0} = shift{11-0};
983 }
984}
985}
986
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000987multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000988 InstrItinClass iir, PatFrag opnode> {
989 // Note: We use the complex addrmode_imm12 rather than just an input
990 // GPR and a constrained immediate so that we can use this to match
991 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000992 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000993 (ins GPR:$Rt, addrmode_imm12:$addr),
994 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
995 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
996 bits<4> Rt;
997 bits<17> addr;
998 let Inst{23} = addr{12}; // U (add = ('U' == 1))
999 let Inst{19-16} = addr{16-13}; // Rn
1000 let Inst{15-12} = Rt;
1001 let Inst{11-0} = addr{11-0}; // imm12
1002 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001003 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001004 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1005 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1006 bits<4> Rt;
1007 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001008 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1010 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001011 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001012 let Inst{11-0} = shift{11-0};
1013 }
1014}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001015//===----------------------------------------------------------------------===//
1016// Instructions
1017//===----------------------------------------------------------------------===//
1018
Evan Chenga8e29892007-01-19 07:51:42 +00001019//===----------------------------------------------------------------------===//
1020// Miscellaneous Instructions.
1021//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001022
Evan Chenga8e29892007-01-19 07:51:42 +00001023/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1024/// the function. The first operand is the ID# for this instruction, the second
1025/// is the index into the MachineConstantPool that this is, the third is the
1026/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001027let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001028def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001029PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001030 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001031
Jim Grosbach4642ad32010-02-22 23:10:38 +00001032// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1033// from removing one half of the matched pairs. That breaks PEI, which assumes
1034// these will always be in pairs, and asserts if it finds otherwise. Better way?
1035let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001036def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001037PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001038 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001039
Jim Grosbach64171712010-02-16 21:07:46 +00001040def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001041PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001042 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001043}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001044
Johnny Chenf4d81052010-02-12 22:53:19 +00001045def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001046 [/* For disassembly only; pattern left blank */]>,
1047 Requires<[IsARM, HasV6T2]> {
1048 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001050 let Inst{7-0} = 0b00000000;
1051}
1052
Johnny Chenf4d81052010-02-12 22:53:19 +00001053def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1054 [/* For disassembly only; pattern left blank */]>,
1055 Requires<[IsARM, HasV6T2]> {
1056 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001057 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001058 let Inst{7-0} = 0b00000001;
1059}
1060
1061def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM, HasV6T2]> {
1064 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001065 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001066 let Inst{7-0} = 0b00000010;
1067}
1068
1069def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1070 [/* For disassembly only; pattern left blank */]>,
1071 Requires<[IsARM, HasV6T2]> {
1072 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001073 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001074 let Inst{7-0} = 0b00000011;
1075}
1076
Johnny Chen2ec5e492010-02-22 21:50:40 +00001077def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1078 "\t$dst, $a, $b",
1079 [/* For disassembly only; pattern left blank */]>,
1080 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001081 bits<4> Rd;
1082 bits<4> Rn;
1083 bits<4> Rm;
1084 let Inst{3-0} = Rm;
1085 let Inst{15-12} = Rd;
1086 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001087 let Inst{27-20} = 0b01101000;
1088 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001090}
1091
Johnny Chenf4d81052010-02-12 22:53:19 +00001092def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1093 [/* For disassembly only; pattern left blank */]>,
1094 Requires<[IsARM, HasV6T2]> {
1095 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001096 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001097 let Inst{7-0} = 0b00000100;
1098}
1099
Johnny Chenc6f7b272010-02-11 18:12:29 +00001100// The i32imm operand $val can be used by a debugger to store more information
1101// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001102def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001103 [/* For disassembly only; pattern left blank */]>,
1104 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001105 bits<16> val;
1106 let Inst{3-0} = val{3-0};
1107 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001108 let Inst{27-20} = 0b00010010;
1109 let Inst{7-4} = 0b0111;
1110}
1111
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001112// Change Processor State is a system instruction -- for disassembly and
1113// parsing only.
1114// FIXME: Since the asm parser has currently no clean way to handle optional
1115// operands, create 3 versions of the same instruction. Once there's a clean
1116// framework to represent optional operands, change this behavior.
1117class CPS<dag iops, string asm_ops>
1118 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1119 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1120 bits<2> imod;
1121 bits<3> iflags;
1122 bits<5> mode;
1123 bit M;
1124
Johnny Chenb98e1602010-02-12 18:55:33 +00001125 let Inst{31-28} = 0b1111;
1126 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001127 let Inst{19-18} = imod;
1128 let Inst{17} = M; // Enabled if mode is set;
1129 let Inst{16} = 0;
1130 let Inst{8-6} = iflags;
1131 let Inst{5} = 0;
1132 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001133}
1134
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001135let M = 1 in
1136 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1137 "$imod\t$iflags, $mode">;
1138let mode = 0, M = 0 in
1139 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1140
1141let imod = 0, iflags = 0, M = 1 in
1142 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1143
Johnny Chenb92a23f2010-02-21 04:42:01 +00001144// Preload signals the memory system of possible future data/instruction access.
1145// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001146multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001147
Evan Chengdfed19f2010-11-03 06:34:55 +00001148 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001149 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001150 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001151 bits<4> Rt;
1152 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001153 let Inst{31-26} = 0b111101;
1154 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001155 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001156 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001157 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001158 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001159 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001160 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001161 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001162 }
1163
Evan Chengdfed19f2010-11-03 06:34:55 +00001164 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001165 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001166 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001168 let Inst{31-26} = 0b111101;
1169 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001170 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001171 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001172 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001173 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001174 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001175 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001176 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001177 }
1178}
1179
Evan Cheng416941d2010-11-04 05:19:35 +00001180defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1181defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1182defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001183
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001184def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1185 "setend\t$end",
1186 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001187 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001188 bits<1> end;
1189 let Inst{31-10} = 0b1111000100000001000000;
1190 let Inst{9} = end;
1191 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001192}
1193
Johnny Chenf4d81052010-02-12 22:53:19 +00001194def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001195 [/* For disassembly only; pattern left blank */]>,
1196 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001197 bits<4> opt;
1198 let Inst{27-4} = 0b001100100000111100001111;
1199 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001200}
1201
Johnny Chenba6e0332010-02-11 17:14:31 +00001202// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001203let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001204def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001205 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001206 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001207 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001208}
1209
Evan Cheng12c3a532008-11-06 17:48:05 +00001210// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001211let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001212def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1213 Size4Bytes, IIC_iALUr,
1214 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001215
Evan Cheng325474e2008-01-07 23:56:57 +00001216let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001217def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001218 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001219 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001220
Jim Grosbach53694262010-11-18 01:15:56 +00001221def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001222 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001223 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001224
Jim Grosbach53694262010-11-18 01:15:56 +00001225def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001226 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001227 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001228
Jim Grosbach53694262010-11-18 01:15:56 +00001229def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001230 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001231 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001232
Jim Grosbach53694262010-11-18 01:15:56 +00001233def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001234 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001235 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001236}
Chris Lattner13c63102008-01-06 05:55:01 +00001237let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001238def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001240
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001241def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001242 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1243 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001244
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001245def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001246 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001247}
Evan Cheng12c3a532008-11-06 17:48:05 +00001248} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001249
Evan Chenge07715c2009-06-23 05:25:29 +00001250
1251// LEApcrel - Load a pc-relative address into a register without offending the
1252// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001253let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001254// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001255// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1256// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001257def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001258 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001259 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001260 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001261 let Inst{27-25} = 0b001;
1262 let Inst{20} = 0;
1263 let Inst{19-16} = 0b1111;
1264 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001265 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001266}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001267def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1268 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001269
1270def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1271 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1272 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001273
Evan Chenga8e29892007-01-19 07:51:42 +00001274//===----------------------------------------------------------------------===//
1275// Control Flow Instructions.
1276//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001277
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1279 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001280 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 "bx", "\tlr", [(ARMretflag)]>,
1282 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001283 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001284 }
1285
1286 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001287 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001288 "mov", "\tpc, lr", [(ARMretflag)]>,
1289 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001290 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001292}
Rafael Espindola27185192006-09-29 21:20:16 +00001293
Bob Wilson04ea6e52009-10-28 00:37:03 +00001294// Indirect branches
1295let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001296 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001297 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298 [(brind GPR:$dst)]>,
1299 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001300 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001301 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001302 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001303 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304
1305 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001306 // FIXME: We would really like to define this as a vanilla ARMPat like:
1307 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1308 // With that, however, we can't set isBranch, isTerminator, etc..
1309 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1310 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1311 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001312}
1313
Evan Cheng1e0eab12010-11-29 22:43:27 +00001314// All calls clobber the non-callee saved registers. SP is marked as
1315// a use to prevent stack-pointer assignments that appear immediately
1316// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001317let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001318 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001319 // FIXME: Do we really need a non-predicated version? If so, it should
1320 // at least be a pseudo instruction expanding to the predicated version
1321 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001322 Defs = [R0, R1, R2, R3, R12, LR,
1323 D0, D1, D2, D3, D4, D5, D6, D7,
1324 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001325 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1326 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001327 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001328 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001329 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001330 Requires<[IsARM, IsNotDarwin]> {
1331 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001332 bits<24> func;
1333 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001334 }
Evan Cheng277f0742007-06-19 21:05:09 +00001335
Jason W Kim685c3502011-02-04 19:47:15 +00001336 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001337 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001338 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001339 Requires<[IsARM, IsNotDarwin]> {
1340 bits<24> func;
1341 let Inst{23-0} = func;
1342 }
Evan Cheng277f0742007-06-19 21:05:09 +00001343
Evan Chenga8e29892007-01-19 07:51:42 +00001344 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001345 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001346 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001347 [(ARMcall GPR:$func)]>,
1348 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001349 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001350 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001351 let Inst{3-0} = func;
1352 }
1353
1354 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1355 IIC_Br, "blx", "\t$func",
1356 [(ARMcall_pred GPR:$func)]>,
1357 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1358 bits<4> func;
1359 let Inst{27-4} = 0b000100101111111111110011;
1360 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001361 }
1362
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001363 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001364 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001365 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1366 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1367 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001368
1369 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001370 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1371 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1372 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001373}
1374
David Goodwin1a8f36e2009-08-12 18:31:53 +00001375let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001376 // On Darwin R9 is call-clobbered.
1377 // R7 is marked as a use to prevent frame-pointer assignments from being
1378 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001379 Defs = [R0, R1, R2, R3, R9, R12, LR,
1380 D0, D1, D2, D3, D4, D5, D6, D7,
1381 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001382 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1383 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001384 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1385 Size4Bytes, IIC_Br,
1386 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001387
Jim Grosbachf859a542011-03-12 00:45:26 +00001388 def BLr9_pred : ARMPseudoInst<(outs),
1389 (ins bltarget:$func, pred:$p, variable_ops),
1390 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001391 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001392 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001393
1394 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001395 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1396 Size4Bytes, IIC_Br,
1397 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001398
Jim Grosbachf859a542011-03-12 00:45:26 +00001399 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1400 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001401 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001402 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001403
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001404 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001405 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001406 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1407 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1408 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001409
1410 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001411 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1412 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1413 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001414}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001415
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416// Tail calls.
1417
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001418// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1420 // Darwin versions.
1421 let Defs = [R0, R1, R2, R3, R9, R12,
1422 D0, D1, D2, D3, D4, D5, D6, D7,
1423 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1424 D27, D28, D29, D30, D31, PC],
1425 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001426 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1427 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001429 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1430 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001432 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1433 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001434 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001435
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001436 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1437 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001438 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001440 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1441 Size4Bytes, IIC_Br,
1442 []>, Requires<[IsARM, IsDarwin]>;
1443
1444 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1445 Size4Bytes, IIC_Br,
1446 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447 }
1448
1449 // Non-Darwin versions (the difference is R9).
1450 let Defs = [R0, R1, R2, R3, R12,
1451 D0, D1, D2, D3, D4, D5, D6, D7,
1452 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1453 D27, D28, D29, D30, D31, PC],
1454 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1456 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001458 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1459 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001461 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1462 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001463 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001464
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001465 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1466 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001467 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001469 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1470 Size4Bytes, IIC_Br,
1471 []>, Requires<[IsARM, IsNotDarwin]>;
1472 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 Size4Bytes, IIC_Br,
1474 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 }
1476}
1477
David Goodwin1a8f36e2009-08-12 18:31:53 +00001478let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001479 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001480 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001481 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001482 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1483 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001484 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1485 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001486
Jim Grosbach2dc77682010-11-29 18:37:44 +00001487 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1488 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001489 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001490 SizeSpecial, IIC_Br,
1491 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001492 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1493 // into i12 and rs suffixed versions.
1494 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001495 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001496 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001497 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001499 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001500 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001501 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001502 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001503 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001504 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001505 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001506
Evan Chengc85e8322007-07-05 07:13:32 +00001507 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001508 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001509 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001510 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001511 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1512 bits<24> target;
1513 let Inst{23-0} = target;
1514 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001515}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001516
Johnny Chen8901e6f2011-03-31 17:53:50 +00001517// BLX (immediate) -- for disassembly only
1518def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1519 "blx\t$target", [/* pattern left blank */]>,
1520 Requires<[IsARM, HasV5T]> {
1521 let Inst{31-25} = 0b1111101;
1522 bits<25> target;
1523 let Inst{23-0} = target{24-1};
1524 let Inst{24} = target{0};
1525}
1526
Johnny Chena1e76212010-02-13 02:51:09 +00001527// Branch and Exchange Jazelle -- for disassembly only
1528def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1529 [/* For disassembly only; pattern left blank */]> {
1530 let Inst{23-20} = 0b0010;
1531 //let Inst{19-8} = 0xfff;
1532 let Inst{7-4} = 0b0010;
1533}
1534
Johnny Chen0296f3e2010-02-16 21:59:54 +00001535// Secure Monitor Call is a system instruction -- for disassembly only
1536def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1537 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001538 bits<4> opt;
1539 let Inst{23-4} = 0b01100000000000000111;
1540 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001541}
1542
Johnny Chen64dfb782010-02-16 20:04:27 +00001543// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001544let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001545def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001546 [/* For disassembly only; pattern left blank */]> {
1547 bits<24> svc;
1548 let Inst{23-0} = svc;
1549}
Johnny Chen85d5a892010-02-10 18:02:25 +00001550}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001551def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001552
Johnny Chenfb566792010-02-17 21:39:10 +00001553// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001554let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001555def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1556 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001557 [/* For disassembly only; pattern left blank */]> {
1558 let Inst{31-28} = 0b1111;
1559 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001560 let Inst{19-8} = 0xd05;
1561 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001562}
1563
Jim Grosbache6913602010-11-03 01:01:43 +00001564def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1565 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{31-28} = 0b1111;
1568 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001569 let Inst{19-8} = 0xd05;
1570 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001571}
1572
Johnny Chenfb566792010-02-17 21:39:10 +00001573// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001574def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1575 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001576 [/* For disassembly only; pattern left blank */]> {
1577 let Inst{31-28} = 0b1111;
1578 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001579 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001580}
1581
Jim Grosbache6913602010-11-03 01:01:43 +00001582def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1583 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001584 [/* For disassembly only; pattern left blank */]> {
1585 let Inst{31-28} = 0b1111;
1586 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001587 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001588}
Chris Lattner39ee0362010-10-31 19:10:56 +00001589} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001590
Evan Chenga8e29892007-01-19 07:51:42 +00001591//===----------------------------------------------------------------------===//
1592// Load / store Instructions.
1593//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001594
Evan Chenga8e29892007-01-19 07:51:42 +00001595// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001596
1597
Evan Cheng7e2fe912010-10-28 06:47:08 +00001598defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001599 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001600defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001601 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001602defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001603 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001604defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001605 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001606
Evan Chengfa775d02007-03-19 07:20:03 +00001607// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001608let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1609 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001610def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001611 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1612 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001613 bits<4> Rt;
1614 bits<17> addr;
1615 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1616 let Inst{19-16} = 0b1111;
1617 let Inst{15-12} = Rt;
1618 let Inst{11-0} = addr{11-0}; // imm12
1619}
Evan Chengfa775d02007-03-19 07:20:03 +00001620
Evan Chenga8e29892007-01-19 07:51:42 +00001621// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001622def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001623 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1624 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001625
Evan Chenga8e29892007-01-19 07:51:42 +00001626// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001627def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001628 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1629 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001630
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001631def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001632 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1633 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001634
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001635let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001637def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1638 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001639 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001640 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641}
Rafael Espindolac391d162006-10-23 20:34:27 +00001642
Evan Chenga8e29892007-01-19 07:51:42 +00001643// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001644multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001645 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1646 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001647 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1648 // {17-14} Rn
1649 // {13} 1 == Rm, 0 == imm12
1650 // {12} isAdd
1651 // {11-0} imm12/Rm
1652 bits<18> addr;
1653 let Inst{25} = addr{13};
1654 let Inst{23} = addr{12};
1655 let Inst{19-16} = addr{17-14};
1656 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001657 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001658 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001659 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001660 (ins GPR:$Rn, am2offset:$offset),
1661 IndexModePost, LdFrm, itin,
1662 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001663 // {13} 1 == Rm, 0 == imm12
1664 // {12} isAdd
1665 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001666 bits<14> offset;
1667 bits<4> Rn;
1668 let Inst{25} = offset{13};
1669 let Inst{23} = offset{12};
1670 let Inst{19-16} = Rn;
1671 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001672 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001673}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001674
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001676defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1677defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678}
Rafael Espindola450856d2006-12-12 00:37:38 +00001679
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001680multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1681 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1682 (ins addrmode3:$addr), IndexModePre,
1683 LdMiscFrm, itin,
1684 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1685 bits<14> addr;
1686 let Inst{23} = addr{8}; // U bit
1687 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1688 let Inst{19-16} = addr{12-9}; // Rn
1689 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1690 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1691 }
1692 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1693 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1694 LdMiscFrm, itin,
1695 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001696 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001698 let Inst{23} = offset{8}; // U bit
1699 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001700 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001701 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1702 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703 }
1704}
Rafael Espindola4e307642006-09-08 16:59:47 +00001705
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001706let mayLoad = 1, neverHasSideEffects = 1 in {
1707defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1708defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1709defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1710let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1711defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1712} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001713
Johnny Chenadb561d2010-02-18 03:27:42 +00001714// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001715let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001716def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1717 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1718 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1719 // {17-14} Rn
1720 // {13} 1 == Rm, 0 == imm12
1721 // {12} isAdd
1722 // {11-0} imm12/Rm
1723 bits<18> addr;
1724 let Inst{25} = addr{13};
1725 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001726 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001727 let Inst{19-16} = addr{17-14};
1728 let Inst{11-0} = addr{11-0};
1729 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001730}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001731def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1732 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1733 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1734 // {17-14} Rn
1735 // {13} 1 == Rm, 0 == imm12
1736 // {12} isAdd
1737 // {11-0} imm12/Rm
1738 bits<18> addr;
1739 let Inst{25} = addr{13};
1740 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001741 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001742 let Inst{19-16} = addr{17-14};
1743 let Inst{11-0} = addr{11-0};
1744 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001745}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001746def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1747 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1748 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001749 let Inst{21} = 1; // overwrite
1750}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001751def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1752 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1753 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001754 let Inst{21} = 1; // overwrite
1755}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001756def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1757 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1758 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001759 let Inst{21} = 1; // overwrite
1760}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001761}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001762
Evan Chenga8e29892007-01-19 07:51:42 +00001763// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001764
1765// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001766def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001767 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1768 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001769
Evan Chenga8e29892007-01-19 07:51:42 +00001770// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001771let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1772def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001774 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001775
1776// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001777def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001778 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001779 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001780 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1781 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001782 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001783
Jim Grosbach953557f42010-11-19 21:35:06 +00001784def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001785 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001786 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001787 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1788 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001789 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001790
Jim Grosbacha1b41752010-11-19 22:06:57 +00001791def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1792 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1793 IndexModePre, StFrm, IIC_iStore_bh_ru,
1794 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1795 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1796 GPR:$Rn, am2offset:$offset))]>;
1797def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1798 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1799 IndexModePost, StFrm, IIC_iStore_bh_ru,
1800 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1801 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1802 GPR:$Rn, am2offset:$offset))]>;
1803
Jim Grosbach2dc77682010-11-29 18:37:44 +00001804def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1805 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1806 IndexModePre, StMiscFrm, IIC_iStore_ru,
1807 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1808 [(set GPR:$Rn_wb,
1809 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001810
Jim Grosbach2dc77682010-11-29 18:37:44 +00001811def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1812 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1813 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1814 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1815 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1816 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001817
Johnny Chen39a4bb32010-02-18 22:31:18 +00001818// For disassembly only
1819def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1820 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001821 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001822 "strd", "\t$src1, $src2, [$base, $offset]!",
1823 "$base = $base_wb", []>;
1824
1825// For disassembly only
1826def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1827 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001828 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001829 "strd", "\t$src1, $src2, [$base], $offset",
1830 "$base = $base_wb", []>;
1831
Johnny Chenad4df4c2010-03-01 19:22:00 +00001832// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001833
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001834def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1835 IndexModePost, StFrm, IIC_iStore_ru,
1836 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001837 [/* For disassembly only; pattern left blank */]> {
1838 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001839 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1840}
1841
1842def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1843 IndexModePost, StFrm, IIC_iStore_bh_ru,
1844 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1845 [/* For disassembly only; pattern left blank */]> {
1846 let Inst{21} = 1; // overwrite
1847 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001848}
1849
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001850def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001851 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001852 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001853 [/* For disassembly only; pattern left blank */]> {
1854 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001855 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001856}
1857
Evan Chenga8e29892007-01-19 07:51:42 +00001858//===----------------------------------------------------------------------===//
1859// Load / store multiple Instructions.
1860//
1861
Bill Wendling6c470b82010-11-13 09:09:38 +00001862multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1863 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001864 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001865 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1866 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001867 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001868 let Inst{24-23} = 0b01; // Increment After
1869 let Inst{21} = 0; // No writeback
1870 let Inst{20} = L_bit;
1871 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001872 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001873 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1874 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001875 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001876 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001877 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001878 let Inst{20} = L_bit;
1879 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001880 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001881 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1882 IndexModeNone, f, itin,
1883 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1884 let Inst{24-23} = 0b00; // Decrement After
1885 let Inst{21} = 0; // No writeback
1886 let Inst{20} = L_bit;
1887 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001888 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001889 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1890 IndexModeUpd, f, itin_upd,
1891 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1892 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001893 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001894 let Inst{20} = L_bit;
1895 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001896 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001897 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1898 IndexModeNone, f, itin,
1899 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1900 let Inst{24-23} = 0b10; // Decrement Before
1901 let Inst{21} = 0; // No writeback
1902 let Inst{20} = L_bit;
1903 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001904 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001905 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1906 IndexModeUpd, f, itin_upd,
1907 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1908 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001909 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001910 let Inst{20} = L_bit;
1911 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001912 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001913 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1914 IndexModeNone, f, itin,
1915 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1916 let Inst{24-23} = 0b11; // Increment Before
1917 let Inst{21} = 0; // No writeback
1918 let Inst{20} = L_bit;
1919 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001920 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001921 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1922 IndexModeUpd, f, itin_upd,
1923 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1924 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001925 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001926 let Inst{20} = L_bit;
1927 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001928}
Bill Wendling6c470b82010-11-13 09:09:38 +00001929
Bill Wendlingc93989a2010-11-13 11:20:05 +00001930let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001931
1932let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1933defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1934
1935let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1936defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1937
1938} // neverHasSideEffects
1939
Bob Wilson0fef5842011-01-06 19:24:32 +00001940// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001941def : MnemonicAlias<"ldm", "ldmia">;
1942def : MnemonicAlias<"stm", "stmia">;
1943
1944// FIXME: remove when we have a way to marking a MI with these properties.
1945// FIXME: Should pc be an implicit operand like PICADD, etc?
1946let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1947 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001948def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1949 reglist:$regs, variable_ops),
1950 Size4Bytes, IIC_iLoad_mBr, []>,
1951 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001952
Evan Chenga8e29892007-01-19 07:51:42 +00001953//===----------------------------------------------------------------------===//
1954// Move Instructions.
1955//
1956
Evan Chengcd799b92009-06-12 20:46:18 +00001957let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001958def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1959 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1960 bits<4> Rd;
1961 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001962
Johnny Chen103bf952011-04-01 23:30:25 +00001963 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00001964 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001965 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001966 let Inst{3-0} = Rm;
1967 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001968}
1969
Dale Johannesen38d5f042010-06-15 22:24:08 +00001970// A version for the smaller set of tail call registers.
1971let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001972def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001973 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1974 bits<4> Rd;
1975 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001976
Dale Johannesen38d5f042010-06-15 22:24:08 +00001977 let Inst{11-4} = 0b00000000;
1978 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001979 let Inst{3-0} = Rm;
1980 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001981}
1982
Evan Chengf40deed2010-10-27 23:41:30 +00001983def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001984 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001985 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1986 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001987 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001988 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001989 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00001990 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001991 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001992 let Inst{25} = 0;
1993}
Evan Chenga2515702007-03-19 07:09:02 +00001994
Evan Chengc4af4632010-11-17 20:13:28 +00001995let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001996def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1997 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001998 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001999 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002000 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002001 let Inst{15-12} = Rd;
2002 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002003 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002004}
2005
Evan Chengc4af4632010-11-17 20:13:28 +00002006let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002007def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002008 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002009 "movw", "\t$Rd, $imm",
2010 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002011 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002012 bits<4> Rd;
2013 bits<16> imm;
2014 let Inst{15-12} = Rd;
2015 let Inst{11-0} = imm{11-0};
2016 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002017 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002018 let Inst{25} = 1;
2019}
2020
Evan Cheng53519f02011-01-21 18:55:51 +00002021def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2022 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002023
2024let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002025def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002026 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002027 "movt", "\t$Rd, $imm",
2028 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002029 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002030 lo16AllZero:$imm))]>, UnaryDP,
2031 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002032 bits<4> Rd;
2033 bits<16> imm;
2034 let Inst{15-12} = Rd;
2035 let Inst{11-0} = imm{11-0};
2036 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002037 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002038 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002039}
Evan Cheng13ab0202007-07-10 18:08:01 +00002040
Evan Cheng53519f02011-01-21 18:55:51 +00002041def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2042 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002043
2044} // Constraints
2045
Evan Cheng20956592009-10-21 08:15:52 +00002046def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2047 Requires<[IsARM, HasV6T2]>;
2048
David Goodwinca01a8d2009-09-01 18:32:09 +00002049let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002050def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002051 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2052 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002053
2054// These aren't really mov instructions, but we have to define them this way
2055// due to flag operands.
2056
Evan Cheng071a2792007-09-11 19:55:27 +00002057let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002058def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002059 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2060 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002061def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002062 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2063 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002064}
Evan Chenga8e29892007-01-19 07:51:42 +00002065
Evan Chenga8e29892007-01-19 07:51:42 +00002066//===----------------------------------------------------------------------===//
2067// Extend Instructions.
2068//
2069
2070// Sign extenders
2071
Evan Cheng576a3962010-09-25 00:49:35 +00002072defm SXTB : AI_ext_rrot<0b01101010,
2073 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2074defm SXTH : AI_ext_rrot<0b01101011,
2075 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Evan Cheng576a3962010-09-25 00:49:35 +00002077defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002078 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002079defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002080 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Johnny Chen2ec5e492010-02-22 21:50:40 +00002082// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002083defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002084
2085// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002086defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
2088// Zero extenders
2089
2090let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002091defm UXTB : AI_ext_rrot<0b01101110,
2092 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2093defm UXTH : AI_ext_rrot<0b01101111,
2094 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2095defm UXTB16 : AI_ext_rrot<0b01101100,
2096 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002097
Jim Grosbach542f6422010-07-28 23:25:44 +00002098// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2099// The transformation should probably be done as a combiner action
2100// instead so we can include a check for masking back in the upper
2101// eight bits of the source into the lower eight bits of the result.
2102//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2103// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002104def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002105 (UXTB16r_rot GPR:$Src, 8)>;
2106
Evan Cheng576a3962010-09-25 00:49:35 +00002107defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002108 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002109defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002110 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002111}
2112
Evan Chenga8e29892007-01-19 07:51:42 +00002113// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002114// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002115defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002116
Evan Chenga8e29892007-01-19 07:51:42 +00002117
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002118def SBFX : I<(outs GPR:$Rd),
2119 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002120 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002121 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002122 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002123 bits<4> Rd;
2124 bits<4> Rn;
2125 bits<5> lsb;
2126 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002127 let Inst{27-21} = 0b0111101;
2128 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002129 let Inst{20-16} = width;
2130 let Inst{15-12} = Rd;
2131 let Inst{11-7} = lsb;
2132 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002133}
2134
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002135def UBFX : I<(outs GPR:$Rd),
2136 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002137 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002138 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002139 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002140 bits<4> Rd;
2141 bits<4> Rn;
2142 bits<5> lsb;
2143 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002144 let Inst{27-21} = 0b0111111;
2145 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002146 let Inst{20-16} = width;
2147 let Inst{15-12} = Rd;
2148 let Inst{11-7} = lsb;
2149 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002150}
2151
Evan Chenga8e29892007-01-19 07:51:42 +00002152//===----------------------------------------------------------------------===//
2153// Arithmetic Instructions.
2154//
2155
Jim Grosbach26421962008-10-14 20:36:24 +00002156defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002157 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002158 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002159defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002160 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002161 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002162
Evan Chengc85e8322007-07-05 07:13:32 +00002163// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002164defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002165 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002166 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2167defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002168 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002169 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002170
Evan Cheng62674222009-06-25 23:34:10 +00002171defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002172 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002173defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002174 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002175
2176// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002177defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002178 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002179defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002180 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002181
Jim Grosbach84760882010-10-15 18:42:41 +00002182def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2183 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2184 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2185 bits<4> Rd;
2186 bits<4> Rn;
2187 bits<12> imm;
2188 let Inst{25} = 1;
2189 let Inst{15-12} = Rd;
2190 let Inst{19-16} = Rn;
2191 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002192}
Evan Cheng13ab0202007-07-10 18:08:01 +00002193
Bob Wilsoncff71782010-08-05 18:23:43 +00002194// The reg/reg form is only defined for the disassembler; for codegen it is
2195// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002196def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2197 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002198 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002199 bits<4> Rd;
2200 bits<4> Rn;
2201 bits<4> Rm;
2202 let Inst{11-4} = 0b00000000;
2203 let Inst{25} = 0;
2204 let Inst{3-0} = Rm;
2205 let Inst{15-12} = Rd;
2206 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002207}
2208
Jim Grosbach84760882010-10-15 18:42:41 +00002209def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2210 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2211 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2212 bits<4> Rd;
2213 bits<4> Rn;
2214 bits<12> shift;
2215 let Inst{25} = 0;
2216 let Inst{11-0} = shift;
2217 let Inst{15-12} = Rd;
2218 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002219}
Evan Chengc85e8322007-07-05 07:13:32 +00002220
2221// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002222let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002223def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2224 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2225 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2226 bits<4> Rd;
2227 bits<4> Rn;
2228 bits<12> imm;
2229 let Inst{25} = 1;
2230 let Inst{20} = 1;
2231 let Inst{15-12} = Rd;
2232 let Inst{19-16} = Rn;
2233 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002234}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002235def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2236 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2237 [/* For disassembly only; pattern left blank */]> {
2238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<4> Rm;
2241 let Inst{11-4} = 0b00000000;
2242 let Inst{25} = 0;
2243 let Inst{20} = 1;
2244 let Inst{3-0} = Rm;
2245 let Inst{15-12} = Rd;
2246 let Inst{19-16} = Rn;
2247}
Jim Grosbach84760882010-10-15 18:42:41 +00002248def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2249 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2250 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<12> shift;
2254 let Inst{25} = 0;
2255 let Inst{20} = 1;
2256 let Inst{11-0} = shift;
2257 let Inst{15-12} = Rd;
2258 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002259}
Evan Cheng071a2792007-09-11 19:55:27 +00002260}
Evan Chengc85e8322007-07-05 07:13:32 +00002261
Evan Cheng62674222009-06-25 23:34:10 +00002262let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002263def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2264 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2265 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002266 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002267 bits<4> Rd;
2268 bits<4> Rn;
2269 bits<12> imm;
2270 let Inst{25} = 1;
2271 let Inst{15-12} = Rd;
2272 let Inst{19-16} = Rn;
2273 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002274}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002275// The reg/reg form is only defined for the disassembler; for codegen it is
2276// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002277def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2278 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002279 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002280 bits<4> Rd;
2281 bits<4> Rn;
2282 bits<4> Rm;
2283 let Inst{11-4} = 0b00000000;
2284 let Inst{25} = 0;
2285 let Inst{3-0} = Rm;
2286 let Inst{15-12} = Rd;
2287 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002288}
Jim Grosbach84760882010-10-15 18:42:41 +00002289def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2290 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2291 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002292 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002293 bits<4> Rd;
2294 bits<4> Rn;
2295 bits<12> shift;
2296 let Inst{25} = 0;
2297 let Inst{11-0} = shift;
2298 let Inst{15-12} = Rd;
2299 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002300}
Evan Cheng62674222009-06-25 23:34:10 +00002301}
2302
2303// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002304let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002305def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2306 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2307 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002308 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002309 bits<4> Rd;
2310 bits<4> Rn;
2311 bits<12> imm;
2312 let Inst{25} = 1;
2313 let Inst{20} = 1;
2314 let Inst{15-12} = Rd;
2315 let Inst{19-16} = Rn;
2316 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002317}
Jim Grosbach84760882010-10-15 18:42:41 +00002318def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2319 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2320 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002321 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002322 bits<4> Rd;
2323 bits<4> Rn;
2324 bits<12> shift;
2325 let Inst{25} = 0;
2326 let Inst{20} = 1;
2327 let Inst{11-0} = shift;
2328 let Inst{15-12} = Rd;
2329 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002330}
Evan Cheng071a2792007-09-11 19:55:27 +00002331}
Evan Cheng2c614c52007-06-06 10:17:05 +00002332
Evan Chenga8e29892007-01-19 07:51:42 +00002333// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002334// The assume-no-carry-in form uses the negation of the input since add/sub
2335// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2336// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2337// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002338def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2339 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002340def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2341 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2342// The with-carry-in form matches bitwise not instead of the negation.
2343// Effectively, the inverse interpretation of the carry flag already accounts
2344// for part of the negation.
2345def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2346 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002347
2348// Note: These are implemented in C++ code, because they have to generate
2349// ADD/SUBrs instructions, which use a complex pattern that a xform function
2350// cannot produce.
2351// (mul X, 2^n+1) -> (add (X << n), X)
2352// (mul X, 2^n-1) -> (rsb X, (X << n))
2353
Johnny Chen667d1272010-02-22 18:50:54 +00002354// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002355// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002356class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002357 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2358 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2359 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002360 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002361 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002362 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002363 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002364 let Inst{11-4} = op11_4;
2365 let Inst{19-16} = Rn;
2366 let Inst{15-12} = Rd;
2367 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002368}
2369
Johnny Chen667d1272010-02-22 18:50:54 +00002370// Saturating add/subtract -- for disassembly only
2371
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002372def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002373 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2374 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002375def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002376 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2377 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2378def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2379 "\t$Rd, $Rm, $Rn">;
2380def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2381 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002382
2383def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2384def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2385def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2386def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2387def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2388def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2389def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2390def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2391def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2392def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2393def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2394def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002395
2396// Signed/Unsigned add/subtract -- for disassembly only
2397
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002398def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2399def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2400def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2401def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2402def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2403def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2404def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2405def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2406def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2407def USAX : AAI<0b01100101, 0b11110101, "usax">;
2408def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2409def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002410
2411// Signed/Unsigned halving add/subtract -- for disassembly only
2412
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002413def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2414def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2415def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2416def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2417def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2418def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2419def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2420def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2421def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2422def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2423def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2424def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002425
Johnny Chenadc77332010-02-26 22:04:29 +00002426// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002427
Jim Grosbach70987fb2010-10-18 23:35:38 +00002428def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002429 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002431 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002432 bits<4> Rd;
2433 bits<4> Rn;
2434 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002435 let Inst{27-20} = 0b01111000;
2436 let Inst{15-12} = 0b1111;
2437 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002438 let Inst{19-16} = Rd;
2439 let Inst{11-8} = Rm;
2440 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002441}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002443 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002444 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002445 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002446 bits<4> Rd;
2447 bits<4> Rn;
2448 bits<4> Rm;
2449 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002450 let Inst{27-20} = 0b01111000;
2451 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002452 let Inst{19-16} = Rd;
2453 let Inst{15-12} = Ra;
2454 let Inst{11-8} = Rm;
2455 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002456}
2457
2458// Signed/Unsigned saturate -- for disassembly only
2459
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2461 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002462 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463 bits<4> Rd;
2464 bits<5> sat_imm;
2465 bits<4> Rn;
2466 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002467 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002468 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002469 let Inst{20-16} = sat_imm;
2470 let Inst{15-12} = Rd;
2471 let Inst{11-7} = sh{7-3};
2472 let Inst{6} = sh{0};
2473 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002474}
2475
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2477 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002478 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002479 bits<4> Rd;
2480 bits<4> sat_imm;
2481 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002482 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002483 let Inst{11-4} = 0b11110011;
2484 let Inst{15-12} = Rd;
2485 let Inst{19-16} = sat_imm;
2486 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002487}
2488
Jim Grosbach70987fb2010-10-18 23:35:38 +00002489def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2490 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002491 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002492 bits<4> Rd;
2493 bits<5> sat_imm;
2494 bits<4> Rn;
2495 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002496 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002497 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002498 let Inst{15-12} = Rd;
2499 let Inst{11-7} = sh{7-3};
2500 let Inst{6} = sh{0};
2501 let Inst{20-16} = sat_imm;
2502 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002503}
2504
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2506 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002507 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002508 bits<4> Rd;
2509 bits<4> sat_imm;
2510 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002511 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002512 let Inst{11-4} = 0b11110011;
2513 let Inst{15-12} = Rd;
2514 let Inst{19-16} = sat_imm;
2515 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002516}
Evan Chenga8e29892007-01-19 07:51:42 +00002517
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002518def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2519def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002520
Evan Chenga8e29892007-01-19 07:51:42 +00002521//===----------------------------------------------------------------------===//
2522// Bitwise Instructions.
2523//
2524
Jim Grosbach26421962008-10-14 20:36:24 +00002525defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002526 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002527 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002528defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002529 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002530 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002531defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002532 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002533 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002534defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002535 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002536 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Jim Grosbach3fea191052010-10-21 22:03:21 +00002538def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002539 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002540 "bfc", "\t$Rd, $imm", "$src = $Rd",
2541 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002542 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002543 bits<4> Rd;
2544 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002545 let Inst{27-21} = 0b0111110;
2546 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002547 let Inst{15-12} = Rd;
2548 let Inst{11-7} = imm{4-0}; // lsb
2549 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002550}
2551
Johnny Chenb2503c02010-02-17 06:31:48 +00002552// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002553def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002554 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002555 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2556 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002557 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002558 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002559 bits<4> Rd;
2560 bits<4> Rn;
2561 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002562 let Inst{27-21} = 0b0111110;
2563 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002564 let Inst{15-12} = Rd;
2565 let Inst{11-7} = imm{4-0}; // lsb
2566 let Inst{20-16} = imm{9-5}; // width
2567 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002568}
2569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002570// GNU as only supports this form of bfi (w/ 4 arguments)
2571let isAsmParserOnly = 1 in
2572def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2573 lsb_pos_imm:$lsb, width_imm:$width),
2574 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2575 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2576 []>, Requires<[IsARM, HasV6T2]> {
2577 bits<4> Rd;
2578 bits<4> Rn;
2579 bits<5> lsb;
2580 bits<5> width;
2581 let Inst{27-21} = 0b0111110;
2582 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2583 let Inst{15-12} = Rd;
2584 let Inst{11-7} = lsb;
2585 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2586 let Inst{3-0} = Rn;
2587}
2588
Jim Grosbach36860462010-10-21 22:19:32 +00002589def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2590 "mvn", "\t$Rd, $Rm",
2591 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2592 bits<4> Rd;
2593 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002594 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002595 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002596 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002597 let Inst{15-12} = Rd;
2598 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002599}
Jim Grosbach36860462010-10-21 22:19:32 +00002600def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2601 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2602 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2603 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002604 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002605 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002606 let Inst{19-16} = 0b0000;
2607 let Inst{15-12} = Rd;
2608 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002609}
Evan Chengc4af4632010-11-17 20:13:28 +00002610let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002611def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2612 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2613 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2614 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002615 bits<12> imm;
2616 let Inst{25} = 1;
2617 let Inst{19-16} = 0b0000;
2618 let Inst{15-12} = Rd;
2619 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002620}
Evan Chenga8e29892007-01-19 07:51:42 +00002621
2622def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2623 (BICri GPR:$src, so_imm_not:$imm)>;
2624
2625//===----------------------------------------------------------------------===//
2626// Multiply Instructions.
2627//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002628class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2629 string opc, string asm, list<dag> pattern>
2630 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2631 bits<4> Rd;
2632 bits<4> Rm;
2633 bits<4> Rn;
2634 let Inst{19-16} = Rd;
2635 let Inst{11-8} = Rm;
2636 let Inst{3-0} = Rn;
2637}
2638class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2639 string opc, string asm, list<dag> pattern>
2640 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2641 bits<4> RdLo;
2642 bits<4> RdHi;
2643 bits<4> Rm;
2644 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002645 let Inst{19-16} = RdHi;
2646 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002647 let Inst{11-8} = Rm;
2648 let Inst{3-0} = Rn;
2649}
Evan Chenga8e29892007-01-19 07:51:42 +00002650
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002651let isCommutable = 1 in {
2652let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002653def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2654 pred:$p, cc_out:$s),
2655 Size4Bytes, IIC_iMUL32,
2656 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2657 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002658
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002659def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2660 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002661 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002662 Requires<[IsARM, HasV6]> {
2663 let Inst{15-12} = 0b0000;
2664}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002665}
Evan Chenga8e29892007-01-19 07:51:42 +00002666
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002667let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002668def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2669 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002670 Size4Bytes, IIC_iMAC32,
2671 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002672 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002673 bits<4> Ra;
2674 let Inst{15-12} = Ra;
2675}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002676def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2677 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002678 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2679 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002680 bits<4> Ra;
2681 let Inst{15-12} = Ra;
2682}
Evan Chenga8e29892007-01-19 07:51:42 +00002683
Jim Grosbach65711012010-11-19 22:22:37 +00002684def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2685 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2686 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687 Requires<[IsARM, HasV6T2]> {
2688 bits<4> Rd;
2689 bits<4> Rm;
2690 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002691 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002692 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002693 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002694 let Inst{11-8} = Rm;
2695 let Inst{3-0} = Rn;
2696}
Evan Chengedcbada2009-07-06 22:05:45 +00002697
Evan Chenga8e29892007-01-19 07:51:42 +00002698// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002699
Evan Chengcd799b92009-06-12 20:46:18 +00002700let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002701let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002702let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002703def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002704 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002705 Size4Bytes, IIC_iMUL64, []>,
2706 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002708def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2709 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2710 Size4Bytes, IIC_iMUL64, []>,
2711 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002712}
2713
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2715 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2717 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002718
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002719def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2720 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002721 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2722 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002723}
Evan Chenga8e29892007-01-19 07:51:42 +00002724
2725// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002726let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002727def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002728 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002729 Size4Bytes, IIC_iMAC64, []>,
2730 Requires<[IsARM, NoV6]>;
2731def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002732 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002733 Size4Bytes, IIC_iMAC64, []>,
2734 Requires<[IsARM, NoV6]>;
2735def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002736 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002737 Size4Bytes, IIC_iMAC64, []>,
2738 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002739
2740}
2741
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002742def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2743 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002744 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2745 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002746def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2747 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002748 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2749 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002750
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002751def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2752 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2753 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2754 Requires<[IsARM, HasV6]> {
2755 bits<4> RdLo;
2756 bits<4> RdHi;
2757 bits<4> Rm;
2758 bits<4> Rn;
2759 let Inst{19-16} = RdLo;
2760 let Inst{15-12} = RdHi;
2761 let Inst{11-8} = Rm;
2762 let Inst{3-0} = Rn;
2763}
Evan Chengcd799b92009-06-12 20:46:18 +00002764} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002765
2766// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002767def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2768 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2769 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002770 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002771 let Inst{15-12} = 0b1111;
2772}
Evan Cheng13ab0202007-07-10 18:08:01 +00002773
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002774def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2775 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002776 [/* For disassembly only; pattern left blank */]>,
2777 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002778 let Inst{15-12} = 0b1111;
2779}
2780
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002781def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2782 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2783 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2784 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2785 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002786
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002787def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2788 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2789 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002790 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002791 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002792
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002793def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2794 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2795 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2796 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2797 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002798
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002799def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2800 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2801 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002802 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002803 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002804
Raul Herbster37fb5b12007-08-30 23:25:47 +00002805multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002806 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2807 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2808 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2809 (sext_inreg GPR:$Rm, i16)))]>,
2810 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002811
Jim Grosbach3870b752010-10-22 18:35:16 +00002812 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2813 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2814 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2815 (sra GPR:$Rm, (i32 16))))]>,
2816 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002817
Jim Grosbach3870b752010-10-22 18:35:16 +00002818 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2819 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2820 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2821 (sext_inreg GPR:$Rm, i16)))]>,
2822 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002823
Jim Grosbach3870b752010-10-22 18:35:16 +00002824 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2825 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2826 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2827 (sra GPR:$Rm, (i32 16))))]>,
2828 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002829
Jim Grosbach3870b752010-10-22 18:35:16 +00002830 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2831 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2832 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2833 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2834 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002835
Jim Grosbach3870b752010-10-22 18:35:16 +00002836 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2837 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2838 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2839 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2840 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002841}
2842
Raul Herbster37fb5b12007-08-30 23:25:47 +00002843
2844multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002845 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002846 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2847 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2848 [(set GPR:$Rd, (add GPR:$Ra,
2849 (opnode (sext_inreg GPR:$Rn, i16),
2850 (sext_inreg GPR:$Rm, i16))))]>,
2851 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002852
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002853 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002854 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2855 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2856 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2857 (sra GPR:$Rm, (i32 16)))))]>,
2858 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002859
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002860 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002861 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2862 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2863 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2864 (sext_inreg GPR:$Rm, i16))))]>,
2865 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002866
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002867 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002868 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2870 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2871 (sra GPR:$Rm, (i32 16)))))]>,
2872 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002873
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002874 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002875 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2876 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2877 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2878 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2879 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002880
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002881 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002882 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2883 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2884 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2885 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2886 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002887}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002888
Raul Herbster37fb5b12007-08-30 23:25:47 +00002889defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2890defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002891
Johnny Chen83498e52010-02-12 21:59:23 +00002892// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002893def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2894 (ins GPR:$Rn, GPR:$Rm),
2895 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002896 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002897 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002898
Jim Grosbach3870b752010-10-22 18:35:16 +00002899def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2900 (ins GPR:$Rn, GPR:$Rm),
2901 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002902 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002903 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002904
Jim Grosbach3870b752010-10-22 18:35:16 +00002905def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2906 (ins GPR:$Rn, GPR:$Rm),
2907 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002908 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002909 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002910
Jim Grosbach3870b752010-10-22 18:35:16 +00002911def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2912 (ins GPR:$Rn, GPR:$Rm),
2913 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002914 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002915 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002916
Johnny Chen667d1272010-02-22 18:50:54 +00002917// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002918class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2919 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002920 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002921 bits<4> Rn;
2922 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002923 let Inst{4} = 1;
2924 let Inst{5} = swap;
2925 let Inst{6} = sub;
2926 let Inst{7} = 0;
2927 let Inst{21-20} = 0b00;
2928 let Inst{22} = long;
2929 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002930 let Inst{11-8} = Rm;
2931 let Inst{3-0} = Rn;
2932}
2933class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2934 InstrItinClass itin, string opc, string asm>
2935 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2936 bits<4> Rd;
2937 let Inst{15-12} = 0b1111;
2938 let Inst{19-16} = Rd;
2939}
2940class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2941 InstrItinClass itin, string opc, string asm>
2942 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2943 bits<4> Ra;
2944 let Inst{15-12} = Ra;
2945}
2946class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2947 InstrItinClass itin, string opc, string asm>
2948 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2949 bits<4> RdLo;
2950 bits<4> RdHi;
2951 let Inst{19-16} = RdHi;
2952 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002953}
2954
2955multiclass AI_smld<bit sub, string opc> {
2956
Jim Grosbach385e1362010-10-22 19:15:30 +00002957 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2958 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002959
Jim Grosbach385e1362010-10-22 19:15:30 +00002960 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2961 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002962
Jim Grosbach385e1362010-10-22 19:15:30 +00002963 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2964 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2965 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002966
Jim Grosbach385e1362010-10-22 19:15:30 +00002967 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2968 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2969 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002970
2971}
2972
2973defm SMLA : AI_smld<0, "smla">;
2974defm SMLS : AI_smld<1, "smls">;
2975
Johnny Chen2ec5e492010-02-22 21:50:40 +00002976multiclass AI_sdml<bit sub, string opc> {
2977
Jim Grosbach385e1362010-10-22 19:15:30 +00002978 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2979 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2980 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2981 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002982}
2983
2984defm SMUA : AI_sdml<0, "smua">;
2985defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002986
Evan Chenga8e29892007-01-19 07:51:42 +00002987//===----------------------------------------------------------------------===//
2988// Misc. Arithmetic Instructions.
2989//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002990
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002991def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2992 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2993 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002994
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002995def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2996 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2997 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2998 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002999
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003000def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3001 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3002 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003003
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003004def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3005 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3006 [(set GPR:$Rd,
3007 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3008 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3009 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3010 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3011 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003012
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003013def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3014 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3015 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003016 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003017 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003018 (shl GPR:$Rm, (i32 8))), i16))]>,
3019 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003020
Evan Cheng3f30af32011-03-18 21:52:42 +00003021def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3022 (shl GPR:$Rm, (i32 8))), i16),
3023 (REVSH GPR:$Rm)>;
3024
3025// Need the AddedComplexity or else MOVs + REV would be chosen.
3026let AddedComplexity = 5 in
3027def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3028
Bob Wilsonf955f292010-08-17 17:23:19 +00003029def lsl_shift_imm : SDNodeXForm<imm, [{
3030 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3031 return CurDAG->getTargetConstant(Sh, MVT::i32);
3032}]>;
3033
3034def lsl_amt : PatLeaf<(i32 imm), [{
3035 return (N->getZExtValue() < 32);
3036}], lsl_shift_imm>;
3037
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003038def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3039 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3040 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3041 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3042 (and (shl GPR:$Rm, lsl_amt:$sh),
3043 0xFFFF0000)))]>,
3044 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003045
Evan Chenga8e29892007-01-19 07:51:42 +00003046// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003047def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3048 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3049def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3050 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003051
Bob Wilsonf955f292010-08-17 17:23:19 +00003052def asr_shift_imm : SDNodeXForm<imm, [{
3053 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3054 return CurDAG->getTargetConstant(Sh, MVT::i32);
3055}]>;
3056
3057def asr_amt : PatLeaf<(i32 imm), [{
3058 return (N->getZExtValue() <= 32);
3059}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003060
Bob Wilsondc66eda2010-08-16 22:26:55 +00003061// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3062// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003063def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3064 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3065 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3066 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3067 (and (sra GPR:$Rm, asr_amt:$sh),
3068 0xFFFF)))]>,
3069 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003070
Evan Chenga8e29892007-01-19 07:51:42 +00003071// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3072// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003073def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003074 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003075def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003076 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3077 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003078
Evan Chenga8e29892007-01-19 07:51:42 +00003079//===----------------------------------------------------------------------===//
3080// Comparison Instructions...
3081//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003082
Jim Grosbach26421962008-10-14 20:36:24 +00003083defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003084 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003085 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003086
Jim Grosbach97a884d2010-12-07 20:41:06 +00003087// ARMcmpZ can re-use the above instruction definitions.
3088def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3089 (CMPri GPR:$src, so_imm:$imm)>;
3090def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3091 (CMPrr GPR:$src, GPR:$rhs)>;
3092def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3093 (CMPrs GPR:$src, so_reg:$rhs)>;
3094
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003095// FIXME: We have to be careful when using the CMN instruction and comparison
3096// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003097// results:
3098//
3099// rsbs r1, r1, 0
3100// cmp r0, r1
3101// mov r0, #0
3102// it ls
3103// mov r0, #1
3104//
3105// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003106//
Bill Wendling6165e872010-08-26 18:33:51 +00003107// cmn r0, r1
3108// mov r0, #0
3109// it ls
3110// mov r0, #1
3111//
3112// However, the CMN gives the *opposite* result when r1 is 0. This is because
3113// the carry flag is set in the CMP case but not in the CMN case. In short, the
3114// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3115// value of r0 and the carry bit (because the "carry bit" parameter to
3116// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3117// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3118// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3119// parameter to AddWithCarry is defined as 0).
3120//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003121// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003122//
3123// x = 0
3124// ~x = 0xFFFF FFFF
3125// ~x + 1 = 0x1 0000 0000
3126// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3127//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003128// Therefore, we should disable CMN when comparing against zero, until we can
3129// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3130// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003131//
3132// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3133//
3134// This is related to <rdar://problem/7569620>.
3135//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003136//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3137// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003138
Evan Chenga8e29892007-01-19 07:51:42 +00003139// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003140defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003141 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003142 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003143defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003144 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003145 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003146
David Goodwinc0309b42009-06-29 15:33:01 +00003147defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003148 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003149 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003150
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003151//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3152// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003153
David Goodwinc0309b42009-06-29 15:33:01 +00003154def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003155 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003156
Evan Cheng218977b2010-07-13 19:27:42 +00003157// Pseudo i64 compares for some floating point compares.
3158let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3159 Defs = [CPSR] in {
3160def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003161 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003162 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003163 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3164
3165def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003166 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003167 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3168} // usesCustomInserter
3169
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003172// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003173// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003174let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003175def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3176 Size4Bytes, IIC_iCMOVr,
3177 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3178 RegConstraint<"$false = $Rd">;
3179def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3180 (ins GPR:$false, so_reg:$shift, pred:$p),
3181 Size4Bytes, IIC_iCMOVsr,
3182 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3183 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003184
Evan Chengc4af4632010-11-17 20:13:28 +00003185let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003186def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3187 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3188 Size4Bytes, IIC_iMOVi,
3189 []>,
3190 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003191
Evan Chengc4af4632010-11-17 20:13:28 +00003192let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003193def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3194 (ins GPR:$false, so_imm:$imm, pred:$p),
3195 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003196 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003197 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003198
Evan Cheng63f35442010-11-13 02:25:14 +00003199// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003200let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003201def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3202 (ins GPR:$false, i32imm:$src, pred:$p),
3203 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003204
Evan Chengc4af4632010-11-17 20:13:28 +00003205let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003206def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3207 (ins GPR:$false, so_imm:$imm, pred:$p),
3208 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003209 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003210 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003211} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003212
Jim Grosbach3728e962009-12-10 00:11:09 +00003213//===----------------------------------------------------------------------===//
3214// Atomic operations intrinsics
3215//
3216
Bob Wilsonf74a4292010-10-30 00:54:37 +00003217def memb_opt : Operand<i32> {
3218 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003219 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003220}
Jim Grosbach3728e962009-12-10 00:11:09 +00003221
Bob Wilsonf74a4292010-10-30 00:54:37 +00003222// memory barriers protect the atomic sequences
3223let hasSideEffects = 1 in {
3224def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3225 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3226 Requires<[IsARM, HasDB]> {
3227 bits<4> opt;
3228 let Inst{31-4} = 0xf57ff05;
3229 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003230}
Jim Grosbach3728e962009-12-10 00:11:09 +00003231}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003232
Bob Wilsonf74a4292010-10-30 00:54:37 +00003233def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3234 "dsb", "\t$opt",
3235 [/* For disassembly only; pattern left blank */]>,
3236 Requires<[IsARM, HasDB]> {
3237 bits<4> opt;
3238 let Inst{31-4} = 0xf57ff04;
3239 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003240}
3241
Johnny Chenfd6037d2010-02-18 00:19:08 +00003242// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003243def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3244 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003245 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003246 let Inst{3-0} = 0b1111;
3247}
3248
Jim Grosbach66869102009-12-11 18:52:41 +00003249let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 let Uses = [CPSR] in {
3251 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3287 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3290 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3293 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003294 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003295 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3296 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3299 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3302 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3305
3306 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3309 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3312 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3315
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3319 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3322 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3325}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003326}
3327
3328let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003329def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3330 "ldrexb", "\t$Rt, $addr", []>;
3331def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3332 "ldrexh", "\t$Rt, $addr", []>;
3333def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3334 "ldrex", "\t$Rt, $addr", []>;
3335def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3336 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003337}
3338
Jim Grosbach86875a22010-10-29 19:58:57 +00003339let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003340def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3341 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3342def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3343 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3344def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3345 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003346def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003347 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3348 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003349}
3350
Johnny Chenb9436272010-02-17 22:37:58 +00003351// Clear-Exclusive is for disassembly only.
3352def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3353 [/* For disassembly only; pattern left blank */]>,
3354 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003355 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003356}
3357
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003358// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3359let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003360def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3361 [/* For disassembly only; pattern left blank */]>;
3362def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3363 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003364}
3365
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003366//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003367// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003368//
3369
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003370def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3371 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3372 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3373 [/* For disassembly only; pattern left blank */]> {
3374 bits<4> opc1;
3375 bits<4> CRn;
3376 bits<4> CRd;
3377 bits<4> cop;
3378 bits<3> opc2;
3379 bits<4> CRm;
3380
3381 let Inst{3-0} = CRm;
3382 let Inst{4} = 0;
3383 let Inst{7-5} = opc2;
3384 let Inst{11-8} = cop;
3385 let Inst{15-12} = CRd;
3386 let Inst{19-16} = CRn;
3387 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003388}
3389
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003390def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3391 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3392 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003393 [/* For disassembly only; pattern left blank */]> {
3394 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003395 bits<4> opc1;
3396 bits<4> CRn;
3397 bits<4> CRd;
3398 bits<4> cop;
3399 bits<3> opc2;
3400 bits<4> CRm;
3401
3402 let Inst{3-0} = CRm;
3403 let Inst{4} = 0;
3404 let Inst{7-5} = opc2;
3405 let Inst{11-8} = cop;
3406 let Inst{15-12} = CRd;
3407 let Inst{19-16} = CRn;
3408 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003409}
3410
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003411class ACI<dag oops, dag iops, string opc, string asm,
3412 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003413 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3414 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003415 let Inst{27-25} = 0b110;
3416}
3417
Johnny Chen670a4562011-04-04 23:39:08 +00003418multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003419
3420 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003421 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3422 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003423 let Inst{31-28} = op31_28;
3424 let Inst{24} = 1; // P = 1
3425 let Inst{21} = 0; // W = 0
3426 let Inst{22} = 0; // D = 0
3427 let Inst{20} = load;
3428 }
3429
3430 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003431 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3432 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003433 let Inst{31-28} = op31_28;
3434 let Inst{24} = 1; // P = 1
3435 let Inst{21} = 1; // W = 1
3436 let Inst{22} = 0; // D = 0
3437 let Inst{20} = load;
3438 }
3439
3440 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003441 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3442 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003443 let Inst{31-28} = op31_28;
3444 let Inst{24} = 0; // P = 0
3445 let Inst{21} = 1; // W = 1
3446 let Inst{22} = 0; // D = 0
3447 let Inst{20} = load;
3448 }
3449
3450 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003451 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3452 ops),
3453 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003454 let Inst{31-28} = op31_28;
3455 let Inst{24} = 0; // P = 0
3456 let Inst{23} = 1; // U = 1
3457 let Inst{21} = 0; // W = 0
3458 let Inst{22} = 0; // D = 0
3459 let Inst{20} = load;
3460 }
3461
3462 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003463 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3464 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003465 let Inst{31-28} = op31_28;
3466 let Inst{24} = 1; // P = 1
3467 let Inst{21} = 0; // W = 0
3468 let Inst{22} = 1; // D = 1
3469 let Inst{20} = load;
3470 }
3471
3472 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003473 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3474 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3475 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003476 let Inst{31-28} = op31_28;
3477 let Inst{24} = 1; // P = 1
3478 let Inst{21} = 1; // W = 1
3479 let Inst{22} = 1; // D = 1
3480 let Inst{20} = load;
3481 }
3482
3483 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003484 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3485 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3486 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003487 let Inst{31-28} = op31_28;
3488 let Inst{24} = 0; // P = 0
3489 let Inst{21} = 1; // W = 1
3490 let Inst{22} = 1; // D = 1
3491 let Inst{20} = load;
3492 }
3493
3494 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003495 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3496 ops),
3497 !strconcat(!strconcat(opc, "l"), cond),
3498 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003499 let Inst{31-28} = op31_28;
3500 let Inst{24} = 0; // P = 0
3501 let Inst{23} = 1; // U = 1
3502 let Inst{21} = 0; // W = 0
3503 let Inst{22} = 1; // D = 1
3504 let Inst{20} = load;
3505 }
3506}
3507
Johnny Chen670a4562011-04-04 23:39:08 +00003508defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3509defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3510defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3511defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003512
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003513//===----------------------------------------------------------------------===//
3514// Move between coprocessor and ARM core register -- for disassembly only
3515//
3516
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003517class MovRCopro<string opc, bit direction, dag oops, dag iops>
3518 : ABI<0b1110, oops, iops, NoItinerary, opc,
3519 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003520 [/* For disassembly only; pattern left blank */]> {
3521 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003522 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003523
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003524 bits<4> Rt;
3525 bits<4> cop;
3526 bits<3> opc1;
3527 bits<3> opc2;
3528 bits<4> CRm;
3529 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003530
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003531 let Inst{15-12} = Rt;
3532 let Inst{11-8} = cop;
3533 let Inst{23-21} = opc1;
3534 let Inst{7-5} = opc2;
3535 let Inst{3-0} = CRm;
3536 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003537}
3538
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003539def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3540 (outs), (ins p_imm:$cop, i32imm:$opc1,
3541 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3542 i32imm:$opc2)>;
3543def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3544 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3545 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003546
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003547class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3548 : ABXI<0b1110, oops, iops, NoItinerary,
3549 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003550 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003551 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003552 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003553 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003554
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003555 bits<4> Rt;
3556 bits<4> cop;
3557 bits<3> opc1;
3558 bits<3> opc2;
3559 bits<4> CRm;
3560 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003561
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003562 let Inst{15-12} = Rt;
3563 let Inst{11-8} = cop;
3564 let Inst{23-21} = opc1;
3565 let Inst{7-5} = opc2;
3566 let Inst{3-0} = CRm;
3567 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003568}
3569
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003570def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3571 (outs), (ins p_imm:$cop, i32imm:$opc1,
3572 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3573 i32imm:$opc2)>;
3574def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3575 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3576 c_imm:$CRn, c_imm:$CRm,
3577 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578
3579class MovRRCopro<string opc, bit direction>
3580 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3581 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3582 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3583 [/* For disassembly only; pattern left blank */]> {
3584 let Inst{23-21} = 0b010;
3585 let Inst{20} = direction;
3586
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003587 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003588 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003589 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003590 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003591 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003592
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003593 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003595 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003596 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003598}
3599
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003600def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3601def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3602
3603class MovRRCopro2<string opc, bit direction>
3604 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3605 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3606 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3607 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003608 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003609 let Inst{23-21} = 0b010;
3610 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003611
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003612 bits<4> Rt;
3613 bits<4> Rt2;
3614 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003615 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003616 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003617
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003618 let Inst{15-12} = Rt;
3619 let Inst{19-16} = Rt2;
3620 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003621 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003622 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003623}
3624
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003625def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3626def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003627
Johnny Chenb98e1602010-02-12 18:55:33 +00003628//===----------------------------------------------------------------------===//
3629// Move between special register and ARM core register -- for disassembly only
3630//
3631
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003632// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003633def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003634 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003635 bits<4> Rd;
3636 let Inst{23-16} = 0b00001111;
3637 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003638 let Inst{7-4} = 0b0000;
3639}
3640
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003641def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003642 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003643 bits<4> Rd;
3644 let Inst{23-16} = 0b01001111;
3645 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003646 let Inst{7-4} = 0b0000;
3647}
3648
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003649// Move from ARM core register to Special Register
3650//
3651// No need to have both system and application versions, the encodings are the
3652// same and the assembly parser has no way to distinguish between them. The mask
3653// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3654// the mask with the fields to be accessed in the special register.
3655def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3656 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003657 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003658 bits<5> mask;
3659 bits<4> Rn;
3660
3661 let Inst{23} = 0;
3662 let Inst{22} = mask{4}; // R bit
3663 let Inst{21-20} = 0b10;
3664 let Inst{19-16} = mask{3-0};
3665 let Inst{15-12} = 0b1111;
3666 let Inst{11-4} = 0b00000000;
3667 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003668}
3669
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003670def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3671 "msr", "\t$mask, $a",
3672 [/* For disassembly only; pattern left blank */]> {
3673 bits<5> mask;
3674 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003675
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003676 let Inst{23} = 0;
3677 let Inst{22} = mask{4}; // R bit
3678 let Inst{21-20} = 0b10;
3679 let Inst{19-16} = mask{3-0};
3680 let Inst{15-12} = 0b1111;
3681 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003682}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003683
3684//===----------------------------------------------------------------------===//
3685// TLS Instructions
3686//
3687
3688// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003689// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003690// complete with fixup for the aeabi_read_tp function.
3691let isCall = 1,
3692 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3693 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3694 [(set R0, ARMthread_pointer)]>;
3695}
3696
3697//===----------------------------------------------------------------------===//
3698// SJLJ Exception handling intrinsics
3699// eh_sjlj_setjmp() is an instruction sequence to store the return
3700// address and save #0 in R0 for the non-longjmp case.
3701// Since by its nature we may be coming from some other function to get
3702// here, and we're using the stack frame for the containing function to
3703// save/restore registers, we can't keep anything live in regs across
3704// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3705// when we get here from a longjmp(). We force everthing out of registers
3706// except for our own input by listing the relevant registers in Defs. By
3707// doing so, we also cause the prologue/epilogue code to actively preserve
3708// all of the callee-saved resgisters, which is exactly what we want.
3709// A constant value is passed in $val, and we use the location as a scratch.
3710//
3711// These are pseudo-instructions and are lowered to individual MC-insts, so
3712// no encoding information is necessary.
3713let Defs =
3714 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3715 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3716 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3717 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3718 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3719 NoItinerary,
3720 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3721 Requires<[IsARM, HasVFP2]>;
3722}
3723
3724let Defs =
3725 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3726 hasSideEffects = 1, isBarrier = 1 in {
3727 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3728 NoItinerary,
3729 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3730 Requires<[IsARM, NoVFP]>;
3731}
3732
3733// FIXME: Non-Darwin version(s)
3734let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3735 Defs = [ R7, LR, SP ] in {
3736def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3737 NoItinerary,
3738 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3739 Requires<[IsARM, IsDarwin]>;
3740}
3741
3742// eh.sjlj.dispatchsetup pseudo-instruction.
3743// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3744// handled when the pseudo is expanded (which happens before any passes
3745// that need the instruction size).
3746let isBarrier = 1, hasSideEffects = 1 in
3747def Int_eh_sjlj_dispatchsetup :
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00003748 PseudoInst<(outs), (ins), NoItinerary,
3749 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003750 Requires<[IsDarwin]>;
3751
3752//===----------------------------------------------------------------------===//
3753// Non-Instruction Patterns
3754//
3755
3756// Large immediate handling.
3757
3758// 32-bit immediate using two piece so_imms or movw + movt.
3759// This is a single pseudo instruction, the benefit is that it can be remat'd
3760// as a single unit instead of having to handle reg inputs.
3761// FIXME: Remove this when we can do generalized remat.
3762let isReMaterializable = 1, isMoveImm = 1 in
3763def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3764 [(set GPR:$dst, (arm_i32imm:$src))]>,
3765 Requires<[IsARM]>;
3766
3767// Pseudo instruction that combines movw + movt + add pc (if PIC).
3768// It also makes it possible to rematerialize the instructions.
3769// FIXME: Remove this when we can do generalized remat and when machine licm
3770// can properly the instructions.
3771let isReMaterializable = 1 in {
3772def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3773 IIC_iMOVix2addpc,
3774 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3775 Requires<[IsARM, UseMovt]>;
3776
3777def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3778 IIC_iMOVix2,
3779 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3780 Requires<[IsARM, UseMovt]>;
3781
3782let AddedComplexity = 10 in
3783def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3784 IIC_iMOVix2ld,
3785 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3786 Requires<[IsARM, UseMovt]>;
3787} // isReMaterializable
3788
3789// ConstantPool, GlobalAddress, and JumpTable
3790def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3791 Requires<[IsARM, DontUseMovt]>;
3792def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3793def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3794 Requires<[IsARM, UseMovt]>;
3795def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3796 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3797
3798// TODO: add,sub,and, 3-instr forms?
3799
3800// Tail calls
3801def : ARMPat<(ARMtcret tcGPR:$dst),
3802 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3803
3804def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3805 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3806
3807def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3808 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3809
3810def : ARMPat<(ARMtcret tcGPR:$dst),
3811 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3812
3813def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3814 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3815
3816def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3817 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3818
3819// Direct calls
3820def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3821 Requires<[IsARM, IsNotDarwin]>;
3822def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3823 Requires<[IsARM, IsDarwin]>;
3824
3825// zextload i1 -> zextload i8
3826def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3827def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3828
3829// extload -> zextload
3830def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3831def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3832def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3833def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3834
3835def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3836
3837def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3838def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3839
3840// smul* and smla*
3841def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3842 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3843 (SMULBB GPR:$a, GPR:$b)>;
3844def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3845 (SMULBB GPR:$a, GPR:$b)>;
3846def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3847 (sra GPR:$b, (i32 16))),
3848 (SMULBT GPR:$a, GPR:$b)>;
3849def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3850 (SMULBT GPR:$a, GPR:$b)>;
3851def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3852 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3853 (SMULTB GPR:$a, GPR:$b)>;
3854def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3855 (SMULTB GPR:$a, GPR:$b)>;
3856def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3857 (i32 16)),
3858 (SMULWB GPR:$a, GPR:$b)>;
3859def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3860 (SMULWB GPR:$a, GPR:$b)>;
3861
3862def : ARMV5TEPat<(add GPR:$acc,
3863 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3864 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3865 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3866def : ARMV5TEPat<(add GPR:$acc,
3867 (mul sext_16_node:$a, sext_16_node:$b)),
3868 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3869def : ARMV5TEPat<(add GPR:$acc,
3870 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3871 (sra GPR:$b, (i32 16)))),
3872 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3873def : ARMV5TEPat<(add GPR:$acc,
3874 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3875 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3876def : ARMV5TEPat<(add GPR:$acc,
3877 (mul (sra GPR:$a, (i32 16)),
3878 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3879 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3880def : ARMV5TEPat<(add GPR:$acc,
3881 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3882 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3883def : ARMV5TEPat<(add GPR:$acc,
3884 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3885 (i32 16))),
3886 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3887def : ARMV5TEPat<(add GPR:$acc,
3888 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3889 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3890
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003891
3892// Pre-v7 uses MCR for synchronization barriers.
3893def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3894 Requires<[IsARM, HasV6]>;
3895
3896
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003897//===----------------------------------------------------------------------===//
3898// Thumb Support
3899//
3900
3901include "ARMInstrThumb.td"
3902
3903//===----------------------------------------------------------------------===//
3904// Thumb2 Support
3905//
3906
3907include "ARMInstrThumb2.td"
3908
3909//===----------------------------------------------------------------------===//
3910// Floating Point Support
3911//
3912
3913include "ARMInstrVFP.td"
3914
3915//===----------------------------------------------------------------------===//
3916// Advanced SIMD (NEON) Support
3917//
3918
3919include "ARMInstrNEON.td"
3920