blob: e9e11b04652dfd9166f6169bc6d1b36486b5deb2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000206def imm1_15 : ImmLeaf<i32, [{
207 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000211def imm16_31 : ImmLeaf<i32, [{
212 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm0_65535 : ImmLeaf<i32, [{
243 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000378def rot_imm : Operand<i32>, ImmLeaf<i32, [{
379 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000415def so_imm : Operand<i32>, ImmLeaf<i32, [{
416 return ARM_AM::getSOImmVal(Imm) != -1;
417 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000418 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000419 let PrintMethod = "printSOImmOperand";
420}
421
Evan Chengc70d1842007-03-20 08:11:30 +0000422// Break so_imm's up into two pieces. This handles immediates with up to 16
423// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
424// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000425def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000427}]>;
428
429/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
430///
431def arm_i32imm : PatLeaf<(imm), [{
432 if (Subtarget->hasV6T2Ops())
433 return true;
434 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
435}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000436
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000437/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000438def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
439 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000442/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000443def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
444 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000446 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000447}
448
Evan Cheng75972122011-01-13 07:58:56 +0000449// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000450// The imm is split into imm{15-12}, imm{11-0}
451//
Evan Cheng75972122011-01-13 07:58:56 +0000452def i32imm_hilo16 : Operand<i32> {
453 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000454}
455
Evan Chenga9688c42010-12-11 04:11:38 +0000456/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
457/// e.g., 0xf000ffff
458def bf_inv_mask_imm : Operand<i32>,
459 PatLeaf<(imm), [{
460 return ARM::isBitFieldInvertedMask(N->getZExtValue());
461}] > {
462 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
463 let PrintMethod = "printBitfieldInvMaskImmOperand";
464}
465
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000466/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000467def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
468 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000469}]>;
470
471/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000472def width_imm : Operand<i32>, ImmLeaf<i32, [{
473 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000474}] > {
475 let EncoderMethod = "getMsbOpValue";
476}
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478// Define ARM specific addressing modes.
479
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000480def MemMode2AsmOperand : AsmOperandClass {
481 let Name = "MemMode2";
482 let SuperClasses = [];
483 let ParserMethod = "tryParseMemMode2Operand";
484}
485
486def MemMode3AsmOperand : AsmOperandClass {
487 let Name = "MemMode3";
488 let SuperClasses = [];
489 let ParserMethod = "tryParseMemMode3Operand";
490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491
492// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000493//
Jim Grosbach3e556122010-10-26 22:37:02 +0000494def addrmode_imm12 : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000496 // 12-bit immediate operand. Note that instructions using this encode
497 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
498 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000499
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000501 let PrintMethod = "printAddrModeImm12Operand";
502 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000503}
Jim Grosbach3e556122010-10-26 22:37:02 +0000504// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000505//
Jim Grosbach3e556122010-10-26 22:37:02 +0000506def ldst_so_reg : Operand<i32>,
507 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000509 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000510 let PrintMethod = "printAddrMode2Operand";
511 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
512}
513
Jim Grosbach3e556122010-10-26 22:37:02 +0000514// addrmode2 := reg +/- imm12
515// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000516//
517def addrmode2 : Operand<i32>,
518 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000519 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000521 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
527 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000528 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode2OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
533// addrmode3 := reg +/- reg
534// addrmode3 := reg +/- imm8
535//
536def addrmode3 : Operand<i32>,
537 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000538 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000540 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000541 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
542}
543
544def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000545 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
546 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode3OffsetOperand";
549 let MIOperandInfo = (ops GPR, i32imm);
550}
551
Jim Grosbache6913602010-11-03 01:01:43 +0000552// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000553//
Jim Grosbache6913602010-11-03 01:01:43 +0000554def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000555 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000556 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Bill Wendling59914872010-11-08 00:39:58 +0000559def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000560 let Name = "MemMode5";
561 let SuperClasses = [];
562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564// addrmode5 := reg +/- imm8*4
565//
566def addrmode5 : Operand<i32>,
567 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
568 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000570 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000572}
573
Bob Wilsond3a07652011-02-07 17:43:09 +0000574// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000575//
576def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000577 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000578 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000579 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000581}
582
Bob Wilsonda525062011-02-25 06:42:42 +0000583def am6offset : Operand<i32>,
584 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
585 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000586 let PrintMethod = "printAddrMode6OffsetOperand";
587 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000588 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000589}
590
Mon P Wang183c6272011-05-09 17:47:27 +0000591// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
592// (single element from one lane) for size 32.
593def addrmode6oneL32 : Operand<i32>,
594 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
595 let PrintMethod = "printAddrMode6Operand";
596 let MIOperandInfo = (ops GPR:$addr, i32imm);
597 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
598}
599
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000600// Special version of addrmode6 to handle alignment encoding for VLD-dup
601// instructions, specifically VLD4-dup.
602def addrmode6dup : Operand<i32>,
603 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
604 let PrintMethod = "printAddrMode6Operand";
605 let MIOperandInfo = (ops GPR:$addr, i32imm);
606 let EncoderMethod = "getAddrMode6DupAddressOpValue";
607}
608
Evan Chenga8e29892007-01-19 07:51:42 +0000609// addrmodepc := pc + reg
610//
611def addrmodepc : Operand<i32>,
612 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
613 let PrintMethod = "printAddrModePCOperand";
614 let MIOperandInfo = (ops GPR, i32imm);
615}
616
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000617def MemMode7AsmOperand : AsmOperandClass {
618 let Name = "MemMode7";
619 let SuperClasses = [];
620}
621
622// addrmode7 := reg
623// Used by load/store exclusive instructions. Useful to enable right assembly
624// parsing and printing. Not used for any codegen matching.
625//
626def addrmode7 : Operand<i32> {
627 let PrintMethod = "printAddrMode7Operand";
628 let MIOperandInfo = (ops GPR);
629 let ParserMatchClass = MemMode7AsmOperand;
630}
631
Bob Wilson4f38b382009-08-21 21:58:55 +0000632def nohash_imm : Operand<i32> {
633 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000634}
635
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000636def CoprocNumAsmOperand : AsmOperandClass {
637 let Name = "CoprocNum";
638 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000639 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000640}
641
642def CoprocRegAsmOperand : AsmOperandClass {
643 let Name = "CoprocReg";
644 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000645 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000646}
647
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000648def p_imm : Operand<i32> {
649 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000650 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000651}
652
653def c_imm : Operand<i32> {
654 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000655 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000656}
657
Evan Chenga8e29892007-01-19 07:51:42 +0000658//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000659
Evan Cheng37f25d92008-08-28 23:39:26 +0000660include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000661
662//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000663// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000664//
665
Evan Cheng3924f782008-08-29 07:36:24 +0000666/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000667/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000668multiclass AsI1_bin_irs<bits<4> opcod, string opc,
669 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
670 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000671 // The register-immediate version is re-materializable. This is useful
672 // in particular for taking the address of a local.
673 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000674 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
675 iii, opc, "\t$Rd, $Rn, $imm",
676 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
677 bits<4> Rd;
678 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000679 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000680 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000681 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000683 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000684 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000685 }
Jim Grosbach62547262010-10-11 18:51:51 +0000686 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
687 iir, opc, "\t$Rd, $Rn, $Rm",
688 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000689 bits<4> Rd;
690 bits<4> Rn;
691 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000693 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000694 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000695 let Inst{15-12} = Rd;
696 let Inst{11-4} = 0b00000000;
697 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000698 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000699 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
700 iis, opc, "\t$Rd, $Rn, $shift",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000702 bits<4> Rd;
703 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000704 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000706 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000707 let Inst{15-12} = Rd;
708 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000709 }
Evan Chenga8e29892007-01-19 07:51:42 +0000710}
711
Evan Cheng1e249e32009-06-25 20:59:23 +0000712/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000713/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000714let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000715multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
716 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
717 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000718 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
719 iii, opc, "\t$Rd, $Rn, $imm",
720 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
721 bits<4> Rd;
722 bits<4> Rn;
723 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000724 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000725 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{19-16} = Rn;
727 let Inst{15-12} = Rd;
728 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
731 iir, opc, "\t$Rd, $Rn, $Rm",
732 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
733 bits<4> Rd;
734 bits<4> Rn;
735 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000736 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000737 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000738 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000739 let Inst{19-16} = Rn;
740 let Inst{15-12} = Rd;
741 let Inst{11-4} = 0b00000000;
742 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000743 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000744 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
745 iis, opc, "\t$Rd, $Rn, $shift",
746 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
747 bits<4> Rd;
748 bits<4> Rn;
749 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000752 let Inst{19-16} = Rn;
753 let Inst{15-12} = Rd;
754 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Evan Cheng071a2792007-09-11 19:55:27 +0000756}
Evan Chengc85e8322007-07-05 07:13:32 +0000757}
758
759/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000760/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000761/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000762let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000763multiclass AI1_cmp_irs<bits<4> opcod, string opc,
764 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
765 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000766 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
767 opc, "\t$Rn, $imm",
768 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000773 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000775 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000776 }
777 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
778 opc, "\t$Rn, $Rm",
779 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 bits<4> Rn;
781 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000782 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000784 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000785 let Inst{19-16} = Rn;
786 let Inst{15-12} = 0b0000;
787 let Inst{11-4} = 0b00000000;
788 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000789 }
790 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
791 opc, "\t$Rn, $shift",
792 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 bits<4> Rn;
794 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000795 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000796 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000797 let Inst{19-16} = Rn;
798 let Inst{15-12} = 0b0000;
799 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000800 }
Evan Cheng071a2792007-09-11 19:55:27 +0000801}
Evan Chenga8e29892007-01-19 07:51:42 +0000802}
803
Evan Cheng576a3962010-09-25 00:49:35 +0000804/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000805/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000806/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000807multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
809 IIC_iEXTr, opc, "\t$Rd, $Rm",
810 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000814 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{15-12} = Rd;
816 let Inst{11-10} = 0b00;
817 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000818 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000819 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
820 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
821 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000822 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000823 bits<4> Rd;
824 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000825 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000826 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000827 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000829 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000830 }
Evan Chenga8e29892007-01-19 07:51:42 +0000831}
832
Evan Cheng576a3962010-09-25 00:49:35 +0000833multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
835 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000836 [/* For disassembly only; pattern left blank */]>,
837 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000838 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000839 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000840 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000841 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
842 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000843 [/* For disassembly only; pattern left blank */]>,
844 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000845 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000846 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000847 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000848 }
849}
850
Evan Cheng576a3962010-09-25 00:49:35 +0000851/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000852/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000853multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
855 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
856 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000857 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000858 bits<4> Rd;
859 bits<4> Rm;
860 bits<4> Rn;
861 let Inst{19-16} = Rn;
862 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000863 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000864 let Inst{9-4} = 0b000111;
865 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000866 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000867 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
868 rot_imm:$rot),
869 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
870 [(set GPR:$Rd, (opnode GPR:$Rn,
871 (rotr GPR:$Rm, rot_imm:$rot)))]>,
872 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000873 bits<4> Rd;
874 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000875 bits<4> Rn;
876 bits<2> rot;
877 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000878 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000879 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000880 let Inst{9-4} = 0b000111;
881 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 }
Evan Chenga8e29892007-01-19 07:51:42 +0000883}
884
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000886multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000887 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
888 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000889 [/* For disassembly only; pattern left blank */]>,
890 Requires<[IsARM, HasV6]> {
891 let Inst{11-10} = 0b00;
892 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000893 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
894 rot_imm:$rot),
895 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000896 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000897 Requires<[IsARM, HasV6]> {
898 bits<4> Rn;
899 bits<2> rot;
900 let Inst{19-16} = Rn;
901 let Inst{11-10} = rot;
902 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000903}
904
Evan Cheng62674222009-06-25 23:34:10 +0000905/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
906let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000907multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
908 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000909 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
910 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
911 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000912 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 bits<4> Rd;
914 bits<4> Rn;
915 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000916 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000917 let Inst{15-12} = Rd;
918 let Inst{19-16} = Rn;
919 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000920 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000921 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
922 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
923 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000924 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000925 bits<4> Rd;
926 bits<4> Rn;
927 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000928 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000929 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000930 let isCommutable = Commutable;
931 let Inst{3-0} = Rm;
932 let Inst{15-12} = Rd;
933 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000934 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
936 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000942 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000943 let Inst{11-0} = shift;
944 let Inst{15-12} = Rd;
945 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 }
Jim Grosbache5165492009-11-09 00:11:35 +0000947}
Owen Anderson78a54692011-04-11 20:12:19 +0000948}
949
Jim Grosbache5165492009-11-09 00:11:35 +0000950// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000951// NOTE: CPSR def omitted because it will be handled by the custom inserter.
952let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000953multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000954 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
955 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000956 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000957 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
958 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000959 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
960 let isCommutable = Commutable;
961 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000962 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
963 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000964 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000965}
Evan Chengc85e8322007-07-05 07:13:32 +0000966}
967
Jim Grosbach3e556122010-10-26 22:37:02 +0000968let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000969multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000970 InstrItinClass iir, PatFrag opnode> {
971 // Note: We use the complex addrmode_imm12 rather than just an input
972 // GPR and a constrained immediate so that we can use this to match
973 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000974 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000975 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
976 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000977 bits<4> Rt;
978 bits<17> addr;
979 let Inst{23} = addr{12}; // U (add = ('U' == 1))
980 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000981 let Inst{15-12} = Rt;
982 let Inst{11-0} = addr{11-0}; // imm12
983 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000984 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000985 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
986 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000987 bits<4> Rt;
988 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000989 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000990 let Inst{23} = shift{12}; // U (add = ('U' == 1))
991 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000992 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000993 let Inst{11-0} = shift{11-0};
994 }
995}
996}
997
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000998multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000999 InstrItinClass iir, PatFrag opnode> {
1000 // Note: We use the complex addrmode_imm12 rather than just an input
1001 // GPR and a constrained immediate so that we can use this to match
1002 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001003 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001004 (ins GPR:$Rt, addrmode_imm12:$addr),
1005 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1006 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1007 bits<4> Rt;
1008 bits<17> addr;
1009 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1010 let Inst{19-16} = addr{16-13}; // Rn
1011 let Inst{15-12} = Rt;
1012 let Inst{11-0} = addr{11-0}; // imm12
1013 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001014 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001015 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1016 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1017 bits<4> Rt;
1018 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001019 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001020 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1021 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001022 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001023 let Inst{11-0} = shift{11-0};
1024 }
1025}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001026//===----------------------------------------------------------------------===//
1027// Instructions
1028//===----------------------------------------------------------------------===//
1029
Evan Chenga8e29892007-01-19 07:51:42 +00001030//===----------------------------------------------------------------------===//
1031// Miscellaneous Instructions.
1032//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1035/// the function. The first operand is the ID# for this instruction, the second
1036/// is the index into the MachineConstantPool that this is, the third is the
1037/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001038let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001039def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001040PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001041 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001042
Jim Grosbach4642ad32010-02-22 23:10:38 +00001043// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1044// from removing one half of the matched pairs. That breaks PEI, which assumes
1045// these will always be in pairs, and asserts if it finds otherwise. Better way?
1046let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001047def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001048PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001049 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001050
Jim Grosbach64171712010-02-16 21:07:46 +00001051def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001052PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001053 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001054}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001055
Johnny Chenf4d81052010-02-12 22:53:19 +00001056def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001057 [/* For disassembly only; pattern left blank */]>,
1058 Requires<[IsARM, HasV6T2]> {
1059 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001060 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001061 let Inst{7-0} = 0b00000000;
1062}
1063
Johnny Chenf4d81052010-02-12 22:53:19 +00001064def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1065 [/* For disassembly only; pattern left blank */]>,
1066 Requires<[IsARM, HasV6T2]> {
1067 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001068 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001069 let Inst{7-0} = 0b00000001;
1070}
1071
1072def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1073 [/* For disassembly only; pattern left blank */]>,
1074 Requires<[IsARM, HasV6T2]> {
1075 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001076 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001077 let Inst{7-0} = 0b00000010;
1078}
1079
1080def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1081 [/* For disassembly only; pattern left blank */]>,
1082 Requires<[IsARM, HasV6T2]> {
1083 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001084 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001085 let Inst{7-0} = 0b00000011;
1086}
1087
Johnny Chen2ec5e492010-02-22 21:50:40 +00001088def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1089 "\t$dst, $a, $b",
1090 [/* For disassembly only; pattern left blank */]>,
1091 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001092 bits<4> Rd;
1093 bits<4> Rn;
1094 bits<4> Rm;
1095 let Inst{3-0} = Rm;
1096 let Inst{15-12} = Rd;
1097 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001098 let Inst{27-20} = 0b01101000;
1099 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001100 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001101}
1102
Johnny Chenf4d81052010-02-12 22:53:19 +00001103def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1104 [/* For disassembly only; pattern left blank */]>,
1105 Requires<[IsARM, HasV6T2]> {
1106 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001107 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001108 let Inst{7-0} = 0b00000100;
1109}
1110
Johnny Chenc6f7b272010-02-11 18:12:29 +00001111// The i32imm operand $val can be used by a debugger to store more information
1112// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001113def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001114 [/* For disassembly only; pattern left blank */]>,
1115 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001116 bits<16> val;
1117 let Inst{3-0} = val{3-0};
1118 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001119 let Inst{27-20} = 0b00010010;
1120 let Inst{7-4} = 0b0111;
1121}
1122
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001123// Change Processor State is a system instruction -- for disassembly and
1124// parsing only.
1125// FIXME: Since the asm parser has currently no clean way to handle optional
1126// operands, create 3 versions of the same instruction. Once there's a clean
1127// framework to represent optional operands, change this behavior.
1128class CPS<dag iops, string asm_ops>
1129 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1130 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1131 bits<2> imod;
1132 bits<3> iflags;
1133 bits<5> mode;
1134 bit M;
1135
Johnny Chenb98e1602010-02-12 18:55:33 +00001136 let Inst{31-28} = 0b1111;
1137 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001138 let Inst{19-18} = imod;
1139 let Inst{17} = M; // Enabled if mode is set;
1140 let Inst{16} = 0;
1141 let Inst{8-6} = iflags;
1142 let Inst{5} = 0;
1143 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001144}
1145
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001146let M = 1 in
1147 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1148 "$imod\t$iflags, $mode">;
1149let mode = 0, M = 0 in
1150 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1151
1152let imod = 0, iflags = 0, M = 1 in
1153 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1154
Johnny Chenb92a23f2010-02-21 04:42:01 +00001155// Preload signals the memory system of possible future data/instruction access.
1156// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001157multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001158
Evan Chengdfed19f2010-11-03 06:34:55 +00001159 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001160 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001161 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001162 bits<4> Rt;
1163 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001164 let Inst{31-26} = 0b111101;
1165 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001166 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001167 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001168 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001169 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001170 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001171 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001172 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001173 }
1174
Evan Chengdfed19f2010-11-03 06:34:55 +00001175 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001176 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001177 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001178 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179 let Inst{31-26} = 0b111101;
1180 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001181 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001182 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001183 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001184 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001185 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001186 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001187 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001188 }
1189}
1190
Evan Cheng416941d2010-11-04 05:19:35 +00001191defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1192defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1193defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001194
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001195def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1196 "setend\t$end",
1197 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001198 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001199 bits<1> end;
1200 let Inst{31-10} = 0b1111000100000001000000;
1201 let Inst{9} = end;
1202 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001203}
1204
Johnny Chenf4d81052010-02-12 22:53:19 +00001205def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001206 [/* For disassembly only; pattern left blank */]>,
1207 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001208 bits<4> opt;
1209 let Inst{27-4} = 0b001100100000111100001111;
1210 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001211}
1212
Johnny Chenba6e0332010-02-11 17:14:31 +00001213// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001214let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001215def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001216 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001217 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001218 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001219}
1220
Evan Cheng12c3a532008-11-06 17:48:05 +00001221// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001222let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001223def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1224 Size4Bytes, IIC_iALUr,
1225 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001226
Evan Cheng325474e2008-01-07 23:56:57 +00001227let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001228def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001229 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001230 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001231
Jim Grosbach53694262010-11-18 01:15:56 +00001232def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001233 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001234 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001235
Jim Grosbach53694262010-11-18 01:15:56 +00001236def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001237 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001238 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001239
Jim Grosbach53694262010-11-18 01:15:56 +00001240def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001242 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001243
Jim Grosbach53694262010-11-18 01:15:56 +00001244def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001245 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001246 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001247}
Chris Lattner13c63102008-01-06 05:55:01 +00001248let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001249def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001250 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001251
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001252def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001253 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1254 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001255
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001256def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001257 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001258}
Evan Cheng12c3a532008-11-06 17:48:05 +00001259} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001260
Evan Chenge07715c2009-06-23 05:25:29 +00001261
1262// LEApcrel - Load a pc-relative address into a register without offending the
1263// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001264let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001265// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001266// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1267// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001268def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001269 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001270 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001271 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001272 let Inst{27-25} = 0b001;
1273 let Inst{20} = 0;
1274 let Inst{19-16} = 0b1111;
1275 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001276 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001277}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001278def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1279 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001280
1281def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1282 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1283 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001284
Evan Chenga8e29892007-01-19 07:51:42 +00001285//===----------------------------------------------------------------------===//
1286// Control Flow Instructions.
1287//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001288
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001289let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1290 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001291 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292 "bx", "\tlr", [(ARMretflag)]>,
1293 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001294 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295 }
1296
1297 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001298 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001299 "mov", "\tpc, lr", [(ARMretflag)]>,
1300 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001301 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001302 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001303}
Rafael Espindola27185192006-09-29 21:20:16 +00001304
Bob Wilson04ea6e52009-10-28 00:37:03 +00001305// Indirect branches
1306let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001307 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001308 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001309 [(brind GPR:$dst)]>,
1310 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001311 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001312 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001313 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001314 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001315
Johnny Chen75f42962011-05-22 17:51:04 +00001316 // For disassembly only.
1317 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1318 "bx$p\t$dst", [/* pattern left blank */]>,
1319 Requires<[IsARM, HasV4T]> {
1320 bits<4> dst;
1321 let Inst{27-4} = 0b000100101111111111110001;
1322 let Inst{3-0} = dst;
1323 }
1324
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001325 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001326 // FIXME: We would really like to define this as a vanilla ARMPat like:
1327 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1328 // With that, however, we can't set isBranch, isTerminator, etc..
1329 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1330 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1331 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001332}
1333
Evan Cheng1e0eab12010-11-29 22:43:27 +00001334// All calls clobber the non-callee saved registers. SP is marked as
1335// a use to prevent stack-pointer assignments that appear immediately
1336// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001337let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001338 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001339 // FIXME: Do we really need a non-predicated version? If so, it should
1340 // at least be a pseudo instruction expanding to the predicated version
1341 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001342 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001343 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001344 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001345 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001346 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001347 Requires<[IsARM, IsNotDarwin]> {
1348 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001349 bits<24> func;
1350 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001351 }
Evan Cheng277f0742007-06-19 21:05:09 +00001352
Jason W Kim685c3502011-02-04 19:47:15 +00001353 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001354 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001355 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001356 Requires<[IsARM, IsNotDarwin]> {
1357 bits<24> func;
1358 let Inst{23-0} = func;
1359 }
Evan Cheng277f0742007-06-19 21:05:09 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001362 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001363 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001364 [(ARMcall GPR:$func)]>,
1365 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001366 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001367 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001368 let Inst{3-0} = func;
1369 }
1370
1371 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1372 IIC_Br, "blx", "\t$func",
1373 [(ARMcall_pred GPR:$func)]>,
1374 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1375 bits<4> func;
1376 let Inst{27-4} = 0b000100101111111111110011;
1377 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001378 }
1379
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001380 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001381 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001382 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1383 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1384 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001385
1386 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001387 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1388 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1389 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001390}
1391
David Goodwin1a8f36e2009-08-12 18:31:53 +00001392let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001393 // On Darwin R9 is call-clobbered.
1394 // R7 is marked as a use to prevent frame-pointer assignments from being
1395 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001396 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001397 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001398 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1399 Size4Bytes, IIC_Br,
1400 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001401
Jim Grosbachf859a542011-03-12 00:45:26 +00001402 def BLr9_pred : ARMPseudoInst<(outs),
1403 (ins bltarget:$func, pred:$p, variable_ops),
1404 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001405 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001406 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001407
1408 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001409 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1410 Size4Bytes, IIC_Br,
1411 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001412
Jim Grosbachf859a542011-03-12 00:45:26 +00001413 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1414 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001415 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001416 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001417
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001418 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001419 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001420 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1421 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1422 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001423
1424 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001425 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1426 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1427 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001428}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001429
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430// Tail calls.
1431
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001432// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1434 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001435 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001437 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1438 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001440 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1441 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001443 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1444 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001445 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001446
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001447 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1448 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001449 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001451 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1452 Size4Bytes, IIC_Br,
1453 []>, Requires<[IsARM, IsDarwin]>;
1454
1455 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1456 Size4Bytes, IIC_Br,
1457 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001458 }
1459
1460 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001461 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001463 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1464 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001466 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1467 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001469 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1470 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001471 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001472
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001473 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1474 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001475 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001476
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001477 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1478 Size4Bytes, IIC_Br,
1479 []>, Requires<[IsARM, IsNotDarwin]>;
1480 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1481 Size4Bytes, IIC_Br,
1482 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001483 }
1484}
1485
David Goodwin1a8f36e2009-08-12 18:31:53 +00001486let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001487 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001488 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001489 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001490 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1491 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001492 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1493 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001494
Jim Grosbach2dc77682010-11-29 18:37:44 +00001495 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1496 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001497 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 SizeSpecial, IIC_Br,
1499 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001500 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1501 // into i12 and rs suffixed versions.
1502 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001503 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001504 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001505 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001506 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001507 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001508 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001509 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001510 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001511 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001512 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001513 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001514
Evan Chengc85e8322007-07-05 07:13:32 +00001515 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001516 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001517 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001518 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001519 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1520 bits<24> target;
1521 let Inst{23-0} = target;
1522 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001523}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001524
Johnny Chen8901e6f2011-03-31 17:53:50 +00001525// BLX (immediate) -- for disassembly only
1526def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1527 "blx\t$target", [/* pattern left blank */]>,
1528 Requires<[IsARM, HasV5T]> {
1529 let Inst{31-25} = 0b1111101;
1530 bits<25> target;
1531 let Inst{23-0} = target{24-1};
1532 let Inst{24} = target{0};
1533}
1534
Johnny Chena1e76212010-02-13 02:51:09 +00001535// Branch and Exchange Jazelle -- for disassembly only
1536def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1537 [/* For disassembly only; pattern left blank */]> {
1538 let Inst{23-20} = 0b0010;
1539 //let Inst{19-8} = 0xfff;
1540 let Inst{7-4} = 0b0010;
1541}
1542
Johnny Chen0296f3e2010-02-16 21:59:54 +00001543// Secure Monitor Call is a system instruction -- for disassembly only
1544def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1545 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001546 bits<4> opt;
1547 let Inst{23-4} = 0b01100000000000000111;
1548 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001549}
1550
Johnny Chen64dfb782010-02-16 20:04:27 +00001551// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001552let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001553def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001554 [/* For disassembly only; pattern left blank */]> {
1555 bits<24> svc;
1556 let Inst{23-0} = svc;
1557}
Johnny Chen85d5a892010-02-10 18:02:25 +00001558}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001559def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001560
Johnny Chenfb566792010-02-17 21:39:10 +00001561// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001562let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001563def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1564 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001565 [/* For disassembly only; pattern left blank */]> {
1566 let Inst{31-28} = 0b1111;
1567 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001568 let Inst{19-8} = 0xd05;
1569 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001570}
1571
Jim Grosbache6913602010-11-03 01:01:43 +00001572def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1573 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001574 [/* For disassembly only; pattern left blank */]> {
1575 let Inst{31-28} = 0b1111;
1576 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001577 let Inst{19-8} = 0xd05;
1578 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001579}
1580
Johnny Chenfb566792010-02-17 21:39:10 +00001581// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001582def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1583 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001584 [/* For disassembly only; pattern left blank */]> {
1585 let Inst{31-28} = 0b1111;
1586 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001587 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001588}
1589
Jim Grosbache6913602010-11-03 01:01:43 +00001590def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1591 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001592 [/* For disassembly only; pattern left blank */]> {
1593 let Inst{31-28} = 0b1111;
1594 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001595 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001596}
Chris Lattner39ee0362010-10-31 19:10:56 +00001597} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001598
Evan Chenga8e29892007-01-19 07:51:42 +00001599//===----------------------------------------------------------------------===//
1600// Load / store Instructions.
1601//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001604
1605
Evan Cheng7e2fe912010-10-28 06:47:08 +00001606defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001607 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001608defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001609 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001610defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001611 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001612defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001613 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001614
Evan Chengfa775d02007-03-19 07:20:03 +00001615// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001616let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1617 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001618def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001619 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1620 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001621 bits<4> Rt;
1622 bits<17> addr;
1623 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1624 let Inst{19-16} = 0b1111;
1625 let Inst{15-12} = Rt;
1626 let Inst{11-0} = addr{11-0}; // imm12
1627}
Evan Chengfa775d02007-03-19 07:20:03 +00001628
Evan Chenga8e29892007-01-19 07:51:42 +00001629// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001630def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001631 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1632 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001633
Evan Chenga8e29892007-01-19 07:51:42 +00001634// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001635def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001636 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1637 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001638
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001639def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001640 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1641 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001642
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001643let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001644// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001645def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1646 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001647 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001648 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001649}
Rafael Espindolac391d162006-10-23 20:34:27 +00001650
Evan Chenga8e29892007-01-19 07:51:42 +00001651// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001652multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001653 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1654 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001655 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1656 // {17-14} Rn
1657 // {13} 1 == Rm, 0 == imm12
1658 // {12} isAdd
1659 // {11-0} imm12/Rm
1660 bits<18> addr;
1661 let Inst{25} = addr{13};
1662 let Inst{23} = addr{12};
1663 let Inst{19-16} = addr{17-14};
1664 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001665 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001666 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001667 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001668 (ins GPR:$Rn, am2offset:$offset),
1669 IndexModePost, LdFrm, itin,
1670 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001671 // {13} 1 == Rm, 0 == imm12
1672 // {12} isAdd
1673 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001674 bits<14> offset;
1675 bits<4> Rn;
1676 let Inst{25} = offset{13};
1677 let Inst{23} = offset{12};
1678 let Inst{19-16} = Rn;
1679 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001680 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001681}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001682
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001683let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001684defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1685defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001686}
Rafael Espindola450856d2006-12-12 00:37:38 +00001687
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001688multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1689 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1690 (ins addrmode3:$addr), IndexModePre,
1691 LdMiscFrm, itin,
1692 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1693 bits<14> addr;
1694 let Inst{23} = addr{8}; // U bit
1695 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1696 let Inst{19-16} = addr{12-9}; // Rn
1697 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1698 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1699 }
1700 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1701 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1702 LdMiscFrm, itin,
1703 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001704 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001705 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001706 let Inst{23} = offset{8}; // U bit
1707 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001708 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001709 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1710 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001711 }
1712}
Rafael Espindola4e307642006-09-08 16:59:47 +00001713
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001714let mayLoad = 1, neverHasSideEffects = 1 in {
1715defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1716defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1717defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001718let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001719def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1720 (ins addrmode3:$addr), IndexModePre,
1721 LdMiscFrm, IIC_iLoad_d_ru,
1722 "ldrd", "\t$Rt, $Rt2, $addr!",
1723 "$addr.base = $Rn_wb", []> {
1724 bits<14> addr;
1725 let Inst{23} = addr{8}; // U bit
1726 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1727 let Inst{19-16} = addr{12-9}; // Rn
1728 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1729 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1730}
1731def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1732 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1733 LdMiscFrm, IIC_iLoad_d_ru,
1734 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1735 "$Rn = $Rn_wb", []> {
1736 bits<10> offset;
1737 bits<4> Rn;
1738 let Inst{23} = offset{8}; // U bit
1739 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1740 let Inst{19-16} = Rn;
1741 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1742 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1743}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001744} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001745} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001746
Johnny Chenadb561d2010-02-18 03:27:42 +00001747// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001748let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001749def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1750 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1751 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1752 // {17-14} Rn
1753 // {13} 1 == Rm, 0 == imm12
1754 // {12} isAdd
1755 // {11-0} imm12/Rm
1756 bits<18> addr;
1757 let Inst{25} = addr{13};
1758 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001759 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001760 let Inst{19-16} = addr{17-14};
1761 let Inst{11-0} = addr{11-0};
1762 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001763}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001764def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1765 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1766 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1767 // {17-14} Rn
1768 // {13} 1 == Rm, 0 == imm12
1769 // {12} isAdd
1770 // {11-0} imm12/Rm
1771 bits<18> addr;
1772 let Inst{25} = addr{13};
1773 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001774 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001775 let Inst{19-16} = addr{17-14};
1776 let Inst{11-0} = addr{11-0};
1777 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001778}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001779def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1780 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1781 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001782 let Inst{21} = 1; // overwrite
1783}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001784def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1785 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1786 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001787 let Inst{21} = 1; // overwrite
1788}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001789def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1790 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1791 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001792 let Inst{21} = 1; // overwrite
1793}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001794}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001795
Evan Chenga8e29892007-01-19 07:51:42 +00001796// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001797
1798// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001799def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001800 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1801 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001802
Evan Chenga8e29892007-01-19 07:51:42 +00001803// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001804let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1805def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001806 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001807 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001808
1809// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001810def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001811 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001812 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001813 "str", "\t$Rt, [$Rn, $offset]!",
1814 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001815 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001816 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001817
Jim Grosbach953557f42010-11-19 21:35:06 +00001818def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001819 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001820 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001821 "str", "\t$Rt, [$Rn], $offset",
1822 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001823 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001824 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001825
Jim Grosbacha1b41752010-11-19 22:06:57 +00001826def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1827 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1828 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001829 "strb", "\t$Rt, [$Rn, $offset]!",
1830 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001831 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1832 GPR:$Rn, am2offset:$offset))]>;
1833def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1834 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1835 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001836 "strb", "\t$Rt, [$Rn], $offset",
1837 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001838 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1839 GPR:$Rn, am2offset:$offset))]>;
1840
Jim Grosbach2dc77682010-11-29 18:37:44 +00001841def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1842 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1843 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001844 "strh", "\t$Rt, [$Rn, $offset]!",
1845 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001846 [(set GPR:$Rn_wb,
1847 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001848
Jim Grosbach2dc77682010-11-29 18:37:44 +00001849def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1850 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1851 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001852 "strh", "\t$Rt, [$Rn], $offset",
1853 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001854 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1855 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001856
Johnny Chen39a4bb32010-02-18 22:31:18 +00001857// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001858let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001859def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1860 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001861 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001862 "strd", "\t$src1, $src2, [$base, $offset]!",
1863 "$base = $base_wb", []>;
1864
1865// For disassembly only
1866def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1867 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001868 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001869 "strd", "\t$src1, $src2, [$base], $offset",
1870 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001871} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001872
Johnny Chenad4df4c2010-03-01 19:22:00 +00001873// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001874
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001875def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1876 IndexModePost, StFrm, IIC_iStore_ru,
1877 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001878 [/* For disassembly only; pattern left blank */]> {
1879 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001880 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1881}
1882
1883def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1884 IndexModePost, StFrm, IIC_iStore_bh_ru,
1885 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1886 [/* For disassembly only; pattern left blank */]> {
1887 let Inst{21} = 1; // overwrite
1888 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001889}
1890
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001891def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001892 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001893 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001894 [/* For disassembly only; pattern left blank */]> {
1895 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001896 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001897}
1898
Evan Chenga8e29892007-01-19 07:51:42 +00001899//===----------------------------------------------------------------------===//
1900// Load / store multiple Instructions.
1901//
1902
Bill Wendling6c470b82010-11-13 09:09:38 +00001903multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1904 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001905 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001906 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1907 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001909 let Inst{24-23} = 0b01; // Increment After
1910 let Inst{21} = 0; // No writeback
1911 let Inst{20} = L_bit;
1912 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001913 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001914 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1915 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001916 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001917 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001918 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001919 let Inst{20} = L_bit;
1920 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001921 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001922 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1923 IndexModeNone, f, itin,
1924 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1925 let Inst{24-23} = 0b00; // Decrement After
1926 let Inst{21} = 0; // No writeback
1927 let Inst{20} = L_bit;
1928 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001929 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001930 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1931 IndexModeUpd, f, itin_upd,
1932 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1933 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001934 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001935 let Inst{20} = L_bit;
1936 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001937 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001938 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1939 IndexModeNone, f, itin,
1940 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1941 let Inst{24-23} = 0b10; // Decrement Before
1942 let Inst{21} = 0; // No writeback
1943 let Inst{20} = L_bit;
1944 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001945 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001946 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1947 IndexModeUpd, f, itin_upd,
1948 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1949 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001950 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001951 let Inst{20} = L_bit;
1952 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001953 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001954 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1955 IndexModeNone, f, itin,
1956 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1957 let Inst{24-23} = 0b11; // Increment Before
1958 let Inst{21} = 0; // No writeback
1959 let Inst{20} = L_bit;
1960 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001961 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001962 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1963 IndexModeUpd, f, itin_upd,
1964 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1965 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001966 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001967 let Inst{20} = L_bit;
1968 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001969}
Bill Wendling6c470b82010-11-13 09:09:38 +00001970
Bill Wendlingc93989a2010-11-13 11:20:05 +00001971let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001972
1973let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1974defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1975
1976let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1977defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1978
1979} // neverHasSideEffects
1980
Bob Wilson0fef5842011-01-06 19:24:32 +00001981// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001982def : MnemonicAlias<"ldm", "ldmia">;
1983def : MnemonicAlias<"stm", "stmia">;
1984
1985// FIXME: remove when we have a way to marking a MI with these properties.
1986// FIXME: Should pc be an implicit operand like PICADD, etc?
1987let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1988 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001989def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1990 reglist:$regs, variable_ops),
1991 Size4Bytes, IIC_iLoad_mBr, []>,
1992 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001993
Evan Chenga8e29892007-01-19 07:51:42 +00001994//===----------------------------------------------------------------------===//
1995// Move Instructions.
1996//
1997
Evan Chengcd799b92009-06-12 20:46:18 +00001998let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001999def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2000 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2001 bits<4> Rd;
2002 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002003
Johnny Chen103bf952011-04-01 23:30:25 +00002004 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002005 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002006 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002007 let Inst{3-0} = Rm;
2008 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002009}
2010
Dale Johannesen38d5f042010-06-15 22:24:08 +00002011// A version for the smaller set of tail call registers.
2012let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002013def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002014 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2015 bits<4> Rd;
2016 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002017
Dale Johannesen38d5f042010-06-15 22:24:08 +00002018 let Inst{11-4} = 0b00000000;
2019 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002020 let Inst{3-0} = Rm;
2021 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002022}
2023
Evan Chengf40deed2010-10-27 23:41:30 +00002024def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002025 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002026 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2027 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002028 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002029 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002030 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002031 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002032 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002033 let Inst{25} = 0;
2034}
Evan Chenga2515702007-03-19 07:09:02 +00002035
Evan Chengc4af4632010-11-17 20:13:28 +00002036let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002037def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2038 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002039 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002040 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002041 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002042 let Inst{15-12} = Rd;
2043 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002044 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002045}
2046
Evan Chengc4af4632010-11-17 20:13:28 +00002047let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002048def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002049 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002050 "movw", "\t$Rd, $imm",
2051 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002052 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002053 bits<4> Rd;
2054 bits<16> imm;
2055 let Inst{15-12} = Rd;
2056 let Inst{11-0} = imm{11-0};
2057 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002058 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002059 let Inst{25} = 1;
2060}
2061
Evan Cheng53519f02011-01-21 18:55:51 +00002062def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2063 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002064
2065let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002066def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002067 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002068 "movt", "\t$Rd, $imm",
2069 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002070 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002071 lo16AllZero:$imm))]>, UnaryDP,
2072 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002073 bits<4> Rd;
2074 bits<16> imm;
2075 let Inst{15-12} = Rd;
2076 let Inst{11-0} = imm{11-0};
2077 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002078 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002079 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002080}
Evan Cheng13ab0202007-07-10 18:08:01 +00002081
Evan Cheng53519f02011-01-21 18:55:51 +00002082def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2083 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002084
2085} // Constraints
2086
Evan Cheng20956592009-10-21 08:15:52 +00002087def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2088 Requires<[IsARM, HasV6T2]>;
2089
David Goodwinca01a8d2009-09-01 18:32:09 +00002090let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002091def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002092 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2093 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
2095// These aren't really mov instructions, but we have to define them this way
2096// due to flag operands.
2097
Evan Cheng071a2792007-09-11 19:55:27 +00002098let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002099def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002100 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2101 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002102def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002103 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2104 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002105}
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Evan Chenga8e29892007-01-19 07:51:42 +00002107//===----------------------------------------------------------------------===//
2108// Extend Instructions.
2109//
2110
2111// Sign extenders
2112
Evan Cheng576a3962010-09-25 00:49:35 +00002113defm SXTB : AI_ext_rrot<0b01101010,
2114 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2115defm SXTH : AI_ext_rrot<0b01101011,
2116 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002117
Evan Cheng576a3962010-09-25 00:49:35 +00002118defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002119 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002120defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002121 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002122
Johnny Chen2ec5e492010-02-22 21:50:40 +00002123// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002124defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002125
2126// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002127defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002128
2129// Zero extenders
2130
2131let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002132defm UXTB : AI_ext_rrot<0b01101110,
2133 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2134defm UXTH : AI_ext_rrot<0b01101111,
2135 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2136defm UXTB16 : AI_ext_rrot<0b01101100,
2137 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002138
Jim Grosbach542f6422010-07-28 23:25:44 +00002139// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2140// The transformation should probably be done as a combiner action
2141// instead so we can include a check for masking back in the upper
2142// eight bits of the source into the lower eight bits of the result.
2143//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2144// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002145def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002146 (UXTB16r_rot GPR:$Src, 8)>;
2147
Evan Cheng576a3962010-09-25 00:49:35 +00002148defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002149 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002150defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002151 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002152}
2153
Evan Chenga8e29892007-01-19 07:51:42 +00002154// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002155// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002156defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002157
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002159def SBFX : I<(outs GPR:$Rd),
2160 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002161 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002162 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002163 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002164 bits<4> Rd;
2165 bits<4> Rn;
2166 bits<5> lsb;
2167 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002168 let Inst{27-21} = 0b0111101;
2169 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002170 let Inst{20-16} = width;
2171 let Inst{15-12} = Rd;
2172 let Inst{11-7} = lsb;
2173 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002174}
2175
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002176def UBFX : I<(outs GPR:$Rd),
2177 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002178 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002179 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002180 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002181 bits<4> Rd;
2182 bits<4> Rn;
2183 bits<5> lsb;
2184 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002185 let Inst{27-21} = 0b0111111;
2186 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002187 let Inst{20-16} = width;
2188 let Inst{15-12} = Rd;
2189 let Inst{11-7} = lsb;
2190 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002191}
2192
Evan Chenga8e29892007-01-19 07:51:42 +00002193//===----------------------------------------------------------------------===//
2194// Arithmetic Instructions.
2195//
2196
Jim Grosbach26421962008-10-14 20:36:24 +00002197defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002198 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002199 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002200defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002201 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002202 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002203
Evan Chengc85e8322007-07-05 07:13:32 +00002204// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002205defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002206 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002207 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2208defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002209 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002210 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002211
Evan Cheng62674222009-06-25 23:34:10 +00002212defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002213 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002214defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002215 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002216
2217// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002218let usesCustomInserter = 1 in {
2219defm ADCS : AI1_adde_sube_s_irs<
2220 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2221defm SBCS : AI1_adde_sube_s_irs<
2222 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2223}
Evan Chenga8e29892007-01-19 07:51:42 +00002224
Jim Grosbach84760882010-10-15 18:42:41 +00002225def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2226 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2227 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2228 bits<4> Rd;
2229 bits<4> Rn;
2230 bits<12> imm;
2231 let Inst{25} = 1;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = Rn;
2234 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002235}
Evan Cheng13ab0202007-07-10 18:08:01 +00002236
Bob Wilsoncff71782010-08-05 18:23:43 +00002237// The reg/reg form is only defined for the disassembler; for codegen it is
2238// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002239def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2240 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002241 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002242 bits<4> Rd;
2243 bits<4> Rn;
2244 bits<4> Rm;
2245 let Inst{11-4} = 0b00000000;
2246 let Inst{25} = 0;
2247 let Inst{3-0} = Rm;
2248 let Inst{15-12} = Rd;
2249 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002250}
2251
Jim Grosbach84760882010-10-15 18:42:41 +00002252def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2253 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2254 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2255 bits<4> Rd;
2256 bits<4> Rn;
2257 bits<12> shift;
2258 let Inst{25} = 0;
2259 let Inst{11-0} = shift;
2260 let Inst{15-12} = Rd;
2261 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002262}
Evan Chengc85e8322007-07-05 07:13:32 +00002263
2264// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002265// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2266let usesCustomInserter = 1 in {
2267def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2268 Size4Bytes, IIC_iALUi,
2269 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2270def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2271 Size4Bytes, IIC_iALUr,
2272 [/* For disassembly only; pattern left blank */]>;
2273def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2274 Size4Bytes, IIC_iALUsr,
2275 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002276}
Evan Chengc85e8322007-07-05 07:13:32 +00002277
Evan Cheng62674222009-06-25 23:34:10 +00002278let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002279def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2280 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2281 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002282 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002283 bits<4> Rd;
2284 bits<4> Rn;
2285 bits<12> imm;
2286 let Inst{25} = 1;
2287 let Inst{15-12} = Rd;
2288 let Inst{19-16} = Rn;
2289 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002290}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002291// The reg/reg form is only defined for the disassembler; for codegen it is
2292// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002293def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2294 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002295 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002296 bits<4> Rd;
2297 bits<4> Rn;
2298 bits<4> Rm;
2299 let Inst{11-4} = 0b00000000;
2300 let Inst{25} = 0;
2301 let Inst{3-0} = Rm;
2302 let Inst{15-12} = Rd;
2303 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002304}
Jim Grosbach84760882010-10-15 18:42:41 +00002305def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2306 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2307 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002308 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002309 bits<4> Rd;
2310 bits<4> Rn;
2311 bits<12> shift;
2312 let Inst{25} = 0;
2313 let Inst{11-0} = shift;
2314 let Inst{15-12} = Rd;
2315 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002316}
Evan Cheng62674222009-06-25 23:34:10 +00002317}
2318
Owen Andersonb48c7912011-04-05 23:55:28 +00002319// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2320let usesCustomInserter = 1, Uses = [CPSR] in {
2321def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2322 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002323 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002324def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2325 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002326 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002327}
Evan Cheng2c614c52007-06-06 10:17:05 +00002328
Evan Chenga8e29892007-01-19 07:51:42 +00002329// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002330// The assume-no-carry-in form uses the negation of the input since add/sub
2331// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2332// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2333// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002334def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2335 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002336def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2337 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2338// The with-carry-in form matches bitwise not instead of the negation.
2339// Effectively, the inverse interpretation of the carry flag already accounts
2340// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002341def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002342 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002343def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2344 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002345
2346// Note: These are implemented in C++ code, because they have to generate
2347// ADD/SUBrs instructions, which use a complex pattern that a xform function
2348// cannot produce.
2349// (mul X, 2^n+1) -> (add (X << n), X)
2350// (mul X, 2^n-1) -> (rsb X, (X << n))
2351
Johnny Chen667d1272010-02-22 18:50:54 +00002352// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002353// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002354class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002355 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2356 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2357 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002358 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002359 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002360 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002361 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002362 let Inst{11-4} = op11_4;
2363 let Inst{19-16} = Rn;
2364 let Inst{15-12} = Rd;
2365 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002366}
2367
Johnny Chen667d1272010-02-22 18:50:54 +00002368// Saturating add/subtract -- for disassembly only
2369
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002370def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002371 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2372 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002373def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002374 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2375 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2376def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2377 "\t$Rd, $Rm, $Rn">;
2378def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2379 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002380
2381def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2382def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2383def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2384def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2385def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2386def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2387def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2388def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2389def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2390def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2391def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2392def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002393
2394// Signed/Unsigned add/subtract -- for disassembly only
2395
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002396def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2397def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2398def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2399def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2400def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2401def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2402def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2403def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2404def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2405def USAX : AAI<0b01100101, 0b11110101, "usax">;
2406def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2407def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002408
2409// Signed/Unsigned halving add/subtract -- for disassembly only
2410
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002411def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2412def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2413def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2414def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2415def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2416def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2417def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2418def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2419def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2420def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2421def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2422def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002423
Johnny Chenadc77332010-02-26 22:04:29 +00002424// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002425
Jim Grosbach70987fb2010-10-18 23:35:38 +00002426def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002427 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002428 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002429 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430 bits<4> Rd;
2431 bits<4> Rn;
2432 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002433 let Inst{27-20} = 0b01111000;
2434 let Inst{15-12} = 0b1111;
2435 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002436 let Inst{19-16} = Rd;
2437 let Inst{11-8} = Rm;
2438 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002439}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002440def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002441 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002443 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002444 bits<4> Rd;
2445 bits<4> Rn;
2446 bits<4> Rm;
2447 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002448 let Inst{27-20} = 0b01111000;
2449 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450 let Inst{19-16} = Rd;
2451 let Inst{15-12} = Ra;
2452 let Inst{11-8} = Rm;
2453 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002454}
2455
2456// Signed/Unsigned saturate -- for disassembly only
2457
Jim Grosbach70987fb2010-10-18 23:35:38 +00002458def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2459 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002460 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002461 bits<4> Rd;
2462 bits<5> sat_imm;
2463 bits<4> Rn;
2464 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002465 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002466 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002467 let Inst{20-16} = sat_imm;
2468 let Inst{15-12} = Rd;
2469 let Inst{11-7} = sh{7-3};
2470 let Inst{6} = sh{0};
2471 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002472}
2473
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2475 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002476 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002477 bits<4> Rd;
2478 bits<4> sat_imm;
2479 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002480 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002481 let Inst{11-4} = 0b11110011;
2482 let Inst{15-12} = Rd;
2483 let Inst{19-16} = sat_imm;
2484 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002485}
2486
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2488 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002489 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 bits<4> Rd;
2491 bits<5> sat_imm;
2492 bits<4> Rn;
2493 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002494 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002495 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496 let Inst{15-12} = Rd;
2497 let Inst{11-7} = sh{7-3};
2498 let Inst{6} = sh{0};
2499 let Inst{20-16} = sat_imm;
2500 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002501}
2502
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2504 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002505 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002506 bits<4> Rd;
2507 bits<4> sat_imm;
2508 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002509 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002510 let Inst{11-4} = 0b11110011;
2511 let Inst{15-12} = Rd;
2512 let Inst{19-16} = sat_imm;
2513 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002514}
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002516def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2517def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002518
Evan Chenga8e29892007-01-19 07:51:42 +00002519//===----------------------------------------------------------------------===//
2520// Bitwise Instructions.
2521//
2522
Jim Grosbach26421962008-10-14 20:36:24 +00002523defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002524 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002525 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002526defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002527 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002528 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002529defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002530 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002531 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002532defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002533 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002534 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbach3fea191052010-10-21 22:03:21 +00002536def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002537 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002538 "bfc", "\t$Rd, $imm", "$src = $Rd",
2539 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002540 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002541 bits<4> Rd;
2542 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002543 let Inst{27-21} = 0b0111110;
2544 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002545 let Inst{15-12} = Rd;
2546 let Inst{11-7} = imm{4-0}; // lsb
2547 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002548}
2549
Johnny Chenb2503c02010-02-17 06:31:48 +00002550// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002551def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002552 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002553 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2554 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002555 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002556 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002557 bits<4> Rd;
2558 bits<4> Rn;
2559 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002560 let Inst{27-21} = 0b0111110;
2561 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002562 let Inst{15-12} = Rd;
2563 let Inst{11-7} = imm{4-0}; // lsb
2564 let Inst{20-16} = imm{9-5}; // width
2565 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002566}
2567
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002568// GNU as only supports this form of bfi (w/ 4 arguments)
2569let isAsmParserOnly = 1 in
2570def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2571 lsb_pos_imm:$lsb, width_imm:$width),
2572 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2573 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2574 []>, Requires<[IsARM, HasV6T2]> {
2575 bits<4> Rd;
2576 bits<4> Rn;
2577 bits<5> lsb;
2578 bits<5> width;
2579 let Inst{27-21} = 0b0111110;
2580 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2581 let Inst{15-12} = Rd;
2582 let Inst{11-7} = lsb;
2583 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2584 let Inst{3-0} = Rn;
2585}
2586
Jim Grosbach36860462010-10-21 22:19:32 +00002587def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2588 "mvn", "\t$Rd, $Rm",
2589 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2590 bits<4> Rd;
2591 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002592 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002593 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002594 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002595 let Inst{15-12} = Rd;
2596 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002597}
Jim Grosbach36860462010-10-21 22:19:32 +00002598def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2599 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2600 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2601 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002602 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002603 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002604 let Inst{19-16} = 0b0000;
2605 let Inst{15-12} = Rd;
2606 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002607}
Evan Chengc4af4632010-11-17 20:13:28 +00002608let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002609def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2610 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2611 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2612 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002613 bits<12> imm;
2614 let Inst{25} = 1;
2615 let Inst{19-16} = 0b0000;
2616 let Inst{15-12} = Rd;
2617 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002618}
Evan Chenga8e29892007-01-19 07:51:42 +00002619
2620def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2621 (BICri GPR:$src, so_imm_not:$imm)>;
2622
2623//===----------------------------------------------------------------------===//
2624// Multiply Instructions.
2625//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002626class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2627 string opc, string asm, list<dag> pattern>
2628 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2629 bits<4> Rd;
2630 bits<4> Rm;
2631 bits<4> Rn;
2632 let Inst{19-16} = Rd;
2633 let Inst{11-8} = Rm;
2634 let Inst{3-0} = Rn;
2635}
2636class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2637 string opc, string asm, list<dag> pattern>
2638 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2639 bits<4> RdLo;
2640 bits<4> RdHi;
2641 bits<4> Rm;
2642 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002643 let Inst{19-16} = RdHi;
2644 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002645 let Inst{11-8} = Rm;
2646 let Inst{3-0} = Rn;
2647}
Evan Chenga8e29892007-01-19 07:51:42 +00002648
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002649let isCommutable = 1 in {
2650let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002651def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2652 pred:$p, cc_out:$s),
2653 Size4Bytes, IIC_iMUL32,
2654 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2655 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002656
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002657def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2658 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002659 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002660 Requires<[IsARM, HasV6]> {
2661 let Inst{15-12} = 0b0000;
2662}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002663}
Evan Chenga8e29892007-01-19 07:51:42 +00002664
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002665let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002666def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2667 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002668 Size4Bytes, IIC_iMAC32,
2669 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002670 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002671 bits<4> Ra;
2672 let Inst{15-12} = Ra;
2673}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002674def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2675 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002676 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2677 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002678 bits<4> Ra;
2679 let Inst{15-12} = Ra;
2680}
Evan Chenga8e29892007-01-19 07:51:42 +00002681
Jim Grosbach65711012010-11-19 22:22:37 +00002682def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2683 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2684 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002685 Requires<[IsARM, HasV6T2]> {
2686 bits<4> Rd;
2687 bits<4> Rm;
2688 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002689 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002690 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002691 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002692 let Inst{11-8} = Rm;
2693 let Inst{3-0} = Rn;
2694}
Evan Chengedcbada2009-07-06 22:05:45 +00002695
Evan Chenga8e29892007-01-19 07:51:42 +00002696// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002697
Evan Chengcd799b92009-06-12 20:46:18 +00002698let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002699let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002700let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002701def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002702 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002703 Size4Bytes, IIC_iMUL64, []>,
2704 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002705
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002706def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2707 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2708 Size4Bytes, IIC_iMUL64, []>,
2709 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002710}
2711
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002712def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2713 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002714 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2715 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002716
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002717def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2718 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002719 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2720 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002721}
Evan Chenga8e29892007-01-19 07:51:42 +00002722
2723// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002724let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002725def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002726 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002727 Size4Bytes, IIC_iMAC64, []>,
2728 Requires<[IsARM, NoV6]>;
2729def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002730 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002731 Size4Bytes, IIC_iMAC64, []>,
2732 Requires<[IsARM, NoV6]>;
2733def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002734 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002735 Size4Bytes, IIC_iMAC64, []>,
2736 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002737
2738}
2739
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002740def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2741 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002742 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2743 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002744def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2745 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002746 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2747 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002748
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002749def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2750 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2751 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2752 Requires<[IsARM, HasV6]> {
2753 bits<4> RdLo;
2754 bits<4> RdHi;
2755 bits<4> Rm;
2756 bits<4> Rn;
2757 let Inst{19-16} = RdLo;
2758 let Inst{15-12} = RdHi;
2759 let Inst{11-8} = Rm;
2760 let Inst{3-0} = Rn;
2761}
Evan Chengcd799b92009-06-12 20:46:18 +00002762} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002763
2764// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002765def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2766 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2767 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002768 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002769 let Inst{15-12} = 0b1111;
2770}
Evan Cheng13ab0202007-07-10 18:08:01 +00002771
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002772def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2773 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002774 [/* For disassembly only; pattern left blank */]>,
2775 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002776 let Inst{15-12} = 0b1111;
2777}
2778
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002779def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2780 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2781 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2782 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2783 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002784
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002785def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2786 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002788 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002789 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002790
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002791def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2792 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2794 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2795 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002797def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2798 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2799 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002800 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002801 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002802
Raul Herbster37fb5b12007-08-30 23:25:47 +00002803multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002804 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2805 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2806 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2807 (sext_inreg GPR:$Rm, i16)))]>,
2808 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002809
Jim Grosbach3870b752010-10-22 18:35:16 +00002810 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2812 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2813 (sra GPR:$Rm, (i32 16))))]>,
2814 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002815
Jim Grosbach3870b752010-10-22 18:35:16 +00002816 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2817 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2818 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2819 (sext_inreg GPR:$Rm, i16)))]>,
2820 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002821
Jim Grosbach3870b752010-10-22 18:35:16 +00002822 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2823 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2824 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2825 (sra GPR:$Rm, (i32 16))))]>,
2826 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002827
Jim Grosbach3870b752010-10-22 18:35:16 +00002828 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2829 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2830 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2831 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2832 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002833
Jim Grosbach3870b752010-10-22 18:35:16 +00002834 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2835 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2836 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2837 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2838 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002839}
2840
Raul Herbster37fb5b12007-08-30 23:25:47 +00002841
2842multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002843 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2845 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2846 [(set GPR:$Rd, (add GPR:$Ra,
2847 (opnode (sext_inreg GPR:$Rn, i16),
2848 (sext_inreg GPR:$Rm, i16))))]>,
2849 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002850
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002851 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002852 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2853 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2854 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2855 (sra GPR:$Rm, (i32 16)))))]>,
2856 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002857
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002858 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002859 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2860 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2861 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2862 (sext_inreg GPR:$Rm, i16))))]>,
2863 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002864
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002865 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002866 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2867 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2868 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2869 (sra GPR:$Rm, (i32 16)))))]>,
2870 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002871
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002872 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002873 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2874 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2875 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2876 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2877 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002878
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002879 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002880 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2881 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2882 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2883 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2884 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002885}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002886
Raul Herbster37fb5b12007-08-30 23:25:47 +00002887defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2888defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002889
Johnny Chen83498e52010-02-12 21:59:23 +00002890// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002891def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2892 (ins GPR:$Rn, GPR:$Rm),
2893 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002894 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002896
Jim Grosbach3870b752010-10-22 18:35:16 +00002897def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2898 (ins GPR:$Rn, GPR:$Rm),
2899 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002900 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002901 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002902
Jim Grosbach3870b752010-10-22 18:35:16 +00002903def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2904 (ins GPR:$Rn, GPR:$Rm),
2905 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002906 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002907 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002908
Jim Grosbach3870b752010-10-22 18:35:16 +00002909def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2910 (ins GPR:$Rn, GPR:$Rm),
2911 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002912 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002913 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002914
Johnny Chen667d1272010-02-22 18:50:54 +00002915// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002916class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2917 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002918 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002919 bits<4> Rn;
2920 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002921 let Inst{4} = 1;
2922 let Inst{5} = swap;
2923 let Inst{6} = sub;
2924 let Inst{7} = 0;
2925 let Inst{21-20} = 0b00;
2926 let Inst{22} = long;
2927 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002928 let Inst{11-8} = Rm;
2929 let Inst{3-0} = Rn;
2930}
2931class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2932 InstrItinClass itin, string opc, string asm>
2933 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2934 bits<4> Rd;
2935 let Inst{15-12} = 0b1111;
2936 let Inst{19-16} = Rd;
2937}
2938class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2939 InstrItinClass itin, string opc, string asm>
2940 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2941 bits<4> Ra;
2942 let Inst{15-12} = Ra;
2943}
2944class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2945 InstrItinClass itin, string opc, string asm>
2946 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2947 bits<4> RdLo;
2948 bits<4> RdHi;
2949 let Inst{19-16} = RdHi;
2950 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002951}
2952
2953multiclass AI_smld<bit sub, string opc> {
2954
Jim Grosbach385e1362010-10-22 19:15:30 +00002955 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2956 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002957
Jim Grosbach385e1362010-10-22 19:15:30 +00002958 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2959 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002960
Jim Grosbach385e1362010-10-22 19:15:30 +00002961 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2962 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2963 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002964
Jim Grosbach385e1362010-10-22 19:15:30 +00002965 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2966 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2967 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002968
2969}
2970
2971defm SMLA : AI_smld<0, "smla">;
2972defm SMLS : AI_smld<1, "smls">;
2973
Johnny Chen2ec5e492010-02-22 21:50:40 +00002974multiclass AI_sdml<bit sub, string opc> {
2975
Jim Grosbach385e1362010-10-22 19:15:30 +00002976 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2977 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2978 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2979 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002980}
2981
2982defm SMUA : AI_sdml<0, "smua">;
2983defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002984
Evan Chenga8e29892007-01-19 07:51:42 +00002985//===----------------------------------------------------------------------===//
2986// Misc. Arithmetic Instructions.
2987//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002988
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002989def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2990 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2991 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002992
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002993def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2994 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2995 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2996 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002997
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002998def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2999 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3000 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003001
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003002def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3003 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3004 [(set GPR:$Rd,
3005 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3006 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3007 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3008 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3009 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003010
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003011def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3012 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3013 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003014 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003015 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003016 (shl GPR:$Rm, (i32 8))), i16))]>,
3017 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003018
Evan Cheng3f30af32011-03-18 21:52:42 +00003019def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3020 (shl GPR:$Rm, (i32 8))), i16),
3021 (REVSH GPR:$Rm)>;
3022
3023// Need the AddedComplexity or else MOVs + REV would be chosen.
3024let AddedComplexity = 5 in
3025def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3026
Bob Wilsonf955f292010-08-17 17:23:19 +00003027def lsl_shift_imm : SDNodeXForm<imm, [{
3028 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3029 return CurDAG->getTargetConstant(Sh, MVT::i32);
3030}]>;
3031
Eric Christopher8f232d32011-04-28 05:49:04 +00003032def lsl_amt : ImmLeaf<i32, [{
3033 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003034}], lsl_shift_imm>;
3035
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003036def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3037 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3038 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3039 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3040 (and (shl GPR:$Rm, lsl_amt:$sh),
3041 0xFFFF0000)))]>,
3042 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003043
Evan Chenga8e29892007-01-19 07:51:42 +00003044// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003045def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3046 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3047def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3048 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003049
Bob Wilsonf955f292010-08-17 17:23:19 +00003050def asr_shift_imm : SDNodeXForm<imm, [{
3051 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3052 return CurDAG->getTargetConstant(Sh, MVT::i32);
3053}]>;
3054
Eric Christopher8f232d32011-04-28 05:49:04 +00003055def asr_amt : ImmLeaf<i32, [{
3056 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003057}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003058
Bob Wilsondc66eda2010-08-16 22:26:55 +00003059// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3060// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003061def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3062 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3063 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3064 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3065 (and (sra GPR:$Rm, asr_amt:$sh),
3066 0xFFFF)))]>,
3067 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003068
Evan Chenga8e29892007-01-19 07:51:42 +00003069// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3070// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003071def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003072 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003073def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003074 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3075 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003076
Evan Chenga8e29892007-01-19 07:51:42 +00003077//===----------------------------------------------------------------------===//
3078// Comparison Instructions...
3079//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003080
Jim Grosbach26421962008-10-14 20:36:24 +00003081defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003082 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003083 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003084
Jim Grosbach97a884d2010-12-07 20:41:06 +00003085// ARMcmpZ can re-use the above instruction definitions.
3086def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3087 (CMPri GPR:$src, so_imm:$imm)>;
3088def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3089 (CMPrr GPR:$src, GPR:$rhs)>;
3090def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3091 (CMPrs GPR:$src, so_reg:$rhs)>;
3092
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003093// FIXME: We have to be careful when using the CMN instruction and comparison
3094// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003095// results:
3096//
3097// rsbs r1, r1, 0
3098// cmp r0, r1
3099// mov r0, #0
3100// it ls
3101// mov r0, #1
3102//
3103// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003104//
Bill Wendling6165e872010-08-26 18:33:51 +00003105// cmn r0, r1
3106// mov r0, #0
3107// it ls
3108// mov r0, #1
3109//
3110// However, the CMN gives the *opposite* result when r1 is 0. This is because
3111// the carry flag is set in the CMP case but not in the CMN case. In short, the
3112// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3113// value of r0 and the carry bit (because the "carry bit" parameter to
3114// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3115// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3116// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3117// parameter to AddWithCarry is defined as 0).
3118//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003119// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003120//
3121// x = 0
3122// ~x = 0xFFFF FFFF
3123// ~x + 1 = 0x1 0000 0000
3124// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3125//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003126// Therefore, we should disable CMN when comparing against zero, until we can
3127// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3128// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003129//
3130// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3131//
3132// This is related to <rdar://problem/7569620>.
3133//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003134//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3135// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003136
Evan Chenga8e29892007-01-19 07:51:42 +00003137// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003138defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003139 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003140 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003141defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003142 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003143 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003144
David Goodwinc0309b42009-06-29 15:33:01 +00003145defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003146 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003147 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003148
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003149//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3150// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003151
David Goodwinc0309b42009-06-29 15:33:01 +00003152def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003153 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003154
Evan Cheng218977b2010-07-13 19:27:42 +00003155// Pseudo i64 compares for some floating point compares.
3156let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3157 Defs = [CPSR] in {
3158def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003159 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003160 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003161 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3162
3163def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003164 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003165 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3166} // usesCustomInserter
3167
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003168
Evan Chenga8e29892007-01-19 07:51:42 +00003169// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003170// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003171// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003172let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003173def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3174 Size4Bytes, IIC_iCMOVr,
3175 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3176 RegConstraint<"$false = $Rd">;
3177def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3178 (ins GPR:$false, so_reg:$shift, pred:$p),
3179 Size4Bytes, IIC_iCMOVsr,
3180 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3181 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003182
Evan Chengc4af4632010-11-17 20:13:28 +00003183let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003184def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3185 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3186 Size4Bytes, IIC_iMOVi,
3187 []>,
3188 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003189
Evan Chengc4af4632010-11-17 20:13:28 +00003190let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003191def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3192 (ins GPR:$false, so_imm:$imm, pred:$p),
3193 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003194 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003195 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003196
Evan Cheng63f35442010-11-13 02:25:14 +00003197// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003198let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003199def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3200 (ins GPR:$false, i32imm:$src, pred:$p),
3201 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003202
Evan Chengc4af4632010-11-17 20:13:28 +00003203let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003204def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3205 (ins GPR:$false, so_imm:$imm, pred:$p),
3206 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003207 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003208 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003209} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003210
Jim Grosbach3728e962009-12-10 00:11:09 +00003211//===----------------------------------------------------------------------===//
3212// Atomic operations intrinsics
3213//
3214
Bob Wilsonf74a4292010-10-30 00:54:37 +00003215def memb_opt : Operand<i32> {
3216 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003217 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003218}
Jim Grosbach3728e962009-12-10 00:11:09 +00003219
Bob Wilsonf74a4292010-10-30 00:54:37 +00003220// memory barriers protect the atomic sequences
3221let hasSideEffects = 1 in {
3222def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3223 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3224 Requires<[IsARM, HasDB]> {
3225 bits<4> opt;
3226 let Inst{31-4} = 0xf57ff05;
3227 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003228}
Jim Grosbach3728e962009-12-10 00:11:09 +00003229}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003230
Bob Wilsonf74a4292010-10-30 00:54:37 +00003231def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3232 "dsb", "\t$opt",
3233 [/* For disassembly only; pattern left blank */]>,
3234 Requires<[IsARM, HasDB]> {
3235 bits<4> opt;
3236 let Inst{31-4} = 0xf57ff04;
3237 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003238}
3239
Johnny Chenfd6037d2010-02-18 00:19:08 +00003240// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003241def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3242 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003243 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003244 let Inst{3-0} = 0b1111;
3245}
3246
Jim Grosbach66869102009-12-11 18:52:41 +00003247let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 let Uses = [CPSR] in {
3249 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003267 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3269 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3270 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3272 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3273 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3275 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3276 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3278 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003279 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003297 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3299 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3300 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3302 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3303 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3305 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3306 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3308 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3321 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3324 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003326 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003327 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3329 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3330 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3332 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3333 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3335 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3336 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3338 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003339
3340 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3343 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3346 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3349
Jim Grosbache801dc42009-12-12 01:40:06 +00003350 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3353 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003355 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3356 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003358 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3359}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003360}
3361
3362let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003363def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3364 "ldrexb", "\t$Rt, $addr", []>;
3365def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3366 "ldrexh", "\t$Rt, $addr", []>;
3367def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3368 "ldrex", "\t$Rt, $addr", []>;
3369def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3370 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003371}
3372
Jim Grosbach86875a22010-10-29 19:58:57 +00003373let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003374def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3375 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3376def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3377 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3378def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3379 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003380def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003381 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3382 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003383}
3384
Johnny Chenb9436272010-02-17 22:37:58 +00003385// Clear-Exclusive is for disassembly only.
3386def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3387 [/* For disassembly only; pattern left blank */]>,
3388 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003389 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003390}
3391
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003392// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3393let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003394def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3395 [/* For disassembly only; pattern left blank */]>;
3396def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3397 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003398}
3399
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003400//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003401// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003402//
3403
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003404def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3405 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3406 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003407 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3408 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003409 bits<4> opc1;
3410 bits<4> CRn;
3411 bits<4> CRd;
3412 bits<4> cop;
3413 bits<3> opc2;
3414 bits<4> CRm;
3415
3416 let Inst{3-0} = CRm;
3417 let Inst{4} = 0;
3418 let Inst{7-5} = opc2;
3419 let Inst{11-8} = cop;
3420 let Inst{15-12} = CRd;
3421 let Inst{19-16} = CRn;
3422 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003423}
3424
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003425def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3426 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3427 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003428 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3429 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003430 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003431 bits<4> opc1;
3432 bits<4> CRn;
3433 bits<4> CRd;
3434 bits<4> cop;
3435 bits<3> opc2;
3436 bits<4> CRm;
3437
3438 let Inst{3-0} = CRm;
3439 let Inst{4} = 0;
3440 let Inst{7-5} = opc2;
3441 let Inst{11-8} = cop;
3442 let Inst{15-12} = CRd;
3443 let Inst{19-16} = CRn;
3444 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003445}
3446
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003447class ACI<dag oops, dag iops, string opc, string asm,
3448 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003449 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3450 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003451 let Inst{27-25} = 0b110;
3452}
3453
Johnny Chen670a4562011-04-04 23:39:08 +00003454multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003455
3456 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003457 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3458 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003459 let Inst{31-28} = op31_28;
3460 let Inst{24} = 1; // P = 1
3461 let Inst{21} = 0; // W = 0
3462 let Inst{22} = 0; // D = 0
3463 let Inst{20} = load;
3464 }
3465
3466 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003467 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3468 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003469 let Inst{31-28} = op31_28;
3470 let Inst{24} = 1; // P = 1
3471 let Inst{21} = 1; // W = 1
3472 let Inst{22} = 0; // D = 0
3473 let Inst{20} = load;
3474 }
3475
3476 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003477 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3478 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003479 let Inst{31-28} = op31_28;
3480 let Inst{24} = 0; // P = 0
3481 let Inst{21} = 1; // W = 1
3482 let Inst{22} = 0; // D = 0
3483 let Inst{20} = load;
3484 }
3485
3486 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003487 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3488 ops),
3489 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003490 let Inst{31-28} = op31_28;
3491 let Inst{24} = 0; // P = 0
3492 let Inst{23} = 1; // U = 1
3493 let Inst{21} = 0; // W = 0
3494 let Inst{22} = 0; // D = 0
3495 let Inst{20} = load;
3496 }
3497
3498 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003499 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3500 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003501 let Inst{31-28} = op31_28;
3502 let Inst{24} = 1; // P = 1
3503 let Inst{21} = 0; // W = 0
3504 let Inst{22} = 1; // D = 1
3505 let Inst{20} = load;
3506 }
3507
3508 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003509 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3510 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3511 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 1; // P = 1
3514 let Inst{21} = 1; // W = 1
3515 let Inst{22} = 1; // D = 1
3516 let Inst{20} = load;
3517 }
3518
3519 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003520 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3521 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3522 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 0; // P = 0
3525 let Inst{21} = 1; // W = 1
3526 let Inst{22} = 1; // D = 1
3527 let Inst{20} = load;
3528 }
3529
3530 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003531 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3532 ops),
3533 !strconcat(!strconcat(opc, "l"), cond),
3534 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003535 let Inst{31-28} = op31_28;
3536 let Inst{24} = 0; // P = 0
3537 let Inst{23} = 1; // U = 1
3538 let Inst{21} = 0; // W = 0
3539 let Inst{22} = 1; // D = 1
3540 let Inst{20} = load;
3541 }
3542}
3543
Johnny Chen670a4562011-04-04 23:39:08 +00003544defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3545defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3546defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3547defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003548
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003549//===----------------------------------------------------------------------===//
3550// Move between coprocessor and ARM core register -- for disassembly only
3551//
3552
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003553class MovRCopro<string opc, bit direction, dag oops, dag iops,
3554 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003555 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003556 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003557 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003558 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003559
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003560 bits<4> Rt;
3561 bits<4> cop;
3562 bits<3> opc1;
3563 bits<3> opc2;
3564 bits<4> CRm;
3565 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003566
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003567 let Inst{15-12} = Rt;
3568 let Inst{11-8} = cop;
3569 let Inst{23-21} = opc1;
3570 let Inst{7-5} = opc2;
3571 let Inst{3-0} = CRm;
3572 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003573}
3574
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003575def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003576 (outs),
3577 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3578 c_imm:$CRm, i32imm:$opc2),
3579 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3580 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003581def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003582 (outs GPR:$Rt),
3583 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3584 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003585
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003586def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3587 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3588
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003589class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3590 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003591 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003592 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003593 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003595 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003596
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 bits<4> Rt;
3598 bits<4> cop;
3599 bits<3> opc1;
3600 bits<3> opc2;
3601 bits<4> CRm;
3602 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 let Inst{15-12} = Rt;
3605 let Inst{11-8} = cop;
3606 let Inst{23-21} = opc1;
3607 let Inst{7-5} = opc2;
3608 let Inst{3-0} = CRm;
3609 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003610}
3611
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003612def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003613 (outs),
3614 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3615 c_imm:$CRm, i32imm:$opc2),
3616 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3617 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003618def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003619 (outs GPR:$Rt),
3620 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3621 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003622
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003623def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3624 imm:$CRm, imm:$opc2),
3625 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3626
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003627class MovRRCopro<string opc, bit direction,
3628 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003629 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3630 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003631 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003632 let Inst{23-21} = 0b010;
3633 let Inst{20} = direction;
3634
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003635 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003636 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003637 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003639 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003640
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003641 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003642 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003643 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003644 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003645 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003646}
3647
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003648def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3649 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3650 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003651def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3652
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003653class MovRRCopro2<string opc, bit direction,
3654 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003655 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003656 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3657 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003658 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003659 let Inst{23-21} = 0b010;
3660 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003661
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003662 bits<4> Rt;
3663 bits<4> Rt2;
3664 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003665 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003666 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003668 let Inst{15-12} = Rt;
3669 let Inst{19-16} = Rt2;
3670 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003671 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003672 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003673}
3674
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003675def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3676 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3677 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003678def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003679
Johnny Chenb98e1602010-02-12 18:55:33 +00003680//===----------------------------------------------------------------------===//
3681// Move between special register and ARM core register -- for disassembly only
3682//
3683
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003684// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003685def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003686 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003687 bits<4> Rd;
3688 let Inst{23-16} = 0b00001111;
3689 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003690 let Inst{7-4} = 0b0000;
3691}
3692
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003693def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003694 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003695 bits<4> Rd;
3696 let Inst{23-16} = 0b01001111;
3697 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003698 let Inst{7-4} = 0b0000;
3699}
3700
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003701// Move from ARM core register to Special Register
3702//
3703// No need to have both system and application versions, the encodings are the
3704// same and the assembly parser has no way to distinguish between them. The mask
3705// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3706// the mask with the fields to be accessed in the special register.
3707def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3708 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003709 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003710 bits<5> mask;
3711 bits<4> Rn;
3712
3713 let Inst{23} = 0;
3714 let Inst{22} = mask{4}; // R bit
3715 let Inst{21-20} = 0b10;
3716 let Inst{19-16} = mask{3-0};
3717 let Inst{15-12} = 0b1111;
3718 let Inst{11-4} = 0b00000000;
3719 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003720}
3721
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003722def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3723 "msr", "\t$mask, $a",
3724 [/* For disassembly only; pattern left blank */]> {
3725 bits<5> mask;
3726 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003727
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003728 let Inst{23} = 0;
3729 let Inst{22} = mask{4}; // R bit
3730 let Inst{21-20} = 0b10;
3731 let Inst{19-16} = mask{3-0};
3732 let Inst{15-12} = 0b1111;
3733 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003734}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003735
3736//===----------------------------------------------------------------------===//
3737// TLS Instructions
3738//
3739
3740// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003741// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003742// complete with fixup for the aeabi_read_tp function.
3743let isCall = 1,
3744 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3745 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3746 [(set R0, ARMthread_pointer)]>;
3747}
3748
3749//===----------------------------------------------------------------------===//
3750// SJLJ Exception handling intrinsics
3751// eh_sjlj_setjmp() is an instruction sequence to store the return
3752// address and save #0 in R0 for the non-longjmp case.
3753// Since by its nature we may be coming from some other function to get
3754// here, and we're using the stack frame for the containing function to
3755// save/restore registers, we can't keep anything live in regs across
3756// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003757// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003758// except for our own input by listing the relevant registers in Defs. By
3759// doing so, we also cause the prologue/epilogue code to actively preserve
3760// all of the callee-saved resgisters, which is exactly what we want.
3761// A constant value is passed in $val, and we use the location as a scratch.
3762//
3763// These are pseudo-instructions and are lowered to individual MC-insts, so
3764// no encoding information is necessary.
3765let Defs =
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003766 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
3767 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003768 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3769 NoItinerary,
3770 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3771 Requires<[IsARM, HasVFP2]>;
3772}
3773
3774let Defs =
3775 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3776 hasSideEffects = 1, isBarrier = 1 in {
3777 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3778 NoItinerary,
3779 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3780 Requires<[IsARM, NoVFP]>;
3781}
3782
3783// FIXME: Non-Darwin version(s)
3784let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3785 Defs = [ R7, LR, SP ] in {
3786def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3787 NoItinerary,
3788 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3789 Requires<[IsARM, IsDarwin]>;
3790}
3791
3792// eh.sjlj.dispatchsetup pseudo-instruction.
3793// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3794// handled when the pseudo is expanded (which happens before any passes
3795// that need the instruction size).
3796let isBarrier = 1, hasSideEffects = 1 in
3797def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003798 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3799 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003800 Requires<[IsDarwin]>;
3801
3802//===----------------------------------------------------------------------===//
3803// Non-Instruction Patterns
3804//
3805
3806// Large immediate handling.
3807
3808// 32-bit immediate using two piece so_imms or movw + movt.
3809// This is a single pseudo instruction, the benefit is that it can be remat'd
3810// as a single unit instead of having to handle reg inputs.
3811// FIXME: Remove this when we can do generalized remat.
3812let isReMaterializable = 1, isMoveImm = 1 in
3813def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3814 [(set GPR:$dst, (arm_i32imm:$src))]>,
3815 Requires<[IsARM]>;
3816
3817// Pseudo instruction that combines movw + movt + add pc (if PIC).
3818// It also makes it possible to rematerialize the instructions.
3819// FIXME: Remove this when we can do generalized remat and when machine licm
3820// can properly the instructions.
3821let isReMaterializable = 1 in {
3822def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3823 IIC_iMOVix2addpc,
3824 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3825 Requires<[IsARM, UseMovt]>;
3826
3827def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3828 IIC_iMOVix2,
3829 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3830 Requires<[IsARM, UseMovt]>;
3831
3832let AddedComplexity = 10 in
3833def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3834 IIC_iMOVix2ld,
3835 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3836 Requires<[IsARM, UseMovt]>;
3837} // isReMaterializable
3838
3839// ConstantPool, GlobalAddress, and JumpTable
3840def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3841 Requires<[IsARM, DontUseMovt]>;
3842def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3843def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3844 Requires<[IsARM, UseMovt]>;
3845def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3846 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3847
3848// TODO: add,sub,and, 3-instr forms?
3849
3850// Tail calls
3851def : ARMPat<(ARMtcret tcGPR:$dst),
3852 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3853
3854def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3855 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3856
3857def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3858 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3859
3860def : ARMPat<(ARMtcret tcGPR:$dst),
3861 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3862
3863def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3864 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3865
3866def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3867 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3868
3869// Direct calls
3870def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3871 Requires<[IsARM, IsNotDarwin]>;
3872def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3873 Requires<[IsARM, IsDarwin]>;
3874
3875// zextload i1 -> zextload i8
3876def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3877def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3878
3879// extload -> zextload
3880def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3881def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3882def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3883def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3884
3885def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3886
3887def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3888def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3889
3890// smul* and smla*
3891def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3892 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3893 (SMULBB GPR:$a, GPR:$b)>;
3894def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3895 (SMULBB GPR:$a, GPR:$b)>;
3896def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3897 (sra GPR:$b, (i32 16))),
3898 (SMULBT GPR:$a, GPR:$b)>;
3899def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3900 (SMULBT GPR:$a, GPR:$b)>;
3901def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3902 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3903 (SMULTB GPR:$a, GPR:$b)>;
3904def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3905 (SMULTB GPR:$a, GPR:$b)>;
3906def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3907 (i32 16)),
3908 (SMULWB GPR:$a, GPR:$b)>;
3909def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3910 (SMULWB GPR:$a, GPR:$b)>;
3911
3912def : ARMV5TEPat<(add GPR:$acc,
3913 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3914 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3915 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3916def : ARMV5TEPat<(add GPR:$acc,
3917 (mul sext_16_node:$a, sext_16_node:$b)),
3918 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3919def : ARMV5TEPat<(add GPR:$acc,
3920 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3921 (sra GPR:$b, (i32 16)))),
3922 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3923def : ARMV5TEPat<(add GPR:$acc,
3924 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3925 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3926def : ARMV5TEPat<(add GPR:$acc,
3927 (mul (sra GPR:$a, (i32 16)),
3928 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3929 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3930def : ARMV5TEPat<(add GPR:$acc,
3931 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3932 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3933def : ARMV5TEPat<(add GPR:$acc,
3934 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3935 (i32 16))),
3936 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3937def : ARMV5TEPat<(add GPR:$acc,
3938 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3939 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3940
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003941
3942// Pre-v7 uses MCR for synchronization barriers.
3943def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3944 Requires<[IsARM, HasV6]>;
3945
3946
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003947//===----------------------------------------------------------------------===//
3948// Thumb Support
3949//
3950
3951include "ARMInstrThumb.td"
3952
3953//===----------------------------------------------------------------------===//
3954// Thumb2 Support
3955//
3956
3957include "ARMInstrThumb2.td"
3958
3959//===----------------------------------------------------------------------===//
3960// Floating Point Support
3961//
3962
3963include "ARMInstrVFP.td"
3964
3965//===----------------------------------------------------------------------===//
3966// Advanced SIMD (NEON) Support
3967//
3968
3969include "ARMInstrNEON.td"
3970