blob: c8c5daeda676d7cfdfbbebd49b4f7d141eae9634 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001179
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001180
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1182 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001183 //
Eli Friedman962f5492010-06-02 19:35:46 +00001184 // FIXME: We really should do custom legalization for addition and
1185 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1186 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001187 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1188 // Add/Sub/Mul with overflow operations are custom lowered.
1189 MVT VT = IntVTs[i];
1190 setOperationAction(ISD::SADDO, VT, Custom);
1191 setOperationAction(ISD::UADDO, VT, Custom);
1192 setOperationAction(ISD::SSUBO, VT, Custom);
1193 setOperationAction(ISD::USUBO, VT, Custom);
1194 setOperationAction(ISD::SMULO, VT, Custom);
1195 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001196 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 // There are no 8-bit 3-address imul/mul instructions
1199 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1200 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001201
Evan Chengd54f2d52009-03-31 19:38:51 +00001202 if (!Subtarget->is64Bit()) {
1203 // These libcalls are not available in 32-bit.
1204 setLibcallName(RTLIB::SHL_I128, 0);
1205 setLibcallName(RTLIB::SRL_I128, 0);
1206 setLibcallName(RTLIB::SRA_I128, 0);
1207 }
1208
Evan Cheng206ee9d2006-07-07 08:33:52 +00001209 // We have target-specific dag combine patterns for the following nodes:
1210 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001211 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001212 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001213 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001214 setTargetDAGCombine(ISD::SHL);
1215 setTargetDAGCombine(ISD::SRA);
1216 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001217 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001218 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001220 setTargetDAGCombine(ISD::FADD);
1221 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001222 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001223 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001224 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001225 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001226 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001227 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001228 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001229 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001230 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001231 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001232 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001233 if (Subtarget->is64Bit())
1234 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001250 // Predictable cmov don't hurt on atom because it's in-order.
1251 predictableSelectIsExpensive = !Subtarget->isAtom();
1252
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001253 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254}
1255
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256
Duncan Sands28b77e92011-09-06 19:07:46 +00001257EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1258 if (!VT.isVector()) return MVT::i8;
1259 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001260}
1261
1262
Evan Cheng29286502008-01-23 23:17:41 +00001263/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1264/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (MaxAlign == 16)
1267 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 if (VTy->getBitWidth() == 128)
1270 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001271 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001272 unsigned EltAlign = 0;
1273 getMaxByValAlign(ATy->getElementType(), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001277 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1278 unsigned EltAlign = 0;
1279 getMaxByValAlign(STy->getElementType(i), EltAlign);
1280 if (EltAlign > MaxAlign)
1281 MaxAlign = EltAlign;
1282 if (MaxAlign == 16)
1283 break;
1284 }
1285 }
Evan Cheng29286502008-01-23 23:17:41 +00001286}
1287
1288/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1289/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001290/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1291/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001292unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001293 if (Subtarget->is64Bit()) {
1294 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001295 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001296 if (TyAlign > 8)
1297 return TyAlign;
1298 return 8;
1299 }
1300
Evan Cheng29286502008-01-23 23:17:41 +00001301 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001302 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001303 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001304 return Align;
1305}
Chris Lattner2b02a442007-02-25 08:29:00 +00001306
Evan Chengf0df0312008-05-15 08:39:06 +00001307/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// and store operations as a result of memset, memcpy, and memmove
1309/// lowering. If DstAlign is zero that means it's safe to destination
1310/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1311/// means there isn't a need to check it against alignment requirement,
1312/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001313/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001314/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1315/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1316/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317/// It returns EVT::Other if the type should be determined using generic
1318/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001319EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001320X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1321 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001322 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001323 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001325 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1326 // linux. This is because the stack realignment code can't handle certain
1327 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001328 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001329 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001332 (Subtarget->isUnalignedMemAccessFast() ||
1333 ((DstAlign == 0 || DstAlign >= 16) &&
1334 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001336 if (Subtarget->getStackAlignment() >= 32) {
1337 if (Subtarget->hasAVX2())
1338 return MVT::v8i32;
1339 if (Subtarget->hasAVX())
1340 return MVT::v8f32;
1341 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001344 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001347 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001349 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001350 // Do not use f64 to lower memcpy if source is string constant. It's
1351 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001352 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001353 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001354 }
Evan Chengf0df0312008-05-15 08:39:06 +00001355 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 return MVT::i64;
1357 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001358}
1359
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001360/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1361/// current function. The returned value is a member of the
1362/// MachineJumpTableInfo::JTEntryKind enum.
1363unsigned X86TargetLowering::getJumpTableEncoding() const {
1364 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1365 // symbol.
1366 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001369
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001370 // Otherwise, use the normal jump table encoding heuristics.
1371 return TargetLowering::getJumpTableEncoding();
1372}
1373
Chris Lattnerc64daab2010-01-26 05:02:42 +00001374const MCExpr *
1375X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1376 const MachineBasicBlock *MBB,
1377 unsigned uid,MCContext &Ctx) const{
1378 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1379 Subtarget->isPICStyleGOT());
1380 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1381 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001382 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1383 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001384}
1385
Evan Chengcc415862007-11-09 01:32:10 +00001386/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1387/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001388SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001389 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001390 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001391 // This doesn't have DebugLoc associated with it, but is not really the
1392 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001393 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001394 return Table;
1395}
1396
Chris Lattner589c6f62010-01-26 06:28:43 +00001397/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1398/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1399/// MCExpr.
1400const MCExpr *X86TargetLowering::
1401getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1402 MCContext &Ctx) const {
1403 // X86-64 uses RIP relative addressing based on the jump table label.
1404 if (Subtarget->isPICStyleRIPRel())
1405 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1406
1407 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001408 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001409}
1410
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001411// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001412std::pair<const TargetRegisterClass*, uint8_t>
1413X86TargetLowering::findRepresentativeClass(EVT VT) const{
1414 const TargetRegisterClass *RRC = 0;
1415 uint8_t Cost = 1;
1416 switch (VT.getSimpleVT().SimpleTy) {
1417 default:
1418 return TargetLowering::findRepresentativeClass(VT);
1419 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001420 RRC = Subtarget->is64Bit() ?
1421 (const TargetRegisterClass*)&X86::GR64RegClass :
1422 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001423 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001424 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001425 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001426 break;
1427 case MVT::f32: case MVT::f64:
1428 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1429 case MVT::v4f32: case MVT::v2f64:
1430 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1431 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001432 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001433 break;
1434 }
1435 return std::make_pair(RRC, Cost);
1436}
1437
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001438bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1439 unsigned &Offset) const {
1440 if (!Subtarget->isTargetLinux())
1441 return false;
1442
1443 if (Subtarget->is64Bit()) {
1444 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1445 Offset = 0x28;
1446 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1447 AddressSpace = 256;
1448 else
1449 AddressSpace = 257;
1450 } else {
1451 // %gs:0x14 on i386
1452 Offset = 0x14;
1453 AddressSpace = 256;
1454 }
1455 return true;
1456}
1457
1458
Chris Lattner2b02a442007-02-25 08:29:00 +00001459//===----------------------------------------------------------------------===//
1460// Return Value Calling Convention Implementation
1461//===----------------------------------------------------------------------===//
1462
Chris Lattner59ed56b2007-02-28 04:55:35 +00001463#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001464
Michael J. Spencerec38de22010-10-10 22:04:20 +00001465bool
Eric Christopher471e4222011-06-08 23:55:35 +00001466X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001467 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001468 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001471 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001472 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001473 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001474}
1475
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476SDValue
1477X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001478 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001480 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 MachineFunction &MF = DAG.getMachineFunction();
1483 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Chris Lattner9774c912007-02-27 05:28:59 +00001485 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001486 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 RVLocs, *DAG.getContext());
1488 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Evan Chengdcea1632010-02-04 02:40:39 +00001490 // Add the regs to the liveout set for the function.
1491 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1492 for (unsigned i = 0; i != RVLocs.size(); ++i)
1493 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1494 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001499 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1500 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001501 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1502 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001504 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001505 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1506 CCValAssign &VA = RVLocs[i];
1507 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001508 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 EVT ValVT = ValToCopy.getValueType();
1510
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001511 // Promote values to the appropriate types
1512 if (VA.getLocInfo() == CCValAssign::SExt)
1513 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1514 else if (VA.getLocInfo() == CCValAssign::ZExt)
1515 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1516 else if (VA.getLocInfo() == CCValAssign::AExt)
1517 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1518 else if (VA.getLocInfo() == CCValAssign::BCvt)
1519 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1520
Dale Johannesenc4510512010-09-24 19:05:48 +00001521 // If this is x86-64, and we disabled SSE, we can't return FP values,
1522 // or SSE or MMX vectors.
1523 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1524 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001525 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001526 report_fatal_error("SSE register return with SSE disabled");
1527 }
1528 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1529 // llvm-gcc has never done it right and no one has noticed, so this
1530 // should be OK for now.
1531 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001532 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001533 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Chris Lattner447ff682008-03-11 03:23:40 +00001535 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1536 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001537 if (VA.getLocReg() == X86::ST0 ||
1538 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001539 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1540 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001541 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(ValToCopy);
1544 // Don't emit a copytoreg.
1545 continue;
1546 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001547
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1549 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001550 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001551 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001552 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001554 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1555 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001556 // If we don't have SSE2 available, convert to v4f32 so the generated
1557 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001558 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001560 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001561 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001562 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001565 Flag = Chain.getValue(1);
1566 }
Dan Gohman61a92132008-04-21 23:59:07 +00001567
1568 // The x86-64 ABI for returning structs by value requires that we copy
1569 // the sret argument into %rax for the return. We saved the argument into
1570 // a virtual register in the entry block, so now we copy the value out
1571 // and into %rax.
1572 if (Subtarget->is64Bit() &&
1573 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1574 MachineFunction &MF = DAG.getMachineFunction();
1575 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1576 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001577 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001578 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001579 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001580
Dale Johannesendd64c412009-02-04 00:33:20 +00001581 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001583
1584 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001585 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Chris Lattner447ff682008-03-11 03:23:40 +00001588 RetOps[0] = Chain; // Update chain.
1589
1590 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001591 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001592 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
1594 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001596}
1597
Evan Chengbf010eb2012-04-10 01:51:00 +00001598bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (N->getNumValues() != 1)
1600 return false;
1601 if (!N->hasNUsesOfValue(1, 0))
1602 return false;
1603
Evan Chengbf010eb2012-04-10 01:51:00 +00001604 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001606 if (Copy->getOpcode() == ISD::CopyToReg) {
1607 // If the copy has a glue operand, we conservatively assume it isn't safe to
1608 // perform a tail call.
1609 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1610 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001611 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001612 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001613 return false;
1614
Evan Cheng1bf891a2010-12-01 22:59:46 +00001615 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001617 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001618 if (UI->getOpcode() != X86ISD::RET_FLAG)
1619 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001620 HasRet = true;
1621 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001622
Evan Chengbf010eb2012-04-10 01:51:00 +00001623 if (!HasRet)
1624 return false;
1625
1626 Chain = TCChain;
1627 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001628}
1629
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001630EVT
1631X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001632 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001633 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001634 // TODO: Is this also valid on 32-bit?
1635 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001636 ReturnMVT = MVT::i8;
1637 else
1638 ReturnMVT = MVT::i32;
1639
1640 EVT MinVT = getRegisterType(Context, ReturnMVT);
1641 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001642}
1643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644/// LowerCallResult - Lower the result values of a call into the
1645/// appropriate copies out of appropriate physical registers.
1646///
1647SDValue
1648X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001649 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 const SmallVectorImpl<ISD::InputArg> &Ins,
1651 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001652 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001653
Chris Lattnere32bbf62007-02-28 07:09:55 +00001654 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001655 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001657 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001658 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Chris Lattner3085e152007-02-25 08:59:22 +00001661 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001662 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001663 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Torok Edwin3f142c32009-02-01 18:15:56 +00001666 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001668 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001669 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001670 }
1671
Evan Cheng79fb3b42009-02-20 20:43:02 +00001672 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001673
1674 // If this is a call to a function that returns an fp value on the floating
1675 // point stack, we must guarantee the the value is popped from the stack, so
1676 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001677 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001678 // instead.
1679 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1680 // If we prefer to use the value in xmm registers, copy it out as f80 and
1681 // use a truncate to move it from fp stack reg to xmm reg.
1682 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001683 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001684 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1685 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001686 Val = Chain.getValue(0);
1687
1688 // Round the f80 to the right size, which also moves it to the appropriate
1689 // xmm register.
1690 if (CopyVT != VA.getValVT())
1691 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1692 // This truncation won't change the value.
1693 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001694 } else {
1695 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1696 CopyVT, InFlag).getValue(1);
1697 Val = Chain.getValue(0);
1698 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001699 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001701 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001704}
1705
1706
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710// StdCall calling convention seems to be standard for many Windows' API
1711// routines and around. It differs from C calling convention just a little:
1712// callee should clean up the stack, not caller. Symbols should be also
1713// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001714// For info on fast calling convention see Fast Calling Convention (tail call)
1715// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001718/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1720 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001724}
1725
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001726/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001727/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728static bool
1729ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1730 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001732
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001734}
1735
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001736/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1737/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738/// the specific parameter attribute. The copy will be passed as a byval
1739/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001740static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001741CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1743 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001744 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001745
Dale Johannesendd64c412009-02-04 00:33:20 +00001746 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001747 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001748 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001749}
1750
Chris Lattner29689432010-03-11 00:22:57 +00001751/// IsTailCallConvention - Return true if the calling convention is one that
1752/// supports tail call optimization.
1753static bool IsTailCallConvention(CallingConv::ID CC) {
1754 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1755}
1756
Evan Cheng485fafc2011-03-21 01:19:09 +00001757bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001758 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001759 return false;
1760
1761 CallSite CS(CI);
1762 CallingConv::ID CalleeCC = CS.getCallingConv();
1763 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1764 return false;
1765
1766 return true;
1767}
1768
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1770/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001771static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1772 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001773 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001774}
1775
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776SDValue
1777X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001778 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 const SmallVectorImpl<ISD::InputArg> &Ins,
1780 DebugLoc dl, SelectionDAG &DAG,
1781 const CCValAssign &VA,
1782 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001783 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001784 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001786 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1787 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001788 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001789 EVT ValVT;
1790
1791 // If value is passed by pointer we have address passed instead of the value
1792 // itself.
1793 if (VA.getLocInfo() == CCValAssign::Indirect)
1794 ValVT = VA.getLocVT();
1795 else
1796 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001797
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001798 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001799 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001800 // In case of tail call optimization mark all arguments mutable. Since they
1801 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001802 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001803 unsigned Bytes = Flags.getByValSize();
1804 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1805 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001806 return DAG.getFrameIndex(FI, getPointerTy());
1807 } else {
1808 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001809 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001810 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1811 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001812 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001813 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001814 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001815}
1816
Dan Gohman475871a2008-07-27 21:46:04 +00001817SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001819 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 bool isVarArg,
1821 const SmallVectorImpl<ISD::InputArg> &Ins,
1822 DebugLoc dl,
1823 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 SmallVectorImpl<SDValue> &InVals)
1825 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001826 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001828
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 const Function* Fn = MF.getFunction();
1830 if (Fn->hasExternalLinkage() &&
1831 Subtarget->isTargetCygMing() &&
1832 Fn->getName() == "main")
1833 FuncInfo->setForceFramePointer(true);
1834
Evan Cheng1bc78042006-04-26 01:20:17 +00001835 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001837 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001839
Chris Lattner29689432010-03-11 00:22:57 +00001840 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1841 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001842
Chris Lattner638402b2007-02-28 07:00:42 +00001843 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001845 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001847
1848 // Allocate shadow area for Win64
1849 if (IsWin64) {
1850 CCInfo.AllocateStack(32, 8);
1851 }
1852
Duncan Sands45907662010-10-31 13:21:44 +00001853 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Chris Lattnerf39f7712007-02-28 05:46:49 +00001855 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1858 CCValAssign &VA = ArgLocs[i];
1859 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1860 // places.
1861 assert(VA.getValNo() != LastVal &&
1862 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001863 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001867 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001868 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001870 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001872 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001874 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001876 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001877 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001878 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001880 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001882 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001885
Devang Patel68e6bee2011-02-21 23:21:26 +00001886 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1890 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1891 // right size.
1892 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001893 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 DAG.getValueType(VA.getValVT()));
1895 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001896 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001899 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001902 // Handle MMX values passed in XMM regs.
1903 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001904 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1905 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001906 } else
1907 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001908 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001909 } else {
1910 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913
1914 // If value is passed via pointer - do a load.
1915 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001916 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001920 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921
Dan Gohman61a92132008-04-21 23:59:07 +00001922 // The x86-64 ABI for returning structs by value requires that we copy
1923 // the sret argument into %rax for the return. Save the argument into
1924 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001925 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001926 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1927 unsigned Reg = FuncInfo->getSRetReturnReg();
1928 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001930 FuncInfo->setSRetReturnReg(Reg);
1931 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001934 }
1935
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001937 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001938 if (FuncIsMadeTailCallSafe(CallConv,
1939 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001940 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001941
Evan Cheng1bc78042006-04-26 01:20:17 +00001942 // If the function takes variable number of arguments, make a frame index for
1943 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001945 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1946 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001947 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 }
1949 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1951
1952 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001953 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001956 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1958 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001959 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1961 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1962 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001963 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001965
1966 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 // The XMM registers which might contain var arg parameters are shadowed
1968 // in their paired GPR. So we only need to save the GPR to their home
1969 // slots.
1970 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972 } else {
1973 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1974 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975
Chad Rosier30450e82011-12-22 22:35:21 +00001976 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1977 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978 }
1979 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1980 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Devang Patel578efa92009-06-05 21:57:13 +00001982 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001983 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001984 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001985 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1986 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001987 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001988 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001989 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001990 // Kernel mode asks for SSE to be disabled, so don't push them
1991 // on the stack.
1992 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001993
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001995 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001996 // Get to the caller-allocated home save location. Add 8 to account
1997 // for the return address.
1998 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002000 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002001 // Fixup to set vararg frame on shadow area (4 x i64).
2002 if (NumIntRegs < 4)
2003 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002004 } else {
2005 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002006 // registers, then we must store them to their spots on the stack so
2007 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002008 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2009 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2010 FuncInfo->setRegSaveFrameIndex(
2011 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002012 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002013 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002014
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2018 getPointerTy());
2019 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2022 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002023 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002024 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002027 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002028 MachinePointerInfo::getFixedStack(
2029 FuncInfo->getRegSaveFrameIndex(), Offset),
2030 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002032 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2036 // Now store the XMM (fp + vector) parameter registers.
2037 SmallVector<SDValue, 11> SaveXMMOps;
2038 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002039
Craig Topperc9099502012-04-20 06:31:50 +00002040 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002041 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2042 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002043
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2045 FuncInfo->getRegSaveFrameIndex()));
2046 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2047 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002048
Dan Gohmanface41a2009-08-16 21:24:25 +00002049 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002050 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002051 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2053 SaveXMMOps.push_back(Val);
2054 }
2055 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2056 MVT::Other,
2057 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002059
2060 if (!MemOps.empty())
2061 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2062 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002065
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002067 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2068 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002070 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002072 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002073 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2074 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002075 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002076 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002077
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 // RegSaveFrameIndex is X86-64 only.
2080 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002081 if (CallConv == CallingConv::X86_FastCall ||
2082 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002083 // fastcc functions can't have varargs.
2084 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
Evan Cheng25caf632006-05-23 21:06:34 +00002086
Rafael Espindola76927d752011-08-30 19:39:58 +00002087 FuncInfo->setArgumentStackSize(StackSize);
2088
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002090}
2091
Dan Gohman475871a2008-07-27 21:46:04 +00002092SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2094 SDValue StackPtr, SDValue Arg,
2095 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002096 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002098 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002101 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002103
2104 return DAG.getStore(Chain, dl, Arg, PtrOff,
2105 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002106 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002107}
2108
Bill Wendling64e87322009-01-16 19:25:27 +00002109/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002111SDValue
2112X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002113 SDValue &OutRetAddr, SDValue Chain,
2114 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002115 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002119
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002121 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002122 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002123 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124}
2125
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002126/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002128static SDValue
2129EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002131 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002132 // Store the return address to the appropriate stack slot.
2133 if (!FPDiff) return Chain;
2134 // Calculate the new stack slot for the return address.
2135 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002136 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002137 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002141 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002142 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143 return Chain;
2144}
2145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002147X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002148 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002149 SelectionDAG &DAG = CLI.DAG;
2150 DebugLoc &dl = CLI.DL;
2151 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2152 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2153 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2154 SDValue Chain = CLI.Chain;
2155 SDValue Callee = CLI.Callee;
2156 CallingConv::ID CallConv = CLI.CallConv;
2157 bool &isTailCall = CLI.IsTailCall;
2158 bool isVarArg = CLI.IsVarArg;
2159
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 MachineFunction &MF = DAG.getMachineFunction();
2161 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002162 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002163 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002165 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166
Nick Lewycky22de16d2012-01-19 00:34:10 +00002167 if (MF.getTarget().Options.DisableTailCalls)
2168 isTailCall = false;
2169
Evan Cheng5f941932010-02-05 02:21:12 +00002170 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002171 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002172 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2173 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002174 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002175
2176 // Sibcalls are automatically detected tailcalls which do not require
2177 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002179 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002180
2181 if (isTailCall)
2182 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002183 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002184
Chris Lattner29689432010-03-11 00:22:57 +00002185 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2186 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002187
Chris Lattner638402b2007-02-28 07:00:42 +00002188 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002189 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002190 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002192
2193 // Allocate shadow area for Win64
2194 if (IsWin64) {
2195 CCInfo.AllocateStack(32, 8);
2196 }
2197
Duncan Sands45907662010-10-31 13:21:44 +00002198 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002199
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 // Get a count of how many bytes are to be pushed on the stack.
2201 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002203 // This is a sibcall. The memory operands are available in caller's
2204 // own caller's stack.
2205 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002206 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2207 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002208 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002209
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002212 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002213 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2215 FPDiff = NumBytesCallerPushed - NumBytes;
2216
2217 // Set the delta of movement of the returnaddr stackslot.
2218 // But only set if delta is greater than previous delta.
2219 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2220 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2221 }
2222
Evan Chengf22f9b32010-02-06 03:28:46 +00002223 if (!IsSibcall)
2224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002225
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002227 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002228 if (isTailCall && FPDiff)
2229 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2230 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002231
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2233 SmallVector<SDValue, 8> MemOpChains;
2234 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002235
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 // Walk the register/memloc assignments, inserting copies/loads. In the case
2237 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2239 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002241 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002243 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002244
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 // Promote the value if needed.
2246 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002247 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002248 case CCValAssign::Full: break;
2249 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002250 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 break;
2252 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002253 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002254 break;
2255 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002256 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2257 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002258 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2260 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002261 } else
2262 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2263 break;
2264 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002267 case CCValAssign::Indirect: {
2268 // Store the argument.
2269 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002270 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002271 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002272 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002273 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002274 Arg = SpillSlot;
2275 break;
2276 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002278
Chris Lattner423c5f42007-02-28 05:31:48 +00002279 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2281 if (isVarArg && IsWin64) {
2282 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2283 // shadow reg if callee is a varargs function.
2284 unsigned ShadowReg = 0;
2285 switch (VA.getLocReg()) {
2286 case X86::XMM0: ShadowReg = X86::RCX; break;
2287 case X86::XMM1: ShadowReg = X86::RDX; break;
2288 case X86::XMM2: ShadowReg = X86::R8; break;
2289 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002290 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002291 if (ShadowReg)
2292 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002293 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002294 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002295 assert(VA.isMemLoc());
2296 if (StackPtr.getNode() == 0)
2297 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2298 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2299 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002300 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002302
Evan Cheng32fe1032006-05-25 00:59:30 +00002303 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002305 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002306
Chris Lattner88e1fd52009-07-09 04:24:46 +00002307 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002308 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2309 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002311 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2312 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002313 } else {
2314 // If we are tail calling and generating PIC/GOT style code load the
2315 // address of the callee into ECX. The value in ecx is used as target of
2316 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2317 // for tail calls on PIC/GOT architectures. Normally we would just put the
2318 // address of GOT into ebx and then call target@PLT. But for tail calls
2319 // ebx would be restored (since ebx is callee saved) before jumping to the
2320 // target@PLT.
2321
2322 // Note: The actual moving to ECX is done further down.
2323 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2324 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2325 !G->getGlobal()->hasProtectedVisibility())
2326 Callee = LowerGlobalAddress(Callee, DAG);
2327 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002328 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002329 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002330 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002331
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002332 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 // From AMD64 ABI document:
2334 // For calls that may call functions that use varargs or stdargs
2335 // (prototype-less calls or calls to functions containing ellipsis (...) in
2336 // the declaration) %al is used as hidden argument to specify the number
2337 // of SSE registers used. The contents of %al do not need to match exactly
2338 // the number of registers, but must be an ubound on the number of SSE
2339 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002340
Gordon Henriksen86737662008-01-05 16:56:59 +00002341 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002342 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2344 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2345 };
2346 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002347 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002348 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002349
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002350 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2351 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002352 }
2353
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002354 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 if (isTailCall) {
2356 // Force all the incoming stack arguments to be loaded from the stack
2357 // before any new outgoing arguments are stored to the stack, because the
2358 // outgoing stack slots may alias the incoming argument stack slots, and
2359 // the alias isn't otherwise explicit. This is slightly more conservative
2360 // than necessary, because it means that each store effectively depends
2361 // on every argument instead of just those arguments it would clobber.
2362 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2363
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SmallVector<SDValue, 8> MemOpChains2;
2365 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002367 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002368 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2369 CCValAssign &VA = ArgLocs[i];
2370 if (VA.isRegLoc())
2371 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002373 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 // Create frame index.
2376 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002377 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002378 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002380
Duncan Sands276dcbd2008-03-21 09:14:45 +00002381 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002382 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002384 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002385 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002386 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002387 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002388
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2390 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002393 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002394 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002396 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002397 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002398 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 }
2400 }
2401
2402 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002404 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002405
2406 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002408 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002409 }
2410
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002411 // Build a sequence of copy-to-reg nodes chained together with token chain
2412 // and flag operands which copy the outgoing args into registers.
2413 SDValue InFlag;
2414 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2415 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2416 RegsToPass[i].second, InFlag);
2417 InFlag = Chain.getValue(1);
2418 }
2419
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002420 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2421 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2422 // In the 64-bit large code model, we have to make all calls
2423 // through a register, since the call instruction's 32-bit
2424 // pc-relative offset may not be large enough to hold the whole
2425 // address.
2426 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002427 // If the callee is a GlobalAddress node (quite common, every direct call
2428 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2429 // it.
2430
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002431 // We should use extra load for direct calls to dllimported functions in
2432 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002433 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002434 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002436 bool ExtraLoad = false;
2437 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002438
Chris Lattner48a7d022009-07-09 05:02:21 +00002439 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2440 // external symbols most go through the PLT in PIC mode. If the symbol
2441 // has hidden or protected visibility, or if it is static or local, then
2442 // we don't need to use the PLT - we can directly call it.
2443 if (Subtarget->isTargetELF() &&
2444 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002445 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002446 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002447 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002448 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002449 (!Subtarget->getTargetTriple().isMacOSX() ||
2450 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002451 // PC-relative references to external symbols should go through $stub,
2452 // unless we're building with the leopard linker or later, which
2453 // automatically synthesizes these stubs.
2454 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002455 } else if (Subtarget->isPICStyleRIPRel() &&
2456 isa<Function>(GV) &&
2457 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2458 // If the function is marked as non-lazy, generate an indirect call
2459 // which loads from the GOT directly. This avoids runtime overhead
2460 // at the cost of eager binding (and one extra byte of encoding).
2461 OpFlags = X86II::MO_GOTPCREL;
2462 WrapperKind = X86ISD::WrapperRIP;
2463 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002464 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002465
Devang Patel0d881da2010-07-06 22:08:15 +00002466 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002468
2469 // Add a wrapper if needed.
2470 if (WrapperKind != ISD::DELETED_NODE)
2471 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2472 // Add extra indirection if needed.
2473 if (ExtraLoad)
2474 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2475 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002476 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002477 }
Bill Wendling056292f2008-09-16 21:48:12 +00002478 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002479 unsigned char OpFlags = 0;
2480
Evan Cheng1bf891a2010-12-01 22:59:46 +00002481 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2482 // external symbols should go through the PLT.
2483 if (Subtarget->isTargetELF() &&
2484 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2485 OpFlags = X86II::MO_PLT;
2486 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002487 (!Subtarget->getTargetTriple().isMacOSX() ||
2488 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002489 // PC-relative references to external symbols should go through $stub,
2490 // unless we're building with the leopard linker or later, which
2491 // automatically synthesizes these stubs.
2492 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002493 }
Eric Christopherfd179292009-08-27 18:07:15 +00002494
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2496 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002497 }
2498
Chris Lattnerd96d0722007-02-25 06:40:16 +00002499 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002500 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002501 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002502
Evan Chengf22f9b32010-02-06 03:28:46 +00002503 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002504 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2505 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002506 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002507 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002508
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002509 Ops.push_back(Chain);
2510 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002511
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002514
Gordon Henriksen86737662008-01-05 16:56:59 +00002515 // Add argument registers to the end of the list so that they are known live
2516 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002517 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2518 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2519 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002520
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002521 // Add a register mask operand representing the call-preserved registers.
2522 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2523 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2524 assert(Mask && "Missing call preserved mask for calling convention");
2525 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002526
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002528 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002531 // We used to do:
2532 //// If this is the first return lowered for this function, add the regs
2533 //// to the liveout set for the function.
2534 // This isn't right, although it's probably harmless on x86; liveouts
2535 // should be computed from returns not tail calls. Consider a void
2536 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 return DAG.getNode(X86ISD::TC_RETURN, dl,
2538 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 }
2540
Dale Johannesenace16102009-02-03 19:33:06 +00002541 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002542 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002543
Chris Lattner2d297092006-05-23 18:50:38 +00002544 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002546 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2547 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002548 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2550 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002551 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002552 // pops the hidden struct pointer, so we have to push it back.
2553 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002554 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002556 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002558
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002560 if (!IsSibcall) {
2561 Chain = DAG.getCALLSEQ_END(Chain,
2562 DAG.getIntPtrConstant(NumBytes, true),
2563 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2564 true),
2565 InFlag);
2566 InFlag = Chain.getValue(1);
2567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002568
Chris Lattner3085e152007-02-25 08:59:22 +00002569 // Handle result values, copying them out of physregs into vregs that we
2570 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2572 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573}
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575
2576//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002577// Fast Calling Convention (tail call) implementation
2578//===----------------------------------------------------------------------===//
2579
2580// Like std call, callee cleans arguments, convention except that ECX is
2581// reserved for storing the tail called function address. Only 2 registers are
2582// free for argument passing (inreg). Tail call optimization is performed
2583// provided:
2584// * tailcallopt is enabled
2585// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002586// On X86_64 architecture with GOT-style position independent code only local
2587// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// To keep the stack aligned according to platform abi the function
2589// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2590// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002591// If a tail called function callee has more arguments than the caller the
2592// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002593// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002594// original REtADDR, but before the saved framepointer or the spilled registers
2595// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2596// stack layout:
2597// arg1
2598// arg2
2599// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002600// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// move area ]
2602// (possible EBP)
2603// ESI
2604// EDI
2605// local1 ..
2606
2607/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2608/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002609unsigned
2610X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2611 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 MachineFunction &MF = DAG.getMachineFunction();
2613 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002614 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002616 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002618 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2620 // Number smaller than 12 so just add the difference.
2621 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2622 } else {
2623 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628}
2629
Evan Cheng5f941932010-02-05 02:21:12 +00002630/// MatchingStackOffset - Return true if the given stack call argument is
2631/// already available in the same position (relatively) of the caller's
2632/// incoming argument stack.
2633static
2634bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2635 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2636 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002637 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2638 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002639 if (Arg.getOpcode() == ISD::CopyFromReg) {
2640 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002641 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002642 return false;
2643 MachineInstr *Def = MRI->getVRegDef(VR);
2644 if (!Def)
2645 return false;
2646 if (!Flags.isByVal()) {
2647 if (!TII->isLoadFromStackSlot(Def, FI))
2648 return false;
2649 } else {
2650 unsigned Opcode = Def->getOpcode();
2651 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2652 Def->getOperand(1).isFI()) {
2653 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002654 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002655 } else
2656 return false;
2657 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2659 if (Flags.isByVal())
2660 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002661 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 // define @foo(%struct.X* %A) {
2663 // tail call @bar(%struct.X* byval %A)
2664 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002665 return false;
2666 SDValue Ptr = Ld->getBasePtr();
2667 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2668 if (!FINode)
2669 return false;
2670 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002672 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002673 FI = FINode->getIndex();
2674 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 } else
2676 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002677
Evan Cheng4cae1332010-03-05 08:38:04 +00002678 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002679 if (!MFI->isFixedObjectIndex(FI))
2680 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002682}
2683
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2685/// for tail call optimization. Targets which want to do tail call
2686/// optimization should implement this function.
2687bool
2688X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002689 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002691 bool isCalleeStructRet,
2692 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002695 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002697 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002698 CalleeCC != CallingConv::C)
2699 return false;
2700
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002702 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002703 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002704 CallingConv::ID CallerCC = CallerF->getCallingConv();
2705 bool CCMatch = CallerCC == CalleeCC;
2706
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002707 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002708 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002709 return true;
2710 return false;
2711 }
2712
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002713 // Look for obvious safe cases to perform tail call optimization that do not
2714 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002715
Evan Cheng2c12cb42010-03-26 16:26:03 +00002716 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2717 // emit a special epilogue.
2718 if (RegInfo->needsStackRealignment(MF))
2719 return false;
2720
Evan Chenga375d472010-03-15 18:54:48 +00002721 // Also avoid sibcall optimization if either caller or callee uses struct
2722 // return semantics.
2723 if (isCalleeStructRet || isCallerStructRet)
2724 return false;
2725
Chad Rosier2416da32011-06-24 21:15:36 +00002726 // An stdcall caller is expected to clean up its arguments; the callee
2727 // isn't going to do that.
2728 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2729 return false;
2730
Chad Rosier871f6642011-05-18 19:59:50 +00002731 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002732 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002733 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002734
2735 // Optimizing for varargs on Win64 is unlikely to be safe without
2736 // additional testing.
2737 if (Subtarget->isTargetWin64())
2738 return false;
2739
Chad Rosier871f6642011-05-18 19:59:50 +00002740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002741 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002742 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2745 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2746 if (!ArgLocs[i].isRegLoc())
2747 return false;
2748 }
2749
Chad Rosier30450e82011-12-22 22:35:21 +00002750 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2751 // stack. Therefore, if it's not used by the call it is not safe to optimize
2752 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002753 bool Unused = false;
2754 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2755 if (!Ins[i].Used) {
2756 Unused = true;
2757 break;
2758 }
2759 }
2760 if (Unused) {
2761 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002763 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002765 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002766 CCValAssign &VA = RVLocs[i];
2767 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2768 return false;
2769 }
2770 }
2771
Evan Cheng13617962010-04-30 01:12:32 +00002772 // If the calling conventions do not match, then we'd better make sure the
2773 // results are returned in the same way as what the caller expects.
2774 if (!CCMatch) {
2775 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002777 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002782 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002783 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2784
2785 if (RVLocs1.size() != RVLocs2.size())
2786 return false;
2787 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2788 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2789 return false;
2790 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2791 return false;
2792 if (RVLocs1[i].isRegLoc()) {
2793 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2794 return false;
2795 } else {
2796 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2797 return false;
2798 }
2799 }
2800 }
2801
Evan Chenga6bff982010-01-30 01:22:00 +00002802 // If the callee takes no arguments then go on to check the results of the
2803 // call.
2804 if (!Outs.empty()) {
2805 // Check if stack adjustment is needed. For now, do not do this if any
2806 // argument is passed on the stack.
2807 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002808 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002809 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002810
2811 // Allocate shadow area for Win64
2812 if (Subtarget->isTargetWin64()) {
2813 CCInfo.AllocateStack(32, 8);
2814 }
2815
Duncan Sands45907662010-10-31 13:21:44 +00002816 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002817 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002818 MachineFunction &MF = DAG.getMachineFunction();
2819 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2820 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002821
2822 // Check if the arguments are already laid out in the right way as
2823 // the caller's fixed stack objects.
2824 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002825 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2826 const X86InstrInfo *TII =
2827 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2829 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002830 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002832 if (VA.getLocInfo() == CCValAssign::Indirect)
2833 return false;
2834 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002835 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2836 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002837 return false;
2838 }
2839 }
2840 }
Evan Cheng9c044672010-05-29 01:35:22 +00002841
2842 // If the tailcall address may be in a register, then make sure it's
2843 // possible to register allocate for it. In 32-bit, the call address can
2844 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002845 // callee-saved registers are restored. These happen to be the same
2846 // registers used to pass 'inreg' arguments so watch out for those.
2847 if (!Subtarget->is64Bit() &&
2848 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002849 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002850 unsigned NumInRegs = 0;
2851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2852 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002853 if (!VA.isRegLoc())
2854 continue;
2855 unsigned Reg = VA.getLocReg();
2856 switch (Reg) {
2857 default: break;
2858 case X86::EAX: case X86::EDX: case X86::ECX:
2859 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002860 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002861 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002862 }
2863 }
2864 }
Evan Chenga6bff982010-01-30 01:22:00 +00002865 }
Evan Chengb1712452010-01-27 06:25:16 +00002866
Evan Cheng86809cc2010-02-03 03:28:02 +00002867 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002868}
2869
Dan Gohman3df24e62008-09-03 23:12:08 +00002870FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002871X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2872 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002873}
2874
2875
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002876//===----------------------------------------------------------------------===//
2877// Other Lowering Hooks
2878//===----------------------------------------------------------------------===//
2879
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002880static bool MayFoldLoad(SDValue Op) {
2881 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2882}
2883
2884static bool MayFoldIntoStore(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2886}
2887
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888static bool isTargetShuffle(unsigned Opcode) {
2889 switch(Opcode) {
2890 default: return false;
2891 case X86ISD::PSHUFD:
2892 case X86ISD::PSHUFHW:
2893 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002894 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002895 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002896 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002898 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002899 case X86ISD::MOVLPS:
2900 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002902 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002903 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 case X86ISD::MOVSS:
2905 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002906 case X86ISD::UNPCKL:
2907 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002908 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002909 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002910 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 return true;
2912 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002913}
2914
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002916 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917 switch(Opc) {
2918 default: llvm_unreachable("Unknown x86 shuffle node");
2919 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002920 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002921 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 return DAG.getNode(Opc, dl, VT, V1);
2923 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924}
2925
2926static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002927 SDValue V1, unsigned TargetMask,
2928 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929 switch(Opc) {
2930 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002931 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 case X86ISD::PSHUFHW:
2933 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002934 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002935 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2937 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002939
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002940static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002941 SDValue V1, SDValue V2, unsigned TargetMask,
2942 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 switch(Opc) {
2944 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002945 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002946 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002947 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2,
2949 DAG.getConstant(TargetMask, MVT::i8));
2950 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002951}
2952
2953static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2954 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2955 switch(Opc) {
2956 default: llvm_unreachable("Unknown x86 shuffle node");
2957 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002958 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002959 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002960 case X86ISD::MOVLPS:
2961 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002962 case X86ISD::MOVSS:
2963 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002964 case X86ISD::UNPCKL:
2965 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966 return DAG.getNode(Opc, dl, VT, V1, V2);
2967 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968}
2969
Dan Gohmand858e902010-04-17 15:26:15 +00002970SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002971 MachineFunction &MF = DAG.getMachineFunction();
2972 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2973 int ReturnAddrIndex = FuncInfo->getRAIndex();
2974
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975 if (ReturnAddrIndex == 0) {
2976 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002977 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002978 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002979 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002980 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002981 }
2982
Evan Cheng25ab6902006-09-08 06:48:29 +00002983 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984}
2985
2986
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002987bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2988 bool hasSymbolicDisplacement) {
2989 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002990 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002991 return false;
2992
2993 // If we don't have a symbolic displacement - we don't have any extra
2994 // restrictions.
2995 if (!hasSymbolicDisplacement)
2996 return true;
2997
2998 // FIXME: Some tweaks might be needed for medium code model.
2999 if (M != CodeModel::Small && M != CodeModel::Kernel)
3000 return false;
3001
3002 // For small code model we assume that latest object is 16MB before end of 31
3003 // bits boundary. We may also accept pretty large negative constants knowing
3004 // that all objects are in the positive half of address space.
3005 if (M == CodeModel::Small && Offset < 16*1024*1024)
3006 return true;
3007
3008 // For kernel code model we know that all object resist in the negative half
3009 // of 32bits address space. We may not accept negative offsets, since they may
3010 // be just off and we may accept pretty large positive ones.
3011 if (M == CodeModel::Kernel && Offset > 0)
3012 return true;
3013
3014 return false;
3015}
3016
Evan Chengef41ff62011-06-23 17:54:54 +00003017/// isCalleePop - Determines whether the callee is required to pop its
3018/// own arguments. Callee pop is necessary to support tail calls.
3019bool X86::isCalleePop(CallingConv::ID CallingConv,
3020 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3021 if (IsVarArg)
3022 return false;
3023
3024 switch (CallingConv) {
3025 default:
3026 return false;
3027 case CallingConv::X86_StdCall:
3028 return !is64Bit;
3029 case CallingConv::X86_FastCall:
3030 return !is64Bit;
3031 case CallingConv::X86_ThisCall:
3032 return !is64Bit;
3033 case CallingConv::Fast:
3034 return TailCallOpt;
3035 case CallingConv::GHC:
3036 return TailCallOpt;
3037 }
3038}
3039
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3041/// specific condition code, returning the condition code and the LHS/RHS of the
3042/// comparison to make.
3043static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3044 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003045 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003046 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3047 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3048 // X > -1 -> X == 0, jump !sign.
3049 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003050 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003051 }
3052 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003055 }
3056 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003057 // X < 1 -> X <= 0
3058 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003060 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003061 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003062
Evan Chengd9558e02006-01-06 00:43:03 +00003063 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003064 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 case ISD::SETEQ: return X86::COND_E;
3066 case ISD::SETGT: return X86::COND_G;
3067 case ISD::SETGE: return X86::COND_GE;
3068 case ISD::SETLT: return X86::COND_L;
3069 case ISD::SETLE: return X86::COND_LE;
3070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETULT: return X86::COND_B;
3072 case ISD::SETUGT: return X86::COND_A;
3073 case ISD::SETULE: return X86::COND_BE;
3074 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003075 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003077
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003081 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3082 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3084 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003085 }
3086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 switch (SetCCOpcode) {
3088 default: break;
3089 case ISD::SETOLT:
3090 case ISD::SETOLE:
3091 case ISD::SETUGT:
3092 case ISD::SETUGE:
3093 std::swap(LHS, RHS);
3094 break;
3095 }
3096
3097 // On a floating point condition, the flags are set as follows:
3098 // ZF PF CF op
3099 // 0 | 0 | 0 | X > Y
3100 // 0 | 0 | 1 | X < Y
3101 // 1 | 0 | 0 | X == Y
3102 // 1 | 1 | 1 | unordered
3103 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003104 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETOLT: // flipped
3108 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETOLE: // flipped
3111 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETUGT: // flipped
3114 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETUGE: // flipped
3117 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETNE: return X86::COND_NE;
3121 case ISD::SETUO: return X86::COND_P;
3122 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003123 case ISD::SETOEQ:
3124 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 }
Evan Chengd9558e02006-01-06 00:43:03 +00003126}
3127
Evan Cheng4a460802006-01-11 00:33:36 +00003128/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3129/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003130/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003131static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003132 switch (X86CC) {
3133 default:
3134 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003135 case X86::COND_B:
3136 case X86::COND_BE:
3137 case X86::COND_E:
3138 case X86::COND_P:
3139 case X86::COND_A:
3140 case X86::COND_AE:
3141 case X86::COND_NE:
3142 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003143 return true;
3144 }
3145}
3146
Evan Chengeb2f9692009-10-27 19:56:55 +00003147/// isFPImmLegal - Returns true if the target can instruction select the
3148/// specified FP immediate natively. If false, the legalizer will
3149/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003150bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003151 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3152 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3153 return true;
3154 }
3155 return false;
3156}
3157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3159/// the specified range (L, H].
3160static bool isUndefOrInRange(int Val, int Low, int Hi) {
3161 return (Val < 0) || (Val >= Low && Val < Hi);
3162}
3163
3164/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3165/// specified value.
3166static bool isUndefOrEqual(int Val, int CmpVal) {
3167 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003170}
3171
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003172/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003173/// from position Pos and ending in Pos+Size, falls within the specified
3174/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003176 unsigned Pos, unsigned Size, int Low) {
3177 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003178 if (!isUndefOrEqual(Mask[i], Low))
3179 return false;
3180 return true;
3181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3184/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3185/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003186static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003187 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 2 && Mask[1] < 2);
3191 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3195/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003196static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3197 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003201 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003205 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003206 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Craig Toppera9a568a2012-05-02 08:03:44 +00003209 if (VT == MVT::v16i16) {
3210 // Lower quadword copied in order or undef.
3211 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3212 return false;
3213
3214 // Upper quadword shuffled.
3215 for (unsigned i = 12; i != 16; ++i)
3216 if (!isUndefOrInRange(Mask[i], 12, 16))
3217 return false;
3218 }
3219
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 return true;
3221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3224/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003225static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3226 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003230 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Rafael Espindola15684b22009-04-24 12:40:33 +00003233 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003234 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003235 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Craig Toppera9a568a2012-05-02 08:03:44 +00003238 if (VT == MVT::v16i16) {
3239 // Upper quadword copied in order.
3240 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3241 return false;
3242
3243 // Lower quadword shuffled.
3244 for (unsigned i = 8; i != 12; ++i)
3245 if (!isUndefOrInRange(Mask[i], 8, 12))
3246 return false;
3247 }
3248
Rafael Espindola15684b22009-04-24 12:40:33 +00003249 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003250}
3251
Nate Begemana09008b2009-10-19 02:17:23 +00003252/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3253/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003254static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3255 const X86Subtarget *Subtarget) {
3256 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3257 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003258 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 unsigned NumElts = VT.getVectorNumElements();
3261 unsigned NumLanes = VT.getSizeInBits()/128;
3262 unsigned NumLaneElts = NumElts/NumLanes;
3263
3264 // Do not handle 64-bit element shuffles with palignr.
3265 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003266 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003267
Craig Topper0e2037b2012-01-20 05:53:00 +00003268 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3269 unsigned i;
3270 for (i = 0; i != NumLaneElts; ++i) {
3271 if (Mask[i+l] >= 0)
3272 break;
3273 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003274
Craig Topper0e2037b2012-01-20 05:53:00 +00003275 // Lane is all undef, go to next lane
3276 if (i == NumLaneElts)
3277 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003278
Craig Topper0e2037b2012-01-20 05:53:00 +00003279 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003280
Craig Topper0e2037b2012-01-20 05:53:00 +00003281 // Make sure its in this lane in one of the sources
3282 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3283 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003284 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003285
3286 // If not lane 0, then we must match lane 0
3287 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3288 return false;
3289
3290 // Correct second source to be contiguous with first source
3291 if (Start >= (int)NumElts)
3292 Start -= NumElts - NumLaneElts;
3293
3294 // Make sure we're shifting in the right direction.
3295 if (Start <= (int)(i+l))
3296 return false;
3297
3298 Start -= i;
3299
3300 // Check the rest of the elements to see if they are consecutive.
3301 for (++i; i != NumLaneElts; ++i) {
3302 int Idx = Mask[i+l];
3303
3304 // Make sure its in this lane
3305 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3306 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3307 return false;
3308
3309 // If not lane 0, then we must match lane 0
3310 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3311 return false;
3312
3313 if (Idx >= (int)NumElts)
3314 Idx -= NumElts - NumLaneElts;
3315
3316 if (!isUndefOrEqual(Idx, Start+i))
3317 return false;
3318
3319 }
Nate Begemana09008b2009-10-19 02:17:23 +00003320 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003321
Nate Begemana09008b2009-10-19 02:17:23 +00003322 return true;
3323}
3324
Craig Topper1a7700a2012-01-19 08:19:12 +00003325/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3326/// the two vector operands have swapped position.
3327static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3328 unsigned NumElems) {
3329 for (unsigned i = 0; i != NumElems; ++i) {
3330 int idx = Mask[i];
3331 if (idx < 0)
3332 continue;
3333 else if (idx < (int)NumElems)
3334 Mask[i] = idx + NumElems;
3335 else
3336 Mask[i] = idx - NumElems;
3337 }
3338}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003339
Craig Topper1a7700a2012-01-19 08:19:12 +00003340/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3341/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3342/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3343/// reverse of what x86 shuffles want.
3344static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3345 bool Commuted = false) {
3346 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003347 return false;
3348
Craig Topper1a7700a2012-01-19 08:19:12 +00003349 unsigned NumElems = VT.getVectorNumElements();
3350 unsigned NumLanes = VT.getSizeInBits()/128;
3351 unsigned NumLaneElems = NumElems/NumLanes;
3352
3353 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003354 return false;
3355
3356 // VSHUFPSY divides the resulting vector into 4 chunks.
3357 // The sources are also splitted into 4 chunks, and each destination
3358 // chunk must come from a different source chunk.
3359 //
3360 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3361 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3362 //
3363 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3364 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3365 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003366 // VSHUFPDY divides the resulting vector into 4 chunks.
3367 // The sources are also splitted into 4 chunks, and each destination
3368 // chunk must come from a different source chunk.
3369 //
3370 // SRC1 => X3 X2 X1 X0
3371 // SRC2 => Y3 Y2 Y1 Y0
3372 //
3373 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3374 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003375 unsigned HalfLaneElems = NumLaneElems/2;
3376 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3377 for (unsigned i = 0; i != NumLaneElems; ++i) {
3378 int Idx = Mask[i+l];
3379 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3380 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3381 return false;
3382 // For VSHUFPSY, the mask of the second half must be the same as the
3383 // first but with the appropriate offsets. This works in the same way as
3384 // VPERMILPS works with masks.
3385 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3386 continue;
3387 if (!isUndefOrEqual(Idx, Mask[i]+l))
3388 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003389 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003390 }
3391
3392 return true;
3393}
3394
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003395/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3396/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003397static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003398 unsigned NumElems = VT.getVectorNumElements();
3399
3400 if (VT.getSizeInBits() != 128)
3401 return false;
3402
3403 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003404 return false;
3405
Evan Cheng2064a2b2006-03-28 06:50:32 +00003406 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003407 return isUndefOrEqual(Mask[0], 6) &&
3408 isUndefOrEqual(Mask[1], 7) &&
3409 isUndefOrEqual(Mask[2], 2) &&
3410 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003411}
3412
Nate Begeman0b10b912009-11-07 23:17:15 +00003413/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3414/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3415/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003416static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003417 unsigned NumElems = VT.getVectorNumElements();
3418
3419 if (VT.getSizeInBits() != 128)
3420 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003421
Nate Begeman0b10b912009-11-07 23:17:15 +00003422 if (NumElems != 4)
3423 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003424
Craig Topperdd637ae2012-02-19 05:41:45 +00003425 return isUndefOrEqual(Mask[0], 2) &&
3426 isUndefOrEqual(Mask[1], 3) &&
3427 isUndefOrEqual(Mask[2], 2) &&
3428 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003429}
3430
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3432/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003433static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003434 if (VT.getSizeInBits() != 128)
3435 return false;
3436
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439 if (NumElems != 2 && NumElems != 4)
3440 return false;
3441
Chad Rosier238ae312012-04-30 17:47:15 +00003442 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Chad Rosier238ae312012-04-30 17:47:15 +00003446 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003447 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
3450 return true;
3451}
3452
Nate Begeman0b10b912009-11-07 23:17:15 +00003453/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3454/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003455static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3456 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
David Greenea20244d2011-03-02 17:23:43 +00003458 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003459 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460 return false;
3461
Chad Rosier238ae312012-04-30 17:47:15 +00003462 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003463 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003464 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465
Chad Rosier238ae312012-04-30 17:47:15 +00003466 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3467 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003468 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469
3470 return true;
3471}
3472
Elena Demikhovsky15963732012-06-26 08:04:10 +00003473//
3474// Some special combinations that can be optimized.
3475//
3476static
3477SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3478 SelectionDAG &DAG) {
3479 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003480 DebugLoc dl = SVOp->getDebugLoc();
3481
3482 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3483 return SDValue();
3484
3485 ArrayRef<int> Mask = SVOp->getMask();
3486
3487 // These are the special masks that may be optimized.
3488 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3489 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3490 bool MatchEvenMask = true;
3491 bool MatchOddMask = true;
3492 for (int i=0; i<8; ++i) {
3493 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3494 MatchEvenMask = false;
3495 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3496 MatchOddMask = false;
3497 }
3498 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3499 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3500
3501 const int *CompactionMask;
3502 if (MatchEvenMask)
3503 CompactionMask = CompactionMaskEven;
3504 else if (MatchOddMask)
3505 CompactionMask = CompactionMaskOdd;
3506 else
3507 return SDValue();
3508
3509 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3510
3511 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3512 UndefNode, CompactionMask);
3513 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3514 UndefNode, CompactionMask);
3515 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3516 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3517}
3518
Evan Cheng0038e592006-03-28 00:39:58 +00003519/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3520/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003521static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003522 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003523 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524
3525 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3526 "Unsupported vector type for unpckh");
3527
Craig Topper6347e862011-11-21 06:57:39 +00003528 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003529 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003530 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003531
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003532 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3533 // independently on 128-bit lanes.
3534 unsigned NumLanes = VT.getSizeInBits()/128;
3535 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003536
Craig Topper94438ba2011-12-16 08:06:31 +00003537 for (unsigned l = 0; l != NumLanes; ++l) {
3538 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3539 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003540 i += 2, ++j) {
3541 int BitI = Mask[i];
3542 int BitI1 = Mask[i+1];
3543 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003544 return false;
David Greenea20244d2011-03-02 17:23:43 +00003545 if (V2IsSplat) {
3546 if (!isUndefOrEqual(BitI1, NumElts))
3547 return false;
3548 } else {
3549 if (!isUndefOrEqual(BitI1, j + NumElts))
3550 return false;
3551 }
Evan Cheng39623da2006-04-20 08:58:49 +00003552 }
Evan Cheng0038e592006-03-28 00:39:58 +00003553 }
David Greenea20244d2011-03-02 17:23:43 +00003554
Evan Cheng0038e592006-03-28 00:39:58 +00003555 return true;
3556}
3557
Evan Cheng4fcb9222006-03-28 02:43:26 +00003558/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3559/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003560static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003561 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003562 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003563
3564 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3565 "Unsupported vector type for unpckh");
3566
Craig Topper6347e862011-11-21 06:57:39 +00003567 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003568 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003569 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003570
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003571 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3572 // independently on 128-bit lanes.
3573 unsigned NumLanes = VT.getSizeInBits()/128;
3574 unsigned NumLaneElts = NumElts/NumLanes;
3575
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003576 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003577 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3578 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003579 int BitI = Mask[i];
3580 int BitI1 = Mask[i+1];
3581 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003582 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003583 if (V2IsSplat) {
3584 if (isUndefOrEqual(BitI1, NumElts))
3585 return false;
3586 } else {
3587 if (!isUndefOrEqual(BitI1, j+NumElts))
3588 return false;
3589 }
Evan Cheng39623da2006-04-20 08:58:49 +00003590 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003591 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003592 return true;
3593}
3594
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003595/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3596/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3597/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003598static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003599 bool HasAVX2) {
3600 unsigned NumElts = VT.getVectorNumElements();
3601
3602 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3603 "Unsupported vector type for unpckh");
3604
3605 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3606 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003607 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003608
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003609 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3610 // FIXME: Need a better way to get rid of this, there's no latency difference
3611 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3612 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003613 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003614 return false;
3615
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003616 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3617 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003618 unsigned NumLanes = VT.getSizeInBits()/128;
3619 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003620
Craig Topper94438ba2011-12-16 08:06:31 +00003621 for (unsigned l = 0; l != NumLanes; ++l) {
3622 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3623 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003624 i += 2, ++j) {
3625 int BitI = Mask[i];
3626 int BitI1 = Mask[i+1];
3627
3628 if (!isUndefOrEqual(BitI, j))
3629 return false;
3630 if (!isUndefOrEqual(BitI1, j))
3631 return false;
3632 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003633 }
David Greenea20244d2011-03-02 17:23:43 +00003634
Rafael Espindola15684b22009-04-24 12:40:33 +00003635 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003636}
3637
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003638/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3639/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3640/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003641static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003642 unsigned NumElts = VT.getVectorNumElements();
3643
3644 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3645 "Unsupported vector type for unpckh");
3646
3647 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3648 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003649 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003650
Craig Topper94438ba2011-12-16 08:06:31 +00003651 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3652 // independently on 128-bit lanes.
3653 unsigned NumLanes = VT.getSizeInBits()/128;
3654 unsigned NumLaneElts = NumElts/NumLanes;
3655
3656 for (unsigned l = 0; l != NumLanes; ++l) {
3657 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3658 i != (l+1)*NumLaneElts; i += 2, ++j) {
3659 int BitI = Mask[i];
3660 int BitI1 = Mask[i+1];
3661 if (!isUndefOrEqual(BitI, j))
3662 return false;
3663 if (!isUndefOrEqual(BitI1, j))
3664 return false;
3665 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003666 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003667 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003668}
3669
Evan Cheng017dcc62006-04-21 01:05:10 +00003670/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3671/// specifies a shuffle of elements that is suitable for input to MOVSS,
3672/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003673static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003674 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003675 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003676 if (VT.getSizeInBits() == 256)
3677 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003678
Craig Topperc612d792012-01-02 09:17:37 +00003679 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Nate Begeman9008ca62009-04-27 18:41:29 +00003681 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003682 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003683
Craig Topperc612d792012-01-02 09:17:37 +00003684 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003687
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003688 return true;
3689}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003690
Craig Topper70b883b2011-11-28 10:14:51 +00003691/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692/// as permutations between 128-bit chunks or halves. As an example: this
3693/// shuffle bellow:
3694/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3695/// The first half comes from the second half of V1 and the second half from the
3696/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003697static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003698 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003699 return false;
3700
3701 // The shuffle result is divided into half A and half B. In total the two
3702 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3703 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003704 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003705 bool MatchA = false, MatchB = false;
3706
3707 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003708 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003709 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3710 MatchA = true;
3711 break;
3712 }
3713 }
3714
3715 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003716 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003717 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3718 MatchB = true;
3719 break;
3720 }
3721 }
3722
3723 return MatchA && MatchB;
3724}
3725
Craig Topper70b883b2011-11-28 10:14:51 +00003726/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3727/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003728static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003729 EVT VT = SVOp->getValueType(0);
3730
Craig Topperc612d792012-01-02 09:17:37 +00003731 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 unsigned FstHalf = 0, SndHalf = 0;
3734 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003735 if (SVOp->getMaskElt(i) > 0) {
3736 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3737 break;
3738 }
3739 }
Craig Topperc612d792012-01-02 09:17:37 +00003740 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003741 if (SVOp->getMaskElt(i) > 0) {
3742 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3743 break;
3744 }
3745 }
3746
3747 return (FstHalf | (SndHalf << 4));
3748}
3749
Craig Topper70b883b2011-11-28 10:14:51 +00003750/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003751/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3752/// Note that VPERMIL mask matching is different depending whether theunderlying
3753/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3754/// to the same elements of the low, but to the higher half of the source.
3755/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003756/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003757static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003758 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003759 return false;
3760
Craig Topperc612d792012-01-02 09:17:37 +00003761 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003762 // Only match 256-bit with 32/64-bit types
3763 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003764 return false;
3765
Craig Topperc612d792012-01-02 09:17:37 +00003766 unsigned NumLanes = VT.getSizeInBits()/128;
3767 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003768 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003769 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003770 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003771 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003772 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003773 continue;
3774 // VPERMILPS handling
3775 if (Mask[i] < 0)
3776 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003777 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003778 return false;
3779 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003780 }
3781
3782 return true;
3783}
3784
Craig Topper5aaffa82012-02-19 02:53:47 +00003785/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003786/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003787/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003788static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003790 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003791 if (VT.getSizeInBits() == 256)
3792 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003793 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003794 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003795
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003798
Craig Topperc612d792012-01-02 09:17:37 +00003799 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3801 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3802 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003803 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003804
Evan Cheng39623da2006-04-20 08:58:49 +00003805 return true;
3806}
3807
Evan Chengd9539472006-04-14 21:59:03 +00003808/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3809/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003810/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003811static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003812 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003813 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003814 return false;
3815
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003816 unsigned NumElems = VT.getVectorNumElements();
3817
3818 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3819 (VT.getSizeInBits() == 256 && NumElems != 8))
3820 return false;
3821
3822 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003823 for (unsigned i = 0; i != NumElems; i += 2)
3824 if (!isUndefOrEqual(Mask[i], i+1) ||
3825 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003827
3828 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003829}
3830
3831/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3832/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003833/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003834static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003835 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003836 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003837 return false;
3838
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003839 unsigned NumElems = VT.getVectorNumElements();
3840
3841 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3842 (VT.getSizeInBits() == 256 && NumElems != 8))
3843 return false;
3844
3845 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003846 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003847 if (!isUndefOrEqual(Mask[i], i) ||
3848 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003850
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003852}
3853
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003854/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3855/// specifies a shuffle of elements that is suitable for input to 256-bit
3856/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003857static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003858 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003859
Craig Topperbeabc6c2011-12-05 06:56:46 +00003860 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003861 return false;
3862
Craig Topperc612d792012-01-02 09:17:37 +00003863 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003864 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003865 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003866 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003867 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003868 return false;
3869 return true;
3870}
3871
Evan Cheng0b457f02008-09-25 20:50:48 +00003872/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003873/// specifies a shuffle of elements that is suitable for input to 128-bit
3874/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003875static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003876 if (VT.getSizeInBits() != 128)
3877 return false;
3878
Craig Topperc612d792012-01-02 09:17:37 +00003879 unsigned e = VT.getVectorNumElements() / 2;
3880 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003881 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003882 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003883 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003884 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003885 return false;
3886 return true;
3887}
3888
David Greenec38a03e2011-02-03 15:50:00 +00003889/// isVEXTRACTF128Index - Return true if the specified
3890/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3891/// suitable for input to VEXTRACTF128.
3892bool X86::isVEXTRACTF128Index(SDNode *N) {
3893 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3894 return false;
3895
3896 // The index should be aligned on a 128-bit boundary.
3897 uint64_t Index =
3898 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3899
3900 unsigned VL = N->getValueType(0).getVectorNumElements();
3901 unsigned VBits = N->getValueType(0).getSizeInBits();
3902 unsigned ElSize = VBits / VL;
3903 bool Result = (Index * ElSize) % 128 == 0;
3904
3905 return Result;
3906}
3907
David Greeneccacdc12011-02-04 16:08:29 +00003908/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3909/// operand specifies a subvector insert that is suitable for input to
3910/// VINSERTF128.
3911bool X86::isVINSERTF128Index(SDNode *N) {
3912 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3913 return false;
3914
3915 // The index should be aligned on a 128-bit boundary.
3916 uint64_t Index =
3917 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3918
3919 unsigned VL = N->getValueType(0).getVectorNumElements();
3920 unsigned VBits = N->getValueType(0).getSizeInBits();
3921 unsigned ElSize = VBits / VL;
3922 bool Result = (Index * ElSize) % 128 == 0;
3923
3924 return Result;
3925}
3926
Evan Cheng63d33002006-03-22 08:01:21 +00003927/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003928/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003929/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003930static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003931 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003932
Craig Topper1a7700a2012-01-19 08:19:12 +00003933 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3934 "Unsupported vector type for PSHUF/SHUFP");
3935
3936 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3937 // independently on 128-bit lanes.
3938 unsigned NumElts = VT.getVectorNumElements();
3939 unsigned NumLanes = VT.getSizeInBits()/128;
3940 unsigned NumLaneElts = NumElts/NumLanes;
3941
3942 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3943 "Only supports 2 or 4 elements per lane");
3944
3945 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003946 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003947 for (unsigned i = 0; i != NumElts; ++i) {
3948 int Elt = N->getMaskElt(i);
3949 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003950 Elt &= NumLaneElts - 1;
3951 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003952 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003953 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003954
Evan Cheng63d33002006-03-22 08:01:21 +00003955 return Mask;
3956}
3957
Evan Cheng506d3df2006-03-29 23:07:14 +00003958/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003959/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003960static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003961 EVT VT = N->getValueType(0);
3962
3963 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3964 "Unsupported vector type for PSHUFHW");
3965
3966 unsigned NumElts = VT.getVectorNumElements();
3967
Evan Cheng506d3df2006-03-29 23:07:14 +00003968 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003969 for (unsigned l = 0; l != NumElts; l += 8) {
3970 // 8 nodes per lane, but we only care about the last 4.
3971 for (unsigned i = 0; i < 4; ++i) {
3972 int Elt = N->getMaskElt(l+i+4);
3973 if (Elt < 0) continue;
3974 Elt &= 0x3; // only 2-bits.
3975 Mask |= Elt << (i * 2);
3976 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003977 }
Craig Topper6b28d352012-05-03 07:12:59 +00003978
Evan Cheng506d3df2006-03-29 23:07:14 +00003979 return Mask;
3980}
3981
3982/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003983/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003984static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003985 EVT VT = N->getValueType(0);
3986
3987 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3988 "Unsupported vector type for PSHUFHW");
3989
3990 unsigned NumElts = VT.getVectorNumElements();
3991
Evan Cheng506d3df2006-03-29 23:07:14 +00003992 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003993 for (unsigned l = 0; l != NumElts; l += 8) {
3994 // 8 nodes per lane, but we only care about the first 4.
3995 for (unsigned i = 0; i < 4; ++i) {
3996 int Elt = N->getMaskElt(l+i);
3997 if (Elt < 0) continue;
3998 Elt &= 0x3; // only 2-bits
3999 Mask |= Elt << (i * 2);
4000 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004001 }
Craig Topper6b28d352012-05-03 07:12:59 +00004002
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 return Mask;
4004}
4005
Nate Begemana09008b2009-10-19 02:17:23 +00004006/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4007/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004008static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4009 EVT VT = SVOp->getValueType(0);
4010 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004011
Craig Topper0e2037b2012-01-20 05:53:00 +00004012 unsigned NumElts = VT.getVectorNumElements();
4013 unsigned NumLanes = VT.getSizeInBits()/128;
4014 unsigned NumLaneElts = NumElts/NumLanes;
4015
4016 int Val = 0;
4017 unsigned i;
4018 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004019 Val = SVOp->getMaskElt(i);
4020 if (Val >= 0)
4021 break;
4022 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004023 if (Val >= (int)NumElts)
4024 Val -= NumElts - NumLaneElts;
4025
Eli Friedman63f8dde2011-07-25 21:36:45 +00004026 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004027 return (Val - i) * EltSize;
4028}
4029
David Greenec38a03e2011-02-03 15:50:00 +00004030/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4031/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4032/// instructions.
4033unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4034 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4035 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4036
4037 uint64_t Index =
4038 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4039
4040 EVT VecVT = N->getOperand(0).getValueType();
4041 EVT ElVT = VecVT.getVectorElementType();
4042
4043 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004044 return Index / NumElemsPerChunk;
4045}
4046
David Greeneccacdc12011-02-04 16:08:29 +00004047/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4048/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4049/// instructions.
4050unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4051 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4052 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4053
4054 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004055 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004056
4057 EVT VecVT = N->getValueType(0);
4058 EVT ElVT = VecVT.getVectorElementType();
4059
4060 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004061 return Index / NumElemsPerChunk;
4062}
4063
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004064/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4065/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4066/// Handles 256-bit.
4067static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4068 EVT VT = N->getValueType(0);
4069
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004070 unsigned NumElts = VT.getVectorNumElements();
4071
Craig Topper095c5282012-04-15 23:48:57 +00004072 assert((VT.is256BitVector() && NumElts == 4) &&
4073 "Unsupported vector type for VPERMQ/VPERMPD");
4074
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004075 unsigned Mask = 0;
4076 for (unsigned i = 0; i != NumElts; ++i) {
4077 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004078 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004079 continue;
4080 Mask |= Elt << (i*2);
4081 }
4082
4083 return Mask;
4084}
Evan Cheng37b73872009-07-30 08:33:02 +00004085/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4086/// constant +0.0.
4087bool X86::isZeroNode(SDValue Elt) {
4088 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004089 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004090 (isa<ConstantFPSDNode>(Elt) &&
4091 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4092}
4093
Nate Begeman9008ca62009-04-27 18:41:29 +00004094/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4095/// their permute mask.
4096static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4097 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004098 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004099 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004101
Nate Begeman5a5ca152009-04-29 05:20:52 +00004102 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004103 int Idx = SVOp->getMaskElt(i);
4104 if (Idx >= 0) {
4105 if (Idx < (int)NumElems)
4106 Idx += NumElems;
4107 else
4108 Idx -= NumElems;
4109 }
4110 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004111 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4113 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004114}
4115
Evan Cheng533a0aa2006-04-19 20:35:22 +00004116/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4117/// match movhlps. The lower half elements should come from upper half of
4118/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004119/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004120static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004121 if (VT.getSizeInBits() != 128)
4122 return false;
4123 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004124 return false;
4125 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004126 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004127 return false;
4128 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004129 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004130 return false;
4131 return true;
4132}
4133
Evan Cheng5ced1d82006-04-06 23:23:56 +00004134/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004135/// is promoted to a vector. It also returns the LoadSDNode by reference if
4136/// required.
4137static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004138 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4139 return false;
4140 N = N->getOperand(0).getNode();
4141 if (!ISD::isNON_EXTLoad(N))
4142 return false;
4143 if (LD)
4144 *LD = cast<LoadSDNode>(N);
4145 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004146}
4147
Dan Gohman65fd6562011-11-03 21:49:52 +00004148// Test whether the given value is a vector value which will be legalized
4149// into a load.
4150static bool WillBeConstantPoolLoad(SDNode *N) {
4151 if (N->getOpcode() != ISD::BUILD_VECTOR)
4152 return false;
4153
4154 // Check for any non-constant elements.
4155 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4156 switch (N->getOperand(i).getNode()->getOpcode()) {
4157 case ISD::UNDEF:
4158 case ISD::ConstantFP:
4159 case ISD::Constant:
4160 break;
4161 default:
4162 return false;
4163 }
4164
4165 // Vectors of all-zeros and all-ones are materialized with special
4166 // instructions rather than being loaded.
4167 return !ISD::isBuildVectorAllZeros(N) &&
4168 !ISD::isBuildVectorAllOnes(N);
4169}
4170
Evan Cheng533a0aa2006-04-19 20:35:22 +00004171/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4172/// match movlp{s|d}. The lower half elements should come from lower half of
4173/// V1 (and in order), and the upper half elements should come from the upper
4174/// half of V2 (and in order). And since V1 will become the source of the
4175/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004176static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004177 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004178 if (VT.getSizeInBits() != 128)
4179 return false;
4180
Evan Cheng466685d2006-10-09 20:57:25 +00004181 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004182 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004183 // Is V2 is a vector load, don't do this transformation. We will try to use
4184 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004185 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004186 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004187
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004188 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004189
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 if (NumElems != 2 && NumElems != 4)
4191 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004192 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004193 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004194 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004195 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004196 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004197 return false;
4198 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004199}
4200
Evan Cheng39623da2006-04-20 08:58:49 +00004201/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4202/// all the same.
4203static bool isSplatVector(SDNode *N) {
4204 if (N->getOpcode() != ISD::BUILD_VECTOR)
4205 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206
Dan Gohman475871a2008-07-27 21:46:04 +00004207 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004208 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4209 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004210 return false;
4211 return true;
4212}
4213
Evan Cheng213d2cf2007-05-17 18:45:50 +00004214/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004215/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004217static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004218 SDValue V1 = N->getOperand(0);
4219 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004220 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4221 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004223 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004227 if (Opc != ISD::BUILD_VECTOR ||
4228 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return false;
4230 } else if (Idx >= 0) {
4231 unsigned Opc = V1.getOpcode();
4232 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4233 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004234 if (Opc != ISD::BUILD_VECTOR ||
4235 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004236 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004237 }
4238 }
4239 return true;
4240}
4241
4242/// getZeroVector - Returns a vector of specified type with all zero elements.
4243///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004244static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004245 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004246 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004247 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004248
Dale Johannesen0488fb62010-09-30 23:57:10 +00004249 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004250 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004251 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004252 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004253 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004254 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4255 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4256 } else { // SSE1
4257 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4259 }
Craig Topper9d352402012-04-23 07:24:41 +00004260 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004261 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004262 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4263 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4264 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4265 } else {
4266 // 256-bit logic and arithmetic instructions in AVX are all
4267 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4268 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4269 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4270 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4271 }
Craig Topper9d352402012-04-23 07:24:41 +00004272 } else
4273 llvm_unreachable("Unexpected vector type");
4274
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004275 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004276}
4277
Chris Lattner8a594482007-11-25 00:24:49 +00004278/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004279/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4280/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4281/// Then bitcast to their original type, ensuring they get CSE'd.
4282static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4283 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004284 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004285 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004288 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004289 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004290 if (HasAVX2) { // AVX2
4291 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4292 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4293 } else { // AVX
4294 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004295 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004296 }
Craig Topper9d352402012-04-23 07:24:41 +00004297 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004298 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004299 } else
4300 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004301
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004302 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004303}
4304
Evan Cheng39623da2006-04-20 08:58:49 +00004305/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4306/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004307static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004308 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004309 if (Mask[i] > (int)NumElems) {
4310 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004311 }
Evan Cheng39623da2006-04-20 08:58:49 +00004312 }
Evan Cheng39623da2006-04-20 08:58:49 +00004313}
4314
Evan Cheng017dcc62006-04-21 01:05:10 +00004315/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4316/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
4320 SmallVector<int, 8> Mask;
4321 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004322 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 Mask.push_back(i);
4324 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004325}
4326
Nate Begeman9008ca62009-04-27 18:41:29 +00004327/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004328static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SDValue V2) {
4330 unsigned NumElems = VT.getVectorNumElements();
4331 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004332 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask.push_back(i);
4334 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004335 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004337}
4338
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004340static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SDValue V2) {
4342 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004344 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 Mask.push_back(i + Half);
4346 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004347 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004349}
4350
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004351// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352// a generic shuffle instruction because the target has no such instructions.
4353// Generate shuffles which repeat i16 and i8 several times until they can be
4354// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004355static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004356 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004358 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004359
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 while (NumElems > 4) {
4361 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 EltNo -= NumElems/2;
4366 }
4367 NumElems >>= 1;
4368 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004369 return V;
4370}
Eric Christopherfd179292009-08-27 18:07:15 +00004371
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4373static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4374 EVT VT = V.getValueType();
4375 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004376 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377
Craig Topper9d352402012-04-23 07:24:41 +00004378 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004379 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004381 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4382 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004383 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 // To use VPERMILPS to splat scalars, the second half of indicies must
4385 // refer to the higher part, which is a duplication of the lower one,
4386 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4388 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004389
4390 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4391 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4392 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004393 } else
4394 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395
4396 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4397}
4398
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004399/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004400static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4401 EVT SrcVT = SV->getValueType(0);
4402 SDValue V1 = SV->getOperand(0);
4403 DebugLoc dl = SV->getDebugLoc();
4404
4405 int EltNo = SV->getSplatIndex();
4406 int NumElems = SrcVT.getVectorNumElements();
4407 unsigned Size = SrcVT.getSizeInBits();
4408
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4410 "Unknown how to promote splat for type");
4411
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004412 // Extract the 128-bit part containing the splat element and update
4413 // the splat element index when it refers to the higher register.
4414 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004415 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4416 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004417 EltNo -= NumElems/2;
4418 }
4419
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004420 // All i16 and i8 vector types can't be used directly by a generic shuffle
4421 // instruction because the target has no such instruction. Generate shuffles
4422 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004423 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004424 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004425 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004426 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004427
4428 // Recreate the 256-bit vector and place the same 128-bit vector
4429 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004430 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004432 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 }
4434
4435 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004436}
4437
Evan Chengba05f722006-04-21 23:03:30 +00004438/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004439/// vector of zero or undef vector. This produces a shuffle where the low
4440/// element of V2 is swizzled into the zero/undef vector, landing at element
4441/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004442static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004443 bool IsZero,
4444 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004445 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004447 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004448 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 unsigned NumElems = VT.getVectorNumElements();
4450 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004451 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 // If this is the insertion idx, put the low elt of V2 here.
4453 MaskVec.push_back(i == Idx ? NumElems : i);
4454 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004455}
4456
Craig Toppera1ffc682012-03-20 06:42:26 +00004457/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4458/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004459/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004460static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004461 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004462 unsigned NumElems = VT.getVectorNumElements();
4463 SDValue ImmN;
4464
Craig Topper89f4e662012-03-20 07:17:59 +00004465 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004466 switch(N->getOpcode()) {
4467 case X86ISD::SHUFP:
4468 ImmN = N->getOperand(N->getNumOperands()-1);
4469 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4470 break;
4471 case X86ISD::UNPCKH:
4472 DecodeUNPCKHMask(VT, Mask);
4473 break;
4474 case X86ISD::UNPCKL:
4475 DecodeUNPCKLMask(VT, Mask);
4476 break;
4477 case X86ISD::MOVHLPS:
4478 DecodeMOVHLPSMask(NumElems, Mask);
4479 break;
4480 case X86ISD::MOVLHPS:
4481 DecodeMOVLHPSMask(NumElems, Mask);
4482 break;
4483 case X86ISD::PSHUFD:
4484 case X86ISD::VPERMILP:
4485 ImmN = N->getOperand(N->getNumOperands()-1);
4486 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004487 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004488 break;
4489 case X86ISD::PSHUFHW:
4490 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004491 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004492 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004493 break;
4494 case X86ISD::PSHUFLW:
4495 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004496 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004497 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004498 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004499 case X86ISD::VPERMI:
4500 ImmN = N->getOperand(N->getNumOperands()-1);
4501 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4502 IsUnary = true;
4503 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004504 case X86ISD::MOVSS:
4505 case X86ISD::MOVSD: {
4506 // The index 0 always comes from the first element of the second source,
4507 // this is why MOVSS and MOVSD are used in the first place. The other
4508 // elements come from the other positions of the first source vector
4509 Mask.push_back(NumElems);
4510 for (unsigned i = 1; i != NumElems; ++i) {
4511 Mask.push_back(i);
4512 }
4513 break;
4514 }
4515 case X86ISD::VPERM2X128:
4516 ImmN = N->getOperand(N->getNumOperands()-1);
4517 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004518 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004519 break;
4520 case X86ISD::MOVDDUP:
4521 case X86ISD::MOVLHPD:
4522 case X86ISD::MOVLPD:
4523 case X86ISD::MOVLPS:
4524 case X86ISD::MOVSHDUP:
4525 case X86ISD::MOVSLDUP:
4526 case X86ISD::PALIGN:
4527 // Not yet implemented
4528 return false;
4529 default: llvm_unreachable("unknown target shuffle node");
4530 }
4531
4532 return true;
4533}
4534
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4536/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004537static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004538 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004539 if (Depth == 6)
4540 return SDValue(); // Limit search depth.
4541
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 SDValue V = SDValue(N, 0);
4543 EVT VT = V.getValueType();
4544 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004545
4546 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4547 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004548 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549
Craig Topper3d092db2012-03-21 02:14:01 +00004550 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 return DAG.getUNDEF(VT.getVectorElementType());
4552
Craig Topperd156dc12012-02-06 07:17:51 +00004553 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004554 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4555 : SV->getOperand(1);
4556 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004557 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558
4559 // Recurse into target specific vector shuffles to find scalars.
4560 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004561 MVT ShufVT = V.getValueType().getSimpleVT();
4562 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004563 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004564 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004565 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004566
Craig Topperd978c542012-05-06 19:46:21 +00004567 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004568 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004569
Craig Topper3d092db2012-03-21 02:14:01 +00004570 int Elt = ShuffleMask[Index];
4571 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004572 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004573
Craig Topper3d092db2012-03-21 02:14:01 +00004574 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004575 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004576 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004577 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578 }
4579
4580 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004581 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 V = V.getOperand(0);
4583 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004584 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004586 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587 return SDValue();
4588 }
4589
4590 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4591 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004592 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004593
4594 if (V.getOpcode() == ISD::BUILD_VECTOR)
4595 return V.getOperand(Index);
4596
4597 return SDValue();
4598}
4599
4600/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4601/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004602/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004603static
Craig Topper3d092db2012-03-21 02:14:01 +00004604unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004606 unsigned i;
4607 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004609 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610 if (!(Elt.getNode() &&
4611 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4612 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004613 }
4614
4615 return i;
4616}
4617
Craig Topper3d092db2012-03-21 02:14:01 +00004618/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4619/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004620/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4621static
Craig Topper3d092db2012-03-21 02:14:01 +00004622bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4623 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4624 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004625 bool SeenV1 = false;
4626 bool SeenV2 = false;
4627
Craig Topper3d092db2012-03-21 02:14:01 +00004628 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629 int Idx = SVOp->getMaskElt(i);
4630 // Ignore undef indicies
4631 if (Idx < 0)
4632 continue;
4633
Craig Topper3d092db2012-03-21 02:14:01 +00004634 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004635 SeenV1 = true;
4636 else
4637 SeenV2 = true;
4638
4639 // Only accept consecutive elements from the same vector
4640 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4641 return false;
4642 }
4643
4644 OpNum = SeenV1 ? 0 : 1;
4645 return true;
4646}
4647
4648/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4649/// logical left shift of a vector.
4650static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4651 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4652 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4653 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4654 false /* check zeros from right */, DAG);
4655 unsigned OpSrc;
4656
4657 if (!NumZeros)
4658 return false;
4659
4660 // Considering the elements in the mask that are not consecutive zeros,
4661 // check if they consecutively come from only one of the source vectors.
4662 //
4663 // V1 = {X, A, B, C} 0
4664 // \ \ \ /
4665 // vector_shuffle V1, V2 <1, 2, 3, X>
4666 //
4667 if (!isShuffleMaskConsecutive(SVOp,
4668 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004669 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004670 NumZeros, // Where to start looking in the src vector
4671 NumElems, // Number of elements in vector
4672 OpSrc)) // Which source operand ?
4673 return false;
4674
4675 isLeft = false;
4676 ShAmt = NumZeros;
4677 ShVal = SVOp->getOperand(OpSrc);
4678 return true;
4679}
4680
4681/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4682/// logical left shift of a vector.
4683static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4684 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4685 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4686 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4687 true /* check zeros from left */, DAG);
4688 unsigned OpSrc;
4689
4690 if (!NumZeros)
4691 return false;
4692
4693 // Considering the elements in the mask that are not consecutive zeros,
4694 // check if they consecutively come from only one of the source vectors.
4695 //
4696 // 0 { A, B, X, X } = V2
4697 // / \ / /
4698 // vector_shuffle V1, V2 <X, X, 4, 5>
4699 //
4700 if (!isShuffleMaskConsecutive(SVOp,
4701 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004702 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004703 0, // Where to start looking in the src vector
4704 NumElems, // Number of elements in vector
4705 OpSrc)) // Which source operand ?
4706 return false;
4707
4708 isLeft = true;
4709 ShAmt = NumZeros;
4710 ShVal = SVOp->getOperand(OpSrc);
4711 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004712}
4713
4714/// isVectorShift - Returns true if the shuffle can be implemented as a
4715/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004716static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004717 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004718 // Although the logic below support any bitwidth size, there are no
4719 // shift instructions which handle more than 128-bit vectors.
4720 if (SVOp->getValueType(0).getSizeInBits() > 128)
4721 return false;
4722
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004723 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4724 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4725 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004726
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004727 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004728}
4729
Evan Chengc78d3b42006-04-24 18:01:45 +00004730/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4731///
Dan Gohman475871a2008-07-27 21:46:04 +00004732static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004733 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004734 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004735 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004736 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004737 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004738 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004739
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004740 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004742 bool First = true;
4743 for (unsigned i = 0; i < 16; ++i) {
4744 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4745 if (ThisIsNonZero && First) {
4746 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004747 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004748 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 First = false;
4751 }
4752
4753 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004755 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4756 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004757 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 }
4760 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4762 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4763 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 } else
4767 ThisElt = LastElt;
4768
Gabor Greifba36cb52008-08-28 21:40:38 +00004769 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004771 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004772 }
4773 }
4774
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004775 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004776}
4777
Bill Wendlinga348c562007-03-22 18:42:45 +00004778/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004779///
Dan Gohman475871a2008-07-27 21:46:04 +00004780static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004781 unsigned NumNonZero, unsigned NumZero,
4782 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004783 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004784 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004786 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004787
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004788 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004789 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004790 bool First = true;
4791 for (unsigned i = 0; i < 8; ++i) {
4792 bool isNonZero = (NonZeros & (1 << i)) != 0;
4793 if (isNonZero) {
4794 if (First) {
4795 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004796 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004797 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004799 First = false;
4800 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004801 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004803 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 }
4805 }
4806
4807 return V;
4808}
4809
Evan Chengf26ffe92008-05-29 08:22:04 +00004810/// getVShift - Return a vector logical shift node.
4811///
Owen Andersone50ed302009-08-10 22:56:29 +00004812static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 unsigned NumBits, SelectionDAG &DAG,
4814 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004815 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004816 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004817 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004818 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4819 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004820 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004821 DAG.getConstant(NumBits,
4822 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004823}
4824
Dan Gohman475871a2008-07-27 21:46:04 +00004825SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004826X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004827 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828
Evan Chengc3630942009-12-09 21:00:30 +00004829 // Check if the scalar load can be widened into a vector load. And if
4830 // the address is "base + cst" see if the cst can be "absorbed" into
4831 // the shuffle mask.
4832 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4833 SDValue Ptr = LD->getBasePtr();
4834 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4835 return SDValue();
4836 EVT PVT = LD->getValueType(0);
4837 if (PVT != MVT::i32 && PVT != MVT::f32)
4838 return SDValue();
4839
4840 int FI = -1;
4841 int64_t Offset = 0;
4842 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4843 FI = FINode->getIndex();
4844 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004845 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004846 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4847 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4848 Offset = Ptr.getConstantOperandVal(1);
4849 Ptr = Ptr.getOperand(0);
4850 } else {
4851 return SDValue();
4852 }
4853
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004854 // FIXME: 256-bit vector instructions don't require a strict alignment,
4855 // improve this code to support it better.
4856 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004857 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004858 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004859 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004861 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004862 // Can't change the alignment. FIXME: It's possible to compute
4863 // the exact stack offset and reference FI + adjust offset instead.
4864 // If someone *really* cares about this. That's the way to implement it.
4865 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004866 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004868 }
4869 }
4870
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004871 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004872 // Ptr + (Offset & ~15).
4873 if (Offset < 0)
4874 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004875 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004876 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004877 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004878 if (StartOffset)
4879 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4880 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4881
4882 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004883 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004884
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004885 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4886 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004887 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004888 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004889
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004890 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004891 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004892 Mask.push_back(EltNo);
4893
Craig Toppercc3000632012-01-30 07:50:31 +00004894 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004895 }
4896
4897 return SDValue();
4898}
4899
Michael J. Spencerec38de22010-10-10 22:04:20 +00004900/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4901/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004902/// load which has the same value as a build_vector whose operands are 'elts'.
4903///
4904/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004905///
Nate Begeman1449f292010-03-24 22:19:06 +00004906/// FIXME: we'd also like to handle the case where the last elements are zero
4907/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4908/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004909static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004910 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004911 EVT EltVT = VT.getVectorElementType();
4912 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004913
Nate Begemanfdea31a2010-03-24 20:49:50 +00004914 LoadSDNode *LDBase = NULL;
4915 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004916
Nate Begeman1449f292010-03-24 22:19:06 +00004917 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004918 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004919 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004920 for (unsigned i = 0; i < NumElems; ++i) {
4921 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004922
Nate Begemanfdea31a2010-03-24 20:49:50 +00004923 if (!Elt.getNode() ||
4924 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4925 return SDValue();
4926 if (!LDBase) {
4927 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4928 return SDValue();
4929 LDBase = cast<LoadSDNode>(Elt.getNode());
4930 LastLoadedElt = i;
4931 continue;
4932 }
4933 if (Elt.getOpcode() == ISD::UNDEF)
4934 continue;
4935
4936 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4937 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4938 return SDValue();
4939 LastLoadedElt = i;
4940 }
Nate Begeman1449f292010-03-24 22:19:06 +00004941
4942 // If we have found an entire vector of loads and undefs, then return a large
4943 // load of the entire vector width starting at the base pointer. If we found
4944 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004945 if (LastLoadedElt == NumElems - 1) {
4946 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004947 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004948 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004949 LDBase->isVolatile(), LDBase->isNonTemporal(),
4950 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004951 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004952 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004953 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004954 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004955 }
4956 if (NumElems == 4 && LastLoadedElt == 1 &&
4957 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004958 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4959 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004960 SDValue ResNode =
4961 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4962 LDBase->getPointerInfo(),
4963 LDBase->getAlignment(),
4964 false/*isVolatile*/, true/*ReadMem*/,
4965 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004966 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004967 }
4968 return SDValue();
4969}
4970
Nadav Rotem9d68b062012-04-08 12:54:54 +00004971/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4972/// to generate a splat value for the following cases:
4973/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004974/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004975/// a scalar load, or a constant.
4976/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004977/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004978SDValue
4979X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004980 if (!Subtarget->hasAVX())
4981 return SDValue();
4982
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004984 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985
Craig Topper5da8a802012-05-04 05:49:51 +00004986 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4987 "Unsupported vector type for broadcast.");
4988
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004990 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004991
Nadav Rotem9d68b062012-04-08 12:54:54 +00004992 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993 default:
4994 // Unknown pattern found.
4995 return SDValue();
4996
4997 case ISD::BUILD_VECTOR: {
4998 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000 return SDValue();
5001
Nadav Rotem9d68b062012-04-08 12:54:54 +00005002 Ld = Op.getOperand(0);
5003 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5004 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005
5006 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 // Constants may have multiple users.
5009 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005011 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 }
5013
5014 case ISD::VECTOR_SHUFFLE: {
5015 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5016
5017 // Shuffles must have a splat mask where the first element is
5018 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 return SDValue();
5021
5022 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005023 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005024 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5025
5026 if (!Subtarget->hasAVX2())
5027 return SDValue();
5028
5029 // Use the register form of the broadcast instruction available on AVX2.
5030 if (VT.is256BitVector())
5031 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5032 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5033 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034
5035 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005036 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005037 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038
5039 // The scalar_to_vector node and the suspected
5040 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005041 // Constants may have multiple users.
5042 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005043 return SDValue();
5044 break;
5045 }
5046 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005047
Nadav Rotem9d68b062012-04-08 12:54:54 +00005048 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005049
5050 // Handle the broadcasting a single constant scalar from the constant pool
5051 // into a vector. On Sandybridge it is still better to load a constant vector
5052 // from the constant pool and not to broadcast it from a scalar.
5053 if (ConstSplatVal && Subtarget->hasAVX2()) {
5054 EVT CVT = Ld.getValueType();
5055 assert(!CVT.isVector() && "Must not broadcast a vector type");
5056 unsigned ScalarSize = CVT.getSizeInBits();
5057
Craig Topper5da8a802012-05-04 05:49:51 +00005058 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005059 const Constant *C = 0;
5060 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5061 C = CI->getConstantIntValue();
5062 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5063 C = CF->getConstantFPValue();
5064
5065 assert(C && "Invalid constant type");
5066
Nadav Rotem154819d2012-04-09 07:45:58 +00005067 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005068 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005069 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005070 MachinePointerInfo::getConstantPool(),
5071 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005072
Nadav Rotem9d68b062012-04-08 12:54:54 +00005073 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5074 }
5075 }
5076
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005077 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005078 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5079
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005080 // Handle AVX2 in-register broadcasts.
5081 if (!IsLoad && Subtarget->hasAVX2() &&
5082 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5083 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5084
5085 // The scalar source must be a normal load.
5086 if (!IsLoad)
5087 return SDValue();
5088
Craig Topper5da8a802012-05-04 05:49:51 +00005089 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005090 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005091
Craig Toppera9376332012-01-10 08:23:59 +00005092 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005093 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005094 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005095 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005096 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005097 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005098
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005099 // Unsupported broadcast.
5100 return SDValue();
5101}
5102
Evan Chengc3630942009-12-09 21:00:30 +00005103SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005104X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005105 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005106
David Greenef125a292011-02-08 19:04:41 +00005107 EVT VT = Op.getValueType();
5108 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005109 unsigned NumElems = Op.getNumOperands();
5110
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005111 // Vectors containing all zeros can be matched by pxor and xorps later
5112 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5113 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5114 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005115 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005116 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005117
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005118 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005119 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005121 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005122 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5123 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005124 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005125 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005126 return Op;
5127
Craig Topper07a27622012-01-22 03:07:48 +00005128 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005129 }
5130
Nadav Rotem154819d2012-04-09 07:45:58 +00005131 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005132 if (Broadcast.getNode())
5133 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005134
Owen Andersone50ed302009-08-10 22:56:29 +00005135 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 unsigned NumZero = 0;
5138 unsigned NumNonZero = 0;
5139 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005140 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005141 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005143 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005144 if (Elt.getOpcode() == ISD::UNDEF)
5145 continue;
5146 Values.insert(Elt);
5147 if (Elt.getOpcode() != ISD::Constant &&
5148 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005149 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005150 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005151 NumZero++;
5152 else {
5153 NonZeros |= (1 << i);
5154 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 }
5156 }
5157
Chris Lattner97a2a562010-08-26 05:24:29 +00005158 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5159 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005160 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161
Chris Lattner67f453a2008-03-09 05:42:06 +00005162 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005163 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005166
Chris Lattner62098042008-03-09 01:05:04 +00005167 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5168 // the value are obviously zero, truncate the value to i32 and do the
5169 // insertion that way. Only do this if the value is non-constant or if the
5170 // value is a constant being inserted into element 0. It is cheaper to do
5171 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005173 (!IsAllConstants || Idx == 0)) {
5174 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005175 // Handle SSE only.
5176 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5177 EVT VecVT = MVT::v4i32;
5178 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Chris Lattner62098042008-03-09 01:05:04 +00005180 // Truncate the value (which may itself be a constant) to i32, and
5181 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005184 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattner62098042008-03-09 01:05:04 +00005186 // Now we have our 32-bit value zero extended in the low element of
5187 // a vector. If Idx != 0, swizzle it into place.
5188 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005189 SmallVector<int, 4> Mask;
5190 Mask.push_back(Idx);
5191 for (unsigned i = 1; i != VecElts; ++i)
5192 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005193 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005195 }
Craig Topper07a27622012-01-22 03:07:48 +00005196 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005197 }
5198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Chris Lattner19f79692008-03-08 22:59:52 +00005200 // If we have a constant or non-constant insertion into the low element of
5201 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5202 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005203 // depending on what the source datatype is.
5204 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005205 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005206 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005207
5208 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005210 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005211 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005212 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5213 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005214 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005215 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005216 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5217 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005218 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005219 }
5220
5221 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005224 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005225 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005226 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005227 } else {
5228 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005229 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005230 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005231 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005232 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005233 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005234
5235 // Is it a vector logical left shift?
5236 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005237 X86::isZeroNode(Op.getOperand(0)) &&
5238 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005239 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005240 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005241 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005242 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005243 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005245
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005246 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005247 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248
Chris Lattner19f79692008-03-08 22:59:52 +00005249 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5250 // is a non-constant being inserted into an element other than the low one,
5251 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5252 // movd/movss) to move this into the low element, then shuffle it into
5253 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005255 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005258 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005260 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005261 MaskVec.push_back(i == Idx ? 0 : 1);
5262 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 }
5264 }
5265
Chris Lattner67f453a2008-03-09 05:42:06 +00005266 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005267 if (Values.size() == 1) {
5268 if (EVTBits == 32) {
5269 // Instead of a shuffle like this:
5270 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5271 // Check if it's possible to issue this instead.
5272 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5273 unsigned Idx = CountTrailingZeros_32(NonZeros);
5274 SDValue Item = Op.getOperand(Idx);
5275 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5276 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5277 }
Dan Gohman475871a2008-07-27 21:46:04 +00005278 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Dan Gohmana3941172007-07-24 22:55:08 +00005281 // A vector full of immediates; various special cases are already
5282 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005283 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005284 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005285
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005286 // For AVX-length vectors, build the individual 128-bit pieces and use
5287 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005288 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005289 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005290 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005291 V.push_back(Op.getOperand(i));
5292
5293 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5294
5295 // Build both the lower and upper subvector.
5296 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5297 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5298 NumElems/2);
5299
5300 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005301 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005302 }
5303
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005304 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005305 if (EVTBits == 64) {
5306 if (NumNonZero == 1) {
5307 // One half is zero or undef.
5308 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005309 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005310 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005311 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005312 }
Dan Gohman475871a2008-07-27 21:46:04 +00005313 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005314 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315
5316 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005317 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005318 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005319 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005320 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 }
5322
Bill Wendling826f36f2007-03-28 00:57:11 +00005323 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005325 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005326 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327 }
5328
5329 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005330 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331 if (NumElems == 4 && NumZero > 0) {
5332 for (unsigned i = 0; i < 4; ++i) {
5333 bool isZero = !(NonZeros & (1 << i));
5334 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005335 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336 else
Dale Johannesenace16102009-02-03 19:33:06 +00005337 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 }
5339
5340 for (unsigned i = 0; i < 2; ++i) {
5341 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5342 default: break;
5343 case 0:
5344 V[i] = V[i*2]; // Must be a zero vector.
5345 break;
5346 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005347 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348 break;
5349 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 break;
5352 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 break;
5355 }
5356 }
5357
Benjamin Kramer9c683542012-01-30 15:16:21 +00005358 bool Reverse1 = (NonZeros & 0x3) == 2;
5359 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5360 int MaskVec[] = {
5361 Reverse1 ? 1 : 0,
5362 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005363 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5364 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005365 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005366 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 }
5368
Nate Begemanfdea31a2010-03-24 20:49:50 +00005369 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5370 // Check for a build vector of consecutive loads.
5371 for (unsigned i = 0; i < NumElems; ++i)
5372 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005373
Nate Begemanfdea31a2010-03-24 20:49:50 +00005374 // Check for elements which are consecutive loads.
5375 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5376 if (LD.getNode())
5377 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005378
5379 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005380 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005381 SDValue Result;
5382 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5383 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5384 else
5385 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005386
Chris Lattner24faf612010-08-28 17:59:08 +00005387 for (unsigned i = 1; i < NumElems; ++i) {
5388 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5389 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005390 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005391 }
5392 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005394
Chris Lattner6e80e442010-08-28 17:15:43 +00005395 // Otherwise, expand into a number of unpckl*, start by extending each of
5396 // our (non-undef) elements to the full vector width with the element in the
5397 // bottom slot of the vector (which generates no code for SSE).
5398 for (unsigned i = 0; i < NumElems; ++i) {
5399 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5400 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5401 else
5402 V[i] = DAG.getUNDEF(VT);
5403 }
5404
5405 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005406 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5407 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5408 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005409 unsigned EltStride = NumElems >> 1;
5410 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005411 for (unsigned i = 0; i < EltStride; ++i) {
5412 // If V[i+EltStride] is undef and this is the first round of mixing,
5413 // then it is safe to just drop this shuffle: V[i] is already in the
5414 // right place, the one element (since it's the first round) being
5415 // inserted as undef can be dropped. This isn't safe for successive
5416 // rounds because they will permute elements within both vectors.
5417 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5418 EltStride == NumElems/2)
5419 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005420
Chris Lattner6e80e442010-08-28 17:15:43 +00005421 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005422 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005423 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005424 }
5425 return V[0];
5426 }
Dan Gohman475871a2008-07-27 21:46:04 +00005427 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005428}
5429
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005430// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5431// them in a MMX register. This is better than doing a stack convert.
5432static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005433 DebugLoc dl = Op.getDebugLoc();
5434 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005435
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005436 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5437 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5438 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005439 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005440 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5441 InVec = Op.getOperand(1);
5442 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5443 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005444 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005445 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5446 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5447 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005448 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005449 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5450 Mask[0] = 0; Mask[1] = 2;
5451 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5452 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005453 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005454}
5455
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005456// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5457// to create 256-bit vectors from two other 128-bit ones.
5458static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5459 DebugLoc dl = Op.getDebugLoc();
5460 EVT ResVT = Op.getValueType();
5461
5462 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5463
5464 SDValue V1 = Op.getOperand(0);
5465 SDValue V2 = Op.getOperand(1);
5466 unsigned NumElems = ResVT.getVectorNumElements();
5467
Craig Topper4c7972d2012-04-22 18:15:59 +00005468 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005469}
5470
5471SDValue
5472X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005473 EVT ResVT = Op.getValueType();
5474
5475 assert(Op.getNumOperands() == 2);
5476 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5477 "Unsupported CONCAT_VECTORS for value type");
5478
5479 // We support concatenate two MMX registers and place them in a MMX register.
5480 // This is better than doing a stack convert.
5481 if (ResVT.is128BitVector())
5482 return LowerMMXCONCAT_VECTORS(Op, DAG);
5483
5484 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5485 // from two other 128-bit ones.
5486 return LowerAVXCONCAT_VECTORS(Op, DAG);
5487}
5488
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005489// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005490static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005491 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005492 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005493 SDValue V1 = SVOp->getOperand(0);
5494 SDValue V2 = SVOp->getOperand(1);
5495 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005496 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005497 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005498
Nadav Roteme6113782012-04-11 06:40:27 +00005499 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005500 return SDValue();
5501
Craig Topper1842ba02012-04-23 06:38:28 +00005502 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005503 MVT OpTy;
5504
Craig Topper708e44f2012-04-23 07:36:33 +00005505 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005506 default: return SDValue();
5507 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005508 ISDNo = X86ISD::BLENDPW;
5509 OpTy = MVT::v8i16;
5510 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005511 case MVT::v4i32:
5512 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005513 ISDNo = X86ISD::BLENDPS;
5514 OpTy = MVT::v4f32;
5515 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005516 case MVT::v2i64:
5517 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005518 ISDNo = X86ISD::BLENDPD;
5519 OpTy = MVT::v2f64;
5520 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005521 case MVT::v8i32:
5522 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005523 if (!Subtarget->hasAVX())
5524 return SDValue();
5525 ISDNo = X86ISD::BLENDPS;
5526 OpTy = MVT::v8f32;
5527 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005528 case MVT::v4i64:
5529 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005530 if (!Subtarget->hasAVX())
5531 return SDValue();
5532 ISDNo = X86ISD::BLENDPD;
5533 OpTy = MVT::v4f64;
5534 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005535 }
5536 assert(ISDNo && "Invalid Op Number");
5537
5538 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005539
Craig Topper1842ba02012-04-23 06:38:28 +00005540 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005541 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005542 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005543 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005544 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005545 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005546 else
5547 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005548 }
5549
Nadav Roteme6113782012-04-11 06:40:27 +00005550 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5551 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5552 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5553 DAG.getConstant(MaskVals, MVT::i32));
5554 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005555}
5556
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557// v8i16 shuffles - Prefer shuffles in the following order:
5558// 1. [all] pshuflw, pshufhw, optional move
5559// 2. [ssse3] 1 x pshufb
5560// 3. [ssse3] 2 x pshufb + 1 x por
5561// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005562SDValue
5563X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5564 SelectionDAG &DAG) const {
5565 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005566 SDValue V1 = SVOp->getOperand(0);
5567 SDValue V2 = SVOp->getOperand(1);
5568 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 // Determine if more than 1 of the words in each of the low and high quadwords
5572 // of the result come from the same quadword of one of the two inputs. Undef
5573 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005574 unsigned LoQuad[] = { 0, 0, 0, 0 };
5575 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005576 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005578 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005579 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 MaskVals.push_back(EltIdx);
5581 if (EltIdx < 0) {
5582 ++Quad[0];
5583 ++Quad[1];
5584 ++Quad[2];
5585 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005586 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 }
5588 ++Quad[EltIdx / 4];
5589 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005590 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005591
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005593 unsigned MaxQuad = 1;
5594 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 if (LoQuad[i] > MaxQuad) {
5596 BestLoQuad = i;
5597 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005598 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005599 }
5600
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 MaxQuad = 1;
5603 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 if (HiQuad[i] > MaxQuad) {
5605 BestHiQuad = i;
5606 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005607 }
5608 }
5609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005611 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 // single pshufb instruction is necessary. If There are more than 2 input
5613 // quads, disable the next transformation since it does not help SSSE3.
5614 bool V1Used = InputQuads[0] || InputQuads[1];
5615 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005616 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005618 BestLoQuad = InputQuads[0] ? 0 : 1;
5619 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
5621 if (InputQuads.count() > 2) {
5622 BestLoQuad = -1;
5623 BestHiQuad = -1;
5624 }
5625 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005626
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5628 // the shuffle mask. If a quad is scored as -1, that means that it contains
5629 // words from all 4 input quadwords.
5630 SDValue NewV;
5631 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005632 int MaskV[] = {
5633 BestLoQuad < 0 ? 0 : BestLoQuad,
5634 BestHiQuad < 0 ? 1 : BestHiQuad
5635 };
Eric Christopherfd179292009-08-27 18:07:15 +00005636 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005637 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5638 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5639 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005640
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5642 // source words for the shuffle, to aid later transformations.
5643 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005644 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005645 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005647 if (idx != (int)i)
5648 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005650 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 AllWordsInNewV = false;
5652 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5656 if (AllWordsInNewV) {
5657 for (int i = 0; i != 8; ++i) {
5658 int idx = MaskVals[i];
5659 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005660 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005661 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 if ((idx != i) && idx < 4)
5663 pshufhw = false;
5664 if ((idx != i) && idx > 3)
5665 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005666 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 V1 = NewV;
5668 V2Used = false;
5669 BestLoQuad = 0;
5670 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005671 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5674 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005675 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005676 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5677 unsigned TargetMask = 0;
5678 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5681 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5682 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005683 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005684 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005685 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // If we have SSSE3, and all words of the result are from 1 input vector,
5689 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5690 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005691 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005693
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005695 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 // mask, and elements that come from V1 in the V2 mask, so that the two
5697 // results can be OR'd together.
5698 bool TwoInputs = V1Used && V2Used;
5699 for (unsigned i = 0; i != 8; ++i) {
5700 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005701 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5702 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5703 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5704 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005706 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005707 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005708 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005711 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // Calculate the shuffle mask for the second input, shuffle it, and
5714 // OR it with the first shuffled input.
5715 pshufbMask.clear();
5716 for (unsigned i = 0; i != 8; ++i) {
5717 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005718 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5719 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5720 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5721 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005723 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005724 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005725 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 MVT::v16i8, &pshufbMask[0], 16));
5727 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005728 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
5730
5731 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5732 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005733 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005735 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 for (int i = 0; i != 4; ++i) {
5737 int idx = MaskVals[i];
5738 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 InOrder.set(i);
5740 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005741 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 }
5744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005747
Craig Topperdd637ae2012-02-19 05:41:45 +00005748 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5749 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005750 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005751 NewV.getOperand(0),
5752 getShufflePSHUFLWImmediate(SVOp), DAG);
5753 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 }
Eric Christopherfd179292009-08-27 18:07:15 +00005755
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5757 // and update MaskVals with the new element order.
5758 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005759 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 for (unsigned i = 4; i != 8; ++i) {
5761 int idx = MaskVals[i];
5762 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 InOrder.set(i);
5764 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005765 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 }
5768 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005770 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005771
Craig Topperdd637ae2012-02-19 05:41:45 +00005772 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5773 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005774 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005775 NewV.getOperand(0),
5776 getShufflePSHUFHWImmediate(SVOp), DAG);
5777 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 }
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 // In case BestHi & BestLo were both -1, which means each quadword has a word
5781 // from each of the four input quadwords, calculate the InOrder bitvector now
5782 // before falling through to the insert/extract cleanup.
5783 if (BestLoQuad == -1 && BestHiQuad == -1) {
5784 NewV = V1;
5785 for (int i = 0; i != 8; ++i)
5786 if (MaskVals[i] < 0 || MaskVals[i] == i)
5787 InOrder.set(i);
5788 }
Eric Christopherfd179292009-08-27 18:07:15 +00005789
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 // The other elements are put in the right place using pextrw and pinsrw.
5791 for (unsigned i = 0; i != 8; ++i) {
5792 if (InOrder[i])
5793 continue;
5794 int EltIdx = MaskVals[i];
5795 if (EltIdx < 0)
5796 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005797 SDValue ExtOp = (EltIdx < 8) ?
5798 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5799 DAG.getIntPtrConstant(EltIdx)) :
5800 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 DAG.getIntPtrConstant(i));
5804 }
5805 return NewV;
5806}
5807
5808// v16i8 shuffles - Prefer shuffles in the following order:
5809// 1. [ssse3] 1 x pshufb
5810// 2. [ssse3] 2 x pshufb + 1 x por
5811// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5812static
Nate Begeman9008ca62009-04-27 18:41:29 +00005813SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005814 SelectionDAG &DAG,
5815 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005816 SDValue V1 = SVOp->getOperand(0);
5817 SDValue V2 = SVOp->getOperand(1);
5818 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005819 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Craig Topperb82b5ab2012-05-18 06:42:06 +00005821 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005824 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005826
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005828 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005832 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 //
5834 // Otherwise, we have elements from both input vectors, and must zero out
5835 // elements that come from V2 in the first mask, and V1 in the second mask
5836 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 for (unsigned i = 0; i != 16; ++i) {
5838 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005839 if (EltIdx < 0 || EltIdx >= 16)
5840 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005844 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005846 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // Calculate the shuffle mask for the second input, shuffle it, and
5850 // OR it with the first shuffled input.
5851 pshufbMask.clear();
5852 for (unsigned i = 0; i != 16; ++i) {
5853 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005854 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005855 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005858 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 MVT::v16i8, &pshufbMask[0], 16));
5860 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 }
Eric Christopherfd179292009-08-27 18:07:15 +00005862
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 // No SSSE3 - Calculate in place words and then fix all out of place words
5864 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5865 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005866 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5867 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005868 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 for (int i = 0; i != 8; ++i) {
5870 int Elt0 = MaskVals[i*2];
5871 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005872
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 // This word of the result is all undef, skip it.
5874 if (Elt0 < 0 && Elt1 < 0)
5875 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005876
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005878 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005880
Nate Begemanb9a47b82009-02-23 08:49:38 +00005881 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5882 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5883 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005884
5885 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5886 // using a single extract together, load it and store it.
5887 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005889 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005891 DAG.getIntPtrConstant(i));
5892 continue;
5893 }
5894
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005896 // source byte is not also odd, shift the extracted word left 8 bits
5897 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005898 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 DAG.getIntPtrConstant(Elt1 / 2));
5901 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005903 DAG.getConstant(8,
5904 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005905 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5907 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005908 }
5909 // If Elt0 is defined, extract it from the appropriate source. If the
5910 // source byte is not also even, shift the extracted word right 8 bits. If
5911 // Elt1 was also defined, OR the extracted values together before
5912 // inserting them in the result.
5913 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5916 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005918 DAG.getConstant(8,
5919 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005920 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5922 DAG.getConstant(0x00FF, MVT::i16));
5923 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005924 : InsElt0;
5925 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 DAG.getIntPtrConstant(i));
5928 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005929 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005930}
5931
Evan Cheng7a831ce2007-12-15 03:00:47 +00005932/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005933/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005934/// done when every pair / quad of shuffle mask elements point to elements in
5935/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005936/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005937static
Nate Begeman9008ca62009-04-27 18:41:29 +00005938SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005939 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005940 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005941 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005942 MVT NewVT;
5943 unsigned Scale;
5944 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005945 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005946 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5947 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5948 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5949 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5950 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5951 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005952 }
5953
Nate Begeman9008ca62009-04-27 18:41:29 +00005954 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005955 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005956 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005957 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005958 int EltIdx = SVOp->getMaskElt(i+j);
5959 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005960 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005961 if (StartIdx < 0)
5962 StartIdx = (EltIdx / Scale);
5963 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005964 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005965 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005966 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005967 }
5968
Craig Topper11ac1f82012-05-04 04:08:44 +00005969 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5970 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005972}
5973
Evan Chengd880b972008-05-09 21:53:03 +00005974/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005975///
Owen Andersone50ed302009-08-10 22:56:29 +00005976static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005977 SDValue SrcOp, SelectionDAG &DAG,
5978 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005979 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005981 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005982 LD = dyn_cast<LoadSDNode>(SrcOp);
5983 if (!LD) {
5984 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5985 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005986 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005987 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005988 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005989 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005990 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005991 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005993 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005994 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5995 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5996 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005997 SrcOp.getOperand(0)
5998 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005999 }
6000 }
6001 }
6002
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006003 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006004 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006005 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006006 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006007}
6008
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006009/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6010/// which could not be matched by any known target speficic shuffle
6011static SDValue
6012LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006013
6014 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6015 if (NewOp.getNode())
6016 return NewOp;
6017
Craig Topper8f35c132012-01-20 09:29:03 +00006018 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006019
Craig Topper8f35c132012-01-20 09:29:03 +00006020 unsigned NumElems = VT.getVectorNumElements();
6021 unsigned NumLaneElems = NumElems / 2;
6022
Craig Topper8f35c132012-01-20 09:29:03 +00006023 DebugLoc dl = SVOp->getDebugLoc();
6024 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006025 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006026 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006027
Craig Topper9a2b6e12012-04-06 07:45:23 +00006028 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006029 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006030 // Build a shuffle mask for the output, discovering on the fly which
6031 // input vectors to use as shuffle operands (recorded in InputUsed).
6032 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006033 // out with UseBuildVector set.
6034 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006035 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006036 unsigned LaneStart = l * NumLaneElems;
6037 for (unsigned i = 0; i != NumLaneElems; ++i) {
6038 // The mask element. This indexes into the input.
6039 int Idx = SVOp->getMaskElt(i+LaneStart);
6040 if (Idx < 0) {
6041 // the mask element does not index into any input vector.
6042 Mask.push_back(-1);
6043 continue;
6044 }
Craig Topper8f35c132012-01-20 09:29:03 +00006045
Craig Topper9a2b6e12012-04-06 07:45:23 +00006046 // The input vector this mask element indexes into.
6047 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006048
Craig Topper9a2b6e12012-04-06 07:45:23 +00006049 // Turn the index into an offset from the start of the input vector.
6050 Idx -= Input * NumLaneElems;
6051
6052 // Find or create a shuffle vector operand to hold this input.
6053 unsigned OpNo;
6054 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6055 if (InputUsed[OpNo] == Input)
6056 // This input vector is already an operand.
6057 break;
6058 if (InputUsed[OpNo] < 0) {
6059 // Create a new operand for this input vector.
6060 InputUsed[OpNo] = Input;
6061 break;
6062 }
6063 }
6064
6065 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006066 // More than two input vectors used! Give up on trying to create a
6067 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6068 UseBuildVector = true;
6069 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006070 }
6071
6072 // Add the mask index for the new shuffle vector.
6073 Mask.push_back(Idx + OpNo * NumLaneElems);
6074 }
6075
Craig Topper8ae97ba2012-05-21 06:40:16 +00006076 if (UseBuildVector) {
6077 SmallVector<SDValue, 16> SVOps;
6078 for (unsigned i = 0; i != NumLaneElems; ++i) {
6079 // The mask element. This indexes into the input.
6080 int Idx = SVOp->getMaskElt(i+LaneStart);
6081 if (Idx < 0) {
6082 SVOps.push_back(DAG.getUNDEF(EltVT));
6083 continue;
6084 }
6085
6086 // The input vector this mask element indexes into.
6087 int Input = Idx / NumElems;
6088
6089 // Turn the index into an offset from the start of the input vector.
6090 Idx -= Input * NumElems;
6091
6092 // Extract the vector element by hand.
6093 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6094 SVOp->getOperand(Input),
6095 DAG.getIntPtrConstant(Idx)));
6096 }
6097
6098 // Construct the output using a BUILD_VECTOR.
6099 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6100 SVOps.size());
6101 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006102 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006103 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006104 } else {
6105 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006106 (InputUsed[0] % 2) * NumLaneElems,
6107 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006108 // If only one input was used, use an undefined vector for the other.
6109 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6110 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006111 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006112 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006113 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006114 }
6115
6116 Mask.clear();
6117 }
Craig Topper8f35c132012-01-20 09:29:03 +00006118
6119 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006120 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006121}
6122
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006123/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6124/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006125static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006126LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 SDValue V1 = SVOp->getOperand(0);
6128 SDValue V2 = SVOp->getOperand(1);
6129 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006130 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006131
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006132 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6133
Benjamin Kramer9c683542012-01-30 15:16:21 +00006134 std::pair<int, int> Locs[4];
6135 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006136 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006137
Evan Chengace3c172008-07-22 21:13:36 +00006138 unsigned NumHi = 0;
6139 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006140 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 int Idx = PermMask[i];
6142 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006143 Locs[i] = std::make_pair(-1, -1);
6144 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6146 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006147 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006148 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006149 NumLo++;
6150 } else {
6151 Locs[i] = std::make_pair(1, NumHi);
6152 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006154 NumHi++;
6155 }
6156 }
6157 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006158
Evan Chengace3c172008-07-22 21:13:36 +00006159 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006160 // If no more than two elements come from either vector. This can be
6161 // implemented with two shuffles. First shuffle gather the elements.
6162 // The second shuffle, which takes the first shuffle as both of its
6163 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006165
Benjamin Kramer9c683542012-01-30 15:16:21 +00006166 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006167
Benjamin Kramer9c683542012-01-30 15:16:21 +00006168 for (unsigned i = 0; i != 4; ++i)
6169 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006170 unsigned Idx = (i < 2) ? 0 : 4;
6171 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006173 }
Evan Chengace3c172008-07-22 21:13:36 +00006174
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006176 }
6177
6178 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006179 // Otherwise, we must have three elements from one vector, call it X, and
6180 // one element from the other, call it Y. First, use a shufps to build an
6181 // intermediate vector with the one element from Y and the element from X
6182 // that will be in the same half in the final destination (the indexes don't
6183 // matter). Then, use a shufps to build the final vector, taking the half
6184 // containing the element from Y from the intermediate, and the other half
6185 // from X.
6186 if (NumHi == 3) {
6187 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006188 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006189 std::swap(V1, V2);
6190 }
6191
6192 // Find the element from V2.
6193 unsigned HiIndex;
6194 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 int Val = PermMask[HiIndex];
6196 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006197 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006198 if (Val >= 4)
6199 break;
6200 }
6201
Nate Begeman9008ca62009-04-27 18:41:29 +00006202 Mask1[0] = PermMask[HiIndex];
6203 Mask1[1] = -1;
6204 Mask1[2] = PermMask[HiIndex^1];
6205 Mask1[3] = -1;
6206 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006207
6208 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 Mask1[0] = PermMask[0];
6210 Mask1[1] = PermMask[1];
6211 Mask1[2] = HiIndex & 1 ? 6 : 4;
6212 Mask1[3] = HiIndex & 1 ? 4 : 6;
6213 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006214 }
Craig Topper69947b92012-04-23 06:57:04 +00006215
6216 Mask1[0] = HiIndex & 1 ? 2 : 0;
6217 Mask1[1] = HiIndex & 1 ? 0 : 2;
6218 Mask1[2] = PermMask[2];
6219 Mask1[3] = PermMask[3];
6220 if (Mask1[2] >= 0)
6221 Mask1[2] += 4;
6222 if (Mask1[3] >= 0)
6223 Mask1[3] += 4;
6224 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006225 }
6226
6227 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006228 int LoMask[] = { -1, -1, -1, -1 };
6229 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006230
Benjamin Kramer9c683542012-01-30 15:16:21 +00006231 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006232 unsigned MaskIdx = 0;
6233 unsigned LoIdx = 0;
6234 unsigned HiIdx = 2;
6235 for (unsigned i = 0; i != 4; ++i) {
6236 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006237 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006238 MaskIdx = 1;
6239 LoIdx = 0;
6240 HiIdx = 2;
6241 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006242 int Idx = PermMask[i];
6243 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006244 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006245 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006246 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006247 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006248 LoIdx++;
6249 } else {
6250 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006251 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006252 HiIdx++;
6253 }
6254 }
6255
Nate Begeman9008ca62009-04-27 18:41:29 +00006256 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6257 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006258 int MaskOps[] = { -1, -1, -1, -1 };
6259 for (unsigned i = 0; i != 4; ++i)
6260 if (Locs[i].first != -1)
6261 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006262 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006263}
6264
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006265static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006266 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006267 V = V.getOperand(0);
6268 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6269 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006270 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6271 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6272 // BUILD_VECTOR (load), undef
6273 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006274 if (MayFoldLoad(V))
6275 return true;
6276 return false;
6277}
6278
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006279// FIXME: the version above should always be used. Since there's
6280// a bug where several vector shuffles can't be folded because the
6281// DAG is not updated during lowering and a node claims to have two
6282// uses while it only has one, use this version, and let isel match
6283// another instruction if the load really happens to have more than
6284// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006285// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006286static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006288 V = V.getOperand(0);
6289 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6290 V = V.getOperand(0);
6291 if (ISD::isNormalLoad(V.getNode()))
6292 return true;
6293 return false;
6294}
6295
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006296static
Evan Cheng835580f2010-10-07 20:50:20 +00006297SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6298 EVT VT = Op.getValueType();
6299
6300 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006301 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6302 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006303 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6304 V1, DAG));
6305}
6306
6307static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006308SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006309 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006310 SDValue V1 = Op.getOperand(0);
6311 SDValue V2 = Op.getOperand(1);
6312 EVT VT = Op.getValueType();
6313
6314 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6315
Craig Topper1accb7e2012-01-10 06:54:16 +00006316 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006317 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6318
Evan Cheng0899f5c2011-08-31 02:05:24 +00006319 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6320 return DAG.getNode(ISD::BITCAST, dl, VT,
6321 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6322 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6323 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006324}
6325
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006326static
6327SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
6330 EVT VT = Op.getValueType();
6331
6332 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6333 "unsupported shuffle type");
6334
6335 if (V2.getOpcode() == ISD::UNDEF)
6336 V2 = V1;
6337
6338 // v4i32 or v4f32
6339 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6340}
6341
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342static
Craig Topper1accb7e2012-01-10 06:54:16 +00006343SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 SDValue V1 = Op.getOperand(0);
6345 SDValue V2 = Op.getOperand(1);
6346 EVT VT = Op.getValueType();
6347 unsigned NumElems = VT.getVectorNumElements();
6348
6349 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6350 // operand of these instructions is only memory, so check if there's a
6351 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6352 // same masks.
6353 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006354
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006355 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006356 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 CanFoldLoad = true;
6358
6359 // When V1 is a load, it can be folded later into a store in isel, example:
6360 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6361 // turns into:
6362 // (MOVLPSmr addr:$src1, VR128:$src2)
6363 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006364 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006365 CanFoldLoad = true;
6366
Dan Gohman65fd6562011-11-03 21:49:52 +00006367 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006369 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6371
6372 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006373 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006374 if (SVOp->getMaskElt(1) != -1)
6375 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006376 }
6377
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006378 // movl and movlp will both match v2i64, but v2i64 is never matched by
6379 // movl earlier because we make it strict to avoid messing with the movlp load
6380 // folding logic (see the code above getMOVLP call). Match it here then,
6381 // this is horrible, but will stay like this until we move all shuffle
6382 // matching to x86 specific nodes. Note that for the 1st condition all
6383 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006384 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006385 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6386 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006387 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006388 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006389 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006390 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391
6392 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6393
6394 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006395 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006396 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006397}
6398
Nadav Rotem154819d2012-04-09 07:45:58 +00006399SDValue
6400X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006401 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6402 EVT VT = Op.getValueType();
6403 DebugLoc dl = Op.getDebugLoc();
6404 SDValue V1 = Op.getOperand(0);
6405 SDValue V2 = Op.getOperand(1);
6406
6407 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006408 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006410 // Handle splat operations
6411 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006412 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006413 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006414
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006415 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006416 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006417 if (Broadcast.getNode())
6418 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006419
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006420 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006421 if ((Size == 128 && NumElem <= 4) ||
6422 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006423 return SDValue();
6424
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006425 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006426 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006427 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006428
6429 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6430 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006431 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6432 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006433 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6434 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006435 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006436 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006437 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438 // FIXME: Figure out a cleaner way to do this.
6439 // Try to make use of movq to zero out the top part.
6440 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6441 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6442 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006443 EVT NewVT = NewOp.getValueType();
6444 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6445 NewVT, true, false))
6446 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006447 DAG, Subtarget, dl);
6448 }
6449 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6450 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006451 if (NewOp.getNode()) {
6452 EVT NewVT = NewOp.getValueType();
6453 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6454 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6455 DAG, Subtarget, dl);
6456 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006457 }
6458 }
6459 return SDValue();
6460}
6461
Dan Gohman475871a2008-07-27 21:46:04 +00006462SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006463X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006464 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006465 SDValue V1 = Op.getOperand(0);
6466 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006467 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006468 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006469 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006470 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006472 bool V1IsSplat = false;
6473 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006474 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006475 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006476 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006477 MachineFunction &MF = DAG.getMachineFunction();
6478 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479
Craig Topper3426a3e2011-11-14 06:46:21 +00006480 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006481
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006482 if (V1IsUndef && V2IsUndef)
6483 return DAG.getUNDEF(VT);
6484
6485 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006486
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006487 // Vector shuffle lowering takes 3 steps:
6488 //
6489 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6490 // narrowing and commutation of operands should be handled.
6491 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6492 // shuffle nodes.
6493 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6494 // so the shuffle can be broken into other shuffles and the legalizer can
6495 // try the lowering again.
6496 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006497 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006498 // be matched during isel, all of them must be converted to a target specific
6499 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006500
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006501 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6502 // narrowing and commutation of operands should be handled. The actual code
6503 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006504 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006505 if (NewOp.getNode())
6506 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006507
Craig Topper5aaffa82012-02-19 02:53:47 +00006508 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6509
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006510 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6511 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006512 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006513 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006514 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006515 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006516
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006518 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006519 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006520
Craig Topperdd637ae2012-02-19 05:41:45 +00006521 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006522 return getMOVHighToLow(Op, dl, DAG);
6523
6524 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006525 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006526 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006527 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006528
Craig Topper5aaffa82012-02-19 02:53:47 +00006529 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006530 // The actual implementation will match the mask in the if above and then
6531 // during isel it can match several different instructions, not only pshufd
6532 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006533 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6534 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006535
Craig Topper5aaffa82012-02-19 02:53:47 +00006536 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006537
Craig Topperdbd98a42012-02-07 06:28:42 +00006538 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6539 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6540
Craig Topper1accb7e2012-01-10 06:54:16 +00006541 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006542 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6543
Craig Topperb3982da2011-12-31 23:50:21 +00006544 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006545 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006546 }
Eric Christopherfd179292009-08-27 18:07:15 +00006547
Evan Chengf26ffe92008-05-29 08:22:04 +00006548 // Check if this can be converted into a logical shift.
6549 bool isLeft = false;
6550 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006551 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006552 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006553 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006554 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006555 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006556 EVT EltVT = VT.getVectorElementType();
6557 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006558 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006559 }
Eric Christopherfd179292009-08-27 18:07:15 +00006560
Craig Topper5aaffa82012-02-19 02:53:47 +00006561 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006562 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006563 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006564 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006565 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006566 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6567
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006568 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006569 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6570 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006571 }
Eric Christopherfd179292009-08-27 18:07:15 +00006572
Nate Begeman9008ca62009-04-27 18:41:29 +00006573 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006574 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006575 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006576
Craig Topperdd637ae2012-02-19 05:41:45 +00006577 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006578 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006579
Craig Topperdd637ae2012-02-19 05:41:45 +00006580 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006581 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006582
Craig Topperdd637ae2012-02-19 05:41:45 +00006583 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006584 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006585
Craig Topperdd637ae2012-02-19 05:41:45 +00006586 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006587 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588
Craig Topperdd637ae2012-02-19 05:41:45 +00006589 if (ShouldXformToMOVHLPS(M, VT) ||
6590 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006592
Evan Chengf26ffe92008-05-29 08:22:04 +00006593 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006594 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006595 EVT EltVT = VT.getVectorElementType();
6596 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006597 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006598 }
Eric Christopherfd179292009-08-27 18:07:15 +00006599
Evan Cheng9eca5e82006-10-25 21:49:50 +00006600 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006601 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6602 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006603 V1IsSplat = isSplatVector(V1.getNode());
6604 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006605
Chris Lattner8a594482007-11-25 00:24:49 +00006606 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006607 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6608 CommuteVectorShuffleMask(M, NumElems);
6609 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006610 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006611 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006612 }
6613
Craig Topperbeabc6c2011-12-05 06:56:46 +00006614 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006615 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006616 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 return V1;
6618 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6619 // the instruction selector will not match, so get a canonical MOVL with
6620 // swapped operands to undo the commute.
6621 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623
Craig Topperbeabc6c2011-12-05 06:56:46 +00006624 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006626
Craig Topperbeabc6c2011-12-05 06:56:46 +00006627 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006628 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006629
Evan Cheng9bbbb982006-10-25 20:48:19 +00006630 if (V2IsSplat) {
6631 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006632 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006633 // new vector_shuffle with the corrected mask.p
6634 SmallVector<int, 8> NewMask(M.begin(), M.end());
6635 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006636 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006637 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006638 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006639 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006640 }
6641
Evan Cheng9eca5e82006-10-25 21:49:50 +00006642 if (Commuted) {
6643 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006644 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006645 CommuteVectorShuffleMask(M, NumElems);
6646 std::swap(V1, V2);
6647 std::swap(V1IsSplat, V2IsSplat);
6648 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006649
Craig Topper39a9e482012-02-11 06:24:48 +00006650 if (isUNPCKLMask(M, VT, HasAVX2))
6651 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006652
Craig Topper39a9e482012-02-11 06:24:48 +00006653 if (isUNPCKHMask(M, VT, HasAVX2))
6654 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006655 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006656
Nate Begeman9008ca62009-04-27 18:41:29 +00006657 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006658 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006659 return CommuteVectorShuffle(SVOp, DAG);
6660
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006661 // The checks below are all present in isShuffleMaskLegal, but they are
6662 // inlined here right now to enable us to directly emit target specific
6663 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006664
Craig Topper0e2037b2012-01-20 05:53:00 +00006665 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006666 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006667 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006668 DAG);
6669
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006670 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6671 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006672 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006673 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006674 }
6675
Craig Toppera9a568a2012-05-02 08:03:44 +00006676 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006677 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006678 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006679 DAG);
6680
Craig Toppera9a568a2012-05-02 08:03:44 +00006681 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006682 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006683 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006684 DAG);
6685
Craig Topper1a7700a2012-01-19 08:19:12 +00006686 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006687 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006688 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006689
Craig Topper94438ba2011-12-16 08:06:31 +00006690 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006691 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006692 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006693 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006694
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006695 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006696 // Generate target specific nodes for 128 or 256-bit shuffles only
6697 // supported in the AVX instruction set.
6698 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006699
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006700 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006701 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006702 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6703
Craig Topper70b883b2011-11-28 10:14:51 +00006704 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006705 if (isVPERMILPMask(M, VT, HasAVX)) {
6706 if (HasAVX2 && VT == MVT::v8i32)
6707 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006708 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006709 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006710 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006711 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006712
Craig Topper70b883b2011-11-28 10:14:51 +00006713 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006714 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006715 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006716 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006717
Craig Topper1842ba02012-04-23 06:38:28 +00006718 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006719 if (BlendOp.getNode())
6720 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006721
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006722 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006723 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006724 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006725 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006726 }
Craig Topper92040742012-04-16 06:43:40 +00006727 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6728 &permclMask[0], 8);
6729 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006730 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006731 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006732 }
Craig Topper095c5282012-04-15 23:48:57 +00006733
Craig Topper8325c112012-04-16 00:41:45 +00006734 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6735 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006736 getShuffleCLImmediate(SVOp), DAG);
6737
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006738
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006739 //===--------------------------------------------------------------------===//
6740 // Since no target specific shuffle was selected for this generic one,
6741 // lower it into other known shuffles. FIXME: this isn't true yet, but
6742 // this is the plan.
6743 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006744
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006745 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6746 if (VT == MVT::v8i16) {
6747 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6748 if (NewOp.getNode())
6749 return NewOp;
6750 }
6751
6752 if (VT == MVT::v16i8) {
6753 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6754 if (NewOp.getNode())
6755 return NewOp;
6756 }
6757
6758 // Handle all 128-bit wide vectors with 4 elements, and match them with
6759 // several different shuffle types.
6760 if (NumElems == 4 && VT.getSizeInBits() == 128)
6761 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6762
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006763 // Handle general 256-bit shuffles
6764 if (VT.is256BitVector())
6765 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6766
Dan Gohman475871a2008-07-27 21:46:04 +00006767 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768}
6769
Dan Gohman475871a2008-07-27 21:46:04 +00006770SDValue
6771X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006772 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006773 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006774 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006775
6776 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6777 return SDValue();
6778
Duncan Sands83ec4b62008-06-06 12:08:01 +00006779 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006781 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006784 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006785 }
6786
6787 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006788 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6789 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6790 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6792 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006793 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006795 Op.getOperand(0)),
6796 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006798 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006800 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006801 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006802 }
6803
6804 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006805 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6806 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006807 // result has a single use which is a store or a bitcast to i32. And in
6808 // the case of a store, it's not worth it if the index is a constant 0,
6809 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006810 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006811 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006812 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006813 if ((User->getOpcode() != ISD::STORE ||
6814 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6815 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006816 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006818 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006820 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006821 Op.getOperand(0)),
6822 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006823 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006824 }
6825
6826 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006827 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006828 if (isa<ConstantSDNode>(Op.getOperand(1)))
6829 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006830 }
Dan Gohman475871a2008-07-27 21:46:04 +00006831 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006832}
6833
6834
Dan Gohman475871a2008-07-27 21:46:04 +00006835SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006836X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6837 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006839 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840
David Greene74a579d2011-02-10 16:57:36 +00006841 SDValue Vec = Op.getOperand(0);
6842 EVT VecVT = Vec.getValueType();
6843
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006844 // If this is a 256-bit vector result, first extract the 128-bit vector and
6845 // then extract the element from the 128-bit vector.
6846 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006847 DebugLoc dl = Op.getNode()->getDebugLoc();
6848 unsigned NumElems = VecVT.getVectorNumElements();
6849 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006850 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6851
6852 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006853 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006854
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006855 if (IdxVal >= NumElems/2)
6856 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006857 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006858 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006859 }
6860
6861 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6862
Craig Topperd0a31172012-01-10 06:37:29 +00006863 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006864 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006865 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006866 return Res;
6867 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006868
Owen Andersone50ed302009-08-10 22:56:29 +00006869 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006870 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006872 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006875 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6877 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006878 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006880 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006882 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006883 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006885 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006887 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006888 }
6889
6890 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006891 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 if (Idx == 0)
6893 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006894
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006896 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006898 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006899 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006900 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006901 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006902 }
6903
6904 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6906 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6907 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006908 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006909 if (Idx == 0)
6910 return Op;
6911
6912 // UNPCKHPD the element to the lowest double word, then movsd.
6913 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6914 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006915 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006916 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006917 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006918 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006919 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006920 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921 }
6922
Dan Gohman475871a2008-07-27 21:46:04 +00006923 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924}
6925
Dan Gohman475871a2008-07-27 21:46:04 +00006926SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006927X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6928 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006929 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006930 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006931 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932
Dan Gohman475871a2008-07-27 21:46:04 +00006933 SDValue N0 = Op.getOperand(0);
6934 SDValue N1 = Op.getOperand(1);
6935 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006936
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006937 if (VT.getSizeInBits() == 256)
6938 return SDValue();
6939
Dan Gohman8a55ce42009-09-23 21:02:20 +00006940 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006941 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006942 unsigned Opc;
6943 if (VT == MVT::v8i16)
6944 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006945 else if (VT == MVT::v16i8)
6946 Opc = X86ISD::PINSRB;
6947 else
6948 Opc = X86ISD::PINSRB;
6949
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6951 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 if (N1.getValueType() != MVT::i32)
6953 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6954 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006955 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006956 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006957 }
6958
6959 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006960 // Bits [7:6] of the constant are the source select. This will always be
6961 // zero here. The DAG Combiner may combine an extract_elt index into these
6962 // bits. For example (insert (extract, 3), 2) could be matched by putting
6963 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006964 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006965 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006966 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006967 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006968 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006969 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006971 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006972 }
6973
6974 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006975 // PINSR* works with constant index.
6976 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006977 }
Dan Gohman475871a2008-07-27 21:46:04 +00006978 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979}
6980
Dan Gohman475871a2008-07-27 21:46:04 +00006981SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006982X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006983 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006984 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006985
David Greene6b381262011-02-09 15:32:06 +00006986 DebugLoc dl = Op.getDebugLoc();
6987 SDValue N0 = Op.getOperand(0);
6988 SDValue N1 = Op.getOperand(1);
6989 SDValue N2 = Op.getOperand(2);
6990
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006991 // If this is a 256-bit vector result, first extract the 128-bit vector,
6992 // insert the element into the extracted half and then place it back.
6993 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006994 if (!isa<ConstantSDNode>(N2))
6995 return SDValue();
6996
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006997 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006998 unsigned NumElems = VT.getVectorNumElements();
6999 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007000 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007001
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007002 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007003 bool Upper = IdxVal >= NumElems/2;
7004 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7005 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007006
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007007 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007008 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007009 }
7010
Craig Topperd0a31172012-01-10 06:37:29 +00007011 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007012 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7013
Dan Gohman8a55ce42009-09-23 21:02:20 +00007014 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007015 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007016
Dan Gohman8a55ce42009-09-23 21:02:20 +00007017 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007018 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7019 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 if (N1.getValueType() != MVT::i32)
7021 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7022 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007023 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007024 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 }
Dan Gohman475871a2008-07-27 21:46:04 +00007026 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027}
7028
Dan Gohman475871a2008-07-27 21:46:04 +00007029SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007030X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007031 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007032 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007033 EVT OpVT = Op.getValueType();
7034
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007035 // If this is a 256-bit vector result, first insert into a 128-bit
7036 // vector and then insert into the 256-bit vector.
7037 if (OpVT.getSizeInBits() > 128) {
7038 // Insert into a 128-bit vector.
7039 EVT VT128 = EVT::getVectorVT(*Context,
7040 OpVT.getVectorElementType(),
7041 OpVT.getVectorNumElements() / 2);
7042
7043 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7044
7045 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007046 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007047 }
7048
Craig Topperd77d2fe2012-04-29 20:22:05 +00007049 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007050 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007052
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007054 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7055 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007056 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007057}
7058
David Greene91585092011-01-26 15:38:49 +00007059// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7060// a simple subregister reference or explicit instructions to grab
7061// upper bits of a vector.
7062SDValue
7063X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7064 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007065 DebugLoc dl = Op.getNode()->getDebugLoc();
7066 SDValue Vec = Op.getNode()->getOperand(0);
7067 SDValue Idx = Op.getNode()->getOperand(1);
7068
Craig Topperb14940a2012-04-22 20:55:18 +00007069 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7070 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7071 isa<ConstantSDNode>(Idx)) {
7072 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7073 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007074 }
David Greene91585092011-01-26 15:38:49 +00007075 }
7076 return SDValue();
7077}
7078
David Greenecfe33c42011-01-26 19:13:22 +00007079// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7080// simple superregister reference or explicit instructions to insert
7081// the upper bits of a vector.
7082SDValue
7083X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7084 if (Subtarget->hasAVX()) {
7085 DebugLoc dl = Op.getNode()->getDebugLoc();
7086 SDValue Vec = Op.getNode()->getOperand(0);
7087 SDValue SubVec = Op.getNode()->getOperand(1);
7088 SDValue Idx = Op.getNode()->getOperand(2);
7089
Craig Topperb14940a2012-04-22 20:55:18 +00007090 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7091 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7092 isa<ConstantSDNode>(Idx)) {
7093 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7094 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007095 }
7096 }
7097 return SDValue();
7098}
7099
Bill Wendling056292f2008-09-16 21:48:12 +00007100// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7101// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7102// one of the above mentioned nodes. It has to be wrapped because otherwise
7103// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7104// be used to form addressing mode. These wrapped nodes will be selected
7105// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007106SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007107X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Chris Lattner41621a22009-06-26 19:22:52 +00007110 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7111 // global base reg.
7112 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007113 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007114 CodeModel::Model M = getTargetMachine().getCodeModel();
7115
Chris Lattner4f066492009-07-11 20:29:19 +00007116 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007118 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007119 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007120 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007121 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007122 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007123
Evan Cheng1606e8e2009-03-13 07:51:59 +00007124 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007125 CP->getAlignment(),
7126 CP->getOffset(), OpFlag);
7127 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007128 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007129 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007130 if (OpFlag) {
7131 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007132 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007133 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007134 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007135 }
7136
7137 return Result;
7138}
7139
Dan Gohmand858e902010-04-17 15:26:15 +00007140SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007141 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007142
Chris Lattner18c59872009-06-27 04:16:01 +00007143 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7144 // global base reg.
7145 unsigned char OpFlag = 0;
7146 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007147 CodeModel::Model M = getTargetMachine().getCodeModel();
7148
Chris Lattner4f066492009-07-11 20:29:19 +00007149 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007150 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007151 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007152 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007153 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007154 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007155 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007156
Chris Lattner18c59872009-06-27 04:16:01 +00007157 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7158 OpFlag);
7159 DebugLoc DL = JT->getDebugLoc();
7160 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007161
Chris Lattner18c59872009-06-27 04:16:01 +00007162 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007163 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007164 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7165 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007166 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007167 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007168
Chris Lattner18c59872009-06-27 04:16:01 +00007169 return Result;
7170}
7171
7172SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007173X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007174 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner18c59872009-06-27 04:16:01 +00007176 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7177 // global base reg.
7178 unsigned char OpFlag = 0;
7179 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007180 CodeModel::Model M = getTargetMachine().getCodeModel();
7181
Chris Lattner4f066492009-07-11 20:29:19 +00007182 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007183 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7184 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7185 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007186 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007187 } else if (Subtarget->isPICStyleGOT()) {
7188 OpFlag = X86II::MO_GOT;
7189 } else if (Subtarget->isPICStyleStubPIC()) {
7190 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7191 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7192 OpFlag = X86II::MO_DARWIN_NONLAZY;
7193 }
Eric Christopherfd179292009-08-27 18:07:15 +00007194
Chris Lattner18c59872009-06-27 04:16:01 +00007195 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007196
Chris Lattner18c59872009-06-27 04:16:01 +00007197 DebugLoc DL = Op.getDebugLoc();
7198 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007199
7200
Chris Lattner18c59872009-06-27 04:16:01 +00007201 // With PIC, the address is actually $g + Offset.
7202 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007203 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007204 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7205 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007206 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007207 Result);
7208 }
Eric Christopherfd179292009-08-27 18:07:15 +00007209
Eli Friedman586272d2011-08-11 01:48:05 +00007210 // For symbols that require a load from a stub to get the address, emit the
7211 // load.
7212 if (isGlobalStubReference(OpFlag))
7213 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007214 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007215
Chris Lattner18c59872009-06-27 04:16:01 +00007216 return Result;
7217}
7218
Dan Gohman475871a2008-07-27 21:46:04 +00007219SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007220X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007221 // Create the TargetBlockAddressAddress node.
7222 unsigned char OpFlags =
7223 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007224 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007225 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007226 DebugLoc dl = Op.getDebugLoc();
7227 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7228 /*isTarget=*/true, OpFlags);
7229
Dan Gohmanf705adb2009-10-30 01:28:02 +00007230 if (Subtarget->isPICStyleRIPRel() &&
7231 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007232 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7233 else
7234 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007235
Dan Gohman29cbade2009-11-20 23:18:13 +00007236 // With PIC, the address is actually $g + Offset.
7237 if (isGlobalRelativeToPICBase(OpFlags)) {
7238 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7239 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7240 Result);
7241 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007242
7243 return Result;
7244}
7245
7246SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007247X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007248 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007249 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007250 // Create the TargetGlobalAddress node, folding in the constant
7251 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007252 unsigned char OpFlags =
7253 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007254 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007255 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007256 if (OpFlags == X86II::MO_NO_FLAG &&
7257 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007258 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007259 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007260 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007261 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007262 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007263 }
Eric Christopherfd179292009-08-27 18:07:15 +00007264
Chris Lattner4f066492009-07-11 20:29:19 +00007265 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007266 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007267 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7268 else
7269 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007270
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007271 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007272 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007273 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7274 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007275 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007277
Chris Lattner36c25012009-07-10 07:34:39 +00007278 // For globals that require a load from a stub to get the address, emit the
7279 // load.
7280 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007281 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007282 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007283
Dan Gohman6520e202008-10-18 02:06:02 +00007284 // If there was a non-zero offset that we didn't fold, create an explicit
7285 // addition for it.
7286 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007287 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007288 DAG.getConstant(Offset, getPointerTy()));
7289
Evan Cheng0db9fe62006-04-25 20:13:52 +00007290 return Result;
7291}
7292
Evan Chengda43bcf2008-09-24 00:05:32 +00007293SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007294X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007295 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007296 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007297 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007298}
7299
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007300static SDValue
7301GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007302 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007303 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007304 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007305 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007306 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007307 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007308 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007309 GA->getOffset(),
7310 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007311
7312 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7313 : X86ISD::TLSADDR;
7314
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007315 if (InFlag) {
7316 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007317 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007318 } else {
7319 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007320 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007321 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007322
7323 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007324 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007325
Rafael Espindola15f1b662009-04-24 12:59:40 +00007326 SDValue Flag = Chain.getValue(1);
7327 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007328}
7329
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007330// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007331static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007332LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007333 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007334 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007335 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7336 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007337 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007338 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007339 InFlag = Chain.getValue(1);
7340
Chris Lattnerb903bed2009-06-26 21:20:29 +00007341 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007342}
7343
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007344// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007345static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007346LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007347 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007348 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7349 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007350}
7351
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007352static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7353 SelectionDAG &DAG,
7354 const EVT PtrVT,
7355 bool is64Bit) {
7356 DebugLoc dl = GA->getDebugLoc();
7357
7358 // Get the start address of the TLS block for this module.
7359 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7360 .getInfo<X86MachineFunctionInfo>();
7361 MFI->incNumLocalDynamicTLSAccesses();
7362
7363 SDValue Base;
7364 if (is64Bit) {
7365 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7366 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7367 } else {
7368 SDValue InFlag;
7369 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7370 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7371 InFlag = Chain.getValue(1);
7372 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7373 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7374 }
7375
7376 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7377 // of Base.
7378
7379 // Build x@dtpoff.
7380 unsigned char OperandFlags = X86II::MO_DTPOFF;
7381 unsigned WrapperKind = X86ISD::Wrapper;
7382 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7383 GA->getValueType(0),
7384 GA->getOffset(), OperandFlags);
7385 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7386
7387 // Add x@dtpoff with the base.
7388 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7389}
7390
Hans Wennborg228756c2012-05-11 10:11:01 +00007391// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007392static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007393 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007394 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007395 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007396
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007397 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7398 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7399 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007400
Michael J. Spencerec38de22010-10-10 22:04:20 +00007401 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007402 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007403 MachinePointerInfo(Ptr),
7404 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007405
Chris Lattnerb903bed2009-06-26 21:20:29 +00007406 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007407 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7408 // initialexec.
7409 unsigned WrapperKind = X86ISD::Wrapper;
7410 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007411 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007412 } else if (model == TLSModel::InitialExec) {
7413 if (is64Bit) {
7414 OperandFlags = X86II::MO_GOTTPOFF;
7415 WrapperKind = X86ISD::WrapperRIP;
7416 } else {
7417 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7418 }
Chris Lattner18c59872009-06-27 04:16:01 +00007419 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007420 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007421 }
Eric Christopherfd179292009-08-27 18:07:15 +00007422
Hans Wennborg228756c2012-05-11 10:11:01 +00007423 // emit "addl x@ntpoff,%eax" (local exec)
7424 // or "addl x@indntpoff,%eax" (initial exec)
7425 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007426 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007427 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007428 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007429 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007430
Hans Wennborg228756c2012-05-11 10:11:01 +00007431 if (model == TLSModel::InitialExec) {
7432 if (isPIC && !is64Bit) {
7433 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7434 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7435 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007436 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007437
7438 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7439 MachinePointerInfo::getGOT(), false, false, false,
7440 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007441 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007442
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007443 // The address of the thread local variable is the add of the thread
7444 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007445 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007446}
7447
Dan Gohman475871a2008-07-27 21:46:04 +00007448SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007449X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007450
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007451 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007452 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007453
Eric Christopher30ef0e52010-06-03 04:07:48 +00007454 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007455 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007456
Eric Christopher30ef0e52010-06-03 04:07:48 +00007457 switch (model) {
7458 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007459 if (Subtarget->is64Bit())
7460 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7461 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007462 case TLSModel::LocalDynamic:
7463 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7464 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007465 case TLSModel::InitialExec:
7466 case TLSModel::LocalExec:
7467 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007468 Subtarget->is64Bit(),
7469 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007470 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007471 llvm_unreachable("Unknown TLS model.");
7472 }
7473
7474 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007475 // Darwin only has one model of TLS. Lower to that.
7476 unsigned char OpFlag = 0;
7477 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7478 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007479
Eric Christopher30ef0e52010-06-03 04:07:48 +00007480 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7481 // global base reg.
7482 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7483 !Subtarget->is64Bit();
7484 if (PIC32)
7485 OpFlag = X86II::MO_TLVP_PIC_BASE;
7486 else
7487 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007488 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007489 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007490 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007491 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007492 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007493
Eric Christopher30ef0e52010-06-03 04:07:48 +00007494 // With PIC32, the address is actually $g + Offset.
7495 if (PIC32)
7496 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7497 DAG.getNode(X86ISD::GlobalBaseReg,
7498 DebugLoc(), getPointerTy()),
7499 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007500
Eric Christopher30ef0e52010-06-03 04:07:48 +00007501 // Lowering the machine isd will make sure everything is in the right
7502 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007503 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007504 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007505 SDValue Args[] = { Chain, Offset };
7506 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
Eric Christopher30ef0e52010-06-03 04:07:48 +00007508 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7509 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7510 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007511
Eric Christopher30ef0e52010-06-03 04:07:48 +00007512 // And our return value (tls address) is in the standard call return value
7513 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007514 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007515 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7516 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007517 }
7518
7519 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007520 // Just use the implicit TLS architecture
7521 // Need to generate someting similar to:
7522 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7523 // ; from TEB
7524 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7525 // mov rcx, qword [rdx+rcx*8]
7526 // mov eax, .tls$:tlsvar
7527 // [rax+rcx] contains the address
7528 // Windows 64bit: gs:0x58
7529 // Windows 32bit: fs:__tls_array
7530
7531 // If GV is an alias then use the aliasee for determining
7532 // thread-localness.
7533 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7534 GV = GA->resolveAliasedGlobal(false);
7535 DebugLoc dl = GA->getDebugLoc();
7536 SDValue Chain = DAG.getEntryNode();
7537
7538 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7539 // %gs:0x58 (64-bit).
7540 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7541 ? Type::getInt8PtrTy(*DAG.getContext(),
7542 256)
7543 : Type::getInt32PtrTy(*DAG.getContext(),
7544 257));
7545
7546 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7547 Subtarget->is64Bit()
7548 ? DAG.getIntPtrConstant(0x58)
7549 : DAG.getExternalSymbol("_tls_array",
7550 getPointerTy()),
7551 MachinePointerInfo(Ptr),
7552 false, false, false, 0);
7553
7554 // Load the _tls_index variable
7555 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7556 if (Subtarget->is64Bit())
7557 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7558 IDX, MachinePointerInfo(), MVT::i32,
7559 false, false, 0);
7560 else
7561 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7562 false, false, false, 0);
7563
7564 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007565 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007566 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7567
7568 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7569 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7570 false, false, false, 0);
7571
7572 // Get the offset of start of .tls section
7573 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7574 GA->getValueType(0),
7575 GA->getOffset(), X86II::MO_SECREL);
7576 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7577
7578 // The address of the thread local variable is the add of the thread
7579 // pointer with the offset of the variable.
7580 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007581 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007582
David Blaikie4d6ccb52012-01-20 21:51:11 +00007583 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007584}
7585
Evan Cheng0db9fe62006-04-25 20:13:52 +00007586
Chad Rosierb90d2a92012-01-03 23:19:12 +00007587/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7588/// and take a 2 x i32 value to shift plus a shift amount.
7589SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007590 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007591 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007592 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007593 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007594 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007595 SDValue ShOpLo = Op.getOperand(0);
7596 SDValue ShOpHi = Op.getOperand(1);
7597 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007598 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007600 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007601
Dan Gohman475871a2008-07-27 21:46:04 +00007602 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007603 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007604 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7605 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007606 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007607 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7608 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007609 }
Evan Chenge3413162006-01-09 18:33:28 +00007610
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7612 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007613 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007615
Dan Gohman475871a2008-07-27 21:46:04 +00007616 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007618 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7619 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007620
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007621 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007622 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7623 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007624 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007625 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7626 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007627 }
7628
Dan Gohman475871a2008-07-27 21:46:04 +00007629 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007630 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631}
Evan Chenga3195e82006-01-12 22:54:21 +00007632
Dan Gohmand858e902010-04-17 15:26:15 +00007633SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7634 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007635 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007636
Dale Johannesen0488fb62010-09-30 23:57:10 +00007637 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007638 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007639
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007641 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007642
Eli Friedman36df4992009-05-27 00:47:34 +00007643 // These are really Legal; return the operand so the caller accepts it as
7644 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007646 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007647 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007648 Subtarget->is64Bit()) {
7649 return Op;
7650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007651
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007652 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007653 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007654 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007655 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007656 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007657 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007658 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007659 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007660 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007661 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7662}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663
Owen Andersone50ed302009-08-10 22:56:29 +00007664SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007665 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007666 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007667 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007668 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007669 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007670 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007671 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007672 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007673 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007675
Chris Lattner492a43e2010-09-22 01:28:21 +00007676 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007677
Stuart Hastings84be9582011-06-02 15:57:11 +00007678 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7679 MachineMemOperand *MMO;
7680 if (FI) {
7681 int SSFI = FI->getIndex();
7682 MMO =
7683 DAG.getMachineFunction()
7684 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7685 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7686 } else {
7687 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7688 StackSlot = StackSlot.getOperand(1);
7689 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007690 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007691 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7692 X86ISD::FILD, DL,
7693 Tys, Ops, array_lengthof(Ops),
7694 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007696 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007697 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007698 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007699
7700 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7701 // shouldn't be necessary except that RFP cannot be live across
7702 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007703 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007704 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7705 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007706 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007708 SDValue Ops[] = {
7709 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7710 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007711 MachineMemOperand *MMO =
7712 DAG.getMachineFunction()
7713 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007714 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007715
Chris Lattner492a43e2010-09-22 01:28:21 +00007716 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7717 Ops, array_lengthof(Ops),
7718 Op.getValueType(), MMO);
7719 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007720 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007721 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007722 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007723
Evan Cheng0db9fe62006-04-25 20:13:52 +00007724 return Result;
7725}
7726
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007728SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7729 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007730 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007731 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007732 movq %rax, %xmm0
7733 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7734 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7735 #ifdef __SSE3__
7736 haddpd %xmm0, %xmm0
7737 #else
7738 pshufd $0x4e, %xmm0, %xmm1
7739 addpd %xmm1, %xmm0
7740 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007741 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007742
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007743 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007744 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007745
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007746 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007747 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7748 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007749 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007750
Chris Lattner97484792012-01-25 09:56:22 +00007751 SmallVector<Constant*,2> CV1;
7752 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007753 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007754 CV1.push_back(
7755 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7756 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007757 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007758
Bill Wendling397ae212012-01-05 02:13:20 +00007759 // Load the 64-bit value into an XMM register.
7760 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7761 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007762 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007763 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007764 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007765 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7766 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7767 CLod0);
7768
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007770 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007771 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007772 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007774 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007775
Craig Topperd0a31172012-01-10 06:37:29 +00007776 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007777 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7778 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7779 } else {
7780 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7781 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7782 S2F, 0x4E, DAG);
7783 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7784 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7785 Sub);
7786 }
7787
7788 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007789 DAG.getIntPtrConstant(0));
7790}
7791
Bill Wendling8b8a6362009-01-17 03:56:04 +00007792// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007793SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7794 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007795 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007796 // FP constant to bias correct the final result.
7797 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799
7800 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007802 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007803
Eli Friedmanf3704762011-08-29 21:15:46 +00007804 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007805 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007806
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007808 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007809 DAG.getIntPtrConstant(0));
7810
7811 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007813 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007814 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007816 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007817 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 MVT::v2f64, Bias)));
7819 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007820 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007821 DAG.getIntPtrConstant(0));
7822
7823 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007825
7826 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007827 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007828
Craig Topper69947b92012-04-23 06:57:04 +00007829 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007830 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007831 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007832 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007833 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007834
7835 // Handle final rounding.
7836 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007837}
7838
Dan Gohmand858e902010-04-17 15:26:15 +00007839SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7840 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007841 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007842 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007843
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007844 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007845 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7846 // the optimization here.
7847 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007848 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007849
Owen Andersone50ed302009-08-10 22:56:29 +00007850 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007851 EVT DstVT = Op.getValueType();
7852 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007853 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007854 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007855 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007856 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007857 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007858
7859 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007861 if (SrcVT == MVT::i32) {
7862 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7863 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7864 getPointerTy(), StackSlot, WordOff);
7865 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007866 StackSlot, MachinePointerInfo(),
7867 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007868 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007869 OffsetSlot, MachinePointerInfo(),
7870 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007871 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7872 return Fild;
7873 }
7874
7875 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7876 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007877 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007878 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007879 // For i64 source, we need to add the appropriate power of 2 if the input
7880 // was negative. This is the same as the optimization in
7881 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7882 // we must be careful to do the computation in x87 extended precision, not
7883 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007884 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7885 MachineMemOperand *MMO =
7886 DAG.getMachineFunction()
7887 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7888 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007889
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007890 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7891 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007892 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7893 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007894
7895 APInt FF(32, 0x5F800000ULL);
7896
7897 // Check whether the sign bit is set.
7898 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7899 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7900 ISD::SETLT);
7901
7902 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7903 SDValue FudgePtr = DAG.getConstantPool(
7904 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7905 getPointerTy());
7906
7907 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7908 SDValue Zero = DAG.getIntPtrConstant(0);
7909 SDValue Four = DAG.getIntPtrConstant(4);
7910 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7911 Zero, Four);
7912 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7913
7914 // Load the value out, extending it from f32 to f80.
7915 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007916 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007917 FudgePtr, MachinePointerInfo::getConstantPool(),
7918 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007919 // Extend everything to 80 bits to force it to be done on x87.
7920 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7921 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007922}
7923
Dan Gohman475871a2008-07-27 21:46:04 +00007924std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007925FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007926 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007927
Owen Andersone50ed302009-08-10 22:56:29 +00007928 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007929
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007930 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7932 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007933 }
7934
Owen Anderson825b72b2009-08-11 20:47:22 +00007935 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7936 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007937 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007939 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007941 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007942 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007943 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007944 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007945 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007946 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007947
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007948 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7949 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007950 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007951 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007952 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007953 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007954
Evan Cheng0db9fe62006-04-25 20:13:52 +00007955 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007956 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7957 Opc = X86ISD::WIN_FTOL;
7958 else
7959 switch (DstTy.getSimpleVT().SimpleTy) {
7960 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7961 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7962 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7963 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7964 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007965
Dan Gohman475871a2008-07-27 21:46:04 +00007966 SDValue Chain = DAG.getEntryNode();
7967 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007968 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007969 // FIXME This causes a redundant load/store if the SSE-class value is already
7970 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007971 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007972 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007973 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007974 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007975 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007977 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007978 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007979 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007980
Chris Lattner492a43e2010-09-22 01:28:21 +00007981 MachineMemOperand *MMO =
7982 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7983 MachineMemOperand::MOLoad, MemSize, MemSize);
7984 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7985 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007986 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007987 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007988 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7989 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007990
Chris Lattner07290932010-09-22 01:05:16 +00007991 MachineMemOperand *MMO =
7992 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7993 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007994
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007995 if (Opc != X86ISD::WIN_FTOL) {
7996 // Build the FP_TO_INT*_IN_MEM
7997 SDValue Ops[] = { Chain, Value, StackSlot };
7998 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7999 Ops, 3, DstTy, MMO);
8000 return std::make_pair(FIST, StackSlot);
8001 } else {
8002 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8003 DAG.getVTList(MVT::Other, MVT::Glue),
8004 Chain, Value);
8005 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8006 MVT::i32, ftol.getValue(1));
8007 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8008 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008009 SDValue Ops[] = { eax, edx };
8010 SDValue pair = IsReplace
8011 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8012 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008013 return std::make_pair(pair, SDValue());
8014 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008015}
8016
Dan Gohmand858e902010-04-17 15:26:15 +00008017SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8018 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008019 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008020 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008021
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008022 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8023 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008024 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008025 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8026 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008028 if (StackSlot.getNode())
8029 // Load the result.
8030 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8031 FIST, StackSlot, MachinePointerInfo(),
8032 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008033
8034 // The node is the result.
8035 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008036}
8037
Dan Gohmand858e902010-04-17 15:26:15 +00008038SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8039 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008040 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8041 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008042 SDValue FIST = Vals.first, StackSlot = Vals.second;
8043 assert(FIST.getNode() && "Unexpected failure");
8044
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008045 if (StackSlot.getNode())
8046 // Load the result.
8047 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8048 FIST, StackSlot, MachinePointerInfo(),
8049 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008050
8051 // The node is the result.
8052 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008053}
8054
Dan Gohmand858e902010-04-17 15:26:15 +00008055SDValue X86TargetLowering::LowerFABS(SDValue Op,
8056 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008057 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008058 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008059 EVT VT = Op.getValueType();
8060 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008061 if (VT.isVector())
8062 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008063 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008064 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008065 C = ConstantVector::getSplat(2,
8066 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008067 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008068 C = ConstantVector::getSplat(4,
8069 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008070 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008071 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008072 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008073 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008074 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008075 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008076}
8077
Dan Gohmand858e902010-04-17 15:26:15 +00008078SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008079 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008080 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008081 EVT VT = Op.getValueType();
8082 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008083 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8084 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008085 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008086 NumElts = VT.getVectorNumElements();
8087 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008088 Constant *C;
8089 if (EltVT == MVT::f64)
8090 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8091 else
8092 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8093 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008094 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008095 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008096 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008097 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008098 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008099 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008100 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008101 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008102 DAG.getNode(ISD::BITCAST, dl, XORVT,
8103 Op.getOperand(0)),
8104 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008105 }
Craig Topper69947b92012-04-23 06:57:04 +00008106
8107 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008108}
8109
Dan Gohmand858e902010-04-17 15:26:15 +00008110SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008111 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008112 SDValue Op0 = Op.getOperand(0);
8113 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008114 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008115 EVT VT = Op.getValueType();
8116 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008117
8118 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008119 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008120 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008121 SrcVT = VT;
8122 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008123 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008124 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008125 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008126 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008127 }
8128
8129 // At this point the operands and the result should have the same
8130 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008131
Evan Cheng68c47cb2007-01-05 07:55:56 +00008132 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008133 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008134 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008135 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008137 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008138 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8139 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8140 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8141 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008142 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008143 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008144 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008145 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008146 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008147 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008148 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008149
8150 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008151 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008152 // Op0 is MVT::f32, Op1 is MVT::f64.
8153 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8154 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8155 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008156 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008157 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008158 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008159 }
8160
Evan Cheng73d6cf12007-01-05 21:37:56 +00008161 // Clear first operand sign bit.
8162 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008166 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008171 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008172 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008173 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008174 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008175 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008176 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008177 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008178
8179 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008180 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008181}
8182
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008183SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8184 SDValue N0 = Op.getOperand(0);
8185 DebugLoc dl = Op.getDebugLoc();
8186 EVT VT = Op.getValueType();
8187
8188 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8189 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8190 DAG.getConstant(1, VT));
8191 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8192}
8193
Dan Gohman076aee32009-03-04 19:44:21 +00008194/// Emit nodes that will be selected as "test Op0,Op0", or something
8195/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008196SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008197 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008198 DebugLoc dl = Op.getDebugLoc();
8199
Dan Gohman31125812009-03-07 01:58:32 +00008200 // CF and OF aren't always set the way we want. Determine which
8201 // of these we need.
8202 bool NeedCF = false;
8203 bool NeedOF = false;
8204 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008205 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008206 case X86::COND_A: case X86::COND_AE:
8207 case X86::COND_B: case X86::COND_BE:
8208 NeedCF = true;
8209 break;
8210 case X86::COND_G: case X86::COND_GE:
8211 case X86::COND_L: case X86::COND_LE:
8212 case X86::COND_O: case X86::COND_NO:
8213 NeedOF = true;
8214 break;
Dan Gohman31125812009-03-07 01:58:32 +00008215 }
8216
Dan Gohman076aee32009-03-04 19:44:21 +00008217 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008218 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8219 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008220 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8221 // Emit a CMP with 0, which is the TEST pattern.
8222 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8223 DAG.getConstant(0, Op.getValueType()));
8224
8225 unsigned Opcode = 0;
8226 unsigned NumOperands = 0;
8227 switch (Op.getNode()->getOpcode()) {
8228 case ISD::ADD:
8229 // Due to an isel shortcoming, be conservative if this add is likely to be
8230 // selected as part of a load-modify-store instruction. When the root node
8231 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8232 // uses of other nodes in the match, such as the ADD in this case. This
8233 // leads to the ADD being left around and reselected, with the result being
8234 // two adds in the output. Alas, even if none our users are stores, that
8235 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8236 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8237 // climbing the DAG back to the root, and it doesn't seem to be worth the
8238 // effort.
8239 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008240 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8241 if (UI->getOpcode() != ISD::CopyToReg &&
8242 UI->getOpcode() != ISD::SETCC &&
8243 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008244 goto default_case;
8245
8246 if (ConstantSDNode *C =
8247 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8248 // An add of one will be selected as an INC.
8249 if (C->getAPIntValue() == 1) {
8250 Opcode = X86ISD::INC;
8251 NumOperands = 1;
8252 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008253 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008254
8255 // An add of negative one (subtract of one) will be selected as a DEC.
8256 if (C->getAPIntValue().isAllOnesValue()) {
8257 Opcode = X86ISD::DEC;
8258 NumOperands = 1;
8259 break;
8260 }
Dan Gohman076aee32009-03-04 19:44:21 +00008261 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008262
8263 // Otherwise use a regular EFLAGS-setting add.
8264 Opcode = X86ISD::ADD;
8265 NumOperands = 2;
8266 break;
8267 case ISD::AND: {
8268 // If the primary and result isn't used, don't bother using X86ISD::AND,
8269 // because a TEST instruction will be better.
8270 bool NonFlagUse = false;
8271 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8272 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8273 SDNode *User = *UI;
8274 unsigned UOpNo = UI.getOperandNo();
8275 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8276 // Look pass truncate.
8277 UOpNo = User->use_begin().getOperandNo();
8278 User = *User->use_begin();
8279 }
8280
8281 if (User->getOpcode() != ISD::BRCOND &&
8282 User->getOpcode() != ISD::SETCC &&
8283 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8284 NonFlagUse = true;
8285 break;
8286 }
Dan Gohman076aee32009-03-04 19:44:21 +00008287 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008288
8289 if (!NonFlagUse)
8290 break;
8291 }
8292 // FALL THROUGH
8293 case ISD::SUB:
8294 case ISD::OR:
8295 case ISD::XOR:
8296 // Due to the ISEL shortcoming noted above, be conservative if this op is
8297 // likely to be selected as part of a load-modify-store instruction.
8298 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8299 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8300 if (UI->getOpcode() == ISD::STORE)
8301 goto default_case;
8302
8303 // Otherwise use a regular EFLAGS-setting instruction.
8304 switch (Op.getNode()->getOpcode()) {
8305 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008306 case ISD::SUB:
8307 // If the only use of SUB is EFLAGS, use CMP instead.
8308 if (Op.hasOneUse())
8309 Opcode = X86ISD::CMP;
8310 else
8311 Opcode = X86ISD::SUB;
8312 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008313 case ISD::OR: Opcode = X86ISD::OR; break;
8314 case ISD::XOR: Opcode = X86ISD::XOR; break;
8315 case ISD::AND: Opcode = X86ISD::AND; break;
8316 }
8317
8318 NumOperands = 2;
8319 break;
8320 case X86ISD::ADD:
8321 case X86ISD::SUB:
8322 case X86ISD::INC:
8323 case X86ISD::DEC:
8324 case X86ISD::OR:
8325 case X86ISD::XOR:
8326 case X86ISD::AND:
8327 return SDValue(Op.getNode(), 1);
8328 default:
8329 default_case:
8330 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008331 }
8332
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008333 if (Opcode == 0)
8334 // Emit a CMP with 0, which is the TEST pattern.
8335 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8336 DAG.getConstant(0, Op.getValueType()));
8337
Manman Ren87253c22012-06-07 00:42:47 +00008338 if (Opcode == X86ISD::CMP) {
8339 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8340 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008341 // We can't replace usage of SUB with CMP.
8342 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008343 return SDValue(New.getNode(), 0);
8344 }
8345
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008346 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8347 SmallVector<SDValue, 4> Ops;
8348 for (unsigned i = 0; i != NumOperands; ++i)
8349 Ops.push_back(Op.getOperand(i));
8350
8351 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8352 DAG.ReplaceAllUsesWith(Op, New);
8353 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008354}
8355
8356/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8357/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008358SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008359 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008360 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8361 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008362 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008363
8364 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008365 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008366}
8367
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008368/// Convert a comparison if required by the subtarget.
8369SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8370 SelectionDAG &DAG) const {
8371 // If the subtarget does not support the FUCOMI instruction, floating-point
8372 // comparisons have to be converted.
8373 if (Subtarget->hasCMov() ||
8374 Cmp.getOpcode() != X86ISD::CMP ||
8375 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8376 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8377 return Cmp;
8378
8379 // The instruction selector will select an FUCOM instruction instead of
8380 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8381 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8382 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8383 DebugLoc dl = Cmp.getDebugLoc();
8384 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8385 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8386 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8387 DAG.getConstant(8, MVT::i8));
8388 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8389 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8390}
8391
Evan Chengd40d03e2010-01-06 19:38:29 +00008392/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8393/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008394SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8395 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008396 SDValue Op0 = And.getOperand(0);
8397 SDValue Op1 = And.getOperand(1);
8398 if (Op0.getOpcode() == ISD::TRUNCATE)
8399 Op0 = Op0.getOperand(0);
8400 if (Op1.getOpcode() == ISD::TRUNCATE)
8401 Op1 = Op1.getOperand(0);
8402
Evan Chengd40d03e2010-01-06 19:38:29 +00008403 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008404 if (Op1.getOpcode() == ISD::SHL)
8405 std::swap(Op0, Op1);
8406 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008407 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8408 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008409 // If we looked past a truncate, check that it's only truncating away
8410 // known zeros.
8411 unsigned BitWidth = Op0.getValueSizeInBits();
8412 unsigned AndBitWidth = And.getValueSizeInBits();
8413 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008414 APInt Zeros, Ones;
8415 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008416 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8417 return SDValue();
8418 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008419 LHS = Op1;
8420 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008421 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008422 } else if (Op1.getOpcode() == ISD::Constant) {
8423 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008424 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008425 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008426
8427 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008428 LHS = AndLHS.getOperand(0);
8429 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008430 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008431
8432 // Use BT if the immediate can't be encoded in a TEST instruction.
8433 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8434 LHS = AndLHS;
8435 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8436 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008437 }
Evan Cheng0488db92007-09-25 01:57:46 +00008438
Evan Chengd40d03e2010-01-06 19:38:29 +00008439 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008440 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008441 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008442 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008443 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008444 // Also promote i16 to i32 for performance / code size reason.
8445 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008446 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008447 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008448
Evan Chengd40d03e2010-01-06 19:38:29 +00008449 // If the operand types disagree, extend the shift amount to match. Since
8450 // BT ignores high bits (like shifts) we can use anyextend.
8451 if (LHS.getValueType() != RHS.getValueType())
8452 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008453
Evan Chengd40d03e2010-01-06 19:38:29 +00008454 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8455 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8456 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8457 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008458 }
8459
Evan Cheng54de3ea2010-01-05 06:52:31 +00008460 return SDValue();
8461}
8462
Dan Gohmand858e902010-04-17 15:26:15 +00008463SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008464
8465 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8466
Evan Cheng54de3ea2010-01-05 06:52:31 +00008467 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8468 SDValue Op0 = Op.getOperand(0);
8469 SDValue Op1 = Op.getOperand(1);
8470 DebugLoc dl = Op.getDebugLoc();
8471 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8472
8473 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008474 // Lower (X & (1 << N)) == 0 to BT(X, N).
8475 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8476 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008477 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008478 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008479 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008480 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8481 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8482 if (NewSetCC.getNode())
8483 return NewSetCC;
8484 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008485
Chris Lattner481eebc2010-12-19 21:23:48 +00008486 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8487 // these.
8488 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008489 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008490 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8491 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008492
Chris Lattner481eebc2010-12-19 21:23:48 +00008493 // If the input is a setcc, then reuse the input setcc or use a new one with
8494 // the inverted condition.
8495 if (Op0.getOpcode() == X86ISD::SETCC) {
8496 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8497 bool Invert = (CC == ISD::SETNE) ^
8498 cast<ConstantSDNode>(Op1)->isNullValue();
8499 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008500
Evan Cheng2c755ba2010-02-27 07:36:59 +00008501 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008502 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8503 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8504 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008505 }
8506
Evan Chenge5b51ac2010-04-17 06:13:15 +00008507 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008508 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008509 if (X86CC == X86::COND_INVALID)
8510 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008511
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008512 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008513 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008515 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008516}
8517
Craig Topper89af15e2011-09-18 08:03:58 +00008518// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008519// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008520static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008521 EVT VT = Op.getValueType();
8522
Duncan Sands28b77e92011-09-06 19:07:46 +00008523 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008524 "Unsupported value type for operation");
8525
Craig Topper66ddd152012-04-27 22:54:43 +00008526 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008527 DebugLoc dl = Op.getDebugLoc();
8528 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008529
8530 // Extract the LHS vectors
8531 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008532 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8533 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008534
8535 // Extract the RHS vectors
8536 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008537 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8538 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008539
8540 // Issue the operation on the smaller types and concatenate the result back
8541 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8542 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8543 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8544 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8545 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8546}
8547
8548
Dan Gohmand858e902010-04-17 15:26:15 +00008549SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008550 SDValue Cond;
8551 SDValue Op0 = Op.getOperand(0);
8552 SDValue Op1 = Op.getOperand(1);
8553 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008554 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008555 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8556 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008557 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008558
8559 if (isFP) {
8560 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008561 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008562 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008563
Nate Begeman30a0de92008-07-17 16:51:19 +00008564 bool Swap = false;
8565
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008566 // SSE Condition code mapping:
8567 // 0 - EQ
8568 // 1 - LT
8569 // 2 - LE
8570 // 3 - UNORD
8571 // 4 - NEQ
8572 // 5 - NLT
8573 // 6 - NLE
8574 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008575 switch (SetCCOpcode) {
8576 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008577 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008578 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008579 case ISD::SETOGT:
8580 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008581 case ISD::SETLT:
8582 case ISD::SETOLT: SSECC = 1; break;
8583 case ISD::SETOGE:
8584 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008585 case ISD::SETLE:
8586 case ISD::SETOLE: SSECC = 2; break;
8587 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008588 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008589 case ISD::SETNE: SSECC = 4; break;
8590 case ISD::SETULE: Swap = true;
8591 case ISD::SETUGE: SSECC = 5; break;
8592 case ISD::SETULT: Swap = true;
8593 case ISD::SETUGT: SSECC = 6; break;
8594 case ISD::SETO: SSECC = 7; break;
8595 }
8596 if (Swap)
8597 std::swap(Op0, Op1);
8598
Nate Begemanfb8ead02008-07-25 19:05:58 +00008599 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008600 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008601 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008602 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008603 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8604 DAG.getConstant(3, MVT::i8));
8605 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8606 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008607 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008608 }
8609 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008610 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008611 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8612 DAG.getConstant(7, MVT::i8));
8613 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8614 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008615 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008616 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008617 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 }
8619 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008620 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8621 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008623
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008624 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008625 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008626 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008627
Nate Begeman30a0de92008-07-17 16:51:19 +00008628 // We are handling one of the integer comparisons here. Since SSE only has
8629 // GT and EQ comparisons for integer, swapping operands and multiple
8630 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008631 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008632 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008633
Nate Begeman30a0de92008-07-17 16:51:19 +00008634 switch (SetCCOpcode) {
8635 default: break;
8636 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008637 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008638 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008639 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008640 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008641 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008642 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008643 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008644 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008645 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008646 }
8647 if (Swap)
8648 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008649
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008650 // Check that the operation in question is available (most are plain SSE2,
8651 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008652 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008653 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008654 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008655 return SDValue();
8656
Nate Begeman30a0de92008-07-17 16:51:19 +00008657 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8658 // bits of the inputs before performing those operations.
8659 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008660 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008661 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8662 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008663 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008664 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8665 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008666 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8667 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008669
Dale Johannesenace16102009-02-03 19:33:06 +00008670 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008671
8672 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008673 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008674 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008675
Nate Begeman30a0de92008-07-17 16:51:19 +00008676 return Result;
8677}
Evan Cheng0488db92007-09-25 01:57:46 +00008678
Evan Cheng370e5342008-12-03 08:38:43 +00008679// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008680static bool isX86LogicalCmp(SDValue Op) {
8681 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008682 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8683 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008684 return true;
8685 if (Op.getResNo() == 1 &&
8686 (Opc == X86ISD::ADD ||
8687 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008688 Opc == X86ISD::ADC ||
8689 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008690 Opc == X86ISD::SMUL ||
8691 Opc == X86ISD::UMUL ||
8692 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008693 Opc == X86ISD::DEC ||
8694 Opc == X86ISD::OR ||
8695 Opc == X86ISD::XOR ||
8696 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008697 return true;
8698
Chris Lattner9637d5b2010-12-05 07:49:54 +00008699 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8700 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008701
Dan Gohman076aee32009-03-04 19:44:21 +00008702 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008703}
8704
Chris Lattnera2b56002010-12-05 01:23:24 +00008705static bool isZero(SDValue V) {
8706 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8707 return C && C->isNullValue();
8708}
8709
Chris Lattner96908b12010-12-05 02:00:51 +00008710static bool isAllOnes(SDValue V) {
8711 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8712 return C && C->isAllOnesValue();
8713}
8714
Dan Gohmand858e902010-04-17 15:26:15 +00008715SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008716 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008717 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008718 SDValue Op1 = Op.getOperand(1);
8719 SDValue Op2 = Op.getOperand(2);
8720 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008721 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008722
Dan Gohman1a492952009-10-20 16:22:37 +00008723 if (Cond.getOpcode() == ISD::SETCC) {
8724 SDValue NewCond = LowerSETCC(Cond, DAG);
8725 if (NewCond.getNode())
8726 Cond = NewCond;
8727 }
Evan Cheng734503b2006-09-11 02:19:56 +00008728
Manman Ren769ea2f2012-05-01 17:16:15 +00008729 // Handle the following cases related to max and min:
8730 // (a > b) ? (a-b) : 0
8731 // (a >= b) ? (a-b) : 0
8732 // (b < a) ? (a-b) : 0
8733 // (b <= a) ? (a-b) : 0
8734 // Comparison is removed to use EFLAGS from SUB.
8735 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8736 if (Cond.getOpcode() == X86ISD::SETCC &&
8737 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8738 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8739 C->getAPIntValue() == 0) {
8740 SDValue Cmp = Cond.getOperand(1);
8741 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8742 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8743 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8744 (CC == X86::COND_G || CC == X86::COND_GE ||
8745 CC == X86::COND_A || CC == X86::COND_AE)) ||
8746 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8747 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8748 (CC == X86::COND_L || CC == X86::COND_LE ||
8749 CC == X86::COND_B || CC == X86::COND_BE))) {
8750
8751 if (Op1.getOpcode() == ISD::SUB) {
8752 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8753 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8754 Op1.getOperand(0), Op1.getOperand(1));
8755 DAG.ReplaceAllUsesWith(Op1, New);
8756 Op1 = New;
8757 }
8758
8759 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8760 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8761 CC == X86::COND_L ||
8762 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8763 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8764 SDValue(Op1.getNode(), 1) };
8765 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8766 }
8767 }
8768
Chris Lattnera2b56002010-12-05 01:23:24 +00008769 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008770 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008771 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008772 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008773 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008774 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8775 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008776 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008777
Chris Lattnera2b56002010-12-05 01:23:24 +00008778 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008779
8780 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008781 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8782 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008783
8784 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008785 // Apply further optimizations for special cases
8786 // (select (x != 0), -1, 0) -> neg & sbb
8787 // (select (x == 0), 0, -1) -> neg & sbb
8788 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8789 if (YC->isNullValue() &&
8790 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8791 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8792 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8793 DAG.getConstant(0, CmpOp0.getValueType()),
8794 CmpOp0);
8795 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8796 DAG.getConstant(X86::COND_B, MVT::i8),
8797 SDValue(Neg.getNode(), 1));
8798 return Res;
8799 }
8800
Chris Lattnera2b56002010-12-05 01:23:24 +00008801 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8802 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008803 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008804
Chris Lattner96908b12010-12-05 02:00:51 +00008805 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008806 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8807 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008808
Chris Lattner96908b12010-12-05 02:00:51 +00008809 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8810 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008811
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008812 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008813 if (N2C == 0 || !N2C->isNullValue())
8814 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8815 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008816 }
8817 }
8818
Chris Lattnera2b56002010-12-05 01:23:24 +00008819 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008820 if (Cond.getOpcode() == ISD::AND &&
8821 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8822 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008823 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008824 Cond = Cond.getOperand(0);
8825 }
8826
Evan Cheng3f41d662007-10-08 22:16:29 +00008827 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8828 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008829 unsigned CondOpcode = Cond.getOpcode();
8830 if (CondOpcode == X86ISD::SETCC ||
8831 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008832 CC = Cond.getOperand(0);
8833
Dan Gohman475871a2008-07-27 21:46:04 +00008834 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008835 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008836 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008837
Evan Cheng3f41d662007-10-08 22:16:29 +00008838 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008839 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008840 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008841 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008842
Chris Lattnerd1980a52009-03-12 06:52:53 +00008843 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8844 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008845 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008846 addTest = false;
8847 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008848 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8849 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8850 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8851 Cond.getOperand(0).getValueType() != MVT::i8)) {
8852 SDValue LHS = Cond.getOperand(0);
8853 SDValue RHS = Cond.getOperand(1);
8854 unsigned X86Opcode;
8855 unsigned X86Cond;
8856 SDVTList VTs;
8857 switch (CondOpcode) {
8858 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8859 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8860 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8861 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8862 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8863 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8864 default: llvm_unreachable("unexpected overflowing operator");
8865 }
8866 if (CondOpcode == ISD::UMULO)
8867 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8868 MVT::i32);
8869 else
8870 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8871
8872 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8873
8874 if (CondOpcode == ISD::UMULO)
8875 Cond = X86Op.getValue(2);
8876 else
8877 Cond = X86Op.getValue(1);
8878
8879 CC = DAG.getConstant(X86Cond, MVT::i8);
8880 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008881 }
8882
8883 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008884 // Look pass the truncate.
8885 if (Cond.getOpcode() == ISD::TRUNCATE)
8886 Cond = Cond.getOperand(0);
8887
8888 // We know the result of AND is compared against zero. Try to match
8889 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008890 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008891 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008892 if (NewSetCC.getNode()) {
8893 CC = NewSetCC.getOperand(0);
8894 Cond = NewSetCC.getOperand(1);
8895 addTest = false;
8896 }
8897 }
8898 }
8899
8900 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008901 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008902 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008903 }
8904
Benjamin Kramere915ff32010-12-22 23:09:28 +00008905 // a < b ? -1 : 0 -> RES = ~setcc_carry
8906 // a < b ? 0 : -1 -> RES = setcc_carry
8907 // a >= b ? -1 : 0 -> RES = setcc_carry
8908 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8909 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008910 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008911 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8912
8913 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8914 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8915 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8916 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8917 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8918 return DAG.getNOT(DL, Res, Res.getValueType());
8919 return Res;
8920 }
8921 }
8922
Evan Cheng0488db92007-09-25 01:57:46 +00008923 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8924 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008925 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008926 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008927 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008928}
8929
Evan Cheng370e5342008-12-03 08:38:43 +00008930// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8931// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8932// from the AND / OR.
8933static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8934 Opc = Op.getOpcode();
8935 if (Opc != ISD::OR && Opc != ISD::AND)
8936 return false;
8937 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8938 Op.getOperand(0).hasOneUse() &&
8939 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8940 Op.getOperand(1).hasOneUse());
8941}
8942
Evan Cheng961d6d42009-02-02 08:19:07 +00008943// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8944// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008945static bool isXor1OfSetCC(SDValue Op) {
8946 if (Op.getOpcode() != ISD::XOR)
8947 return false;
8948 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8949 if (N1C && N1C->getAPIntValue() == 1) {
8950 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8951 Op.getOperand(0).hasOneUse();
8952 }
8953 return false;
8954}
8955
Dan Gohmand858e902010-04-17 15:26:15 +00008956SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008957 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008958 SDValue Chain = Op.getOperand(0);
8959 SDValue Cond = Op.getOperand(1);
8960 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008961 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008962 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008963 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008964
Dan Gohman1a492952009-10-20 16:22:37 +00008965 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008966 // Check for setcc([su]{add,sub,mul}o == 0).
8967 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8968 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8969 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8970 Cond.getOperand(0).getResNo() == 1 &&
8971 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8972 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8973 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8974 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8975 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8976 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8977 Inverted = true;
8978 Cond = Cond.getOperand(0);
8979 } else {
8980 SDValue NewCond = LowerSETCC(Cond, DAG);
8981 if (NewCond.getNode())
8982 Cond = NewCond;
8983 }
Dan Gohman1a492952009-10-20 16:22:37 +00008984 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008985#if 0
8986 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008987 else if (Cond.getOpcode() == X86ISD::ADD ||
8988 Cond.getOpcode() == X86ISD::SUB ||
8989 Cond.getOpcode() == X86ISD::SMUL ||
8990 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008991 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008992#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008993
Evan Chengad9c0a32009-12-15 00:53:42 +00008994 // Look pass (and (setcc_carry (cmp ...)), 1).
8995 if (Cond.getOpcode() == ISD::AND &&
8996 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8997 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008998 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008999 Cond = Cond.getOperand(0);
9000 }
9001
Evan Cheng3f41d662007-10-08 22:16:29 +00009002 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9003 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009004 unsigned CondOpcode = Cond.getOpcode();
9005 if (CondOpcode == X86ISD::SETCC ||
9006 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009007 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009008
Dan Gohman475871a2008-07-27 21:46:04 +00009009 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009010 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009011 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009012 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009013 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009014 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009015 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009016 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009017 default: break;
9018 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009019 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009020 // These can only come from an arithmetic instruction with overflow,
9021 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009022 Cond = Cond.getNode()->getOperand(1);
9023 addTest = false;
9024 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009025 }
Evan Cheng0488db92007-09-25 01:57:46 +00009026 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009027 }
9028 CondOpcode = Cond.getOpcode();
9029 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9030 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9031 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9032 Cond.getOperand(0).getValueType() != MVT::i8)) {
9033 SDValue LHS = Cond.getOperand(0);
9034 SDValue RHS = Cond.getOperand(1);
9035 unsigned X86Opcode;
9036 unsigned X86Cond;
9037 SDVTList VTs;
9038 switch (CondOpcode) {
9039 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9040 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9041 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9042 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9043 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9044 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9045 default: llvm_unreachable("unexpected overflowing operator");
9046 }
9047 if (Inverted)
9048 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9049 if (CondOpcode == ISD::UMULO)
9050 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9051 MVT::i32);
9052 else
9053 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9054
9055 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9056
9057 if (CondOpcode == ISD::UMULO)
9058 Cond = X86Op.getValue(2);
9059 else
9060 Cond = X86Op.getValue(1);
9061
9062 CC = DAG.getConstant(X86Cond, MVT::i8);
9063 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009064 } else {
9065 unsigned CondOpc;
9066 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9067 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009068 if (CondOpc == ISD::OR) {
9069 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9070 // two branches instead of an explicit OR instruction with a
9071 // separate test.
9072 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009073 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009074 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009076 Chain, Dest, CC, Cmp);
9077 CC = Cond.getOperand(1).getOperand(0);
9078 Cond = Cmp;
9079 addTest = false;
9080 }
9081 } else { // ISD::AND
9082 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9083 // two branches instead of an explicit AND instruction with a
9084 // separate test. However, we only do this if this block doesn't
9085 // have a fall-through edge, because this requires an explicit
9086 // jmp when the condition is false.
9087 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009088 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009089 Op.getNode()->hasOneUse()) {
9090 X86::CondCode CCode =
9091 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9092 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009094 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009095 // Look for an unconditional branch following this conditional branch.
9096 // We need this because we need to reverse the successors in order
9097 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009098 if (User->getOpcode() == ISD::BR) {
9099 SDValue FalseBB = User->getOperand(1);
9100 SDNode *NewBR =
9101 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009102 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009103 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009104 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009105
Dale Johannesene4d209d2009-02-03 20:21:25 +00009106 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009107 Chain, Dest, CC, Cmp);
9108 X86::CondCode CCode =
9109 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9110 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009112 Cond = Cmp;
9113 addTest = false;
9114 }
9115 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009116 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009117 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9118 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9119 // It should be transformed during dag combiner except when the condition
9120 // is set by a arithmetics with overflow node.
9121 X86::CondCode CCode =
9122 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9123 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009124 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009125 Cond = Cond.getOperand(0).getOperand(1);
9126 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009127 } else if (Cond.getOpcode() == ISD::SETCC &&
9128 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9129 // For FCMP_OEQ, we can emit
9130 // two branches instead of an explicit AND instruction with a
9131 // separate test. However, we only do this if this block doesn't
9132 // have a fall-through edge, because this requires an explicit
9133 // jmp when the condition is false.
9134 if (Op.getNode()->hasOneUse()) {
9135 SDNode *User = *Op.getNode()->use_begin();
9136 // Look for an unconditional branch following this conditional branch.
9137 // We need this because we need to reverse the successors in order
9138 // to implement FCMP_OEQ.
9139 if (User->getOpcode() == ISD::BR) {
9140 SDValue FalseBB = User->getOperand(1);
9141 SDNode *NewBR =
9142 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9143 assert(NewBR == User);
9144 (void)NewBR;
9145 Dest = FalseBB;
9146
9147 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9148 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009149 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009150 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9151 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9152 Chain, Dest, CC, Cmp);
9153 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9154 Cond = Cmp;
9155 addTest = false;
9156 }
9157 }
9158 } else if (Cond.getOpcode() == ISD::SETCC &&
9159 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9160 // For FCMP_UNE, we can emit
9161 // two branches instead of an explicit AND instruction with a
9162 // separate test. However, we only do this if this block doesn't
9163 // have a fall-through edge, because this requires an explicit
9164 // jmp when the condition is false.
9165 if (Op.getNode()->hasOneUse()) {
9166 SDNode *User = *Op.getNode()->use_begin();
9167 // Look for an unconditional branch following this conditional branch.
9168 // We need this because we need to reverse the successors in order
9169 // to implement FCMP_UNE.
9170 if (User->getOpcode() == ISD::BR) {
9171 SDValue FalseBB = User->getOperand(1);
9172 SDNode *NewBR =
9173 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9174 assert(NewBR == User);
9175 (void)NewBR;
9176
9177 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9178 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009179 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009180 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9181 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9182 Chain, Dest, CC, Cmp);
9183 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9184 Cond = Cmp;
9185 addTest = false;
9186 Dest = FalseBB;
9187 }
9188 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009189 }
Evan Cheng0488db92007-09-25 01:57:46 +00009190 }
9191
9192 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009193 // Look pass the truncate.
9194 if (Cond.getOpcode() == ISD::TRUNCATE)
9195 Cond = Cond.getOperand(0);
9196
9197 // We know the result of AND is compared against zero. Try to match
9198 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009199 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009200 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9201 if (NewSetCC.getNode()) {
9202 CC = NewSetCC.getOperand(0);
9203 Cond = NewSetCC.getOperand(1);
9204 addTest = false;
9205 }
9206 }
9207 }
9208
9209 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009210 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009211 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009212 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009213 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009214 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009215 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009216}
9217
Anton Korobeynikove060b532007-04-17 19:34:00 +00009218
9219// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9220// Calls to _alloca is needed to probe the stack when allocating more than 4k
9221// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9222// that the guard pages used by the OS virtual memory manager are allocated in
9223// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009224SDValue
9225X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009226 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009227 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009228 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009229 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009230 "are being used");
9231 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009232 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009233
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009234 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009235 SDValue Chain = Op.getOperand(0);
9236 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009237 // FIXME: Ensure alignment here
9238
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009239 bool Is64Bit = Subtarget->is64Bit();
9240 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009241
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009242 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009243 MachineFunction &MF = DAG.getMachineFunction();
9244 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009245
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009246 if (Is64Bit) {
9247 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009248 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009249 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009250
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009251 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009252 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009253 if (I->hasNestAttr())
9254 report_fatal_error("Cannot use segmented stacks with functions that "
9255 "have nested arguments.");
9256 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009257
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009258 const TargetRegisterClass *AddrRegClass =
9259 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9260 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9261 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9262 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9263 DAG.getRegister(Vreg, SPTy));
9264 SDValue Ops1[2] = { Value, Chain };
9265 return DAG.getMergeValues(Ops1, 2, dl);
9266 } else {
9267 SDValue Flag;
9268 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009269
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009270 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9271 Flag = Chain.getValue(1);
9272 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009273
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009274 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9275 Flag = Chain.getValue(1);
9276
9277 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9278
9279 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9280 return DAG.getMergeValues(Ops1, 2, dl);
9281 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009282}
9283
Dan Gohmand858e902010-04-17 15:26:15 +00009284SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009285 MachineFunction &MF = DAG.getMachineFunction();
9286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9287
Dan Gohman69de1932008-02-06 22:27:42 +00009288 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009289 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009290
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009291 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009292 // vastart just stores the address of the VarArgsFrameIndex slot into the
9293 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009294 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9295 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009296 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9297 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009298 }
9299
9300 // __va_list_tag:
9301 // gp_offset (0 - 6 * 8)
9302 // fp_offset (48 - 48 + 8 * 16)
9303 // overflow_arg_area (point to parameters coming in memory).
9304 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009305 SmallVector<SDValue, 8> MemOps;
9306 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009307 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009308 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009309 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9310 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009311 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009312 MemOps.push_back(Store);
9313
9314 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009316 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009317 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009318 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9319 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009320 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009321 MemOps.push_back(Store);
9322
9323 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009324 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009325 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009326 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9327 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009328 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9329 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009330 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009331 MemOps.push_back(Store);
9332
9333 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009334 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009335 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009336 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9337 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009338 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9339 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009340 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009341 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009342 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009343}
9344
Dan Gohmand858e902010-04-17 15:26:15 +00009345SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009346 assert(Subtarget->is64Bit() &&
9347 "LowerVAARG only handles 64-bit va_arg!");
9348 assert((Subtarget->isTargetLinux() ||
9349 Subtarget->isTargetDarwin()) &&
9350 "Unhandled target in LowerVAARG");
9351 assert(Op.getNode()->getNumOperands() == 4);
9352 SDValue Chain = Op.getOperand(0);
9353 SDValue SrcPtr = Op.getOperand(1);
9354 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9355 unsigned Align = Op.getConstantOperandVal(3);
9356 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009357
Dan Gohman320afb82010-10-12 18:00:49 +00009358 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009359 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009360 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9361 uint8_t ArgMode;
9362
9363 // Decide which area this value should be read from.
9364 // TODO: Implement the AMD64 ABI in its entirety. This simple
9365 // selection mechanism works only for the basic types.
9366 if (ArgVT == MVT::f80) {
9367 llvm_unreachable("va_arg for f80 not yet implemented");
9368 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9369 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9370 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9371 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9372 } else {
9373 llvm_unreachable("Unhandled argument type in LowerVAARG");
9374 }
9375
9376 if (ArgMode == 2) {
9377 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009378 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009379 !(DAG.getMachineFunction()
9380 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009381 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009382 }
9383
9384 // Insert VAARG_64 node into the DAG
9385 // VAARG_64 returns two values: Variable Argument Address, Chain
9386 SmallVector<SDValue, 11> InstOps;
9387 InstOps.push_back(Chain);
9388 InstOps.push_back(SrcPtr);
9389 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9390 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9391 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9392 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9393 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9394 VTs, &InstOps[0], InstOps.size(),
9395 MVT::i64,
9396 MachinePointerInfo(SV),
9397 /*Align=*/0,
9398 /*Volatile=*/false,
9399 /*ReadMem=*/true,
9400 /*WriteMem=*/true);
9401 Chain = VAARG.getValue(1);
9402
9403 // Load the next argument and return it
9404 return DAG.getLoad(ArgVT, dl,
9405 Chain,
9406 VAARG,
9407 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009408 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009409}
9410
Dan Gohmand858e902010-04-17 15:26:15 +00009411SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009412 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009413 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009414 SDValue Chain = Op.getOperand(0);
9415 SDValue DstPtr = Op.getOperand(1);
9416 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009417 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9418 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009419 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009420
Chris Lattnere72f2022010-09-21 05:40:29 +00009421 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009422 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009423 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009424 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009425}
9426
Craig Topper80e46362012-01-23 06:16:53 +00009427// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9428// may or may not be a constant. Takes immediate version of shift as input.
9429static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9430 SDValue SrcOp, SDValue ShAmt,
9431 SelectionDAG &DAG) {
9432 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9433
9434 if (isa<ConstantSDNode>(ShAmt)) {
9435 switch (Opc) {
9436 default: llvm_unreachable("Unknown target vector shift node");
9437 case X86ISD::VSHLI:
9438 case X86ISD::VSRLI:
9439 case X86ISD::VSRAI:
9440 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9441 }
9442 }
9443
9444 // Change opcode to non-immediate version
9445 switch (Opc) {
9446 default: llvm_unreachable("Unknown target vector shift node");
9447 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9448 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9449 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9450 }
9451
9452 // Need to build a vector containing shift amount
9453 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9454 SDValue ShOps[4];
9455 ShOps[0] = ShAmt;
9456 ShOps[1] = DAG.getConstant(0, MVT::i32);
9457 ShOps[2] = DAG.getUNDEF(MVT::i32);
9458 ShOps[3] = DAG.getUNDEF(MVT::i32);
9459 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9460 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9461 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9462}
9463
Dan Gohman475871a2008-07-27 21:46:04 +00009464SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009465X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009466 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009467 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009468 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009469 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009470 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009471 case Intrinsic::x86_sse_comieq_ss:
9472 case Intrinsic::x86_sse_comilt_ss:
9473 case Intrinsic::x86_sse_comile_ss:
9474 case Intrinsic::x86_sse_comigt_ss:
9475 case Intrinsic::x86_sse_comige_ss:
9476 case Intrinsic::x86_sse_comineq_ss:
9477 case Intrinsic::x86_sse_ucomieq_ss:
9478 case Intrinsic::x86_sse_ucomilt_ss:
9479 case Intrinsic::x86_sse_ucomile_ss:
9480 case Intrinsic::x86_sse_ucomigt_ss:
9481 case Intrinsic::x86_sse_ucomige_ss:
9482 case Intrinsic::x86_sse_ucomineq_ss:
9483 case Intrinsic::x86_sse2_comieq_sd:
9484 case Intrinsic::x86_sse2_comilt_sd:
9485 case Intrinsic::x86_sse2_comile_sd:
9486 case Intrinsic::x86_sse2_comigt_sd:
9487 case Intrinsic::x86_sse2_comige_sd:
9488 case Intrinsic::x86_sse2_comineq_sd:
9489 case Intrinsic::x86_sse2_ucomieq_sd:
9490 case Intrinsic::x86_sse2_ucomilt_sd:
9491 case Intrinsic::x86_sse2_ucomile_sd:
9492 case Intrinsic::x86_sse2_ucomigt_sd:
9493 case Intrinsic::x86_sse2_ucomige_sd:
9494 case Intrinsic::x86_sse2_ucomineq_sd: {
9495 unsigned Opc = 0;
9496 ISD::CondCode CC = ISD::SETCC_INVALID;
9497 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009498 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009499 case Intrinsic::x86_sse_comieq_ss:
9500 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009501 Opc = X86ISD::COMI;
9502 CC = ISD::SETEQ;
9503 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009504 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009505 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009506 Opc = X86ISD::COMI;
9507 CC = ISD::SETLT;
9508 break;
9509 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009510 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009511 Opc = X86ISD::COMI;
9512 CC = ISD::SETLE;
9513 break;
9514 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009515 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009516 Opc = X86ISD::COMI;
9517 CC = ISD::SETGT;
9518 break;
9519 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009520 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009521 Opc = X86ISD::COMI;
9522 CC = ISD::SETGE;
9523 break;
9524 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009525 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009526 Opc = X86ISD::COMI;
9527 CC = ISD::SETNE;
9528 break;
9529 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009530 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009531 Opc = X86ISD::UCOMI;
9532 CC = ISD::SETEQ;
9533 break;
9534 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009535 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009536 Opc = X86ISD::UCOMI;
9537 CC = ISD::SETLT;
9538 break;
9539 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009540 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009541 Opc = X86ISD::UCOMI;
9542 CC = ISD::SETLE;
9543 break;
9544 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009545 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009546 Opc = X86ISD::UCOMI;
9547 CC = ISD::SETGT;
9548 break;
9549 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009550 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009551 Opc = X86ISD::UCOMI;
9552 CC = ISD::SETGE;
9553 break;
9554 case Intrinsic::x86_sse_ucomineq_ss:
9555 case Intrinsic::x86_sse2_ucomineq_sd:
9556 Opc = X86ISD::UCOMI;
9557 CC = ISD::SETNE;
9558 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009559 }
Evan Cheng734503b2006-09-11 02:19:56 +00009560
Dan Gohman475871a2008-07-27 21:46:04 +00009561 SDValue LHS = Op.getOperand(1);
9562 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009563 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009564 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009565 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9566 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9567 DAG.getConstant(X86CC, MVT::i8), Cond);
9568 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009569 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009570 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009571 case Intrinsic::x86_sse2_pmulu_dq:
9572 case Intrinsic::x86_avx2_pmulu_dq:
9573 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9574 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009575 case Intrinsic::x86_sse3_hadd_ps:
9576 case Intrinsic::x86_sse3_hadd_pd:
9577 case Intrinsic::x86_avx_hadd_ps_256:
9578 case Intrinsic::x86_avx_hadd_pd_256:
9579 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9580 Op.getOperand(1), Op.getOperand(2));
9581 case Intrinsic::x86_sse3_hsub_ps:
9582 case Intrinsic::x86_sse3_hsub_pd:
9583 case Intrinsic::x86_avx_hsub_ps_256:
9584 case Intrinsic::x86_avx_hsub_pd_256:
9585 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9586 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009587 case Intrinsic::x86_ssse3_phadd_w_128:
9588 case Intrinsic::x86_ssse3_phadd_d_128:
9589 case Intrinsic::x86_avx2_phadd_w:
9590 case Intrinsic::x86_avx2_phadd_d:
9591 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9592 Op.getOperand(1), Op.getOperand(2));
9593 case Intrinsic::x86_ssse3_phsub_w_128:
9594 case Intrinsic::x86_ssse3_phsub_d_128:
9595 case Intrinsic::x86_avx2_phsub_w:
9596 case Intrinsic::x86_avx2_phsub_d:
9597 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9598 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009599 case Intrinsic::x86_avx2_psllv_d:
9600 case Intrinsic::x86_avx2_psllv_q:
9601 case Intrinsic::x86_avx2_psllv_d_256:
9602 case Intrinsic::x86_avx2_psllv_q_256:
9603 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9604 Op.getOperand(1), Op.getOperand(2));
9605 case Intrinsic::x86_avx2_psrlv_d:
9606 case Intrinsic::x86_avx2_psrlv_q:
9607 case Intrinsic::x86_avx2_psrlv_d_256:
9608 case Intrinsic::x86_avx2_psrlv_q_256:
9609 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9610 Op.getOperand(1), Op.getOperand(2));
9611 case Intrinsic::x86_avx2_psrav_d:
9612 case Intrinsic::x86_avx2_psrav_d_256:
9613 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9614 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009615 case Intrinsic::x86_ssse3_pshuf_b_128:
9616 case Intrinsic::x86_avx2_pshuf_b:
9617 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9618 Op.getOperand(1), Op.getOperand(2));
9619 case Intrinsic::x86_ssse3_psign_b_128:
9620 case Intrinsic::x86_ssse3_psign_w_128:
9621 case Intrinsic::x86_ssse3_psign_d_128:
9622 case Intrinsic::x86_avx2_psign_b:
9623 case Intrinsic::x86_avx2_psign_w:
9624 case Intrinsic::x86_avx2_psign_d:
9625 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9626 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009627 case Intrinsic::x86_sse41_insertps:
9628 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9629 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9630 case Intrinsic::x86_avx_vperm2f128_ps_256:
9631 case Intrinsic::x86_avx_vperm2f128_pd_256:
9632 case Intrinsic::x86_avx_vperm2f128_si_256:
9633 case Intrinsic::x86_avx2_vperm2i128:
9634 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9635 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009636 case Intrinsic::x86_avx2_permd:
9637 case Intrinsic::x86_avx2_permps:
9638 // Operands intentionally swapped. Mask is last operand to intrinsic,
9639 // but second operand for node/intruction.
9640 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9641 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009642
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009643 // ptest and testp intrinsics. The intrinsic these come from are designed to
9644 // return an integer value, not just an instruction so lower it to the ptest
9645 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009646 case Intrinsic::x86_sse41_ptestz:
9647 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009648 case Intrinsic::x86_sse41_ptestnzc:
9649 case Intrinsic::x86_avx_ptestz_256:
9650 case Intrinsic::x86_avx_ptestc_256:
9651 case Intrinsic::x86_avx_ptestnzc_256:
9652 case Intrinsic::x86_avx_vtestz_ps:
9653 case Intrinsic::x86_avx_vtestc_ps:
9654 case Intrinsic::x86_avx_vtestnzc_ps:
9655 case Intrinsic::x86_avx_vtestz_pd:
9656 case Intrinsic::x86_avx_vtestc_pd:
9657 case Intrinsic::x86_avx_vtestnzc_pd:
9658 case Intrinsic::x86_avx_vtestz_ps_256:
9659 case Intrinsic::x86_avx_vtestc_ps_256:
9660 case Intrinsic::x86_avx_vtestnzc_ps_256:
9661 case Intrinsic::x86_avx_vtestz_pd_256:
9662 case Intrinsic::x86_avx_vtestc_pd_256:
9663 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9664 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009665 unsigned X86CC = 0;
9666 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009667 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009668 case Intrinsic::x86_avx_vtestz_ps:
9669 case Intrinsic::x86_avx_vtestz_pd:
9670 case Intrinsic::x86_avx_vtestz_ps_256:
9671 case Intrinsic::x86_avx_vtestz_pd_256:
9672 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009673 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009674 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009675 // ZF = 1
9676 X86CC = X86::COND_E;
9677 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009678 case Intrinsic::x86_avx_vtestc_ps:
9679 case Intrinsic::x86_avx_vtestc_pd:
9680 case Intrinsic::x86_avx_vtestc_ps_256:
9681 case Intrinsic::x86_avx_vtestc_pd_256:
9682 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009683 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009684 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009685 // CF = 1
9686 X86CC = X86::COND_B;
9687 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009688 case Intrinsic::x86_avx_vtestnzc_ps:
9689 case Intrinsic::x86_avx_vtestnzc_pd:
9690 case Intrinsic::x86_avx_vtestnzc_ps_256:
9691 case Intrinsic::x86_avx_vtestnzc_pd_256:
9692 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009693 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009694 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009695 // ZF and CF = 0
9696 X86CC = X86::COND_A;
9697 break;
9698 }
Eric Christopherfd179292009-08-27 18:07:15 +00009699
Eric Christopher71c67532009-07-29 00:28:05 +00009700 SDValue LHS = Op.getOperand(1);
9701 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009702 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9703 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9705 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9706 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009707 }
Evan Cheng5759f972008-05-04 09:15:50 +00009708
Craig Topper80e46362012-01-23 06:16:53 +00009709 // SSE/AVX shift intrinsics
9710 case Intrinsic::x86_sse2_psll_w:
9711 case Intrinsic::x86_sse2_psll_d:
9712 case Intrinsic::x86_sse2_psll_q:
9713 case Intrinsic::x86_avx2_psll_w:
9714 case Intrinsic::x86_avx2_psll_d:
9715 case Intrinsic::x86_avx2_psll_q:
9716 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9717 Op.getOperand(1), Op.getOperand(2));
9718 case Intrinsic::x86_sse2_psrl_w:
9719 case Intrinsic::x86_sse2_psrl_d:
9720 case Intrinsic::x86_sse2_psrl_q:
9721 case Intrinsic::x86_avx2_psrl_w:
9722 case Intrinsic::x86_avx2_psrl_d:
9723 case Intrinsic::x86_avx2_psrl_q:
9724 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9725 Op.getOperand(1), Op.getOperand(2));
9726 case Intrinsic::x86_sse2_psra_w:
9727 case Intrinsic::x86_sse2_psra_d:
9728 case Intrinsic::x86_avx2_psra_w:
9729 case Intrinsic::x86_avx2_psra_d:
9730 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9731 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009732 case Intrinsic::x86_sse2_pslli_w:
9733 case Intrinsic::x86_sse2_pslli_d:
9734 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009735 case Intrinsic::x86_avx2_pslli_w:
9736 case Intrinsic::x86_avx2_pslli_d:
9737 case Intrinsic::x86_avx2_pslli_q:
9738 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9739 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009740 case Intrinsic::x86_sse2_psrli_w:
9741 case Intrinsic::x86_sse2_psrli_d:
9742 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009743 case Intrinsic::x86_avx2_psrli_w:
9744 case Intrinsic::x86_avx2_psrli_d:
9745 case Intrinsic::x86_avx2_psrli_q:
9746 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9747 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009748 case Intrinsic::x86_sse2_psrai_w:
9749 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009750 case Intrinsic::x86_avx2_psrai_w:
9751 case Intrinsic::x86_avx2_psrai_d:
9752 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9753 Op.getOperand(1), Op.getOperand(2), DAG);
9754 // Fix vector shift instructions where the last operand is a non-immediate
9755 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009756 case Intrinsic::x86_mmx_pslli_w:
9757 case Intrinsic::x86_mmx_pslli_d:
9758 case Intrinsic::x86_mmx_pslli_q:
9759 case Intrinsic::x86_mmx_psrli_w:
9760 case Intrinsic::x86_mmx_psrli_d:
9761 case Intrinsic::x86_mmx_psrli_q:
9762 case Intrinsic::x86_mmx_psrai_w:
9763 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009764 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009765 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009766 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009767
9768 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009769 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009770 case Intrinsic::x86_mmx_pslli_w:
9771 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009772 break;
Craig Topper80e46362012-01-23 06:16:53 +00009773 case Intrinsic::x86_mmx_pslli_d:
9774 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009775 break;
Craig Topper80e46362012-01-23 06:16:53 +00009776 case Intrinsic::x86_mmx_pslli_q:
9777 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009778 break;
Craig Topper80e46362012-01-23 06:16:53 +00009779 case Intrinsic::x86_mmx_psrli_w:
9780 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009781 break;
Craig Topper80e46362012-01-23 06:16:53 +00009782 case Intrinsic::x86_mmx_psrli_d:
9783 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009784 break;
Craig Topper80e46362012-01-23 06:16:53 +00009785 case Intrinsic::x86_mmx_psrli_q:
9786 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009787 break;
Craig Topper80e46362012-01-23 06:16:53 +00009788 case Intrinsic::x86_mmx_psrai_w:
9789 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009790 break;
Craig Topper80e46362012-01-23 06:16:53 +00009791 case Intrinsic::x86_mmx_psrai_d:
9792 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009793 break;
Craig Topper80e46362012-01-23 06:16:53 +00009794 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009795 }
Mon P Wangefa42202009-09-03 19:56:25 +00009796
9797 // The vector shift intrinsics with scalars uses 32b shift amounts but
9798 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9799 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009800 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9801 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009802// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009803
Owen Andersone50ed302009-08-10 22:56:29 +00009804 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009805 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009806 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009807 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009808 Op.getOperand(1), ShAmt);
9809 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009810 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009811}
Evan Cheng72261582005-12-20 06:22:03 +00009812
Dan Gohmand858e902010-04-17 15:26:15 +00009813SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9814 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009815 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9816 MFI->setReturnAddressIsTaken(true);
9817
Bill Wendling64e87322009-01-16 19:25:27 +00009818 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009819 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009820
9821 if (Depth > 0) {
9822 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9823 SDValue Offset =
9824 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009825 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009826 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009827 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009828 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009829 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009830 }
9831
9832 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009833 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009834 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009835 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009836}
9837
Dan Gohmand858e902010-04-17 15:26:15 +00009838SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009839 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9840 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009841
Owen Andersone50ed302009-08-10 22:56:29 +00009842 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009843 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009844 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9845 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009846 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009847 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009848 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9849 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009850 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009851 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009852}
9853
Dan Gohman475871a2008-07-27 21:46:04 +00009854SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009855 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009856 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009857}
9858
Dan Gohmand858e902010-04-17 15:26:15 +00009859SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009860 SDValue Chain = Op.getOperand(0);
9861 SDValue Offset = Op.getOperand(1);
9862 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009863 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009864
Dan Gohmand8816272010-08-11 18:14:00 +00009865 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9866 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9867 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009868 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009869
Dan Gohmand8816272010-08-11 18:14:00 +00009870 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9871 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009872 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9874 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009875 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009876
Dale Johannesene4d209d2009-02-03 20:21:25 +00009877 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009879 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009880}
9881
Duncan Sands4a544a72011-09-06 13:37:06 +00009882SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9883 SelectionDAG &DAG) const {
9884 return Op.getOperand(0);
9885}
9886
9887SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9888 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009889 SDValue Root = Op.getOperand(0);
9890 SDValue Trmp = Op.getOperand(1); // trampoline
9891 SDValue FPtr = Op.getOperand(2); // nested function
9892 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009893 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009894
Dan Gohman69de1932008-02-06 22:27:42 +00009895 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009896
9897 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009898 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009899
9900 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009901 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9902 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009903
Evan Cheng0e6a0522011-07-18 20:57:22 +00009904 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9905 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009906
9907 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9908
9909 // Load the pointer to the nested function into R11.
9910 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009911 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009913 Addr, MachinePointerInfo(TrmpAddr),
9914 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009915
Owen Anderson825b72b2009-08-11 20:47:22 +00009916 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9917 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009918 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9919 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009920 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009921
9922 // Load the 'nest' parameter value into R10.
9923 // R10 is specified in X86CallingConv.td
9924 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9926 DAG.getConstant(10, MVT::i64));
9927 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009928 Addr, MachinePointerInfo(TrmpAddr, 10),
9929 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009930
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9932 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009933 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9934 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009935 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009936
9937 // Jump to the nested function.
9938 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009939 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9940 DAG.getConstant(20, MVT::i64));
9941 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009942 Addr, MachinePointerInfo(TrmpAddr, 20),
9943 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009944
9945 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009946 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9947 DAG.getConstant(22, MVT::i64));
9948 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009949 MachinePointerInfo(TrmpAddr, 22),
9950 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009951
Duncan Sands4a544a72011-09-06 13:37:06 +00009952 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009953 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009954 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009956 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009957 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958
9959 switch (CC) {
9960 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009961 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009962 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963 case CallingConv::X86_StdCall: {
9964 // Pass 'nest' parameter in ECX.
9965 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009966 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
9968 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009969 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009970 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009971
Chris Lattner58d74912008-03-12 17:45:29 +00009972 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009973 unsigned InRegCount = 0;
9974 unsigned Idx = 1;
9975
9976 for (FunctionType::param_iterator I = FTy->param_begin(),
9977 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009978 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009979 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009980 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009981
9982 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009983 report_fatal_error("Nest register in use - reduce number of inreg"
9984 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009985 }
9986 }
9987 break;
9988 }
9989 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009990 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009991 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009992 // Pass 'nest' parameter in EAX.
9993 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009994 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009995 break;
9996 }
9997
Dan Gohman475871a2008-07-27 21:46:04 +00009998 SDValue OutChains[4];
9999 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010000
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10002 DAG.getConstant(10, MVT::i32));
10003 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010004
Chris Lattnera62fe662010-02-05 19:20:30 +000010005 // This is storing the opcode for MOV32ri.
10006 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010007 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010008 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010010 Trmp, MachinePointerInfo(TrmpAddr),
10011 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010012
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10014 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010015 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10016 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010017 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010018
Chris Lattnera62fe662010-02-05 19:20:30 +000010019 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10021 DAG.getConstant(5, MVT::i32));
10022 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010023 MachinePointerInfo(TrmpAddr, 5),
10024 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010025
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10027 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010028 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10029 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010030 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010031
Duncan Sands4a544a72011-09-06 13:37:06 +000010032 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010033 }
10034}
10035
Dan Gohmand858e902010-04-17 15:26:15 +000010036SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10037 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010038 /*
10039 The rounding mode is in bits 11:10 of FPSR, and has the following
10040 settings:
10041 00 Round to nearest
10042 01 Round to -inf
10043 10 Round to +inf
10044 11 Round to 0
10045
10046 FLT_ROUNDS, on the other hand, expects the following:
10047 -1 Undefined
10048 0 Round to 0
10049 1 Round to nearest
10050 2 Round to +inf
10051 3 Round to -inf
10052
10053 To perform the conversion, we do:
10054 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10055 */
10056
10057 MachineFunction &MF = DAG.getMachineFunction();
10058 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010059 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010060 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010061 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010062 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010063
10064 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010065 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010066 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010067
Michael J. Spencerec38de22010-10-10 22:04:20 +000010068
Chris Lattner2156b792010-09-22 01:11:26 +000010069 MachineMemOperand *MMO =
10070 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10071 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010072
Chris Lattner2156b792010-09-22 01:11:26 +000010073 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10074 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10075 DAG.getVTList(MVT::Other),
10076 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010077
10078 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010079 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010080 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010081
10082 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010083 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010084 DAG.getNode(ISD::SRL, DL, MVT::i16,
10085 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 CWD, DAG.getConstant(0x800, MVT::i16)),
10087 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010088 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010089 DAG.getNode(ISD::SRL, DL, MVT::i16,
10090 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 CWD, DAG.getConstant(0x400, MVT::i16)),
10092 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010093
Dan Gohman475871a2008-07-27 21:46:04 +000010094 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010095 DAG.getNode(ISD::AND, DL, MVT::i16,
10096 DAG.getNode(ISD::ADD, DL, MVT::i16,
10097 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 DAG.getConstant(1, MVT::i16)),
10099 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010100
10101
Duncan Sands83ec4b62008-06-06 12:08:01 +000010102 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010103 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010104}
10105
Dan Gohmand858e902010-04-17 15:26:15 +000010106SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010107 EVT VT = Op.getValueType();
10108 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010109 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010110 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010111
10112 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010113 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010114 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010115 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010116 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010117 }
Evan Cheng18efe262007-12-14 02:13:44 +000010118
Evan Cheng152804e2007-12-14 08:30:15 +000010119 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010121 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010122
10123 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010124 SDValue Ops[] = {
10125 Op,
10126 DAG.getConstant(NumBits+NumBits-1, OpVT),
10127 DAG.getConstant(X86::COND_E, MVT::i8),
10128 Op.getValue(1)
10129 };
10130 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010131
10132 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010133 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010134
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 if (VT == MVT::i8)
10136 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010137 return Op;
10138}
10139
Chandler Carruthacc068e2011-12-24 10:55:54 +000010140SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10141 SelectionDAG &DAG) const {
10142 EVT VT = Op.getValueType();
10143 EVT OpVT = VT;
10144 unsigned NumBits = VT.getSizeInBits();
10145 DebugLoc dl = Op.getDebugLoc();
10146
10147 Op = Op.getOperand(0);
10148 if (VT == MVT::i8) {
10149 // Zero extend to i32 since there is not an i8 bsr.
10150 OpVT = MVT::i32;
10151 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10152 }
10153
10154 // Issue a bsr (scan bits in reverse).
10155 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10156 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10157
10158 // And xor with NumBits-1.
10159 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10160
10161 if (VT == MVT::i8)
10162 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10163 return Op;
10164}
10165
Dan Gohmand858e902010-04-17 15:26:15 +000010166SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010167 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010168 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010169 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010170 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010171
10172 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010173 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010174 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010175
10176 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010177 SDValue Ops[] = {
10178 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010179 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010180 DAG.getConstant(X86::COND_E, MVT::i8),
10181 Op.getValue(1)
10182 };
Chandler Carruth77821022011-12-24 12:12:34 +000010183 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010184}
10185
Craig Topper13894fa2011-08-24 06:14:18 +000010186// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10187// ones, and then concatenate the result back.
10188static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010189 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010190
10191 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10192 "Unsupported value type for operation");
10193
Craig Topper66ddd152012-04-27 22:54:43 +000010194 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010195 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010196
10197 // Extract the LHS vectors
10198 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010199 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10200 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010201
10202 // Extract the RHS vectors
10203 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010204 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10205 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010206
10207 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10208 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10209
10210 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10211 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10212 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10213}
10214
10215SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10216 assert(Op.getValueType().getSizeInBits() == 256 &&
10217 Op.getValueType().isInteger() &&
10218 "Only handle AVX 256-bit vector integer operation");
10219 return Lower256IntArith(Op, DAG);
10220}
10221
10222SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10223 assert(Op.getValueType().getSizeInBits() == 256 &&
10224 Op.getValueType().isInteger() &&
10225 "Only handle AVX 256-bit vector integer operation");
10226 return Lower256IntArith(Op, DAG);
10227}
10228
10229SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10230 EVT VT = Op.getValueType();
10231
10232 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010233 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010234 return Lower256IntArith(Op, DAG);
10235
Craig Topper5b209e82012-02-05 03:14:49 +000010236 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10237 "Only know how to lower V2I64/V4I64 multiply");
10238
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010239 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010240
Craig Topper5b209e82012-02-05 03:14:49 +000010241 // Ahi = psrlqi(a, 32);
10242 // Bhi = psrlqi(b, 32);
10243 //
10244 // AloBlo = pmuludq(a, b);
10245 // AloBhi = pmuludq(a, Bhi);
10246 // AhiBlo = pmuludq(Ahi, b);
10247
10248 // AloBhi = psllqi(AloBhi, 32);
10249 // AhiBlo = psllqi(AhiBlo, 32);
10250 // return AloBlo + AloBhi + AhiBlo;
10251
Craig Topperaaa643c2011-11-09 07:28:55 +000010252 SDValue A = Op.getOperand(0);
10253 SDValue B = Op.getOperand(1);
10254
Craig Topper5b209e82012-02-05 03:14:49 +000010255 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010256
Craig Topper5b209e82012-02-05 03:14:49 +000010257 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10258 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010259
Craig Topper5b209e82012-02-05 03:14:49 +000010260 // Bit cast to 32-bit vectors for MULUDQ
10261 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10262 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10263 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10264 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10265 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010266
Craig Topper5b209e82012-02-05 03:14:49 +000010267 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10268 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10269 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010270
Craig Topper5b209e82012-02-05 03:14:49 +000010271 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10272 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010273
Dale Johannesene4d209d2009-02-03 20:21:25 +000010274 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010275 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010276}
10277
Nadav Rotem43012222011-05-11 08:12:09 +000010278SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10279
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010280 EVT VT = Op.getValueType();
10281 DebugLoc dl = Op.getDebugLoc();
10282 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010283 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010284 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010285
Craig Topper1accb7e2012-01-10 06:54:16 +000010286 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010287 return SDValue();
10288
Nadav Rotem43012222011-05-11 08:12:09 +000010289 // Optimize shl/srl/sra with constant shift amount.
10290 if (isSplatVector(Amt.getNode())) {
10291 SDValue SclrAmt = Amt->getOperand(0);
10292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10293 uint64_t ShiftAmt = C->getZExtValue();
10294
Craig Toppered2e13d2012-01-22 19:15:14 +000010295 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10296 (Subtarget->hasAVX2() &&
10297 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10298 if (Op.getOpcode() == ISD::SHL)
10299 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10300 DAG.getConstant(ShiftAmt, MVT::i32));
10301 if (Op.getOpcode() == ISD::SRL)
10302 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10303 DAG.getConstant(ShiftAmt, MVT::i32));
10304 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10305 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10306 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010307 }
10308
Craig Toppered2e13d2012-01-22 19:15:14 +000010309 if (VT == MVT::v16i8) {
10310 if (Op.getOpcode() == ISD::SHL) {
10311 // Make a large shift.
10312 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10313 DAG.getConstant(ShiftAmt, MVT::i32));
10314 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10315 // Zero out the rightmost bits.
10316 SmallVector<SDValue, 16> V(16,
10317 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10318 MVT::i8));
10319 return DAG.getNode(ISD::AND, dl, VT, SHL,
10320 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010321 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010322 if (Op.getOpcode() == ISD::SRL) {
10323 // Make a large shift.
10324 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10325 DAG.getConstant(ShiftAmt, MVT::i32));
10326 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10327 // Zero out the leftmost bits.
10328 SmallVector<SDValue, 16> V(16,
10329 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10330 MVT::i8));
10331 return DAG.getNode(ISD::AND, dl, VT, SRL,
10332 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10333 }
10334 if (Op.getOpcode() == ISD::SRA) {
10335 if (ShiftAmt == 7) {
10336 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010337 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010338 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010340
Craig Toppered2e13d2012-01-22 19:15:14 +000010341 // R s>> a === ((R u>> a) ^ m) - m
10342 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10343 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10344 MVT::i8));
10345 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10346 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10347 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10348 return Res;
10349 }
Craig Topper731dfd02012-04-23 03:42:40 +000010350 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010351 }
Craig Topper46154eb2011-11-11 07:39:23 +000010352
Craig Topper0d86d462011-11-20 00:12:05 +000010353 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10354 if (Op.getOpcode() == ISD::SHL) {
10355 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010356 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10357 DAG.getConstant(ShiftAmt, MVT::i32));
10358 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010359 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010360 SmallVector<SDValue, 32> V(32,
10361 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10362 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010363 return DAG.getNode(ISD::AND, dl, VT, SHL,
10364 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010365 }
Craig Topper0d86d462011-11-20 00:12:05 +000010366 if (Op.getOpcode() == ISD::SRL) {
10367 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010368 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10369 DAG.getConstant(ShiftAmt, MVT::i32));
10370 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010371 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010372 SmallVector<SDValue, 32> V(32,
10373 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10374 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010375 return DAG.getNode(ISD::AND, dl, VT, SRL,
10376 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10377 }
10378 if (Op.getOpcode() == ISD::SRA) {
10379 if (ShiftAmt == 7) {
10380 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010381 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010382 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010383 }
10384
10385 // R s>> a === ((R u>> a) ^ m) - m
10386 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10387 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10388 MVT::i8));
10389 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10390 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10391 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10392 return Res;
10393 }
Craig Topper731dfd02012-04-23 03:42:40 +000010394 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010395 }
Nadav Rotem43012222011-05-11 08:12:09 +000010396 }
10397 }
10398
10399 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010400 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010401 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10402 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010403
Chris Lattner7302d802012-02-06 21:56:39 +000010404 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10405 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010406 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10407 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010408 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010409 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010410
10411 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010412 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010413 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10414 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10415 }
Nadav Rotem43012222011-05-11 08:12:09 +000010416 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010417 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010418
Nate Begeman51409212010-07-28 00:21:48 +000010419 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010420 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10421 DAG.getConstant(5, MVT::i32));
10422 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010423
Lang Hames8b99c1e2011-12-17 01:08:46 +000010424 // Turn 'a' into a mask suitable for VSELECT
10425 SDValue VSelM = DAG.getConstant(0x80, VT);
10426 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010427 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010428
Lang Hames8b99c1e2011-12-17 01:08:46 +000010429 SDValue CM1 = DAG.getConstant(0x0f, VT);
10430 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010431
Lang Hames8b99c1e2011-12-17 01:08:46 +000010432 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10433 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010434 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10435 DAG.getConstant(4, MVT::i32), DAG);
10436 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010437 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10438
Nate Begeman51409212010-07-28 00:21:48 +000010439 // a += a
10440 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010441 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010442 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010443
Lang Hames8b99c1e2011-12-17 01:08:46 +000010444 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10445 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010446 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10447 DAG.getConstant(2, MVT::i32), DAG);
10448 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010449 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10450
Nate Begeman51409212010-07-28 00:21:48 +000010451 // a += a
10452 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010453 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010454 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010455
Lang Hames8b99c1e2011-12-17 01:08:46 +000010456 // return VSELECT(r, r+r, a);
10457 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010458 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010459 return R;
10460 }
Craig Topper46154eb2011-11-11 07:39:23 +000010461
10462 // Decompose 256-bit shifts into smaller 128-bit shifts.
10463 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010464 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010465 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10466 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10467
10468 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010469 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10470 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010471
10472 // Recreate the shift amount vectors
10473 SDValue Amt1, Amt2;
10474 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10475 // Constant shift amount
10476 SmallVector<SDValue, 4> Amt1Csts;
10477 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010478 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010479 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010480 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010481 Amt2Csts.push_back(Amt->getOperand(i));
10482
10483 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10484 &Amt1Csts[0], NumElems/2);
10485 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10486 &Amt2Csts[0], NumElems/2);
10487 } else {
10488 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010489 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10490 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010491 }
10492
10493 // Issue new vector shifts for the smaller types
10494 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10495 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10496
10497 // Concatenate the result back
10498 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10499 }
10500
Nate Begeman51409212010-07-28 00:21:48 +000010501 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010502}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010503
Dan Gohmand858e902010-04-17 15:26:15 +000010504SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010505 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10506 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010507 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10508 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010509 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010510 SDValue LHS = N->getOperand(0);
10511 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010512 unsigned BaseOp = 0;
10513 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010514 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010515 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010516 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010517 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010518 // A subtract of one will be selected as a INC. Note that INC doesn't
10519 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010520 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10521 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010522 BaseOp = X86ISD::INC;
10523 Cond = X86::COND_O;
10524 break;
10525 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010526 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010527 Cond = X86::COND_O;
10528 break;
10529 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010530 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010531 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010532 break;
10533 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010534 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10535 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10537 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010538 BaseOp = X86ISD::DEC;
10539 Cond = X86::COND_O;
10540 break;
10541 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010542 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010543 Cond = X86::COND_O;
10544 break;
10545 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010546 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010547 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010548 break;
10549 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010550 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010551 Cond = X86::COND_O;
10552 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010553 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10554 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10555 MVT::i32);
10556 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010557
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010558 SDValue SetCC =
10559 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10560 DAG.getConstant(X86::COND_O, MVT::i32),
10561 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010562
Dan Gohman6e5fda22011-07-22 18:45:15 +000010563 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010564 }
Bill Wendling74c37652008-12-09 22:08:41 +000010565 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010566
Bill Wendling61edeb52008-12-02 01:06:39 +000010567 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010568 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010569 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010570
Bill Wendling61edeb52008-12-02 01:06:39 +000010571 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010572 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10573 DAG.getConstant(Cond, MVT::i32),
10574 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010575
Dan Gohman6e5fda22011-07-22 18:45:15 +000010576 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010577}
10578
Chad Rosier30450e82011-12-22 22:35:21 +000010579SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10580 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010581 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010582 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10583 EVT VT = Op.getValueType();
10584
Craig Toppered2e13d2012-01-22 19:15:14 +000010585 if (!Subtarget->hasSSE2() || !VT.isVector())
10586 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010587
Craig Toppered2e13d2012-01-22 19:15:14 +000010588 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10589 ExtraVT.getScalarType().getSizeInBits();
10590 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10591
10592 switch (VT.getSimpleVT().SimpleTy) {
10593 default: return SDValue();
10594 case MVT::v8i32:
10595 case MVT::v16i16:
10596 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010597 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010598 if (!Subtarget->hasAVX2()) {
10599 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010600 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010601
Craig Toppered2e13d2012-01-22 19:15:14 +000010602 // Extract the LHS vectors
10603 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010604 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10605 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010606
Craig Toppered2e13d2012-01-22 19:15:14 +000010607 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10608 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010609
Craig Toppered2e13d2012-01-22 19:15:14 +000010610 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010611 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010612 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10613 ExtraNumElems/2);
10614 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010615
Craig Toppered2e13d2012-01-22 19:15:14 +000010616 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10617 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010618
Craig Toppered2e13d2012-01-22 19:15:14 +000010619 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10620 }
10621 // fall through
10622 case MVT::v4i32:
10623 case MVT::v8i16: {
10624 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10625 Op.getOperand(0), ShAmt, DAG);
10626 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010627 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010628 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010629}
10630
10631
Eric Christopher9a9d2752010-07-22 02:48:34 +000010632SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10633 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010634
Eric Christopher77ed1352011-07-08 00:04:56 +000010635 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10636 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010637 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010638 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010639 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010640 SDValue Ops[] = {
10641 DAG.getRegister(X86::ESP, MVT::i32), // Base
10642 DAG.getTargetConstant(1, MVT::i8), // Scale
10643 DAG.getRegister(0, MVT::i32), // Index
10644 DAG.getTargetConstant(0, MVT::i32), // Disp
10645 DAG.getRegister(0, MVT::i32), // Segment.
10646 Zero,
10647 Chain
10648 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010649 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010650 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10651 array_lengthof(Ops));
10652 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010653 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010654
Eric Christopher9a9d2752010-07-22 02:48:34 +000010655 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010656 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010657 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010658
Chris Lattner132929a2010-08-14 17:26:09 +000010659 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10660 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10661 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10662 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010663
Chris Lattner132929a2010-08-14 17:26:09 +000010664 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10665 if (!Op1 && !Op2 && !Op3 && Op4)
10666 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010667
Chris Lattner132929a2010-08-14 17:26:09 +000010668 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10669 if (Op1 && !Op2 && !Op3 && !Op4)
10670 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010671
10672 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010673 // (MFENCE)>;
10674 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010675}
10676
Eli Friedman14648462011-07-27 22:21:52 +000010677SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10678 SelectionDAG &DAG) const {
10679 DebugLoc dl = Op.getDebugLoc();
10680 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10681 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10682 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10683 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10684
10685 // The only fence that needs an instruction is a sequentially-consistent
10686 // cross-thread fence.
10687 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10688 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10689 // no-sse2). There isn't any reason to disable it if the target processor
10690 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010691 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010692 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10693
10694 SDValue Chain = Op.getOperand(0);
10695 SDValue Zero = DAG.getConstant(0, MVT::i32);
10696 SDValue Ops[] = {
10697 DAG.getRegister(X86::ESP, MVT::i32), // Base
10698 DAG.getTargetConstant(1, MVT::i8), // Scale
10699 DAG.getRegister(0, MVT::i32), // Index
10700 DAG.getTargetConstant(0, MVT::i32), // Disp
10701 DAG.getRegister(0, MVT::i32), // Segment.
10702 Zero,
10703 Chain
10704 };
10705 SDNode *Res =
10706 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10707 array_lengthof(Ops));
10708 return SDValue(Res, 0);
10709 }
10710
10711 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10712 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10713}
10714
10715
Dan Gohmand858e902010-04-17 15:26:15 +000010716SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010717 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010718 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010719 unsigned Reg = 0;
10720 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010721 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010722 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010723 case MVT::i8: Reg = X86::AL; size = 1; break;
10724 case MVT::i16: Reg = X86::AX; size = 2; break;
10725 case MVT::i32: Reg = X86::EAX; size = 4; break;
10726 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010727 assert(Subtarget->is64Bit() && "Node not type legal!");
10728 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010729 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010730 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010731 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010732 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010733 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010734 Op.getOperand(1),
10735 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010737 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010738 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010739 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10740 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10741 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010742 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010743 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010744 return cpOut;
10745}
10746
Duncan Sands1607f052008-12-01 11:39:25 +000010747SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010748 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010749 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010750 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010751 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010752 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010753 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010754 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10755 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010756 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010757 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10758 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010759 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010760 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010761 rdx.getValue(1)
10762 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010763 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010764}
10765
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010766SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010767 SelectionDAG &DAG) const {
10768 EVT SrcVT = Op.getOperand(0).getValueType();
10769 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010770 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010771 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010772 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010773 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010774 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010775 // i64 <=> MMX conversions are Legal.
10776 if (SrcVT==MVT::i64 && DstVT.isVector())
10777 return Op;
10778 if (DstVT==MVT::i64 && SrcVT.isVector())
10779 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010780 // MMX <=> MMX conversions are Legal.
10781 if (SrcVT.isVector() && DstVT.isVector())
10782 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010783 // All other conversions need to be expanded.
10784 return SDValue();
10785}
Chris Lattner5b856542010-12-20 00:59:46 +000010786
Dan Gohmand858e902010-04-17 15:26:15 +000010787SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010788 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010789 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010790 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010791 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010792 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010793 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010794 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010795 Node->getOperand(0),
10796 Node->getOperand(1), negOp,
10797 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010798 cast<AtomicSDNode>(Node)->getAlignment(),
10799 cast<AtomicSDNode>(Node)->getOrdering(),
10800 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010801}
10802
Eli Friedman327236c2011-08-24 20:50:09 +000010803static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10804 SDNode *Node = Op.getNode();
10805 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010806 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010807
10808 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010809 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10810 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10811 // (The only way to get a 16-byte store is cmpxchg16b)
10812 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10813 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10814 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010815 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10816 cast<AtomicSDNode>(Node)->getMemoryVT(),
10817 Node->getOperand(0),
10818 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010819 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010820 cast<AtomicSDNode>(Node)->getOrdering(),
10821 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010822 return Swap.getValue(1);
10823 }
10824 // Other atomic stores have a simple pattern.
10825 return Op;
10826}
10827
Chris Lattner5b856542010-12-20 00:59:46 +000010828static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10829 EVT VT = Op.getNode()->getValueType(0);
10830
10831 // Let legalize expand this if it isn't a legal type yet.
10832 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10833 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010834
Chris Lattner5b856542010-12-20 00:59:46 +000010835 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010836
Chris Lattner5b856542010-12-20 00:59:46 +000010837 unsigned Opc;
10838 bool ExtraOp = false;
10839 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010840 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010841 case ISD::ADDC: Opc = X86ISD::ADD; break;
10842 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10843 case ISD::SUBC: Opc = X86ISD::SUB; break;
10844 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10845 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010846
Chris Lattner5b856542010-12-20 00:59:46 +000010847 if (!ExtraOp)
10848 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10849 Op.getOperand(1));
10850 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10851 Op.getOperand(1), Op.getOperand(2));
10852}
10853
Evan Cheng0db9fe62006-04-25 20:13:52 +000010854/// LowerOperation - Provide custom lowering hooks for some operations.
10855///
Dan Gohmand858e902010-04-17 15:26:15 +000010856SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010857 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010858 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010859 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010860 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010861 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010862 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10863 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010864 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010865 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010866 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010867 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10868 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10869 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010870 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010871 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010872 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10873 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10874 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010875 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010876 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010877 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010878 case ISD::SHL_PARTS:
10879 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010880 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010881 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010882 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010883 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010884 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010885 case ISD::FABS: return LowerFABS(Op, DAG);
10886 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010887 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010888 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010889 case ISD::SETCC: return LowerSETCC(Op, DAG);
10890 case ISD::SELECT: return LowerSELECT(Op, DAG);
10891 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010892 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010893 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010894 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010895 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010896 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010897 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10898 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010899 case ISD::FRAME_TO_ARGS_OFFSET:
10900 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010901 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010902 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010903 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10904 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010905 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010906 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010907 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010908 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010909 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010910 case ISD::SRA:
10911 case ISD::SRL:
10912 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010913 case ISD::SADDO:
10914 case ISD::UADDO:
10915 case ISD::SSUBO:
10916 case ISD::USUBO:
10917 case ISD::SMULO:
10918 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010919 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010920 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010921 case ISD::ADDC:
10922 case ISD::ADDE:
10923 case ISD::SUBC:
10924 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010925 case ISD::ADD: return LowerADD(Op, DAG);
10926 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010927 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010928}
10929
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010930static void ReplaceATOMIC_LOAD(SDNode *Node,
10931 SmallVectorImpl<SDValue> &Results,
10932 SelectionDAG &DAG) {
10933 DebugLoc dl = Node->getDebugLoc();
10934 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10935
10936 // Convert wide load -> cmpxchg8b/cmpxchg16b
10937 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10938 // (The only way to get a 16-byte load is cmpxchg16b)
10939 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010940 SDValue Zero = DAG.getConstant(0, VT);
10941 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010942 Node->getOperand(0),
10943 Node->getOperand(1), Zero, Zero,
10944 cast<AtomicSDNode>(Node)->getMemOperand(),
10945 cast<AtomicSDNode>(Node)->getOrdering(),
10946 cast<AtomicSDNode>(Node)->getSynchScope());
10947 Results.push_back(Swap.getValue(0));
10948 Results.push_back(Swap.getValue(1));
10949}
10950
Duncan Sands1607f052008-12-01 11:39:25 +000010951void X86TargetLowering::
10952ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010953 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010954 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010955 assert (Node->getValueType(0) == MVT::i64 &&
10956 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010957
10958 SDValue Chain = Node->getOperand(0);
10959 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010960 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010961 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010962 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010963 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010964 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010965 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010966 SDValue Result =
10967 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10968 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010970 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010971 Results.push_back(Result.getValue(2));
10972}
10973
Duncan Sands126d9072008-07-04 11:47:58 +000010974/// ReplaceNodeResults - Replace a node with an illegal result type
10975/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010976void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10977 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010978 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010979 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010980 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010981 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010982 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010983 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010984 case ISD::ADDC:
10985 case ISD::ADDE:
10986 case ISD::SUBC:
10987 case ISD::SUBE:
10988 // We don't want to expand or promote these.
10989 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010990 case ISD::FP_TO_SINT:
10991 case ISD::FP_TO_UINT: {
10992 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10993
10994 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10995 return;
10996
Eli Friedman948e95a2009-05-23 09:59:16 +000010997 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010998 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010999 SDValue FIST = Vals.first, StackSlot = Vals.second;
11000 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011001 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011002 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011003 if (StackSlot.getNode() != 0)
11004 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11005 MachinePointerInfo(),
11006 false, false, false, 0));
11007 else
11008 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011009 }
11010 return;
11011 }
11012 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011013 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011014 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011015 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011016 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011017 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011018 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011019 eax.getValue(2));
11020 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11021 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011022 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011023 Results.push_back(edx.getValue(1));
11024 return;
11025 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011026 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011027 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011028 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 bool Regs64bit = T == MVT::i128;
11030 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011031 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011032 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11033 DAG.getConstant(0, HalfT));
11034 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11035 DAG.getConstant(1, HalfT));
11036 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11037 Regs64bit ? X86::RAX : X86::EAX,
11038 cpInL, SDValue());
11039 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11040 Regs64bit ? X86::RDX : X86::EDX,
11041 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011042 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011043 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11044 DAG.getConstant(0, HalfT));
11045 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11046 DAG.getConstant(1, HalfT));
11047 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11048 Regs64bit ? X86::RBX : X86::EBX,
11049 swapInL, cpInH.getValue(1));
11050 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11051 Regs64bit ? X86::RCX : X86::ECX,
11052 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011053 SDValue Ops[] = { swapInH.getValue(0),
11054 N->getOperand(1),
11055 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011056 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011057 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011058 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11059 X86ISD::LCMPXCHG8_DAG;
11060 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011061 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011062 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11063 Regs64bit ? X86::RAX : X86::EAX,
11064 HalfT, Result.getValue(1));
11065 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11066 Regs64bit ? X86::RDX : X86::EDX,
11067 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011068 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011069 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011070 Results.push_back(cpOutH.getValue(1));
11071 return;
11072 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011073 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011074 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11075 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011076 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011077 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11078 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011079 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011080 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11081 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011082 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011083 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11084 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011085 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011086 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11087 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011088 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011089 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11090 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011091 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011092 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11093 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011094 case ISD::ATOMIC_LOAD:
11095 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011096 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011097}
11098
Evan Cheng72261582005-12-20 06:22:03 +000011099const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11100 switch (Opcode) {
11101 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011102 case X86ISD::BSF: return "X86ISD::BSF";
11103 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011104 case X86ISD::SHLD: return "X86ISD::SHLD";
11105 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011106 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011107 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011108 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011109 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011110 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011111 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011112 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11113 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11114 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011115 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011116 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011117 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011118 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011119 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011120 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011121 case X86ISD::COMI: return "X86ISD::COMI";
11122 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011123 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011124 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011125 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11126 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011127 case X86ISD::CMOV: return "X86ISD::CMOV";
11128 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011129 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011130 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11131 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011132 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011133 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011134 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011135 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011136 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011137 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11138 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011139 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011140 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011141 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011142 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011143 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011144 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11145 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11146 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011147 case X86ISD::HADD: return "X86ISD::HADD";
11148 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011149 case X86ISD::FHADD: return "X86ISD::FHADD";
11150 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011151 case X86ISD::FMAX: return "X86ISD::FMAX";
11152 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011153 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11154 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011155 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011156 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011157 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011158 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011159 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011160 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011161 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011162 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11163 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011164 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11165 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11166 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11167 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11168 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11169 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011170 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11171 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011172 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11173 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011174 case X86ISD::VSHL: return "X86ISD::VSHL";
11175 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011176 case X86ISD::VSRA: return "X86ISD::VSRA";
11177 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11178 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11179 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011180 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011181 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11182 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011183 case X86ISD::ADD: return "X86ISD::ADD";
11184 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011185 case X86ISD::ADC: return "X86ISD::ADC";
11186 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011187 case X86ISD::SMUL: return "X86ISD::SMUL";
11188 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011189 case X86ISD::INC: return "X86ISD::INC";
11190 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011191 case X86ISD::OR: return "X86ISD::OR";
11192 case X86ISD::XOR: return "X86ISD::XOR";
11193 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011194 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011195 case X86ISD::BLSI: return "X86ISD::BLSI";
11196 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11197 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011198 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011199 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011200 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011201 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11202 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11203 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011204 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011205 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011206 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011207 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011208 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011209 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11210 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011211 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11212 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11213 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011214 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11215 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011216 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11217 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011218 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011219 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011220 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011221 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11222 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011223 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011224 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011225 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011226 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011227 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011228 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011229 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011230 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011231 }
11232}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011233
Chris Lattnerc9addb72007-03-30 23:15:24 +000011234// isLegalAddressingMode - Return true if the addressing mode represented
11235// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011236bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011237 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011238 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011239 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011240 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Chris Lattnerc9addb72007-03-30 23:15:24 +000011242 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011243 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011244 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Chris Lattnerc9addb72007-03-30 23:15:24 +000011246 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011247 unsigned GVFlags =
11248 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011249
Chris Lattnerdfed4132009-07-10 07:38:24 +000011250 // If a reference to this global requires an extra load, we can't fold it.
11251 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011252 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011253
Chris Lattnerdfed4132009-07-10 07:38:24 +000011254 // If BaseGV requires a register for the PIC base, we cannot also have a
11255 // BaseReg specified.
11256 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011257 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011258
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011259 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011260 if ((M != CodeModel::Small || R != Reloc::Static) &&
11261 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011262 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011263 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011264
Chris Lattnerc9addb72007-03-30 23:15:24 +000011265 switch (AM.Scale) {
11266 case 0:
11267 case 1:
11268 case 2:
11269 case 4:
11270 case 8:
11271 // These scales always work.
11272 break;
11273 case 3:
11274 case 5:
11275 case 9:
11276 // These scales are formed with basereg+scalereg. Only accept if there is
11277 // no basereg yet.
11278 if (AM.HasBaseReg)
11279 return false;
11280 break;
11281 default: // Other stuff never works.
11282 return false;
11283 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011284
Chris Lattnerc9addb72007-03-30 23:15:24 +000011285 return true;
11286}
11287
11288
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011289bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011290 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011291 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011292 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11293 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011294 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011295 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011296 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011297}
11298
Owen Andersone50ed302009-08-10 22:56:29 +000011299bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011300 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011301 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011302 unsigned NumBits1 = VT1.getSizeInBits();
11303 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011304 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011305 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011306 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011307}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011308
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011309bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011310 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011311 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011312}
11313
Owen Andersone50ed302009-08-10 22:56:29 +000011314bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011315 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011316 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011317}
11318
Owen Andersone50ed302009-08-10 22:56:29 +000011319bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011320 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011321 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011322}
11323
Evan Cheng60c07e12006-07-05 22:17:51 +000011324/// isShuffleMaskLegal - Targets can use this to indicate that they only
11325/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11326/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11327/// are assumed to be legal.
11328bool
Eric Christopherfd179292009-08-27 18:07:15 +000011329X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011330 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011331 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011332 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011333 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011334
Nate Begemana09008b2009-10-19 02:17:23 +000011335 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011336 return (VT.getVectorNumElements() == 2 ||
11337 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11338 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011339 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011340 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011341 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11342 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011343 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011344 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11345 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011346 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11347 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011348}
11349
Dan Gohman7d8143f2008-04-09 20:09:42 +000011350bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011351X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011352 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011353 unsigned NumElts = VT.getVectorNumElements();
11354 // FIXME: This collection of masks seems suspect.
11355 if (NumElts == 2)
11356 return true;
11357 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11358 return (isMOVLMask(Mask, VT) ||
11359 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011360 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11361 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011362 }
11363 return false;
11364}
11365
11366//===----------------------------------------------------------------------===//
11367// X86 Scheduler Hooks
11368//===----------------------------------------------------------------------===//
11369
Mon P Wang63307c32008-05-05 19:05:59 +000011370// private utility function
11371MachineBasicBlock *
11372X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11373 MachineBasicBlock *MBB,
11374 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011375 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011376 unsigned LoadOpc,
11377 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011378 unsigned notOpc,
11379 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011380 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011381 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011382 // For the atomic bitwise operator, we generate
11383 // thisMBB:
11384 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011385 // ld t1 = [bitinstr.addr]
11386 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011387 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011388 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011389 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011390 // bz newMBB
11391 // fallthrough -->nextMBB
11392 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11393 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011394 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011395 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011396
Mon P Wang63307c32008-05-05 19:05:59 +000011397 /// First build the CFG
11398 MachineFunction *F = MBB->getParent();
11399 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011400 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11401 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11402 F->insert(MBBIter, newMBB);
11403 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011404
Dan Gohman14152b42010-07-06 20:24:04 +000011405 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11406 nextMBB->splice(nextMBB->begin(), thisMBB,
11407 llvm::next(MachineBasicBlock::iterator(bInstr)),
11408 thisMBB->end());
11409 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Mon P Wang63307c32008-05-05 19:05:59 +000011411 // Update thisMBB to fall through to newMBB
11412 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011413
Mon P Wang63307c32008-05-05 19:05:59 +000011414 // newMBB jumps to itself and fall through to nextMBB
11415 newMBB->addSuccessor(nextMBB);
11416 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011417
Mon P Wang63307c32008-05-05 19:05:59 +000011418 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011419 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011420 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011421 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011422 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011423 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011424 int numArgs = bInstr->getNumOperands() - 1;
11425 for (int i=0; i < numArgs; ++i)
11426 argOpers[i] = &bInstr->getOperand(i+1);
11427
11428 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011429 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011430 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Dale Johannesen140be2d2008-08-19 18:47:28 +000011432 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011433 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011434 for (int i=0; i <= lastAddrIndx; ++i)
11435 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011436
Dale Johannesen140be2d2008-08-19 18:47:28 +000011437 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011438 assert((argOpers[valArgIndx]->isReg() ||
11439 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011440 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011441 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011442 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011443 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011444 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011445 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011446 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011447
Richard Smith42fc29e2012-04-13 22:47:00 +000011448 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11449 if (Invert) {
11450 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11451 }
11452 else
11453 t3 = t2;
11454
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011455 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011456 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011457
Dale Johannesene4d209d2009-02-03 20:21:25 +000011458 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011459 for (int i=0; i <= lastAddrIndx; ++i)
11460 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011461 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011462 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011463 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11464 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011465
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011466 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011467 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Mon P Wang63307c32008-05-05 19:05:59 +000011469 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011470 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011471
Dan Gohman14152b42010-07-06 20:24:04 +000011472 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011473 return nextMBB;
11474}
11475
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011476// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011477MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11479 MachineBasicBlock *MBB,
11480 unsigned regOpcL,
11481 unsigned regOpcH,
11482 unsigned immOpcL,
11483 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011484 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 // For the atomic bitwise operator, we generate
11486 // thisMBB (instructions are in pairs, except cmpxchg8b)
11487 // ld t1,t2 = [bitinstr.addr]
11488 // newMBB:
11489 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11490 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011491 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011492 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 // mov ECX, EBX <- t5, t6
11494 // mov EAX, EDX <- t1, t2
11495 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11496 // mov t3, t4 <- EAX, EDX
11497 // bz newMBB
11498 // result in out1, out2
11499 // fallthrough -->nextMBB
11500
Craig Topperc9099502012-04-20 06:31:50 +000011501 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011503 const unsigned NotOpc = X86::NOT32r;
11504 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11505 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11506 MachineFunction::iterator MBBIter = MBB;
11507 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011508
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 /// First build the CFG
11510 MachineFunction *F = MBB->getParent();
11511 MachineBasicBlock *thisMBB = MBB;
11512 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11513 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11514 F->insert(MBBIter, newMBB);
11515 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Dan Gohman14152b42010-07-06 20:24:04 +000011517 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11518 nextMBB->splice(nextMBB->begin(), thisMBB,
11519 llvm::next(MachineBasicBlock::iterator(bInstr)),
11520 thisMBB->end());
11521 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011522
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 // Update thisMBB to fall through to newMBB
11524 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011525
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011526 // newMBB jumps to itself and fall through to nextMBB
11527 newMBB->addSuccessor(nextMBB);
11528 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011529
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531 // Insert instructions into newMBB based on incoming instruction
11532 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011533 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011534 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 MachineOperand& dest1Oper = bInstr->getOperand(0);
11536 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011537 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11538 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011539 argOpers[i] = &bInstr->getOperand(i+2);
11540
Dan Gohman71ea4e52010-05-14 21:01:44 +000011541 // We use some of the operands multiple times, so conservatively just
11542 // clear any kill flags that might be present.
11543 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11544 argOpers[i]->setIsKill(false);
11545 }
11546
Evan Chengad5b52f2010-01-08 19:14:57 +000011547 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011548 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011549
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011551 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 for (int i=0; i <= lastAddrIndx; ++i)
11553 (*MIB).addOperand(*argOpers[i]);
11554 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011556 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011557 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011558 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011559 MachineOperand newOp3 = *(argOpers[3]);
11560 if (newOp3.isImm())
11561 newOp3.setImm(newOp3.getImm()+4);
11562 else
11563 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011564 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011565 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566
11567 // t3/4 are defined later, at the bottom of the loop
11568 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11569 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011570 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011572 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11574
Evan Cheng306b4ca2010-01-08 23:41:50 +000011575 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011576 // the PHI instructions.
11577 t1 = dest1Oper.getReg();
11578 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011580 int valArgIndx = lastAddrIndx + 1;
11581 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011582 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011583 "invalid operand");
11584 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11585 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011586 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011587 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011590 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011591 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011592 (*MIB).addOperand(*argOpers[valArgIndx]);
11593 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011594 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011595 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011596 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011597 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011598 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011601 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011602 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011603 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604
Richard Smith42fc29e2012-04-13 22:47:00 +000011605 unsigned t7, t8;
11606 if (Invert) {
11607 t7 = F->getRegInfo().createVirtualRegister(RC);
11608 t8 = F->getRegInfo().createVirtualRegister(RC);
11609 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11610 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11611 } else {
11612 t7 = t5;
11613 t8 = t6;
11614 }
11615
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011616 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011618 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011619 MIB.addReg(t2);
11620
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011621 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011622 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011623 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011624 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011625
Dale Johannesene4d209d2009-02-03 20:21:25 +000011626 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011627 for (int i=0; i <= lastAddrIndx; ++i)
11628 (*MIB).addOperand(*argOpers[i]);
11629
11630 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011631 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11632 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011633
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011634 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011635 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011636 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011637 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011638
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011639 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011640 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641
Dan Gohman14152b42010-07-06 20:24:04 +000011642 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011643 return nextMBB;
11644}
11645
11646// private utility function
11647MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011648X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11649 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011650 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011651 // For the atomic min/max operator, we generate
11652 // thisMBB:
11653 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011654 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011655 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // cmp t1, t2
11657 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011658 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011659 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11660 // bz newMBB
11661 // fallthrough -->nextMBB
11662 //
11663 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11664 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011665 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011666 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011667
Mon P Wang63307c32008-05-05 19:05:59 +000011668 /// First build the CFG
11669 MachineFunction *F = MBB->getParent();
11670 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011671 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11672 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11673 F->insert(MBBIter, newMBB);
11674 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011675
Dan Gohman14152b42010-07-06 20:24:04 +000011676 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11677 nextMBB->splice(nextMBB->begin(), thisMBB,
11678 llvm::next(MachineBasicBlock::iterator(mInstr)),
11679 thisMBB->end());
11680 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011681
Mon P Wang63307c32008-05-05 19:05:59 +000011682 // Update thisMBB to fall through to newMBB
11683 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011684
Mon P Wang63307c32008-05-05 19:05:59 +000011685 // newMBB jumps to newMBB and fall through to nextMBB
11686 newMBB->addSuccessor(nextMBB);
11687 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011688
Dale Johannesene4d209d2009-02-03 20:21:25 +000011689 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011690 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011691 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011692 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011693 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011694 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011695 int numArgs = mInstr->getNumOperands() - 1;
11696 for (int i=0; i < numArgs; ++i)
11697 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011698
Mon P Wang63307c32008-05-05 19:05:59 +000011699 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011700 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011701 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011702
Craig Topperc9099502012-04-20 06:31:50 +000011703 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011704 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011705 for (int i=0; i <= lastAddrIndx; ++i)
11706 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011707
Mon P Wang63307c32008-05-05 19:05:59 +000011708 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011709 assert((argOpers[valArgIndx]->isReg() ||
11710 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011711 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011712
Craig Topperc9099502012-04-20 06:31:50 +000011713 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011714 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011715 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011716 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011717 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011718 (*MIB).addOperand(*argOpers[valArgIndx]);
11719
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011720 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011721 MIB.addReg(t1);
11722
Dale Johannesene4d209d2009-02-03 20:21:25 +000011723 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011724 MIB.addReg(t1);
11725 MIB.addReg(t2);
11726
11727 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011728 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011729 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011730 MIB.addReg(t2);
11731 MIB.addReg(t1);
11732
11733 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011734 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011735 for (int i=0; i <= lastAddrIndx; ++i)
11736 (*MIB).addOperand(*argOpers[i]);
11737 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011738 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011739 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11740 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011741
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011742 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011743 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011744
Mon P Wang63307c32008-05-05 19:05:59 +000011745 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011746 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011747
Dan Gohman14152b42010-07-06 20:24:04 +000011748 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011749 return nextMBB;
11750}
11751
Eric Christopherf83a5de2009-08-27 18:08:16 +000011752// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011753// or XMM0_V32I8 in AVX all of this code can be replaced with that
11754// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011755MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011756X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011757 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011758 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011759 "Target must have SSE4.2 or AVX features enabled");
11760
Eric Christopherb120ab42009-08-18 22:50:32 +000011761 DebugLoc dl = MI->getDebugLoc();
11762 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011763 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011764 if (!Subtarget->hasAVX()) {
11765 if (memArg)
11766 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11767 else
11768 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11769 } else {
11770 if (memArg)
11771 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11772 else
11773 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11774 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011775
Eric Christopher41c902f2010-11-30 08:20:21 +000011776 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011777 for (unsigned i = 0; i < numArgs; ++i) {
11778 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011779 if (!(Op.isReg() && Op.isImplicit()))
11780 MIB.addOperand(Op);
11781 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011782 BuildMI(*BB, MI, dl,
11783 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11784 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011785 .addReg(X86::XMM0);
11786
Dan Gohman14152b42010-07-06 20:24:04 +000011787 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011788 return BB;
11789}
11790
11791MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011792X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011793 DebugLoc dl = MI->getDebugLoc();
11794 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011795
Eric Christopher228232b2010-11-30 07:20:12 +000011796 // Address into RAX/EAX, other two args into ECX, EDX.
11797 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11798 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11799 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11800 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011801 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011802
Eric Christopher228232b2010-11-30 07:20:12 +000011803 unsigned ValOps = X86::AddrNumOperands;
11804 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11805 .addReg(MI->getOperand(ValOps).getReg());
11806 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11807 .addReg(MI->getOperand(ValOps+1).getReg());
11808
11809 // The instruction doesn't actually take any operands though.
11810 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011811
Eric Christopher228232b2010-11-30 07:20:12 +000011812 MI->eraseFromParent(); // The pseudo is gone now.
11813 return BB;
11814}
11815
11816MachineBasicBlock *
11817X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011818 DebugLoc dl = MI->getDebugLoc();
11819 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011820
Eric Christopher228232b2010-11-30 07:20:12 +000011821 // First arg in ECX, the second in EAX.
11822 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11823 .addReg(MI->getOperand(0).getReg());
11824 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11825 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011826
Eric Christopher228232b2010-11-30 07:20:12 +000011827 // The instruction doesn't actually take any operands though.
11828 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011829
Eric Christopher228232b2010-11-30 07:20:12 +000011830 MI->eraseFromParent(); // The pseudo is gone now.
11831 return BB;
11832}
11833
11834MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011835X86TargetLowering::EmitVAARG64WithCustomInserter(
11836 MachineInstr *MI,
11837 MachineBasicBlock *MBB) const {
11838 // Emit va_arg instruction on X86-64.
11839
11840 // Operands to this pseudo-instruction:
11841 // 0 ) Output : destination address (reg)
11842 // 1-5) Input : va_list address (addr, i64mem)
11843 // 6 ) ArgSize : Size (in bytes) of vararg type
11844 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11845 // 8 ) Align : Alignment of type
11846 // 9 ) EFLAGS (implicit-def)
11847
11848 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11849 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11850
11851 unsigned DestReg = MI->getOperand(0).getReg();
11852 MachineOperand &Base = MI->getOperand(1);
11853 MachineOperand &Scale = MI->getOperand(2);
11854 MachineOperand &Index = MI->getOperand(3);
11855 MachineOperand &Disp = MI->getOperand(4);
11856 MachineOperand &Segment = MI->getOperand(5);
11857 unsigned ArgSize = MI->getOperand(6).getImm();
11858 unsigned ArgMode = MI->getOperand(7).getImm();
11859 unsigned Align = MI->getOperand(8).getImm();
11860
11861 // Memory Reference
11862 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11863 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11864 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11865
11866 // Machine Information
11867 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11868 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11869 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11870 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11871 DebugLoc DL = MI->getDebugLoc();
11872
11873 // struct va_list {
11874 // i32 gp_offset
11875 // i32 fp_offset
11876 // i64 overflow_area (address)
11877 // i64 reg_save_area (address)
11878 // }
11879 // sizeof(va_list) = 24
11880 // alignment(va_list) = 8
11881
11882 unsigned TotalNumIntRegs = 6;
11883 unsigned TotalNumXMMRegs = 8;
11884 bool UseGPOffset = (ArgMode == 1);
11885 bool UseFPOffset = (ArgMode == 2);
11886 unsigned MaxOffset = TotalNumIntRegs * 8 +
11887 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11888
11889 /* Align ArgSize to a multiple of 8 */
11890 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11891 bool NeedsAlign = (Align > 8);
11892
11893 MachineBasicBlock *thisMBB = MBB;
11894 MachineBasicBlock *overflowMBB;
11895 MachineBasicBlock *offsetMBB;
11896 MachineBasicBlock *endMBB;
11897
11898 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11899 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11900 unsigned OffsetReg = 0;
11901
11902 if (!UseGPOffset && !UseFPOffset) {
11903 // If we only pull from the overflow region, we don't create a branch.
11904 // We don't need to alter control flow.
11905 OffsetDestReg = 0; // unused
11906 OverflowDestReg = DestReg;
11907
11908 offsetMBB = NULL;
11909 overflowMBB = thisMBB;
11910 endMBB = thisMBB;
11911 } else {
11912 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11913 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11914 // If not, pull from overflow_area. (branch to overflowMBB)
11915 //
11916 // thisMBB
11917 // | .
11918 // | .
11919 // offsetMBB overflowMBB
11920 // | .
11921 // | .
11922 // endMBB
11923
11924 // Registers for the PHI in endMBB
11925 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11926 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11927
11928 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11929 MachineFunction *MF = MBB->getParent();
11930 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11931 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11932 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11933
11934 MachineFunction::iterator MBBIter = MBB;
11935 ++MBBIter;
11936
11937 // Insert the new basic blocks
11938 MF->insert(MBBIter, offsetMBB);
11939 MF->insert(MBBIter, overflowMBB);
11940 MF->insert(MBBIter, endMBB);
11941
11942 // Transfer the remainder of MBB and its successor edges to endMBB.
11943 endMBB->splice(endMBB->begin(), thisMBB,
11944 llvm::next(MachineBasicBlock::iterator(MI)),
11945 thisMBB->end());
11946 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11947
11948 // Make offsetMBB and overflowMBB successors of thisMBB
11949 thisMBB->addSuccessor(offsetMBB);
11950 thisMBB->addSuccessor(overflowMBB);
11951
11952 // endMBB is a successor of both offsetMBB and overflowMBB
11953 offsetMBB->addSuccessor(endMBB);
11954 overflowMBB->addSuccessor(endMBB);
11955
11956 // Load the offset value into a register
11957 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11958 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11959 .addOperand(Base)
11960 .addOperand(Scale)
11961 .addOperand(Index)
11962 .addDisp(Disp, UseFPOffset ? 4 : 0)
11963 .addOperand(Segment)
11964 .setMemRefs(MMOBegin, MMOEnd);
11965
11966 // Check if there is enough room left to pull this argument.
11967 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11968 .addReg(OffsetReg)
11969 .addImm(MaxOffset + 8 - ArgSizeA8);
11970
11971 // Branch to "overflowMBB" if offset >= max
11972 // Fall through to "offsetMBB" otherwise
11973 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11974 .addMBB(overflowMBB);
11975 }
11976
11977 // In offsetMBB, emit code to use the reg_save_area.
11978 if (offsetMBB) {
11979 assert(OffsetReg != 0);
11980
11981 // Read the reg_save_area address.
11982 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11983 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11984 .addOperand(Base)
11985 .addOperand(Scale)
11986 .addOperand(Index)
11987 .addDisp(Disp, 16)
11988 .addOperand(Segment)
11989 .setMemRefs(MMOBegin, MMOEnd);
11990
11991 // Zero-extend the offset
11992 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11993 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11994 .addImm(0)
11995 .addReg(OffsetReg)
11996 .addImm(X86::sub_32bit);
11997
11998 // Add the offset to the reg_save_area to get the final address.
11999 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12000 .addReg(OffsetReg64)
12001 .addReg(RegSaveReg);
12002
12003 // Compute the offset for the next argument
12004 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12005 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12006 .addReg(OffsetReg)
12007 .addImm(UseFPOffset ? 16 : 8);
12008
12009 // Store it back into the va_list.
12010 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12011 .addOperand(Base)
12012 .addOperand(Scale)
12013 .addOperand(Index)
12014 .addDisp(Disp, UseFPOffset ? 4 : 0)
12015 .addOperand(Segment)
12016 .addReg(NextOffsetReg)
12017 .setMemRefs(MMOBegin, MMOEnd);
12018
12019 // Jump to endMBB
12020 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12021 .addMBB(endMBB);
12022 }
12023
12024 //
12025 // Emit code to use overflow area
12026 //
12027
12028 // Load the overflow_area address into a register.
12029 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12030 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12031 .addOperand(Base)
12032 .addOperand(Scale)
12033 .addOperand(Index)
12034 .addDisp(Disp, 8)
12035 .addOperand(Segment)
12036 .setMemRefs(MMOBegin, MMOEnd);
12037
12038 // If we need to align it, do so. Otherwise, just copy the address
12039 // to OverflowDestReg.
12040 if (NeedsAlign) {
12041 // Align the overflow address
12042 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12043 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12044
12045 // aligned_addr = (addr + (align-1)) & ~(align-1)
12046 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12047 .addReg(OverflowAddrReg)
12048 .addImm(Align-1);
12049
12050 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12051 .addReg(TmpReg)
12052 .addImm(~(uint64_t)(Align-1));
12053 } else {
12054 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12055 .addReg(OverflowAddrReg);
12056 }
12057
12058 // Compute the next overflow address after this argument.
12059 // (the overflow address should be kept 8-byte aligned)
12060 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12061 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12062 .addReg(OverflowDestReg)
12063 .addImm(ArgSizeA8);
12064
12065 // Store the new overflow address.
12066 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12067 .addOperand(Base)
12068 .addOperand(Scale)
12069 .addOperand(Index)
12070 .addDisp(Disp, 8)
12071 .addOperand(Segment)
12072 .addReg(NextAddrReg)
12073 .setMemRefs(MMOBegin, MMOEnd);
12074
12075 // If we branched, emit the PHI to the front of endMBB.
12076 if (offsetMBB) {
12077 BuildMI(*endMBB, endMBB->begin(), DL,
12078 TII->get(X86::PHI), DestReg)
12079 .addReg(OffsetDestReg).addMBB(offsetMBB)
12080 .addReg(OverflowDestReg).addMBB(overflowMBB);
12081 }
12082
12083 // Erase the pseudo instruction
12084 MI->eraseFromParent();
12085
12086 return endMBB;
12087}
12088
12089MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012090X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12091 MachineInstr *MI,
12092 MachineBasicBlock *MBB) const {
12093 // Emit code to save XMM registers to the stack. The ABI says that the
12094 // number of registers to save is given in %al, so it's theoretically
12095 // possible to do an indirect jump trick to avoid saving all of them,
12096 // however this code takes a simpler approach and just executes all
12097 // of the stores if %al is non-zero. It's less code, and it's probably
12098 // easier on the hardware branch predictor, and stores aren't all that
12099 // expensive anyway.
12100
12101 // Create the new basic blocks. One block contains all the XMM stores,
12102 // and one block is the final destination regardless of whether any
12103 // stores were performed.
12104 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12105 MachineFunction *F = MBB->getParent();
12106 MachineFunction::iterator MBBIter = MBB;
12107 ++MBBIter;
12108 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12109 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12110 F->insert(MBBIter, XMMSaveMBB);
12111 F->insert(MBBIter, EndMBB);
12112
Dan Gohman14152b42010-07-06 20:24:04 +000012113 // Transfer the remainder of MBB and its successor edges to EndMBB.
12114 EndMBB->splice(EndMBB->begin(), MBB,
12115 llvm::next(MachineBasicBlock::iterator(MI)),
12116 MBB->end());
12117 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12118
Dan Gohmand6708ea2009-08-15 01:38:56 +000012119 // The original block will now fall through to the XMM save block.
12120 MBB->addSuccessor(XMMSaveMBB);
12121 // The XMMSaveMBB will fall through to the end block.
12122 XMMSaveMBB->addSuccessor(EndMBB);
12123
12124 // Now add the instructions.
12125 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12126 DebugLoc DL = MI->getDebugLoc();
12127
12128 unsigned CountReg = MI->getOperand(0).getReg();
12129 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12130 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12131
12132 if (!Subtarget->isTargetWin64()) {
12133 // If %al is 0, branch around the XMM save block.
12134 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012135 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012136 MBB->addSuccessor(EndMBB);
12137 }
12138
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012139 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012140 // In the XMM save block, save all the XMM argument registers.
12141 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12142 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012143 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012144 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012145 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012146 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012147 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012148 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012149 .addFrameIndex(RegSaveFrameIndex)
12150 .addImm(/*Scale=*/1)
12151 .addReg(/*IndexReg=*/0)
12152 .addImm(/*Disp=*/Offset)
12153 .addReg(/*Segment=*/0)
12154 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012155 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012156 }
12157
Dan Gohman14152b42010-07-06 20:24:04 +000012158 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012159
12160 return EndMBB;
12161}
Mon P Wang63307c32008-05-05 19:05:59 +000012162
Lang Hames6e3f7e42012-02-03 01:13:49 +000012163// The EFLAGS operand of SelectItr might be missing a kill marker
12164// because there were multiple uses of EFLAGS, and ISel didn't know
12165// which to mark. Figure out whether SelectItr should have had a
12166// kill marker, and set it if it should. Returns the correct kill
12167// marker value.
12168static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12169 MachineBasicBlock* BB,
12170 const TargetRegisterInfo* TRI) {
12171 // Scan forward through BB for a use/def of EFLAGS.
12172 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12173 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012174 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012175 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012176 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012177 if (mi.definesRegister(X86::EFLAGS))
12178 break; // Should have kill-flag - update below.
12179 }
12180
12181 // If we hit the end of the block, check whether EFLAGS is live into a
12182 // successor.
12183 if (miI == BB->end()) {
12184 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12185 sEnd = BB->succ_end();
12186 sItr != sEnd; ++sItr) {
12187 MachineBasicBlock* succ = *sItr;
12188 if (succ->isLiveIn(X86::EFLAGS))
12189 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012190 }
12191 }
12192
Lang Hames6e3f7e42012-02-03 01:13:49 +000012193 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12194 // out. SelectMI should have a kill flag on EFLAGS.
12195 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012196 return true;
12197}
12198
Evan Cheng60c07e12006-07-05 22:17:51 +000012199MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012200X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012201 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012202 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12203 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012204
Chris Lattner52600972009-09-02 05:57:00 +000012205 // To "insert" a SELECT_CC instruction, we actually have to insert the
12206 // diamond control-flow pattern. The incoming instruction knows the
12207 // destination vreg to set, the condition code register to branch on, the
12208 // true/false values to select between, and a branch opcode to use.
12209 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12210 MachineFunction::iterator It = BB;
12211 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012212
Chris Lattner52600972009-09-02 05:57:00 +000012213 // thisMBB:
12214 // ...
12215 // TrueVal = ...
12216 // cmpTY ccX, r1, r2
12217 // bCC copy1MBB
12218 // fallthrough --> copy0MBB
12219 MachineBasicBlock *thisMBB = BB;
12220 MachineFunction *F = BB->getParent();
12221 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12222 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012223 F->insert(It, copy0MBB);
12224 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012225
Bill Wendling730c07e2010-06-25 20:48:10 +000012226 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12227 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012228 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12229 if (!MI->killsRegister(X86::EFLAGS) &&
12230 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12231 copy0MBB->addLiveIn(X86::EFLAGS);
12232 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012233 }
12234
Dan Gohman14152b42010-07-06 20:24:04 +000012235 // Transfer the remainder of BB and its successor edges to sinkMBB.
12236 sinkMBB->splice(sinkMBB->begin(), BB,
12237 llvm::next(MachineBasicBlock::iterator(MI)),
12238 BB->end());
12239 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12240
12241 // Add the true and fallthrough blocks as its successors.
12242 BB->addSuccessor(copy0MBB);
12243 BB->addSuccessor(sinkMBB);
12244
12245 // Create the conditional branch instruction.
12246 unsigned Opc =
12247 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12248 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12249
Chris Lattner52600972009-09-02 05:57:00 +000012250 // copy0MBB:
12251 // %FalseValue = ...
12252 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012253 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012254
Chris Lattner52600972009-09-02 05:57:00 +000012255 // sinkMBB:
12256 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12257 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012258 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12259 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012260 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12261 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12262
Dan Gohman14152b42010-07-06 20:24:04 +000012263 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012264 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012265}
12266
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012267MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012268X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12269 bool Is64Bit) const {
12270 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12271 DebugLoc DL = MI->getDebugLoc();
12272 MachineFunction *MF = BB->getParent();
12273 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12274
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012275 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012276
12277 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12278 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12279
12280 // BB:
12281 // ... [Till the alloca]
12282 // If stacklet is not large enough, jump to mallocMBB
12283 //
12284 // bumpMBB:
12285 // Allocate by subtracting from RSP
12286 // Jump to continueMBB
12287 //
12288 // mallocMBB:
12289 // Allocate by call to runtime
12290 //
12291 // continueMBB:
12292 // ...
12293 // [rest of original BB]
12294 //
12295
12296 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12297 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12298 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12299
12300 MachineRegisterInfo &MRI = MF->getRegInfo();
12301 const TargetRegisterClass *AddrRegClass =
12302 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12303
12304 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12305 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12306 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012307 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012308 sizeVReg = MI->getOperand(1).getReg(),
12309 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12310
12311 MachineFunction::iterator MBBIter = BB;
12312 ++MBBIter;
12313
12314 MF->insert(MBBIter, bumpMBB);
12315 MF->insert(MBBIter, mallocMBB);
12316 MF->insert(MBBIter, continueMBB);
12317
12318 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12319 (MachineBasicBlock::iterator(MI)), BB->end());
12320 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12321
12322 // Add code to the main basic block to check if the stack limit has been hit,
12323 // and if so, jump to mallocMBB otherwise to bumpMBB.
12324 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012325 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012326 .addReg(tmpSPVReg).addReg(sizeVReg);
12327 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012328 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012329 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012330 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12331
12332 // bumpMBB simply decreases the stack pointer, since we know the current
12333 // stacklet has enough space.
12334 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012335 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012336 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012337 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012338 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12339
12340 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012341 const uint32_t *RegMask =
12342 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012343 if (Is64Bit) {
12344 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12345 .addReg(sizeVReg);
12346 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012347 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12348 .addRegMask(RegMask)
12349 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012350 } else {
12351 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12352 .addImm(12);
12353 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12354 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012355 .addExternalSymbol("__morestack_allocate_stack_space")
12356 .addRegMask(RegMask)
12357 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012358 }
12359
12360 if (!Is64Bit)
12361 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12362 .addImm(16);
12363
12364 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12365 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12366 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12367
12368 // Set up the CFG correctly.
12369 BB->addSuccessor(bumpMBB);
12370 BB->addSuccessor(mallocMBB);
12371 mallocMBB->addSuccessor(continueMBB);
12372 bumpMBB->addSuccessor(continueMBB);
12373
12374 // Take care of the PHI nodes.
12375 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12376 MI->getOperand(0).getReg())
12377 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12378 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12379
12380 // Delete the original pseudo instruction.
12381 MI->eraseFromParent();
12382
12383 // And we're done.
12384 return continueMBB;
12385}
12386
12387MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012388X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012389 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012390 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12391 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012392
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012393 assert(!Subtarget->isTargetEnvMacho());
12394
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012395 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12396 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012397
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012398 if (Subtarget->isTargetWin64()) {
12399 if (Subtarget->isTargetCygMing()) {
12400 // ___chkstk(Mingw64):
12401 // Clobbers R10, R11, RAX and EFLAGS.
12402 // Updates RSP.
12403 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12404 .addExternalSymbol("___chkstk")
12405 .addReg(X86::RAX, RegState::Implicit)
12406 .addReg(X86::RSP, RegState::Implicit)
12407 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12408 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12409 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12410 } else {
12411 // __chkstk(MSVCRT): does not update stack pointer.
12412 // Clobbers R10, R11 and EFLAGS.
12413 // FIXME: RAX(allocated size) might be reused and not killed.
12414 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12415 .addExternalSymbol("__chkstk")
12416 .addReg(X86::RAX, RegState::Implicit)
12417 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12418 // RAX has the offset to subtracted from RSP.
12419 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12420 .addReg(X86::RSP)
12421 .addReg(X86::RAX);
12422 }
12423 } else {
12424 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012425 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12426
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012427 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12428 .addExternalSymbol(StackProbeSymbol)
12429 .addReg(X86::EAX, RegState::Implicit)
12430 .addReg(X86::ESP, RegState::Implicit)
12431 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12432 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12433 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12434 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012435
Dan Gohman14152b42010-07-06 20:24:04 +000012436 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012437 return BB;
12438}
Chris Lattner52600972009-09-02 05:57:00 +000012439
12440MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012441X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12442 MachineBasicBlock *BB) const {
12443 // This is pretty easy. We're taking the value that we received from
12444 // our load from the relocation, sticking it in either RDI (x86-64)
12445 // or EAX and doing an indirect call. The return value will then
12446 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012447 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012448 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012449 DebugLoc DL = MI->getDebugLoc();
12450 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012451
12452 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012453 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012454
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012455 // Get a register mask for the lowered call.
12456 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12457 // proper register mask.
12458 const uint32_t *RegMask =
12459 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012460 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012461 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12462 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012463 .addReg(X86::RIP)
12464 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012465 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012466 MI->getOperand(3).getTargetFlags())
12467 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012468 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012469 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012470 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012471 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012472 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12473 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012474 .addReg(0)
12475 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012476 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012477 MI->getOperand(3).getTargetFlags())
12478 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012479 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012480 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012481 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012482 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012483 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12484 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012485 .addReg(TII->getGlobalBaseReg(F))
12486 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012487 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012488 MI->getOperand(3).getTargetFlags())
12489 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012490 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012491 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012492 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012493 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012494
Dan Gohman14152b42010-07-06 20:24:04 +000012495 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012496 return BB;
12497}
12498
12499MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012500X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012501 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012502 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012503 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012504 case X86::TAILJMPd64:
12505 case X86::TAILJMPr64:
12506 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012507 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012508 case X86::TCRETURNdi64:
12509 case X86::TCRETURNri64:
12510 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012511 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012512 case X86::WIN_ALLOCA:
12513 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012514 case X86::SEG_ALLOCA_32:
12515 return EmitLoweredSegAlloca(MI, BB, false);
12516 case X86::SEG_ALLOCA_64:
12517 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012518 case X86::TLSCall_32:
12519 case X86::TLSCall_64:
12520 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012521 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012522 case X86::CMOV_FR32:
12523 case X86::CMOV_FR64:
12524 case X86::CMOV_V4F32:
12525 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012526 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012527 case X86::CMOV_V8F32:
12528 case X86::CMOV_V4F64:
12529 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012530 case X86::CMOV_GR16:
12531 case X86::CMOV_GR32:
12532 case X86::CMOV_RFP32:
12533 case X86::CMOV_RFP64:
12534 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012535 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012536
Dale Johannesen849f2142007-07-03 00:53:03 +000012537 case X86::FP32_TO_INT16_IN_MEM:
12538 case X86::FP32_TO_INT32_IN_MEM:
12539 case X86::FP32_TO_INT64_IN_MEM:
12540 case X86::FP64_TO_INT16_IN_MEM:
12541 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012542 case X86::FP64_TO_INT64_IN_MEM:
12543 case X86::FP80_TO_INT16_IN_MEM:
12544 case X86::FP80_TO_INT32_IN_MEM:
12545 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012546 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12547 DebugLoc DL = MI->getDebugLoc();
12548
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 // Change the floating point control register to use "round towards zero"
12550 // mode when truncating to an integer value.
12551 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012552 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012553 addFrameReference(BuildMI(*BB, MI, DL,
12554 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012555
12556 // Load the old value of the high byte of the control word...
12557 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012558 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012559 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012560 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012561
12562 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012563 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012564 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012565
12566 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012567 addFrameReference(BuildMI(*BB, MI, DL,
12568 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012569
12570 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012571 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012572 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012573
12574 // Get the X86 opcode to use.
12575 unsigned Opc;
12576 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012577 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012578 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12579 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12580 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12581 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12582 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12583 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012584 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12585 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12586 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012587 }
12588
12589 X86AddressMode AM;
12590 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012591 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012592 AM.BaseType = X86AddressMode::RegBase;
12593 AM.Base.Reg = Op.getReg();
12594 } else {
12595 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012596 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012597 }
12598 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012599 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012600 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012601 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012602 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012603 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012604 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012605 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012606 AM.GV = Op.getGlobal();
12607 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012608 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012609 }
Dan Gohman14152b42010-07-06 20:24:04 +000012610 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012611 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012612
12613 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012614 addFrameReference(BuildMI(*BB, MI, DL,
12615 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012616
Dan Gohman14152b42010-07-06 20:24:04 +000012617 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012618 return BB;
12619 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012620 // String/text processing lowering.
12621 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012622 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012623 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12624 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012625 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012626 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12627 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012628 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012629 return EmitPCMP(MI, BB, 5, false /* in mem */);
12630 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012631 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012632 return EmitPCMP(MI, BB, 5, true /* in mem */);
12633
Eric Christopher228232b2010-11-30 07:20:12 +000012634 // Thread synchronization.
12635 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012636 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012637 case X86::MWAIT:
12638 return EmitMwait(MI, BB);
12639
Eric Christopherb120ab42009-08-18 22:50:32 +000012640 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012641 case X86::ATOMAND32:
12642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012643 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012644 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012645 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012646 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012647 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12649 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012650 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012651 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012652 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012653 case X86::ATOMXOR32:
12654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012655 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012656 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012657 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012658 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012659 case X86::ATOMNAND32:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012661 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012662 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012664 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012665 case X86::ATOMMIN32:
12666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12667 case X86::ATOMMAX32:
12668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12669 case X86::ATOMUMIN32:
12670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12671 case X86::ATOMUMAX32:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012673
12674 case X86::ATOMAND16:
12675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12676 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012679 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012680 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012685 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012686 case X86::ATOMXOR16:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12688 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012691 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012692 case X86::ATOMNAND16:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12694 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012697 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012698 case X86::ATOMMIN16:
12699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12700 case X86::ATOMMAX16:
12701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12702 case X86::ATOMUMIN16:
12703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12704 case X86::ATOMUMAX16:
12705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12706
12707 case X86::ATOMAND8:
12708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12709 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012710 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012711 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012712 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012713 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012715 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012716 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012717 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012718 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012719 case X86::ATOMXOR8:
12720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12721 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012722 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012723 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012724 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012725 case X86::ATOMNAND8:
12726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12727 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012728 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012729 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012730 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012731 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012733 case X86::ATOMAND64:
12734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012736 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012737 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012738 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012739 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12741 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012742 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012743 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012744 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012745 case X86::ATOMXOR64:
12746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012747 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012748 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012749 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012750 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012751 case X86::ATOMNAND64:
12752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12753 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012754 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012755 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012756 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012757 case X86::ATOMMIN64:
12758 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12759 case X86::ATOMMAX64:
12760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12761 case X86::ATOMUMIN64:
12762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12763 case X86::ATOMUMAX64:
12764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012765
12766 // This group does 64-bit operations on a 32-bit host.
12767 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012769 X86::AND32rr, X86::AND32rr,
12770 X86::AND32ri, X86::AND32ri,
12771 false);
12772 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012774 X86::OR32rr, X86::OR32rr,
12775 X86::OR32ri, X86::OR32ri,
12776 false);
12777 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012778 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012779 X86::XOR32rr, X86::XOR32rr,
12780 X86::XOR32ri, X86::XOR32ri,
12781 false);
12782 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012783 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012784 X86::AND32rr, X86::AND32rr,
12785 X86::AND32ri, X86::AND32ri,
12786 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012787 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012788 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012789 X86::ADD32rr, X86::ADC32rr,
12790 X86::ADD32ri, X86::ADC32ri,
12791 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012792 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012793 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012794 X86::SUB32rr, X86::SBB32rr,
12795 X86::SUB32ri, X86::SBB32ri,
12796 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012797 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012798 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012799 X86::MOV32rr, X86::MOV32rr,
12800 X86::MOV32ri, X86::MOV32ri,
12801 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012802 case X86::VASTART_SAVE_XMM_REGS:
12803 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012804
12805 case X86::VAARG_64:
12806 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012807 }
12808}
12809
12810//===----------------------------------------------------------------------===//
12811// X86 Optimization Hooks
12812//===----------------------------------------------------------------------===//
12813
Dan Gohman475871a2008-07-27 21:46:04 +000012814void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012815 APInt &KnownZero,
12816 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012817 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012818 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012819 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012820 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012821 assert((Opc >= ISD::BUILTIN_OP_END ||
12822 Opc == ISD::INTRINSIC_WO_CHAIN ||
12823 Opc == ISD::INTRINSIC_W_CHAIN ||
12824 Opc == ISD::INTRINSIC_VOID) &&
12825 "Should use MaskedValueIsZero if you don't know whether Op"
12826 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012827
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012828 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012829 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012830 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012831 case X86ISD::ADD:
12832 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012833 case X86ISD::ADC:
12834 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012835 case X86ISD::SMUL:
12836 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012837 case X86ISD::INC:
12838 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012839 case X86ISD::OR:
12840 case X86ISD::XOR:
12841 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012842 // These nodes' second result is a boolean.
12843 if (Op.getResNo() == 0)
12844 break;
12845 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012846 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012847 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012848 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012849 case ISD::INTRINSIC_WO_CHAIN: {
12850 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12851 unsigned NumLoBits = 0;
12852 switch (IntId) {
12853 default: break;
12854 case Intrinsic::x86_sse_movmsk_ps:
12855 case Intrinsic::x86_avx_movmsk_ps_256:
12856 case Intrinsic::x86_sse2_movmsk_pd:
12857 case Intrinsic::x86_avx_movmsk_pd_256:
12858 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012859 case Intrinsic::x86_sse2_pmovmskb_128:
12860 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012861 // High bits of movmskp{s|d}, pmovmskb are known zero.
12862 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012863 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012864 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12865 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12866 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12867 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12868 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12869 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012870 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012871 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012872 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012873 break;
12874 }
12875 }
12876 break;
12877 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012878 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012879}
Chris Lattner259e97c2006-01-31 19:43:35 +000012880
Owen Andersonbc146b02010-09-21 20:42:50 +000012881unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12882 unsigned Depth) const {
12883 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12884 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12885 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012886
Owen Andersonbc146b02010-09-21 20:42:50 +000012887 // Fallback case.
12888 return 1;
12889}
12890
Evan Cheng206ee9d2006-07-07 08:33:52 +000012891/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012892/// node is a GlobalAddress + offset.
12893bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012894 const GlobalValue* &GA,
12895 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012896 if (N->getOpcode() == X86ISD::Wrapper) {
12897 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012898 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012899 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012900 return true;
12901 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012902 }
Evan Chengad4196b2008-05-12 19:56:52 +000012903 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012904}
12905
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012906/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12907/// same as extracting the high 128-bit part of 256-bit vector and then
12908/// inserting the result into the low part of a new 256-bit vector
12909static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12910 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012911 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012912
12913 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012914 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012915 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12916 SVOp->getMaskElt(j) >= 0)
12917 return false;
12918
12919 return true;
12920}
12921
12922/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12923/// same as extracting the low 128-bit part of 256-bit vector and then
12924/// inserting the result into the high part of a new 256-bit vector
12925static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12926 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012927 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012928
12929 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012930 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012931 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12932 SVOp->getMaskElt(j) >= 0)
12933 return false;
12934
12935 return true;
12936}
12937
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012938/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12939static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012940 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012941 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012942 DebugLoc dl = N->getDebugLoc();
12943 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12944 SDValue V1 = SVOp->getOperand(0);
12945 SDValue V2 = SVOp->getOperand(1);
12946 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012947 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012948
12949 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12950 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12951 //
12952 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012953 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012954 // V UNDEF BUILD_VECTOR UNDEF
12955 // \ / \ /
12956 // CONCAT_VECTOR CONCAT_VECTOR
12957 // \ /
12958 // \ /
12959 // RESULT: V + zero extended
12960 //
12961 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12962 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12963 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12964 return SDValue();
12965
12966 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12967 return SDValue();
12968
12969 // To match the shuffle mask, the first half of the mask should
12970 // be exactly the first vector, and all the rest a splat with the
12971 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000012972 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012973 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12974 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12975 return SDValue();
12976
Chad Rosier3d1161e2012-01-03 21:05:52 +000012977 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12978 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000012979 if (Ld->hasNUsesOfValue(1, 0)) {
12980 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12981 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12982 SDValue ResNode =
12983 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12984 Ld->getMemoryVT(),
12985 Ld->getPointerInfo(),
12986 Ld->getAlignment(),
12987 false/*isVolatile*/, true/*ReadMem*/,
12988 false/*WriteMem*/);
12989 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12990 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000012991 }
12992
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012993 // Emit a zeroed vector and insert the desired subvector on its
12994 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012995 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012996 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012997 return DCI.CombineTo(N, InsV);
12998 }
12999
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013000 //===--------------------------------------------------------------------===//
13001 // Combine some shuffles into subvector extracts and inserts:
13002 //
13003
13004 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13005 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013006 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13007 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013008 return DCI.CombineTo(N, InsV);
13009 }
13010
13011 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13012 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013013 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13014 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013015 return DCI.CombineTo(N, InsV);
13016 }
13017
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013018 return SDValue();
13019}
13020
13021/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013022static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013023 TargetLowering::DAGCombinerInfo &DCI,
13024 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013025 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013026 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013027
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013028 // Don't create instructions with illegal types after legalize types has run.
13029 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13030 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13031 return SDValue();
13032
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013033 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13034 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13035 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013036 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013037
13038 // Only handle 128 wide vector from here on.
13039 if (VT.getSizeInBits() != 128)
13040 return SDValue();
13041
13042 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13043 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13044 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013045 SmallVector<SDValue, 16> Elts;
13046 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013047 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013048
Nate Begemanfdea31a2010-03-24 20:49:50 +000013049 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013050}
Evan Chengd880b972008-05-09 21:53:03 +000013051
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013052
Craig Topperc16f8512012-04-25 06:39:39 +000013053/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013054/// a sequence of vector shuffle operations.
13055/// It is possible when we truncate 256-bit vector to 128-bit vector
13056
13057SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13058 DAGCombinerInfo &DCI) const {
13059 if (!DCI.isBeforeLegalizeOps())
13060 return SDValue();
13061
Craig Topper3ef43cf2012-04-24 06:36:35 +000013062 if (!Subtarget->hasAVX())
13063 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013064
13065 EVT VT = N->getValueType(0);
13066 SDValue Op = N->getOperand(0);
13067 EVT OpVT = Op.getValueType();
13068 DebugLoc dl = N->getDebugLoc();
13069
13070 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13071
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013072 if (Subtarget->hasAVX2()) {
13073 // AVX2: v4i64 -> v4i32
13074
13075 // VPERMD
13076 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13077
13078 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13079 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13080 ShufMask);
13081
Craig Topperd63fa652012-04-22 18:51:37 +000013082 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13083 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013084 }
13085
13086 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013087 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013088 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013089
13090 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013091 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013092
13093 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13094 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13095
13096 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013097 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013098
Craig Topperd63fa652012-04-22 18:51:37 +000013099 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13100 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013101
13102 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013103 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013104
Elena Demikhovsky73252572012-02-01 10:33:05 +000013105 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013106 }
Craig Topperd63fa652012-04-22 18:51:37 +000013107
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013108 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13109
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013110 if (Subtarget->hasAVX2()) {
13111 // AVX2: v8i32 -> v8i16
13112
13113 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013114
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013115 // PSHUFB
13116 SmallVector<SDValue,32> pshufbMask;
13117 for (unsigned i = 0; i < 2; ++i) {
13118 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13119 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13120 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13121 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13122 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13123 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13124 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13125 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13126 for (unsigned j = 0; j < 8; ++j)
13127 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13128 }
Craig Topperd63fa652012-04-22 18:51:37 +000013129 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13130 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013131 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13132
13133 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13134
13135 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013136 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013137 &ShufMask[0]);
13138
Craig Topperd63fa652012-04-22 18:51:37 +000013139 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13140 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013141
13142 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13143 }
13144
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013145 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013146 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013147
13148 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013149 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013150
13151 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13152 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13153
13154 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013155 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13156 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013157
Craig Topperd63fa652012-04-22 18:51:37 +000013158 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013159 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013160 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013161 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013162
13163 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13164 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13165
13166 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013167 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013168
Elena Demikhovsky73252572012-02-01 10:33:05 +000013169 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013170 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013171 }
13172
13173 return SDValue();
13174}
13175
Craig Topper89f4e662012-03-20 07:17:59 +000013176/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13177/// specific shuffle of a load can be folded into a single element load.
13178/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13179/// shuffles have been customed lowered so we need to handle those here.
13180static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13181 TargetLowering::DAGCombinerInfo &DCI) {
13182 if (DCI.isBeforeLegalizeOps())
13183 return SDValue();
13184
13185 SDValue InVec = N->getOperand(0);
13186 SDValue EltNo = N->getOperand(1);
13187
13188 if (!isa<ConstantSDNode>(EltNo))
13189 return SDValue();
13190
13191 EVT VT = InVec.getValueType();
13192
13193 bool HasShuffleIntoBitcast = false;
13194 if (InVec.getOpcode() == ISD::BITCAST) {
13195 // Don't duplicate a load with other uses.
13196 if (!InVec.hasOneUse())
13197 return SDValue();
13198 EVT BCVT = InVec.getOperand(0).getValueType();
13199 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13200 return SDValue();
13201 InVec = InVec.getOperand(0);
13202 HasShuffleIntoBitcast = true;
13203 }
13204
13205 if (!isTargetShuffle(InVec.getOpcode()))
13206 return SDValue();
13207
13208 // Don't duplicate a load with other uses.
13209 if (!InVec.hasOneUse())
13210 return SDValue();
13211
13212 SmallVector<int, 16> ShuffleMask;
13213 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013214 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13215 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013216 return SDValue();
13217
13218 // Select the input vector, guarding against out of range extract vector.
13219 unsigned NumElems = VT.getVectorNumElements();
13220 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13221 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13222 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13223 : InVec.getOperand(1);
13224
13225 // If inputs to shuffle are the same for both ops, then allow 2 uses
13226 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13227
13228 if (LdNode.getOpcode() == ISD::BITCAST) {
13229 // Don't duplicate a load with other uses.
13230 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13231 return SDValue();
13232
13233 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13234 LdNode = LdNode.getOperand(0);
13235 }
13236
13237 if (!ISD::isNormalLoad(LdNode.getNode()))
13238 return SDValue();
13239
13240 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13241
13242 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13243 return SDValue();
13244
13245 if (HasShuffleIntoBitcast) {
13246 // If there's a bitcast before the shuffle, check if the load type and
13247 // alignment is valid.
13248 unsigned Align = LN0->getAlignment();
13249 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13250 unsigned NewAlign = TLI.getTargetData()->
13251 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13252
13253 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13254 return SDValue();
13255 }
13256
13257 // All checks match so transform back to vector_shuffle so that DAG combiner
13258 // can finish the job
13259 DebugLoc dl = N->getDebugLoc();
13260
13261 // Create shuffle node taking into account the case that its a unary shuffle
13262 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13263 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13264 InVec.getOperand(0), Shuffle,
13265 &ShuffleMask[0]);
13266 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13267 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13268 EltNo);
13269}
13270
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013271/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13272/// generation and convert it from being a bunch of shuffles and extracts
13273/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013274static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013275 TargetLowering::DAGCombinerInfo &DCI) {
13276 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13277 if (NewOp.getNode())
13278 return NewOp;
13279
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013280 SDValue InputVector = N->getOperand(0);
13281
13282 // Only operate on vectors of 4 elements, where the alternative shuffling
13283 // gets to be more expensive.
13284 if (InputVector.getValueType() != MVT::v4i32)
13285 return SDValue();
13286
13287 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13288 // single use which is a sign-extend or zero-extend, and all elements are
13289 // used.
13290 SmallVector<SDNode *, 4> Uses;
13291 unsigned ExtractedElements = 0;
13292 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13293 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13294 if (UI.getUse().getResNo() != InputVector.getResNo())
13295 return SDValue();
13296
13297 SDNode *Extract = *UI;
13298 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13299 return SDValue();
13300
13301 if (Extract->getValueType(0) != MVT::i32)
13302 return SDValue();
13303 if (!Extract->hasOneUse())
13304 return SDValue();
13305 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13306 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13307 return SDValue();
13308 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13309 return SDValue();
13310
13311 // Record which element was extracted.
13312 ExtractedElements |=
13313 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13314
13315 Uses.push_back(Extract);
13316 }
13317
13318 // If not all the elements were used, this may not be worthwhile.
13319 if (ExtractedElements != 15)
13320 return SDValue();
13321
13322 // Ok, we've now decided to do the transformation.
13323 DebugLoc dl = InputVector.getDebugLoc();
13324
13325 // Store the value to a temporary stack slot.
13326 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013327 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13328 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013329
13330 // Replace each use (extract) with a load of the appropriate element.
13331 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13332 UE = Uses.end(); UI != UE; ++UI) {
13333 SDNode *Extract = *UI;
13334
Nadav Rotem86694292011-05-17 08:31:57 +000013335 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013336 SDValue Idx = Extract->getOperand(1);
13337 unsigned EltSize =
13338 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13339 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013340 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013341 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13342
Nadav Rotem86694292011-05-17 08:31:57 +000013343 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013344 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013345
13346 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013347 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013348 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013349 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013350
13351 // Replace the exact with the load.
13352 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13353 }
13354
13355 // The replacement was made in place; don't return anything.
13356 return SDValue();
13357}
13358
Duncan Sands6bcd2192011-09-17 16:49:39 +000013359/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13360/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013361static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013362 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013363 const X86Subtarget *Subtarget) {
13364 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013365 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013366 // Get the LHS/RHS of the select.
13367 SDValue LHS = N->getOperand(1);
13368 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013369 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013370
Dan Gohman670e5392009-09-21 18:03:22 +000013371 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013372 // instructions match the semantics of the common C idiom x<y?x:y but not
13373 // x<=y?x:y, because of how they handle negative zero (which can be
13374 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013375 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13376 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013377 (Subtarget->hasSSE2() ||
13378 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013379 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013380
Chris Lattner47b4ce82009-03-11 05:48:52 +000013381 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013382 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013383 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13384 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013385 switch (CC) {
13386 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013387 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013388 // Converting this to a min would handle NaNs incorrectly, and swapping
13389 // the operands would cause it to handle comparisons between positive
13390 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013391 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013392 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013393 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13394 break;
13395 std::swap(LHS, RHS);
13396 }
Dan Gohman670e5392009-09-21 18:03:22 +000013397 Opcode = X86ISD::FMIN;
13398 break;
13399 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013400 // Converting this to a min would handle comparisons between positive
13401 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013402 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013403 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13404 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013405 Opcode = X86ISD::FMIN;
13406 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013407 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013408 // Converting this to a min would handle both negative zeros and NaNs
13409 // incorrectly, but we can swap the operands to fix both.
13410 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013411 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013412 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013413 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013414 Opcode = X86ISD::FMIN;
13415 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013416
Dan Gohman670e5392009-09-21 18:03:22 +000013417 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013418 // Converting this to a max would handle comparisons between positive
13419 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013420 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013421 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013422 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013423 Opcode = X86ISD::FMAX;
13424 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013425 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013426 // Converting this to a max would handle NaNs incorrectly, and swapping
13427 // the operands would cause it to handle comparisons between positive
13428 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013429 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013430 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013431 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13432 break;
13433 std::swap(LHS, RHS);
13434 }
Dan Gohman670e5392009-09-21 18:03:22 +000013435 Opcode = X86ISD::FMAX;
13436 break;
13437 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013438 // Converting this to a max would handle both negative zeros and NaNs
13439 // incorrectly, but we can swap the operands to fix both.
13440 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013441 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013442 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 case ISD::SETGE:
13444 Opcode = X86ISD::FMAX;
13445 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013446 }
Dan Gohman670e5392009-09-21 18:03:22 +000013447 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013448 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13449 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013450 switch (CC) {
13451 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013452 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013453 // Converting this to a min would handle comparisons between positive
13454 // and negative zero incorrectly, and swapping the operands would
13455 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013456 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013457 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013458 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013459 break;
13460 std::swap(LHS, RHS);
13461 }
Dan Gohman670e5392009-09-21 18:03:22 +000013462 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013463 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013464 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013465 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013466 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013467 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13468 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013469 Opcode = X86ISD::FMIN;
13470 break;
13471 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013472 // Converting this to a min would handle both negative zeros and NaNs
13473 // incorrectly, but we can swap the operands to fix both.
13474 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013475 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013477 case ISD::SETGE:
13478 Opcode = X86ISD::FMIN;
13479 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013480
Dan Gohman670e5392009-09-21 18:03:22 +000013481 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013482 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013483 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013484 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013485 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013486 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013487 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013488 // Converting this to a max would handle comparisons between positive
13489 // and negative zero incorrectly, and swapping the operands would
13490 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013491 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013492 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013493 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013494 break;
13495 std::swap(LHS, RHS);
13496 }
Dan Gohman670e5392009-09-21 18:03:22 +000013497 Opcode = X86ISD::FMAX;
13498 break;
13499 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013500 // Converting this to a max would handle both negative zeros and NaNs
13501 // incorrectly, but we can swap the operands to fix both.
13502 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013503 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013504 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013505 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013506 Opcode = X86ISD::FMAX;
13507 break;
13508 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013509 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013510
Chris Lattner47b4ce82009-03-11 05:48:52 +000013511 if (Opcode)
13512 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013513 }
Eric Christopherfd179292009-08-27 18:07:15 +000013514
Chris Lattnerd1980a52009-03-12 06:52:53 +000013515 // If this is a select between two integer constants, try to do some
13516 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013517 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13518 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013519 // Don't do this for crazy integer types.
13520 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13521 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013522 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013523 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013524
Chris Lattnercee56e72009-03-13 05:53:31 +000013525 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013526 // Efficiently invertible.
13527 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13528 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13529 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13530 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013531 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013532 }
Eric Christopherfd179292009-08-27 18:07:15 +000013533
Chris Lattnerd1980a52009-03-12 06:52:53 +000013534 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013535 if (FalseC->getAPIntValue() == 0 &&
13536 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013537 if (NeedsCondInvert) // Invert the condition if needed.
13538 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13539 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013540
Chris Lattnerd1980a52009-03-12 06:52:53 +000013541 // Zero extend the condition if needed.
13542 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013543
Chris Lattnercee56e72009-03-13 05:53:31 +000013544 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013545 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013546 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013547 }
Eric Christopherfd179292009-08-27 18:07:15 +000013548
Chris Lattner97a29a52009-03-13 05:22:11 +000013549 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013550 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013551 if (NeedsCondInvert) // Invert the condition if needed.
13552 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13553 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013554
Chris Lattner97a29a52009-03-13 05:22:11 +000013555 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013556 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13557 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013558 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013559 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013560 }
Eric Christopherfd179292009-08-27 18:07:15 +000013561
Chris Lattnercee56e72009-03-13 05:53:31 +000013562 // Optimize cases that will turn into an LEA instruction. This requires
13563 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013564 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013565 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013566 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013567
Chris Lattnercee56e72009-03-13 05:53:31 +000013568 bool isFastMultiplier = false;
13569 if (Diff < 10) {
13570 switch ((unsigned char)Diff) {
13571 default: break;
13572 case 1: // result = add base, cond
13573 case 2: // result = lea base( , cond*2)
13574 case 3: // result = lea base(cond, cond*2)
13575 case 4: // result = lea base( , cond*4)
13576 case 5: // result = lea base(cond, cond*4)
13577 case 8: // result = lea base( , cond*8)
13578 case 9: // result = lea base(cond, cond*8)
13579 isFastMultiplier = true;
13580 break;
13581 }
13582 }
Eric Christopherfd179292009-08-27 18:07:15 +000013583
Chris Lattnercee56e72009-03-13 05:53:31 +000013584 if (isFastMultiplier) {
13585 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13586 if (NeedsCondInvert) // Invert the condition if needed.
13587 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13588 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013589
Chris Lattnercee56e72009-03-13 05:53:31 +000013590 // Zero extend the condition if needed.
13591 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13592 Cond);
13593 // Scale the condition by the difference.
13594 if (Diff != 1)
13595 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13596 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013597
Chris Lattnercee56e72009-03-13 05:53:31 +000013598 // Add the base if non-zero.
13599 if (FalseC->getAPIntValue() != 0)
13600 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13601 SDValue(FalseC, 0));
13602 return Cond;
13603 }
Eric Christopherfd179292009-08-27 18:07:15 +000013604 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013605 }
13606 }
Eric Christopherfd179292009-08-27 18:07:15 +000013607
Evan Cheng56f582d2012-01-04 01:41:39 +000013608 // Canonicalize max and min:
13609 // (x > y) ? x : y -> (x >= y) ? x : y
13610 // (x < y) ? x : y -> (x <= y) ? x : y
13611 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13612 // the need for an extra compare
13613 // against zero. e.g.
13614 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13615 // subl %esi, %edi
13616 // testl %edi, %edi
13617 // movl $0, %eax
13618 // cmovgl %edi, %eax
13619 // =>
13620 // xorl %eax, %eax
13621 // subl %esi, $edi
13622 // cmovsl %eax, %edi
13623 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13624 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13625 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13626 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13627 switch (CC) {
13628 default: break;
13629 case ISD::SETLT:
13630 case ISD::SETGT: {
13631 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13632 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13633 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13634 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13635 }
13636 }
13637 }
13638
Nadav Rotemcc616562012-01-15 19:27:55 +000013639 // If we know that this node is legal then we know that it is going to be
13640 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13641 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13642 // to simplify previous instructions.
13643 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13644 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013645 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013646 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013647
13648 // Don't optimize vector selects that map to mask-registers.
13649 if (BitWidth == 1)
13650 return SDValue();
13651
Nadav Rotemcc616562012-01-15 19:27:55 +000013652 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13653 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13654
13655 APInt KnownZero, KnownOne;
13656 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13657 DCI.isBeforeLegalizeOps());
13658 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13659 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13660 DCI.CommitTargetLoweringOpt(TLO);
13661 }
13662
Dan Gohman475871a2008-07-27 21:46:04 +000013663 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013664}
13665
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13667static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13668 TargetLowering::DAGCombinerInfo &DCI) {
13669 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013670
Chris Lattnerd1980a52009-03-12 06:52:53 +000013671 // If the flag operand isn't dead, don't touch this CMOV.
13672 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13673 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013674
Evan Chengb5a55d92011-05-24 01:48:22 +000013675 SDValue FalseOp = N->getOperand(0);
13676 SDValue TrueOp = N->getOperand(1);
13677 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13678 SDValue Cond = N->getOperand(3);
13679 if (CC == X86::COND_E || CC == X86::COND_NE) {
13680 switch (Cond.getOpcode()) {
13681 default: break;
13682 case X86ISD::BSR:
13683 case X86ISD::BSF:
13684 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13685 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13686 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13687 }
13688 }
13689
Chris Lattnerd1980a52009-03-12 06:52:53 +000013690 // If this is a select between two integer constants, try to do some
13691 // optimizations. Note that the operands are ordered the opposite of SELECT
13692 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013693 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13694 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013695 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13696 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013697 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13698 CC = X86::GetOppositeBranchCondition(CC);
13699 std::swap(TrueC, FalseC);
13700 }
Eric Christopherfd179292009-08-27 18:07:15 +000013701
Chris Lattnerd1980a52009-03-12 06:52:53 +000013702 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013703 // This is efficient for any integer data type (including i8/i16) and
13704 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013705 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013706 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13707 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013708
Chris Lattnerd1980a52009-03-12 06:52:53 +000013709 // Zero extend the condition if needed.
13710 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013711
Chris Lattnerd1980a52009-03-12 06:52:53 +000013712 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13713 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013714 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013715 if (N->getNumValues() == 2) // Dead flag value?
13716 return DCI.CombineTo(N, Cond, SDValue());
13717 return Cond;
13718 }
Eric Christopherfd179292009-08-27 18:07:15 +000013719
Chris Lattnercee56e72009-03-13 05:53:31 +000013720 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13721 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013722 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013723 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13724 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013725
Chris Lattner97a29a52009-03-13 05:22:11 +000013726 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013727 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13728 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013729 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13730 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013731
Chris Lattner97a29a52009-03-13 05:22:11 +000013732 if (N->getNumValues() == 2) // Dead flag value?
13733 return DCI.CombineTo(N, Cond, SDValue());
13734 return Cond;
13735 }
Eric Christopherfd179292009-08-27 18:07:15 +000013736
Chris Lattnercee56e72009-03-13 05:53:31 +000013737 // Optimize cases that will turn into an LEA instruction. This requires
13738 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013739 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013740 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013741 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013742
Chris Lattnercee56e72009-03-13 05:53:31 +000013743 bool isFastMultiplier = false;
13744 if (Diff < 10) {
13745 switch ((unsigned char)Diff) {
13746 default: break;
13747 case 1: // result = add base, cond
13748 case 2: // result = lea base( , cond*2)
13749 case 3: // result = lea base(cond, cond*2)
13750 case 4: // result = lea base( , cond*4)
13751 case 5: // result = lea base(cond, cond*4)
13752 case 8: // result = lea base( , cond*8)
13753 case 9: // result = lea base(cond, cond*8)
13754 isFastMultiplier = true;
13755 break;
13756 }
13757 }
Eric Christopherfd179292009-08-27 18:07:15 +000013758
Chris Lattnercee56e72009-03-13 05:53:31 +000013759 if (isFastMultiplier) {
13760 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013761 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13762 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013763 // Zero extend the condition if needed.
13764 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13765 Cond);
13766 // Scale the condition by the difference.
13767 if (Diff != 1)
13768 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13769 DAG.getConstant(Diff, Cond.getValueType()));
13770
13771 // Add the base if non-zero.
13772 if (FalseC->getAPIntValue() != 0)
13773 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13774 SDValue(FalseC, 0));
13775 if (N->getNumValues() == 2) // Dead flag value?
13776 return DCI.CombineTo(N, Cond, SDValue());
13777 return Cond;
13778 }
Eric Christopherfd179292009-08-27 18:07:15 +000013779 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013780 }
13781 }
13782 return SDValue();
13783}
13784
13785
Evan Cheng0b0cd912009-03-28 05:57:29 +000013786/// PerformMulCombine - Optimize a single multiply with constant into two
13787/// in order to implement it with two cheaper instructions, e.g.
13788/// LEA + SHL, LEA + LEA.
13789static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13790 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013791 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13792 return SDValue();
13793
Owen Andersone50ed302009-08-10 22:56:29 +000013794 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013795 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013796 return SDValue();
13797
13798 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13799 if (!C)
13800 return SDValue();
13801 uint64_t MulAmt = C->getZExtValue();
13802 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13803 return SDValue();
13804
13805 uint64_t MulAmt1 = 0;
13806 uint64_t MulAmt2 = 0;
13807 if ((MulAmt % 9) == 0) {
13808 MulAmt1 = 9;
13809 MulAmt2 = MulAmt / 9;
13810 } else if ((MulAmt % 5) == 0) {
13811 MulAmt1 = 5;
13812 MulAmt2 = MulAmt / 5;
13813 } else if ((MulAmt % 3) == 0) {
13814 MulAmt1 = 3;
13815 MulAmt2 = MulAmt / 3;
13816 }
13817 if (MulAmt2 &&
13818 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13819 DebugLoc DL = N->getDebugLoc();
13820
13821 if (isPowerOf2_64(MulAmt2) &&
13822 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13823 // If second multiplifer is pow2, issue it first. We want the multiply by
13824 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13825 // is an add.
13826 std::swap(MulAmt1, MulAmt2);
13827
13828 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013829 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013830 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013831 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013832 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013833 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013834 DAG.getConstant(MulAmt1, VT));
13835
Eric Christopherfd179292009-08-27 18:07:15 +000013836 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013837 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013838 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013839 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013840 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013841 DAG.getConstant(MulAmt2, VT));
13842
13843 // Do not add new nodes to DAG combiner worklist.
13844 DCI.CombineTo(N, NewMul, false);
13845 }
13846 return SDValue();
13847}
13848
Evan Chengad9c0a32009-12-15 00:53:42 +000013849static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13850 SDValue N0 = N->getOperand(0);
13851 SDValue N1 = N->getOperand(1);
13852 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13853 EVT VT = N0.getValueType();
13854
13855 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13856 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013857 if (VT.isInteger() && !VT.isVector() &&
13858 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013859 N0.getOperand(1).getOpcode() == ISD::Constant) {
13860 SDValue N00 = N0.getOperand(0);
13861 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13862 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13863 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13864 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13865 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13866 APInt ShAmt = N1C->getAPIntValue();
13867 Mask = Mask.shl(ShAmt);
13868 if (Mask != 0)
13869 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13870 N00, DAG.getConstant(Mask, VT));
13871 }
13872 }
13873
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013874
13875 // Hardware support for vector shifts is sparse which makes us scalarize the
13876 // vector operations in many cases. Also, on sandybridge ADD is faster than
13877 // shl.
13878 // (shl V, 1) -> add V,V
13879 if (isSplatVector(N1.getNode())) {
13880 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13881 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13882 // We shift all of the values by one. In many cases we do not have
13883 // hardware support for this operation. This is better expressed as an ADD
13884 // of two values.
13885 if (N1C && (1 == N1C->getZExtValue())) {
13886 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13887 }
13888 }
13889
Evan Chengad9c0a32009-12-15 00:53:42 +000013890 return SDValue();
13891}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013892
Nate Begeman740ab032009-01-26 00:52:55 +000013893/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13894/// when possible.
13895static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013896 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013897 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013898 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013899 if (N->getOpcode() == ISD::SHL) {
13900 SDValue V = PerformSHLCombine(N, DAG);
13901 if (V.getNode()) return V;
13902 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013903
Nate Begeman740ab032009-01-26 00:52:55 +000013904 // On X86 with SSE2 support, we can transform this to a vector shift if
13905 // all elements are shifted by the same amount. We can't do this in legalize
13906 // because the a constant vector is typically transformed to a constant pool
13907 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013908 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013909 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013910
Craig Topper7be5dfd2011-11-12 09:58:49 +000013911 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13912 (!Subtarget->hasAVX2() ||
13913 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013914 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013915
Mon P Wang3becd092009-01-28 08:12:05 +000013916 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013917 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013918 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013919 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013920 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13921 unsigned NumElts = VT.getVectorNumElements();
13922 unsigned i = 0;
13923 for (; i != NumElts; ++i) {
13924 SDValue Arg = ShAmtOp.getOperand(i);
13925 if (Arg.getOpcode() == ISD::UNDEF) continue;
13926 BaseShAmt = Arg;
13927 break;
13928 }
Craig Topper37c26772012-01-17 04:44:50 +000013929 // Handle the case where the build_vector is all undef
13930 // FIXME: Should DAG allow this?
13931 if (i == NumElts)
13932 return SDValue();
13933
Mon P Wang3becd092009-01-28 08:12:05 +000013934 for (; i != NumElts; ++i) {
13935 SDValue Arg = ShAmtOp.getOperand(i);
13936 if (Arg.getOpcode() == ISD::UNDEF) continue;
13937 if (Arg != BaseShAmt) {
13938 return SDValue();
13939 }
13940 }
13941 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013942 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013943 SDValue InVec = ShAmtOp.getOperand(0);
13944 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13945 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13946 unsigned i = 0;
13947 for (; i != NumElts; ++i) {
13948 SDValue Arg = InVec.getOperand(i);
13949 if (Arg.getOpcode() == ISD::UNDEF) continue;
13950 BaseShAmt = Arg;
13951 break;
13952 }
13953 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013955 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013956 if (C->getZExtValue() == SplatIdx)
13957 BaseShAmt = InVec.getOperand(1);
13958 }
13959 }
Mon P Wang845b1892012-02-01 22:15:20 +000013960 if (BaseShAmt.getNode() == 0) {
13961 // Don't create instructions with illegal types after legalize
13962 // types has run.
13963 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13964 !DCI.isBeforeLegalize())
13965 return SDValue();
13966
Mon P Wangefa42202009-09-03 19:56:25 +000013967 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13968 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013969 }
Mon P Wang3becd092009-01-28 08:12:05 +000013970 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013971 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013972
Mon P Wangefa42202009-09-03 19:56:25 +000013973 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013974 if (EltVT.bitsGT(MVT::i32))
13975 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13976 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013977 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013978
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013979 // The shift amount is identical so we can do a vector shift.
13980 SDValue ValOp = N->getOperand(0);
13981 switch (N->getOpcode()) {
13982 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013983 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013984 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013985 switch (VT.getSimpleVT().SimpleTy) {
13986 default: return SDValue();
13987 case MVT::v2i64:
13988 case MVT::v4i32:
13989 case MVT::v8i16:
13990 case MVT::v4i64:
13991 case MVT::v8i32:
13992 case MVT::v16i16:
13993 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13994 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013995 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013996 switch (VT.getSimpleVT().SimpleTy) {
13997 default: return SDValue();
13998 case MVT::v4i32:
13999 case MVT::v8i16:
14000 case MVT::v8i32:
14001 case MVT::v16i16:
14002 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14003 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014004 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014005 switch (VT.getSimpleVT().SimpleTy) {
14006 default: return SDValue();
14007 case MVT::v2i64:
14008 case MVT::v4i32:
14009 case MVT::v8i16:
14010 case MVT::v4i64:
14011 case MVT::v8i32:
14012 case MVT::v16i16:
14013 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14014 }
Nate Begeman740ab032009-01-26 00:52:55 +000014015 }
Nate Begeman740ab032009-01-26 00:52:55 +000014016}
14017
Nate Begemanb65c1752010-12-17 22:55:37 +000014018
Stuart Hastings865f0932011-06-03 23:53:54 +000014019// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14020// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14021// and friends. Likewise for OR -> CMPNEQSS.
14022static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14023 TargetLowering::DAGCombinerInfo &DCI,
14024 const X86Subtarget *Subtarget) {
14025 unsigned opcode;
14026
14027 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14028 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014029 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014030 SDValue N0 = N->getOperand(0);
14031 SDValue N1 = N->getOperand(1);
14032 SDValue CMP0 = N0->getOperand(1);
14033 SDValue CMP1 = N1->getOperand(1);
14034 DebugLoc DL = N->getDebugLoc();
14035
14036 // The SETCCs should both refer to the same CMP.
14037 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14038 return SDValue();
14039
14040 SDValue CMP00 = CMP0->getOperand(0);
14041 SDValue CMP01 = CMP0->getOperand(1);
14042 EVT VT = CMP00.getValueType();
14043
14044 if (VT == MVT::f32 || VT == MVT::f64) {
14045 bool ExpectingFlags = false;
14046 // Check for any users that want flags:
14047 for (SDNode::use_iterator UI = N->use_begin(),
14048 UE = N->use_end();
14049 !ExpectingFlags && UI != UE; ++UI)
14050 switch (UI->getOpcode()) {
14051 default:
14052 case ISD::BR_CC:
14053 case ISD::BRCOND:
14054 case ISD::SELECT:
14055 ExpectingFlags = true;
14056 break;
14057 case ISD::CopyToReg:
14058 case ISD::SIGN_EXTEND:
14059 case ISD::ZERO_EXTEND:
14060 case ISD::ANY_EXTEND:
14061 break;
14062 }
14063
14064 if (!ExpectingFlags) {
14065 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14066 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14067
14068 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14069 X86::CondCode tmp = cc0;
14070 cc0 = cc1;
14071 cc1 = tmp;
14072 }
14073
14074 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14075 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14076 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14077 X86ISD::NodeType NTOperator = is64BitFP ?
14078 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14079 // FIXME: need symbolic constants for these magic numbers.
14080 // See X86ATTInstPrinter.cpp:printSSECC().
14081 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14082 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14083 DAG.getConstant(x86cc, MVT::i8));
14084 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14085 OnesOrZeroesF);
14086 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14087 DAG.getConstant(1, MVT::i32));
14088 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14089 return OneBitOfTruth;
14090 }
14091 }
14092 }
14093 }
14094 return SDValue();
14095}
14096
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014097/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14098/// so it can be folded inside ANDNP.
14099static bool CanFoldXORWithAllOnes(const SDNode *N) {
14100 EVT VT = N->getValueType(0);
14101
14102 // Match direct AllOnes for 128 and 256-bit vectors
14103 if (ISD::isBuildVectorAllOnes(N))
14104 return true;
14105
14106 // Look through a bit convert.
14107 if (N->getOpcode() == ISD::BITCAST)
14108 N = N->getOperand(0).getNode();
14109
14110 // Sometimes the operand may come from a insert_subvector building a 256-bit
14111 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014112 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014113 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14114 SDValue V1 = N->getOperand(0);
14115 SDValue V2 = N->getOperand(1);
14116
14117 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14118 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14119 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14120 ISD::isBuildVectorAllOnes(V2.getNode()))
14121 return true;
14122 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014123
14124 return false;
14125}
14126
Nate Begemanb65c1752010-12-17 22:55:37 +000014127static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14128 TargetLowering::DAGCombinerInfo &DCI,
14129 const X86Subtarget *Subtarget) {
14130 if (DCI.isBeforeLegalizeOps())
14131 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014132
Stuart Hastings865f0932011-06-03 23:53:54 +000014133 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14134 if (R.getNode())
14135 return R;
14136
Craig Topper54a11172011-10-14 07:06:56 +000014137 EVT VT = N->getValueType(0);
14138
Craig Topperb4c94572011-10-21 06:55:01 +000014139 // Create ANDN, BLSI, and BLSR instructions
14140 // BLSI is X & (-X)
14141 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014142 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14143 SDValue N0 = N->getOperand(0);
14144 SDValue N1 = N->getOperand(1);
14145 DebugLoc DL = N->getDebugLoc();
14146
14147 // Check LHS for not
14148 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14149 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14150 // Check RHS for not
14151 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14152 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14153
Craig Topperb4c94572011-10-21 06:55:01 +000014154 // Check LHS for neg
14155 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14156 isZero(N0.getOperand(0)))
14157 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14158
14159 // Check RHS for neg
14160 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14161 isZero(N1.getOperand(0)))
14162 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14163
14164 // Check LHS for X-1
14165 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14166 isAllOnes(N0.getOperand(1)))
14167 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14168
14169 // Check RHS for X-1
14170 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14171 isAllOnes(N1.getOperand(1)))
14172 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14173
Craig Topper54a11172011-10-14 07:06:56 +000014174 return SDValue();
14175 }
14176
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014177 // Want to form ANDNP nodes:
14178 // 1) In the hopes of then easily combining them with OR and AND nodes
14179 // to form PBLEND/PSIGN.
14180 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014181 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014182 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014183
Nate Begemanb65c1752010-12-17 22:55:37 +000014184 SDValue N0 = N->getOperand(0);
14185 SDValue N1 = N->getOperand(1);
14186 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014187
Nate Begemanb65c1752010-12-17 22:55:37 +000014188 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014189 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014190 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14191 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014192 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014193
14194 // Check RHS for vnot
14195 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014196 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14197 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014198 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014199
Nate Begemanb65c1752010-12-17 22:55:37 +000014200 return SDValue();
14201}
14202
Evan Cheng760d1942010-01-04 21:22:48 +000014203static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014204 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014205 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014206 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014207 return SDValue();
14208
Stuart Hastings865f0932011-06-03 23:53:54 +000014209 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14210 if (R.getNode())
14211 return R;
14212
Evan Cheng760d1942010-01-04 21:22:48 +000014213 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014214
Evan Cheng760d1942010-01-04 21:22:48 +000014215 SDValue N0 = N->getOperand(0);
14216 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014217
Nate Begemanb65c1752010-12-17 22:55:37 +000014218 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014219 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014220 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014221 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14222 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014223
Craig Topper1666cb62011-11-19 07:07:26 +000014224 // Canonicalize pandn to RHS
14225 if (N0.getOpcode() == X86ISD::ANDNP)
14226 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014227 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014228 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14229 SDValue Mask = N1.getOperand(0);
14230 SDValue X = N1.getOperand(1);
14231 SDValue Y;
14232 if (N0.getOperand(0) == Mask)
14233 Y = N0.getOperand(1);
14234 if (N0.getOperand(1) == Mask)
14235 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014236
Craig Topper1666cb62011-11-19 07:07:26 +000014237 // Check to see if the mask appeared in both the AND and ANDNP and
14238 if (!Y.getNode())
14239 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014240
Craig Topper1666cb62011-11-19 07:07:26 +000014241 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014242 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014243 if (Mask.getOpcode() == ISD::BITCAST)
14244 Mask = Mask.getOperand(0);
14245 if (X.getOpcode() == ISD::BITCAST)
14246 X = X.getOperand(0);
14247 if (Y.getOpcode() == ISD::BITCAST)
14248 Y = Y.getOperand(0);
14249
Craig Topper1666cb62011-11-19 07:07:26 +000014250 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014251
Craig Toppered2e13d2012-01-22 19:15:14 +000014252 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014253 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14254 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014255 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014256 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014257
14258 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014259 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014260 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14261 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14262 if ((SraAmt + 1) != EltBits)
14263 return SDValue();
14264
14265 DebugLoc DL = N->getDebugLoc();
14266
14267 // Now we know we at least have a plendvb with the mask val. See if
14268 // we can form a psignb/w/d.
14269 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014270 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14271 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014272 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14273 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14274 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014275 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014276 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014277 }
14278 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014279 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014280 return SDValue();
14281
14282 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14283
14284 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14285 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14286 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014287 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014288 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014289 }
14290 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014291
Craig Topper1666cb62011-11-19 07:07:26 +000014292 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14293 return SDValue();
14294
Nate Begemanb65c1752010-12-17 22:55:37 +000014295 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014296 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14297 std::swap(N0, N1);
14298 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14299 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014300 if (!N0.hasOneUse() || !N1.hasOneUse())
14301 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014302
14303 SDValue ShAmt0 = N0.getOperand(1);
14304 if (ShAmt0.getValueType() != MVT::i8)
14305 return SDValue();
14306 SDValue ShAmt1 = N1.getOperand(1);
14307 if (ShAmt1.getValueType() != MVT::i8)
14308 return SDValue();
14309 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14310 ShAmt0 = ShAmt0.getOperand(0);
14311 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14312 ShAmt1 = ShAmt1.getOperand(0);
14313
14314 DebugLoc DL = N->getDebugLoc();
14315 unsigned Opc = X86ISD::SHLD;
14316 SDValue Op0 = N0.getOperand(0);
14317 SDValue Op1 = N1.getOperand(0);
14318 if (ShAmt0.getOpcode() == ISD::SUB) {
14319 Opc = X86ISD::SHRD;
14320 std::swap(Op0, Op1);
14321 std::swap(ShAmt0, ShAmt1);
14322 }
14323
Evan Cheng8b1190a2010-04-28 01:18:01 +000014324 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014325 if (ShAmt1.getOpcode() == ISD::SUB) {
14326 SDValue Sum = ShAmt1.getOperand(0);
14327 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014328 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14329 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14330 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14331 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014332 return DAG.getNode(Opc, DL, VT,
14333 Op0, Op1,
14334 DAG.getNode(ISD::TRUNCATE, DL,
14335 MVT::i8, ShAmt0));
14336 }
14337 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14338 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14339 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014340 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014341 return DAG.getNode(Opc, DL, VT,
14342 N0.getOperand(0), N1.getOperand(0),
14343 DAG.getNode(ISD::TRUNCATE, DL,
14344 MVT::i8, ShAmt0));
14345 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014346
Evan Cheng760d1942010-01-04 21:22:48 +000014347 return SDValue();
14348}
14349
Manman Ren92363622012-06-07 22:39:10 +000014350// Generate NEG and CMOV for integer abs.
14351static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14352 EVT VT = N->getValueType(0);
14353
14354 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14355 // 8-bit integer abs to NEG and CMOV.
14356 if (VT.isInteger() && VT.getSizeInBits() == 8)
14357 return SDValue();
14358
14359 SDValue N0 = N->getOperand(0);
14360 SDValue N1 = N->getOperand(1);
14361 DebugLoc DL = N->getDebugLoc();
14362
14363 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14364 // and change it to SUB and CMOV.
14365 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14366 N0.getOpcode() == ISD::ADD &&
14367 N0.getOperand(1) == N1 &&
14368 N1.getOpcode() == ISD::SRA &&
14369 N1.getOperand(0) == N0.getOperand(0))
14370 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14371 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14372 // Generate SUB & CMOV.
14373 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14374 DAG.getConstant(0, VT), N0.getOperand(0));
14375
14376 SDValue Ops[] = { N0.getOperand(0), Neg,
14377 DAG.getConstant(X86::COND_GE, MVT::i8),
14378 SDValue(Neg.getNode(), 1) };
14379 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14380 Ops, array_lengthof(Ops));
14381 }
14382 return SDValue();
14383}
14384
Craig Topper3738ccd2011-12-27 06:27:23 +000014385// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014386static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14387 TargetLowering::DAGCombinerInfo &DCI,
14388 const X86Subtarget *Subtarget) {
14389 if (DCI.isBeforeLegalizeOps())
14390 return SDValue();
14391
Manman Ren45d53b82012-06-08 18:58:26 +000014392 if (Subtarget->hasCMov()) {
14393 SDValue RV = performIntegerAbsCombine(N, DAG);
14394 if (RV.getNode())
14395 return RV;
14396 }
Manman Ren92363622012-06-07 22:39:10 +000014397
14398 // Try forming BMI if it is available.
14399 if (!Subtarget->hasBMI())
14400 return SDValue();
14401
Craig Topperb4c94572011-10-21 06:55:01 +000014402 EVT VT = N->getValueType(0);
14403
14404 if (VT != MVT::i32 && VT != MVT::i64)
14405 return SDValue();
14406
Craig Topper3738ccd2011-12-27 06:27:23 +000014407 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14408
Craig Topperb4c94572011-10-21 06:55:01 +000014409 // Create BLSMSK instructions by finding X ^ (X-1)
14410 SDValue N0 = N->getOperand(0);
14411 SDValue N1 = N->getOperand(1);
14412 DebugLoc DL = N->getDebugLoc();
14413
14414 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14415 isAllOnes(N0.getOperand(1)))
14416 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14417
14418 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14419 isAllOnes(N1.getOperand(1)))
14420 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14421
14422 return SDValue();
14423}
14424
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014425/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14426static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14427 const X86Subtarget *Subtarget) {
14428 LoadSDNode *Ld = cast<LoadSDNode>(N);
14429 EVT RegVT = Ld->getValueType(0);
14430 EVT MemVT = Ld->getMemoryVT();
14431 DebugLoc dl = Ld->getDebugLoc();
14432 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14433
14434 ISD::LoadExtType Ext = Ld->getExtensionType();
14435
Nadav Rotemca6f2962011-09-18 19:00:23 +000014436 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014437 // shuffle. We need SSE4 for the shuffles.
14438 // TODO: It is possible to support ZExt by zeroing the undef values
14439 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014440 if (RegVT.isVector() && RegVT.isInteger() &&
14441 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014442 assert(MemVT != RegVT && "Cannot extend to the same type");
14443 assert(MemVT.isVector() && "Must load a vector from memory");
14444
14445 unsigned NumElems = RegVT.getVectorNumElements();
14446 unsigned RegSz = RegVT.getSizeInBits();
14447 unsigned MemSz = MemVT.getSizeInBits();
14448 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014449 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014450 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14451
14452 // Attempt to load the original value using a single load op.
14453 // Find a scalar type which is equal to the loaded word size.
14454 MVT SclrLoadTy = MVT::i8;
14455 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14456 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14457 MVT Tp = (MVT::SimpleValueType)tp;
14458 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14459 SclrLoadTy = Tp;
14460 break;
14461 }
14462 }
14463
14464 // Proceed if a load word is found.
14465 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14466
14467 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14468 RegSz/SclrLoadTy.getSizeInBits());
14469
14470 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14471 RegSz/MemVT.getScalarType().getSizeInBits());
14472 // Can't shuffle using an illegal type.
14473 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14474
14475 // Perform a single load.
14476 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14477 Ld->getBasePtr(),
14478 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014479 Ld->isNonTemporal(), Ld->isInvariant(),
14480 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014481
14482 // Insert the word loaded into a vector.
14483 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14484 LoadUnitVecVT, ScalarLoad);
14485
14486 // Bitcast the loaded value to a vector of the original element type, in
14487 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014488 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14489 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014490 unsigned SizeRatio = RegSz/MemSz;
14491
14492 // Redistribute the loaded elements into the different locations.
14493 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014494 for (unsigned i = 0; i != NumElems; ++i)
14495 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014496
14497 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014498 DAG.getUNDEF(WideVecVT),
14499 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014500
14501 // Bitcast to the requested type.
14502 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14503 // Replace the original load with the new sequence
14504 // and return the new chain.
14505 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14506 return SDValue(ScalarLoad.getNode(), 1);
14507 }
14508
14509 return SDValue();
14510}
14511
Chris Lattner149a4e52008-02-22 02:09:43 +000014512/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014513static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014514 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014515 StoreSDNode *St = cast<StoreSDNode>(N);
14516 EVT VT = St->getValue().getValueType();
14517 EVT StVT = St->getMemoryVT();
14518 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014519 SDValue StoredVal = St->getOperand(1);
14520 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14521
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014522 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014523 // On Sandy Bridge, 256-bit memory operations are executed by two
14524 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14525 // memory operation.
14526 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014527 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14528 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014529 SDValue Value0 = StoredVal.getOperand(0);
14530 SDValue Value1 = StoredVal.getOperand(1);
14531
14532 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14533 SDValue Ptr0 = St->getBasePtr();
14534 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14535
14536 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14537 St->getPointerInfo(), St->isVolatile(),
14538 St->isNonTemporal(), St->getAlignment());
14539 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14540 St->getPointerInfo(), St->isVolatile(),
14541 St->isNonTemporal(), St->getAlignment());
14542 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14543 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014544
14545 // Optimize trunc store (of multiple scalars) to shuffle and store.
14546 // First, pack all of the elements in one place. Next, store to memory
14547 // in fewer chunks.
14548 if (St->isTruncatingStore() && VT.isVector()) {
14549 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14550 unsigned NumElems = VT.getVectorNumElements();
14551 assert(StVT != VT && "Cannot truncate to the same type");
14552 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14553 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14554
14555 // From, To sizes and ElemCount must be pow of two
14556 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014557 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014558 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014559 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014560
Nadav Rotem614061b2011-08-10 19:30:14 +000014561 unsigned SizeRatio = FromSz / ToSz;
14562
14563 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14564
14565 // Create a type on which we perform the shuffle
14566 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14567 StVT.getScalarType(), NumElems*SizeRatio);
14568
14569 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14570
14571 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14572 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014573 for (unsigned i = 0; i != NumElems; ++i)
14574 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014575
14576 // Can't shuffle using an illegal type
14577 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14578
14579 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014580 DAG.getUNDEF(WideVecVT),
14581 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014582 // At this point all of the data is stored at the bottom of the
14583 // register. We now need to save it to mem.
14584
14585 // Find the largest store unit
14586 MVT StoreType = MVT::i8;
14587 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14588 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14589 MVT Tp = (MVT::SimpleValueType)tp;
14590 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14591 StoreType = Tp;
14592 }
14593
14594 // Bitcast the original vector into a vector of store-size units
14595 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14596 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14597 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14598 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14599 SmallVector<SDValue, 8> Chains;
14600 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14601 TLI.getPointerTy());
14602 SDValue Ptr = St->getBasePtr();
14603
14604 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014605 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014606 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14607 StoreType, ShuffWide,
14608 DAG.getIntPtrConstant(i));
14609 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14610 St->getPointerInfo(), St->isVolatile(),
14611 St->isNonTemporal(), St->getAlignment());
14612 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14613 Chains.push_back(Ch);
14614 }
14615
14616 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14617 Chains.size());
14618 }
14619
14620
Chris Lattner149a4e52008-02-22 02:09:43 +000014621 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14622 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014623 // A preferable solution to the general problem is to figure out the right
14624 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014625
14626 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014627 if (VT.getSizeInBits() != 64)
14628 return SDValue();
14629
Devang Patel578efa92009-06-05 21:57:13 +000014630 const Function *F = DAG.getMachineFunction().getFunction();
14631 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014632 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014633 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014634 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014635 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014636 isa<LoadSDNode>(St->getValue()) &&
14637 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14638 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014639 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014640 LoadSDNode *Ld = 0;
14641 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014642 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014643 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014644 // Must be a store of a load. We currently handle two cases: the load
14645 // is a direct child, and it's under an intervening TokenFactor. It is
14646 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014647 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014648 Ld = cast<LoadSDNode>(St->getChain());
14649 else if (St->getValue().hasOneUse() &&
14650 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014651 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014652 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014653 TokenFactorIndex = i;
14654 Ld = cast<LoadSDNode>(St->getValue());
14655 } else
14656 Ops.push_back(ChainVal->getOperand(i));
14657 }
14658 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014659
Evan Cheng536e6672009-03-12 05:59:15 +000014660 if (!Ld || !ISD::isNormalLoad(Ld))
14661 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014662
Evan Cheng536e6672009-03-12 05:59:15 +000014663 // If this is not the MMX case, i.e. we are just turning i64 load/store
14664 // into f64 load/store, avoid the transformation if there are multiple
14665 // uses of the loaded value.
14666 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14667 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014668
Evan Cheng536e6672009-03-12 05:59:15 +000014669 DebugLoc LdDL = Ld->getDebugLoc();
14670 DebugLoc StDL = N->getDebugLoc();
14671 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14672 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14673 // pair instead.
14674 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014675 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014676 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14677 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014678 Ld->isNonTemporal(), Ld->isInvariant(),
14679 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014680 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014681 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014682 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014683 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014684 Ops.size());
14685 }
Evan Cheng536e6672009-03-12 05:59:15 +000014686 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014687 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014688 St->isVolatile(), St->isNonTemporal(),
14689 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014690 }
Evan Cheng536e6672009-03-12 05:59:15 +000014691
14692 // Otherwise, lower to two pairs of 32-bit loads / stores.
14693 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014694 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14695 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014696
Owen Anderson825b72b2009-08-11 20:47:22 +000014697 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014698 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014699 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014700 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014701 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014702 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014703 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014704 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014705 MinAlign(Ld->getAlignment(), 4));
14706
14707 SDValue NewChain = LoLd.getValue(1);
14708 if (TokenFactorIndex != -1) {
14709 Ops.push_back(LoLd);
14710 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014711 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014712 Ops.size());
14713 }
14714
14715 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014716 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14717 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014718
14719 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014720 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014721 St->isVolatile(), St->isNonTemporal(),
14722 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014723 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014724 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014725 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014726 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014727 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014728 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014729 }
Dan Gohman475871a2008-07-27 21:46:04 +000014730 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014731}
14732
Duncan Sands17470be2011-09-22 20:15:48 +000014733/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14734/// and return the operands for the horizontal operation in LHS and RHS. A
14735/// horizontal operation performs the binary operation on successive elements
14736/// of its first operand, then on successive elements of its second operand,
14737/// returning the resulting values in a vector. For example, if
14738/// A = < float a0, float a1, float a2, float a3 >
14739/// and
14740/// B = < float b0, float b1, float b2, float b3 >
14741/// then the result of doing a horizontal operation on A and B is
14742/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14743/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14744/// A horizontal-op B, for some already available A and B, and if so then LHS is
14745/// set to A, RHS to B, and the routine returns 'true'.
14746/// Note that the binary operation should have the property that if one of the
14747/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014748static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014749 // Look for the following pattern: if
14750 // A = < float a0, float a1, float a2, float a3 >
14751 // B = < float b0, float b1, float b2, float b3 >
14752 // and
14753 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14754 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14755 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14756 // which is A horizontal-op B.
14757
14758 // At least one of the operands should be a vector shuffle.
14759 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14760 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14761 return false;
14762
14763 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014764
14765 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14766 "Unsupported vector type for horizontal add/sub");
14767
14768 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14769 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014770 unsigned NumElts = VT.getVectorNumElements();
14771 unsigned NumLanes = VT.getSizeInBits()/128;
14772 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014773 assert((NumLaneElts % 2 == 0) &&
14774 "Vector type should have an even number of elements in each lane");
14775 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014776
14777 // View LHS in the form
14778 // LHS = VECTOR_SHUFFLE A, B, LMask
14779 // If LHS is not a shuffle then pretend it is the shuffle
14780 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14781 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14782 // type VT.
14783 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014784 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014785 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14786 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14787 A = LHS.getOperand(0);
14788 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14789 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014790 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14791 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014792 } else {
14793 if (LHS.getOpcode() != ISD::UNDEF)
14794 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014795 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014796 LMask[i] = i;
14797 }
14798
14799 // Likewise, view RHS in the form
14800 // RHS = VECTOR_SHUFFLE C, D, RMask
14801 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014802 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014803 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14804 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14805 C = RHS.getOperand(0);
14806 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14807 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014808 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14809 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014810 } else {
14811 if (RHS.getOpcode() != ISD::UNDEF)
14812 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014813 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014814 RMask[i] = i;
14815 }
14816
14817 // Check that the shuffles are both shuffling the same vectors.
14818 if (!(A == C && B == D) && !(A == D && B == C))
14819 return false;
14820
14821 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14822 if (!A.getNode() && !B.getNode())
14823 return false;
14824
14825 // If A and B occur in reverse order in RHS, then "swap" them (which means
14826 // rewriting the mask).
14827 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014828 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014829
14830 // At this point LHS and RHS are equivalent to
14831 // LHS = VECTOR_SHUFFLE A, B, LMask
14832 // RHS = VECTOR_SHUFFLE A, B, RMask
14833 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014834 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014835 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014836
Craig Topperf8363302011-12-02 08:18:41 +000014837 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014838 if (LIdx < 0 || RIdx < 0 ||
14839 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14840 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014841 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014842
Craig Topperf8363302011-12-02 08:18:41 +000014843 // Check that successive elements are being operated on. If not, this is
14844 // not a horizontal operation.
14845 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14846 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014847 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014848 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014849 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014850 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014851 }
14852
14853 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14854 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14855 return true;
14856}
14857
14858/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14859static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14860 const X86Subtarget *Subtarget) {
14861 EVT VT = N->getValueType(0);
14862 SDValue LHS = N->getOperand(0);
14863 SDValue RHS = N->getOperand(1);
14864
14865 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014866 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014867 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014868 isHorizontalBinOp(LHS, RHS, true))
14869 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14870 return SDValue();
14871}
14872
14873/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14874static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14875 const X86Subtarget *Subtarget) {
14876 EVT VT = N->getValueType(0);
14877 SDValue LHS = N->getOperand(0);
14878 SDValue RHS = N->getOperand(1);
14879
14880 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014881 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014882 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014883 isHorizontalBinOp(LHS, RHS, false))
14884 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14885 return SDValue();
14886}
14887
Chris Lattner6cf73262008-01-25 06:14:17 +000014888/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14889/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014890static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014891 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14892 // F[X]OR(0.0, x) -> x
14893 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014894 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14895 if (C->getValueAPF().isPosZero())
14896 return N->getOperand(1);
14897 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14898 if (C->getValueAPF().isPosZero())
14899 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014900 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014901}
14902
14903/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014904static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014905 // FAND(0.0, x) -> 0.0
14906 // FAND(x, 0.0) -> 0.0
14907 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14908 if (C->getValueAPF().isPosZero())
14909 return N->getOperand(0);
14910 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14911 if (C->getValueAPF().isPosZero())
14912 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014913 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014914}
14915
Dan Gohmane5af2d32009-01-29 01:59:02 +000014916static SDValue PerformBTCombine(SDNode *N,
14917 SelectionDAG &DAG,
14918 TargetLowering::DAGCombinerInfo &DCI) {
14919 // BT ignores high bits in the bit index operand.
14920 SDValue Op1 = N->getOperand(1);
14921 if (Op1.hasOneUse()) {
14922 unsigned BitWidth = Op1.getValueSizeInBits();
14923 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14924 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014925 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14926 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014928 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14929 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14930 DCI.CommitTargetLoweringOpt(TLO);
14931 }
14932 return SDValue();
14933}
Chris Lattner83e6c992006-10-04 06:57:07 +000014934
Eli Friedman7a5e5552009-06-07 06:52:44 +000014935static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14936 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014937 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014938 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014939 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014940 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014941 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014942 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014943 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014944 }
14945 return SDValue();
14946}
14947
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014948static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14949 TargetLowering::DAGCombinerInfo &DCI,
14950 const X86Subtarget *Subtarget) {
14951 if (!DCI.isBeforeLegalizeOps())
14952 return SDValue();
14953
Craig Topper3ef43cf2012-04-24 06:36:35 +000014954 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014955 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014956
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014957 EVT VT = N->getValueType(0);
14958 SDValue Op = N->getOperand(0);
14959 EVT OpVT = Op.getValueType();
14960 DebugLoc dl = N->getDebugLoc();
14961
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014962 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14963 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014964
Craig Topper3ef43cf2012-04-24 06:36:35 +000014965 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014966 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014967
14968 // Optimize vectors in AVX mode
14969 // Sign extend v8i16 to v8i32 and
14970 // v4i32 to v4i64
14971 //
14972 // Divide input vector into two parts
14973 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14974 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14975 // concat the vectors to original VT
14976
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014977 unsigned NumElems = OpVT.getVectorNumElements();
14978 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014979 for (unsigned i = 0; i != NumElems/2; ++i)
14980 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014981
14982 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014983 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014984
14985 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014986 for (unsigned i = 0; i != NumElems/2; ++i)
14987 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014988
14989 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014990 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014991
Craig Topper3ef43cf2012-04-24 06:36:35 +000014992 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014993 VT.getVectorNumElements()/2);
14994
Craig Topper3ef43cf2012-04-24 06:36:35 +000014995 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014996 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14997
14998 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14999 }
15000 return SDValue();
15001}
15002
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015003static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015004 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015005 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015006 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15007 // (and (i32 x86isd::setcc_carry), 1)
15008 // This eliminates the zext. This transformation is necessary because
15009 // ISD::SETCC is always legalized to i8.
15010 DebugLoc dl = N->getDebugLoc();
15011 SDValue N0 = N->getOperand(0);
15012 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015013 EVT OpVT = N0.getValueType();
15014
Evan Cheng2e489c42009-12-16 00:53:11 +000015015 if (N0.getOpcode() == ISD::AND &&
15016 N0.hasOneUse() &&
15017 N0.getOperand(0).hasOneUse()) {
15018 SDValue N00 = N0.getOperand(0);
15019 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15020 return SDValue();
15021 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15022 if (!C || C->getZExtValue() != 1)
15023 return SDValue();
15024 return DAG.getNode(ISD::AND, dl, VT,
15025 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15026 N00.getOperand(0), N00.getOperand(1)),
15027 DAG.getConstant(1, VT));
15028 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015029
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015030 // Optimize vectors in AVX mode:
15031 //
15032 // v8i16 -> v8i32
15033 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15034 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15035 // Concat upper and lower parts.
15036 //
15037 // v4i32 -> v4i64
15038 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15039 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15040 // Concat upper and lower parts.
15041 //
Craig Topperc16f8512012-04-25 06:39:39 +000015042 if (!DCI.isBeforeLegalizeOps())
15043 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015044
Craig Topperc16f8512012-04-25 06:39:39 +000015045 if (!Subtarget->hasAVX())
15046 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015047
Craig Topperc16f8512012-04-25 06:39:39 +000015048 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15049 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015050
Craig Topperc16f8512012-04-25 06:39:39 +000015051 if (Subtarget->hasAVX2())
15052 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015053
Craig Topperc16f8512012-04-25 06:39:39 +000015054 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15055 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15056 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015057
Craig Topperc16f8512012-04-25 06:39:39 +000015058 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15059 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015060
Craig Topperc16f8512012-04-25 06:39:39 +000015061 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15062 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15063
15064 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015065 }
15066
Evan Cheng2e489c42009-12-16 00:53:11 +000015067 return SDValue();
15068}
15069
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015070// Optimize x == -y --> x+y == 0
15071// x != -y --> x+y != 0
15072static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15073 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15074 SDValue LHS = N->getOperand(0);
15075 SDValue RHS = N->getOperand(1);
15076
15077 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15079 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15080 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15081 LHS.getValueType(), RHS, LHS.getOperand(1));
15082 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15083 addV, DAG.getConstant(0, addV.getValueType()), CC);
15084 }
15085 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15086 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15087 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15088 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15089 RHS.getValueType(), LHS, RHS.getOperand(1));
15090 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15091 addV, DAG.getConstant(0, addV.getValueType()), CC);
15092 }
15093 return SDValue();
15094}
15095
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015096// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15097static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15098 unsigned X86CC = N->getConstantOperandVal(0);
15099 SDValue EFLAG = N->getOperand(1);
15100 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015101
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015102 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15103 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15104 // cases.
15105 if (X86CC == X86::COND_B)
15106 return DAG.getNode(ISD::AND, DL, MVT::i8,
15107 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15108 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15109 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015110
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015111 return SDValue();
15112}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015113
Craig Topper7fd5e162012-04-24 06:02:29 +000015114static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015115 SDValue Op0 = N->getOperand(0);
15116 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015117
15118 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015119 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015120 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015121 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015122 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15123 // Notice that we use SINT_TO_FP because we know that the high bits
15124 // are zero and SINT_TO_FP is better supported by the hardware.
15125 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15126 }
15127
15128 return SDValue();
15129}
15130
Benjamin Kramer1396c402011-06-18 11:09:41 +000015131static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15132 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015133 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015134 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015135
15136 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015137 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015138 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015139 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015140 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15141 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15142 }
15143
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015144 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15145 // a 32-bit target where SSE doesn't support i64->FP operations.
15146 if (Op0.getOpcode() == ISD::LOAD) {
15147 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15148 EVT VT = Ld->getValueType(0);
15149 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15150 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15151 !XTLI->getSubtarget()->is64Bit() &&
15152 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015153 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15154 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015155 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15156 return FILDChain;
15157 }
15158 }
15159 return SDValue();
15160}
15161
Craig Topper7fd5e162012-04-24 06:02:29 +000015162static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15163 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015164
15165 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015166 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15167 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015168 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015169 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15170 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15171 }
15172
15173 return SDValue();
15174}
15175
Chris Lattner23a01992010-12-20 01:37:09 +000015176// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15177static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15178 X86TargetLowering::DAGCombinerInfo &DCI) {
15179 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15180 // the result is either zero or one (depending on the input carry bit).
15181 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15182 if (X86::isZeroNode(N->getOperand(0)) &&
15183 X86::isZeroNode(N->getOperand(1)) &&
15184 // We don't have a good way to replace an EFLAGS use, so only do this when
15185 // dead right now.
15186 SDValue(N, 1).use_empty()) {
15187 DebugLoc DL = N->getDebugLoc();
15188 EVT VT = N->getValueType(0);
15189 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15190 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15191 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15192 DAG.getConstant(X86::COND_B,MVT::i8),
15193 N->getOperand(2)),
15194 DAG.getConstant(1, VT));
15195 return DCI.CombineTo(N, Res1, CarryOut);
15196 }
15197
15198 return SDValue();
15199}
15200
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015201// fold (add Y, (sete X, 0)) -> adc 0, Y
15202// (add Y, (setne X, 0)) -> sbb -1, Y
15203// (sub (sete X, 0), Y) -> sbb 0, Y
15204// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015205static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015206 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015207
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015208 // Look through ZExts.
15209 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15210 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15211 return SDValue();
15212
15213 SDValue SetCC = Ext.getOperand(0);
15214 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15215 return SDValue();
15216
15217 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15218 if (CC != X86::COND_E && CC != X86::COND_NE)
15219 return SDValue();
15220
15221 SDValue Cmp = SetCC.getOperand(1);
15222 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015223 !X86::isZeroNode(Cmp.getOperand(1)) ||
15224 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015225 return SDValue();
15226
15227 SDValue CmpOp0 = Cmp.getOperand(0);
15228 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15229 DAG.getConstant(1, CmpOp0.getValueType()));
15230
15231 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15232 if (CC == X86::COND_NE)
15233 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15234 DL, OtherVal.getValueType(), OtherVal,
15235 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15236 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15237 DL, OtherVal.getValueType(), OtherVal,
15238 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15239}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015240
Craig Topper54f952a2011-11-19 09:02:40 +000015241/// PerformADDCombine - Do target-specific dag combines on integer adds.
15242static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15243 const X86Subtarget *Subtarget) {
15244 EVT VT = N->getValueType(0);
15245 SDValue Op0 = N->getOperand(0);
15246 SDValue Op1 = N->getOperand(1);
15247
15248 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015249 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015250 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015251 isHorizontalBinOp(Op0, Op1, true))
15252 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15253
15254 return OptimizeConditionalInDecrement(N, DAG);
15255}
15256
15257static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15258 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015259 SDValue Op0 = N->getOperand(0);
15260 SDValue Op1 = N->getOperand(1);
15261
15262 // X86 can't encode an immediate LHS of a sub. See if we can push the
15263 // negation into a preceding instruction.
15264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015265 // If the RHS of the sub is a XOR with one use and a constant, invert the
15266 // immediate. Then add one to the LHS of the sub so we can turn
15267 // X-Y -> X+~Y+1, saving one register.
15268 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15269 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015270 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015271 EVT VT = Op0.getValueType();
15272 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15273 Op1.getOperand(0),
15274 DAG.getConstant(~XorC, VT));
15275 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015276 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015277 }
15278 }
15279
Craig Topper54f952a2011-11-19 09:02:40 +000015280 // Try to synthesize horizontal adds from adds of shuffles.
15281 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015282 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015283 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15284 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015285 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15286
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015287 return OptimizeConditionalInDecrement(N, DAG);
15288}
15289
Dan Gohman475871a2008-07-27 21:46:04 +000015290SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015291 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015292 SelectionDAG &DAG = DCI.DAG;
15293 switch (N->getOpcode()) {
15294 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015295 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015296 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015297 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015298 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015299 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015300 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15301 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015302 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015303 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015304 case ISD::SHL:
15305 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015306 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015307 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015308 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015309 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015310 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015311 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015312 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015313 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015314 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015315 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15316 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015317 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015318 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15319 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015320 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015321 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015322 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015323 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015324 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015325 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015326 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015327 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015328 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015329 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015330 case X86ISD::UNPCKH:
15331 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015332 case X86ISD::MOVHLPS:
15333 case X86ISD::MOVLHPS:
15334 case X86ISD::PSHUFD:
15335 case X86ISD::PSHUFHW:
15336 case X86ISD::PSHUFLW:
15337 case X86ISD::MOVSS:
15338 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015339 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015340 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015341 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015342 }
15343
Dan Gohman475871a2008-07-27 21:46:04 +000015344 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015345}
15346
Evan Chenge5b51ac2010-04-17 06:13:15 +000015347/// isTypeDesirableForOp - Return true if the target has native support for
15348/// the specified value type and it is 'desirable' to use the type for the
15349/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15350/// instruction encodings are longer and some i16 instructions are slow.
15351bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15352 if (!isTypeLegal(VT))
15353 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015354 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015355 return true;
15356
15357 switch (Opc) {
15358 default:
15359 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015360 case ISD::LOAD:
15361 case ISD::SIGN_EXTEND:
15362 case ISD::ZERO_EXTEND:
15363 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015364 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015365 case ISD::SRL:
15366 case ISD::SUB:
15367 case ISD::ADD:
15368 case ISD::MUL:
15369 case ISD::AND:
15370 case ISD::OR:
15371 case ISD::XOR:
15372 return false;
15373 }
15374}
15375
15376/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015377/// beneficial for dag combiner to promote the specified node. If true, it
15378/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015379bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015380 EVT VT = Op.getValueType();
15381 if (VT != MVT::i16)
15382 return false;
15383
Evan Cheng4c26e932010-04-19 19:29:22 +000015384 bool Promote = false;
15385 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015386 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015387 default: break;
15388 case ISD::LOAD: {
15389 LoadSDNode *LD = cast<LoadSDNode>(Op);
15390 // If the non-extending load has a single use and it's not live out, then it
15391 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015392 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15393 Op.hasOneUse()*/) {
15394 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15395 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15396 // The only case where we'd want to promote LOAD (rather then it being
15397 // promoted as an operand is when it's only use is liveout.
15398 if (UI->getOpcode() != ISD::CopyToReg)
15399 return false;
15400 }
15401 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015402 Promote = true;
15403 break;
15404 }
15405 case ISD::SIGN_EXTEND:
15406 case ISD::ZERO_EXTEND:
15407 case ISD::ANY_EXTEND:
15408 Promote = true;
15409 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015410 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015411 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015412 SDValue N0 = Op.getOperand(0);
15413 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015414 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015415 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015416 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015417 break;
15418 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015419 case ISD::ADD:
15420 case ISD::MUL:
15421 case ISD::AND:
15422 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015423 case ISD::XOR:
15424 Commute = true;
15425 // fallthrough
15426 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015427 SDValue N0 = Op.getOperand(0);
15428 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015429 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015430 return false;
15431 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015432 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015433 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015434 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015435 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015436 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015437 }
15438 }
15439
15440 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015441 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015442}
15443
Evan Cheng60c07e12006-07-05 22:17:51 +000015444//===----------------------------------------------------------------------===//
15445// X86 Inline Assembly Support
15446//===----------------------------------------------------------------------===//
15447
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015448namespace {
15449 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015450 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015451 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015452
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015453 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015454 StringRef piece(*args[i]);
15455 if (!s.startswith(piece)) // Check if the piece matches.
15456 return false;
15457
15458 s = s.substr(piece.size());
15459 StringRef::size_type pos = s.find_first_not_of(" \t");
15460 if (pos == 0) // We matched a prefix.
15461 return false;
15462
15463 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015464 }
15465
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015466 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015467 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015468 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015469}
15470
Chris Lattnerb8105652009-07-20 17:51:36 +000015471bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15472 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015473
15474 std::string AsmStr = IA->getAsmString();
15475
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015476 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15477 if (!Ty || Ty->getBitWidth() % 16 != 0)
15478 return false;
15479
Chris Lattnerb8105652009-07-20 17:51:36 +000015480 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015481 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015482 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015483
15484 switch (AsmPieces.size()) {
15485 default: return false;
15486 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015487 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015488 // we will turn this bswap into something that will be lowered to logical
15489 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15490 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015491 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015492 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15493 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15494 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15495 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15496 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15497 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015498 // No need to check constraints, nothing other than the equivalent of
15499 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015500 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015501 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015502
Chris Lattnerb8105652009-07-20 17:51:36 +000015503 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015504 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015505 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015506 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15507 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015508 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015509 const std::string &ConstraintsStr = IA->getConstraintString();
15510 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015511 std::sort(AsmPieces.begin(), AsmPieces.end());
15512 if (AsmPieces.size() == 4 &&
15513 AsmPieces[0] == "~{cc}" &&
15514 AsmPieces[1] == "~{dirflag}" &&
15515 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015516 AsmPieces[3] == "~{fpsr}")
15517 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015518 }
15519 break;
15520 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015521 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015522 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015523 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15524 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15525 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015526 AsmPieces.clear();
15527 const std::string &ConstraintsStr = IA->getConstraintString();
15528 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15529 std::sort(AsmPieces.begin(), AsmPieces.end());
15530 if (AsmPieces.size() == 4 &&
15531 AsmPieces[0] == "~{cc}" &&
15532 AsmPieces[1] == "~{dirflag}" &&
15533 AsmPieces[2] == "~{flags}" &&
15534 AsmPieces[3] == "~{fpsr}")
15535 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015536 }
Evan Cheng55d42002011-01-08 01:24:27 +000015537
15538 if (CI->getType()->isIntegerTy(64)) {
15539 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15540 if (Constraints.size() >= 2 &&
15541 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15542 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15543 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015544 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15545 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15546 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015547 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015548 }
15549 }
15550 break;
15551 }
15552 return false;
15553}
15554
15555
15556
Chris Lattnerf4dff842006-07-11 02:54:03 +000015557/// getConstraintType - Given a constraint letter, return the type of
15558/// constraint it is for this target.
15559X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015560X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15561 if (Constraint.size() == 1) {
15562 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015563 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015564 case 'q':
15565 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015566 case 'f':
15567 case 't':
15568 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015569 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015570 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015571 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015572 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015573 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015574 case 'a':
15575 case 'b':
15576 case 'c':
15577 case 'd':
15578 case 'S':
15579 case 'D':
15580 case 'A':
15581 return C_Register;
15582 case 'I':
15583 case 'J':
15584 case 'K':
15585 case 'L':
15586 case 'M':
15587 case 'N':
15588 case 'G':
15589 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015590 case 'e':
15591 case 'Z':
15592 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015593 default:
15594 break;
15595 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015596 }
Chris Lattner4234f572007-03-25 02:14:49 +000015597 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015598}
15599
John Thompson44ab89e2010-10-29 17:29:13 +000015600/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015601/// This object must already have been set up with the operand type
15602/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015603TargetLowering::ConstraintWeight
15604 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015605 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015606 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015607 Value *CallOperandVal = info.CallOperandVal;
15608 // If we don't have a value, we can't do a match,
15609 // but allow it at the lowest weight.
15610 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015611 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015612 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015613 // Look at the constraint type.
15614 switch (*constraint) {
15615 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015616 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15617 case 'R':
15618 case 'q':
15619 case 'Q':
15620 case 'a':
15621 case 'b':
15622 case 'c':
15623 case 'd':
15624 case 'S':
15625 case 'D':
15626 case 'A':
15627 if (CallOperandVal->getType()->isIntegerTy())
15628 weight = CW_SpecificReg;
15629 break;
15630 case 'f':
15631 case 't':
15632 case 'u':
15633 if (type->isFloatingPointTy())
15634 weight = CW_SpecificReg;
15635 break;
15636 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015637 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015638 weight = CW_SpecificReg;
15639 break;
15640 case 'x':
15641 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015642 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015643 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015644 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015645 break;
15646 case 'I':
15647 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15648 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015649 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015650 }
15651 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015652 case 'J':
15653 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15654 if (C->getZExtValue() <= 63)
15655 weight = CW_Constant;
15656 }
15657 break;
15658 case 'K':
15659 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15660 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15661 weight = CW_Constant;
15662 }
15663 break;
15664 case 'L':
15665 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15666 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15667 weight = CW_Constant;
15668 }
15669 break;
15670 case 'M':
15671 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15672 if (C->getZExtValue() <= 3)
15673 weight = CW_Constant;
15674 }
15675 break;
15676 case 'N':
15677 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15678 if (C->getZExtValue() <= 0xff)
15679 weight = CW_Constant;
15680 }
15681 break;
15682 case 'G':
15683 case 'C':
15684 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15685 weight = CW_Constant;
15686 }
15687 break;
15688 case 'e':
15689 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15690 if ((C->getSExtValue() >= -0x80000000LL) &&
15691 (C->getSExtValue() <= 0x7fffffffLL))
15692 weight = CW_Constant;
15693 }
15694 break;
15695 case 'Z':
15696 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15697 if (C->getZExtValue() <= 0xffffffff)
15698 weight = CW_Constant;
15699 }
15700 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015701 }
15702 return weight;
15703}
15704
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015705/// LowerXConstraint - try to replace an X constraint, which matches anything,
15706/// with another that has more specific requirements based on the type of the
15707/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015708const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015709LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015710 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15711 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015712 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015713 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015714 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015715 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015716 return "x";
15717 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015718
Chris Lattner5e764232008-04-26 23:02:14 +000015719 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015720}
15721
Chris Lattner48884cd2007-08-25 00:47:38 +000015722/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15723/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015724void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015725 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015726 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015727 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015728 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015729
Eric Christopher100c8332011-06-02 23:16:42 +000015730 // Only support length 1 constraints for now.
15731 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015732
Eric Christopher100c8332011-06-02 23:16:42 +000015733 char ConstraintLetter = Constraint[0];
15734 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015735 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015736 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015737 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015738 if (C->getZExtValue() <= 31) {
15739 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015740 break;
15741 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015742 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015743 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015744 case 'J':
15745 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015746 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015747 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15748 break;
15749 }
15750 }
15751 return;
15752 case 'K':
15753 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015754 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015755 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15756 break;
15757 }
15758 }
15759 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015760 case 'N':
15761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015762 if (C->getZExtValue() <= 255) {
15763 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015764 break;
15765 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015766 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015767 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015768 case 'e': {
15769 // 32-bit signed value
15770 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015771 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15772 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015773 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015774 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015775 break;
15776 }
15777 // FIXME gcc accepts some relocatable values here too, but only in certain
15778 // memory models; it's complicated.
15779 }
15780 return;
15781 }
15782 case 'Z': {
15783 // 32-bit unsigned value
15784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015785 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15786 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015787 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15788 break;
15789 }
15790 }
15791 // FIXME gcc accepts some relocatable values here too, but only in certain
15792 // memory models; it's complicated.
15793 return;
15794 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015795 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015796 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015797 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015798 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015799 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015800 break;
15801 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015802
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015803 // In any sort of PIC mode addresses need to be computed at runtime by
15804 // adding in a register or some sort of table lookup. These can't
15805 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015806 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015807 return;
15808
Chris Lattnerdc43a882007-05-03 16:52:29 +000015809 // If we are in non-pic codegen mode, we allow the address of a global (with
15810 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015811 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015812 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015813
Chris Lattner49921962009-05-08 18:23:14 +000015814 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15815 while (1) {
15816 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15817 Offset += GA->getOffset();
15818 break;
15819 } else if (Op.getOpcode() == ISD::ADD) {
15820 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15821 Offset += C->getZExtValue();
15822 Op = Op.getOperand(0);
15823 continue;
15824 }
15825 } else if (Op.getOpcode() == ISD::SUB) {
15826 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15827 Offset += -C->getZExtValue();
15828 Op = Op.getOperand(0);
15829 continue;
15830 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015831 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015832
Chris Lattner49921962009-05-08 18:23:14 +000015833 // Otherwise, this isn't something we can handle, reject it.
15834 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015835 }
Eric Christopherfd179292009-08-27 18:07:15 +000015836
Dan Gohman46510a72010-04-15 01:51:59 +000015837 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015838 // If we require an extra load to get this address, as in PIC mode, we
15839 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015840 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15841 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015842 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015843
Devang Patel0d881da2010-07-06 22:08:15 +000015844 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15845 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015846 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015847 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015848 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015849
Gabor Greifba36cb52008-08-28 21:40:38 +000015850 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015851 Ops.push_back(Result);
15852 return;
15853 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015854 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015855}
15856
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015857std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015858X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015859 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015860 // First, see if this is a constraint that directly corresponds to an LLVM
15861 // register class.
15862 if (Constraint.size() == 1) {
15863 // GCC Constraint Letters
15864 switch (Constraint[0]) {
15865 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015866 // TODO: Slight differences here in allocation order and leaving
15867 // RIP in the class. Do they matter any more here than they do
15868 // in the normal allocation?
15869 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15870 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015871 if (VT == MVT::i32 || VT == MVT::f32)
15872 return std::make_pair(0U, &X86::GR32RegClass);
15873 if (VT == MVT::i16)
15874 return std::make_pair(0U, &X86::GR16RegClass);
15875 if (VT == MVT::i8 || VT == MVT::i1)
15876 return std::make_pair(0U, &X86::GR8RegClass);
15877 if (VT == MVT::i64 || VT == MVT::f64)
15878 return std::make_pair(0U, &X86::GR64RegClass);
15879 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015880 }
15881 // 32-bit fallthrough
15882 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015883 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015884 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15885 if (VT == MVT::i16)
15886 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15887 if (VT == MVT::i8 || VT == MVT::i1)
15888 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15889 if (VT == MVT::i64)
15890 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015891 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015892 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015893 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015894 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015895 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015896 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015897 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015898 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015899 return std::make_pair(0U, &X86::GR32RegClass);
15900 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015901 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015902 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015903 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015904 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015905 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015906 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015907 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15908 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015909 case 'f': // FP Stack registers.
15910 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15911 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015912 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015913 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015914 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015915 return std::make_pair(0U, &X86::RFP64RegClass);
15916 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015917 case 'y': // MMX_REGS if MMX allowed.
15918 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015919 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015920 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015921 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015922 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015923 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015924 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015925
Owen Anderson825b72b2009-08-11 20:47:22 +000015926 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015927 default: break;
15928 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015929 case MVT::f32:
15930 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015931 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015932 case MVT::f64:
15933 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015934 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015935 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015936 case MVT::v16i8:
15937 case MVT::v8i16:
15938 case MVT::v4i32:
15939 case MVT::v2i64:
15940 case MVT::v4f32:
15941 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015942 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015943 // AVX types.
15944 case MVT::v32i8:
15945 case MVT::v16i16:
15946 case MVT::v8i32:
15947 case MVT::v4i64:
15948 case MVT::v8f32:
15949 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015950 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015951 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015952 break;
15953 }
15954 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015955
Chris Lattnerf76d1802006-07-31 23:26:50 +000015956 // Use the default implementation in TargetLowering to convert the register
15957 // constraint into a member of a register class.
15958 std::pair<unsigned, const TargetRegisterClass*> Res;
15959 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015960
15961 // Not found as a standard register?
15962 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015963 // Map st(0) -> st(7) -> ST0
15964 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15965 tolower(Constraint[1]) == 's' &&
15966 tolower(Constraint[2]) == 't' &&
15967 Constraint[3] == '(' &&
15968 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15969 Constraint[5] == ')' &&
15970 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015971
Chris Lattner56d77c72009-09-13 22:41:48 +000015972 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015973 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015974 return Res;
15975 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015976
Chris Lattner56d77c72009-09-13 22:41:48 +000015977 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015978 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015979 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015980 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015981 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015982 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015983
15984 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015985 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015986 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015987 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015988 return Res;
15989 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015990
Dale Johannesen330169f2008-11-13 21:52:36 +000015991 // 'A' means EAX + EDX.
15992 if (Constraint == "A") {
15993 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015994 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015995 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015996 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015997 return Res;
15998 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015999
Chris Lattnerf76d1802006-07-31 23:26:50 +000016000 // Otherwise, check to see if this is a register class of the wrong value
16001 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16002 // turn into {ax},{dx}.
16003 if (Res.second->hasType(VT))
16004 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016005
Chris Lattnerf76d1802006-07-31 23:26:50 +000016006 // All of the single-register GCC register classes map their values onto
16007 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16008 // really want an 8-bit or 32-bit register, map to the appropriate register
16009 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016010 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016011 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016012 unsigned DestReg = 0;
16013 switch (Res.first) {
16014 default: break;
16015 case X86::AX: DestReg = X86::AL; break;
16016 case X86::DX: DestReg = X86::DL; break;
16017 case X86::CX: DestReg = X86::CL; break;
16018 case X86::BX: DestReg = X86::BL; break;
16019 }
16020 if (DestReg) {
16021 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016022 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016023 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016024 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016025 unsigned DestReg = 0;
16026 switch (Res.first) {
16027 default: break;
16028 case X86::AX: DestReg = X86::EAX; break;
16029 case X86::DX: DestReg = X86::EDX; break;
16030 case X86::CX: DestReg = X86::ECX; break;
16031 case X86::BX: DestReg = X86::EBX; break;
16032 case X86::SI: DestReg = X86::ESI; break;
16033 case X86::DI: DestReg = X86::EDI; break;
16034 case X86::BP: DestReg = X86::EBP; break;
16035 case X86::SP: DestReg = X86::ESP; break;
16036 }
16037 if (DestReg) {
16038 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016039 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016040 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016041 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016042 unsigned DestReg = 0;
16043 switch (Res.first) {
16044 default: break;
16045 case X86::AX: DestReg = X86::RAX; break;
16046 case X86::DX: DestReg = X86::RDX; break;
16047 case X86::CX: DestReg = X86::RCX; break;
16048 case X86::BX: DestReg = X86::RBX; break;
16049 case X86::SI: DestReg = X86::RSI; break;
16050 case X86::DI: DestReg = X86::RDI; break;
16051 case X86::BP: DestReg = X86::RBP; break;
16052 case X86::SP: DestReg = X86::RSP; break;
16053 }
16054 if (DestReg) {
16055 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016056 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016057 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016058 }
Craig Topperc9099502012-04-20 06:31:50 +000016059 } else if (Res.second == &X86::FR32RegClass ||
16060 Res.second == &X86::FR64RegClass ||
16061 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016062 // Handle references to XMM physical registers that got mapped into the
16063 // wrong class. This can happen with constraints like {xmm0} where the
16064 // target independent register mapper will just pick the first match it can
16065 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016066
16067 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016068 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016069 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016070 Res.second = &X86::FR64RegClass;
16071 else if (X86::VR128RegClass.hasType(VT))
16072 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016073 else if (X86::VR256RegClass.hasType(VT))
16074 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016075 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016076
Chris Lattnerf76d1802006-07-31 23:26:50 +000016077 return Res;
16078}