blob: ba6659357cc59a68218c37e63cd6133ef178b19c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001179
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001180
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1182 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001183 //
Eli Friedman962f5492010-06-02 19:35:46 +00001184 // FIXME: We really should do custom legalization for addition and
1185 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1186 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001187 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1188 // Add/Sub/Mul with overflow operations are custom lowered.
1189 MVT VT = IntVTs[i];
1190 setOperationAction(ISD::SADDO, VT, Custom);
1191 setOperationAction(ISD::UADDO, VT, Custom);
1192 setOperationAction(ISD::SSUBO, VT, Custom);
1193 setOperationAction(ISD::USUBO, VT, Custom);
1194 setOperationAction(ISD::SMULO, VT, Custom);
1195 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001196 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 // There are no 8-bit 3-address imul/mul instructions
1199 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1200 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001201
Evan Chengd54f2d52009-03-31 19:38:51 +00001202 if (!Subtarget->is64Bit()) {
1203 // These libcalls are not available in 32-bit.
1204 setLibcallName(RTLIB::SHL_I128, 0);
1205 setLibcallName(RTLIB::SRL_I128, 0);
1206 setLibcallName(RTLIB::SRA_I128, 0);
1207 }
1208
Evan Cheng206ee9d2006-07-07 08:33:52 +00001209 // We have target-specific dag combine patterns for the following nodes:
1210 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001211 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001212 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001213 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001214 setTargetDAGCombine(ISD::SHL);
1215 setTargetDAGCombine(ISD::SRA);
1216 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001217 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001218 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001220 setTargetDAGCombine(ISD::FADD);
1221 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001222 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001223 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001224 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001225 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001226 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001227 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001228 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001229 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001230 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001231 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001232 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001233 if (Subtarget->is64Bit())
1234 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001250 // Predictable cmov don't hurt on atom because it's in-order.
1251 predictableSelectIsExpensive = !Subtarget->isAtom();
1252
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001253 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254}
1255
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256
Duncan Sands28b77e92011-09-06 19:07:46 +00001257EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1258 if (!VT.isVector()) return MVT::i8;
1259 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001260}
1261
1262
Evan Cheng29286502008-01-23 23:17:41 +00001263/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1264/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (MaxAlign == 16)
1267 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 if (VTy->getBitWidth() == 128)
1270 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001271 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001272 unsigned EltAlign = 0;
1273 getMaxByValAlign(ATy->getElementType(), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001277 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1278 unsigned EltAlign = 0;
1279 getMaxByValAlign(STy->getElementType(i), EltAlign);
1280 if (EltAlign > MaxAlign)
1281 MaxAlign = EltAlign;
1282 if (MaxAlign == 16)
1283 break;
1284 }
1285 }
Evan Cheng29286502008-01-23 23:17:41 +00001286}
1287
1288/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1289/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001290/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1291/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001292unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001293 if (Subtarget->is64Bit()) {
1294 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001295 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001296 if (TyAlign > 8)
1297 return TyAlign;
1298 return 8;
1299 }
1300
Evan Cheng29286502008-01-23 23:17:41 +00001301 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001302 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001303 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001304 return Align;
1305}
Chris Lattner2b02a442007-02-25 08:29:00 +00001306
Evan Chengf0df0312008-05-15 08:39:06 +00001307/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// and store operations as a result of memset, memcpy, and memmove
1309/// lowering. If DstAlign is zero that means it's safe to destination
1310/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1311/// means there isn't a need to check it against alignment requirement,
1312/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001313/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001314/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1315/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1316/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317/// It returns EVT::Other if the type should be determined using generic
1318/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001319EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001320X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1321 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001322 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001323 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001325 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1326 // linux. This is because the stack realignment code can't handle certain
1327 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001328 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001329 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001332 (Subtarget->isUnalignedMemAccessFast() ||
1333 ((DstAlign == 0 || DstAlign >= 16) &&
1334 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001336 if (Subtarget->getStackAlignment() >= 32) {
1337 if (Subtarget->hasAVX2())
1338 return MVT::v8i32;
1339 if (Subtarget->hasAVX())
1340 return MVT::v8f32;
1341 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001344 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001347 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001349 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001350 // Do not use f64 to lower memcpy if source is string constant. It's
1351 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001352 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001353 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001354 }
Evan Chengf0df0312008-05-15 08:39:06 +00001355 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 return MVT::i64;
1357 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001358}
1359
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001360/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1361/// current function. The returned value is a member of the
1362/// MachineJumpTableInfo::JTEntryKind enum.
1363unsigned X86TargetLowering::getJumpTableEncoding() const {
1364 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1365 // symbol.
1366 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001369
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001370 // Otherwise, use the normal jump table encoding heuristics.
1371 return TargetLowering::getJumpTableEncoding();
1372}
1373
Chris Lattnerc64daab2010-01-26 05:02:42 +00001374const MCExpr *
1375X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1376 const MachineBasicBlock *MBB,
1377 unsigned uid,MCContext &Ctx) const{
1378 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1379 Subtarget->isPICStyleGOT());
1380 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1381 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001382 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1383 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001384}
1385
Evan Chengcc415862007-11-09 01:32:10 +00001386/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1387/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001388SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001389 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001390 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001391 // This doesn't have DebugLoc associated with it, but is not really the
1392 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001393 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001394 return Table;
1395}
1396
Chris Lattner589c6f62010-01-26 06:28:43 +00001397/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1398/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1399/// MCExpr.
1400const MCExpr *X86TargetLowering::
1401getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1402 MCContext &Ctx) const {
1403 // X86-64 uses RIP relative addressing based on the jump table label.
1404 if (Subtarget->isPICStyleRIPRel())
1405 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1406
1407 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001408 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001409}
1410
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001411// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001412std::pair<const TargetRegisterClass*, uint8_t>
1413X86TargetLowering::findRepresentativeClass(EVT VT) const{
1414 const TargetRegisterClass *RRC = 0;
1415 uint8_t Cost = 1;
1416 switch (VT.getSimpleVT().SimpleTy) {
1417 default:
1418 return TargetLowering::findRepresentativeClass(VT);
1419 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001420 RRC = Subtarget->is64Bit() ?
1421 (const TargetRegisterClass*)&X86::GR64RegClass :
1422 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001423 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001424 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001425 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001426 break;
1427 case MVT::f32: case MVT::f64:
1428 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1429 case MVT::v4f32: case MVT::v2f64:
1430 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1431 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001432 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001433 break;
1434 }
1435 return std::make_pair(RRC, Cost);
1436}
1437
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001438bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1439 unsigned &Offset) const {
1440 if (!Subtarget->isTargetLinux())
1441 return false;
1442
1443 if (Subtarget->is64Bit()) {
1444 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1445 Offset = 0x28;
1446 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1447 AddressSpace = 256;
1448 else
1449 AddressSpace = 257;
1450 } else {
1451 // %gs:0x14 on i386
1452 Offset = 0x14;
1453 AddressSpace = 256;
1454 }
1455 return true;
1456}
1457
1458
Chris Lattner2b02a442007-02-25 08:29:00 +00001459//===----------------------------------------------------------------------===//
1460// Return Value Calling Convention Implementation
1461//===----------------------------------------------------------------------===//
1462
Chris Lattner59ed56b2007-02-28 04:55:35 +00001463#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001464
Michael J. Spencerec38de22010-10-10 22:04:20 +00001465bool
Eric Christopher471e4222011-06-08 23:55:35 +00001466X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001467 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001468 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001471 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001472 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001473 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001474}
1475
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476SDValue
1477X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001478 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001480 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 MachineFunction &MF = DAG.getMachineFunction();
1483 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Chris Lattner9774c912007-02-27 05:28:59 +00001485 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001486 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 RVLocs, *DAG.getContext());
1488 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Evan Chengdcea1632010-02-04 02:40:39 +00001490 // Add the regs to the liveout set for the function.
1491 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1492 for (unsigned i = 0; i != RVLocs.size(); ++i)
1493 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1494 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001499 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1500 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001501 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1502 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001504 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001505 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1506 CCValAssign &VA = RVLocs[i];
1507 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001508 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 EVT ValVT = ValToCopy.getValueType();
1510
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001511 // Promote values to the appropriate types
1512 if (VA.getLocInfo() == CCValAssign::SExt)
1513 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1514 else if (VA.getLocInfo() == CCValAssign::ZExt)
1515 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1516 else if (VA.getLocInfo() == CCValAssign::AExt)
1517 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1518 else if (VA.getLocInfo() == CCValAssign::BCvt)
1519 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1520
Dale Johannesenc4510512010-09-24 19:05:48 +00001521 // If this is x86-64, and we disabled SSE, we can't return FP values,
1522 // or SSE or MMX vectors.
1523 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1524 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001525 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001526 report_fatal_error("SSE register return with SSE disabled");
1527 }
1528 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1529 // llvm-gcc has never done it right and no one has noticed, so this
1530 // should be OK for now.
1531 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001532 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001533 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Chris Lattner447ff682008-03-11 03:23:40 +00001535 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1536 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001537 if (VA.getLocReg() == X86::ST0 ||
1538 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001539 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1540 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001541 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(ValToCopy);
1544 // Don't emit a copytoreg.
1545 continue;
1546 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001547
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1549 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001550 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001551 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001552 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001554 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1555 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001556 // If we don't have SSE2 available, convert to v4f32 so the generated
1557 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001558 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001560 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001561 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001562 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001565 Flag = Chain.getValue(1);
1566 }
Dan Gohman61a92132008-04-21 23:59:07 +00001567
1568 // The x86-64 ABI for returning structs by value requires that we copy
1569 // the sret argument into %rax for the return. We saved the argument into
1570 // a virtual register in the entry block, so now we copy the value out
1571 // and into %rax.
1572 if (Subtarget->is64Bit() &&
1573 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1574 MachineFunction &MF = DAG.getMachineFunction();
1575 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1576 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001577 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001578 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001579 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001580
Dale Johannesendd64c412009-02-04 00:33:20 +00001581 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001583
1584 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001585 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Chris Lattner447ff682008-03-11 03:23:40 +00001588 RetOps[0] = Chain; // Update chain.
1589
1590 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001591 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001592 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
1594 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001596}
1597
Evan Chengbf010eb2012-04-10 01:51:00 +00001598bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (N->getNumValues() != 1)
1600 return false;
1601 if (!N->hasNUsesOfValue(1, 0))
1602 return false;
1603
Evan Chengbf010eb2012-04-10 01:51:00 +00001604 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001606 if (Copy->getOpcode() == ISD::CopyToReg) {
1607 // If the copy has a glue operand, we conservatively assume it isn't safe to
1608 // perform a tail call.
1609 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1610 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001611 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001612 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001613 return false;
1614
Evan Cheng1bf891a2010-12-01 22:59:46 +00001615 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001617 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001618 if (UI->getOpcode() != X86ISD::RET_FLAG)
1619 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001620 HasRet = true;
1621 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001622
Evan Chengbf010eb2012-04-10 01:51:00 +00001623 if (!HasRet)
1624 return false;
1625
1626 Chain = TCChain;
1627 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001628}
1629
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001630EVT
1631X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001632 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001633 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001634 // TODO: Is this also valid on 32-bit?
1635 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001636 ReturnMVT = MVT::i8;
1637 else
1638 ReturnMVT = MVT::i32;
1639
1640 EVT MinVT = getRegisterType(Context, ReturnMVT);
1641 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001642}
1643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644/// LowerCallResult - Lower the result values of a call into the
1645/// appropriate copies out of appropriate physical registers.
1646///
1647SDValue
1648X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001649 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 const SmallVectorImpl<ISD::InputArg> &Ins,
1651 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001652 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001653
Chris Lattnere32bbf62007-02-28 07:09:55 +00001654 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001655 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001657 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001658 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Chris Lattner3085e152007-02-25 08:59:22 +00001661 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001662 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001663 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Torok Edwin3f142c32009-02-01 18:15:56 +00001666 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001668 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001669 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001670 }
1671
Evan Cheng79fb3b42009-02-20 20:43:02 +00001672 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001673
1674 // If this is a call to a function that returns an fp value on the floating
1675 // point stack, we must guarantee the the value is popped from the stack, so
1676 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001677 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001678 // instead.
1679 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1680 // If we prefer to use the value in xmm registers, copy it out as f80 and
1681 // use a truncate to move it from fp stack reg to xmm reg.
1682 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001683 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001684 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1685 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001686 Val = Chain.getValue(0);
1687
1688 // Round the f80 to the right size, which also moves it to the appropriate
1689 // xmm register.
1690 if (CopyVT != VA.getValVT())
1691 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1692 // This truncation won't change the value.
1693 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001694 } else {
1695 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1696 CopyVT, InFlag).getValue(1);
1697 Val = Chain.getValue(0);
1698 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001699 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001701 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001704}
1705
1706
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710// StdCall calling convention seems to be standard for many Windows' API
1711// routines and around. It differs from C calling convention just a little:
1712// callee should clean up the stack, not caller. Symbols should be also
1713// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001714// For info on fast calling convention see Fast Calling Convention (tail call)
1715// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001718/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1720 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001724}
1725
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001726/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001727/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728static bool
1729ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1730 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001732
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001734}
1735
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001736/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1737/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738/// the specific parameter attribute. The copy will be passed as a byval
1739/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001740static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001741CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1743 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001744 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001745
Dale Johannesendd64c412009-02-04 00:33:20 +00001746 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001747 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001748 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001749}
1750
Chris Lattner29689432010-03-11 00:22:57 +00001751/// IsTailCallConvention - Return true if the calling convention is one that
1752/// supports tail call optimization.
1753static bool IsTailCallConvention(CallingConv::ID CC) {
1754 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1755}
1756
Evan Cheng485fafc2011-03-21 01:19:09 +00001757bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001758 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001759 return false;
1760
1761 CallSite CS(CI);
1762 CallingConv::ID CalleeCC = CS.getCallingConv();
1763 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1764 return false;
1765
1766 return true;
1767}
1768
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1770/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001771static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1772 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001773 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001774}
1775
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776SDValue
1777X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001778 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 const SmallVectorImpl<ISD::InputArg> &Ins,
1780 DebugLoc dl, SelectionDAG &DAG,
1781 const CCValAssign &VA,
1782 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001783 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001784 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001786 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1787 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001788 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001789 EVT ValVT;
1790
1791 // If value is passed by pointer we have address passed instead of the value
1792 // itself.
1793 if (VA.getLocInfo() == CCValAssign::Indirect)
1794 ValVT = VA.getLocVT();
1795 else
1796 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001797
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001798 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001799 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001800 // In case of tail call optimization mark all arguments mutable. Since they
1801 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001802 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001803 unsigned Bytes = Flags.getByValSize();
1804 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1805 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001806 return DAG.getFrameIndex(FI, getPointerTy());
1807 } else {
1808 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001809 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001810 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1811 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001812 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001813 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001814 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001815}
1816
Dan Gohman475871a2008-07-27 21:46:04 +00001817SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001819 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 bool isVarArg,
1821 const SmallVectorImpl<ISD::InputArg> &Ins,
1822 DebugLoc dl,
1823 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 SmallVectorImpl<SDValue> &InVals)
1825 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001826 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001828
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 const Function* Fn = MF.getFunction();
1830 if (Fn->hasExternalLinkage() &&
1831 Subtarget->isTargetCygMing() &&
1832 Fn->getName() == "main")
1833 FuncInfo->setForceFramePointer(true);
1834
Evan Cheng1bc78042006-04-26 01:20:17 +00001835 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001837 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001838 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001839
Chris Lattner29689432010-03-11 00:22:57 +00001840 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1841 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001842
Chris Lattner638402b2007-02-28 07:00:42 +00001843 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001845 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001847
1848 // Allocate shadow area for Win64
1849 if (IsWin64) {
1850 CCInfo.AllocateStack(32, 8);
1851 }
1852
Duncan Sands45907662010-10-31 13:21:44 +00001853 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Chris Lattnerf39f7712007-02-28 05:46:49 +00001855 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1858 CCValAssign &VA = ArgLocs[i];
1859 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1860 // places.
1861 assert(VA.getValNo() != LastVal &&
1862 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001863 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001867 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001868 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001870 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001872 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001874 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001876 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001877 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001878 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001880 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001882 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001885
Devang Patel68e6bee2011-02-21 23:21:26 +00001886 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1890 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1891 // right size.
1892 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001893 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 DAG.getValueType(VA.getValVT()));
1895 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001896 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001899 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001902 // Handle MMX values passed in XMM regs.
1903 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001904 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1905 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001906 } else
1907 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001908 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001909 } else {
1910 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913
1914 // If value is passed via pointer - do a load.
1915 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001916 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001920 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921
Dan Gohman61a92132008-04-21 23:59:07 +00001922 // The x86-64 ABI for returning structs by value requires that we copy
1923 // the sret argument into %rax for the return. Save the argument into
1924 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001925 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001926 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1927 unsigned Reg = FuncInfo->getSRetReturnReg();
1928 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001930 FuncInfo->setSRetReturnReg(Reg);
1931 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001934 }
1935
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001937 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001938 if (FuncIsMadeTailCallSafe(CallConv,
1939 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001940 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001941
Evan Cheng1bc78042006-04-26 01:20:17 +00001942 // If the function takes variable number of arguments, make a frame index for
1943 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001945 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1946 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001947 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 }
1949 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1951
1952 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001953 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001956 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1958 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001959 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1961 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1962 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001963 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001965
1966 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 // The XMM registers which might contain var arg parameters are shadowed
1968 // in their paired GPR. So we only need to save the GPR to their home
1969 // slots.
1970 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972 } else {
1973 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1974 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975
Chad Rosier30450e82011-12-22 22:35:21 +00001976 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1977 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978 }
1979 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1980 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Devang Patel578efa92009-06-05 21:57:13 +00001982 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001983 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001984 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001985 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1986 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001987 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001988 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001989 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001990 // Kernel mode asks for SSE to be disabled, so don't push them
1991 // on the stack.
1992 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001993
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001995 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001996 // Get to the caller-allocated home save location. Add 8 to account
1997 // for the return address.
1998 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002000 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002001 // Fixup to set vararg frame on shadow area (4 x i64).
2002 if (NumIntRegs < 4)
2003 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002004 } else {
2005 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002006 // registers, then we must store them to their spots on the stack so
2007 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002008 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2009 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2010 FuncInfo->setRegSaveFrameIndex(
2011 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002012 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002013 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002014
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2018 getPointerTy());
2019 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2022 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002023 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002024 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002027 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002028 MachinePointerInfo::getFixedStack(
2029 FuncInfo->getRegSaveFrameIndex(), Offset),
2030 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002032 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2036 // Now store the XMM (fp + vector) parameter registers.
2037 SmallVector<SDValue, 11> SaveXMMOps;
2038 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002039
Craig Topperc9099502012-04-20 06:31:50 +00002040 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002041 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2042 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002043
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2045 FuncInfo->getRegSaveFrameIndex()));
2046 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2047 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002048
Dan Gohmanface41a2009-08-16 21:24:25 +00002049 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002050 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002051 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2053 SaveXMMOps.push_back(Val);
2054 }
2055 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2056 MVT::Other,
2057 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002059
2060 if (!MemOps.empty())
2061 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2062 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002065
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002067 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2068 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002070 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002072 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002073 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2074 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002075 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002076 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002077
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 // RegSaveFrameIndex is X86-64 only.
2080 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002081 if (CallConv == CallingConv::X86_FastCall ||
2082 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002083 // fastcc functions can't have varargs.
2084 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
Evan Cheng25caf632006-05-23 21:06:34 +00002086
Rafael Espindola76927d752011-08-30 19:39:58 +00002087 FuncInfo->setArgumentStackSize(StackSize);
2088
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002090}
2091
Dan Gohman475871a2008-07-27 21:46:04 +00002092SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2094 SDValue StackPtr, SDValue Arg,
2095 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002096 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002098 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002101 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002103
2104 return DAG.getStore(Chain, dl, Arg, PtrOff,
2105 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002106 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002107}
2108
Bill Wendling64e87322009-01-16 19:25:27 +00002109/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002111SDValue
2112X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002113 SDValue &OutRetAddr, SDValue Chain,
2114 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002115 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002119
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002121 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002122 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002123 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124}
2125
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002126/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002128static SDValue
2129EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002131 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002132 // Store the return address to the appropriate stack slot.
2133 if (!FPDiff) return Chain;
2134 // Calculate the new stack slot for the return address.
2135 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002136 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002137 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002141 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002142 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143 return Chain;
2144}
2145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002147X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002148 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002149 SelectionDAG &DAG = CLI.DAG;
2150 DebugLoc &dl = CLI.DL;
2151 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2152 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2153 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2154 SDValue Chain = CLI.Chain;
2155 SDValue Callee = CLI.Callee;
2156 CallingConv::ID CallConv = CLI.CallConv;
2157 bool &isTailCall = CLI.IsTailCall;
2158 bool isVarArg = CLI.IsVarArg;
2159
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 MachineFunction &MF = DAG.getMachineFunction();
2161 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002162 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002163 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002165 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166
Nick Lewycky22de16d2012-01-19 00:34:10 +00002167 if (MF.getTarget().Options.DisableTailCalls)
2168 isTailCall = false;
2169
Evan Cheng5f941932010-02-05 02:21:12 +00002170 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002171 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002172 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2173 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002174 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002175
2176 // Sibcalls are automatically detected tailcalls which do not require
2177 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002179 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002180
2181 if (isTailCall)
2182 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002183 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002184
Chris Lattner29689432010-03-11 00:22:57 +00002185 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2186 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002187
Chris Lattner638402b2007-02-28 07:00:42 +00002188 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002189 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002190 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002192
2193 // Allocate shadow area for Win64
2194 if (IsWin64) {
2195 CCInfo.AllocateStack(32, 8);
2196 }
2197
Duncan Sands45907662010-10-31 13:21:44 +00002198 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002199
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 // Get a count of how many bytes are to be pushed on the stack.
2201 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002203 // This is a sibcall. The memory operands are available in caller's
2204 // own caller's stack.
2205 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002206 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2207 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002208 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002209
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002212 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002213 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2215 FPDiff = NumBytesCallerPushed - NumBytes;
2216
2217 // Set the delta of movement of the returnaddr stackslot.
2218 // But only set if delta is greater than previous delta.
2219 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2220 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2221 }
2222
Evan Chengf22f9b32010-02-06 03:28:46 +00002223 if (!IsSibcall)
2224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002225
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002227 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002228 if (isTailCall && FPDiff)
2229 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2230 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002231
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2233 SmallVector<SDValue, 8> MemOpChains;
2234 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002235
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 // Walk the register/memloc assignments, inserting copies/loads. In the case
2237 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2239 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002241 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002243 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002244
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 // Promote the value if needed.
2246 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002247 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002248 case CCValAssign::Full: break;
2249 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002250 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 break;
2252 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002253 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002254 break;
2255 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002256 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2257 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002258 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2260 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002261 } else
2262 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2263 break;
2264 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002267 case CCValAssign::Indirect: {
2268 // Store the argument.
2269 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002270 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002271 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002272 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002273 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002274 Arg = SpillSlot;
2275 break;
2276 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002278
Chris Lattner423c5f42007-02-28 05:31:48 +00002279 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2281 if (isVarArg && IsWin64) {
2282 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2283 // shadow reg if callee is a varargs function.
2284 unsigned ShadowReg = 0;
2285 switch (VA.getLocReg()) {
2286 case X86::XMM0: ShadowReg = X86::RCX; break;
2287 case X86::XMM1: ShadowReg = X86::RDX; break;
2288 case X86::XMM2: ShadowReg = X86::R8; break;
2289 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002290 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002291 if (ShadowReg)
2292 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002293 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002294 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002295 assert(VA.isMemLoc());
2296 if (StackPtr.getNode() == 0)
2297 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2298 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2299 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002300 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002302
Evan Cheng32fe1032006-05-25 00:59:30 +00002303 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002305 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002306
Evan Cheng347d5f72006-04-28 21:29:37 +00002307 // Build a sequence of copy-to-reg nodes chained together with token chain
2308 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002309 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 // Tail call byval lowering might overwrite argument registers so in case of
2311 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002314 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002315 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 InFlag = Chain.getValue(1);
2317 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002318
Chris Lattner88e1fd52009-07-09 04:24:46 +00002319 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002320 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2321 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002323 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2324 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002325 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002326 InFlag);
2327 InFlag = Chain.getValue(1);
2328 } else {
2329 // If we are tail calling and generating PIC/GOT style code load the
2330 // address of the callee into ECX. The value in ecx is used as target of
2331 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2332 // for tail calls on PIC/GOT architectures. Normally we would just put the
2333 // address of GOT into ebx and then call target@PLT. But for tail calls
2334 // ebx would be restored (since ebx is callee saved) before jumping to the
2335 // target@PLT.
2336
2337 // Note: The actual moving to ECX is done further down.
2338 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2339 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2340 !G->getGlobal()->hasProtectedVisibility())
2341 Callee = LowerGlobalAddress(Callee, DAG);
2342 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002343 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002344 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002345 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002346
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002347 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 // From AMD64 ABI document:
2349 // For calls that may call functions that use varargs or stdargs
2350 // (prototype-less calls or calls to functions containing ellipsis (...) in
2351 // the declaration) %al is used as hidden argument to specify the number
2352 // of SSE registers used. The contents of %al do not need to match exactly
2353 // the number of registers, but must be an ubound on the number of SSE
2354 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002355
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002357 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2359 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2360 };
2361 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002362 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002363 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002364
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 InFlag = Chain.getValue(1);
2368 }
2369
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002370
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 if (isTailCall) {
2373 // Force all the incoming stack arguments to be loaded from the stack
2374 // before any new outgoing arguments are stored to the stack, because the
2375 // outgoing stack slots may alias the incoming argument stack slots, and
2376 // the alias isn't otherwise explicit. This is slightly more conservative
2377 // than necessary, because it means that each store effectively depends
2378 // on every argument instead of just those arguments it would clobber.
2379 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2380
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SmallVector<SDValue, 8> MemOpChains2;
2382 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002384 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002385 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002386 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002387 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2388 CCValAssign &VA = ArgLocs[i];
2389 if (VA.isRegLoc())
2390 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002391 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002392 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002394 // Create frame index.
2395 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002396 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002397 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002398 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002399
Duncan Sands276dcbd2008-03-21 09:14:45 +00002400 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002401 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002403 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002404 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002405 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002406 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407
Dan Gohman98ca4f22009-08-05 01:29:28 +00002408 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2409 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002410 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002412 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002413 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002415 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002416 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002417 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002418 }
2419 }
2420
2421 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002423 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002424
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 // Copy arguments to their registers.
2426 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002427 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002428 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002429 InFlag = Chain.getValue(1);
2430 }
Dan Gohman475871a2008-07-27 21:46:04 +00002431 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002432
Gordon Henriksen86737662008-01-05 16:56:59 +00002433 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002434 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002435 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002436 }
2437
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2439 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2440 // In the 64-bit large code model, we have to make all calls
2441 // through a register, since the call instruction's 32-bit
2442 // pc-relative offset may not be large enough to hold the whole
2443 // address.
2444 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002445 // If the callee is a GlobalAddress node (quite common, every direct call
2446 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2447 // it.
2448
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002449 // We should use extra load for direct calls to dllimported functions in
2450 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002452 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002454 bool ExtraLoad = false;
2455 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2458 // external symbols most go through the PLT in PIC mode. If the symbol
2459 // has hidden or protected visibility, or if it is static or local, then
2460 // we don't need to use the PLT - we can directly call it.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002465 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002466 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002473 } else if (Subtarget->isPICStyleRIPRel() &&
2474 isa<Function>(GV) &&
2475 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2476 // If the function is marked as non-lazy, generate an indirect call
2477 // which loads from the GOT directly. This avoids runtime overhead
2478 // at the cost of eager binding (and one extra byte of encoding).
2479 OpFlags = X86II::MO_GOTPCREL;
2480 WrapperKind = X86ISD::WrapperRIP;
2481 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002482 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002483
Devang Patel0d881da2010-07-06 22:08:15 +00002484 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002486
2487 // Add a wrapper if needed.
2488 if (WrapperKind != ISD::DELETED_NODE)
2489 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2490 // Add extra indirection if needed.
2491 if (ExtraLoad)
2492 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2493 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002494 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 }
Bill Wendling056292f2008-09-16 21:48:12 +00002496 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002497 unsigned char OpFlags = 0;
2498
Evan Cheng1bf891a2010-12-01 22:59:46 +00002499 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2500 // external symbols should go through the PLT.
2501 if (Subtarget->isTargetELF() &&
2502 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2503 OpFlags = X86II::MO_PLT;
2504 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002505 (!Subtarget->getTargetTriple().isMacOSX() ||
2506 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002507 // PC-relative references to external symbols should go through $stub,
2508 // unless we're building with the leopard linker or later, which
2509 // automatically synthesizes these stubs.
2510 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002511 }
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Chris Lattner48a7d022009-07-09 05:02:21 +00002513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2514 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002515 }
2516
Chris Lattnerd96d0722007-02-25 06:40:16 +00002517 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002520
Evan Chengf22f9b32010-02-06 03:28:46 +00002521 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002522 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2523 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002527 Ops.push_back(Chain);
2528 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002532
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 // Add argument registers to the end of the list so that they are known live
2534 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2537 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Evan Cheng586ccac2008-03-18 23:36:35 +00002539 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002541 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2542
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002543 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002544 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002546
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002547 // Add a register mask operand representing the call-preserved registers.
2548 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2549 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2550 assert(Mask && "Missing call preserved mask for calling convention");
2551 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002552
Gabor Greifba36cb52008-08-28 21:40:38 +00002553 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002554 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002557 // We used to do:
2558 //// If this is the first return lowered for this function, add the regs
2559 //// to the liveout set for the function.
2560 // This isn't right, although it's probably harmless on x86; liveouts
2561 // should be computed from returns not tail calls. Consider a void
2562 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002563 return DAG.getNode(X86ISD::TC_RETURN, dl,
2564 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002565 }
2566
Dale Johannesenace16102009-02-03 19:33:06 +00002567 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002568 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002569
Chris Lattner2d297092006-05-23 18:50:38 +00002570 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002571 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002572 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2573 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002575 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2576 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002577 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002578 // pops the hidden struct pointer, so we have to push it back.
2579 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002580 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002581 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002582 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002583 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002584
Gordon Henriksenae636f82008-01-03 16:47:34 +00002585 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002586 if (!IsSibcall) {
2587 Chain = DAG.getCALLSEQ_END(Chain,
2588 DAG.getIntPtrConstant(NumBytes, true),
2589 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2590 true),
2591 InFlag);
2592 InFlag = Chain.getValue(1);
2593 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002594
Chris Lattner3085e152007-02-25 08:59:22 +00002595 // Handle result values, copying them out of physregs into vregs that we
2596 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2598 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002599}
2600
Evan Cheng25ab6902006-09-08 06:48:29 +00002601
2602//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002603// Fast Calling Convention (tail call) implementation
2604//===----------------------------------------------------------------------===//
2605
2606// Like std call, callee cleans arguments, convention except that ECX is
2607// reserved for storing the tail called function address. Only 2 registers are
2608// free for argument passing (inreg). Tail call optimization is performed
2609// provided:
2610// * tailcallopt is enabled
2611// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002612// On X86_64 architecture with GOT-style position independent code only local
2613// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002614// To keep the stack aligned according to platform abi the function
2615// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2616// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002617// If a tail called function callee has more arguments than the caller the
2618// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002619// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620// original REtADDR, but before the saved framepointer or the spilled registers
2621// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2622// stack layout:
2623// arg1
2624// arg2
2625// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002626// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627// move area ]
2628// (possible EBP)
2629// ESI
2630// EDI
2631// local1 ..
2632
2633/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2634/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002635unsigned
2636X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2637 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002638 MachineFunction &MF = DAG.getMachineFunction();
2639 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002640 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002641 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002644 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2646 // Number smaller than 12 so just add the difference.
2647 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2648 } else {
2649 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002650 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002651 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002652 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002653 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654}
2655
Evan Cheng5f941932010-02-05 02:21:12 +00002656/// MatchingStackOffset - Return true if the given stack call argument is
2657/// already available in the same position (relatively) of the caller's
2658/// incoming argument stack.
2659static
2660bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2661 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2662 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2664 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002665 if (Arg.getOpcode() == ISD::CopyFromReg) {
2666 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002667 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002668 return false;
2669 MachineInstr *Def = MRI->getVRegDef(VR);
2670 if (!Def)
2671 return false;
2672 if (!Flags.isByVal()) {
2673 if (!TII->isLoadFromStackSlot(Def, FI))
2674 return false;
2675 } else {
2676 unsigned Opcode = Def->getOpcode();
2677 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2678 Def->getOperand(1).isFI()) {
2679 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002681 } else
2682 return false;
2683 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002684 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2685 if (Flags.isByVal())
2686 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002687 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002688 // define @foo(%struct.X* %A) {
2689 // tail call @bar(%struct.X* byval %A)
2690 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002691 return false;
2692 SDValue Ptr = Ld->getBasePtr();
2693 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2694 if (!FINode)
2695 return false;
2696 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002697 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002698 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002699 FI = FINode->getIndex();
2700 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002701 } else
2702 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002703
Evan Cheng4cae1332010-03-05 08:38:04 +00002704 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002705 if (!MFI->isFixedObjectIndex(FI))
2706 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002707 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002708}
2709
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2711/// for tail call optimization. Targets which want to do tail call
2712/// optimization should implement this function.
2713bool
2714X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002715 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002717 bool isCalleeStructRet,
2718 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002719 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002720 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002721 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002723 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002724 CalleeCC != CallingConv::C)
2725 return false;
2726
Evan Cheng7096ae42010-01-29 06:45:59 +00002727 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002728 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002729 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002730 CallingConv::ID CallerCC = CallerF->getCallingConv();
2731 bool CCMatch = CallerCC == CalleeCC;
2732
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002733 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002734 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002735 return true;
2736 return false;
2737 }
2738
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002739 // Look for obvious safe cases to perform tail call optimization that do not
2740 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002741
Evan Cheng2c12cb42010-03-26 16:26:03 +00002742 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2743 // emit a special epilogue.
2744 if (RegInfo->needsStackRealignment(MF))
2745 return false;
2746
Evan Chenga375d472010-03-15 18:54:48 +00002747 // Also avoid sibcall optimization if either caller or callee uses struct
2748 // return semantics.
2749 if (isCalleeStructRet || isCallerStructRet)
2750 return false;
2751
Chad Rosier2416da32011-06-24 21:15:36 +00002752 // An stdcall caller is expected to clean up its arguments; the callee
2753 // isn't going to do that.
2754 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2755 return false;
2756
Chad Rosier871f6642011-05-18 19:59:50 +00002757 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002758 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002759 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002760
2761 // Optimizing for varargs on Win64 is unlikely to be safe without
2762 // additional testing.
2763 if (Subtarget->isTargetWin64())
2764 return false;
2765
Chad Rosier871f6642011-05-18 19:59:50 +00002766 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002767 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002768 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002769
Chad Rosier871f6642011-05-18 19:59:50 +00002770 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2771 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2772 if (!ArgLocs[i].isRegLoc())
2773 return false;
2774 }
2775
Chad Rosier30450e82011-12-22 22:35:21 +00002776 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2777 // stack. Therefore, if it's not used by the call it is not safe to optimize
2778 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002779 bool Unused = false;
2780 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2781 if (!Ins[i].Used) {
2782 Unused = true;
2783 break;
2784 }
2785 }
2786 if (Unused) {
2787 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002790 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002791 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002792 CCValAssign &VA = RVLocs[i];
2793 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2794 return false;
2795 }
2796 }
2797
Evan Cheng13617962010-04-30 01:12:32 +00002798 // If the calling conventions do not match, then we'd better make sure the
2799 // results are returned in the same way as what the caller expects.
2800 if (!CCMatch) {
2801 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002803 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002804 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2805
2806 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002807 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002808 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002809 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2810
2811 if (RVLocs1.size() != RVLocs2.size())
2812 return false;
2813 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2814 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2815 return false;
2816 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2817 return false;
2818 if (RVLocs1[i].isRegLoc()) {
2819 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2820 return false;
2821 } else {
2822 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2823 return false;
2824 }
2825 }
2826 }
2827
Evan Chenga6bff982010-01-30 01:22:00 +00002828 // If the callee takes no arguments then go on to check the results of the
2829 // call.
2830 if (!Outs.empty()) {
2831 // Check if stack adjustment is needed. For now, do not do this if any
2832 // argument is passed on the stack.
2833 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002834 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002835 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002836
2837 // Allocate shadow area for Win64
2838 if (Subtarget->isTargetWin64()) {
2839 CCInfo.AllocateStack(32, 8);
2840 }
2841
Duncan Sands45907662010-10-31 13:21:44 +00002842 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002843 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002844 MachineFunction &MF = DAG.getMachineFunction();
2845 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2846 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002847
2848 // Check if the arguments are already laid out in the right way as
2849 // the caller's fixed stack objects.
2850 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002851 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2852 const X86InstrInfo *TII =
2853 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2855 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002856 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002857 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002858 if (VA.getLocInfo() == CCValAssign::Indirect)
2859 return false;
2860 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002861 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2862 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002863 return false;
2864 }
2865 }
2866 }
Evan Cheng9c044672010-05-29 01:35:22 +00002867
2868 // If the tailcall address may be in a register, then make sure it's
2869 // possible to register allocate for it. In 32-bit, the call address can
2870 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002871 // callee-saved registers are restored. These happen to be the same
2872 // registers used to pass 'inreg' arguments so watch out for those.
2873 if (!Subtarget->is64Bit() &&
2874 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002875 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002876 unsigned NumInRegs = 0;
2877 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2878 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002879 if (!VA.isRegLoc())
2880 continue;
2881 unsigned Reg = VA.getLocReg();
2882 switch (Reg) {
2883 default: break;
2884 case X86::EAX: case X86::EDX: case X86::ECX:
2885 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002886 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002887 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002888 }
2889 }
2890 }
Evan Chenga6bff982010-01-30 01:22:00 +00002891 }
Evan Chengb1712452010-01-27 06:25:16 +00002892
Evan Cheng86809cc2010-02-03 03:28:02 +00002893 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002894}
2895
Dan Gohman3df24e62008-09-03 23:12:08 +00002896FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002897X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2898 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002899}
2900
2901
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002902//===----------------------------------------------------------------------===//
2903// Other Lowering Hooks
2904//===----------------------------------------------------------------------===//
2905
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002906static bool MayFoldLoad(SDValue Op) {
2907 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2908}
2909
2910static bool MayFoldIntoStore(SDValue Op) {
2911 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2912}
2913
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914static bool isTargetShuffle(unsigned Opcode) {
2915 switch(Opcode) {
2916 default: return false;
2917 case X86ISD::PSHUFD:
2918 case X86ISD::PSHUFHW:
2919 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002920 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002921 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002922 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002923 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002924 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002925 case X86ISD::MOVLPS:
2926 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002928 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002929 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002930 case X86ISD::MOVSS:
2931 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002932 case X86ISD::UNPCKL:
2933 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002934 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002935 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002936 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002937 return true;
2938 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002939}
2940
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002942 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002943 switch(Opc) {
2944 default: llvm_unreachable("Unknown x86 shuffle node");
2945 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002946 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002947 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002948 return DAG.getNode(Opc, dl, VT, V1);
2949 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002950}
2951
2952static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002953 SDValue V1, unsigned TargetMask,
2954 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002955 switch(Opc) {
2956 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002958 case X86ISD::PSHUFHW:
2959 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002960 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002961 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002962 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2963 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002964}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002965
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002967 SDValue V1, SDValue V2, unsigned TargetMask,
2968 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969 switch(Opc) {
2970 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002971 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002972 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002973 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002974 return DAG.getNode(Opc, dl, VT, V1, V2,
2975 DAG.getConstant(TargetMask, MVT::i8));
2976 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002977}
2978
2979static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2980 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2981 switch(Opc) {
2982 default: llvm_unreachable("Unknown x86 shuffle node");
2983 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002984 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002985 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002986 case X86ISD::MOVLPS:
2987 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002988 case X86ISD::MOVSS:
2989 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002990 case X86ISD::UNPCKL:
2991 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002992 return DAG.getNode(Opc, dl, VT, V1, V2);
2993 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002994}
2995
Dan Gohmand858e902010-04-17 15:26:15 +00002996SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002997 MachineFunction &MF = DAG.getMachineFunction();
2998 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2999 int ReturnAddrIndex = FuncInfo->getRAIndex();
3000
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003001 if (ReturnAddrIndex == 0) {
3002 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003003 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003004 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003005 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003006 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003007 }
3008
Evan Cheng25ab6902006-09-08 06:48:29 +00003009 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003010}
3011
3012
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003013bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3014 bool hasSymbolicDisplacement) {
3015 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003016 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003017 return false;
3018
3019 // If we don't have a symbolic displacement - we don't have any extra
3020 // restrictions.
3021 if (!hasSymbolicDisplacement)
3022 return true;
3023
3024 // FIXME: Some tweaks might be needed for medium code model.
3025 if (M != CodeModel::Small && M != CodeModel::Kernel)
3026 return false;
3027
3028 // For small code model we assume that latest object is 16MB before end of 31
3029 // bits boundary. We may also accept pretty large negative constants knowing
3030 // that all objects are in the positive half of address space.
3031 if (M == CodeModel::Small && Offset < 16*1024*1024)
3032 return true;
3033
3034 // For kernel code model we know that all object resist in the negative half
3035 // of 32bits address space. We may not accept negative offsets, since they may
3036 // be just off and we may accept pretty large positive ones.
3037 if (M == CodeModel::Kernel && Offset > 0)
3038 return true;
3039
3040 return false;
3041}
3042
Evan Chengef41ff62011-06-23 17:54:54 +00003043/// isCalleePop - Determines whether the callee is required to pop its
3044/// own arguments. Callee pop is necessary to support tail calls.
3045bool X86::isCalleePop(CallingConv::ID CallingConv,
3046 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3047 if (IsVarArg)
3048 return false;
3049
3050 switch (CallingConv) {
3051 default:
3052 return false;
3053 case CallingConv::X86_StdCall:
3054 return !is64Bit;
3055 case CallingConv::X86_FastCall:
3056 return !is64Bit;
3057 case CallingConv::X86_ThisCall:
3058 return !is64Bit;
3059 case CallingConv::Fast:
3060 return TailCallOpt;
3061 case CallingConv::GHC:
3062 return TailCallOpt;
3063 }
3064}
3065
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3067/// specific condition code, returning the condition code and the LHS/RHS of the
3068/// comparison to make.
3069static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3070 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003071 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003072 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3073 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3074 // X > -1 -> X == 0, jump !sign.
3075 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003076 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003077 }
3078 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003079 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003081 }
3082 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003083 // X < 1 -> X <= 0
3084 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003086 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003087 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003088
Evan Chengd9558e02006-01-06 00:43:03 +00003089 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003090 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETEQ: return X86::COND_E;
3092 case ISD::SETGT: return X86::COND_G;
3093 case ISD::SETGE: return X86::COND_GE;
3094 case ISD::SETLT: return X86::COND_L;
3095 case ISD::SETLE: return X86::COND_LE;
3096 case ISD::SETNE: return X86::COND_NE;
3097 case ISD::SETULT: return X86::COND_B;
3098 case ISD::SETUGT: return X86::COND_A;
3099 case ISD::SETULE: return X86::COND_BE;
3100 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003101 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003103
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003105
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003107 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3108 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3110 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003111 }
3112
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 switch (SetCCOpcode) {
3114 default: break;
3115 case ISD::SETOLT:
3116 case ISD::SETOLE:
3117 case ISD::SETUGT:
3118 case ISD::SETUGE:
3119 std::swap(LHS, RHS);
3120 break;
3121 }
3122
3123 // On a floating point condition, the flags are set as follows:
3124 // ZF PF CF op
3125 // 0 | 0 | 0 | X > Y
3126 // 0 | 0 | 1 | X < Y
3127 // 1 | 0 | 0 | X == Y
3128 // 1 | 1 | 1 | unordered
3129 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003130 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003132 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003133 case ISD::SETOLT: // flipped
3134 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003135 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003136 case ISD::SETOLE: // flipped
3137 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003139 case ISD::SETUGT: // flipped
3140 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003141 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003142 case ISD::SETUGE: // flipped
3143 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003144 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003145 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003146 case ISD::SETNE: return X86::COND_NE;
3147 case ISD::SETUO: return X86::COND_P;
3148 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003149 case ISD::SETOEQ:
3150 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003151 }
Evan Chengd9558e02006-01-06 00:43:03 +00003152}
3153
Evan Cheng4a460802006-01-11 00:33:36 +00003154/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3155/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003156/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003157static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003158 switch (X86CC) {
3159 default:
3160 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003161 case X86::COND_B:
3162 case X86::COND_BE:
3163 case X86::COND_E:
3164 case X86::COND_P:
3165 case X86::COND_A:
3166 case X86::COND_AE:
3167 case X86::COND_NE:
3168 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003169 return true;
3170 }
3171}
3172
Evan Chengeb2f9692009-10-27 19:56:55 +00003173/// isFPImmLegal - Returns true if the target can instruction select the
3174/// specified FP immediate natively. If false, the legalizer will
3175/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003176bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003177 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3178 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3179 return true;
3180 }
3181 return false;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3185/// the specified range (L, H].
3186static bool isUndefOrInRange(int Val, int Low, int Hi) {
3187 return (Val < 0) || (Val >= Low && Val < Hi);
3188}
3189
3190/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3191/// specified value.
3192static bool isUndefOrEqual(int Val, int CmpVal) {
3193 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003196}
3197
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003198/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003199/// from position Pos and ending in Pos+Size, falls within the specified
3200/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003201static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003202 unsigned Pos, unsigned Size, int Low) {
3203 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003204 if (!isUndefOrEqual(Mask[i], Low))
3205 return false;
3206 return true;
3207}
3208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3211/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003212static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003213 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 return (Mask[0] < 2 && Mask[1] < 2);
3217 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218}
3219
Nate Begeman9008ca62009-04-27 18:41:29 +00003220/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3221/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003222static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3223 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003227 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003231 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003232 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003234
Craig Toppera9a568a2012-05-02 08:03:44 +00003235 if (VT == MVT::v16i16) {
3236 // Lower quadword copied in order or undef.
3237 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3238 return false;
3239
3240 // Upper quadword shuffled.
3241 for (unsigned i = 12; i != 16; ++i)
3242 if (!isUndefOrInRange(Mask[i], 12, 16))
3243 return false;
3244 }
3245
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return true;
3247}
3248
Nate Begeman9008ca62009-04-27 18:41:29 +00003249/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3250/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003251static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3252 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003253 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003256 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3257 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Rafael Espindola15684b22009-04-24 12:40:33 +00003259 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003260 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003261 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003262 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003263
Craig Toppera9a568a2012-05-02 08:03:44 +00003264 if (VT == MVT::v16i16) {
3265 // Upper quadword copied in order.
3266 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3267 return false;
3268
3269 // Lower quadword shuffled.
3270 for (unsigned i = 8; i != 12; ++i)
3271 if (!isUndefOrInRange(Mask[i], 8, 12))
3272 return false;
3273 }
3274
Rafael Espindola15684b22009-04-24 12:40:33 +00003275 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003276}
3277
Nate Begemana09008b2009-10-19 02:17:23 +00003278/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3279/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003280static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3281 const X86Subtarget *Subtarget) {
3282 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3283 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003284 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003285
Craig Topper0e2037b2012-01-20 05:53:00 +00003286 unsigned NumElts = VT.getVectorNumElements();
3287 unsigned NumLanes = VT.getSizeInBits()/128;
3288 unsigned NumLaneElts = NumElts/NumLanes;
3289
3290 // Do not handle 64-bit element shuffles with palignr.
3291 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003292 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003293
Craig Topper0e2037b2012-01-20 05:53:00 +00003294 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3295 unsigned i;
3296 for (i = 0; i != NumLaneElts; ++i) {
3297 if (Mask[i+l] >= 0)
3298 break;
3299 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003300
Craig Topper0e2037b2012-01-20 05:53:00 +00003301 // Lane is all undef, go to next lane
3302 if (i == NumLaneElts)
3303 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003304
Craig Topper0e2037b2012-01-20 05:53:00 +00003305 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003306
Craig Topper0e2037b2012-01-20 05:53:00 +00003307 // Make sure its in this lane in one of the sources
3308 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3309 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003310 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003311
3312 // If not lane 0, then we must match lane 0
3313 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3314 return false;
3315
3316 // Correct second source to be contiguous with first source
3317 if (Start >= (int)NumElts)
3318 Start -= NumElts - NumLaneElts;
3319
3320 // Make sure we're shifting in the right direction.
3321 if (Start <= (int)(i+l))
3322 return false;
3323
3324 Start -= i;
3325
3326 // Check the rest of the elements to see if they are consecutive.
3327 for (++i; i != NumLaneElts; ++i) {
3328 int Idx = Mask[i+l];
3329
3330 // Make sure its in this lane
3331 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3332 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3333 return false;
3334
3335 // If not lane 0, then we must match lane 0
3336 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3337 return false;
3338
3339 if (Idx >= (int)NumElts)
3340 Idx -= NumElts - NumLaneElts;
3341
3342 if (!isUndefOrEqual(Idx, Start+i))
3343 return false;
3344
3345 }
Nate Begemana09008b2009-10-19 02:17:23 +00003346 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003347
Nate Begemana09008b2009-10-19 02:17:23 +00003348 return true;
3349}
3350
Craig Topper1a7700a2012-01-19 08:19:12 +00003351/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3352/// the two vector operands have swapped position.
3353static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3354 unsigned NumElems) {
3355 for (unsigned i = 0; i != NumElems; ++i) {
3356 int idx = Mask[i];
3357 if (idx < 0)
3358 continue;
3359 else if (idx < (int)NumElems)
3360 Mask[i] = idx + NumElems;
3361 else
3362 Mask[i] = idx - NumElems;
3363 }
3364}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003365
Craig Topper1a7700a2012-01-19 08:19:12 +00003366/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3367/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3368/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3369/// reverse of what x86 shuffles want.
3370static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3371 bool Commuted = false) {
3372 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003373 return false;
3374
Craig Topper1a7700a2012-01-19 08:19:12 +00003375 unsigned NumElems = VT.getVectorNumElements();
3376 unsigned NumLanes = VT.getSizeInBits()/128;
3377 unsigned NumLaneElems = NumElems/NumLanes;
3378
3379 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003380 return false;
3381
3382 // VSHUFPSY divides the resulting vector into 4 chunks.
3383 // The sources are also splitted into 4 chunks, and each destination
3384 // chunk must come from a different source chunk.
3385 //
3386 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3387 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3388 //
3389 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3390 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3391 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003392 // VSHUFPDY divides the resulting vector into 4 chunks.
3393 // The sources are also splitted into 4 chunks, and each destination
3394 // chunk must come from a different source chunk.
3395 //
3396 // SRC1 => X3 X2 X1 X0
3397 // SRC2 => Y3 Y2 Y1 Y0
3398 //
3399 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3400 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003401 unsigned HalfLaneElems = NumLaneElems/2;
3402 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3403 for (unsigned i = 0; i != NumLaneElems; ++i) {
3404 int Idx = Mask[i+l];
3405 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3406 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3407 return false;
3408 // For VSHUFPSY, the mask of the second half must be the same as the
3409 // first but with the appropriate offsets. This works in the same way as
3410 // VPERMILPS works with masks.
3411 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3412 continue;
3413 if (!isUndefOrEqual(Idx, Mask[i]+l))
3414 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003415 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003416 }
3417
3418 return true;
3419}
3420
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003421/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3422/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003423static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003424 unsigned NumElems = VT.getVectorNumElements();
3425
3426 if (VT.getSizeInBits() != 128)
3427 return false;
3428
3429 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003430 return false;
3431
Evan Cheng2064a2b2006-03-28 06:50:32 +00003432 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003433 return isUndefOrEqual(Mask[0], 6) &&
3434 isUndefOrEqual(Mask[1], 7) &&
3435 isUndefOrEqual(Mask[2], 2) &&
3436 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003437}
3438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3440/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3441/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003442static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 unsigned NumElems = VT.getVectorNumElements();
3444
3445 if (VT.getSizeInBits() != 128)
3446 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003447
Nate Begeman0b10b912009-11-07 23:17:15 +00003448 if (NumElems != 4)
3449 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003450
Craig Topperdd637ae2012-02-19 05:41:45 +00003451 return isUndefOrEqual(Mask[0], 2) &&
3452 isUndefOrEqual(Mask[1], 3) &&
3453 isUndefOrEqual(Mask[2], 2) &&
3454 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003455}
3456
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3458/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003459static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003460 if (VT.getSizeInBits() != 128)
3461 return false;
3462
Craig Topperdd637ae2012-02-19 05:41:45 +00003463 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465 if (NumElems != 2 && NumElems != 4)
3466 return false;
3467
Chad Rosier238ae312012-04-30 17:47:15 +00003468 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003469 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003470 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
Chad Rosier238ae312012-04-30 17:47:15 +00003472 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003473 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
3476 return true;
3477}
3478
Nate Begeman0b10b912009-11-07 23:17:15 +00003479/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3480/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003481static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3482 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
David Greenea20244d2011-03-02 17:23:43 +00003484 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003485 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486 return false;
3487
Chad Rosier238ae312012-04-30 17:47:15 +00003488 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003489 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003490 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003491
Chad Rosier238ae312012-04-30 17:47:15 +00003492 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3493 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003494 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003495
3496 return true;
3497}
3498
Elena Demikhovsky15963732012-06-26 08:04:10 +00003499//
3500// Some special combinations that can be optimized.
3501//
3502static
3503SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3504 SelectionDAG &DAG) {
3505 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003506 DebugLoc dl = SVOp->getDebugLoc();
3507
3508 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3509 return SDValue();
3510
3511 ArrayRef<int> Mask = SVOp->getMask();
3512
3513 // These are the special masks that may be optimized.
3514 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3515 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3516 bool MatchEvenMask = true;
3517 bool MatchOddMask = true;
3518 for (int i=0; i<8; ++i) {
3519 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3520 MatchEvenMask = false;
3521 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3522 MatchOddMask = false;
3523 }
3524 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3525 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3526
3527 const int *CompactionMask;
3528 if (MatchEvenMask)
3529 CompactionMask = CompactionMaskEven;
3530 else if (MatchOddMask)
3531 CompactionMask = CompactionMaskOdd;
3532 else
3533 return SDValue();
3534
3535 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3536
3537 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3538 UndefNode, CompactionMask);
3539 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3540 UndefNode, CompactionMask);
3541 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3542 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3543}
3544
Evan Cheng0038e592006-03-28 00:39:58 +00003545/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3546/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003547static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003548 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003549 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550
3551 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3552 "Unsupported vector type for unpckh");
3553
Craig Topper6347e862011-11-21 06:57:39 +00003554 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003555 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003556 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003557
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003558 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3559 // independently on 128-bit lanes.
3560 unsigned NumLanes = VT.getSizeInBits()/128;
3561 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003562
Craig Topper94438ba2011-12-16 08:06:31 +00003563 for (unsigned l = 0; l != NumLanes; ++l) {
3564 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3565 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003566 i += 2, ++j) {
3567 int BitI = Mask[i];
3568 int BitI1 = Mask[i+1];
3569 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003570 return false;
David Greenea20244d2011-03-02 17:23:43 +00003571 if (V2IsSplat) {
3572 if (!isUndefOrEqual(BitI1, NumElts))
3573 return false;
3574 } else {
3575 if (!isUndefOrEqual(BitI1, j + NumElts))
3576 return false;
3577 }
Evan Cheng39623da2006-04-20 08:58:49 +00003578 }
Evan Cheng0038e592006-03-28 00:39:58 +00003579 }
David Greenea20244d2011-03-02 17:23:43 +00003580
Evan Cheng0038e592006-03-28 00:39:58 +00003581 return true;
3582}
3583
Evan Cheng4fcb9222006-03-28 02:43:26 +00003584/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3585/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003586static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003587 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003588 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003589
3590 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3591 "Unsupported vector type for unpckh");
3592
Craig Topper6347e862011-11-21 06:57:39 +00003593 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003594 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003595 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003596
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003597 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3598 // independently on 128-bit lanes.
3599 unsigned NumLanes = VT.getSizeInBits()/128;
3600 unsigned NumLaneElts = NumElts/NumLanes;
3601
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003602 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003603 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3604 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003605 int BitI = Mask[i];
3606 int BitI1 = Mask[i+1];
3607 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003608 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003609 if (V2IsSplat) {
3610 if (isUndefOrEqual(BitI1, NumElts))
3611 return false;
3612 } else {
3613 if (!isUndefOrEqual(BitI1, j+NumElts))
3614 return false;
3615 }
Evan Cheng39623da2006-04-20 08:58:49 +00003616 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003617 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003618 return true;
3619}
3620
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003621/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3622/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3623/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003624static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003625 bool HasAVX2) {
3626 unsigned NumElts = VT.getVectorNumElements();
3627
3628 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3629 "Unsupported vector type for unpckh");
3630
3631 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3632 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003634
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003635 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3636 // FIXME: Need a better way to get rid of this, there's no latency difference
3637 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3638 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003639 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003640 return false;
3641
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003642 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3643 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003644 unsigned NumLanes = VT.getSizeInBits()/128;
3645 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003646
Craig Topper94438ba2011-12-16 08:06:31 +00003647 for (unsigned l = 0; l != NumLanes; ++l) {
3648 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3649 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003650 i += 2, ++j) {
3651 int BitI = Mask[i];
3652 int BitI1 = Mask[i+1];
3653
3654 if (!isUndefOrEqual(BitI, j))
3655 return false;
3656 if (!isUndefOrEqual(BitI1, j))
3657 return false;
3658 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003659 }
David Greenea20244d2011-03-02 17:23:43 +00003660
Rafael Espindola15684b22009-04-24 12:40:33 +00003661 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003662}
3663
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003664/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3665/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3666/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003667static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003668 unsigned NumElts = VT.getVectorNumElements();
3669
3670 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3671 "Unsupported vector type for unpckh");
3672
3673 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3674 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003676
Craig Topper94438ba2011-12-16 08:06:31 +00003677 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3678 // independently on 128-bit lanes.
3679 unsigned NumLanes = VT.getSizeInBits()/128;
3680 unsigned NumLaneElts = NumElts/NumLanes;
3681
3682 for (unsigned l = 0; l != NumLanes; ++l) {
3683 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3684 i != (l+1)*NumLaneElts; i += 2, ++j) {
3685 int BitI = Mask[i];
3686 int BitI1 = Mask[i+1];
3687 if (!isUndefOrEqual(BitI, j))
3688 return false;
3689 if (!isUndefOrEqual(BitI1, j))
3690 return false;
3691 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003692 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003693 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003694}
3695
Evan Cheng017dcc62006-04-21 01:05:10 +00003696/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3697/// specifies a shuffle of elements that is suitable for input to MOVSS,
3698/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003699static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003700 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003701 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003702 if (VT.getSizeInBits() == 256)
3703 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003704
Craig Topperc612d792012-01-02 09:17:37 +00003705 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003706
Nate Begeman9008ca62009-04-27 18:41:29 +00003707 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003708 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003709
Craig Topperc612d792012-01-02 09:17:37 +00003710 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003711 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003713
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003714 return true;
3715}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003716
Craig Topper70b883b2011-11-28 10:14:51 +00003717/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003718/// as permutations between 128-bit chunks or halves. As an example: this
3719/// shuffle bellow:
3720/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3721/// The first half comes from the second half of V1 and the second half from the
3722/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003723static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003724 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003725 return false;
3726
3727 // The shuffle result is divided into half A and half B. In total the two
3728 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3729 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003730 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003731 bool MatchA = false, MatchB = false;
3732
3733 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003734 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003735 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3736 MatchA = true;
3737 break;
3738 }
3739 }
3740
3741 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003742 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003743 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3744 MatchB = true;
3745 break;
3746 }
3747 }
3748
3749 return MatchA && MatchB;
3750}
3751
Craig Topper70b883b2011-11-28 10:14:51 +00003752/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3753/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003754static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003755 EVT VT = SVOp->getValueType(0);
3756
Craig Topperc612d792012-01-02 09:17:37 +00003757 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003758
Craig Topperc612d792012-01-02 09:17:37 +00003759 unsigned FstHalf = 0, SndHalf = 0;
3760 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003761 if (SVOp->getMaskElt(i) > 0) {
3762 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3763 break;
3764 }
3765 }
Craig Topperc612d792012-01-02 09:17:37 +00003766 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003767 if (SVOp->getMaskElt(i) > 0) {
3768 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3769 break;
3770 }
3771 }
3772
3773 return (FstHalf | (SndHalf << 4));
3774}
3775
Craig Topper70b883b2011-11-28 10:14:51 +00003776/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003777/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3778/// Note that VPERMIL mask matching is different depending whether theunderlying
3779/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3780/// to the same elements of the low, but to the higher half of the source.
3781/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003782/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003783static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003784 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003785 return false;
3786
Craig Topperc612d792012-01-02 09:17:37 +00003787 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003788 // Only match 256-bit with 32/64-bit types
3789 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003790 return false;
3791
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumLanes = VT.getSizeInBits()/128;
3793 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003794 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003795 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003796 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003797 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003798 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003799 continue;
3800 // VPERMILPS handling
3801 if (Mask[i] < 0)
3802 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003803 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003804 return false;
3805 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003806 }
3807
3808 return true;
3809}
3810
Craig Topper5aaffa82012-02-19 02:53:47 +00003811/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003812/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003813/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003814static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003816 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003817 if (VT.getSizeInBits() == 256)
3818 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003819 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003820 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003821
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003823 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003824
Craig Topperc612d792012-01-02 09:17:37 +00003825 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3827 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3828 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003829 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003830
Evan Cheng39623da2006-04-20 08:58:49 +00003831 return true;
3832}
3833
Evan Chengd9539472006-04-14 21:59:03 +00003834/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3835/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003836/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003837static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003838 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003839 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003840 return false;
3841
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003842 unsigned NumElems = VT.getVectorNumElements();
3843
3844 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3845 (VT.getSizeInBits() == 256 && NumElems != 8))
3846 return false;
3847
3848 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003849 for (unsigned i = 0; i != NumElems; i += 2)
3850 if (!isUndefOrEqual(Mask[i], i+1) ||
3851 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003853
3854 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003855}
3856
3857/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3858/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003859/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003860static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003861 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003862 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003863 return false;
3864
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003865 unsigned NumElems = VT.getVectorNumElements();
3866
3867 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3868 (VT.getSizeInBits() == 256 && NumElems != 8))
3869 return false;
3870
3871 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003872 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003873 if (!isUndefOrEqual(Mask[i], i) ||
3874 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003876
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003877 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003878}
3879
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003880/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3881/// specifies a shuffle of elements that is suitable for input to 256-bit
3882/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003883static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003884 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003885
Craig Topperbeabc6c2011-12-05 06:56:46 +00003886 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003887 return false;
3888
Craig Topperc612d792012-01-02 09:17:37 +00003889 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003890 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003891 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003892 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003893 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003894 return false;
3895 return true;
3896}
3897
Evan Cheng0b457f02008-09-25 20:50:48 +00003898/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003899/// specifies a shuffle of elements that is suitable for input to 128-bit
3900/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003901static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003902 if (VT.getSizeInBits() != 128)
3903 return false;
3904
Craig Topperc612d792012-01-02 09:17:37 +00003905 unsigned e = VT.getVectorNumElements() / 2;
3906 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003907 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003908 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003909 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003910 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003911 return false;
3912 return true;
3913}
3914
David Greenec38a03e2011-02-03 15:50:00 +00003915/// isVEXTRACTF128Index - Return true if the specified
3916/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3917/// suitable for input to VEXTRACTF128.
3918bool X86::isVEXTRACTF128Index(SDNode *N) {
3919 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3920 return false;
3921
3922 // The index should be aligned on a 128-bit boundary.
3923 uint64_t Index =
3924 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3925
3926 unsigned VL = N->getValueType(0).getVectorNumElements();
3927 unsigned VBits = N->getValueType(0).getSizeInBits();
3928 unsigned ElSize = VBits / VL;
3929 bool Result = (Index * ElSize) % 128 == 0;
3930
3931 return Result;
3932}
3933
David Greeneccacdc12011-02-04 16:08:29 +00003934/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3935/// operand specifies a subvector insert that is suitable for input to
3936/// VINSERTF128.
3937bool X86::isVINSERTF128Index(SDNode *N) {
3938 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3939 return false;
3940
3941 // The index should be aligned on a 128-bit boundary.
3942 uint64_t Index =
3943 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3944
3945 unsigned VL = N->getValueType(0).getVectorNumElements();
3946 unsigned VBits = N->getValueType(0).getSizeInBits();
3947 unsigned ElSize = VBits / VL;
3948 bool Result = (Index * ElSize) % 128 == 0;
3949
3950 return Result;
3951}
3952
Evan Cheng63d33002006-03-22 08:01:21 +00003953/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003954/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003955/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003956static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003957 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003958
Craig Topper1a7700a2012-01-19 08:19:12 +00003959 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3960 "Unsupported vector type for PSHUF/SHUFP");
3961
3962 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3963 // independently on 128-bit lanes.
3964 unsigned NumElts = VT.getVectorNumElements();
3965 unsigned NumLanes = VT.getSizeInBits()/128;
3966 unsigned NumLaneElts = NumElts/NumLanes;
3967
3968 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3969 "Only supports 2 or 4 elements per lane");
3970
3971 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003972 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003973 for (unsigned i = 0; i != NumElts; ++i) {
3974 int Elt = N->getMaskElt(i);
3975 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003976 Elt &= NumLaneElts - 1;
3977 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003978 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003979 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003980
Evan Cheng63d33002006-03-22 08:01:21 +00003981 return Mask;
3982}
3983
Evan Cheng506d3df2006-03-29 23:07:14 +00003984/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003985/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003986static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003987 EVT VT = N->getValueType(0);
3988
3989 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3990 "Unsupported vector type for PSHUFHW");
3991
3992 unsigned NumElts = VT.getVectorNumElements();
3993
Evan Cheng506d3df2006-03-29 23:07:14 +00003994 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003995 for (unsigned l = 0; l != NumElts; l += 8) {
3996 // 8 nodes per lane, but we only care about the last 4.
3997 for (unsigned i = 0; i < 4; ++i) {
3998 int Elt = N->getMaskElt(l+i+4);
3999 if (Elt < 0) continue;
4000 Elt &= 0x3; // only 2-bits.
4001 Mask |= Elt << (i * 2);
4002 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 }
Craig Topper6b28d352012-05-03 07:12:59 +00004004
Evan Cheng506d3df2006-03-29 23:07:14 +00004005 return Mask;
4006}
4007
4008/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004009/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004010static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004011 EVT VT = N->getValueType(0);
4012
4013 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4014 "Unsupported vector type for PSHUFHW");
4015
4016 unsigned NumElts = VT.getVectorNumElements();
4017
Evan Cheng506d3df2006-03-29 23:07:14 +00004018 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004019 for (unsigned l = 0; l != NumElts; l += 8) {
4020 // 8 nodes per lane, but we only care about the first 4.
4021 for (unsigned i = 0; i < 4; ++i) {
4022 int Elt = N->getMaskElt(l+i);
4023 if (Elt < 0) continue;
4024 Elt &= 0x3; // only 2-bits
4025 Mask |= Elt << (i * 2);
4026 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004027 }
Craig Topper6b28d352012-05-03 07:12:59 +00004028
Evan Cheng506d3df2006-03-29 23:07:14 +00004029 return Mask;
4030}
4031
Nate Begemana09008b2009-10-19 02:17:23 +00004032/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4033/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004034static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4035 EVT VT = SVOp->getValueType(0);
4036 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004037
Craig Topper0e2037b2012-01-20 05:53:00 +00004038 unsigned NumElts = VT.getVectorNumElements();
4039 unsigned NumLanes = VT.getSizeInBits()/128;
4040 unsigned NumLaneElts = NumElts/NumLanes;
4041
4042 int Val = 0;
4043 unsigned i;
4044 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004045 Val = SVOp->getMaskElt(i);
4046 if (Val >= 0)
4047 break;
4048 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004049 if (Val >= (int)NumElts)
4050 Val -= NumElts - NumLaneElts;
4051
Eli Friedman63f8dde2011-07-25 21:36:45 +00004052 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004053 return (Val - i) * EltSize;
4054}
4055
David Greenec38a03e2011-02-03 15:50:00 +00004056/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4057/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4058/// instructions.
4059unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4060 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4061 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4062
4063 uint64_t Index =
4064 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4065
4066 EVT VecVT = N->getOperand(0).getValueType();
4067 EVT ElVT = VecVT.getVectorElementType();
4068
4069 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004070 return Index / NumElemsPerChunk;
4071}
4072
David Greeneccacdc12011-02-04 16:08:29 +00004073/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4074/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4075/// instructions.
4076unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4077 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4078 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4079
4080 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004081 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004082
4083 EVT VecVT = N->getValueType(0);
4084 EVT ElVT = VecVT.getVectorElementType();
4085
4086 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004087 return Index / NumElemsPerChunk;
4088}
4089
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004090/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4091/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4092/// Handles 256-bit.
4093static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4094 EVT VT = N->getValueType(0);
4095
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004096 unsigned NumElts = VT.getVectorNumElements();
4097
Craig Topper095c5282012-04-15 23:48:57 +00004098 assert((VT.is256BitVector() && NumElts == 4) &&
4099 "Unsupported vector type for VPERMQ/VPERMPD");
4100
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004101 unsigned Mask = 0;
4102 for (unsigned i = 0; i != NumElts; ++i) {
4103 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004104 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004105 continue;
4106 Mask |= Elt << (i*2);
4107 }
4108
4109 return Mask;
4110}
Evan Cheng37b73872009-07-30 08:33:02 +00004111/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4112/// constant +0.0.
4113bool X86::isZeroNode(SDValue Elt) {
4114 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004115 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004116 (isa<ConstantFPSDNode>(Elt) &&
4117 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4118}
4119
Nate Begeman9008ca62009-04-27 18:41:29 +00004120/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4121/// their permute mask.
4122static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4123 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004124 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004125 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004127
Nate Begeman5a5ca152009-04-29 05:20:52 +00004128 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004129 int Idx = SVOp->getMaskElt(i);
4130 if (Idx >= 0) {
4131 if (Idx < (int)NumElems)
4132 Idx += NumElems;
4133 else
4134 Idx -= NumElems;
4135 }
4136 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004137 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4139 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004140}
4141
Evan Cheng533a0aa2006-04-19 20:35:22 +00004142/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4143/// match movhlps. The lower half elements should come from upper half of
4144/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004145/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004146static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004147 if (VT.getSizeInBits() != 128)
4148 return false;
4149 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004150 return false;
4151 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004152 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153 return false;
4154 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004155 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156 return false;
4157 return true;
4158}
4159
Evan Cheng5ced1d82006-04-06 23:23:56 +00004160/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004161/// is promoted to a vector. It also returns the LoadSDNode by reference if
4162/// required.
4163static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004164 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4165 return false;
4166 N = N->getOperand(0).getNode();
4167 if (!ISD::isNON_EXTLoad(N))
4168 return false;
4169 if (LD)
4170 *LD = cast<LoadSDNode>(N);
4171 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004172}
4173
Dan Gohman65fd6562011-11-03 21:49:52 +00004174// Test whether the given value is a vector value which will be legalized
4175// into a load.
4176static bool WillBeConstantPoolLoad(SDNode *N) {
4177 if (N->getOpcode() != ISD::BUILD_VECTOR)
4178 return false;
4179
4180 // Check for any non-constant elements.
4181 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4182 switch (N->getOperand(i).getNode()->getOpcode()) {
4183 case ISD::UNDEF:
4184 case ISD::ConstantFP:
4185 case ISD::Constant:
4186 break;
4187 default:
4188 return false;
4189 }
4190
4191 // Vectors of all-zeros and all-ones are materialized with special
4192 // instructions rather than being loaded.
4193 return !ISD::isBuildVectorAllZeros(N) &&
4194 !ISD::isBuildVectorAllOnes(N);
4195}
4196
Evan Cheng533a0aa2006-04-19 20:35:22 +00004197/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4198/// match movlp{s|d}. The lower half elements should come from lower half of
4199/// V1 (and in order), and the upper half elements should come from the upper
4200/// half of V2 (and in order). And since V1 will become the source of the
4201/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004202static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004203 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004204 if (VT.getSizeInBits() != 128)
4205 return false;
4206
Evan Cheng466685d2006-10-09 20:57:25 +00004207 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004208 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004209 // Is V2 is a vector load, don't do this transformation. We will try to use
4210 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004211 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004212 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004213
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004214 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004215
Evan Cheng533a0aa2006-04-19 20:35:22 +00004216 if (NumElems != 2 && NumElems != 4)
4217 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004218 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004219 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004220 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004221 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004222 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004223 return false;
4224 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004225}
4226
Evan Cheng39623da2006-04-20 08:58:49 +00004227/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4228/// all the same.
4229static bool isSplatVector(SDNode *N) {
4230 if (N->getOpcode() != ISD::BUILD_VECTOR)
4231 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004232
Dan Gohman475871a2008-07-27 21:46:04 +00004233 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004234 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4235 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004236 return false;
4237 return true;
4238}
4239
Evan Cheng213d2cf2007-05-17 18:45:50 +00004240/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004241/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004242/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004243static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004244 SDValue V1 = N->getOperand(0);
4245 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004246 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4247 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004249 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004251 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4252 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004253 if (Opc != ISD::BUILD_VECTOR ||
4254 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 return false;
4256 } else if (Idx >= 0) {
4257 unsigned Opc = V1.getOpcode();
4258 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4259 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004260 if (Opc != ISD::BUILD_VECTOR ||
4261 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004262 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004263 }
4264 }
4265 return true;
4266}
4267
4268/// getZeroVector - Returns a vector of specified type with all zero elements.
4269///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004270static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004271 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004272 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004273 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Dale Johannesen0488fb62010-09-30 23:57:10 +00004275 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004276 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004277 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004278 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004279 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004280 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4281 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4282 } else { // SSE1
4283 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4284 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4285 }
Craig Topper9d352402012-04-23 07:24:41 +00004286 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004287 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004288 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4289 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4290 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4291 } else {
4292 // 256-bit logic and arithmetic instructions in AVX are all
4293 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4294 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4295 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4296 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4297 }
Craig Topper9d352402012-04-23 07:24:41 +00004298 } else
4299 llvm_unreachable("Unexpected vector type");
4300
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004301 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004302}
4303
Chris Lattner8a594482007-11-25 00:24:49 +00004304/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004305/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4306/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4307/// Then bitcast to their original type, ensuring they get CSE'd.
4308static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4309 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004310 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004311 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004314 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004315 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004316 if (HasAVX2) { // AVX2
4317 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4318 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4319 } else { // AVX
4320 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004321 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004322 }
Craig Topper9d352402012-04-23 07:24:41 +00004323 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004324 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004325 } else
4326 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004327
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004328 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004329}
4330
Evan Cheng39623da2006-04-20 08:58:49 +00004331/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4332/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004333static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004334 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004335 if (Mask[i] > (int)NumElems) {
4336 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004337 }
Evan Cheng39623da2006-04-20 08:58:49 +00004338 }
Evan Cheng39623da2006-04-20 08:58:49 +00004339}
4340
Evan Cheng017dcc62006-04-21 01:05:10 +00004341/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4342/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004343static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SDValue V2) {
4345 unsigned NumElems = VT.getVectorNumElements();
4346 SmallVector<int, 8> Mask;
4347 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004348 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 Mask.push_back(i);
4350 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004351}
4352
Nate Begeman9008ca62009-04-27 18:41:29 +00004353/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004354static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 SDValue V2) {
4356 unsigned NumElems = VT.getVectorNumElements();
4357 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004358 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 Mask.push_back(i);
4360 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004361 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004363}
4364
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004365/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004366static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 SDValue V2) {
4368 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004370 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 Mask.push_back(i + Half);
4372 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004373 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004375}
4376
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004377// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378// a generic shuffle instruction because the target has no such instructions.
4379// Generate shuffles which repeat i16 and i8 several times until they can be
4380// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004381static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004384 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004385
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 while (NumElems > 4) {
4387 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 EltNo -= NumElems/2;
4392 }
4393 NumElems >>= 1;
4394 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 return V;
4396}
Eric Christopherfd179292009-08-27 18:07:15 +00004397
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4399static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4400 EVT VT = V.getValueType();
4401 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004402 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403
Craig Topper9d352402012-04-23 07:24:41 +00004404 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004405 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4408 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004409 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 // To use VPERMILPS to splat scalars, the second half of indicies must
4411 // refer to the higher part, which is a duplication of the lower one,
4412 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4414 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004415
4416 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4417 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4418 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004419 } else
4420 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004421
4422 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4423}
4424
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004425/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004426static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4427 EVT SrcVT = SV->getValueType(0);
4428 SDValue V1 = SV->getOperand(0);
4429 DebugLoc dl = SV->getDebugLoc();
4430
4431 int EltNo = SV->getSplatIndex();
4432 int NumElems = SrcVT.getVectorNumElements();
4433 unsigned Size = SrcVT.getSizeInBits();
4434
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004435 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4436 "Unknown how to promote splat for type");
4437
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004438 // Extract the 128-bit part containing the splat element and update
4439 // the splat element index when it refers to the higher register.
4440 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004441 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4442 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004443 EltNo -= NumElems/2;
4444 }
4445
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004446 // All i16 and i8 vector types can't be used directly by a generic shuffle
4447 // instruction because the target has no such instruction. Generate shuffles
4448 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004449 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004450 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004451 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004452 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004453
4454 // Recreate the 256-bit vector and place the same 128-bit vector
4455 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004456 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004457 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004458 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004459 }
4460
4461 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004462}
4463
Evan Chengba05f722006-04-21 23:03:30 +00004464/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004465/// vector of zero or undef vector. This produces a shuffle where the low
4466/// element of V2 is swizzled into the zero/undef vector, landing at element
4467/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004468static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004469 bool IsZero,
4470 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004471 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004472 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004473 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004474 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 unsigned NumElems = VT.getVectorNumElements();
4476 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004477 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 // If this is the insertion idx, put the low elt of V2 here.
4479 MaskVec.push_back(i == Idx ? NumElems : i);
4480 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004481}
4482
Craig Toppera1ffc682012-03-20 06:42:26 +00004483/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4484/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004485/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004486static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004487 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004488 unsigned NumElems = VT.getVectorNumElements();
4489 SDValue ImmN;
4490
Craig Topper89f4e662012-03-20 07:17:59 +00004491 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004492 switch(N->getOpcode()) {
4493 case X86ISD::SHUFP:
4494 ImmN = N->getOperand(N->getNumOperands()-1);
4495 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4496 break;
4497 case X86ISD::UNPCKH:
4498 DecodeUNPCKHMask(VT, Mask);
4499 break;
4500 case X86ISD::UNPCKL:
4501 DecodeUNPCKLMask(VT, Mask);
4502 break;
4503 case X86ISD::MOVHLPS:
4504 DecodeMOVHLPSMask(NumElems, Mask);
4505 break;
4506 case X86ISD::MOVLHPS:
4507 DecodeMOVLHPSMask(NumElems, Mask);
4508 break;
4509 case X86ISD::PSHUFD:
4510 case X86ISD::VPERMILP:
4511 ImmN = N->getOperand(N->getNumOperands()-1);
4512 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004513 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004514 break;
4515 case X86ISD::PSHUFHW:
4516 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004517 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004518 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004519 break;
4520 case X86ISD::PSHUFLW:
4521 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004522 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004523 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004524 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004525 case X86ISD::VPERMI:
4526 ImmN = N->getOperand(N->getNumOperands()-1);
4527 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4528 IsUnary = true;
4529 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004530 case X86ISD::MOVSS:
4531 case X86ISD::MOVSD: {
4532 // The index 0 always comes from the first element of the second source,
4533 // this is why MOVSS and MOVSD are used in the first place. The other
4534 // elements come from the other positions of the first source vector
4535 Mask.push_back(NumElems);
4536 for (unsigned i = 1; i != NumElems; ++i) {
4537 Mask.push_back(i);
4538 }
4539 break;
4540 }
4541 case X86ISD::VPERM2X128:
4542 ImmN = N->getOperand(N->getNumOperands()-1);
4543 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004544 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004545 break;
4546 case X86ISD::MOVDDUP:
4547 case X86ISD::MOVLHPD:
4548 case X86ISD::MOVLPD:
4549 case X86ISD::MOVLPS:
4550 case X86ISD::MOVSHDUP:
4551 case X86ISD::MOVSLDUP:
4552 case X86ISD::PALIGN:
4553 // Not yet implemented
4554 return false;
4555 default: llvm_unreachable("unknown target shuffle node");
4556 }
4557
4558 return true;
4559}
4560
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4562/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004563static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004564 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004565 if (Depth == 6)
4566 return SDValue(); // Limit search depth.
4567
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 SDValue V = SDValue(N, 0);
4569 EVT VT = V.getValueType();
4570 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571
4572 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4573 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004574 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575
Craig Topper3d092db2012-03-21 02:14:01 +00004576 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577 return DAG.getUNDEF(VT.getVectorElementType());
4578
Craig Topperd156dc12012-02-06 07:17:51 +00004579 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004580 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4581 : SV->getOperand(1);
4582 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004583 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584
4585 // Recurse into target specific vector shuffles to find scalars.
4586 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004587 MVT ShufVT = V.getValueType().getSimpleVT();
4588 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004589 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004590 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004591 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004592
Craig Topperd978c542012-05-06 19:46:21 +00004593 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004594 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004595
Craig Topper3d092db2012-03-21 02:14:01 +00004596 int Elt = ShuffleMask[Index];
4597 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004598 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004599
Craig Topper3d092db2012-03-21 02:14:01 +00004600 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004601 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004602 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004603 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004604 }
4605
4606 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004607 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 V = V.getOperand(0);
4609 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004610 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004612 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004613 return SDValue();
4614 }
4615
4616 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4617 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004618 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004619
4620 if (V.getOpcode() == ISD::BUILD_VECTOR)
4621 return V.getOperand(Index);
4622
4623 return SDValue();
4624}
4625
4626/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4627/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004628/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629static
Craig Topper3d092db2012-03-21 02:14:01 +00004630unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004631 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004632 unsigned i;
4633 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004635 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 if (!(Elt.getNode() &&
4637 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4638 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 }
4640
4641 return i;
4642}
4643
Craig Topper3d092db2012-03-21 02:14:01 +00004644/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4645/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4647static
Craig Topper3d092db2012-03-21 02:14:01 +00004648bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4649 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4650 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004651 bool SeenV1 = false;
4652 bool SeenV2 = false;
4653
Craig Topper3d092db2012-03-21 02:14:01 +00004654 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655 int Idx = SVOp->getMaskElt(i);
4656 // Ignore undef indicies
4657 if (Idx < 0)
4658 continue;
4659
Craig Topper3d092db2012-03-21 02:14:01 +00004660 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004661 SeenV1 = true;
4662 else
4663 SeenV2 = true;
4664
4665 // Only accept consecutive elements from the same vector
4666 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4667 return false;
4668 }
4669
4670 OpNum = SeenV1 ? 0 : 1;
4671 return true;
4672}
4673
4674/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4675/// logical left shift of a vector.
4676static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4677 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4678 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4679 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4680 false /* check zeros from right */, DAG);
4681 unsigned OpSrc;
4682
4683 if (!NumZeros)
4684 return false;
4685
4686 // Considering the elements in the mask that are not consecutive zeros,
4687 // check if they consecutively come from only one of the source vectors.
4688 //
4689 // V1 = {X, A, B, C} 0
4690 // \ \ \ /
4691 // vector_shuffle V1, V2 <1, 2, 3, X>
4692 //
4693 if (!isShuffleMaskConsecutive(SVOp,
4694 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004695 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004696 NumZeros, // Where to start looking in the src vector
4697 NumElems, // Number of elements in vector
4698 OpSrc)) // Which source operand ?
4699 return false;
4700
4701 isLeft = false;
4702 ShAmt = NumZeros;
4703 ShVal = SVOp->getOperand(OpSrc);
4704 return true;
4705}
4706
4707/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4708/// logical left shift of a vector.
4709static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4710 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4711 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4712 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4713 true /* check zeros from left */, DAG);
4714 unsigned OpSrc;
4715
4716 if (!NumZeros)
4717 return false;
4718
4719 // Considering the elements in the mask that are not consecutive zeros,
4720 // check if they consecutively come from only one of the source vectors.
4721 //
4722 // 0 { A, B, X, X } = V2
4723 // / \ / /
4724 // vector_shuffle V1, V2 <X, X, 4, 5>
4725 //
4726 if (!isShuffleMaskConsecutive(SVOp,
4727 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004728 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004729 0, // Where to start looking in the src vector
4730 NumElems, // Number of elements in vector
4731 OpSrc)) // Which source operand ?
4732 return false;
4733
4734 isLeft = true;
4735 ShAmt = NumZeros;
4736 ShVal = SVOp->getOperand(OpSrc);
4737 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004738}
4739
4740/// isVectorShift - Returns true if the shuffle can be implemented as a
4741/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004742static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004743 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004744 // Although the logic below support any bitwidth size, there are no
4745 // shift instructions which handle more than 128-bit vectors.
4746 if (SVOp->getValueType(0).getSizeInBits() > 128)
4747 return false;
4748
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004749 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4750 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4751 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004752
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004753 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004754}
4755
Evan Chengc78d3b42006-04-24 18:01:45 +00004756/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4757///
Dan Gohman475871a2008-07-27 21:46:04 +00004758static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004760 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004761 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004762 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004763 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004764 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004765
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004766 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004768 bool First = true;
4769 for (unsigned i = 0; i < 16; ++i) {
4770 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4771 if (ThisIsNonZero && First) {
4772 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004773 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004776 First = false;
4777 }
4778
4779 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004781 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4782 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004783 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 }
4786 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4788 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4789 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004790 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004792 } else
4793 ThisElt = LastElt;
4794
Gabor Greifba36cb52008-08-28 21:40:38 +00004795 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004797 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004798 }
4799 }
4800
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004801 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004802}
4803
Bill Wendlinga348c562007-03-22 18:42:45 +00004804/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004805///
Dan Gohman475871a2008-07-27 21:46:04 +00004806static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004807 unsigned NumNonZero, unsigned NumZero,
4808 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004809 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004810 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004813
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004816 bool First = true;
4817 for (unsigned i = 0; i < 8; ++i) {
4818 bool isNonZero = (NonZeros & (1 << i)) != 0;
4819 if (isNonZero) {
4820 if (First) {
4821 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004822 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004823 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004825 First = false;
4826 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004827 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004829 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004830 }
4831 }
4832
4833 return V;
4834}
4835
Evan Chengf26ffe92008-05-29 08:22:04 +00004836/// getVShift - Return a vector logical shift node.
4837///
Owen Andersone50ed302009-08-10 22:56:29 +00004838static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004839 unsigned NumBits, SelectionDAG &DAG,
4840 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004841 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004842 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004843 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004844 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4845 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004846 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004847 DAG.getConstant(NumBits,
4848 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004849}
4850
Dan Gohman475871a2008-07-27 21:46:04 +00004851SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004852X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004853 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004854
Evan Chengc3630942009-12-09 21:00:30 +00004855 // Check if the scalar load can be widened into a vector load. And if
4856 // the address is "base + cst" see if the cst can be "absorbed" into
4857 // the shuffle mask.
4858 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4859 SDValue Ptr = LD->getBasePtr();
4860 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4861 return SDValue();
4862 EVT PVT = LD->getValueType(0);
4863 if (PVT != MVT::i32 && PVT != MVT::f32)
4864 return SDValue();
4865
4866 int FI = -1;
4867 int64_t Offset = 0;
4868 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4869 FI = FINode->getIndex();
4870 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004871 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004872 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4873 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4874 Offset = Ptr.getConstantOperandVal(1);
4875 Ptr = Ptr.getOperand(0);
4876 } else {
4877 return SDValue();
4878 }
4879
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004880 // FIXME: 256-bit vector instructions don't require a strict alignment,
4881 // improve this code to support it better.
4882 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004883 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004884 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004885 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004886 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004887 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004888 // Can't change the alignment. FIXME: It's possible to compute
4889 // the exact stack offset and reference FI + adjust offset instead.
4890 // If someone *really* cares about this. That's the way to implement it.
4891 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004892 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004893 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004894 }
4895 }
4896
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004897 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004898 // Ptr + (Offset & ~15).
4899 if (Offset < 0)
4900 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004901 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004902 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004904 if (StartOffset)
4905 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4906 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4907
4908 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004909 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004910
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004911 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4912 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004913 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004914 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004915
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004916 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004917 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004918 Mask.push_back(EltNo);
4919
Craig Toppercc3000632012-01-30 07:50:31 +00004920 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004921 }
4922
4923 return SDValue();
4924}
4925
Michael J. Spencerec38de22010-10-10 22:04:20 +00004926/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4927/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004928/// load which has the same value as a build_vector whose operands are 'elts'.
4929///
4930/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004931///
Nate Begeman1449f292010-03-24 22:19:06 +00004932/// FIXME: we'd also like to handle the case where the last elements are zero
4933/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4934/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004936 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004937 EVT EltVT = VT.getVectorElementType();
4938 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004939
Nate Begemanfdea31a2010-03-24 20:49:50 +00004940 LoadSDNode *LDBase = NULL;
4941 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004942
Nate Begeman1449f292010-03-24 22:19:06 +00004943 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004944 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004945 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004946 for (unsigned i = 0; i < NumElems; ++i) {
4947 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004948
Nate Begemanfdea31a2010-03-24 20:49:50 +00004949 if (!Elt.getNode() ||
4950 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4951 return SDValue();
4952 if (!LDBase) {
4953 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4954 return SDValue();
4955 LDBase = cast<LoadSDNode>(Elt.getNode());
4956 LastLoadedElt = i;
4957 continue;
4958 }
4959 if (Elt.getOpcode() == ISD::UNDEF)
4960 continue;
4961
4962 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4963 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4964 return SDValue();
4965 LastLoadedElt = i;
4966 }
Nate Begeman1449f292010-03-24 22:19:06 +00004967
4968 // If we have found an entire vector of loads and undefs, then return a large
4969 // load of the entire vector width starting at the base pointer. If we found
4970 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004971 if (LastLoadedElt == NumElems - 1) {
4972 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004973 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004974 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004975 LDBase->isVolatile(), LDBase->isNonTemporal(),
4976 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004977 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004978 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004979 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004980 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004981 }
4982 if (NumElems == 4 && LastLoadedElt == 1 &&
4983 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004984 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4985 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004986 SDValue ResNode =
4987 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4988 LDBase->getPointerInfo(),
4989 LDBase->getAlignment(),
4990 false/*isVolatile*/, true/*ReadMem*/,
4991 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004992 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004993 }
4994 return SDValue();
4995}
4996
Nadav Rotem9d68b062012-04-08 12:54:54 +00004997/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4998/// to generate a splat value for the following cases:
4999/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005001/// a scalar load, or a constant.
5002/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005003/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005004SDValue
5005X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005006 if (!Subtarget->hasAVX())
5007 return SDValue();
5008
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005010 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011
Craig Topper5da8a802012-05-04 05:49:51 +00005012 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5013 "Unsupported vector type for broadcast.");
5014
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005015 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005017
Nadav Rotem9d68b062012-04-08 12:54:54 +00005018 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019 default:
5020 // Unknown pattern found.
5021 return SDValue();
5022
5023 case ISD::BUILD_VECTOR: {
5024 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005025 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005026 return SDValue();
5027
Nadav Rotem9d68b062012-04-08 12:54:54 +00005028 Ld = Op.getOperand(0);
5029 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5030 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005031
5032 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005033 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005034 // Constants may have multiple users.
5035 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005037 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 }
5039
5040 case ISD::VECTOR_SHUFFLE: {
5041 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5042
5043 // Shuffles must have a splat mask where the first element is
5044 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005045 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046 return SDValue();
5047
5048 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005049 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005050 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5051
5052 if (!Subtarget->hasAVX2())
5053 return SDValue();
5054
5055 // Use the register form of the broadcast instruction available on AVX2.
5056 if (VT.is256BitVector())
5057 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5058 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5059 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005060
5061 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005062 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005063 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005064
5065 // The scalar_to_vector node and the suspected
5066 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005067 // Constants may have multiple users.
5068 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005069 return SDValue();
5070 break;
5071 }
5072 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005073
Nadav Rotem9d68b062012-04-08 12:54:54 +00005074 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005075
5076 // Handle the broadcasting a single constant scalar from the constant pool
5077 // into a vector. On Sandybridge it is still better to load a constant vector
5078 // from the constant pool and not to broadcast it from a scalar.
5079 if (ConstSplatVal && Subtarget->hasAVX2()) {
5080 EVT CVT = Ld.getValueType();
5081 assert(!CVT.isVector() && "Must not broadcast a vector type");
5082 unsigned ScalarSize = CVT.getSizeInBits();
5083
Craig Topper5da8a802012-05-04 05:49:51 +00005084 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005085 const Constant *C = 0;
5086 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5087 C = CI->getConstantIntValue();
5088 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5089 C = CF->getConstantFPValue();
5090
5091 assert(C && "Invalid constant type");
5092
Nadav Rotem154819d2012-04-09 07:45:58 +00005093 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005094 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005095 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005096 MachinePointerInfo::getConstantPool(),
5097 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005098
Nadav Rotem9d68b062012-04-08 12:54:54 +00005099 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5100 }
5101 }
5102
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005103 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005104 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5105
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005106 // Handle AVX2 in-register broadcasts.
5107 if (!IsLoad && Subtarget->hasAVX2() &&
5108 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5109 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5110
5111 // The scalar source must be a normal load.
5112 if (!IsLoad)
5113 return SDValue();
5114
Craig Topper5da8a802012-05-04 05:49:51 +00005115 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005116 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005117
Craig Toppera9376332012-01-10 08:23:59 +00005118 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005119 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005120 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005121 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005122 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005123 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005124
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005125 // Unsupported broadcast.
5126 return SDValue();
5127}
5128
Evan Chengc3630942009-12-09 21:00:30 +00005129SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005130X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005131 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005132
David Greenef125a292011-02-08 19:04:41 +00005133 EVT VT = Op.getValueType();
5134 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005135 unsigned NumElems = Op.getNumOperands();
5136
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005137 // Vectors containing all zeros can be matched by pxor and xorps later
5138 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5139 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5140 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005141 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005142 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005144 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005145 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005147 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005148 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5149 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005150 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005151 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005152 return Op;
5153
Craig Topper07a27622012-01-22 03:07:48 +00005154 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005155 }
5156
Nadav Rotem154819d2012-04-09 07:45:58 +00005157 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005158 if (Broadcast.getNode())
5159 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160
Owen Andersone50ed302009-08-10 22:56:29 +00005161 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163 unsigned NumZero = 0;
5164 unsigned NumNonZero = 0;
5165 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005166 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005167 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005169 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005170 if (Elt.getOpcode() == ISD::UNDEF)
5171 continue;
5172 Values.insert(Elt);
5173 if (Elt.getOpcode() != ISD::Constant &&
5174 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005175 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005176 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005177 NumZero++;
5178 else {
5179 NonZeros |= (1 << i);
5180 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 }
5182 }
5183
Chris Lattner97a2a562010-08-26 05:24:29 +00005184 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5185 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005186 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005187
Chris Lattner67f453a2008-03-09 05:42:06 +00005188 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005189 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005191 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
Chris Lattner62098042008-03-09 01:05:04 +00005193 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5194 // the value are obviously zero, truncate the value to i32 and do the
5195 // insertion that way. Only do this if the value is non-constant or if the
5196 // value is a constant being inserted into element 0. It is cheaper to do
5197 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005199 (!IsAllConstants || Idx == 0)) {
5200 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005201 // Handle SSE only.
5202 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5203 EVT VecVT = MVT::v4i32;
5204 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Chris Lattner62098042008-03-09 01:05:04 +00005206 // Truncate the value (which may itself be a constant) to i32, and
5207 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005209 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005210 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005211
Chris Lattner62098042008-03-09 01:05:04 +00005212 // Now we have our 32-bit value zero extended in the low element of
5213 // a vector. If Idx != 0, swizzle it into place.
5214 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005215 SmallVector<int, 4> Mask;
5216 Mask.push_back(Idx);
5217 for (unsigned i = 1; i != VecElts; ++i)
5218 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005219 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005220 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005221 }
Craig Topper07a27622012-01-22 03:07:48 +00005222 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005223 }
5224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Chris Lattner19f79692008-03-08 22:59:52 +00005226 // If we have a constant or non-constant insertion into the low element of
5227 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5228 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005229 // depending on what the source datatype is.
5230 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005231 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005232 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005233
5234 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005236 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005237 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005238 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5239 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005240 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005241 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005242 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5243 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005244 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005245 }
5246
5247 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005249 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005250 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005251 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005252 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005253 } else {
5254 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005255 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005256 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005258 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005259 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005260
5261 // Is it a vector logical left shift?
5262 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005263 X86::isZeroNode(Op.getOperand(0)) &&
5264 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005265 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005266 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005267 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005268 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005269 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005272 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005273 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274
Chris Lattner19f79692008-03-08 22:59:52 +00005275 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5276 // is a non-constant being inserted into an element other than the low one,
5277 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5278 // movd/movss) to move this into the low element, then shuffle it into
5279 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005281 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005284 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005286 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 MaskVec.push_back(i == Idx ? 0 : 1);
5288 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 }
5290 }
5291
Chris Lattner67f453a2008-03-09 05:42:06 +00005292 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005293 if (Values.size() == 1) {
5294 if (EVTBits == 32) {
5295 // Instead of a shuffle like this:
5296 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5297 // Check if it's possible to issue this instead.
5298 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5299 unsigned Idx = CountTrailingZeros_32(NonZeros);
5300 SDValue Item = Op.getOperand(Idx);
5301 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5302 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5303 }
Dan Gohman475871a2008-07-27 21:46:04 +00005304 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Dan Gohmana3941172007-07-24 22:55:08 +00005307 // A vector full of immediates; various special cases are already
5308 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005309 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005310 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005311
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005312 // For AVX-length vectors, build the individual 128-bit pieces and use
5313 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005314 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005315 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005316 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005317 V.push_back(Op.getOperand(i));
5318
5319 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5320
5321 // Build both the lower and upper subvector.
5322 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5323 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5324 NumElems/2);
5325
5326 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005327 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005328 }
5329
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005330 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005331 if (EVTBits == 64) {
5332 if (NumNonZero == 1) {
5333 // One half is zero or undef.
5334 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005335 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005336 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005337 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005338 }
Dan Gohman475871a2008-07-27 21:46:04 +00005339 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005340 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341
5342 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005343 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005344 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005345 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005346 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347 }
5348
Bill Wendling826f36f2007-03-28 00:57:11 +00005349 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005350 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005351 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005352 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005353 }
5354
5355 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005356 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357 if (NumElems == 4 && NumZero > 0) {
5358 for (unsigned i = 0; i < 4; ++i) {
5359 bool isZero = !(NonZeros & (1 << i));
5360 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005361 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 else
Dale Johannesenace16102009-02-03 19:33:06 +00005363 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 }
5365
5366 for (unsigned i = 0; i < 2; ++i) {
5367 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5368 default: break;
5369 case 0:
5370 V[i] = V[i*2]; // Must be a zero vector.
5371 break;
5372 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005373 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374 break;
5375 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005376 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 break;
5378 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005379 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380 break;
5381 }
5382 }
5383
Benjamin Kramer9c683542012-01-30 15:16:21 +00005384 bool Reverse1 = (NonZeros & 0x3) == 2;
5385 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5386 int MaskVec[] = {
5387 Reverse1 ? 1 : 0,
5388 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005389 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5390 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005391 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005392 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393 }
5394
Nate Begemanfdea31a2010-03-24 20:49:50 +00005395 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5396 // Check for a build vector of consecutive loads.
5397 for (unsigned i = 0; i < NumElems; ++i)
5398 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005399
Nate Begemanfdea31a2010-03-24 20:49:50 +00005400 // Check for elements which are consecutive loads.
5401 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5402 if (LD.getNode())
5403 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005404
5405 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005406 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005407 SDValue Result;
5408 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5409 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5410 else
5411 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005412
Chris Lattner24faf612010-08-28 17:59:08 +00005413 for (unsigned i = 1; i < NumElems; ++i) {
5414 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5415 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005417 }
5418 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005419 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005420
Chris Lattner6e80e442010-08-28 17:15:43 +00005421 // Otherwise, expand into a number of unpckl*, start by extending each of
5422 // our (non-undef) elements to the full vector width with the element in the
5423 // bottom slot of the vector (which generates no code for SSE).
5424 for (unsigned i = 0; i < NumElems; ++i) {
5425 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5426 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5427 else
5428 V[i] = DAG.getUNDEF(VT);
5429 }
5430
5431 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5433 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5434 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005435 unsigned EltStride = NumElems >> 1;
5436 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005437 for (unsigned i = 0; i < EltStride; ++i) {
5438 // If V[i+EltStride] is undef and this is the first round of mixing,
5439 // then it is safe to just drop this shuffle: V[i] is already in the
5440 // right place, the one element (since it's the first round) being
5441 // inserted as undef can be dropped. This isn't safe for successive
5442 // rounds because they will permute elements within both vectors.
5443 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5444 EltStride == NumElems/2)
5445 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005446
Chris Lattner6e80e442010-08-28 17:15:43 +00005447 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005448 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005449 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005450 }
5451 return V[0];
5452 }
Dan Gohman475871a2008-07-27 21:46:04 +00005453 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454}
5455
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005456// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5457// them in a MMX register. This is better than doing a stack convert.
5458static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005459 DebugLoc dl = Op.getDebugLoc();
5460 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005461
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005462 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5463 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5464 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005465 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005466 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5467 InVec = Op.getOperand(1);
5468 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5469 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005470 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005471 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5472 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5473 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005474 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005475 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5476 Mask[0] = 0; Mask[1] = 2;
5477 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5478 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005480}
5481
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005482// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5483// to create 256-bit vectors from two other 128-bit ones.
5484static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5485 DebugLoc dl = Op.getDebugLoc();
5486 EVT ResVT = Op.getValueType();
5487
5488 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5489
5490 SDValue V1 = Op.getOperand(0);
5491 SDValue V2 = Op.getOperand(1);
5492 unsigned NumElems = ResVT.getVectorNumElements();
5493
Craig Topper4c7972d2012-04-22 18:15:59 +00005494 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005495}
5496
5497SDValue
5498X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005499 EVT ResVT = Op.getValueType();
5500
5501 assert(Op.getNumOperands() == 2);
5502 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5503 "Unsupported CONCAT_VECTORS for value type");
5504
5505 // We support concatenate two MMX registers and place them in a MMX register.
5506 // This is better than doing a stack convert.
5507 if (ResVT.is128BitVector())
5508 return LowerMMXCONCAT_VECTORS(Op, DAG);
5509
5510 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5511 // from two other 128-bit ones.
5512 return LowerAVXCONCAT_VECTORS(Op, DAG);
5513}
5514
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005515// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005516static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005518 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005519 SDValue V1 = SVOp->getOperand(0);
5520 SDValue V2 = SVOp->getOperand(1);
5521 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005522 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005523 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005524
Nadav Roteme6113782012-04-11 06:40:27 +00005525 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005526 return SDValue();
5527
Craig Topper1842ba02012-04-23 06:38:28 +00005528 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005529 MVT OpTy;
5530
Craig Topper708e44f2012-04-23 07:36:33 +00005531 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005532 default: return SDValue();
5533 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005534 ISDNo = X86ISD::BLENDPW;
5535 OpTy = MVT::v8i16;
5536 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005537 case MVT::v4i32:
5538 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005539 ISDNo = X86ISD::BLENDPS;
5540 OpTy = MVT::v4f32;
5541 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005542 case MVT::v2i64:
5543 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005544 ISDNo = X86ISD::BLENDPD;
5545 OpTy = MVT::v2f64;
5546 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005547 case MVT::v8i32:
5548 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005549 if (!Subtarget->hasAVX())
5550 return SDValue();
5551 ISDNo = X86ISD::BLENDPS;
5552 OpTy = MVT::v8f32;
5553 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005554 case MVT::v4i64:
5555 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005556 if (!Subtarget->hasAVX())
5557 return SDValue();
5558 ISDNo = X86ISD::BLENDPD;
5559 OpTy = MVT::v4f64;
5560 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005561 }
5562 assert(ISDNo && "Invalid Op Number");
5563
5564 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005565
Craig Topper1842ba02012-04-23 06:38:28 +00005566 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005567 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005568 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005569 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005570 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005571 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005572 else
5573 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005574 }
5575
Nadav Roteme6113782012-04-11 06:40:27 +00005576 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5577 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5578 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5579 DAG.getConstant(MaskVals, MVT::i32));
5580 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005581}
5582
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583// v8i16 shuffles - Prefer shuffles in the following order:
5584// 1. [all] pshuflw, pshufhw, optional move
5585// 2. [ssse3] 1 x pshufb
5586// 3. [ssse3] 2 x pshufb + 1 x por
5587// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005588SDValue
5589X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5590 SelectionDAG &DAG) const {
5591 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005592 SDValue V1 = SVOp->getOperand(0);
5593 SDValue V2 = SVOp->getOperand(1);
5594 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005596
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 // Determine if more than 1 of the words in each of the low and high quadwords
5598 // of the result come from the same quadword of one of the two inputs. Undef
5599 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005600 unsigned LoQuad[] = { 0, 0, 0, 0 };
5601 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005602 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005604 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005605 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 MaskVals.push_back(EltIdx);
5607 if (EltIdx < 0) {
5608 ++Quad[0];
5609 ++Quad[1];
5610 ++Quad[2];
5611 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005612 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 }
5614 ++Quad[EltIdx / 4];
5615 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005617
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 unsigned MaxQuad = 1;
5620 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 if (LoQuad[i] > MaxQuad) {
5622 BestLoQuad = i;
5623 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005624 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005625 }
5626
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 MaxQuad = 1;
5629 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 if (HiQuad[i] > MaxQuad) {
5631 BestHiQuad = i;
5632 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005633 }
5634 }
5635
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005637 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // single pshufb instruction is necessary. If There are more than 2 input
5639 // quads, disable the next transformation since it does not help SSSE3.
5640 bool V1Used = InputQuads[0] || InputQuads[1];
5641 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005642 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005644 BestLoQuad = InputQuads[0] ? 0 : 1;
5645 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 }
5647 if (InputQuads.count() > 2) {
5648 BestLoQuad = -1;
5649 BestHiQuad = -1;
5650 }
5651 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005652
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5654 // the shuffle mask. If a quad is scored as -1, that means that it contains
5655 // words from all 4 input quadwords.
5656 SDValue NewV;
5657 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005658 int MaskV[] = {
5659 BestLoQuad < 0 ? 0 : BestLoQuad,
5660 BestHiQuad < 0 ? 1 : BestHiQuad
5661 };
Eric Christopherfd179292009-08-27 18:07:15 +00005662 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005663 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5664 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5665 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005666
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5668 // source words for the shuffle, to aid later transformations.
5669 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005670 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005671 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005673 if (idx != (int)i)
5674 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005676 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 AllWordsInNewV = false;
5678 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005679 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005680
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5682 if (AllWordsInNewV) {
5683 for (int i = 0; i != 8; ++i) {
5684 int idx = MaskVals[i];
5685 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005686 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005687 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 if ((idx != i) && idx < 4)
5689 pshufhw = false;
5690 if ((idx != i) && idx > 3)
5691 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005692 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 V1 = NewV;
5694 V2Used = false;
5695 BestLoQuad = 0;
5696 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005697 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005698
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5700 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005701 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005702 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5703 unsigned TargetMask = 0;
5704 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005706 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5707 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5708 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005709 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005710 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005711 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005712 }
Eric Christopherfd179292009-08-27 18:07:15 +00005713
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // If we have SSSE3, and all words of the result are from 1 input vector,
5715 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5716 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005717 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005719
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005721 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 // mask, and elements that come from V1 in the V2 mask, so that the two
5723 // results can be OR'd together.
5724 bool TwoInputs = V1Used && V2Used;
5725 for (unsigned i = 0; i != 8; ++i) {
5726 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005727 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5728 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5729 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5730 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005732 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005733 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005734 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005737 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // Calculate the shuffle mask for the second input, shuffle it, and
5740 // OR it with the first shuffled input.
5741 pshufbMask.clear();
5742 for (unsigned i = 0; i != 8; ++i) {
5743 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005744 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5745 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5746 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5747 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005749 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005750 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005751 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 MVT::v16i8, &pshufbMask[0], 16));
5753 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005754 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 }
5756
5757 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5758 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005759 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005761 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 for (int i = 0; i != 4; ++i) {
5763 int idx = MaskVals[i];
5764 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 InOrder.set(i);
5766 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005767 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 }
5770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005772 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005773
Craig Topperdd637ae2012-02-19 05:41:45 +00005774 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5775 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005776 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005777 NewV.getOperand(0),
5778 getShufflePSHUFLWImmediate(SVOp), DAG);
5779 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 }
Eric Christopherfd179292009-08-27 18:07:15 +00005781
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5783 // and update MaskVals with the new element order.
5784 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005785 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 for (unsigned i = 4; i != 8; ++i) {
5787 int idx = MaskVals[i];
5788 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 InOrder.set(i);
5790 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005791 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 }
5794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005796 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005797
Craig Topperdd637ae2012-02-19 05:41:45 +00005798 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5799 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005800 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005801 NewV.getOperand(0),
5802 getShufflePSHUFHWImmediate(SVOp), DAG);
5803 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 }
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // In case BestHi & BestLo were both -1, which means each quadword has a word
5807 // from each of the four input quadwords, calculate the InOrder bitvector now
5808 // before falling through to the insert/extract cleanup.
5809 if (BestLoQuad == -1 && BestHiQuad == -1) {
5810 NewV = V1;
5811 for (int i = 0; i != 8; ++i)
5812 if (MaskVals[i] < 0 || MaskVals[i] == i)
5813 InOrder.set(i);
5814 }
Eric Christopherfd179292009-08-27 18:07:15 +00005815
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 // The other elements are put in the right place using pextrw and pinsrw.
5817 for (unsigned i = 0; i != 8; ++i) {
5818 if (InOrder[i])
5819 continue;
5820 int EltIdx = MaskVals[i];
5821 if (EltIdx < 0)
5822 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005823 SDValue ExtOp = (EltIdx < 8) ?
5824 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5825 DAG.getIntPtrConstant(EltIdx)) :
5826 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 DAG.getIntPtrConstant(i));
5830 }
5831 return NewV;
5832}
5833
5834// v16i8 shuffles - Prefer shuffles in the following order:
5835// 1. [ssse3] 1 x pshufb
5836// 2. [ssse3] 2 x pshufb + 1 x por
5837// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5838static
Nate Begeman9008ca62009-04-27 18:41:29 +00005839SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005840 SelectionDAG &DAG,
5841 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005842 SDValue V1 = SVOp->getOperand(0);
5843 SDValue V2 = SVOp->getOperand(1);
5844 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005845 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005846
Craig Topperb82b5ab2012-05-18 06:42:06 +00005847 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005850 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005854 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005858 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 //
5860 // Otherwise, we have elements from both input vectors, and must zero out
5861 // elements that come from V2 in the first mask, and V1 in the second mask
5862 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 for (unsigned i = 0; i != 16; ++i) {
5864 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005865 if (EltIdx < 0 || EltIdx >= 16)
5866 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005870 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005872 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005874
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 // Calculate the shuffle mask for the second input, shuffle it, and
5876 // OR it with the first shuffled input.
5877 pshufbMask.clear();
5878 for (unsigned i = 0; i != 16; ++i) {
5879 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005880 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005881 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005884 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 MVT::v16i8, &pshufbMask[0], 16));
5886 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 }
Eric Christopherfd179292009-08-27 18:07:15 +00005888
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 // No SSSE3 - Calculate in place words and then fix all out of place words
5890 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5891 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005892 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5893 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005894 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 for (int i = 0; i != 8; ++i) {
5896 int Elt0 = MaskVals[i*2];
5897 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005898
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 // This word of the result is all undef, skip it.
5900 if (Elt0 < 0 && Elt1 < 0)
5901 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005902
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005904 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005906
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5908 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5909 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005910
5911 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5912 // using a single extract together, load it and store it.
5913 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005915 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005917 DAG.getIntPtrConstant(i));
5918 continue;
5919 }
5920
Nate Begemanb9a47b82009-02-23 08:49:38 +00005921 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005922 // source byte is not also odd, shift the extracted word left 8 bits
5923 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005924 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 DAG.getIntPtrConstant(Elt1 / 2));
5927 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005929 DAG.getConstant(8,
5930 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005931 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5933 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005934 }
5935 // If Elt0 is defined, extract it from the appropriate source. If the
5936 // source byte is not also even, shift the extracted word right 8 bits. If
5937 // Elt1 was also defined, OR the extracted values together before
5938 // inserting them in the result.
5939 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005941 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5942 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005944 DAG.getConstant(8,
5945 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005946 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5948 DAG.getConstant(0x00FF, MVT::i16));
5949 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005950 : InsElt0;
5951 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005953 DAG.getIntPtrConstant(i));
5954 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005955 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005956}
5957
Evan Cheng7a831ce2007-12-15 03:00:47 +00005958/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005959/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005960/// done when every pair / quad of shuffle mask elements point to elements in
5961/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005962/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005963static
Nate Begeman9008ca62009-04-27 18:41:29 +00005964SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005965 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005966 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005967 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005968 MVT NewVT;
5969 unsigned Scale;
5970 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005971 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005972 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5973 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5974 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5975 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5976 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5977 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005978 }
5979
Nate Begeman9008ca62009-04-27 18:41:29 +00005980 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005981 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005982 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005983 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005984 int EltIdx = SVOp->getMaskElt(i+j);
5985 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005986 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005987 if (StartIdx < 0)
5988 StartIdx = (EltIdx / Scale);
5989 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005990 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005991 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005992 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005993 }
5994
Craig Topper11ac1f82012-05-04 04:08:44 +00005995 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5996 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005997 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005998}
5999
Evan Chengd880b972008-05-09 21:53:03 +00006000/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006001///
Owen Andersone50ed302009-08-10 22:56:29 +00006002static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006003 SDValue SrcOp, SelectionDAG &DAG,
6004 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006006 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006007 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006008 LD = dyn_cast<LoadSDNode>(SrcOp);
6009 if (!LD) {
6010 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6011 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006012 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006013 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006014 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006015 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006016 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006017 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006018 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006019 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006020 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6021 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6022 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006023 SrcOp.getOperand(0)
6024 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006025 }
6026 }
6027 }
6028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006029 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006030 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006031 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006032 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006033}
6034
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006035/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6036/// which could not be matched by any known target speficic shuffle
6037static SDValue
6038LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006039
6040 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6041 if (NewOp.getNode())
6042 return NewOp;
6043
Craig Topper8f35c132012-01-20 09:29:03 +00006044 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006045
Craig Topper8f35c132012-01-20 09:29:03 +00006046 unsigned NumElems = VT.getVectorNumElements();
6047 unsigned NumLaneElems = NumElems / 2;
6048
Craig Topper8f35c132012-01-20 09:29:03 +00006049 DebugLoc dl = SVOp->getDebugLoc();
6050 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006051 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006052 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006053
Craig Topper9a2b6e12012-04-06 07:45:23 +00006054 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006055 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006056 // Build a shuffle mask for the output, discovering on the fly which
6057 // input vectors to use as shuffle operands (recorded in InputUsed).
6058 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006059 // out with UseBuildVector set.
6060 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006061 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006062 unsigned LaneStart = l * NumLaneElems;
6063 for (unsigned i = 0; i != NumLaneElems; ++i) {
6064 // The mask element. This indexes into the input.
6065 int Idx = SVOp->getMaskElt(i+LaneStart);
6066 if (Idx < 0) {
6067 // the mask element does not index into any input vector.
6068 Mask.push_back(-1);
6069 continue;
6070 }
Craig Topper8f35c132012-01-20 09:29:03 +00006071
Craig Topper9a2b6e12012-04-06 07:45:23 +00006072 // The input vector this mask element indexes into.
6073 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006074
Craig Topper9a2b6e12012-04-06 07:45:23 +00006075 // Turn the index into an offset from the start of the input vector.
6076 Idx -= Input * NumLaneElems;
6077
6078 // Find or create a shuffle vector operand to hold this input.
6079 unsigned OpNo;
6080 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6081 if (InputUsed[OpNo] == Input)
6082 // This input vector is already an operand.
6083 break;
6084 if (InputUsed[OpNo] < 0) {
6085 // Create a new operand for this input vector.
6086 InputUsed[OpNo] = Input;
6087 break;
6088 }
6089 }
6090
6091 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006092 // More than two input vectors used! Give up on trying to create a
6093 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6094 UseBuildVector = true;
6095 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006096 }
6097
6098 // Add the mask index for the new shuffle vector.
6099 Mask.push_back(Idx + OpNo * NumLaneElems);
6100 }
6101
Craig Topper8ae97ba2012-05-21 06:40:16 +00006102 if (UseBuildVector) {
6103 SmallVector<SDValue, 16> SVOps;
6104 for (unsigned i = 0; i != NumLaneElems; ++i) {
6105 // The mask element. This indexes into the input.
6106 int Idx = SVOp->getMaskElt(i+LaneStart);
6107 if (Idx < 0) {
6108 SVOps.push_back(DAG.getUNDEF(EltVT));
6109 continue;
6110 }
6111
6112 // The input vector this mask element indexes into.
6113 int Input = Idx / NumElems;
6114
6115 // Turn the index into an offset from the start of the input vector.
6116 Idx -= Input * NumElems;
6117
6118 // Extract the vector element by hand.
6119 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6120 SVOp->getOperand(Input),
6121 DAG.getIntPtrConstant(Idx)));
6122 }
6123
6124 // Construct the output using a BUILD_VECTOR.
6125 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6126 SVOps.size());
6127 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006128 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006129 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006130 } else {
6131 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006132 (InputUsed[0] % 2) * NumLaneElems,
6133 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006134 // If only one input was used, use an undefined vector for the other.
6135 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6136 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006137 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006138 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006139 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006140 }
6141
6142 Mask.clear();
6143 }
Craig Topper8f35c132012-01-20 09:29:03 +00006144
6145 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006146 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006147}
6148
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006149/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6150/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006151static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006152LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 SDValue V1 = SVOp->getOperand(0);
6154 SDValue V2 = SVOp->getOperand(1);
6155 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006156 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006157
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006158 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6159
Benjamin Kramer9c683542012-01-30 15:16:21 +00006160 std::pair<int, int> Locs[4];
6161 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006162 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006163
Evan Chengace3c172008-07-22 21:13:36 +00006164 unsigned NumHi = 0;
6165 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006166 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 int Idx = PermMask[i];
6168 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006169 Locs[i] = std::make_pair(-1, -1);
6170 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6172 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006173 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006175 NumLo++;
6176 } else {
6177 Locs[i] = std::make_pair(1, NumHi);
6178 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006180 NumHi++;
6181 }
6182 }
6183 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006184
Evan Chengace3c172008-07-22 21:13:36 +00006185 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006186 // If no more than two elements come from either vector. This can be
6187 // implemented with two shuffles. First shuffle gather the elements.
6188 // The second shuffle, which takes the first shuffle as both of its
6189 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006191
Benjamin Kramer9c683542012-01-30 15:16:21 +00006192 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006193
Benjamin Kramer9c683542012-01-30 15:16:21 +00006194 for (unsigned i = 0; i != 4; ++i)
6195 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006196 unsigned Idx = (i < 2) ? 0 : 4;
6197 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006198 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006199 }
Evan Chengace3c172008-07-22 21:13:36 +00006200
Nate Begeman9008ca62009-04-27 18:41:29 +00006201 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006202 }
6203
6204 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006205 // Otherwise, we must have three elements from one vector, call it X, and
6206 // one element from the other, call it Y. First, use a shufps to build an
6207 // intermediate vector with the one element from Y and the element from X
6208 // that will be in the same half in the final destination (the indexes don't
6209 // matter). Then, use a shufps to build the final vector, taking the half
6210 // containing the element from Y from the intermediate, and the other half
6211 // from X.
6212 if (NumHi == 3) {
6213 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006214 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006215 std::swap(V1, V2);
6216 }
6217
6218 // Find the element from V2.
6219 unsigned HiIndex;
6220 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006221 int Val = PermMask[HiIndex];
6222 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006223 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006224 if (Val >= 4)
6225 break;
6226 }
6227
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 Mask1[0] = PermMask[HiIndex];
6229 Mask1[1] = -1;
6230 Mask1[2] = PermMask[HiIndex^1];
6231 Mask1[3] = -1;
6232 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006233
6234 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006235 Mask1[0] = PermMask[0];
6236 Mask1[1] = PermMask[1];
6237 Mask1[2] = HiIndex & 1 ? 6 : 4;
6238 Mask1[3] = HiIndex & 1 ? 4 : 6;
6239 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006240 }
Craig Topper69947b92012-04-23 06:57:04 +00006241
6242 Mask1[0] = HiIndex & 1 ? 2 : 0;
6243 Mask1[1] = HiIndex & 1 ? 0 : 2;
6244 Mask1[2] = PermMask[2];
6245 Mask1[3] = PermMask[3];
6246 if (Mask1[2] >= 0)
6247 Mask1[2] += 4;
6248 if (Mask1[3] >= 0)
6249 Mask1[3] += 4;
6250 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006251 }
6252
6253 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006254 int LoMask[] = { -1, -1, -1, -1 };
6255 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006256
Benjamin Kramer9c683542012-01-30 15:16:21 +00006257 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006258 unsigned MaskIdx = 0;
6259 unsigned LoIdx = 0;
6260 unsigned HiIdx = 2;
6261 for (unsigned i = 0; i != 4; ++i) {
6262 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006263 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006264 MaskIdx = 1;
6265 LoIdx = 0;
6266 HiIdx = 2;
6267 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006268 int Idx = PermMask[i];
6269 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006270 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006271 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006272 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006273 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006274 LoIdx++;
6275 } else {
6276 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006277 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006278 HiIdx++;
6279 }
6280 }
6281
Nate Begeman9008ca62009-04-27 18:41:29 +00006282 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6283 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006284 int MaskOps[] = { -1, -1, -1, -1 };
6285 for (unsigned i = 0; i != 4; ++i)
6286 if (Locs[i].first != -1)
6287 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006288 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006289}
6290
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006291static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006292 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006293 V = V.getOperand(0);
6294 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6295 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006296 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6297 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6298 // BUILD_VECTOR (load), undef
6299 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006300 if (MayFoldLoad(V))
6301 return true;
6302 return false;
6303}
6304
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006305// FIXME: the version above should always be used. Since there's
6306// a bug where several vector shuffles can't be folded because the
6307// DAG is not updated during lowering and a node claims to have two
6308// uses while it only has one, use this version, and let isel match
6309// another instruction if the load really happens to have more than
6310// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006311// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006312static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006313 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006314 V = V.getOperand(0);
6315 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6316 V = V.getOperand(0);
6317 if (ISD::isNormalLoad(V.getNode()))
6318 return true;
6319 return false;
6320}
6321
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006322static
Evan Cheng835580f2010-10-07 20:50:20 +00006323SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6324 EVT VT = Op.getValueType();
6325
6326 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006327 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6328 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006329 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6330 V1, DAG));
6331}
6332
6333static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006334SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006335 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006336 SDValue V1 = Op.getOperand(0);
6337 SDValue V2 = Op.getOperand(1);
6338 EVT VT = Op.getValueType();
6339
6340 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6341
Craig Topper1accb7e2012-01-10 06:54:16 +00006342 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006343 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6344
Evan Cheng0899f5c2011-08-31 02:05:24 +00006345 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6346 return DAG.getNode(ISD::BITCAST, dl, VT,
6347 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6348 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6349 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006350}
6351
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006352static
6353SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6354 SDValue V1 = Op.getOperand(0);
6355 SDValue V2 = Op.getOperand(1);
6356 EVT VT = Op.getValueType();
6357
6358 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6359 "unsupported shuffle type");
6360
6361 if (V2.getOpcode() == ISD::UNDEF)
6362 V2 = V1;
6363
6364 // v4i32 or v4f32
6365 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6366}
6367
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368static
Craig Topper1accb7e2012-01-10 06:54:16 +00006369SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370 SDValue V1 = Op.getOperand(0);
6371 SDValue V2 = Op.getOperand(1);
6372 EVT VT = Op.getValueType();
6373 unsigned NumElems = VT.getVectorNumElements();
6374
6375 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6376 // operand of these instructions is only memory, so check if there's a
6377 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6378 // same masks.
6379 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006381 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006382 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006383 CanFoldLoad = true;
6384
6385 // When V1 is a load, it can be folded later into a store in isel, example:
6386 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6387 // turns into:
6388 // (MOVLPSmr addr:$src1, VR128:$src2)
6389 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006390 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391 CanFoldLoad = true;
6392
Dan Gohman65fd6562011-11-03 21:49:52 +00006393 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006394 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006395 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006396 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6397
6398 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006399 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006400 if (SVOp->getMaskElt(1) != -1)
6401 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006402 }
6403
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006404 // movl and movlp will both match v2i64, but v2i64 is never matched by
6405 // movl earlier because we make it strict to avoid messing with the movlp load
6406 // folding logic (see the code above getMOVLP call). Match it here then,
6407 // this is horrible, but will stay like this until we move all shuffle
6408 // matching to x86 specific nodes. Note that for the 1st condition all
6409 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006410 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006411 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6412 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006413 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006414 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006415 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006416 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006417
6418 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6419
6420 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006421 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006422 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006423}
6424
Nadav Rotem154819d2012-04-09 07:45:58 +00006425SDValue
6426X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6428 EVT VT = Op.getValueType();
6429 DebugLoc dl = Op.getDebugLoc();
6430 SDValue V1 = Op.getOperand(0);
6431 SDValue V2 = Op.getOperand(1);
6432
6433 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006434 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006435
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006436 // Handle splat operations
6437 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006438 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006439 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006440
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006441 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006442 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006443 if (Broadcast.getNode())
6444 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006445
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006446 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006447 if ((Size == 128 && NumElem <= 4) ||
6448 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006449 return SDValue();
6450
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006451 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006452 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006453 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006454
6455 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6456 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006457 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6458 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006459 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6460 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006461 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006462 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006463 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006464 // FIXME: Figure out a cleaner way to do this.
6465 // Try to make use of movq to zero out the top part.
6466 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6467 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6468 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006469 EVT NewVT = NewOp.getValueType();
6470 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6471 NewVT, true, false))
6472 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006473 DAG, Subtarget, dl);
6474 }
6475 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6476 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006477 if (NewOp.getNode()) {
6478 EVT NewVT = NewOp.getValueType();
6479 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6480 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6481 DAG, Subtarget, dl);
6482 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006483 }
6484 }
6485 return SDValue();
6486}
6487
Dan Gohman475871a2008-07-27 21:46:04 +00006488SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006489X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006490 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006491 SDValue V1 = Op.getOperand(0);
6492 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006493 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006494 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006495 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006496 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006498 bool V1IsSplat = false;
6499 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006500 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006501 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006502 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006503 MachineFunction &MF = DAG.getMachineFunction();
6504 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006505
Craig Topper3426a3e2011-11-14 06:46:21 +00006506 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006507
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006508 if (V1IsUndef && V2IsUndef)
6509 return DAG.getUNDEF(VT);
6510
6511 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006512
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006513 // Vector shuffle lowering takes 3 steps:
6514 //
6515 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6516 // narrowing and commutation of operands should be handled.
6517 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6518 // shuffle nodes.
6519 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6520 // so the shuffle can be broken into other shuffles and the legalizer can
6521 // try the lowering again.
6522 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006523 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006524 // be matched during isel, all of them must be converted to a target specific
6525 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006526
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006527 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6528 // narrowing and commutation of operands should be handled. The actual code
6529 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006530 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006531 if (NewOp.getNode())
6532 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006533
Craig Topper5aaffa82012-02-19 02:53:47 +00006534 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6535
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006536 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6537 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006538 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006539 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006540 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006541 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006542
Craig Topperdd637ae2012-02-19 05:41:45 +00006543 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006544 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006545 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006546
Craig Topperdd637ae2012-02-19 05:41:45 +00006547 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006548 return getMOVHighToLow(Op, dl, DAG);
6549
6550 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006551 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006552 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006553 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006554
Craig Topper5aaffa82012-02-19 02:53:47 +00006555 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006556 // The actual implementation will match the mask in the if above and then
6557 // during isel it can match several different instructions, not only pshufd
6558 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006559 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6560 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006561
Craig Topper5aaffa82012-02-19 02:53:47 +00006562 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006563
Craig Topperdbd98a42012-02-07 06:28:42 +00006564 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6565 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6566
Craig Topper1accb7e2012-01-10 06:54:16 +00006567 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006568 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6569
Craig Topperb3982da2011-12-31 23:50:21 +00006570 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006571 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006572 }
Eric Christopherfd179292009-08-27 18:07:15 +00006573
Evan Chengf26ffe92008-05-29 08:22:04 +00006574 // Check if this can be converted into a logical shift.
6575 bool isLeft = false;
6576 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006577 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006578 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006579 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006580 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006581 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006582 EVT EltVT = VT.getVectorElementType();
6583 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006584 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006585 }
Eric Christopherfd179292009-08-27 18:07:15 +00006586
Craig Topper5aaffa82012-02-19 02:53:47 +00006587 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006588 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006589 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006590 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006591 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006592 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6593
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006594 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006595 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6596 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006597 }
Eric Christopherfd179292009-08-27 18:07:15 +00006598
Nate Begeman9008ca62009-04-27 18:41:29 +00006599 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006600 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006601 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006602
Craig Topperdd637ae2012-02-19 05:41:45 +00006603 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006604 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006605
Craig Topperdd637ae2012-02-19 05:41:45 +00006606 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006607 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006608
Craig Topperdd637ae2012-02-19 05:41:45 +00006609 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006610 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006611
Craig Topperdd637ae2012-02-19 05:41:45 +00006612 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006613 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614
Craig Topperdd637ae2012-02-19 05:41:45 +00006615 if (ShouldXformToMOVHLPS(M, VT) ||
6616 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618
Evan Chengf26ffe92008-05-29 08:22:04 +00006619 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006620 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006621 EVT EltVT = VT.getVectorElementType();
6622 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006623 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006624 }
Eric Christopherfd179292009-08-27 18:07:15 +00006625
Evan Cheng9eca5e82006-10-25 21:49:50 +00006626 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006627 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6628 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006629 V1IsSplat = isSplatVector(V1.getNode());
6630 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006631
Chris Lattner8a594482007-11-25 00:24:49 +00006632 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006633 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6634 CommuteVectorShuffleMask(M, NumElems);
6635 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006636 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006637 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006638 }
6639
Craig Topperbeabc6c2011-12-05 06:56:46 +00006640 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006641 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006642 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006643 return V1;
6644 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6645 // the instruction selector will not match, so get a canonical MOVL with
6646 // swapped operands to undo the commute.
6647 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006648 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649
Craig Topperbeabc6c2011-12-05 06:56:46 +00006650 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006651 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006652
Craig Topperbeabc6c2011-12-05 06:56:46 +00006653 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006654 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006655
Evan Cheng9bbbb982006-10-25 20:48:19 +00006656 if (V2IsSplat) {
6657 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006658 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006659 // new vector_shuffle with the corrected mask.p
6660 SmallVector<int, 8> NewMask(M.begin(), M.end());
6661 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006662 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006663 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006664 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006665 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666 }
6667
Evan Cheng9eca5e82006-10-25 21:49:50 +00006668 if (Commuted) {
6669 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006670 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006671 CommuteVectorShuffleMask(M, NumElems);
6672 std::swap(V1, V2);
6673 std::swap(V1IsSplat, V2IsSplat);
6674 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006675
Craig Topper39a9e482012-02-11 06:24:48 +00006676 if (isUNPCKLMask(M, VT, HasAVX2))
6677 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006678
Craig Topper39a9e482012-02-11 06:24:48 +00006679 if (isUNPCKHMask(M, VT, HasAVX2))
6680 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006681 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006682
Nate Begeman9008ca62009-04-27 18:41:29 +00006683 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006684 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006685 return CommuteVectorShuffle(SVOp, DAG);
6686
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006687 // The checks below are all present in isShuffleMaskLegal, but they are
6688 // inlined here right now to enable us to directly emit target specific
6689 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006690
Craig Topper0e2037b2012-01-20 05:53:00 +00006691 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006692 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006693 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006694 DAG);
6695
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006696 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6697 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006698 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006699 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006700 }
6701
Craig Toppera9a568a2012-05-02 08:03:44 +00006702 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006703 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006704 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006705 DAG);
6706
Craig Toppera9a568a2012-05-02 08:03:44 +00006707 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006708 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006709 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006710 DAG);
6711
Craig Topper1a7700a2012-01-19 08:19:12 +00006712 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006713 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006714 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006715
Craig Topper94438ba2011-12-16 08:06:31 +00006716 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006717 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006718 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006719 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006720
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006721 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006722 // Generate target specific nodes for 128 or 256-bit shuffles only
6723 // supported in the AVX instruction set.
6724 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006725
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006726 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006727 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006728 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6729
Craig Topper70b883b2011-11-28 10:14:51 +00006730 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006731 if (isVPERMILPMask(M, VT, HasAVX)) {
6732 if (HasAVX2 && VT == MVT::v8i32)
6733 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006734 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006735 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006736 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006737 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006738
Craig Topper70b883b2011-11-28 10:14:51 +00006739 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006740 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006741 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006742 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006743
Craig Topper1842ba02012-04-23 06:38:28 +00006744 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006745 if (BlendOp.getNode())
6746 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006747
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006748 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006749 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006750 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006751 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006752 }
Craig Topper92040742012-04-16 06:43:40 +00006753 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6754 &permclMask[0], 8);
6755 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006756 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006757 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006758 }
Craig Topper095c5282012-04-15 23:48:57 +00006759
Craig Topper8325c112012-04-16 00:41:45 +00006760 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6761 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006762 getShuffleCLImmediate(SVOp), DAG);
6763
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006764
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006765 //===--------------------------------------------------------------------===//
6766 // Since no target specific shuffle was selected for this generic one,
6767 // lower it into other known shuffles. FIXME: this isn't true yet, but
6768 // this is the plan.
6769 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006770
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006771 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6772 if (VT == MVT::v8i16) {
6773 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6774 if (NewOp.getNode())
6775 return NewOp;
6776 }
6777
6778 if (VT == MVT::v16i8) {
6779 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6780 if (NewOp.getNode())
6781 return NewOp;
6782 }
6783
6784 // Handle all 128-bit wide vectors with 4 elements, and match them with
6785 // several different shuffle types.
6786 if (NumElems == 4 && VT.getSizeInBits() == 128)
6787 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6788
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006789 // Handle general 256-bit shuffles
6790 if (VT.is256BitVector())
6791 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6792
Dan Gohman475871a2008-07-27 21:46:04 +00006793 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794}
6795
Dan Gohman475871a2008-07-27 21:46:04 +00006796SDValue
6797X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006798 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006799 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006800 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006801
6802 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6803 return SDValue();
6804
Duncan Sands83ec4b62008-06-06 12:08:01 +00006805 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006807 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006810 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006811 }
6812
6813 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006814 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6815 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6816 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6818 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006819 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006821 Op.getOperand(0)),
6822 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006823 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006826 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006827 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006828 }
6829
6830 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006831 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6832 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006833 // result has a single use which is a store or a bitcast to i32. And in
6834 // the case of a store, it's not worth it if the index is a constant 0,
6835 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006836 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006837 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006838 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006839 if ((User->getOpcode() != ISD::STORE ||
6840 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6841 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006842 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006844 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006846 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006847 Op.getOperand(0)),
6848 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006849 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006850 }
6851
6852 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006853 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006854 if (isa<ConstantSDNode>(Op.getOperand(1)))
6855 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006856 }
Dan Gohman475871a2008-07-27 21:46:04 +00006857 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006858}
6859
6860
Dan Gohman475871a2008-07-27 21:46:04 +00006861SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006862X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6863 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006865 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866
David Greene74a579d2011-02-10 16:57:36 +00006867 SDValue Vec = Op.getOperand(0);
6868 EVT VecVT = Vec.getValueType();
6869
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006870 // If this is a 256-bit vector result, first extract the 128-bit vector and
6871 // then extract the element from the 128-bit vector.
6872 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006873 DebugLoc dl = Op.getNode()->getDebugLoc();
6874 unsigned NumElems = VecVT.getVectorNumElements();
6875 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006876 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6877
6878 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006879 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006880
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006881 if (IdxVal >= NumElems/2)
6882 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006883 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006884 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006885 }
6886
6887 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6888
Craig Topperd0a31172012-01-10 06:37:29 +00006889 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006890 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006891 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006892 return Res;
6893 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894
Owen Andersone50ed302009-08-10 22:56:29 +00006895 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006898 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006899 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006900 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006901 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006902 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6903 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006904 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006906 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006907 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006908 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006909 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006911 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006913 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006914 }
6915
6916 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006917 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918 if (Idx == 0)
6919 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006920
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006922 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006923 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006924 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006925 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006926 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006927 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006928 }
6929
6930 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6932 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6933 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006934 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006935 if (Idx == 0)
6936 return Op;
6937
6938 // UNPCKHPD the element to the lowest double word, then movsd.
6939 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6940 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006941 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006942 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006943 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006944 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006945 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006946 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947 }
6948
Dan Gohman475871a2008-07-27 21:46:04 +00006949 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006950}
6951
Dan Gohman475871a2008-07-27 21:46:04 +00006952SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006953X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6954 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006955 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006956 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006957 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006958
Dan Gohman475871a2008-07-27 21:46:04 +00006959 SDValue N0 = Op.getOperand(0);
6960 SDValue N1 = Op.getOperand(1);
6961 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006962
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006963 if (VT.getSizeInBits() == 256)
6964 return SDValue();
6965
Dan Gohman8a55ce42009-09-23 21:02:20 +00006966 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006967 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006968 unsigned Opc;
6969 if (VT == MVT::v8i16)
6970 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006971 else if (VT == MVT::v16i8)
6972 Opc = X86ISD::PINSRB;
6973 else
6974 Opc = X86ISD::PINSRB;
6975
Nate Begeman14d12ca2008-02-11 04:19:36 +00006976 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6977 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 if (N1.getValueType() != MVT::i32)
6979 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6980 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006981 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006982 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006983 }
6984
6985 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006986 // Bits [7:6] of the constant are the source select. This will always be
6987 // zero here. The DAG Combiner may combine an extract_elt index into these
6988 // bits. For example (insert (extract, 3), 2) could be matched by putting
6989 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006990 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006991 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006992 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006993 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006994 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006995 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006997 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006998 }
6999
7000 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007001 // PINSR* works with constant index.
7002 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007003 }
Dan Gohman475871a2008-07-27 21:46:04 +00007004 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007005}
7006
Dan Gohman475871a2008-07-27 21:46:04 +00007007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007008X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007009 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007010 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007011
David Greene6b381262011-02-09 15:32:06 +00007012 DebugLoc dl = Op.getDebugLoc();
7013 SDValue N0 = Op.getOperand(0);
7014 SDValue N1 = Op.getOperand(1);
7015 SDValue N2 = Op.getOperand(2);
7016
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007017 // If this is a 256-bit vector result, first extract the 128-bit vector,
7018 // insert the element into the extracted half and then place it back.
7019 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007020 if (!isa<ConstantSDNode>(N2))
7021 return SDValue();
7022
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007023 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007024 unsigned NumElems = VT.getVectorNumElements();
7025 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007026 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007027
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007028 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007029 bool Upper = IdxVal >= NumElems/2;
7030 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7031 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007032
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007033 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007034 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007035 }
7036
Craig Topperd0a31172012-01-10 06:37:29 +00007037 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007038 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7039
Dan Gohman8a55ce42009-09-23 21:02:20 +00007040 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007041 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007042
Dan Gohman8a55ce42009-09-23 21:02:20 +00007043 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007044 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7045 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 if (N1.getValueType() != MVT::i32)
7047 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7048 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007049 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007050 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 }
Dan Gohman475871a2008-07-27 21:46:04 +00007052 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053}
7054
Dan Gohman475871a2008-07-27 21:46:04 +00007055SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007056X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007057 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007058 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007059 EVT OpVT = Op.getValueType();
7060
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007061 // If this is a 256-bit vector result, first insert into a 128-bit
7062 // vector and then insert into the 256-bit vector.
7063 if (OpVT.getSizeInBits() > 128) {
7064 // Insert into a 128-bit vector.
7065 EVT VT128 = EVT::getVectorVT(*Context,
7066 OpVT.getVectorElementType(),
7067 OpVT.getVectorNumElements() / 2);
7068
7069 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7070
7071 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007072 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007073 }
7074
Craig Topperd77d2fe2012-04-29 20:22:05 +00007075 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007076 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007078
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007080 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7081 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007082 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007083}
7084
David Greene91585092011-01-26 15:38:49 +00007085// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7086// a simple subregister reference or explicit instructions to grab
7087// upper bits of a vector.
7088SDValue
7089X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7090 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007091 DebugLoc dl = Op.getNode()->getDebugLoc();
7092 SDValue Vec = Op.getNode()->getOperand(0);
7093 SDValue Idx = Op.getNode()->getOperand(1);
7094
Craig Topperb14940a2012-04-22 20:55:18 +00007095 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7096 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7097 isa<ConstantSDNode>(Idx)) {
7098 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7099 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007100 }
David Greene91585092011-01-26 15:38:49 +00007101 }
7102 return SDValue();
7103}
7104
David Greenecfe33c42011-01-26 19:13:22 +00007105// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7106// simple superregister reference or explicit instructions to insert
7107// the upper bits of a vector.
7108SDValue
7109X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7110 if (Subtarget->hasAVX()) {
7111 DebugLoc dl = Op.getNode()->getDebugLoc();
7112 SDValue Vec = Op.getNode()->getOperand(0);
7113 SDValue SubVec = Op.getNode()->getOperand(1);
7114 SDValue Idx = Op.getNode()->getOperand(2);
7115
Craig Topperb14940a2012-04-22 20:55:18 +00007116 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7117 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7118 isa<ConstantSDNode>(Idx)) {
7119 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7120 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007121 }
7122 }
7123 return SDValue();
7124}
7125
Bill Wendling056292f2008-09-16 21:48:12 +00007126// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7127// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7128// one of the above mentioned nodes. It has to be wrapped because otherwise
7129// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7130// be used to form addressing mode. These wrapped nodes will be selected
7131// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007132SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007133X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007134 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007135
Chris Lattner41621a22009-06-26 19:22:52 +00007136 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7137 // global base reg.
7138 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007139 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007140 CodeModel::Model M = getTargetMachine().getCodeModel();
7141
Chris Lattner4f066492009-07-11 20:29:19 +00007142 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007143 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007144 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007145 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007146 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007147 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007148 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007149
Evan Cheng1606e8e2009-03-13 07:51:59 +00007150 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007151 CP->getAlignment(),
7152 CP->getOffset(), OpFlag);
7153 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007154 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007155 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007156 if (OpFlag) {
7157 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007158 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007159 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007160 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007161 }
7162
7163 return Result;
7164}
7165
Dan Gohmand858e902010-04-17 15:26:15 +00007166SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007167 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007168
Chris Lattner18c59872009-06-27 04:16:01 +00007169 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7170 // global base reg.
7171 unsigned char OpFlag = 0;
7172 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007173 CodeModel::Model M = getTargetMachine().getCodeModel();
7174
Chris Lattner4f066492009-07-11 20:29:19 +00007175 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007176 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007177 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007178 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007179 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007180 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007181 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007182
Chris Lattner18c59872009-06-27 04:16:01 +00007183 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7184 OpFlag);
7185 DebugLoc DL = JT->getDebugLoc();
7186 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007187
Chris Lattner18c59872009-06-27 04:16:01 +00007188 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007189 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007190 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7191 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007192 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007193 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007194
Chris Lattner18c59872009-06-27 04:16:01 +00007195 return Result;
7196}
7197
7198SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007199X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007200 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Chris Lattner18c59872009-06-27 04:16:01 +00007202 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7203 // global base reg.
7204 unsigned char OpFlag = 0;
7205 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007206 CodeModel::Model M = getTargetMachine().getCodeModel();
7207
Chris Lattner4f066492009-07-11 20:29:19 +00007208 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007209 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7210 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7211 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007212 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007213 } else if (Subtarget->isPICStyleGOT()) {
7214 OpFlag = X86II::MO_GOT;
7215 } else if (Subtarget->isPICStyleStubPIC()) {
7216 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7217 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7218 OpFlag = X86II::MO_DARWIN_NONLAZY;
7219 }
Eric Christopherfd179292009-08-27 18:07:15 +00007220
Chris Lattner18c59872009-06-27 04:16:01 +00007221 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007222
Chris Lattner18c59872009-06-27 04:16:01 +00007223 DebugLoc DL = Op.getDebugLoc();
7224 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007225
7226
Chris Lattner18c59872009-06-27 04:16:01 +00007227 // With PIC, the address is actually $g + Offset.
7228 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007229 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007230 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7231 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007232 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007233 Result);
7234 }
Eric Christopherfd179292009-08-27 18:07:15 +00007235
Eli Friedman586272d2011-08-11 01:48:05 +00007236 // For symbols that require a load from a stub to get the address, emit the
7237 // load.
7238 if (isGlobalStubReference(OpFlag))
7239 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007240 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007241
Chris Lattner18c59872009-06-27 04:16:01 +00007242 return Result;
7243}
7244
Dan Gohman475871a2008-07-27 21:46:04 +00007245SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007246X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007247 // Create the TargetBlockAddressAddress node.
7248 unsigned char OpFlags =
7249 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007250 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007251 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007252 DebugLoc dl = Op.getDebugLoc();
7253 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7254 /*isTarget=*/true, OpFlags);
7255
Dan Gohmanf705adb2009-10-30 01:28:02 +00007256 if (Subtarget->isPICStyleRIPRel() &&
7257 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007258 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7259 else
7260 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007261
Dan Gohman29cbade2009-11-20 23:18:13 +00007262 // With PIC, the address is actually $g + Offset.
7263 if (isGlobalRelativeToPICBase(OpFlags)) {
7264 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7265 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7266 Result);
7267 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007268
7269 return Result;
7270}
7271
7272SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007273X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007274 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007275 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007276 // Create the TargetGlobalAddress node, folding in the constant
7277 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007278 unsigned char OpFlags =
7279 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007280 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007281 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007282 if (OpFlags == X86II::MO_NO_FLAG &&
7283 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007284 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007285 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007286 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007287 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007288 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007289 }
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Chris Lattner4f066492009-07-11 20:29:19 +00007291 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007292 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007293 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7294 else
7295 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007296
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007297 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007298 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007299 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7300 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007301 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007303
Chris Lattner36c25012009-07-10 07:34:39 +00007304 // For globals that require a load from a stub to get the address, emit the
7305 // load.
7306 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007307 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007308 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007309
Dan Gohman6520e202008-10-18 02:06:02 +00007310 // If there was a non-zero offset that we didn't fold, create an explicit
7311 // addition for it.
7312 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007313 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007314 DAG.getConstant(Offset, getPointerTy()));
7315
Evan Cheng0db9fe62006-04-25 20:13:52 +00007316 return Result;
7317}
7318
Evan Chengda43bcf2008-09-24 00:05:32 +00007319SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007320X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007321 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007322 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007323 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007324}
7325
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007326static SDValue
7327GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007328 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007329 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007330 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007331 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007332 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007333 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007334 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007335 GA->getOffset(),
7336 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007337
7338 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7339 : X86ISD::TLSADDR;
7340
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007341 if (InFlag) {
7342 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007343 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007344 } else {
7345 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007346 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007347 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007348
7349 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007350 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007351
Rafael Espindola15f1b662009-04-24 12:59:40 +00007352 SDValue Flag = Chain.getValue(1);
7353 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007354}
7355
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007356// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007357static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007358LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007359 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007360 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007361 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7362 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007363 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007364 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007365 InFlag = Chain.getValue(1);
7366
Chris Lattnerb903bed2009-06-26 21:20:29 +00007367 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007368}
7369
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007370// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007371static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007372LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007373 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007374 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7375 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007376}
7377
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007378static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7379 SelectionDAG &DAG,
7380 const EVT PtrVT,
7381 bool is64Bit) {
7382 DebugLoc dl = GA->getDebugLoc();
7383
7384 // Get the start address of the TLS block for this module.
7385 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7386 .getInfo<X86MachineFunctionInfo>();
7387 MFI->incNumLocalDynamicTLSAccesses();
7388
7389 SDValue Base;
7390 if (is64Bit) {
7391 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7392 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7393 } else {
7394 SDValue InFlag;
7395 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7396 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7397 InFlag = Chain.getValue(1);
7398 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7399 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7400 }
7401
7402 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7403 // of Base.
7404
7405 // Build x@dtpoff.
7406 unsigned char OperandFlags = X86II::MO_DTPOFF;
7407 unsigned WrapperKind = X86ISD::Wrapper;
7408 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7409 GA->getValueType(0),
7410 GA->getOffset(), OperandFlags);
7411 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7412
7413 // Add x@dtpoff with the base.
7414 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7415}
7416
Hans Wennborg228756c2012-05-11 10:11:01 +00007417// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007418static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007419 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007420 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007421 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007422
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007423 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7424 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7425 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007426
Michael J. Spencerec38de22010-10-10 22:04:20 +00007427 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007428 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007429 MachinePointerInfo(Ptr),
7430 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007431
Chris Lattnerb903bed2009-06-26 21:20:29 +00007432 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007433 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7434 // initialexec.
7435 unsigned WrapperKind = X86ISD::Wrapper;
7436 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007437 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007438 } else if (model == TLSModel::InitialExec) {
7439 if (is64Bit) {
7440 OperandFlags = X86II::MO_GOTTPOFF;
7441 WrapperKind = X86ISD::WrapperRIP;
7442 } else {
7443 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7444 }
Chris Lattner18c59872009-06-27 04:16:01 +00007445 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007446 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007447 }
Eric Christopherfd179292009-08-27 18:07:15 +00007448
Hans Wennborg228756c2012-05-11 10:11:01 +00007449 // emit "addl x@ntpoff,%eax" (local exec)
7450 // or "addl x@indntpoff,%eax" (initial exec)
7451 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007452 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007453 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007454 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007455 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007456
Hans Wennborg228756c2012-05-11 10:11:01 +00007457 if (model == TLSModel::InitialExec) {
7458 if (isPIC && !is64Bit) {
7459 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7460 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7461 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007462 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007463
7464 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7465 MachinePointerInfo::getGOT(), false, false, false,
7466 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007467 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007468
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007469 // The address of the thread local variable is the add of the thread
7470 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007471 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007472}
7473
Dan Gohman475871a2008-07-27 21:46:04 +00007474SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007475X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007477 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007478 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007479
Eric Christopher30ef0e52010-06-03 04:07:48 +00007480 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007481 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007482
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 switch (model) {
7484 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007485 if (Subtarget->is64Bit())
7486 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7487 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007488 case TLSModel::LocalDynamic:
7489 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7490 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007491 case TLSModel::InitialExec:
7492 case TLSModel::LocalExec:
7493 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007494 Subtarget->is64Bit(),
7495 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007496 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007497 llvm_unreachable("Unknown TLS model.");
7498 }
7499
7500 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007501 // Darwin only has one model of TLS. Lower to that.
7502 unsigned char OpFlag = 0;
7503 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7504 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007505
Eric Christopher30ef0e52010-06-03 04:07:48 +00007506 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7507 // global base reg.
7508 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7509 !Subtarget->is64Bit();
7510 if (PIC32)
7511 OpFlag = X86II::MO_TLVP_PIC_BASE;
7512 else
7513 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007514 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007515 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007516 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007517 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007518 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007519
Eric Christopher30ef0e52010-06-03 04:07:48 +00007520 // With PIC32, the address is actually $g + Offset.
7521 if (PIC32)
7522 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7523 DAG.getNode(X86ISD::GlobalBaseReg,
7524 DebugLoc(), getPointerTy()),
7525 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007526
Eric Christopher30ef0e52010-06-03 04:07:48 +00007527 // Lowering the machine isd will make sure everything is in the right
7528 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007529 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007530 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007531 SDValue Args[] = { Chain, Offset };
7532 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007533
Eric Christopher30ef0e52010-06-03 04:07:48 +00007534 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7535 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7536 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007537
Eric Christopher30ef0e52010-06-03 04:07:48 +00007538 // And our return value (tls address) is in the standard call return value
7539 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007540 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007541 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7542 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007543 }
7544
7545 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007546 // Just use the implicit TLS architecture
7547 // Need to generate someting similar to:
7548 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7549 // ; from TEB
7550 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7551 // mov rcx, qword [rdx+rcx*8]
7552 // mov eax, .tls$:tlsvar
7553 // [rax+rcx] contains the address
7554 // Windows 64bit: gs:0x58
7555 // Windows 32bit: fs:__tls_array
7556
7557 // If GV is an alias then use the aliasee for determining
7558 // thread-localness.
7559 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7560 GV = GA->resolveAliasedGlobal(false);
7561 DebugLoc dl = GA->getDebugLoc();
7562 SDValue Chain = DAG.getEntryNode();
7563
7564 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7565 // %gs:0x58 (64-bit).
7566 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7567 ? Type::getInt8PtrTy(*DAG.getContext(),
7568 256)
7569 : Type::getInt32PtrTy(*DAG.getContext(),
7570 257));
7571
7572 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7573 Subtarget->is64Bit()
7574 ? DAG.getIntPtrConstant(0x58)
7575 : DAG.getExternalSymbol("_tls_array",
7576 getPointerTy()),
7577 MachinePointerInfo(Ptr),
7578 false, false, false, 0);
7579
7580 // Load the _tls_index variable
7581 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7582 if (Subtarget->is64Bit())
7583 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7584 IDX, MachinePointerInfo(), MVT::i32,
7585 false, false, 0);
7586 else
7587 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7588 false, false, false, 0);
7589
7590 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007591 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007592 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7593
7594 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7595 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7596 false, false, false, 0);
7597
7598 // Get the offset of start of .tls section
7599 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7600 GA->getValueType(0),
7601 GA->getOffset(), X86II::MO_SECREL);
7602 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7603
7604 // The address of the thread local variable is the add of the thread
7605 // pointer with the offset of the variable.
7606 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007607 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007608
David Blaikie4d6ccb52012-01-20 21:51:11 +00007609 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007610}
7611
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612
Chad Rosierb90d2a92012-01-03 23:19:12 +00007613/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7614/// and take a 2 x i32 value to shift plus a shift amount.
7615SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007616 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007617 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007618 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007619 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007620 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007621 SDValue ShOpLo = Op.getOperand(0);
7622 SDValue ShOpHi = Op.getOperand(1);
7623 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007624 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007626 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007627
Dan Gohman475871a2008-07-27 21:46:04 +00007628 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007629 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007630 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7631 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007632 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007633 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7634 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007635 }
Evan Chenge3413162006-01-09 18:33:28 +00007636
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7638 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007639 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007641
Dan Gohman475871a2008-07-27 21:46:04 +00007642 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007644 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7645 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007646
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007647 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007648 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7649 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007650 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007651 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7652 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007653 }
7654
Dan Gohman475871a2008-07-27 21:46:04 +00007655 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007656 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007657}
Evan Chenga3195e82006-01-12 22:54:21 +00007658
Dan Gohmand858e902010-04-17 15:26:15 +00007659SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7660 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007661 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007662
Dale Johannesen0488fb62010-09-30 23:57:10 +00007663 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007664 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007665
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007667 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007668
Eli Friedman36df4992009-05-27 00:47:34 +00007669 // These are really Legal; return the operand so the caller accepts it as
7670 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007672 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007674 Subtarget->is64Bit()) {
7675 return Op;
7676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007677
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007678 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007679 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007680 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007681 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007682 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007683 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007684 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007685 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007686 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007687 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7688}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007689
Owen Andersone50ed302009-08-10 22:56:29 +00007690SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007691 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007692 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007694 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007695 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007696 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007697 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007698 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007699 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007701
Chris Lattner492a43e2010-09-22 01:28:21 +00007702 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007703
Stuart Hastings84be9582011-06-02 15:57:11 +00007704 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7705 MachineMemOperand *MMO;
7706 if (FI) {
7707 int SSFI = FI->getIndex();
7708 MMO =
7709 DAG.getMachineFunction()
7710 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7711 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7712 } else {
7713 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7714 StackSlot = StackSlot.getOperand(1);
7715 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007716 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007717 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7718 X86ISD::FILD, DL,
7719 Tys, Ops, array_lengthof(Ops),
7720 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007722 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007723 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007724 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725
7726 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7727 // shouldn't be necessary except that RFP cannot be live across
7728 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007729 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007730 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7731 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007732 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007734 SDValue Ops[] = {
7735 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7736 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007737 MachineMemOperand *MMO =
7738 DAG.getMachineFunction()
7739 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007740 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007741
Chris Lattner492a43e2010-09-22 01:28:21 +00007742 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7743 Ops, array_lengthof(Ops),
7744 Op.getValueType(), MMO);
7745 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007746 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007747 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007748 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007749
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 return Result;
7751}
7752
Bill Wendling8b8a6362009-01-17 03:56:04 +00007753// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007754SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7755 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007756 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007757 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007758 movq %rax, %xmm0
7759 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7760 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7761 #ifdef __SSE3__
7762 haddpd %xmm0, %xmm0
7763 #else
7764 pshufd $0x4e, %xmm0, %xmm1
7765 addpd %xmm1, %xmm0
7766 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007767 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007768
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007769 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007770 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007771
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007772 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007773 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7774 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007775 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007776
Chris Lattner97484792012-01-25 09:56:22 +00007777 SmallVector<Constant*,2> CV1;
7778 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007779 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007780 CV1.push_back(
7781 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7782 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007783 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007784
Bill Wendling397ae212012-01-05 02:13:20 +00007785 // Load the 64-bit value into an XMM register.
7786 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7787 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007789 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007790 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007791 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7792 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7793 CLod0);
7794
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007796 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007797 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007798 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007800 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007801
Craig Topperd0a31172012-01-10 06:37:29 +00007802 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007803 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7804 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7805 } else {
7806 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7807 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7808 S2F, 0x4E, DAG);
7809 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7810 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7811 Sub);
7812 }
7813
7814 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007815 DAG.getIntPtrConstant(0));
7816}
7817
Bill Wendling8b8a6362009-01-17 03:56:04 +00007818// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007819SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7820 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007821 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822 // FP constant to bias correct the final result.
7823 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007825
7826 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007828 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007829
Eli Friedmanf3704762011-08-29 21:15:46 +00007830 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007831 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007832
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007834 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007835 DAG.getIntPtrConstant(0));
7836
7837 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007839 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007840 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007842 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007843 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 MVT::v2f64, Bias)));
7845 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007846 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007847 DAG.getIntPtrConstant(0));
7848
7849 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007851
7852 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007853 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007854
Craig Topper69947b92012-04-23 06:57:04 +00007855 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007856 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007857 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007858 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007859 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007860
7861 // Handle final rounding.
7862 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007863}
7864
Dan Gohmand858e902010-04-17 15:26:15 +00007865SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7866 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007867 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007868 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007869
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007870 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007871 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7872 // the optimization here.
7873 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007874 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007875
Owen Andersone50ed302009-08-10 22:56:29 +00007876 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007877 EVT DstVT = Op.getValueType();
7878 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007879 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007880 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007881 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007882 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007883 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007884
7885 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007886 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007887 if (SrcVT == MVT::i32) {
7888 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7889 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7890 getPointerTy(), StackSlot, WordOff);
7891 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007892 StackSlot, MachinePointerInfo(),
7893 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007894 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007895 OffsetSlot, MachinePointerInfo(),
7896 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007897 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7898 return Fild;
7899 }
7900
7901 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7902 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007903 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007904 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007905 // For i64 source, we need to add the appropriate power of 2 if the input
7906 // was negative. This is the same as the optimization in
7907 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7908 // we must be careful to do the computation in x87 extended precision, not
7909 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007910 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7911 MachineMemOperand *MMO =
7912 DAG.getMachineFunction()
7913 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7914 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007915
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007916 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7917 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007918 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7919 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007920
7921 APInt FF(32, 0x5F800000ULL);
7922
7923 // Check whether the sign bit is set.
7924 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7925 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7926 ISD::SETLT);
7927
7928 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7929 SDValue FudgePtr = DAG.getConstantPool(
7930 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7931 getPointerTy());
7932
7933 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7934 SDValue Zero = DAG.getIntPtrConstant(0);
7935 SDValue Four = DAG.getIntPtrConstant(4);
7936 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7937 Zero, Four);
7938 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7939
7940 // Load the value out, extending it from f32 to f80.
7941 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007942 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007943 FudgePtr, MachinePointerInfo::getConstantPool(),
7944 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007945 // Extend everything to 80 bits to force it to be done on x87.
7946 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7947 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007948}
7949
Dan Gohman475871a2008-07-27 21:46:04 +00007950std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007951FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007952 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007953
Owen Andersone50ed302009-08-10 22:56:29 +00007954 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007955
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007956 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7958 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007959 }
7960
Owen Anderson825b72b2009-08-11 20:47:22 +00007961 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7962 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007963 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007964
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007965 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007966 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007967 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007968 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007969 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007971 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007972 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007973
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007974 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7975 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007976 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007977 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007978 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007979 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007980
Evan Cheng0db9fe62006-04-25 20:13:52 +00007981 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007982 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7983 Opc = X86ISD::WIN_FTOL;
7984 else
7985 switch (DstTy.getSimpleVT().SimpleTy) {
7986 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7987 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7988 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7989 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7990 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007991
Dan Gohman475871a2008-07-27 21:46:04 +00007992 SDValue Chain = DAG.getEntryNode();
7993 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007994 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007995 // FIXME This causes a redundant load/store if the SSE-class value is already
7996 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007997 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007999 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008000 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008001 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008003 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008004 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008005 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008006
Chris Lattner492a43e2010-09-22 01:28:21 +00008007 MachineMemOperand *MMO =
8008 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8009 MachineMemOperand::MOLoad, MemSize, MemSize);
8010 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8011 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008012 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008013 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008014 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8015 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008016
Chris Lattner07290932010-09-22 01:05:16 +00008017 MachineMemOperand *MMO =
8018 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8019 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008020
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008021 if (Opc != X86ISD::WIN_FTOL) {
8022 // Build the FP_TO_INT*_IN_MEM
8023 SDValue Ops[] = { Chain, Value, StackSlot };
8024 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8025 Ops, 3, DstTy, MMO);
8026 return std::make_pair(FIST, StackSlot);
8027 } else {
8028 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8029 DAG.getVTList(MVT::Other, MVT::Glue),
8030 Chain, Value);
8031 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8032 MVT::i32, ftol.getValue(1));
8033 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8034 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008035 SDValue Ops[] = { eax, edx };
8036 SDValue pair = IsReplace
8037 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8038 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008039 return std::make_pair(pair, SDValue());
8040 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008041}
8042
Dan Gohmand858e902010-04-17 15:26:15 +00008043SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8044 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008045 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008046 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008047
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008048 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8049 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008050 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008051 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8052 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008053
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008054 if (StackSlot.getNode())
8055 // Load the result.
8056 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8057 FIST, StackSlot, MachinePointerInfo(),
8058 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008059
8060 // The node is the result.
8061 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008062}
8063
Dan Gohmand858e902010-04-17 15:26:15 +00008064SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8065 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008066 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8067 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008068 SDValue FIST = Vals.first, StackSlot = Vals.second;
8069 assert(FIST.getNode() && "Unexpected failure");
8070
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008071 if (StackSlot.getNode())
8072 // Load the result.
8073 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8074 FIST, StackSlot, MachinePointerInfo(),
8075 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008076
8077 // The node is the result.
8078 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008079}
8080
Dan Gohmand858e902010-04-17 15:26:15 +00008081SDValue X86TargetLowering::LowerFABS(SDValue Op,
8082 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008083 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008084 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008085 EVT VT = Op.getValueType();
8086 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008087 if (VT.isVector())
8088 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008089 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008091 C = ConstantVector::getSplat(2,
8092 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008094 C = ConstantVector::getSplat(4,
8095 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008097 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008098 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008099 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008100 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008101 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008102}
8103
Dan Gohmand858e902010-04-17 15:26:15 +00008104SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008105 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008106 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008107 EVT VT = Op.getValueType();
8108 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008109 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8110 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008111 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008112 NumElts = VT.getVectorNumElements();
8113 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008114 Constant *C;
8115 if (EltVT == MVT::f64)
8116 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8117 else
8118 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8119 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008120 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008121 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008122 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008123 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008124 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008125 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008126 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008127 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008128 DAG.getNode(ISD::BITCAST, dl, XORVT,
8129 Op.getOperand(0)),
8130 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008131 }
Craig Topper69947b92012-04-23 06:57:04 +00008132
8133 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008134}
8135
Dan Gohmand858e902010-04-17 15:26:15 +00008136SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008137 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008138 SDValue Op0 = Op.getOperand(0);
8139 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008140 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008141 EVT VT = Op.getValueType();
8142 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008143
8144 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008145 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008146 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008147 SrcVT = VT;
8148 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008149 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008150 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008151 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008152 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008153 }
8154
8155 // At this point the operands and the result should have the same
8156 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008157
Evan Cheng68c47cb2007-01-05 07:55:56 +00008158 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008159 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008160 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008161 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008163 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008168 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008169 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008170 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008171 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008172 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008173 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008174 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008175
8176 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008177 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008178 // Op0 is MVT::f32, Op1 is MVT::f64.
8179 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8180 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8181 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008182 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008184 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008185 }
8186
Evan Cheng73d6cf12007-01-05 21:37:56 +00008187 // Clear first operand sign bit.
8188 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008189 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008190 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008192 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008193 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008197 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008198 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008199 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008200 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008201 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008202 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008203 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008204
8205 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008206 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008207}
8208
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008209SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8210 SDValue N0 = Op.getOperand(0);
8211 DebugLoc dl = Op.getDebugLoc();
8212 EVT VT = Op.getValueType();
8213
8214 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8215 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8216 DAG.getConstant(1, VT));
8217 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8218}
8219
Dan Gohman076aee32009-03-04 19:44:21 +00008220/// Emit nodes that will be selected as "test Op0,Op0", or something
8221/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008222SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008223 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008224 DebugLoc dl = Op.getDebugLoc();
8225
Dan Gohman31125812009-03-07 01:58:32 +00008226 // CF and OF aren't always set the way we want. Determine which
8227 // of these we need.
8228 bool NeedCF = false;
8229 bool NeedOF = false;
8230 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008231 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008232 case X86::COND_A: case X86::COND_AE:
8233 case X86::COND_B: case X86::COND_BE:
8234 NeedCF = true;
8235 break;
8236 case X86::COND_G: case X86::COND_GE:
8237 case X86::COND_L: case X86::COND_LE:
8238 case X86::COND_O: case X86::COND_NO:
8239 NeedOF = true;
8240 break;
Dan Gohman31125812009-03-07 01:58:32 +00008241 }
8242
Dan Gohman076aee32009-03-04 19:44:21 +00008243 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008244 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8245 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008246 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8247 // Emit a CMP with 0, which is the TEST pattern.
8248 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8249 DAG.getConstant(0, Op.getValueType()));
8250
8251 unsigned Opcode = 0;
8252 unsigned NumOperands = 0;
8253 switch (Op.getNode()->getOpcode()) {
8254 case ISD::ADD:
8255 // Due to an isel shortcoming, be conservative if this add is likely to be
8256 // selected as part of a load-modify-store instruction. When the root node
8257 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8258 // uses of other nodes in the match, such as the ADD in this case. This
8259 // leads to the ADD being left around and reselected, with the result being
8260 // two adds in the output. Alas, even if none our users are stores, that
8261 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8262 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8263 // climbing the DAG back to the root, and it doesn't seem to be worth the
8264 // effort.
8265 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008266 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8267 if (UI->getOpcode() != ISD::CopyToReg &&
8268 UI->getOpcode() != ISD::SETCC &&
8269 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008270 goto default_case;
8271
8272 if (ConstantSDNode *C =
8273 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8274 // An add of one will be selected as an INC.
8275 if (C->getAPIntValue() == 1) {
8276 Opcode = X86ISD::INC;
8277 NumOperands = 1;
8278 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008279 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008280
8281 // An add of negative one (subtract of one) will be selected as a DEC.
8282 if (C->getAPIntValue().isAllOnesValue()) {
8283 Opcode = X86ISD::DEC;
8284 NumOperands = 1;
8285 break;
8286 }
Dan Gohman076aee32009-03-04 19:44:21 +00008287 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008288
8289 // Otherwise use a regular EFLAGS-setting add.
8290 Opcode = X86ISD::ADD;
8291 NumOperands = 2;
8292 break;
8293 case ISD::AND: {
8294 // If the primary and result isn't used, don't bother using X86ISD::AND,
8295 // because a TEST instruction will be better.
8296 bool NonFlagUse = false;
8297 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8298 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8299 SDNode *User = *UI;
8300 unsigned UOpNo = UI.getOperandNo();
8301 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8302 // Look pass truncate.
8303 UOpNo = User->use_begin().getOperandNo();
8304 User = *User->use_begin();
8305 }
8306
8307 if (User->getOpcode() != ISD::BRCOND &&
8308 User->getOpcode() != ISD::SETCC &&
8309 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8310 NonFlagUse = true;
8311 break;
8312 }
Dan Gohman076aee32009-03-04 19:44:21 +00008313 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008314
8315 if (!NonFlagUse)
8316 break;
8317 }
8318 // FALL THROUGH
8319 case ISD::SUB:
8320 case ISD::OR:
8321 case ISD::XOR:
8322 // Due to the ISEL shortcoming noted above, be conservative if this op is
8323 // likely to be selected as part of a load-modify-store instruction.
8324 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8325 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8326 if (UI->getOpcode() == ISD::STORE)
8327 goto default_case;
8328
8329 // Otherwise use a regular EFLAGS-setting instruction.
8330 switch (Op.getNode()->getOpcode()) {
8331 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008332 case ISD::SUB:
8333 // If the only use of SUB is EFLAGS, use CMP instead.
8334 if (Op.hasOneUse())
8335 Opcode = X86ISD::CMP;
8336 else
8337 Opcode = X86ISD::SUB;
8338 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008339 case ISD::OR: Opcode = X86ISD::OR; break;
8340 case ISD::XOR: Opcode = X86ISD::XOR; break;
8341 case ISD::AND: Opcode = X86ISD::AND; break;
8342 }
8343
8344 NumOperands = 2;
8345 break;
8346 case X86ISD::ADD:
8347 case X86ISD::SUB:
8348 case X86ISD::INC:
8349 case X86ISD::DEC:
8350 case X86ISD::OR:
8351 case X86ISD::XOR:
8352 case X86ISD::AND:
8353 return SDValue(Op.getNode(), 1);
8354 default:
8355 default_case:
8356 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008357 }
8358
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008359 if (Opcode == 0)
8360 // Emit a CMP with 0, which is the TEST pattern.
8361 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8362 DAG.getConstant(0, Op.getValueType()));
8363
Manman Ren87253c22012-06-07 00:42:47 +00008364 if (Opcode == X86ISD::CMP) {
8365 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8366 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008367 // We can't replace usage of SUB with CMP.
8368 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008369 return SDValue(New.getNode(), 0);
8370 }
8371
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008372 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8373 SmallVector<SDValue, 4> Ops;
8374 for (unsigned i = 0; i != NumOperands; ++i)
8375 Ops.push_back(Op.getOperand(i));
8376
8377 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8378 DAG.ReplaceAllUsesWith(Op, New);
8379 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008380}
8381
8382/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8383/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008384SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008385 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8387 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008388 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008389
8390 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008391 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008392}
8393
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008394/// Convert a comparison if required by the subtarget.
8395SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8396 SelectionDAG &DAG) const {
8397 // If the subtarget does not support the FUCOMI instruction, floating-point
8398 // comparisons have to be converted.
8399 if (Subtarget->hasCMov() ||
8400 Cmp.getOpcode() != X86ISD::CMP ||
8401 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8402 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8403 return Cmp;
8404
8405 // The instruction selector will select an FUCOM instruction instead of
8406 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8407 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8408 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8409 DebugLoc dl = Cmp.getDebugLoc();
8410 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8411 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8412 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8413 DAG.getConstant(8, MVT::i8));
8414 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8415 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8416}
8417
Evan Chengd40d03e2010-01-06 19:38:29 +00008418/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8419/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008420SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8421 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008422 SDValue Op0 = And.getOperand(0);
8423 SDValue Op1 = And.getOperand(1);
8424 if (Op0.getOpcode() == ISD::TRUNCATE)
8425 Op0 = Op0.getOperand(0);
8426 if (Op1.getOpcode() == ISD::TRUNCATE)
8427 Op1 = Op1.getOperand(0);
8428
Evan Chengd40d03e2010-01-06 19:38:29 +00008429 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008430 if (Op1.getOpcode() == ISD::SHL)
8431 std::swap(Op0, Op1);
8432 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008433 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8434 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008435 // If we looked past a truncate, check that it's only truncating away
8436 // known zeros.
8437 unsigned BitWidth = Op0.getValueSizeInBits();
8438 unsigned AndBitWidth = And.getValueSizeInBits();
8439 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008440 APInt Zeros, Ones;
8441 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008442 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8443 return SDValue();
8444 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008445 LHS = Op1;
8446 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008447 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008448 } else if (Op1.getOpcode() == ISD::Constant) {
8449 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008450 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008451 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008452
8453 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008454 LHS = AndLHS.getOperand(0);
8455 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008456 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008457
8458 // Use BT if the immediate can't be encoded in a TEST instruction.
8459 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8460 LHS = AndLHS;
8461 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8462 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008463 }
Evan Cheng0488db92007-09-25 01:57:46 +00008464
Evan Chengd40d03e2010-01-06 19:38:29 +00008465 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008466 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008467 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008468 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008469 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008470 // Also promote i16 to i32 for performance / code size reason.
8471 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008472 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008473 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008474
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 // If the operand types disagree, extend the shift amount to match. Since
8476 // BT ignores high bits (like shifts) we can use anyextend.
8477 if (LHS.getValueType() != RHS.getValueType())
8478 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008479
Evan Chengd40d03e2010-01-06 19:38:29 +00008480 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8481 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8482 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8483 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008484 }
8485
Evan Cheng54de3ea2010-01-05 06:52:31 +00008486 return SDValue();
8487}
8488
Dan Gohmand858e902010-04-17 15:26:15 +00008489SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008490
8491 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8492
Evan Cheng54de3ea2010-01-05 06:52:31 +00008493 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8494 SDValue Op0 = Op.getOperand(0);
8495 SDValue Op1 = Op.getOperand(1);
8496 DebugLoc dl = Op.getDebugLoc();
8497 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8498
8499 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008500 // Lower (X & (1 << N)) == 0 to BT(X, N).
8501 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8502 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008503 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008504 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008505 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008506 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8507 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8508 if (NewSetCC.getNode())
8509 return NewSetCC;
8510 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008511
Chris Lattner481eebc2010-12-19 21:23:48 +00008512 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8513 // these.
8514 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008515 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008516 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8517 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008518
Chris Lattner481eebc2010-12-19 21:23:48 +00008519 // If the input is a setcc, then reuse the input setcc or use a new one with
8520 // the inverted condition.
8521 if (Op0.getOpcode() == X86ISD::SETCC) {
8522 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8523 bool Invert = (CC == ISD::SETNE) ^
8524 cast<ConstantSDNode>(Op1)->isNullValue();
8525 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008526
Evan Cheng2c755ba2010-02-27 07:36:59 +00008527 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008528 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8529 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8530 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008531 }
8532
Evan Chenge5b51ac2010-04-17 06:13:15 +00008533 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008534 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008535 if (X86CC == X86::COND_INVALID)
8536 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008537
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008538 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008539 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008540 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008541 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008542}
8543
Craig Topper89af15e2011-09-18 08:03:58 +00008544// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008545// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008546static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008547 EVT VT = Op.getValueType();
8548
Duncan Sands28b77e92011-09-06 19:07:46 +00008549 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008550 "Unsupported value type for operation");
8551
Craig Topper66ddd152012-04-27 22:54:43 +00008552 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008553 DebugLoc dl = Op.getDebugLoc();
8554 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008555
8556 // Extract the LHS vectors
8557 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008558 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8559 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008560
8561 // Extract the RHS vectors
8562 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008563 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8564 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008565
8566 // Issue the operation on the smaller types and concatenate the result back
8567 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8568 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8569 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8570 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8571 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8572}
8573
8574
Dan Gohmand858e902010-04-17 15:26:15 +00008575SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008576 SDValue Cond;
8577 SDValue Op0 = Op.getOperand(0);
8578 SDValue Op1 = Op.getOperand(1);
8579 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008580 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008581 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8582 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008583 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008584
8585 if (isFP) {
8586 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008587 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008588 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008589
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 bool Swap = false;
8591
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008592 // SSE Condition code mapping:
8593 // 0 - EQ
8594 // 1 - LT
8595 // 2 - LE
8596 // 3 - UNORD
8597 // 4 - NEQ
8598 // 5 - NLT
8599 // 6 - NLE
8600 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 switch (SetCCOpcode) {
8602 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008603 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008604 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008605 case ISD::SETOGT:
8606 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008607 case ISD::SETLT:
8608 case ISD::SETOLT: SSECC = 1; break;
8609 case ISD::SETOGE:
8610 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008611 case ISD::SETLE:
8612 case ISD::SETOLE: SSECC = 2; break;
8613 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008614 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008615 case ISD::SETNE: SSECC = 4; break;
8616 case ISD::SETULE: Swap = true;
8617 case ISD::SETUGE: SSECC = 5; break;
8618 case ISD::SETULT: Swap = true;
8619 case ISD::SETUGT: SSECC = 6; break;
8620 case ISD::SETO: SSECC = 7; break;
8621 }
8622 if (Swap)
8623 std::swap(Op0, Op1);
8624
Nate Begemanfb8ead02008-07-25 19:05:58 +00008625 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008627 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008628 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008629 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8630 DAG.getConstant(3, MVT::i8));
8631 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8632 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008633 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008634 }
8635 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008636 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008637 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8638 DAG.getConstant(7, MVT::i8));
8639 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8640 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008641 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008642 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008643 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008644 }
8645 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008646 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8647 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008649
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008650 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008651 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008652 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008653
Nate Begeman30a0de92008-07-17 16:51:19 +00008654 // We are handling one of the integer comparisons here. Since SSE only has
8655 // GT and EQ comparisons for integer, swapping operands and multiple
8656 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008657 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008658 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008659
Nate Begeman30a0de92008-07-17 16:51:19 +00008660 switch (SetCCOpcode) {
8661 default: break;
8662 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008663 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008664 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008665 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008667 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008668 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008669 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008670 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008671 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008672 }
8673 if (Swap)
8674 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008675
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008676 // Check that the operation in question is available (most are plain SSE2,
8677 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008678 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008679 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008680 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008681 return SDValue();
8682
Nate Begeman30a0de92008-07-17 16:51:19 +00008683 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8684 // bits of the inputs before performing those operations.
8685 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008686 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008687 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8688 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008689 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008690 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8691 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008692 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8693 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008694 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008695
Dale Johannesenace16102009-02-03 19:33:06 +00008696 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008697
8698 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008699 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008700 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008701
Nate Begeman30a0de92008-07-17 16:51:19 +00008702 return Result;
8703}
Evan Cheng0488db92007-09-25 01:57:46 +00008704
Evan Cheng370e5342008-12-03 08:38:43 +00008705// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008706static bool isX86LogicalCmp(SDValue Op) {
8707 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008708 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8709 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008710 return true;
8711 if (Op.getResNo() == 1 &&
8712 (Opc == X86ISD::ADD ||
8713 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008714 Opc == X86ISD::ADC ||
8715 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008716 Opc == X86ISD::SMUL ||
8717 Opc == X86ISD::UMUL ||
8718 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008719 Opc == X86ISD::DEC ||
8720 Opc == X86ISD::OR ||
8721 Opc == X86ISD::XOR ||
8722 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008723 return true;
8724
Chris Lattner9637d5b2010-12-05 07:49:54 +00008725 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8726 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008727
Dan Gohman076aee32009-03-04 19:44:21 +00008728 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008729}
8730
Chris Lattnera2b56002010-12-05 01:23:24 +00008731static bool isZero(SDValue V) {
8732 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8733 return C && C->isNullValue();
8734}
8735
Chris Lattner96908b12010-12-05 02:00:51 +00008736static bool isAllOnes(SDValue V) {
8737 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8738 return C && C->isAllOnesValue();
8739}
8740
Dan Gohmand858e902010-04-17 15:26:15 +00008741SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008742 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008743 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008744 SDValue Op1 = Op.getOperand(1);
8745 SDValue Op2 = Op.getOperand(2);
8746 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008747 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008748
Dan Gohman1a492952009-10-20 16:22:37 +00008749 if (Cond.getOpcode() == ISD::SETCC) {
8750 SDValue NewCond = LowerSETCC(Cond, DAG);
8751 if (NewCond.getNode())
8752 Cond = NewCond;
8753 }
Evan Cheng734503b2006-09-11 02:19:56 +00008754
Manman Ren769ea2f2012-05-01 17:16:15 +00008755 // Handle the following cases related to max and min:
8756 // (a > b) ? (a-b) : 0
8757 // (a >= b) ? (a-b) : 0
8758 // (b < a) ? (a-b) : 0
8759 // (b <= a) ? (a-b) : 0
8760 // Comparison is removed to use EFLAGS from SUB.
8761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8762 if (Cond.getOpcode() == X86ISD::SETCC &&
8763 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8764 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8765 C->getAPIntValue() == 0) {
8766 SDValue Cmp = Cond.getOperand(1);
8767 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8768 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8769 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8770 (CC == X86::COND_G || CC == X86::COND_GE ||
8771 CC == X86::COND_A || CC == X86::COND_AE)) ||
8772 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8773 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8774 (CC == X86::COND_L || CC == X86::COND_LE ||
8775 CC == X86::COND_B || CC == X86::COND_BE))) {
8776
8777 if (Op1.getOpcode() == ISD::SUB) {
8778 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8779 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8780 Op1.getOperand(0), Op1.getOperand(1));
8781 DAG.ReplaceAllUsesWith(Op1, New);
8782 Op1 = New;
8783 }
8784
8785 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8786 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8787 CC == X86::COND_L ||
8788 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8789 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8790 SDValue(Op1.getNode(), 1) };
8791 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8792 }
8793 }
8794
Chris Lattnera2b56002010-12-05 01:23:24 +00008795 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008796 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008797 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008798 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008799 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008800 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8801 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008802 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008803
Chris Lattnera2b56002010-12-05 01:23:24 +00008804 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008805
8806 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008807 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8808 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008809
8810 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008811 // Apply further optimizations for special cases
8812 // (select (x != 0), -1, 0) -> neg & sbb
8813 // (select (x == 0), 0, -1) -> neg & sbb
8814 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8815 if (YC->isNullValue() &&
8816 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8817 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8818 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8819 DAG.getConstant(0, CmpOp0.getValueType()),
8820 CmpOp0);
8821 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8822 DAG.getConstant(X86::COND_B, MVT::i8),
8823 SDValue(Neg.getNode(), 1));
8824 return Res;
8825 }
8826
Chris Lattnera2b56002010-12-05 01:23:24 +00008827 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8828 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008829 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008830
Chris Lattner96908b12010-12-05 02:00:51 +00008831 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008832 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8833 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008834
Chris Lattner96908b12010-12-05 02:00:51 +00008835 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8836 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008837
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008838 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008839 if (N2C == 0 || !N2C->isNullValue())
8840 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8841 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008842 }
8843 }
8844
Chris Lattnera2b56002010-12-05 01:23:24 +00008845 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008846 if (Cond.getOpcode() == ISD::AND &&
8847 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8848 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008849 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008850 Cond = Cond.getOperand(0);
8851 }
8852
Evan Cheng3f41d662007-10-08 22:16:29 +00008853 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8854 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008855 unsigned CondOpcode = Cond.getOpcode();
8856 if (CondOpcode == X86ISD::SETCC ||
8857 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008858 CC = Cond.getOperand(0);
8859
Dan Gohman475871a2008-07-27 21:46:04 +00008860 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008861 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008862 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008863
Evan Cheng3f41d662007-10-08 22:16:29 +00008864 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008865 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008866 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008867 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008868
Chris Lattnerd1980a52009-03-12 06:52:53 +00008869 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8870 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008871 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008872 addTest = false;
8873 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008874 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8875 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8876 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8877 Cond.getOperand(0).getValueType() != MVT::i8)) {
8878 SDValue LHS = Cond.getOperand(0);
8879 SDValue RHS = Cond.getOperand(1);
8880 unsigned X86Opcode;
8881 unsigned X86Cond;
8882 SDVTList VTs;
8883 switch (CondOpcode) {
8884 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8885 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8886 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8887 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8888 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8889 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8890 default: llvm_unreachable("unexpected overflowing operator");
8891 }
8892 if (CondOpcode == ISD::UMULO)
8893 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8894 MVT::i32);
8895 else
8896 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8897
8898 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8899
8900 if (CondOpcode == ISD::UMULO)
8901 Cond = X86Op.getValue(2);
8902 else
8903 Cond = X86Op.getValue(1);
8904
8905 CC = DAG.getConstant(X86Cond, MVT::i8);
8906 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008907 }
8908
8909 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008910 // Look pass the truncate.
8911 if (Cond.getOpcode() == ISD::TRUNCATE)
8912 Cond = Cond.getOperand(0);
8913
8914 // We know the result of AND is compared against zero. Try to match
8915 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008916 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008917 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008918 if (NewSetCC.getNode()) {
8919 CC = NewSetCC.getOperand(0);
8920 Cond = NewSetCC.getOperand(1);
8921 addTest = false;
8922 }
8923 }
8924 }
8925
8926 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008927 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008928 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008929 }
8930
Benjamin Kramere915ff32010-12-22 23:09:28 +00008931 // a < b ? -1 : 0 -> RES = ~setcc_carry
8932 // a < b ? 0 : -1 -> RES = setcc_carry
8933 // a >= b ? -1 : 0 -> RES = setcc_carry
8934 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8935 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008936 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008937 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8938
8939 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8940 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8941 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8942 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8943 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8944 return DAG.getNOT(DL, Res, Res.getValueType());
8945 return Res;
8946 }
8947 }
8948
Evan Cheng0488db92007-09-25 01:57:46 +00008949 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8950 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008951 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008952 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008953 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008954}
8955
Evan Cheng370e5342008-12-03 08:38:43 +00008956// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8957// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8958// from the AND / OR.
8959static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8960 Opc = Op.getOpcode();
8961 if (Opc != ISD::OR && Opc != ISD::AND)
8962 return false;
8963 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8964 Op.getOperand(0).hasOneUse() &&
8965 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8966 Op.getOperand(1).hasOneUse());
8967}
8968
Evan Cheng961d6d42009-02-02 08:19:07 +00008969// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8970// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008971static bool isXor1OfSetCC(SDValue Op) {
8972 if (Op.getOpcode() != ISD::XOR)
8973 return false;
8974 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8975 if (N1C && N1C->getAPIntValue() == 1) {
8976 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8977 Op.getOperand(0).hasOneUse();
8978 }
8979 return false;
8980}
8981
Dan Gohmand858e902010-04-17 15:26:15 +00008982SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008983 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008984 SDValue Chain = Op.getOperand(0);
8985 SDValue Cond = Op.getOperand(1);
8986 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008987 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008988 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008989 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008990
Dan Gohman1a492952009-10-20 16:22:37 +00008991 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008992 // Check for setcc([su]{add,sub,mul}o == 0).
8993 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8994 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8995 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8996 Cond.getOperand(0).getResNo() == 1 &&
8997 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8998 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8999 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9000 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9001 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9002 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9003 Inverted = true;
9004 Cond = Cond.getOperand(0);
9005 } else {
9006 SDValue NewCond = LowerSETCC(Cond, DAG);
9007 if (NewCond.getNode())
9008 Cond = NewCond;
9009 }
Dan Gohman1a492952009-10-20 16:22:37 +00009010 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009011#if 0
9012 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009013 else if (Cond.getOpcode() == X86ISD::ADD ||
9014 Cond.getOpcode() == X86ISD::SUB ||
9015 Cond.getOpcode() == X86ISD::SMUL ||
9016 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009017 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009018#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009019
Evan Chengad9c0a32009-12-15 00:53:42 +00009020 // Look pass (and (setcc_carry (cmp ...)), 1).
9021 if (Cond.getOpcode() == ISD::AND &&
9022 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9023 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009024 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009025 Cond = Cond.getOperand(0);
9026 }
9027
Evan Cheng3f41d662007-10-08 22:16:29 +00009028 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9029 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009030 unsigned CondOpcode = Cond.getOpcode();
9031 if (CondOpcode == X86ISD::SETCC ||
9032 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009033 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009034
Dan Gohman475871a2008-07-27 21:46:04 +00009035 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009036 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009037 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009038 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009039 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009040 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009041 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009042 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009043 default: break;
9044 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009045 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009046 // These can only come from an arithmetic instruction with overflow,
9047 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009048 Cond = Cond.getNode()->getOperand(1);
9049 addTest = false;
9050 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009051 }
Evan Cheng0488db92007-09-25 01:57:46 +00009052 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009053 }
9054 CondOpcode = Cond.getOpcode();
9055 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9056 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9057 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9058 Cond.getOperand(0).getValueType() != MVT::i8)) {
9059 SDValue LHS = Cond.getOperand(0);
9060 SDValue RHS = Cond.getOperand(1);
9061 unsigned X86Opcode;
9062 unsigned X86Cond;
9063 SDVTList VTs;
9064 switch (CondOpcode) {
9065 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9066 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9067 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9068 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9069 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9070 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9071 default: llvm_unreachable("unexpected overflowing operator");
9072 }
9073 if (Inverted)
9074 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9075 if (CondOpcode == ISD::UMULO)
9076 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9077 MVT::i32);
9078 else
9079 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9080
9081 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9082
9083 if (CondOpcode == ISD::UMULO)
9084 Cond = X86Op.getValue(2);
9085 else
9086 Cond = X86Op.getValue(1);
9087
9088 CC = DAG.getConstant(X86Cond, MVT::i8);
9089 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009090 } else {
9091 unsigned CondOpc;
9092 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9093 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009094 if (CondOpc == ISD::OR) {
9095 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9096 // two branches instead of an explicit OR instruction with a
9097 // separate test.
9098 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009099 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009100 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009101 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009102 Chain, Dest, CC, Cmp);
9103 CC = Cond.getOperand(1).getOperand(0);
9104 Cond = Cmp;
9105 addTest = false;
9106 }
9107 } else { // ISD::AND
9108 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9109 // two branches instead of an explicit AND instruction with a
9110 // separate test. However, we only do this if this block doesn't
9111 // have a fall-through edge, because this requires an explicit
9112 // jmp when the condition is false.
9113 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009114 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009115 Op.getNode()->hasOneUse()) {
9116 X86::CondCode CCode =
9117 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9118 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009120 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009121 // Look for an unconditional branch following this conditional branch.
9122 // We need this because we need to reverse the successors in order
9123 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009124 if (User->getOpcode() == ISD::BR) {
9125 SDValue FalseBB = User->getOperand(1);
9126 SDNode *NewBR =
9127 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009128 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009129 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009130 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009131
Dale Johannesene4d209d2009-02-03 20:21:25 +00009132 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009133 Chain, Dest, CC, Cmp);
9134 X86::CondCode CCode =
9135 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9136 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009137 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009138 Cond = Cmp;
9139 addTest = false;
9140 }
9141 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009142 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009143 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9144 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9145 // It should be transformed during dag combiner except when the condition
9146 // is set by a arithmetics with overflow node.
9147 X86::CondCode CCode =
9148 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9149 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009150 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009151 Cond = Cond.getOperand(0).getOperand(1);
9152 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009153 } else if (Cond.getOpcode() == ISD::SETCC &&
9154 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9155 // For FCMP_OEQ, we can emit
9156 // two branches instead of an explicit AND instruction with a
9157 // separate test. However, we only do this if this block doesn't
9158 // have a fall-through edge, because this requires an explicit
9159 // jmp when the condition is false.
9160 if (Op.getNode()->hasOneUse()) {
9161 SDNode *User = *Op.getNode()->use_begin();
9162 // Look for an unconditional branch following this conditional branch.
9163 // We need this because we need to reverse the successors in order
9164 // to implement FCMP_OEQ.
9165 if (User->getOpcode() == ISD::BR) {
9166 SDValue FalseBB = User->getOperand(1);
9167 SDNode *NewBR =
9168 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9169 assert(NewBR == User);
9170 (void)NewBR;
9171 Dest = FalseBB;
9172
9173 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9174 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009175 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009176 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9177 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9178 Chain, Dest, CC, Cmp);
9179 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9180 Cond = Cmp;
9181 addTest = false;
9182 }
9183 }
9184 } else if (Cond.getOpcode() == ISD::SETCC &&
9185 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9186 // For FCMP_UNE, we can emit
9187 // two branches instead of an explicit AND instruction with a
9188 // separate test. However, we only do this if this block doesn't
9189 // have a fall-through edge, because this requires an explicit
9190 // jmp when the condition is false.
9191 if (Op.getNode()->hasOneUse()) {
9192 SDNode *User = *Op.getNode()->use_begin();
9193 // Look for an unconditional branch following this conditional branch.
9194 // We need this because we need to reverse the successors in order
9195 // to implement FCMP_UNE.
9196 if (User->getOpcode() == ISD::BR) {
9197 SDValue FalseBB = User->getOperand(1);
9198 SDNode *NewBR =
9199 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9200 assert(NewBR == User);
9201 (void)NewBR;
9202
9203 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9204 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009205 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009206 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9207 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9208 Chain, Dest, CC, Cmp);
9209 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9210 Cond = Cmp;
9211 addTest = false;
9212 Dest = FalseBB;
9213 }
9214 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009215 }
Evan Cheng0488db92007-09-25 01:57:46 +00009216 }
9217
9218 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009219 // Look pass the truncate.
9220 if (Cond.getOpcode() == ISD::TRUNCATE)
9221 Cond = Cond.getOperand(0);
9222
9223 // We know the result of AND is compared against zero. Try to match
9224 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009225 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009226 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9227 if (NewSetCC.getNode()) {
9228 CC = NewSetCC.getOperand(0);
9229 Cond = NewSetCC.getOperand(1);
9230 addTest = false;
9231 }
9232 }
9233 }
9234
9235 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009237 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009238 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009239 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009240 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009241 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009242}
9243
Anton Korobeynikove060b532007-04-17 19:34:00 +00009244
9245// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9246// Calls to _alloca is needed to probe the stack when allocating more than 4k
9247// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9248// that the guard pages used by the OS virtual memory manager are allocated in
9249// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009250SDValue
9251X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009252 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009253 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009254 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009255 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009256 "are being used");
9257 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009258 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009259
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009260 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009261 SDValue Chain = Op.getOperand(0);
9262 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009263 // FIXME: Ensure alignment here
9264
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009265 bool Is64Bit = Subtarget->is64Bit();
9266 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009267
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009268 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009269 MachineFunction &MF = DAG.getMachineFunction();
9270 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009271
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009272 if (Is64Bit) {
9273 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009274 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009275 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009276
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009277 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009278 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009279 if (I->hasNestAttr())
9280 report_fatal_error("Cannot use segmented stacks with functions that "
9281 "have nested arguments.");
9282 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009283
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009284 const TargetRegisterClass *AddrRegClass =
9285 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9286 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9287 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9288 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9289 DAG.getRegister(Vreg, SPTy));
9290 SDValue Ops1[2] = { Value, Chain };
9291 return DAG.getMergeValues(Ops1, 2, dl);
9292 } else {
9293 SDValue Flag;
9294 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009295
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009296 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9297 Flag = Chain.getValue(1);
9298 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009299
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009300 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9301 Flag = Chain.getValue(1);
9302
9303 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9304
9305 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9306 return DAG.getMergeValues(Ops1, 2, dl);
9307 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009308}
9309
Dan Gohmand858e902010-04-17 15:26:15 +00009310SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009311 MachineFunction &MF = DAG.getMachineFunction();
9312 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9313
Dan Gohman69de1932008-02-06 22:27:42 +00009314 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009316
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009317 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009318 // vastart just stores the address of the VarArgsFrameIndex slot into the
9319 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009320 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9321 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009322 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9323 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009324 }
9325
9326 // __va_list_tag:
9327 // gp_offset (0 - 6 * 8)
9328 // fp_offset (48 - 48 + 8 * 16)
9329 // overflow_arg_area (point to parameters coming in memory).
9330 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009331 SmallVector<SDValue, 8> MemOps;
9332 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009333 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009334 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009335 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9336 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009337 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009338 MemOps.push_back(Store);
9339
9340 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009341 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009342 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009343 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009344 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9345 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009346 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009347 MemOps.push_back(Store);
9348
9349 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009350 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009351 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009352 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9353 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009354 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9355 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009356 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009357 MemOps.push_back(Store);
9358
9359 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009360 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009361 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009362 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9363 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009364 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9365 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009366 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009367 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009368 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009369}
9370
Dan Gohmand858e902010-04-17 15:26:15 +00009371SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009372 assert(Subtarget->is64Bit() &&
9373 "LowerVAARG only handles 64-bit va_arg!");
9374 assert((Subtarget->isTargetLinux() ||
9375 Subtarget->isTargetDarwin()) &&
9376 "Unhandled target in LowerVAARG");
9377 assert(Op.getNode()->getNumOperands() == 4);
9378 SDValue Chain = Op.getOperand(0);
9379 SDValue SrcPtr = Op.getOperand(1);
9380 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9381 unsigned Align = Op.getConstantOperandVal(3);
9382 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009383
Dan Gohman320afb82010-10-12 18:00:49 +00009384 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009385 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009386 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9387 uint8_t ArgMode;
9388
9389 // Decide which area this value should be read from.
9390 // TODO: Implement the AMD64 ABI in its entirety. This simple
9391 // selection mechanism works only for the basic types.
9392 if (ArgVT == MVT::f80) {
9393 llvm_unreachable("va_arg for f80 not yet implemented");
9394 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9395 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9396 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9397 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9398 } else {
9399 llvm_unreachable("Unhandled argument type in LowerVAARG");
9400 }
9401
9402 if (ArgMode == 2) {
9403 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009404 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009405 !(DAG.getMachineFunction()
9406 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009407 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009408 }
9409
9410 // Insert VAARG_64 node into the DAG
9411 // VAARG_64 returns two values: Variable Argument Address, Chain
9412 SmallVector<SDValue, 11> InstOps;
9413 InstOps.push_back(Chain);
9414 InstOps.push_back(SrcPtr);
9415 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9416 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9417 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9418 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9419 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9420 VTs, &InstOps[0], InstOps.size(),
9421 MVT::i64,
9422 MachinePointerInfo(SV),
9423 /*Align=*/0,
9424 /*Volatile=*/false,
9425 /*ReadMem=*/true,
9426 /*WriteMem=*/true);
9427 Chain = VAARG.getValue(1);
9428
9429 // Load the next argument and return it
9430 return DAG.getLoad(ArgVT, dl,
9431 Chain,
9432 VAARG,
9433 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009434 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009435}
9436
Dan Gohmand858e902010-04-17 15:26:15 +00009437SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009438 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009439 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009440 SDValue Chain = Op.getOperand(0);
9441 SDValue DstPtr = Op.getOperand(1);
9442 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009443 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9444 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009445 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009446
Chris Lattnere72f2022010-09-21 05:40:29 +00009447 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009448 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009449 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009450 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009451}
9452
Craig Topper80e46362012-01-23 06:16:53 +00009453// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9454// may or may not be a constant. Takes immediate version of shift as input.
9455static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9456 SDValue SrcOp, SDValue ShAmt,
9457 SelectionDAG &DAG) {
9458 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9459
9460 if (isa<ConstantSDNode>(ShAmt)) {
9461 switch (Opc) {
9462 default: llvm_unreachable("Unknown target vector shift node");
9463 case X86ISD::VSHLI:
9464 case X86ISD::VSRLI:
9465 case X86ISD::VSRAI:
9466 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9467 }
9468 }
9469
9470 // Change opcode to non-immediate version
9471 switch (Opc) {
9472 default: llvm_unreachable("Unknown target vector shift node");
9473 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9474 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9475 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9476 }
9477
9478 // Need to build a vector containing shift amount
9479 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9480 SDValue ShOps[4];
9481 ShOps[0] = ShAmt;
9482 ShOps[1] = DAG.getConstant(0, MVT::i32);
9483 ShOps[2] = DAG.getUNDEF(MVT::i32);
9484 ShOps[3] = DAG.getUNDEF(MVT::i32);
9485 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9486 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9487 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9488}
9489
Dan Gohman475871a2008-07-27 21:46:04 +00009490SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009491X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009492 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009493 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009494 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009495 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009496 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009497 case Intrinsic::x86_sse_comieq_ss:
9498 case Intrinsic::x86_sse_comilt_ss:
9499 case Intrinsic::x86_sse_comile_ss:
9500 case Intrinsic::x86_sse_comigt_ss:
9501 case Intrinsic::x86_sse_comige_ss:
9502 case Intrinsic::x86_sse_comineq_ss:
9503 case Intrinsic::x86_sse_ucomieq_ss:
9504 case Intrinsic::x86_sse_ucomilt_ss:
9505 case Intrinsic::x86_sse_ucomile_ss:
9506 case Intrinsic::x86_sse_ucomigt_ss:
9507 case Intrinsic::x86_sse_ucomige_ss:
9508 case Intrinsic::x86_sse_ucomineq_ss:
9509 case Intrinsic::x86_sse2_comieq_sd:
9510 case Intrinsic::x86_sse2_comilt_sd:
9511 case Intrinsic::x86_sse2_comile_sd:
9512 case Intrinsic::x86_sse2_comigt_sd:
9513 case Intrinsic::x86_sse2_comige_sd:
9514 case Intrinsic::x86_sse2_comineq_sd:
9515 case Intrinsic::x86_sse2_ucomieq_sd:
9516 case Intrinsic::x86_sse2_ucomilt_sd:
9517 case Intrinsic::x86_sse2_ucomile_sd:
9518 case Intrinsic::x86_sse2_ucomigt_sd:
9519 case Intrinsic::x86_sse2_ucomige_sd:
9520 case Intrinsic::x86_sse2_ucomineq_sd: {
9521 unsigned Opc = 0;
9522 ISD::CondCode CC = ISD::SETCC_INVALID;
9523 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009524 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009525 case Intrinsic::x86_sse_comieq_ss:
9526 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009527 Opc = X86ISD::COMI;
9528 CC = ISD::SETEQ;
9529 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009530 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009531 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009532 Opc = X86ISD::COMI;
9533 CC = ISD::SETLT;
9534 break;
9535 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009536 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009537 Opc = X86ISD::COMI;
9538 CC = ISD::SETLE;
9539 break;
9540 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009541 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009542 Opc = X86ISD::COMI;
9543 CC = ISD::SETGT;
9544 break;
9545 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009546 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009547 Opc = X86ISD::COMI;
9548 CC = ISD::SETGE;
9549 break;
9550 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009551 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009552 Opc = X86ISD::COMI;
9553 CC = ISD::SETNE;
9554 break;
9555 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009556 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009557 Opc = X86ISD::UCOMI;
9558 CC = ISD::SETEQ;
9559 break;
9560 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009561 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009562 Opc = X86ISD::UCOMI;
9563 CC = ISD::SETLT;
9564 break;
9565 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009566 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009567 Opc = X86ISD::UCOMI;
9568 CC = ISD::SETLE;
9569 break;
9570 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009571 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009572 Opc = X86ISD::UCOMI;
9573 CC = ISD::SETGT;
9574 break;
9575 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009576 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009577 Opc = X86ISD::UCOMI;
9578 CC = ISD::SETGE;
9579 break;
9580 case Intrinsic::x86_sse_ucomineq_ss:
9581 case Intrinsic::x86_sse2_ucomineq_sd:
9582 Opc = X86ISD::UCOMI;
9583 CC = ISD::SETNE;
9584 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009585 }
Evan Cheng734503b2006-09-11 02:19:56 +00009586
Dan Gohman475871a2008-07-27 21:46:04 +00009587 SDValue LHS = Op.getOperand(1);
9588 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009589 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009590 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9592 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9593 DAG.getConstant(X86CC, MVT::i8), Cond);
9594 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009595 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009596 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009597 case Intrinsic::x86_sse2_pmulu_dq:
9598 case Intrinsic::x86_avx2_pmulu_dq:
9599 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9600 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009601 case Intrinsic::x86_sse3_hadd_ps:
9602 case Intrinsic::x86_sse3_hadd_pd:
9603 case Intrinsic::x86_avx_hadd_ps_256:
9604 case Intrinsic::x86_avx_hadd_pd_256:
9605 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9606 Op.getOperand(1), Op.getOperand(2));
9607 case Intrinsic::x86_sse3_hsub_ps:
9608 case Intrinsic::x86_sse3_hsub_pd:
9609 case Intrinsic::x86_avx_hsub_ps_256:
9610 case Intrinsic::x86_avx_hsub_pd_256:
9611 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9612 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009613 case Intrinsic::x86_ssse3_phadd_w_128:
9614 case Intrinsic::x86_ssse3_phadd_d_128:
9615 case Intrinsic::x86_avx2_phadd_w:
9616 case Intrinsic::x86_avx2_phadd_d:
9617 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9618 Op.getOperand(1), Op.getOperand(2));
9619 case Intrinsic::x86_ssse3_phsub_w_128:
9620 case Intrinsic::x86_ssse3_phsub_d_128:
9621 case Intrinsic::x86_avx2_phsub_w:
9622 case Intrinsic::x86_avx2_phsub_d:
9623 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9624 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009625 case Intrinsic::x86_avx2_psllv_d:
9626 case Intrinsic::x86_avx2_psllv_q:
9627 case Intrinsic::x86_avx2_psllv_d_256:
9628 case Intrinsic::x86_avx2_psllv_q_256:
9629 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9630 Op.getOperand(1), Op.getOperand(2));
9631 case Intrinsic::x86_avx2_psrlv_d:
9632 case Intrinsic::x86_avx2_psrlv_q:
9633 case Intrinsic::x86_avx2_psrlv_d_256:
9634 case Intrinsic::x86_avx2_psrlv_q_256:
9635 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2));
9637 case Intrinsic::x86_avx2_psrav_d:
9638 case Intrinsic::x86_avx2_psrav_d_256:
9639 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9640 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009641 case Intrinsic::x86_ssse3_pshuf_b_128:
9642 case Intrinsic::x86_avx2_pshuf_b:
9643 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9644 Op.getOperand(1), Op.getOperand(2));
9645 case Intrinsic::x86_ssse3_psign_b_128:
9646 case Intrinsic::x86_ssse3_psign_w_128:
9647 case Intrinsic::x86_ssse3_psign_d_128:
9648 case Intrinsic::x86_avx2_psign_b:
9649 case Intrinsic::x86_avx2_psign_w:
9650 case Intrinsic::x86_avx2_psign_d:
9651 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9652 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009653 case Intrinsic::x86_sse41_insertps:
9654 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9655 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9656 case Intrinsic::x86_avx_vperm2f128_ps_256:
9657 case Intrinsic::x86_avx_vperm2f128_pd_256:
9658 case Intrinsic::x86_avx_vperm2f128_si_256:
9659 case Intrinsic::x86_avx2_vperm2i128:
9660 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9661 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009662 case Intrinsic::x86_avx2_permd:
9663 case Intrinsic::x86_avx2_permps:
9664 // Operands intentionally swapped. Mask is last operand to intrinsic,
9665 // but second operand for node/intruction.
9666 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9667 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009668
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009669 // ptest and testp intrinsics. The intrinsic these come from are designed to
9670 // return an integer value, not just an instruction so lower it to the ptest
9671 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009672 case Intrinsic::x86_sse41_ptestz:
9673 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009674 case Intrinsic::x86_sse41_ptestnzc:
9675 case Intrinsic::x86_avx_ptestz_256:
9676 case Intrinsic::x86_avx_ptestc_256:
9677 case Intrinsic::x86_avx_ptestnzc_256:
9678 case Intrinsic::x86_avx_vtestz_ps:
9679 case Intrinsic::x86_avx_vtestc_ps:
9680 case Intrinsic::x86_avx_vtestnzc_ps:
9681 case Intrinsic::x86_avx_vtestz_pd:
9682 case Intrinsic::x86_avx_vtestc_pd:
9683 case Intrinsic::x86_avx_vtestnzc_pd:
9684 case Intrinsic::x86_avx_vtestz_ps_256:
9685 case Intrinsic::x86_avx_vtestc_ps_256:
9686 case Intrinsic::x86_avx_vtestnzc_ps_256:
9687 case Intrinsic::x86_avx_vtestz_pd_256:
9688 case Intrinsic::x86_avx_vtestc_pd_256:
9689 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9690 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009691 unsigned X86CC = 0;
9692 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009693 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009694 case Intrinsic::x86_avx_vtestz_ps:
9695 case Intrinsic::x86_avx_vtestz_pd:
9696 case Intrinsic::x86_avx_vtestz_ps_256:
9697 case Intrinsic::x86_avx_vtestz_pd_256:
9698 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009699 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009700 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009701 // ZF = 1
9702 X86CC = X86::COND_E;
9703 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009704 case Intrinsic::x86_avx_vtestc_ps:
9705 case Intrinsic::x86_avx_vtestc_pd:
9706 case Intrinsic::x86_avx_vtestc_ps_256:
9707 case Intrinsic::x86_avx_vtestc_pd_256:
9708 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009709 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009710 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009711 // CF = 1
9712 X86CC = X86::COND_B;
9713 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009714 case Intrinsic::x86_avx_vtestnzc_ps:
9715 case Intrinsic::x86_avx_vtestnzc_pd:
9716 case Intrinsic::x86_avx_vtestnzc_ps_256:
9717 case Intrinsic::x86_avx_vtestnzc_pd_256:
9718 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009719 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009720 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009721 // ZF and CF = 0
9722 X86CC = X86::COND_A;
9723 break;
9724 }
Eric Christopherfd179292009-08-27 18:07:15 +00009725
Eric Christopher71c67532009-07-29 00:28:05 +00009726 SDValue LHS = Op.getOperand(1);
9727 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009728 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9729 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9731 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9732 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009733 }
Evan Cheng5759f972008-05-04 09:15:50 +00009734
Craig Topper80e46362012-01-23 06:16:53 +00009735 // SSE/AVX shift intrinsics
9736 case Intrinsic::x86_sse2_psll_w:
9737 case Intrinsic::x86_sse2_psll_d:
9738 case Intrinsic::x86_sse2_psll_q:
9739 case Intrinsic::x86_avx2_psll_w:
9740 case Intrinsic::x86_avx2_psll_d:
9741 case Intrinsic::x86_avx2_psll_q:
9742 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9743 Op.getOperand(1), Op.getOperand(2));
9744 case Intrinsic::x86_sse2_psrl_w:
9745 case Intrinsic::x86_sse2_psrl_d:
9746 case Intrinsic::x86_sse2_psrl_q:
9747 case Intrinsic::x86_avx2_psrl_w:
9748 case Intrinsic::x86_avx2_psrl_d:
9749 case Intrinsic::x86_avx2_psrl_q:
9750 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9751 Op.getOperand(1), Op.getOperand(2));
9752 case Intrinsic::x86_sse2_psra_w:
9753 case Intrinsic::x86_sse2_psra_d:
9754 case Intrinsic::x86_avx2_psra_w:
9755 case Intrinsic::x86_avx2_psra_d:
9756 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9757 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009758 case Intrinsic::x86_sse2_pslli_w:
9759 case Intrinsic::x86_sse2_pslli_d:
9760 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009761 case Intrinsic::x86_avx2_pslli_w:
9762 case Intrinsic::x86_avx2_pslli_d:
9763 case Intrinsic::x86_avx2_pslli_q:
9764 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9765 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009766 case Intrinsic::x86_sse2_psrli_w:
9767 case Intrinsic::x86_sse2_psrli_d:
9768 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009769 case Intrinsic::x86_avx2_psrli_w:
9770 case Intrinsic::x86_avx2_psrli_d:
9771 case Intrinsic::x86_avx2_psrli_q:
9772 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9773 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009774 case Intrinsic::x86_sse2_psrai_w:
9775 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009776 case Intrinsic::x86_avx2_psrai_w:
9777 case Intrinsic::x86_avx2_psrai_d:
9778 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9779 Op.getOperand(1), Op.getOperand(2), DAG);
9780 // Fix vector shift instructions where the last operand is a non-immediate
9781 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009782 case Intrinsic::x86_mmx_pslli_w:
9783 case Intrinsic::x86_mmx_pslli_d:
9784 case Intrinsic::x86_mmx_pslli_q:
9785 case Intrinsic::x86_mmx_psrli_w:
9786 case Intrinsic::x86_mmx_psrli_d:
9787 case Intrinsic::x86_mmx_psrli_q:
9788 case Intrinsic::x86_mmx_psrai_w:
9789 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009790 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009791 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009792 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009793
9794 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009795 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009796 case Intrinsic::x86_mmx_pslli_w:
9797 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009798 break;
Craig Topper80e46362012-01-23 06:16:53 +00009799 case Intrinsic::x86_mmx_pslli_d:
9800 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009801 break;
Craig Topper80e46362012-01-23 06:16:53 +00009802 case Intrinsic::x86_mmx_pslli_q:
9803 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009804 break;
Craig Topper80e46362012-01-23 06:16:53 +00009805 case Intrinsic::x86_mmx_psrli_w:
9806 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009807 break;
Craig Topper80e46362012-01-23 06:16:53 +00009808 case Intrinsic::x86_mmx_psrli_d:
9809 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009810 break;
Craig Topper80e46362012-01-23 06:16:53 +00009811 case Intrinsic::x86_mmx_psrli_q:
9812 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009813 break;
Craig Topper80e46362012-01-23 06:16:53 +00009814 case Intrinsic::x86_mmx_psrai_w:
9815 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009816 break;
Craig Topper80e46362012-01-23 06:16:53 +00009817 case Intrinsic::x86_mmx_psrai_d:
9818 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009819 break;
Craig Topper80e46362012-01-23 06:16:53 +00009820 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009821 }
Mon P Wangefa42202009-09-03 19:56:25 +00009822
9823 // The vector shift intrinsics with scalars uses 32b shift amounts but
9824 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9825 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009826 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9827 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009828// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009829
Owen Andersone50ed302009-08-10 22:56:29 +00009830 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009831 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009832 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009833 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009834 Op.getOperand(1), ShAmt);
9835 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009836 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009837}
Evan Cheng72261582005-12-20 06:22:03 +00009838
Dan Gohmand858e902010-04-17 15:26:15 +00009839SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9840 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009841 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9842 MFI->setReturnAddressIsTaken(true);
9843
Bill Wendling64e87322009-01-16 19:25:27 +00009844 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009845 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009846
9847 if (Depth > 0) {
9848 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9849 SDValue Offset =
9850 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009851 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009852 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009853 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009854 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009855 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009856 }
9857
9858 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009859 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009860 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009861 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009862}
9863
Dan Gohmand858e902010-04-17 15:26:15 +00009864SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9866 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009867
Owen Andersone50ed302009-08-10 22:56:29 +00009868 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009869 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009870 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9871 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009872 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009873 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009874 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9875 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009876 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009877 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009878}
9879
Dan Gohman475871a2008-07-27 21:46:04 +00009880SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009881 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009882 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009883}
9884
Dan Gohmand858e902010-04-17 15:26:15 +00009885SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009886 SDValue Chain = Op.getOperand(0);
9887 SDValue Offset = Op.getOperand(1);
9888 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009889 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009890
Dan Gohmand8816272010-08-11 18:14:00 +00009891 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9892 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9893 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009894 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009895
Dan Gohmand8816272010-08-11 18:14:00 +00009896 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9897 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009898 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009899 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9900 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009901 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009902
Dale Johannesene4d209d2009-02-03 20:21:25 +00009903 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009905 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009906}
9907
Duncan Sands4a544a72011-09-06 13:37:06 +00009908SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9909 SelectionDAG &DAG) const {
9910 return Op.getOperand(0);
9911}
9912
9913SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9914 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009915 SDValue Root = Op.getOperand(0);
9916 SDValue Trmp = Op.getOperand(1); // trampoline
9917 SDValue FPtr = Op.getOperand(2); // nested function
9918 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009919 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920
Dan Gohman69de1932008-02-06 22:27:42 +00009921 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009922
9923 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009924 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009925
9926 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009927 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9928 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009929
Evan Cheng0e6a0522011-07-18 20:57:22 +00009930 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9931 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009932
9933 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9934
9935 // Load the pointer to the nested function into R11.
9936 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009937 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009939 Addr, MachinePointerInfo(TrmpAddr),
9940 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009941
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9943 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009944 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9945 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009946 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009947
9948 // Load the 'nest' parameter value into R10.
9949 // R10 is specified in X86CallingConv.td
9950 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009951 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9952 DAG.getConstant(10, MVT::i64));
9953 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009954 Addr, MachinePointerInfo(TrmpAddr, 10),
9955 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009956
Owen Anderson825b72b2009-08-11 20:47:22 +00009957 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9958 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009959 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9960 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009961 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009962
9963 // Jump to the nested function.
9964 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009965 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9966 DAG.getConstant(20, MVT::i64));
9967 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009968 Addr, MachinePointerInfo(TrmpAddr, 20),
9969 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009970
9971 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9973 DAG.getConstant(22, MVT::i64));
9974 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009975 MachinePointerInfo(TrmpAddr, 22),
9976 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009977
Duncan Sands4a544a72011-09-06 13:37:06 +00009978 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009979 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009980 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009981 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009982 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009983 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009984
9985 switch (CC) {
9986 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009987 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009989 case CallingConv::X86_StdCall: {
9990 // Pass 'nest' parameter in ECX.
9991 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009992 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009993
9994 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009995 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009996 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009997
Chris Lattner58d74912008-03-12 17:45:29 +00009998 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009999 unsigned InRegCount = 0;
10000 unsigned Idx = 1;
10001
10002 for (FunctionType::param_iterator I = FTy->param_begin(),
10003 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010004 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010005 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010006 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010007
10008 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010009 report_fatal_error("Nest register in use - reduce number of inreg"
10010 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010011 }
10012 }
10013 break;
10014 }
10015 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010016 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010017 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010018 // Pass 'nest' parameter in EAX.
10019 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010020 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010021 break;
10022 }
10023
Dan Gohman475871a2008-07-27 21:46:04 +000010024 SDValue OutChains[4];
10025 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010026
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10028 DAG.getConstant(10, MVT::i32));
10029 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010030
Chris Lattnera62fe662010-02-05 19:20:30 +000010031 // This is storing the opcode for MOV32ri.
10032 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010033 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010034 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010036 Trmp, MachinePointerInfo(TrmpAddr),
10037 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010038
Owen Anderson825b72b2009-08-11 20:47:22 +000010039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10040 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010041 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10042 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010043 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010044
Chris Lattnera62fe662010-02-05 19:20:30 +000010045 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10047 DAG.getConstant(5, MVT::i32));
10048 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010049 MachinePointerInfo(TrmpAddr, 5),
10050 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010051
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10053 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010054 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10055 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010056 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010057
Duncan Sands4a544a72011-09-06 13:37:06 +000010058 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010059 }
10060}
10061
Dan Gohmand858e902010-04-17 15:26:15 +000010062SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10063 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010064 /*
10065 The rounding mode is in bits 11:10 of FPSR, and has the following
10066 settings:
10067 00 Round to nearest
10068 01 Round to -inf
10069 10 Round to +inf
10070 11 Round to 0
10071
10072 FLT_ROUNDS, on the other hand, expects the following:
10073 -1 Undefined
10074 0 Round to 0
10075 1 Round to nearest
10076 2 Round to +inf
10077 3 Round to -inf
10078
10079 To perform the conversion, we do:
10080 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10081 */
10082
10083 MachineFunction &MF = DAG.getMachineFunction();
10084 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010085 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010086 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010087 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010088 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010089
10090 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010091 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010092 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010093
Michael J. Spencerec38de22010-10-10 22:04:20 +000010094
Chris Lattner2156b792010-09-22 01:11:26 +000010095 MachineMemOperand *MMO =
10096 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10097 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010098
Chris Lattner2156b792010-09-22 01:11:26 +000010099 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10100 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10101 DAG.getVTList(MVT::Other),
10102 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010103
10104 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010105 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010106 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010107
10108 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010109 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010110 DAG.getNode(ISD::SRL, DL, MVT::i16,
10111 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 CWD, DAG.getConstant(0x800, MVT::i16)),
10113 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010114 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010115 DAG.getNode(ISD::SRL, DL, MVT::i16,
10116 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010117 CWD, DAG.getConstant(0x400, MVT::i16)),
10118 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010119
Dan Gohman475871a2008-07-27 21:46:04 +000010120 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010121 DAG.getNode(ISD::AND, DL, MVT::i16,
10122 DAG.getNode(ISD::ADD, DL, MVT::i16,
10123 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 DAG.getConstant(1, MVT::i16)),
10125 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010126
10127
Duncan Sands83ec4b62008-06-06 12:08:01 +000010128 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010129 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010130}
10131
Dan Gohmand858e902010-04-17 15:26:15 +000010132SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010133 EVT VT = Op.getValueType();
10134 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010135 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010136 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010137
10138 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010139 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010140 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010141 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010142 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010143 }
Evan Cheng18efe262007-12-14 02:13:44 +000010144
Evan Cheng152804e2007-12-14 08:30:15 +000010145 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010146 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010147 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010148
10149 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010150 SDValue Ops[] = {
10151 Op,
10152 DAG.getConstant(NumBits+NumBits-1, OpVT),
10153 DAG.getConstant(X86::COND_E, MVT::i8),
10154 Op.getValue(1)
10155 };
10156 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010157
10158 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010159 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010160
Owen Anderson825b72b2009-08-11 20:47:22 +000010161 if (VT == MVT::i8)
10162 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010163 return Op;
10164}
10165
Chandler Carruthacc068e2011-12-24 10:55:54 +000010166SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10167 SelectionDAG &DAG) const {
10168 EVT VT = Op.getValueType();
10169 EVT OpVT = VT;
10170 unsigned NumBits = VT.getSizeInBits();
10171 DebugLoc dl = Op.getDebugLoc();
10172
10173 Op = Op.getOperand(0);
10174 if (VT == MVT::i8) {
10175 // Zero extend to i32 since there is not an i8 bsr.
10176 OpVT = MVT::i32;
10177 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10178 }
10179
10180 // Issue a bsr (scan bits in reverse).
10181 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10182 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10183
10184 // And xor with NumBits-1.
10185 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10186
10187 if (VT == MVT::i8)
10188 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10189 return Op;
10190}
10191
Dan Gohmand858e902010-04-17 15:26:15 +000010192SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010193 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010194 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010195 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010196 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010197
10198 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010199 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010200 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010201
10202 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010203 SDValue Ops[] = {
10204 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010205 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010206 DAG.getConstant(X86::COND_E, MVT::i8),
10207 Op.getValue(1)
10208 };
Chandler Carruth77821022011-12-24 12:12:34 +000010209 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010210}
10211
Craig Topper13894fa2011-08-24 06:14:18 +000010212// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10213// ones, and then concatenate the result back.
10214static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010215 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010216
10217 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10218 "Unsupported value type for operation");
10219
Craig Topper66ddd152012-04-27 22:54:43 +000010220 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010221 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010222
10223 // Extract the LHS vectors
10224 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010225 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10226 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010227
10228 // Extract the RHS vectors
10229 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010230 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10231 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010232
10233 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10234 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10235
10236 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10237 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10238 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10239}
10240
10241SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10242 assert(Op.getValueType().getSizeInBits() == 256 &&
10243 Op.getValueType().isInteger() &&
10244 "Only handle AVX 256-bit vector integer operation");
10245 return Lower256IntArith(Op, DAG);
10246}
10247
10248SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10249 assert(Op.getValueType().getSizeInBits() == 256 &&
10250 Op.getValueType().isInteger() &&
10251 "Only handle AVX 256-bit vector integer operation");
10252 return Lower256IntArith(Op, DAG);
10253}
10254
10255SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10256 EVT VT = Op.getValueType();
10257
10258 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010259 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010260 return Lower256IntArith(Op, DAG);
10261
Craig Topper5b209e82012-02-05 03:14:49 +000010262 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10263 "Only know how to lower V2I64/V4I64 multiply");
10264
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010265 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010266
Craig Topper5b209e82012-02-05 03:14:49 +000010267 // Ahi = psrlqi(a, 32);
10268 // Bhi = psrlqi(b, 32);
10269 //
10270 // AloBlo = pmuludq(a, b);
10271 // AloBhi = pmuludq(a, Bhi);
10272 // AhiBlo = pmuludq(Ahi, b);
10273
10274 // AloBhi = psllqi(AloBhi, 32);
10275 // AhiBlo = psllqi(AhiBlo, 32);
10276 // return AloBlo + AloBhi + AhiBlo;
10277
Craig Topperaaa643c2011-11-09 07:28:55 +000010278 SDValue A = Op.getOperand(0);
10279 SDValue B = Op.getOperand(1);
10280
Craig Topper5b209e82012-02-05 03:14:49 +000010281 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010282
Craig Topper5b209e82012-02-05 03:14:49 +000010283 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10284 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010285
Craig Topper5b209e82012-02-05 03:14:49 +000010286 // Bit cast to 32-bit vectors for MULUDQ
10287 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10288 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10289 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10290 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10291 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010292
Craig Topper5b209e82012-02-05 03:14:49 +000010293 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10294 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10295 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010296
Craig Topper5b209e82012-02-05 03:14:49 +000010297 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10298 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010299
Dale Johannesene4d209d2009-02-03 20:21:25 +000010300 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010301 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010302}
10303
Nadav Rotem43012222011-05-11 08:12:09 +000010304SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10305
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010306 EVT VT = Op.getValueType();
10307 DebugLoc dl = Op.getDebugLoc();
10308 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010309 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010310 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010311
Craig Topper1accb7e2012-01-10 06:54:16 +000010312 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010313 return SDValue();
10314
Nadav Rotem43012222011-05-11 08:12:09 +000010315 // Optimize shl/srl/sra with constant shift amount.
10316 if (isSplatVector(Amt.getNode())) {
10317 SDValue SclrAmt = Amt->getOperand(0);
10318 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10319 uint64_t ShiftAmt = C->getZExtValue();
10320
Craig Toppered2e13d2012-01-22 19:15:14 +000010321 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10322 (Subtarget->hasAVX2() &&
10323 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10324 if (Op.getOpcode() == ISD::SHL)
10325 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10326 DAG.getConstant(ShiftAmt, MVT::i32));
10327 if (Op.getOpcode() == ISD::SRL)
10328 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10329 DAG.getConstant(ShiftAmt, MVT::i32));
10330 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10331 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10332 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010333 }
10334
Craig Toppered2e13d2012-01-22 19:15:14 +000010335 if (VT == MVT::v16i8) {
10336 if (Op.getOpcode() == ISD::SHL) {
10337 // Make a large shift.
10338 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10339 DAG.getConstant(ShiftAmt, MVT::i32));
10340 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10341 // Zero out the rightmost bits.
10342 SmallVector<SDValue, 16> V(16,
10343 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10344 MVT::i8));
10345 return DAG.getNode(ISD::AND, dl, VT, SHL,
10346 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010347 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010348 if (Op.getOpcode() == ISD::SRL) {
10349 // Make a large shift.
10350 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10351 DAG.getConstant(ShiftAmt, MVT::i32));
10352 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10353 // Zero out the leftmost bits.
10354 SmallVector<SDValue, 16> V(16,
10355 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10356 MVT::i8));
10357 return DAG.getNode(ISD::AND, dl, VT, SRL,
10358 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10359 }
10360 if (Op.getOpcode() == ISD::SRA) {
10361 if (ShiftAmt == 7) {
10362 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010363 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010364 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010365 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010366
Craig Toppered2e13d2012-01-22 19:15:14 +000010367 // R s>> a === ((R u>> a) ^ m) - m
10368 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10369 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10370 MVT::i8));
10371 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10372 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10373 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10374 return Res;
10375 }
Craig Topper731dfd02012-04-23 03:42:40 +000010376 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010377 }
Craig Topper46154eb2011-11-11 07:39:23 +000010378
Craig Topper0d86d462011-11-20 00:12:05 +000010379 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10380 if (Op.getOpcode() == ISD::SHL) {
10381 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010382 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10383 DAG.getConstant(ShiftAmt, MVT::i32));
10384 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010385 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010386 SmallVector<SDValue, 32> V(32,
10387 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10388 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010389 return DAG.getNode(ISD::AND, dl, VT, SHL,
10390 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010391 }
Craig Topper0d86d462011-11-20 00:12:05 +000010392 if (Op.getOpcode() == ISD::SRL) {
10393 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010394 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10395 DAG.getConstant(ShiftAmt, MVT::i32));
10396 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010397 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010398 SmallVector<SDValue, 32> V(32,
10399 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10400 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010401 return DAG.getNode(ISD::AND, dl, VT, SRL,
10402 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10403 }
10404 if (Op.getOpcode() == ISD::SRA) {
10405 if (ShiftAmt == 7) {
10406 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010407 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010408 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010409 }
10410
10411 // R s>> a === ((R u>> a) ^ m) - m
10412 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10413 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10414 MVT::i8));
10415 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10416 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10417 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10418 return Res;
10419 }
Craig Topper731dfd02012-04-23 03:42:40 +000010420 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010421 }
Nadav Rotem43012222011-05-11 08:12:09 +000010422 }
10423 }
10424
10425 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010426 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10428 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010429
Chris Lattner7302d802012-02-06 21:56:39 +000010430 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10431 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010432 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10433 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010434 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010435 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010436
10437 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010438 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010439 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10440 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10441 }
Nadav Rotem43012222011-05-11 08:12:09 +000010442 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010443 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010444
Nate Begeman51409212010-07-28 00:21:48 +000010445 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010446 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10447 DAG.getConstant(5, MVT::i32));
10448 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010449
Lang Hames8b99c1e2011-12-17 01:08:46 +000010450 // Turn 'a' into a mask suitable for VSELECT
10451 SDValue VSelM = DAG.getConstant(0x80, VT);
10452 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010453 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010454
Lang Hames8b99c1e2011-12-17 01:08:46 +000010455 SDValue CM1 = DAG.getConstant(0x0f, VT);
10456 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010457
Lang Hames8b99c1e2011-12-17 01:08:46 +000010458 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10459 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10461 DAG.getConstant(4, MVT::i32), DAG);
10462 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010463 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10464
Nate Begeman51409212010-07-28 00:21:48 +000010465 // a += a
10466 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010467 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010468 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010469
Lang Hames8b99c1e2011-12-17 01:08:46 +000010470 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10471 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10473 DAG.getConstant(2, MVT::i32), DAG);
10474 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010475 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10476
Nate Begeman51409212010-07-28 00:21:48 +000010477 // a += a
10478 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010479 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010480 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010481
Lang Hames8b99c1e2011-12-17 01:08:46 +000010482 // return VSELECT(r, r+r, a);
10483 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010484 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010485 return R;
10486 }
Craig Topper46154eb2011-11-11 07:39:23 +000010487
10488 // Decompose 256-bit shifts into smaller 128-bit shifts.
10489 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010490 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010491 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10492 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10493
10494 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010495 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10496 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010497
10498 // Recreate the shift amount vectors
10499 SDValue Amt1, Amt2;
10500 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10501 // Constant shift amount
10502 SmallVector<SDValue, 4> Amt1Csts;
10503 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010504 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010505 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010506 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010507 Amt2Csts.push_back(Amt->getOperand(i));
10508
10509 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10510 &Amt1Csts[0], NumElems/2);
10511 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10512 &Amt2Csts[0], NumElems/2);
10513 } else {
10514 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010515 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10516 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010517 }
10518
10519 // Issue new vector shifts for the smaller types
10520 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10521 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10522
10523 // Concatenate the result back
10524 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10525 }
10526
Nate Begeman51409212010-07-28 00:21:48 +000010527 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010528}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010529
Dan Gohmand858e902010-04-17 15:26:15 +000010530SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010531 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10532 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010533 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10534 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010535 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010536 SDValue LHS = N->getOperand(0);
10537 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010538 unsigned BaseOp = 0;
10539 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010540 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010541 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010542 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010543 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010544 // A subtract of one will be selected as a INC. Note that INC doesn't
10545 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10547 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010548 BaseOp = X86ISD::INC;
10549 Cond = X86::COND_O;
10550 break;
10551 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010552 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010553 Cond = X86::COND_O;
10554 break;
10555 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010556 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010557 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010558 break;
10559 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010560 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10561 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10563 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010564 BaseOp = X86ISD::DEC;
10565 Cond = X86::COND_O;
10566 break;
10567 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010568 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010569 Cond = X86::COND_O;
10570 break;
10571 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010572 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010573 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010574 break;
10575 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010576 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010577 Cond = X86::COND_O;
10578 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010579 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10580 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10581 MVT::i32);
10582 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010583
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010584 SDValue SetCC =
10585 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10586 DAG.getConstant(X86::COND_O, MVT::i32),
10587 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010588
Dan Gohman6e5fda22011-07-22 18:45:15 +000010589 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010590 }
Bill Wendling74c37652008-12-09 22:08:41 +000010591 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010592
Bill Wendling61edeb52008-12-02 01:06:39 +000010593 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010594 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010595 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010596
Bill Wendling61edeb52008-12-02 01:06:39 +000010597 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010598 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10599 DAG.getConstant(Cond, MVT::i32),
10600 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010601
Dan Gohman6e5fda22011-07-22 18:45:15 +000010602 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010603}
10604
Chad Rosier30450e82011-12-22 22:35:21 +000010605SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10606 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010607 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010608 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10609 EVT VT = Op.getValueType();
10610
Craig Toppered2e13d2012-01-22 19:15:14 +000010611 if (!Subtarget->hasSSE2() || !VT.isVector())
10612 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010613
Craig Toppered2e13d2012-01-22 19:15:14 +000010614 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10615 ExtraVT.getScalarType().getSizeInBits();
10616 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10617
10618 switch (VT.getSimpleVT().SimpleTy) {
10619 default: return SDValue();
10620 case MVT::v8i32:
10621 case MVT::v16i16:
10622 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010623 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010624 if (!Subtarget->hasAVX2()) {
10625 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010626 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010627
Craig Toppered2e13d2012-01-22 19:15:14 +000010628 // Extract the LHS vectors
10629 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010630 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10631 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010632
Craig Toppered2e13d2012-01-22 19:15:14 +000010633 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10634 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010635
Craig Toppered2e13d2012-01-22 19:15:14 +000010636 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010637 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010638 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10639 ExtraNumElems/2);
10640 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010641
Craig Toppered2e13d2012-01-22 19:15:14 +000010642 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10643 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010644
Craig Toppered2e13d2012-01-22 19:15:14 +000010645 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10646 }
10647 // fall through
10648 case MVT::v4i32:
10649 case MVT::v8i16: {
10650 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10651 Op.getOperand(0), ShAmt, DAG);
10652 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010653 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010654 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010655}
10656
10657
Eric Christopher9a9d2752010-07-22 02:48:34 +000010658SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10659 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010660
Eric Christopher77ed1352011-07-08 00:04:56 +000010661 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10662 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010663 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010664 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010665 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010666 SDValue Ops[] = {
10667 DAG.getRegister(X86::ESP, MVT::i32), // Base
10668 DAG.getTargetConstant(1, MVT::i8), // Scale
10669 DAG.getRegister(0, MVT::i32), // Index
10670 DAG.getTargetConstant(0, MVT::i32), // Disp
10671 DAG.getRegister(0, MVT::i32), // Segment.
10672 Zero,
10673 Chain
10674 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010675 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010676 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10677 array_lengthof(Ops));
10678 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010679 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010680
Eric Christopher9a9d2752010-07-22 02:48:34 +000010681 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010682 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010683 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010684
Chris Lattner132929a2010-08-14 17:26:09 +000010685 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10686 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10687 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10688 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010689
Chris Lattner132929a2010-08-14 17:26:09 +000010690 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10691 if (!Op1 && !Op2 && !Op3 && Op4)
10692 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010693
Chris Lattner132929a2010-08-14 17:26:09 +000010694 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10695 if (Op1 && !Op2 && !Op3 && !Op4)
10696 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010697
10698 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010699 // (MFENCE)>;
10700 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010701}
10702
Eli Friedman14648462011-07-27 22:21:52 +000010703SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10704 SelectionDAG &DAG) const {
10705 DebugLoc dl = Op.getDebugLoc();
10706 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10707 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10708 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10709 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10710
10711 // The only fence that needs an instruction is a sequentially-consistent
10712 // cross-thread fence.
10713 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10714 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10715 // no-sse2). There isn't any reason to disable it if the target processor
10716 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010717 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010718 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10719
10720 SDValue Chain = Op.getOperand(0);
10721 SDValue Zero = DAG.getConstant(0, MVT::i32);
10722 SDValue Ops[] = {
10723 DAG.getRegister(X86::ESP, MVT::i32), // Base
10724 DAG.getTargetConstant(1, MVT::i8), // Scale
10725 DAG.getRegister(0, MVT::i32), // Index
10726 DAG.getTargetConstant(0, MVT::i32), // Disp
10727 DAG.getRegister(0, MVT::i32), // Segment.
10728 Zero,
10729 Chain
10730 };
10731 SDNode *Res =
10732 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10733 array_lengthof(Ops));
10734 return SDValue(Res, 0);
10735 }
10736
10737 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10738 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10739}
10740
10741
Dan Gohmand858e902010-04-17 15:26:15 +000010742SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010743 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010744 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010745 unsigned Reg = 0;
10746 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010747 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010748 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010749 case MVT::i8: Reg = X86::AL; size = 1; break;
10750 case MVT::i16: Reg = X86::AX; size = 2; break;
10751 case MVT::i32: Reg = X86::EAX; size = 4; break;
10752 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010753 assert(Subtarget->is64Bit() && "Node not type legal!");
10754 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010755 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010756 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010757 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010758 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010759 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010760 Op.getOperand(1),
10761 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010762 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010763 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010764 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010765 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10766 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10767 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010768 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010769 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010770 return cpOut;
10771}
10772
Duncan Sands1607f052008-12-01 11:39:25 +000010773SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010774 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010775 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010776 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010777 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010778 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010779 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10781 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010782 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10784 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010785 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010786 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010787 rdx.getValue(1)
10788 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010789 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010790}
10791
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010792SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010793 SelectionDAG &DAG) const {
10794 EVT SrcVT = Op.getOperand(0).getValueType();
10795 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010796 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010797 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010798 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010799 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010800 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010801 // i64 <=> MMX conversions are Legal.
10802 if (SrcVT==MVT::i64 && DstVT.isVector())
10803 return Op;
10804 if (DstVT==MVT::i64 && SrcVT.isVector())
10805 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010806 // MMX <=> MMX conversions are Legal.
10807 if (SrcVT.isVector() && DstVT.isVector())
10808 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010809 // All other conversions need to be expanded.
10810 return SDValue();
10811}
Chris Lattner5b856542010-12-20 00:59:46 +000010812
Dan Gohmand858e902010-04-17 15:26:15 +000010813SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010814 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010815 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010816 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010817 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010818 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010819 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010820 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010821 Node->getOperand(0),
10822 Node->getOperand(1), negOp,
10823 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010824 cast<AtomicSDNode>(Node)->getAlignment(),
10825 cast<AtomicSDNode>(Node)->getOrdering(),
10826 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010827}
10828
Eli Friedman327236c2011-08-24 20:50:09 +000010829static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10830 SDNode *Node = Op.getNode();
10831 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010832 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010833
10834 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010835 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10836 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10837 // (The only way to get a 16-byte store is cmpxchg16b)
10838 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10839 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10840 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010841 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10842 cast<AtomicSDNode>(Node)->getMemoryVT(),
10843 Node->getOperand(0),
10844 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010845 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010846 cast<AtomicSDNode>(Node)->getOrdering(),
10847 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010848 return Swap.getValue(1);
10849 }
10850 // Other atomic stores have a simple pattern.
10851 return Op;
10852}
10853
Chris Lattner5b856542010-12-20 00:59:46 +000010854static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10855 EVT VT = Op.getNode()->getValueType(0);
10856
10857 // Let legalize expand this if it isn't a legal type yet.
10858 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10859 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010860
Chris Lattner5b856542010-12-20 00:59:46 +000010861 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010862
Chris Lattner5b856542010-12-20 00:59:46 +000010863 unsigned Opc;
10864 bool ExtraOp = false;
10865 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010866 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010867 case ISD::ADDC: Opc = X86ISD::ADD; break;
10868 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10869 case ISD::SUBC: Opc = X86ISD::SUB; break;
10870 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10871 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010872
Chris Lattner5b856542010-12-20 00:59:46 +000010873 if (!ExtraOp)
10874 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10875 Op.getOperand(1));
10876 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10877 Op.getOperand(1), Op.getOperand(2));
10878}
10879
Evan Cheng0db9fe62006-04-25 20:13:52 +000010880/// LowerOperation - Provide custom lowering hooks for some operations.
10881///
Dan Gohmand858e902010-04-17 15:26:15 +000010882SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010883 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010884 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010885 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010886 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010887 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010888 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10889 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010890 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010891 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010892 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010893 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10894 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10895 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010896 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010897 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010898 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10899 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10900 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010901 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010902 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010903 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010904 case ISD::SHL_PARTS:
10905 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010906 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010907 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010908 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010909 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010910 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010911 case ISD::FABS: return LowerFABS(Op, DAG);
10912 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010913 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010914 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010915 case ISD::SETCC: return LowerSETCC(Op, DAG);
10916 case ISD::SELECT: return LowerSELECT(Op, DAG);
10917 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010918 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010919 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010920 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010921 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010922 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010923 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10924 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010925 case ISD::FRAME_TO_ARGS_OFFSET:
10926 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010927 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010928 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010929 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10930 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010931 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010932 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010933 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010934 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010935 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010936 case ISD::SRA:
10937 case ISD::SRL:
10938 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010939 case ISD::SADDO:
10940 case ISD::UADDO:
10941 case ISD::SSUBO:
10942 case ISD::USUBO:
10943 case ISD::SMULO:
10944 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010945 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010946 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010947 case ISD::ADDC:
10948 case ISD::ADDE:
10949 case ISD::SUBC:
10950 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010951 case ISD::ADD: return LowerADD(Op, DAG);
10952 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010953 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010954}
10955
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010956static void ReplaceATOMIC_LOAD(SDNode *Node,
10957 SmallVectorImpl<SDValue> &Results,
10958 SelectionDAG &DAG) {
10959 DebugLoc dl = Node->getDebugLoc();
10960 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10961
10962 // Convert wide load -> cmpxchg8b/cmpxchg16b
10963 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10964 // (The only way to get a 16-byte load is cmpxchg16b)
10965 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010966 SDValue Zero = DAG.getConstant(0, VT);
10967 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010968 Node->getOperand(0),
10969 Node->getOperand(1), Zero, Zero,
10970 cast<AtomicSDNode>(Node)->getMemOperand(),
10971 cast<AtomicSDNode>(Node)->getOrdering(),
10972 cast<AtomicSDNode>(Node)->getSynchScope());
10973 Results.push_back(Swap.getValue(0));
10974 Results.push_back(Swap.getValue(1));
10975}
10976
Duncan Sands1607f052008-12-01 11:39:25 +000010977void X86TargetLowering::
10978ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010979 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010980 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010981 assert (Node->getValueType(0) == MVT::i64 &&
10982 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010983
10984 SDValue Chain = Node->getOperand(0);
10985 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010986 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010987 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010988 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010989 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010990 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010991 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010992 SDValue Result =
10993 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10994 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010995 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010996 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010997 Results.push_back(Result.getValue(2));
10998}
10999
Duncan Sands126d9072008-07-04 11:47:58 +000011000/// ReplaceNodeResults - Replace a node with an illegal result type
11001/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011002void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11003 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011004 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011005 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011006 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011007 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011008 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011009 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011010 case ISD::ADDC:
11011 case ISD::ADDE:
11012 case ISD::SUBC:
11013 case ISD::SUBE:
11014 // We don't want to expand or promote these.
11015 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011016 case ISD::FP_TO_SINT:
11017 case ISD::FP_TO_UINT: {
11018 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11019
11020 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11021 return;
11022
Eli Friedman948e95a2009-05-23 09:59:16 +000011023 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011024 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011025 SDValue FIST = Vals.first, StackSlot = Vals.second;
11026 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011027 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011028 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011029 if (StackSlot.getNode() != 0)
11030 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11031 MachinePointerInfo(),
11032 false, false, false, 0));
11033 else
11034 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011035 }
11036 return;
11037 }
11038 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011039 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011040 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011041 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011042 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011043 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011044 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011045 eax.getValue(2));
11046 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11047 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011048 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011049 Results.push_back(edx.getValue(1));
11050 return;
11051 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011052 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011053 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011054 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011055 bool Regs64bit = T == MVT::i128;
11056 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011057 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011058 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11059 DAG.getConstant(0, HalfT));
11060 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11061 DAG.getConstant(1, HalfT));
11062 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11063 Regs64bit ? X86::RAX : X86::EAX,
11064 cpInL, SDValue());
11065 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11066 Regs64bit ? X86::RDX : X86::EDX,
11067 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011068 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011069 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11070 DAG.getConstant(0, HalfT));
11071 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11072 DAG.getConstant(1, HalfT));
11073 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11074 Regs64bit ? X86::RBX : X86::EBX,
11075 swapInL, cpInH.getValue(1));
11076 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11077 Regs64bit ? X86::RCX : X86::ECX,
11078 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011079 SDValue Ops[] = { swapInH.getValue(0),
11080 N->getOperand(1),
11081 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011082 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011083 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011084 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11085 X86ISD::LCMPXCHG8_DAG;
11086 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011087 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011088 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11089 Regs64bit ? X86::RAX : X86::EAX,
11090 HalfT, Result.getValue(1));
11091 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11092 Regs64bit ? X86::RDX : X86::EDX,
11093 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011094 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011095 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011096 Results.push_back(cpOutH.getValue(1));
11097 return;
11098 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011099 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011100 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11101 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011102 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011103 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11104 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011105 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011106 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11107 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011108 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011109 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11110 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011111 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011112 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11113 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011114 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011115 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11116 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011117 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011118 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11119 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011120 case ISD::ATOMIC_LOAD:
11121 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011122 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011123}
11124
Evan Cheng72261582005-12-20 06:22:03 +000011125const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11126 switch (Opcode) {
11127 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011128 case X86ISD::BSF: return "X86ISD::BSF";
11129 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011130 case X86ISD::SHLD: return "X86ISD::SHLD";
11131 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011132 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011133 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011134 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011135 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011136 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011137 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011138 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11139 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11140 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011141 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011142 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011143 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011144 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011145 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011146 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011147 case X86ISD::COMI: return "X86ISD::COMI";
11148 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011149 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011150 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011151 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11152 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011153 case X86ISD::CMOV: return "X86ISD::CMOV";
11154 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011155 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011156 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11157 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011158 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011159 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011160 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011161 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011162 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011163 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11164 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011165 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011166 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011167 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011168 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011169 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011170 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11171 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11172 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011173 case X86ISD::HADD: return "X86ISD::HADD";
11174 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011175 case X86ISD::FHADD: return "X86ISD::FHADD";
11176 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011177 case X86ISD::FMAX: return "X86ISD::FMAX";
11178 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011179 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11180 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011181 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011182 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011183 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011184 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011185 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011186 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011187 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011188 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11189 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011190 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11191 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11192 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11193 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11194 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11195 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011196 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11197 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011198 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11199 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011200 case X86ISD::VSHL: return "X86ISD::VSHL";
11201 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011202 case X86ISD::VSRA: return "X86ISD::VSRA";
11203 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11204 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11205 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011206 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011207 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11208 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011209 case X86ISD::ADD: return "X86ISD::ADD";
11210 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011211 case X86ISD::ADC: return "X86ISD::ADC";
11212 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011213 case X86ISD::SMUL: return "X86ISD::SMUL";
11214 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011215 case X86ISD::INC: return "X86ISD::INC";
11216 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011217 case X86ISD::OR: return "X86ISD::OR";
11218 case X86ISD::XOR: return "X86ISD::XOR";
11219 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011220 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011221 case X86ISD::BLSI: return "X86ISD::BLSI";
11222 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11223 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011224 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011225 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011226 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011227 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11228 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11229 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011230 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011231 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011232 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011233 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011234 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011235 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11236 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011237 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11238 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11239 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011240 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11241 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011242 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11243 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011244 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011245 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011246 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011247 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11248 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011249 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011250 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011251 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011252 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011253 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011254 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011255 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011256 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011257 }
11258}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011259
Chris Lattnerc9addb72007-03-30 23:15:24 +000011260// isLegalAddressingMode - Return true if the addressing mode represented
11261// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011262bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011263 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011264 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011265 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011266 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011267
Chris Lattnerc9addb72007-03-30 23:15:24 +000011268 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011269 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011270 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011271
Chris Lattnerc9addb72007-03-30 23:15:24 +000011272 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011273 unsigned GVFlags =
11274 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011275
Chris Lattnerdfed4132009-07-10 07:38:24 +000011276 // If a reference to this global requires an extra load, we can't fold it.
11277 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011278 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011279
Chris Lattnerdfed4132009-07-10 07:38:24 +000011280 // If BaseGV requires a register for the PIC base, we cannot also have a
11281 // BaseReg specified.
11282 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011283 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011284
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011285 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011286 if ((M != CodeModel::Small || R != Reloc::Static) &&
11287 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011288 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011289 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011290
Chris Lattnerc9addb72007-03-30 23:15:24 +000011291 switch (AM.Scale) {
11292 case 0:
11293 case 1:
11294 case 2:
11295 case 4:
11296 case 8:
11297 // These scales always work.
11298 break;
11299 case 3:
11300 case 5:
11301 case 9:
11302 // These scales are formed with basereg+scalereg. Only accept if there is
11303 // no basereg yet.
11304 if (AM.HasBaseReg)
11305 return false;
11306 break;
11307 default: // Other stuff never works.
11308 return false;
11309 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011310
Chris Lattnerc9addb72007-03-30 23:15:24 +000011311 return true;
11312}
11313
11314
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011315bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011316 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011317 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011318 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11319 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011320 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011321 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011322 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011323}
11324
Owen Andersone50ed302009-08-10 22:56:29 +000011325bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011326 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011327 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011328 unsigned NumBits1 = VT1.getSizeInBits();
11329 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011330 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011331 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011332 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011333}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011334
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011335bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011336 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011337 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011338}
11339
Owen Andersone50ed302009-08-10 22:56:29 +000011340bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011341 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011342 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011343}
11344
Owen Andersone50ed302009-08-10 22:56:29 +000011345bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011346 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011347 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011348}
11349
Evan Cheng60c07e12006-07-05 22:17:51 +000011350/// isShuffleMaskLegal - Targets can use this to indicate that they only
11351/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11352/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11353/// are assumed to be legal.
11354bool
Eric Christopherfd179292009-08-27 18:07:15 +000011355X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011356 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011357 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011358 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011359 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011360
Nate Begemana09008b2009-10-19 02:17:23 +000011361 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011362 return (VT.getVectorNumElements() == 2 ||
11363 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11364 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011365 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011366 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011367 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11368 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011369 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011370 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11371 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011372 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11373 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011374}
11375
Dan Gohman7d8143f2008-04-09 20:09:42 +000011376bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011377X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011378 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011379 unsigned NumElts = VT.getVectorNumElements();
11380 // FIXME: This collection of masks seems suspect.
11381 if (NumElts == 2)
11382 return true;
11383 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11384 return (isMOVLMask(Mask, VT) ||
11385 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011386 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11387 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011388 }
11389 return false;
11390}
11391
11392//===----------------------------------------------------------------------===//
11393// X86 Scheduler Hooks
11394//===----------------------------------------------------------------------===//
11395
Mon P Wang63307c32008-05-05 19:05:59 +000011396// private utility function
11397MachineBasicBlock *
11398X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11399 MachineBasicBlock *MBB,
11400 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011401 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011402 unsigned LoadOpc,
11403 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011404 unsigned notOpc,
11405 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011406 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011407 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011408 // For the atomic bitwise operator, we generate
11409 // thisMBB:
11410 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011411 // ld t1 = [bitinstr.addr]
11412 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011413 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011414 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011415 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011416 // bz newMBB
11417 // fallthrough -->nextMBB
11418 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11419 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011420 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011421 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011422
Mon P Wang63307c32008-05-05 19:05:59 +000011423 /// First build the CFG
11424 MachineFunction *F = MBB->getParent();
11425 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011426 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11427 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11428 F->insert(MBBIter, newMBB);
11429 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Dan Gohman14152b42010-07-06 20:24:04 +000011431 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11432 nextMBB->splice(nextMBB->begin(), thisMBB,
11433 llvm::next(MachineBasicBlock::iterator(bInstr)),
11434 thisMBB->end());
11435 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011436
Mon P Wang63307c32008-05-05 19:05:59 +000011437 // Update thisMBB to fall through to newMBB
11438 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Mon P Wang63307c32008-05-05 19:05:59 +000011440 // newMBB jumps to itself and fall through to nextMBB
11441 newMBB->addSuccessor(nextMBB);
11442 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011443
Mon P Wang63307c32008-05-05 19:05:59 +000011444 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011445 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011446 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011447 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011448 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011449 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011450 int numArgs = bInstr->getNumOperands() - 1;
11451 for (int i=0; i < numArgs; ++i)
11452 argOpers[i] = &bInstr->getOperand(i+1);
11453
11454 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011455 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011456 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011457
Dale Johannesen140be2d2008-08-19 18:47:28 +000011458 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011459 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011460 for (int i=0; i <= lastAddrIndx; ++i)
11461 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011462
Dale Johannesen140be2d2008-08-19 18:47:28 +000011463 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011464 assert((argOpers[valArgIndx]->isReg() ||
11465 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011466 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011467 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011468 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011469 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011470 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011471 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011472 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011473
Richard Smith42fc29e2012-04-13 22:47:00 +000011474 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11475 if (Invert) {
11476 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11477 }
11478 else
11479 t3 = t2;
11480
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011481 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011482 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dale Johannesene4d209d2009-02-03 20:21:25 +000011484 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011485 for (int i=0; i <= lastAddrIndx; ++i)
11486 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011487 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011488 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011489 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11490 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011491
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011492 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011493 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011494
Mon P Wang63307c32008-05-05 19:05:59 +000011495 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011496 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011497
Dan Gohman14152b42010-07-06 20:24:04 +000011498 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011499 return nextMBB;
11500}
11501
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011502// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011503MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11505 MachineBasicBlock *MBB,
11506 unsigned regOpcL,
11507 unsigned regOpcH,
11508 unsigned immOpcL,
11509 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011510 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 // For the atomic bitwise operator, we generate
11512 // thisMBB (instructions are in pairs, except cmpxchg8b)
11513 // ld t1,t2 = [bitinstr.addr]
11514 // newMBB:
11515 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11516 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011517 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011518 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 // mov ECX, EBX <- t5, t6
11520 // mov EAX, EDX <- t1, t2
11521 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11522 // mov t3, t4 <- EAX, EDX
11523 // bz newMBB
11524 // result in out1, out2
11525 // fallthrough -->nextMBB
11526
Craig Topperc9099502012-04-20 06:31:50 +000011527 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529 const unsigned NotOpc = X86::NOT32r;
11530 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11531 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11532 MachineFunction::iterator MBBIter = MBB;
11533 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 /// First build the CFG
11536 MachineFunction *F = MBB->getParent();
11537 MachineBasicBlock *thisMBB = MBB;
11538 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11539 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11540 F->insert(MBBIter, newMBB);
11541 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011542
Dan Gohman14152b42010-07-06 20:24:04 +000011543 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11544 nextMBB->splice(nextMBB->begin(), thisMBB,
11545 llvm::next(MachineBasicBlock::iterator(bInstr)),
11546 thisMBB->end());
11547 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011548
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 // Update thisMBB to fall through to newMBB
11550 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011551
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 // newMBB jumps to itself and fall through to nextMBB
11553 newMBB->addSuccessor(nextMBB);
11554 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011555
Dale Johannesene4d209d2009-02-03 20:21:25 +000011556 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011557 // Insert instructions into newMBB based on incoming instruction
11558 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011559 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011560 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561 MachineOperand& dest1Oper = bInstr->getOperand(0);
11562 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011563 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11564 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011565 argOpers[i] = &bInstr->getOperand(i+2);
11566
Dan Gohman71ea4e52010-05-14 21:01:44 +000011567 // We use some of the operands multiple times, so conservatively just
11568 // clear any kill flags that might be present.
11569 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11570 argOpers[i]->setIsKill(false);
11571 }
11572
Evan Chengad5b52f2010-01-08 19:14:57 +000011573 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011574 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011575
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011576 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011577 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011578 for (int i=0; i <= lastAddrIndx; ++i)
11579 (*MIB).addOperand(*argOpers[i]);
11580 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011582 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011583 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011585 MachineOperand newOp3 = *(argOpers[3]);
11586 if (newOp3.isImm())
11587 newOp3.setImm(newOp3.getImm()+4);
11588 else
11589 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011591 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011592
11593 // t3/4 are defined later, at the bottom of the loop
11594 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11595 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011596 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011597 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011598 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11600
Evan Cheng306b4ca2010-01-08 23:41:50 +000011601 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011602 // the PHI instructions.
11603 t1 = dest1Oper.getReg();
11604 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011606 int valArgIndx = lastAddrIndx + 1;
11607 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011608 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 "invalid operand");
11610 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11611 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011612 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011613 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011614 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011615 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011616 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011617 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011618 (*MIB).addOperand(*argOpers[valArgIndx]);
11619 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011620 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011621 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011622 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011623 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011624 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011625 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011626 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011627 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011628 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011629 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011630
Richard Smith42fc29e2012-04-13 22:47:00 +000011631 unsigned t7, t8;
11632 if (Invert) {
11633 t7 = F->getRegInfo().createVirtualRegister(RC);
11634 t8 = F->getRegInfo().createVirtualRegister(RC);
11635 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11636 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11637 } else {
11638 t7 = t5;
11639 t8 = t6;
11640 }
11641
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011642 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011643 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011644 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011645 MIB.addReg(t2);
11646
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011647 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011648 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011649 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011650 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011651
Dale Johannesene4d209d2009-02-03 20:21:25 +000011652 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011653 for (int i=0; i <= lastAddrIndx; ++i)
11654 (*MIB).addOperand(*argOpers[i]);
11655
11656 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011657 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11658 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011659
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011660 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011661 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011662 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011663 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011664
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011665 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011666 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011667
Dan Gohman14152b42010-07-06 20:24:04 +000011668 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 return nextMBB;
11670}
11671
11672// private utility function
11673MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011674X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11675 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011676 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011677 // For the atomic min/max operator, we generate
11678 // thisMBB:
11679 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011680 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011681 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011682 // cmp t1, t2
11683 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011684 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011685 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11686 // bz newMBB
11687 // fallthrough -->nextMBB
11688 //
11689 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11690 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011691 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011692 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011693
Mon P Wang63307c32008-05-05 19:05:59 +000011694 /// First build the CFG
11695 MachineFunction *F = MBB->getParent();
11696 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011697 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11698 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11699 F->insert(MBBIter, newMBB);
11700 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011701
Dan Gohman14152b42010-07-06 20:24:04 +000011702 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11703 nextMBB->splice(nextMBB->begin(), thisMBB,
11704 llvm::next(MachineBasicBlock::iterator(mInstr)),
11705 thisMBB->end());
11706 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011707
Mon P Wang63307c32008-05-05 19:05:59 +000011708 // Update thisMBB to fall through to newMBB
11709 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011710
Mon P Wang63307c32008-05-05 19:05:59 +000011711 // newMBB jumps to newMBB and fall through to nextMBB
11712 newMBB->addSuccessor(nextMBB);
11713 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011714
Dale Johannesene4d209d2009-02-03 20:21:25 +000011715 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011716 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011717 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011718 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011719 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011720 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011721 int numArgs = mInstr->getNumOperands() - 1;
11722 for (int i=0; i < numArgs; ++i)
11723 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011724
Mon P Wang63307c32008-05-05 19:05:59 +000011725 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011726 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011727 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011728
Craig Topperc9099502012-04-20 06:31:50 +000011729 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011730 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011731 for (int i=0; i <= lastAddrIndx; ++i)
11732 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011733
Mon P Wang63307c32008-05-05 19:05:59 +000011734 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011735 assert((argOpers[valArgIndx]->isReg() ||
11736 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011737 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011738
Craig Topperc9099502012-04-20 06:31:50 +000011739 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011740 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011741 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011742 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011743 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011744 (*MIB).addOperand(*argOpers[valArgIndx]);
11745
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011746 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011747 MIB.addReg(t1);
11748
Dale Johannesene4d209d2009-02-03 20:21:25 +000011749 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011750 MIB.addReg(t1);
11751 MIB.addReg(t2);
11752
11753 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011754 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011755 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011756 MIB.addReg(t2);
11757 MIB.addReg(t1);
11758
11759 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011760 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011761 for (int i=0; i <= lastAddrIndx; ++i)
11762 (*MIB).addOperand(*argOpers[i]);
11763 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011764 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011765 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11766 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011767
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011768 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011769 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011770
Mon P Wang63307c32008-05-05 19:05:59 +000011771 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011772 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011773
Dan Gohman14152b42010-07-06 20:24:04 +000011774 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011775 return nextMBB;
11776}
11777
Eric Christopherf83a5de2009-08-27 18:08:16 +000011778// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011779// or XMM0_V32I8 in AVX all of this code can be replaced with that
11780// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011781MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011782X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011783 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011784 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011785 "Target must have SSE4.2 or AVX features enabled");
11786
Eric Christopherb120ab42009-08-18 22:50:32 +000011787 DebugLoc dl = MI->getDebugLoc();
11788 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011789 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011790 if (!Subtarget->hasAVX()) {
11791 if (memArg)
11792 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11793 else
11794 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11795 } else {
11796 if (memArg)
11797 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11798 else
11799 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11800 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011801
Eric Christopher41c902f2010-11-30 08:20:21 +000011802 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011803 for (unsigned i = 0; i < numArgs; ++i) {
11804 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011805 if (!(Op.isReg() && Op.isImplicit()))
11806 MIB.addOperand(Op);
11807 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011808 BuildMI(*BB, MI, dl,
11809 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11810 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011811 .addReg(X86::XMM0);
11812
Dan Gohman14152b42010-07-06 20:24:04 +000011813 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011814 return BB;
11815}
11816
11817MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011818X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011819 DebugLoc dl = MI->getDebugLoc();
11820 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011821
Eric Christopher228232b2010-11-30 07:20:12 +000011822 // Address into RAX/EAX, other two args into ECX, EDX.
11823 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11824 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11825 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11826 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011827 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011828
Eric Christopher228232b2010-11-30 07:20:12 +000011829 unsigned ValOps = X86::AddrNumOperands;
11830 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11831 .addReg(MI->getOperand(ValOps).getReg());
11832 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11833 .addReg(MI->getOperand(ValOps+1).getReg());
11834
11835 // The instruction doesn't actually take any operands though.
11836 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011837
Eric Christopher228232b2010-11-30 07:20:12 +000011838 MI->eraseFromParent(); // The pseudo is gone now.
11839 return BB;
11840}
11841
11842MachineBasicBlock *
11843X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011844 DebugLoc dl = MI->getDebugLoc();
11845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011846
Eric Christopher228232b2010-11-30 07:20:12 +000011847 // First arg in ECX, the second in EAX.
11848 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11849 .addReg(MI->getOperand(0).getReg());
11850 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11851 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011852
Eric Christopher228232b2010-11-30 07:20:12 +000011853 // The instruction doesn't actually take any operands though.
11854 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011855
Eric Christopher228232b2010-11-30 07:20:12 +000011856 MI->eraseFromParent(); // The pseudo is gone now.
11857 return BB;
11858}
11859
11860MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011861X86TargetLowering::EmitVAARG64WithCustomInserter(
11862 MachineInstr *MI,
11863 MachineBasicBlock *MBB) const {
11864 // Emit va_arg instruction on X86-64.
11865
11866 // Operands to this pseudo-instruction:
11867 // 0 ) Output : destination address (reg)
11868 // 1-5) Input : va_list address (addr, i64mem)
11869 // 6 ) ArgSize : Size (in bytes) of vararg type
11870 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11871 // 8 ) Align : Alignment of type
11872 // 9 ) EFLAGS (implicit-def)
11873
11874 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11875 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11876
11877 unsigned DestReg = MI->getOperand(0).getReg();
11878 MachineOperand &Base = MI->getOperand(1);
11879 MachineOperand &Scale = MI->getOperand(2);
11880 MachineOperand &Index = MI->getOperand(3);
11881 MachineOperand &Disp = MI->getOperand(4);
11882 MachineOperand &Segment = MI->getOperand(5);
11883 unsigned ArgSize = MI->getOperand(6).getImm();
11884 unsigned ArgMode = MI->getOperand(7).getImm();
11885 unsigned Align = MI->getOperand(8).getImm();
11886
11887 // Memory Reference
11888 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11889 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11890 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11891
11892 // Machine Information
11893 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11894 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11895 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11896 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11897 DebugLoc DL = MI->getDebugLoc();
11898
11899 // struct va_list {
11900 // i32 gp_offset
11901 // i32 fp_offset
11902 // i64 overflow_area (address)
11903 // i64 reg_save_area (address)
11904 // }
11905 // sizeof(va_list) = 24
11906 // alignment(va_list) = 8
11907
11908 unsigned TotalNumIntRegs = 6;
11909 unsigned TotalNumXMMRegs = 8;
11910 bool UseGPOffset = (ArgMode == 1);
11911 bool UseFPOffset = (ArgMode == 2);
11912 unsigned MaxOffset = TotalNumIntRegs * 8 +
11913 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11914
11915 /* Align ArgSize to a multiple of 8 */
11916 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11917 bool NeedsAlign = (Align > 8);
11918
11919 MachineBasicBlock *thisMBB = MBB;
11920 MachineBasicBlock *overflowMBB;
11921 MachineBasicBlock *offsetMBB;
11922 MachineBasicBlock *endMBB;
11923
11924 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11925 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11926 unsigned OffsetReg = 0;
11927
11928 if (!UseGPOffset && !UseFPOffset) {
11929 // If we only pull from the overflow region, we don't create a branch.
11930 // We don't need to alter control flow.
11931 OffsetDestReg = 0; // unused
11932 OverflowDestReg = DestReg;
11933
11934 offsetMBB = NULL;
11935 overflowMBB = thisMBB;
11936 endMBB = thisMBB;
11937 } else {
11938 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11939 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11940 // If not, pull from overflow_area. (branch to overflowMBB)
11941 //
11942 // thisMBB
11943 // | .
11944 // | .
11945 // offsetMBB overflowMBB
11946 // | .
11947 // | .
11948 // endMBB
11949
11950 // Registers for the PHI in endMBB
11951 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11952 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11953
11954 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11955 MachineFunction *MF = MBB->getParent();
11956 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11957 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11958 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11959
11960 MachineFunction::iterator MBBIter = MBB;
11961 ++MBBIter;
11962
11963 // Insert the new basic blocks
11964 MF->insert(MBBIter, offsetMBB);
11965 MF->insert(MBBIter, overflowMBB);
11966 MF->insert(MBBIter, endMBB);
11967
11968 // Transfer the remainder of MBB and its successor edges to endMBB.
11969 endMBB->splice(endMBB->begin(), thisMBB,
11970 llvm::next(MachineBasicBlock::iterator(MI)),
11971 thisMBB->end());
11972 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11973
11974 // Make offsetMBB and overflowMBB successors of thisMBB
11975 thisMBB->addSuccessor(offsetMBB);
11976 thisMBB->addSuccessor(overflowMBB);
11977
11978 // endMBB is a successor of both offsetMBB and overflowMBB
11979 offsetMBB->addSuccessor(endMBB);
11980 overflowMBB->addSuccessor(endMBB);
11981
11982 // Load the offset value into a register
11983 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11984 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11985 .addOperand(Base)
11986 .addOperand(Scale)
11987 .addOperand(Index)
11988 .addDisp(Disp, UseFPOffset ? 4 : 0)
11989 .addOperand(Segment)
11990 .setMemRefs(MMOBegin, MMOEnd);
11991
11992 // Check if there is enough room left to pull this argument.
11993 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11994 .addReg(OffsetReg)
11995 .addImm(MaxOffset + 8 - ArgSizeA8);
11996
11997 // Branch to "overflowMBB" if offset >= max
11998 // Fall through to "offsetMBB" otherwise
11999 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12000 .addMBB(overflowMBB);
12001 }
12002
12003 // In offsetMBB, emit code to use the reg_save_area.
12004 if (offsetMBB) {
12005 assert(OffsetReg != 0);
12006
12007 // Read the reg_save_area address.
12008 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12009 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12010 .addOperand(Base)
12011 .addOperand(Scale)
12012 .addOperand(Index)
12013 .addDisp(Disp, 16)
12014 .addOperand(Segment)
12015 .setMemRefs(MMOBegin, MMOEnd);
12016
12017 // Zero-extend the offset
12018 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12019 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12020 .addImm(0)
12021 .addReg(OffsetReg)
12022 .addImm(X86::sub_32bit);
12023
12024 // Add the offset to the reg_save_area to get the final address.
12025 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12026 .addReg(OffsetReg64)
12027 .addReg(RegSaveReg);
12028
12029 // Compute the offset for the next argument
12030 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12031 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12032 .addReg(OffsetReg)
12033 .addImm(UseFPOffset ? 16 : 8);
12034
12035 // Store it back into the va_list.
12036 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12037 .addOperand(Base)
12038 .addOperand(Scale)
12039 .addOperand(Index)
12040 .addDisp(Disp, UseFPOffset ? 4 : 0)
12041 .addOperand(Segment)
12042 .addReg(NextOffsetReg)
12043 .setMemRefs(MMOBegin, MMOEnd);
12044
12045 // Jump to endMBB
12046 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12047 .addMBB(endMBB);
12048 }
12049
12050 //
12051 // Emit code to use overflow area
12052 //
12053
12054 // Load the overflow_area address into a register.
12055 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12056 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12057 .addOperand(Base)
12058 .addOperand(Scale)
12059 .addOperand(Index)
12060 .addDisp(Disp, 8)
12061 .addOperand(Segment)
12062 .setMemRefs(MMOBegin, MMOEnd);
12063
12064 // If we need to align it, do so. Otherwise, just copy the address
12065 // to OverflowDestReg.
12066 if (NeedsAlign) {
12067 // Align the overflow address
12068 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12069 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12070
12071 // aligned_addr = (addr + (align-1)) & ~(align-1)
12072 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12073 .addReg(OverflowAddrReg)
12074 .addImm(Align-1);
12075
12076 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12077 .addReg(TmpReg)
12078 .addImm(~(uint64_t)(Align-1));
12079 } else {
12080 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12081 .addReg(OverflowAddrReg);
12082 }
12083
12084 // Compute the next overflow address after this argument.
12085 // (the overflow address should be kept 8-byte aligned)
12086 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12087 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12088 .addReg(OverflowDestReg)
12089 .addImm(ArgSizeA8);
12090
12091 // Store the new overflow address.
12092 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12093 .addOperand(Base)
12094 .addOperand(Scale)
12095 .addOperand(Index)
12096 .addDisp(Disp, 8)
12097 .addOperand(Segment)
12098 .addReg(NextAddrReg)
12099 .setMemRefs(MMOBegin, MMOEnd);
12100
12101 // If we branched, emit the PHI to the front of endMBB.
12102 if (offsetMBB) {
12103 BuildMI(*endMBB, endMBB->begin(), DL,
12104 TII->get(X86::PHI), DestReg)
12105 .addReg(OffsetDestReg).addMBB(offsetMBB)
12106 .addReg(OverflowDestReg).addMBB(overflowMBB);
12107 }
12108
12109 // Erase the pseudo instruction
12110 MI->eraseFromParent();
12111
12112 return endMBB;
12113}
12114
12115MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012116X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12117 MachineInstr *MI,
12118 MachineBasicBlock *MBB) const {
12119 // Emit code to save XMM registers to the stack. The ABI says that the
12120 // number of registers to save is given in %al, so it's theoretically
12121 // possible to do an indirect jump trick to avoid saving all of them,
12122 // however this code takes a simpler approach and just executes all
12123 // of the stores if %al is non-zero. It's less code, and it's probably
12124 // easier on the hardware branch predictor, and stores aren't all that
12125 // expensive anyway.
12126
12127 // Create the new basic blocks. One block contains all the XMM stores,
12128 // and one block is the final destination regardless of whether any
12129 // stores were performed.
12130 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12131 MachineFunction *F = MBB->getParent();
12132 MachineFunction::iterator MBBIter = MBB;
12133 ++MBBIter;
12134 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12135 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12136 F->insert(MBBIter, XMMSaveMBB);
12137 F->insert(MBBIter, EndMBB);
12138
Dan Gohman14152b42010-07-06 20:24:04 +000012139 // Transfer the remainder of MBB and its successor edges to EndMBB.
12140 EndMBB->splice(EndMBB->begin(), MBB,
12141 llvm::next(MachineBasicBlock::iterator(MI)),
12142 MBB->end());
12143 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12144
Dan Gohmand6708ea2009-08-15 01:38:56 +000012145 // The original block will now fall through to the XMM save block.
12146 MBB->addSuccessor(XMMSaveMBB);
12147 // The XMMSaveMBB will fall through to the end block.
12148 XMMSaveMBB->addSuccessor(EndMBB);
12149
12150 // Now add the instructions.
12151 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12152 DebugLoc DL = MI->getDebugLoc();
12153
12154 unsigned CountReg = MI->getOperand(0).getReg();
12155 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12156 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12157
12158 if (!Subtarget->isTargetWin64()) {
12159 // If %al is 0, branch around the XMM save block.
12160 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012161 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012162 MBB->addSuccessor(EndMBB);
12163 }
12164
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012165 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012166 // In the XMM save block, save all the XMM argument registers.
12167 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12168 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012169 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012170 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012171 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012172 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012173 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012174 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012175 .addFrameIndex(RegSaveFrameIndex)
12176 .addImm(/*Scale=*/1)
12177 .addReg(/*IndexReg=*/0)
12178 .addImm(/*Disp=*/Offset)
12179 .addReg(/*Segment=*/0)
12180 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012181 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012182 }
12183
Dan Gohman14152b42010-07-06 20:24:04 +000012184 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012185
12186 return EndMBB;
12187}
Mon P Wang63307c32008-05-05 19:05:59 +000012188
Lang Hames6e3f7e42012-02-03 01:13:49 +000012189// The EFLAGS operand of SelectItr might be missing a kill marker
12190// because there were multiple uses of EFLAGS, and ISel didn't know
12191// which to mark. Figure out whether SelectItr should have had a
12192// kill marker, and set it if it should. Returns the correct kill
12193// marker value.
12194static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12195 MachineBasicBlock* BB,
12196 const TargetRegisterInfo* TRI) {
12197 // Scan forward through BB for a use/def of EFLAGS.
12198 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12199 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012200 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012201 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012202 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012203 if (mi.definesRegister(X86::EFLAGS))
12204 break; // Should have kill-flag - update below.
12205 }
12206
12207 // If we hit the end of the block, check whether EFLAGS is live into a
12208 // successor.
12209 if (miI == BB->end()) {
12210 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12211 sEnd = BB->succ_end();
12212 sItr != sEnd; ++sItr) {
12213 MachineBasicBlock* succ = *sItr;
12214 if (succ->isLiveIn(X86::EFLAGS))
12215 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012216 }
12217 }
12218
Lang Hames6e3f7e42012-02-03 01:13:49 +000012219 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12220 // out. SelectMI should have a kill flag on EFLAGS.
12221 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012222 return true;
12223}
12224
Evan Cheng60c07e12006-07-05 22:17:51 +000012225MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012226X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012227 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012228 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12229 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012230
Chris Lattner52600972009-09-02 05:57:00 +000012231 // To "insert" a SELECT_CC instruction, we actually have to insert the
12232 // diamond control-flow pattern. The incoming instruction knows the
12233 // destination vreg to set, the condition code register to branch on, the
12234 // true/false values to select between, and a branch opcode to use.
12235 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12236 MachineFunction::iterator It = BB;
12237 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012238
Chris Lattner52600972009-09-02 05:57:00 +000012239 // thisMBB:
12240 // ...
12241 // TrueVal = ...
12242 // cmpTY ccX, r1, r2
12243 // bCC copy1MBB
12244 // fallthrough --> copy0MBB
12245 MachineBasicBlock *thisMBB = BB;
12246 MachineFunction *F = BB->getParent();
12247 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12248 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012249 F->insert(It, copy0MBB);
12250 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012251
Bill Wendling730c07e2010-06-25 20:48:10 +000012252 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12253 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012254 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12255 if (!MI->killsRegister(X86::EFLAGS) &&
12256 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12257 copy0MBB->addLiveIn(X86::EFLAGS);
12258 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012259 }
12260
Dan Gohman14152b42010-07-06 20:24:04 +000012261 // Transfer the remainder of BB and its successor edges to sinkMBB.
12262 sinkMBB->splice(sinkMBB->begin(), BB,
12263 llvm::next(MachineBasicBlock::iterator(MI)),
12264 BB->end());
12265 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12266
12267 // Add the true and fallthrough blocks as its successors.
12268 BB->addSuccessor(copy0MBB);
12269 BB->addSuccessor(sinkMBB);
12270
12271 // Create the conditional branch instruction.
12272 unsigned Opc =
12273 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12274 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12275
Chris Lattner52600972009-09-02 05:57:00 +000012276 // copy0MBB:
12277 // %FalseValue = ...
12278 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012279 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012280
Chris Lattner52600972009-09-02 05:57:00 +000012281 // sinkMBB:
12282 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12283 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012284 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12285 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012286 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12287 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12288
Dan Gohman14152b42010-07-06 20:24:04 +000012289 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012290 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012291}
12292
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012293MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012294X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12295 bool Is64Bit) const {
12296 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12297 DebugLoc DL = MI->getDebugLoc();
12298 MachineFunction *MF = BB->getParent();
12299 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12300
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012301 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012302
12303 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12304 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12305
12306 // BB:
12307 // ... [Till the alloca]
12308 // If stacklet is not large enough, jump to mallocMBB
12309 //
12310 // bumpMBB:
12311 // Allocate by subtracting from RSP
12312 // Jump to continueMBB
12313 //
12314 // mallocMBB:
12315 // Allocate by call to runtime
12316 //
12317 // continueMBB:
12318 // ...
12319 // [rest of original BB]
12320 //
12321
12322 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12323 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12324 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12325
12326 MachineRegisterInfo &MRI = MF->getRegInfo();
12327 const TargetRegisterClass *AddrRegClass =
12328 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12329
12330 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12331 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12332 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012333 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012334 sizeVReg = MI->getOperand(1).getReg(),
12335 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12336
12337 MachineFunction::iterator MBBIter = BB;
12338 ++MBBIter;
12339
12340 MF->insert(MBBIter, bumpMBB);
12341 MF->insert(MBBIter, mallocMBB);
12342 MF->insert(MBBIter, continueMBB);
12343
12344 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12345 (MachineBasicBlock::iterator(MI)), BB->end());
12346 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12347
12348 // Add code to the main basic block to check if the stack limit has been hit,
12349 // and if so, jump to mallocMBB otherwise to bumpMBB.
12350 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012351 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012352 .addReg(tmpSPVReg).addReg(sizeVReg);
12353 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012354 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012355 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012356 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12357
12358 // bumpMBB simply decreases the stack pointer, since we know the current
12359 // stacklet has enough space.
12360 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012361 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012362 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012363 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012364 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12365
12366 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012367 const uint32_t *RegMask =
12368 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012369 if (Is64Bit) {
12370 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12371 .addReg(sizeVReg);
12372 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012373 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12374 .addRegMask(RegMask)
12375 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012376 } else {
12377 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12378 .addImm(12);
12379 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12380 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012381 .addExternalSymbol("__morestack_allocate_stack_space")
12382 .addRegMask(RegMask)
12383 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012384 }
12385
12386 if (!Is64Bit)
12387 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12388 .addImm(16);
12389
12390 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12391 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12392 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12393
12394 // Set up the CFG correctly.
12395 BB->addSuccessor(bumpMBB);
12396 BB->addSuccessor(mallocMBB);
12397 mallocMBB->addSuccessor(continueMBB);
12398 bumpMBB->addSuccessor(continueMBB);
12399
12400 // Take care of the PHI nodes.
12401 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12402 MI->getOperand(0).getReg())
12403 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12404 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12405
12406 // Delete the original pseudo instruction.
12407 MI->eraseFromParent();
12408
12409 // And we're done.
12410 return continueMBB;
12411}
12412
12413MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012414X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012415 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012416 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12417 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012418
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012419 assert(!Subtarget->isTargetEnvMacho());
12420
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012421 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12422 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012423
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012424 if (Subtarget->isTargetWin64()) {
12425 if (Subtarget->isTargetCygMing()) {
12426 // ___chkstk(Mingw64):
12427 // Clobbers R10, R11, RAX and EFLAGS.
12428 // Updates RSP.
12429 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12430 .addExternalSymbol("___chkstk")
12431 .addReg(X86::RAX, RegState::Implicit)
12432 .addReg(X86::RSP, RegState::Implicit)
12433 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12434 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12435 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12436 } else {
12437 // __chkstk(MSVCRT): does not update stack pointer.
12438 // Clobbers R10, R11 and EFLAGS.
12439 // FIXME: RAX(allocated size) might be reused and not killed.
12440 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12441 .addExternalSymbol("__chkstk")
12442 .addReg(X86::RAX, RegState::Implicit)
12443 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12444 // RAX has the offset to subtracted from RSP.
12445 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12446 .addReg(X86::RSP)
12447 .addReg(X86::RAX);
12448 }
12449 } else {
12450 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012451 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12452
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012453 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12454 .addExternalSymbol(StackProbeSymbol)
12455 .addReg(X86::EAX, RegState::Implicit)
12456 .addReg(X86::ESP, RegState::Implicit)
12457 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12458 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12459 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12460 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012461
Dan Gohman14152b42010-07-06 20:24:04 +000012462 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012463 return BB;
12464}
Chris Lattner52600972009-09-02 05:57:00 +000012465
12466MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012467X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12468 MachineBasicBlock *BB) const {
12469 // This is pretty easy. We're taking the value that we received from
12470 // our load from the relocation, sticking it in either RDI (x86-64)
12471 // or EAX and doing an indirect call. The return value will then
12472 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012473 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012474 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012475 DebugLoc DL = MI->getDebugLoc();
12476 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012477
12478 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012479 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012480
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012481 // Get a register mask for the lowered call.
12482 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12483 // proper register mask.
12484 const uint32_t *RegMask =
12485 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012486 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012487 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12488 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012489 .addReg(X86::RIP)
12490 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012491 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012492 MI->getOperand(3).getTargetFlags())
12493 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012494 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012495 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012496 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012497 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012498 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12499 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012500 .addReg(0)
12501 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012502 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012503 MI->getOperand(3).getTargetFlags())
12504 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012505 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012506 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012507 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012508 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012509 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12510 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012511 .addReg(TII->getGlobalBaseReg(F))
12512 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012513 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012514 MI->getOperand(3).getTargetFlags())
12515 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012516 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012517 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012518 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012519 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012520
Dan Gohman14152b42010-07-06 20:24:04 +000012521 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012522 return BB;
12523}
12524
12525MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012526X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012527 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012528 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012529 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012530 case X86::TAILJMPd64:
12531 case X86::TAILJMPr64:
12532 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012533 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012534 case X86::TCRETURNdi64:
12535 case X86::TCRETURNri64:
12536 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012537 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012538 case X86::WIN_ALLOCA:
12539 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012540 case X86::SEG_ALLOCA_32:
12541 return EmitLoweredSegAlloca(MI, BB, false);
12542 case X86::SEG_ALLOCA_64:
12543 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012544 case X86::TLSCall_32:
12545 case X86::TLSCall_64:
12546 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012547 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012548 case X86::CMOV_FR32:
12549 case X86::CMOV_FR64:
12550 case X86::CMOV_V4F32:
12551 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012552 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012553 case X86::CMOV_V8F32:
12554 case X86::CMOV_V4F64:
12555 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012556 case X86::CMOV_GR16:
12557 case X86::CMOV_GR32:
12558 case X86::CMOV_RFP32:
12559 case X86::CMOV_RFP64:
12560 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012561 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012562
Dale Johannesen849f2142007-07-03 00:53:03 +000012563 case X86::FP32_TO_INT16_IN_MEM:
12564 case X86::FP32_TO_INT32_IN_MEM:
12565 case X86::FP32_TO_INT64_IN_MEM:
12566 case X86::FP64_TO_INT16_IN_MEM:
12567 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012568 case X86::FP64_TO_INT64_IN_MEM:
12569 case X86::FP80_TO_INT16_IN_MEM:
12570 case X86::FP80_TO_INT32_IN_MEM:
12571 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012572 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12573 DebugLoc DL = MI->getDebugLoc();
12574
Evan Cheng60c07e12006-07-05 22:17:51 +000012575 // Change the floating point control register to use "round towards zero"
12576 // mode when truncating to an integer value.
12577 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012578 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012579 addFrameReference(BuildMI(*BB, MI, DL,
12580 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012581
12582 // Load the old value of the high byte of the control word...
12583 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012584 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012585 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012586 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012587
12588 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012589 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012590 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012591
12592 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012593 addFrameReference(BuildMI(*BB, MI, DL,
12594 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012595
12596 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012597 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012598 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012599
12600 // Get the X86 opcode to use.
12601 unsigned Opc;
12602 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012603 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012604 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12605 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12606 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12607 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12608 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12609 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012610 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12611 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12612 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012613 }
12614
12615 X86AddressMode AM;
12616 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012617 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012618 AM.BaseType = X86AddressMode::RegBase;
12619 AM.Base.Reg = Op.getReg();
12620 } else {
12621 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012622 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012623 }
12624 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012625 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012626 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012627 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012628 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012629 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012630 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012631 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012632 AM.GV = Op.getGlobal();
12633 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012634 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012635 }
Dan Gohman14152b42010-07-06 20:24:04 +000012636 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012637 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012638
12639 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012640 addFrameReference(BuildMI(*BB, MI, DL,
12641 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012642
Dan Gohman14152b42010-07-06 20:24:04 +000012643 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012644 return BB;
12645 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012646 // String/text processing lowering.
12647 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012648 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012649 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12650 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012651 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012652 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12653 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012654 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012655 return EmitPCMP(MI, BB, 5, false /* in mem */);
12656 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012657 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012658 return EmitPCMP(MI, BB, 5, true /* in mem */);
12659
Eric Christopher228232b2010-11-30 07:20:12 +000012660 // Thread synchronization.
12661 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012662 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012663 case X86::MWAIT:
12664 return EmitMwait(MI, BB);
12665
Eric Christopherb120ab42009-08-18 22:50:32 +000012666 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012667 case X86::ATOMAND32:
12668 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012669 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012670 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012671 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012672 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012673 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012674 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12675 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012676 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012677 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012678 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012679 case X86::ATOMXOR32:
12680 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012681 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012682 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012683 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012684 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012685 case X86::ATOMNAND32:
12686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012687 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012688 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012689 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012690 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012691 case X86::ATOMMIN32:
12692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12693 case X86::ATOMMAX32:
12694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12695 case X86::ATOMUMIN32:
12696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12697 case X86::ATOMUMAX32:
12698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012699
12700 case X86::ATOMAND16:
12701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12702 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012703 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012704 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012705 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012706 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012708 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012709 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012710 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012711 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012712 case X86::ATOMXOR16:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12714 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012716 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012717 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012718 case X86::ATOMNAND16:
12719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12720 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012722 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012723 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012724 case X86::ATOMMIN16:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12726 case X86::ATOMMAX16:
12727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12728 case X86::ATOMUMIN16:
12729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12730 case X86::ATOMUMAX16:
12731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12732
12733 case X86::ATOMAND8:
12734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12735 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012736 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012737 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012738 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012739 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012741 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012742 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012743 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012744 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012745 case X86::ATOMXOR8:
12746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12747 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012748 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012749 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012750 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012751 case X86::ATOMNAND8:
12752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12753 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012754 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012755 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012756 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012757 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012758 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012759 case X86::ATOMAND64:
12760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012761 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012762 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012763 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012764 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012765 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012766 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12767 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012768 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012769 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012770 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012771 case X86::ATOMXOR64:
12772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012774 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012775 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012776 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012777 case X86::ATOMNAND64:
12778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12779 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012780 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012781 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012782 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012783 case X86::ATOMMIN64:
12784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12785 case X86::ATOMMAX64:
12786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12787 case X86::ATOMUMIN64:
12788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12789 case X86::ATOMUMAX64:
12790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012791
12792 // This group does 64-bit operations on a 32-bit host.
12793 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012794 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012795 X86::AND32rr, X86::AND32rr,
12796 X86::AND32ri, X86::AND32ri,
12797 false);
12798 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012799 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012800 X86::OR32rr, X86::OR32rr,
12801 X86::OR32ri, X86::OR32ri,
12802 false);
12803 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012805 X86::XOR32rr, X86::XOR32rr,
12806 X86::XOR32ri, X86::XOR32ri,
12807 false);
12808 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012809 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012810 X86::AND32rr, X86::AND32rr,
12811 X86::AND32ri, X86::AND32ri,
12812 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012813 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012814 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012815 X86::ADD32rr, X86::ADC32rr,
12816 X86::ADD32ri, X86::ADC32ri,
12817 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012818 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012819 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012820 X86::SUB32rr, X86::SBB32rr,
12821 X86::SUB32ri, X86::SBB32ri,
12822 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012823 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012824 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012825 X86::MOV32rr, X86::MOV32rr,
12826 X86::MOV32ri, X86::MOV32ri,
12827 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012828 case X86::VASTART_SAVE_XMM_REGS:
12829 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012830
12831 case X86::VAARG_64:
12832 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012833 }
12834}
12835
12836//===----------------------------------------------------------------------===//
12837// X86 Optimization Hooks
12838//===----------------------------------------------------------------------===//
12839
Dan Gohman475871a2008-07-27 21:46:04 +000012840void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012841 APInt &KnownZero,
12842 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012843 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012844 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012845 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012846 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012847 assert((Opc >= ISD::BUILTIN_OP_END ||
12848 Opc == ISD::INTRINSIC_WO_CHAIN ||
12849 Opc == ISD::INTRINSIC_W_CHAIN ||
12850 Opc == ISD::INTRINSIC_VOID) &&
12851 "Should use MaskedValueIsZero if you don't know whether Op"
12852 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012853
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012854 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012855 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012856 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012857 case X86ISD::ADD:
12858 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012859 case X86ISD::ADC:
12860 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012861 case X86ISD::SMUL:
12862 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012863 case X86ISD::INC:
12864 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012865 case X86ISD::OR:
12866 case X86ISD::XOR:
12867 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012868 // These nodes' second result is a boolean.
12869 if (Op.getResNo() == 0)
12870 break;
12871 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012872 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012873 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012874 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012875 case ISD::INTRINSIC_WO_CHAIN: {
12876 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12877 unsigned NumLoBits = 0;
12878 switch (IntId) {
12879 default: break;
12880 case Intrinsic::x86_sse_movmsk_ps:
12881 case Intrinsic::x86_avx_movmsk_ps_256:
12882 case Intrinsic::x86_sse2_movmsk_pd:
12883 case Intrinsic::x86_avx_movmsk_pd_256:
12884 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012885 case Intrinsic::x86_sse2_pmovmskb_128:
12886 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012887 // High bits of movmskp{s|d}, pmovmskb are known zero.
12888 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012889 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012890 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12891 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12892 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12893 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12894 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12895 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012896 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012897 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012898 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012899 break;
12900 }
12901 }
12902 break;
12903 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012904 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012905}
Chris Lattner259e97c2006-01-31 19:43:35 +000012906
Owen Andersonbc146b02010-09-21 20:42:50 +000012907unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12908 unsigned Depth) const {
12909 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12910 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12911 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012912
Owen Andersonbc146b02010-09-21 20:42:50 +000012913 // Fallback case.
12914 return 1;
12915}
12916
Evan Cheng206ee9d2006-07-07 08:33:52 +000012917/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012918/// node is a GlobalAddress + offset.
12919bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012920 const GlobalValue* &GA,
12921 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012922 if (N->getOpcode() == X86ISD::Wrapper) {
12923 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012924 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012925 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012926 return true;
12927 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012928 }
Evan Chengad4196b2008-05-12 19:56:52 +000012929 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012930}
12931
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012932/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12933/// same as extracting the high 128-bit part of 256-bit vector and then
12934/// inserting the result into the low part of a new 256-bit vector
12935static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12936 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012937 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012938
12939 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012940 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012941 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12942 SVOp->getMaskElt(j) >= 0)
12943 return false;
12944
12945 return true;
12946}
12947
12948/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12949/// same as extracting the low 128-bit part of 256-bit vector and then
12950/// inserting the result into the high part of a new 256-bit vector
12951static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12952 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012953 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012954
12955 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012956 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012957 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12958 SVOp->getMaskElt(j) >= 0)
12959 return false;
12960
12961 return true;
12962}
12963
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012964/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12965static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012966 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012967 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012968 DebugLoc dl = N->getDebugLoc();
12969 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12970 SDValue V1 = SVOp->getOperand(0);
12971 SDValue V2 = SVOp->getOperand(1);
12972 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012973 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012974
12975 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12976 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12977 //
12978 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012979 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012980 // V UNDEF BUILD_VECTOR UNDEF
12981 // \ / \ /
12982 // CONCAT_VECTOR CONCAT_VECTOR
12983 // \ /
12984 // \ /
12985 // RESULT: V + zero extended
12986 //
12987 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12988 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12989 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12990 return SDValue();
12991
12992 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12993 return SDValue();
12994
12995 // To match the shuffle mask, the first half of the mask should
12996 // be exactly the first vector, and all the rest a splat with the
12997 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000012998 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012999 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13000 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13001 return SDValue();
13002
Chad Rosier3d1161e2012-01-03 21:05:52 +000013003 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13004 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013005 if (Ld->hasNUsesOfValue(1, 0)) {
13006 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13007 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13008 SDValue ResNode =
13009 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13010 Ld->getMemoryVT(),
13011 Ld->getPointerInfo(),
13012 Ld->getAlignment(),
13013 false/*isVolatile*/, true/*ReadMem*/,
13014 false/*WriteMem*/);
13015 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13016 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013017 }
13018
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013019 // Emit a zeroed vector and insert the desired subvector on its
13020 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013021 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013022 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013023 return DCI.CombineTo(N, InsV);
13024 }
13025
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013026 //===--------------------------------------------------------------------===//
13027 // Combine some shuffles into subvector extracts and inserts:
13028 //
13029
13030 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13031 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013032 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13033 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013034 return DCI.CombineTo(N, InsV);
13035 }
13036
13037 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13038 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013039 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13040 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013041 return DCI.CombineTo(N, InsV);
13042 }
13043
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013044 return SDValue();
13045}
13046
13047/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013048static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013049 TargetLowering::DAGCombinerInfo &DCI,
13050 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013051 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013052 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013053
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013054 // Don't create instructions with illegal types after legalize types has run.
13055 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13056 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13057 return SDValue();
13058
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013059 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13060 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13061 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013062 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013063
13064 // Only handle 128 wide vector from here on.
13065 if (VT.getSizeInBits() != 128)
13066 return SDValue();
13067
13068 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13069 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13070 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013071 SmallVector<SDValue, 16> Elts;
13072 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013073 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013074
Nate Begemanfdea31a2010-03-24 20:49:50 +000013075 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013076}
Evan Chengd880b972008-05-09 21:53:03 +000013077
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013078
Craig Topperc16f8512012-04-25 06:39:39 +000013079/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013080/// a sequence of vector shuffle operations.
13081/// It is possible when we truncate 256-bit vector to 128-bit vector
13082
13083SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13084 DAGCombinerInfo &DCI) const {
13085 if (!DCI.isBeforeLegalizeOps())
13086 return SDValue();
13087
Craig Topper3ef43cf2012-04-24 06:36:35 +000013088 if (!Subtarget->hasAVX())
13089 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013090
13091 EVT VT = N->getValueType(0);
13092 SDValue Op = N->getOperand(0);
13093 EVT OpVT = Op.getValueType();
13094 DebugLoc dl = N->getDebugLoc();
13095
13096 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13097
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013098 if (Subtarget->hasAVX2()) {
13099 // AVX2: v4i64 -> v4i32
13100
13101 // VPERMD
13102 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13103
13104 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13105 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13106 ShufMask);
13107
Craig Topperd63fa652012-04-22 18:51:37 +000013108 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13109 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013110 }
13111
13112 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013113 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013114 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013115
13116 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013117 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013118
13119 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13120 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13121
13122 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013123 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013124
Craig Topperd63fa652012-04-22 18:51:37 +000013125 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13126 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013127
13128 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013129 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013130
Elena Demikhovsky73252572012-02-01 10:33:05 +000013131 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013132 }
Craig Topperd63fa652012-04-22 18:51:37 +000013133
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013134 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13135
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013136 if (Subtarget->hasAVX2()) {
13137 // AVX2: v8i32 -> v8i16
13138
13139 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013140
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013141 // PSHUFB
13142 SmallVector<SDValue,32> pshufbMask;
13143 for (unsigned i = 0; i < 2; ++i) {
13144 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13145 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13146 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13147 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13148 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13149 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13150 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13151 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13152 for (unsigned j = 0; j < 8; ++j)
13153 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13154 }
Craig Topperd63fa652012-04-22 18:51:37 +000013155 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13156 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013157 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13158
13159 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13160
13161 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013162 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013163 &ShufMask[0]);
13164
Craig Topperd63fa652012-04-22 18:51:37 +000013165 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13166 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013167
13168 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13169 }
13170
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013171 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013172 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013173
13174 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013175 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013176
13177 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13178 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13179
13180 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013181 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13182 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013183
Craig Topperd63fa652012-04-22 18:51:37 +000013184 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013185 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013186 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013187 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013188
13189 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13190 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13191
13192 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013193 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013194
Elena Demikhovsky73252572012-02-01 10:33:05 +000013195 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013196 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013197 }
13198
13199 return SDValue();
13200}
13201
Craig Topper89f4e662012-03-20 07:17:59 +000013202/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13203/// specific shuffle of a load can be folded into a single element load.
13204/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13205/// shuffles have been customed lowered so we need to handle those here.
13206static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13207 TargetLowering::DAGCombinerInfo &DCI) {
13208 if (DCI.isBeforeLegalizeOps())
13209 return SDValue();
13210
13211 SDValue InVec = N->getOperand(0);
13212 SDValue EltNo = N->getOperand(1);
13213
13214 if (!isa<ConstantSDNode>(EltNo))
13215 return SDValue();
13216
13217 EVT VT = InVec.getValueType();
13218
13219 bool HasShuffleIntoBitcast = false;
13220 if (InVec.getOpcode() == ISD::BITCAST) {
13221 // Don't duplicate a load with other uses.
13222 if (!InVec.hasOneUse())
13223 return SDValue();
13224 EVT BCVT = InVec.getOperand(0).getValueType();
13225 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13226 return SDValue();
13227 InVec = InVec.getOperand(0);
13228 HasShuffleIntoBitcast = true;
13229 }
13230
13231 if (!isTargetShuffle(InVec.getOpcode()))
13232 return SDValue();
13233
13234 // Don't duplicate a load with other uses.
13235 if (!InVec.hasOneUse())
13236 return SDValue();
13237
13238 SmallVector<int, 16> ShuffleMask;
13239 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013240 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13241 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013242 return SDValue();
13243
13244 // Select the input vector, guarding against out of range extract vector.
13245 unsigned NumElems = VT.getVectorNumElements();
13246 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13247 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13248 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13249 : InVec.getOperand(1);
13250
13251 // If inputs to shuffle are the same for both ops, then allow 2 uses
13252 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13253
13254 if (LdNode.getOpcode() == ISD::BITCAST) {
13255 // Don't duplicate a load with other uses.
13256 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13257 return SDValue();
13258
13259 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13260 LdNode = LdNode.getOperand(0);
13261 }
13262
13263 if (!ISD::isNormalLoad(LdNode.getNode()))
13264 return SDValue();
13265
13266 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13267
13268 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13269 return SDValue();
13270
13271 if (HasShuffleIntoBitcast) {
13272 // If there's a bitcast before the shuffle, check if the load type and
13273 // alignment is valid.
13274 unsigned Align = LN0->getAlignment();
13275 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13276 unsigned NewAlign = TLI.getTargetData()->
13277 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13278
13279 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13280 return SDValue();
13281 }
13282
13283 // All checks match so transform back to vector_shuffle so that DAG combiner
13284 // can finish the job
13285 DebugLoc dl = N->getDebugLoc();
13286
13287 // Create shuffle node taking into account the case that its a unary shuffle
13288 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13289 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13290 InVec.getOperand(0), Shuffle,
13291 &ShuffleMask[0]);
13292 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13293 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13294 EltNo);
13295}
13296
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013297/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13298/// generation and convert it from being a bunch of shuffles and extracts
13299/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013300static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013301 TargetLowering::DAGCombinerInfo &DCI) {
13302 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13303 if (NewOp.getNode())
13304 return NewOp;
13305
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013306 SDValue InputVector = N->getOperand(0);
13307
13308 // Only operate on vectors of 4 elements, where the alternative shuffling
13309 // gets to be more expensive.
13310 if (InputVector.getValueType() != MVT::v4i32)
13311 return SDValue();
13312
13313 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13314 // single use which is a sign-extend or zero-extend, and all elements are
13315 // used.
13316 SmallVector<SDNode *, 4> Uses;
13317 unsigned ExtractedElements = 0;
13318 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13319 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13320 if (UI.getUse().getResNo() != InputVector.getResNo())
13321 return SDValue();
13322
13323 SDNode *Extract = *UI;
13324 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13325 return SDValue();
13326
13327 if (Extract->getValueType(0) != MVT::i32)
13328 return SDValue();
13329 if (!Extract->hasOneUse())
13330 return SDValue();
13331 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13332 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13333 return SDValue();
13334 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13335 return SDValue();
13336
13337 // Record which element was extracted.
13338 ExtractedElements |=
13339 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13340
13341 Uses.push_back(Extract);
13342 }
13343
13344 // If not all the elements were used, this may not be worthwhile.
13345 if (ExtractedElements != 15)
13346 return SDValue();
13347
13348 // Ok, we've now decided to do the transformation.
13349 DebugLoc dl = InputVector.getDebugLoc();
13350
13351 // Store the value to a temporary stack slot.
13352 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013353 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13354 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013355
13356 // Replace each use (extract) with a load of the appropriate element.
13357 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13358 UE = Uses.end(); UI != UE; ++UI) {
13359 SDNode *Extract = *UI;
13360
Nadav Rotem86694292011-05-17 08:31:57 +000013361 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013362 SDValue Idx = Extract->getOperand(1);
13363 unsigned EltSize =
13364 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13365 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013366 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013367 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13368
Nadav Rotem86694292011-05-17 08:31:57 +000013369 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013370 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013371
13372 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013373 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013374 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013375 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013376
13377 // Replace the exact with the load.
13378 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13379 }
13380
13381 // The replacement was made in place; don't return anything.
13382 return SDValue();
13383}
13384
Duncan Sands6bcd2192011-09-17 16:49:39 +000013385/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13386/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013387static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013388 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013389 const X86Subtarget *Subtarget) {
13390 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013391 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013392 // Get the LHS/RHS of the select.
13393 SDValue LHS = N->getOperand(1);
13394 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013395 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013396
Dan Gohman670e5392009-09-21 18:03:22 +000013397 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013398 // instructions match the semantics of the common C idiom x<y?x:y but not
13399 // x<=y?x:y, because of how they handle negative zero (which can be
13400 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013401 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13402 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013403 (Subtarget->hasSSE2() ||
13404 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013405 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013406
Chris Lattner47b4ce82009-03-11 05:48:52 +000013407 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013408 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013409 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13410 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013411 switch (CC) {
13412 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013413 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013414 // Converting this to a min would handle NaNs incorrectly, and swapping
13415 // the operands would cause it to handle comparisons between positive
13416 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013417 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013418 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013419 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13420 break;
13421 std::swap(LHS, RHS);
13422 }
Dan Gohman670e5392009-09-21 18:03:22 +000013423 Opcode = X86ISD::FMIN;
13424 break;
13425 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013426 // Converting this to a min would handle comparisons between positive
13427 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013428 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013429 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13430 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013431 Opcode = X86ISD::FMIN;
13432 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013433 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013434 // Converting this to a min would handle both negative zeros and NaNs
13435 // incorrectly, but we can swap the operands to fix both.
13436 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013437 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013438 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013439 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013440 Opcode = X86ISD::FMIN;
13441 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013442
Dan Gohman670e5392009-09-21 18:03:22 +000013443 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013444 // Converting this to a max would handle comparisons between positive
13445 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013446 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013447 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013448 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013449 Opcode = X86ISD::FMAX;
13450 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013451 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013452 // Converting this to a max would handle NaNs incorrectly, and swapping
13453 // the operands would cause it to handle comparisons between positive
13454 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013455 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013456 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013457 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13458 break;
13459 std::swap(LHS, RHS);
13460 }
Dan Gohman670e5392009-09-21 18:03:22 +000013461 Opcode = X86ISD::FMAX;
13462 break;
13463 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013464 // Converting this to a max would handle both negative zeros and NaNs
13465 // incorrectly, but we can swap the operands to fix both.
13466 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013467 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013468 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 case ISD::SETGE:
13470 Opcode = X86ISD::FMAX;
13471 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013472 }
Dan Gohman670e5392009-09-21 18:03:22 +000013473 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013474 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13475 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 switch (CC) {
13477 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013478 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013479 // Converting this to a min would handle comparisons between positive
13480 // and negative zero incorrectly, and swapping the operands would
13481 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013482 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013483 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013484 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013485 break;
13486 std::swap(LHS, RHS);
13487 }
Dan Gohman670e5392009-09-21 18:03:22 +000013488 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013489 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013490 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013491 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013492 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013493 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13494 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013495 Opcode = X86ISD::FMIN;
13496 break;
13497 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013498 // Converting this to a min would handle both negative zeros and NaNs
13499 // incorrectly, but we can swap the operands to fix both.
13500 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013501 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013502 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013503 case ISD::SETGE:
13504 Opcode = X86ISD::FMIN;
13505 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013506
Dan Gohman670e5392009-09-21 18:03:22 +000013507 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013508 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013509 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013510 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013511 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013512 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013513 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013514 // Converting this to a max would handle comparisons between positive
13515 // and negative zero incorrectly, and swapping the operands would
13516 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013517 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013518 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013519 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013520 break;
13521 std::swap(LHS, RHS);
13522 }
Dan Gohman670e5392009-09-21 18:03:22 +000013523 Opcode = X86ISD::FMAX;
13524 break;
13525 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013526 // Converting this to a max would handle both negative zeros and NaNs
13527 // incorrectly, but we can swap the operands to fix both.
13528 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013529 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013530 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013531 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013532 Opcode = X86ISD::FMAX;
13533 break;
13534 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013535 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013536
Chris Lattner47b4ce82009-03-11 05:48:52 +000013537 if (Opcode)
13538 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013539 }
Eric Christopherfd179292009-08-27 18:07:15 +000013540
Chris Lattnerd1980a52009-03-12 06:52:53 +000013541 // If this is a select between two integer constants, try to do some
13542 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013543 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13544 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013545 // Don't do this for crazy integer types.
13546 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13547 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013548 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013549 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013550
Chris Lattnercee56e72009-03-13 05:53:31 +000013551 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013552 // Efficiently invertible.
13553 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13554 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13555 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13556 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013557 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013558 }
Eric Christopherfd179292009-08-27 18:07:15 +000013559
Chris Lattnerd1980a52009-03-12 06:52:53 +000013560 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013561 if (FalseC->getAPIntValue() == 0 &&
13562 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013563 if (NeedsCondInvert) // Invert the condition if needed.
13564 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13565 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013566
Chris Lattnerd1980a52009-03-12 06:52:53 +000013567 // Zero extend the condition if needed.
13568 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013569
Chris Lattnercee56e72009-03-13 05:53:31 +000013570 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013571 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013572 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013573 }
Eric Christopherfd179292009-08-27 18:07:15 +000013574
Chris Lattner97a29a52009-03-13 05:22:11 +000013575 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013576 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013577 if (NeedsCondInvert) // Invert the condition if needed.
13578 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13579 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013580
Chris Lattner97a29a52009-03-13 05:22:11 +000013581 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013582 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13583 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013584 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013585 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013586 }
Eric Christopherfd179292009-08-27 18:07:15 +000013587
Chris Lattnercee56e72009-03-13 05:53:31 +000013588 // Optimize cases that will turn into an LEA instruction. This requires
13589 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013590 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013591 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013592 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013593
Chris Lattnercee56e72009-03-13 05:53:31 +000013594 bool isFastMultiplier = false;
13595 if (Diff < 10) {
13596 switch ((unsigned char)Diff) {
13597 default: break;
13598 case 1: // result = add base, cond
13599 case 2: // result = lea base( , cond*2)
13600 case 3: // result = lea base(cond, cond*2)
13601 case 4: // result = lea base( , cond*4)
13602 case 5: // result = lea base(cond, cond*4)
13603 case 8: // result = lea base( , cond*8)
13604 case 9: // result = lea base(cond, cond*8)
13605 isFastMultiplier = true;
13606 break;
13607 }
13608 }
Eric Christopherfd179292009-08-27 18:07:15 +000013609
Chris Lattnercee56e72009-03-13 05:53:31 +000013610 if (isFastMultiplier) {
13611 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13612 if (NeedsCondInvert) // Invert the condition if needed.
13613 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13614 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013615
Chris Lattnercee56e72009-03-13 05:53:31 +000013616 // Zero extend the condition if needed.
13617 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13618 Cond);
13619 // Scale the condition by the difference.
13620 if (Diff != 1)
13621 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13622 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013623
Chris Lattnercee56e72009-03-13 05:53:31 +000013624 // Add the base if non-zero.
13625 if (FalseC->getAPIntValue() != 0)
13626 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13627 SDValue(FalseC, 0));
13628 return Cond;
13629 }
Eric Christopherfd179292009-08-27 18:07:15 +000013630 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013631 }
13632 }
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Evan Cheng56f582d2012-01-04 01:41:39 +000013634 // Canonicalize max and min:
13635 // (x > y) ? x : y -> (x >= y) ? x : y
13636 // (x < y) ? x : y -> (x <= y) ? x : y
13637 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13638 // the need for an extra compare
13639 // against zero. e.g.
13640 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13641 // subl %esi, %edi
13642 // testl %edi, %edi
13643 // movl $0, %eax
13644 // cmovgl %edi, %eax
13645 // =>
13646 // xorl %eax, %eax
13647 // subl %esi, $edi
13648 // cmovsl %eax, %edi
13649 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13650 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13651 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13652 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13653 switch (CC) {
13654 default: break;
13655 case ISD::SETLT:
13656 case ISD::SETGT: {
13657 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13658 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13659 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13660 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13661 }
13662 }
13663 }
13664
Nadav Rotemcc616562012-01-15 19:27:55 +000013665 // If we know that this node is legal then we know that it is going to be
13666 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13667 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13668 // to simplify previous instructions.
13669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13670 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013671 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013672 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013673
13674 // Don't optimize vector selects that map to mask-registers.
13675 if (BitWidth == 1)
13676 return SDValue();
13677
Nadav Rotemcc616562012-01-15 19:27:55 +000013678 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13679 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13680
13681 APInt KnownZero, KnownOne;
13682 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13683 DCI.isBeforeLegalizeOps());
13684 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13685 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13686 DCI.CommitTargetLoweringOpt(TLO);
13687 }
13688
Dan Gohman475871a2008-07-27 21:46:04 +000013689 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013690}
13691
Chris Lattnerd1980a52009-03-12 06:52:53 +000013692/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13693static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13694 TargetLowering::DAGCombinerInfo &DCI) {
13695 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013696
Chris Lattnerd1980a52009-03-12 06:52:53 +000013697 // If the flag operand isn't dead, don't touch this CMOV.
13698 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13699 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013700
Evan Chengb5a55d92011-05-24 01:48:22 +000013701 SDValue FalseOp = N->getOperand(0);
13702 SDValue TrueOp = N->getOperand(1);
13703 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13704 SDValue Cond = N->getOperand(3);
13705 if (CC == X86::COND_E || CC == X86::COND_NE) {
13706 switch (Cond.getOpcode()) {
13707 default: break;
13708 case X86ISD::BSR:
13709 case X86ISD::BSF:
13710 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13711 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13712 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13713 }
13714 }
13715
Chris Lattnerd1980a52009-03-12 06:52:53 +000013716 // If this is a select between two integer constants, try to do some
13717 // optimizations. Note that the operands are ordered the opposite of SELECT
13718 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013719 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13720 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013721 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13722 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013723 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13724 CC = X86::GetOppositeBranchCondition(CC);
13725 std::swap(TrueC, FalseC);
13726 }
Eric Christopherfd179292009-08-27 18:07:15 +000013727
Chris Lattnerd1980a52009-03-12 06:52:53 +000013728 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013729 // This is efficient for any integer data type (including i8/i16) and
13730 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013731 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013732 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13733 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013734
Chris Lattnerd1980a52009-03-12 06:52:53 +000013735 // Zero extend the condition if needed.
13736 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013737
Chris Lattnerd1980a52009-03-12 06:52:53 +000013738 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13739 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013740 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013741 if (N->getNumValues() == 2) // Dead flag value?
13742 return DCI.CombineTo(N, Cond, SDValue());
13743 return Cond;
13744 }
Eric Christopherfd179292009-08-27 18:07:15 +000013745
Chris Lattnercee56e72009-03-13 05:53:31 +000013746 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13747 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013748 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013749 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13750 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013751
Chris Lattner97a29a52009-03-13 05:22:11 +000013752 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013753 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13754 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013755 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13756 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013757
Chris Lattner97a29a52009-03-13 05:22:11 +000013758 if (N->getNumValues() == 2) // Dead flag value?
13759 return DCI.CombineTo(N, Cond, SDValue());
13760 return Cond;
13761 }
Eric Christopherfd179292009-08-27 18:07:15 +000013762
Chris Lattnercee56e72009-03-13 05:53:31 +000013763 // Optimize cases that will turn into an LEA instruction. This requires
13764 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013765 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013766 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013767 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013768
Chris Lattnercee56e72009-03-13 05:53:31 +000013769 bool isFastMultiplier = false;
13770 if (Diff < 10) {
13771 switch ((unsigned char)Diff) {
13772 default: break;
13773 case 1: // result = add base, cond
13774 case 2: // result = lea base( , cond*2)
13775 case 3: // result = lea base(cond, cond*2)
13776 case 4: // result = lea base( , cond*4)
13777 case 5: // result = lea base(cond, cond*4)
13778 case 8: // result = lea base( , cond*8)
13779 case 9: // result = lea base(cond, cond*8)
13780 isFastMultiplier = true;
13781 break;
13782 }
13783 }
Eric Christopherfd179292009-08-27 18:07:15 +000013784
Chris Lattnercee56e72009-03-13 05:53:31 +000013785 if (isFastMultiplier) {
13786 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013787 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13788 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013789 // Zero extend the condition if needed.
13790 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13791 Cond);
13792 // Scale the condition by the difference.
13793 if (Diff != 1)
13794 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13795 DAG.getConstant(Diff, Cond.getValueType()));
13796
13797 // Add the base if non-zero.
13798 if (FalseC->getAPIntValue() != 0)
13799 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13800 SDValue(FalseC, 0));
13801 if (N->getNumValues() == 2) // Dead flag value?
13802 return DCI.CombineTo(N, Cond, SDValue());
13803 return Cond;
13804 }
Eric Christopherfd179292009-08-27 18:07:15 +000013805 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013806 }
13807 }
13808 return SDValue();
13809}
13810
13811
Evan Cheng0b0cd912009-03-28 05:57:29 +000013812/// PerformMulCombine - Optimize a single multiply with constant into two
13813/// in order to implement it with two cheaper instructions, e.g.
13814/// LEA + SHL, LEA + LEA.
13815static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13816 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013817 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13818 return SDValue();
13819
Owen Andersone50ed302009-08-10 22:56:29 +000013820 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013821 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013822 return SDValue();
13823
13824 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13825 if (!C)
13826 return SDValue();
13827 uint64_t MulAmt = C->getZExtValue();
13828 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13829 return SDValue();
13830
13831 uint64_t MulAmt1 = 0;
13832 uint64_t MulAmt2 = 0;
13833 if ((MulAmt % 9) == 0) {
13834 MulAmt1 = 9;
13835 MulAmt2 = MulAmt / 9;
13836 } else if ((MulAmt % 5) == 0) {
13837 MulAmt1 = 5;
13838 MulAmt2 = MulAmt / 5;
13839 } else if ((MulAmt % 3) == 0) {
13840 MulAmt1 = 3;
13841 MulAmt2 = MulAmt / 3;
13842 }
13843 if (MulAmt2 &&
13844 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13845 DebugLoc DL = N->getDebugLoc();
13846
13847 if (isPowerOf2_64(MulAmt2) &&
13848 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13849 // If second multiplifer is pow2, issue it first. We want the multiply by
13850 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13851 // is an add.
13852 std::swap(MulAmt1, MulAmt2);
13853
13854 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013855 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013856 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013857 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013858 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013859 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013860 DAG.getConstant(MulAmt1, VT));
13861
Eric Christopherfd179292009-08-27 18:07:15 +000013862 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013863 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013864 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013865 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013866 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013867 DAG.getConstant(MulAmt2, VT));
13868
13869 // Do not add new nodes to DAG combiner worklist.
13870 DCI.CombineTo(N, NewMul, false);
13871 }
13872 return SDValue();
13873}
13874
Evan Chengad9c0a32009-12-15 00:53:42 +000013875static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13876 SDValue N0 = N->getOperand(0);
13877 SDValue N1 = N->getOperand(1);
13878 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13879 EVT VT = N0.getValueType();
13880
13881 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13882 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013883 if (VT.isInteger() && !VT.isVector() &&
13884 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013885 N0.getOperand(1).getOpcode() == ISD::Constant) {
13886 SDValue N00 = N0.getOperand(0);
13887 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13888 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13889 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13890 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13891 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13892 APInt ShAmt = N1C->getAPIntValue();
13893 Mask = Mask.shl(ShAmt);
13894 if (Mask != 0)
13895 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13896 N00, DAG.getConstant(Mask, VT));
13897 }
13898 }
13899
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013900
13901 // Hardware support for vector shifts is sparse which makes us scalarize the
13902 // vector operations in many cases. Also, on sandybridge ADD is faster than
13903 // shl.
13904 // (shl V, 1) -> add V,V
13905 if (isSplatVector(N1.getNode())) {
13906 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13907 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13908 // We shift all of the values by one. In many cases we do not have
13909 // hardware support for this operation. This is better expressed as an ADD
13910 // of two values.
13911 if (N1C && (1 == N1C->getZExtValue())) {
13912 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13913 }
13914 }
13915
Evan Chengad9c0a32009-12-15 00:53:42 +000013916 return SDValue();
13917}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013918
Nate Begeman740ab032009-01-26 00:52:55 +000013919/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13920/// when possible.
13921static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013922 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013923 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013924 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013925 if (N->getOpcode() == ISD::SHL) {
13926 SDValue V = PerformSHLCombine(N, DAG);
13927 if (V.getNode()) return V;
13928 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013929
Nate Begeman740ab032009-01-26 00:52:55 +000013930 // On X86 with SSE2 support, we can transform this to a vector shift if
13931 // all elements are shifted by the same amount. We can't do this in legalize
13932 // because the a constant vector is typically transformed to a constant pool
13933 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013934 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013935 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013936
Craig Topper7be5dfd2011-11-12 09:58:49 +000013937 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13938 (!Subtarget->hasAVX2() ||
13939 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013940 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013941
Mon P Wang3becd092009-01-28 08:12:05 +000013942 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013943 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013944 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013945 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013946 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13947 unsigned NumElts = VT.getVectorNumElements();
13948 unsigned i = 0;
13949 for (; i != NumElts; ++i) {
13950 SDValue Arg = ShAmtOp.getOperand(i);
13951 if (Arg.getOpcode() == ISD::UNDEF) continue;
13952 BaseShAmt = Arg;
13953 break;
13954 }
Craig Topper37c26772012-01-17 04:44:50 +000013955 // Handle the case where the build_vector is all undef
13956 // FIXME: Should DAG allow this?
13957 if (i == NumElts)
13958 return SDValue();
13959
Mon P Wang3becd092009-01-28 08:12:05 +000013960 for (; i != NumElts; ++i) {
13961 SDValue Arg = ShAmtOp.getOperand(i);
13962 if (Arg.getOpcode() == ISD::UNDEF) continue;
13963 if (Arg != BaseShAmt) {
13964 return SDValue();
13965 }
13966 }
13967 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013968 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013969 SDValue InVec = ShAmtOp.getOperand(0);
13970 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13971 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13972 unsigned i = 0;
13973 for (; i != NumElts; ++i) {
13974 SDValue Arg = InVec.getOperand(i);
13975 if (Arg.getOpcode() == ISD::UNDEF) continue;
13976 BaseShAmt = Arg;
13977 break;
13978 }
13979 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13980 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013981 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013982 if (C->getZExtValue() == SplatIdx)
13983 BaseShAmt = InVec.getOperand(1);
13984 }
13985 }
Mon P Wang845b1892012-02-01 22:15:20 +000013986 if (BaseShAmt.getNode() == 0) {
13987 // Don't create instructions with illegal types after legalize
13988 // types has run.
13989 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13990 !DCI.isBeforeLegalize())
13991 return SDValue();
13992
Mon P Wangefa42202009-09-03 19:56:25 +000013993 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13994 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013995 }
Mon P Wang3becd092009-01-28 08:12:05 +000013996 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013997 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013998
Mon P Wangefa42202009-09-03 19:56:25 +000013999 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014000 if (EltVT.bitsGT(MVT::i32))
14001 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14002 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014003 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014004
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014005 // The shift amount is identical so we can do a vector shift.
14006 SDValue ValOp = N->getOperand(0);
14007 switch (N->getOpcode()) {
14008 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014009 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014010 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014011 switch (VT.getSimpleVT().SimpleTy) {
14012 default: return SDValue();
14013 case MVT::v2i64:
14014 case MVT::v4i32:
14015 case MVT::v8i16:
14016 case MVT::v4i64:
14017 case MVT::v8i32:
14018 case MVT::v16i16:
14019 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14020 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014021 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014022 switch (VT.getSimpleVT().SimpleTy) {
14023 default: return SDValue();
14024 case MVT::v4i32:
14025 case MVT::v8i16:
14026 case MVT::v8i32:
14027 case MVT::v16i16:
14028 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14029 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014030 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014031 switch (VT.getSimpleVT().SimpleTy) {
14032 default: return SDValue();
14033 case MVT::v2i64:
14034 case MVT::v4i32:
14035 case MVT::v8i16:
14036 case MVT::v4i64:
14037 case MVT::v8i32:
14038 case MVT::v16i16:
14039 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14040 }
Nate Begeman740ab032009-01-26 00:52:55 +000014041 }
Nate Begeman740ab032009-01-26 00:52:55 +000014042}
14043
Nate Begemanb65c1752010-12-17 22:55:37 +000014044
Stuart Hastings865f0932011-06-03 23:53:54 +000014045// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14046// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14047// and friends. Likewise for OR -> CMPNEQSS.
14048static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14049 TargetLowering::DAGCombinerInfo &DCI,
14050 const X86Subtarget *Subtarget) {
14051 unsigned opcode;
14052
14053 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14054 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014055 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014056 SDValue N0 = N->getOperand(0);
14057 SDValue N1 = N->getOperand(1);
14058 SDValue CMP0 = N0->getOperand(1);
14059 SDValue CMP1 = N1->getOperand(1);
14060 DebugLoc DL = N->getDebugLoc();
14061
14062 // The SETCCs should both refer to the same CMP.
14063 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14064 return SDValue();
14065
14066 SDValue CMP00 = CMP0->getOperand(0);
14067 SDValue CMP01 = CMP0->getOperand(1);
14068 EVT VT = CMP00.getValueType();
14069
14070 if (VT == MVT::f32 || VT == MVT::f64) {
14071 bool ExpectingFlags = false;
14072 // Check for any users that want flags:
14073 for (SDNode::use_iterator UI = N->use_begin(),
14074 UE = N->use_end();
14075 !ExpectingFlags && UI != UE; ++UI)
14076 switch (UI->getOpcode()) {
14077 default:
14078 case ISD::BR_CC:
14079 case ISD::BRCOND:
14080 case ISD::SELECT:
14081 ExpectingFlags = true;
14082 break;
14083 case ISD::CopyToReg:
14084 case ISD::SIGN_EXTEND:
14085 case ISD::ZERO_EXTEND:
14086 case ISD::ANY_EXTEND:
14087 break;
14088 }
14089
14090 if (!ExpectingFlags) {
14091 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14092 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14093
14094 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14095 X86::CondCode tmp = cc0;
14096 cc0 = cc1;
14097 cc1 = tmp;
14098 }
14099
14100 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14101 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14102 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14103 X86ISD::NodeType NTOperator = is64BitFP ?
14104 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14105 // FIXME: need symbolic constants for these magic numbers.
14106 // See X86ATTInstPrinter.cpp:printSSECC().
14107 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14108 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14109 DAG.getConstant(x86cc, MVT::i8));
14110 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14111 OnesOrZeroesF);
14112 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14113 DAG.getConstant(1, MVT::i32));
14114 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14115 return OneBitOfTruth;
14116 }
14117 }
14118 }
14119 }
14120 return SDValue();
14121}
14122
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014123/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14124/// so it can be folded inside ANDNP.
14125static bool CanFoldXORWithAllOnes(const SDNode *N) {
14126 EVT VT = N->getValueType(0);
14127
14128 // Match direct AllOnes for 128 and 256-bit vectors
14129 if (ISD::isBuildVectorAllOnes(N))
14130 return true;
14131
14132 // Look through a bit convert.
14133 if (N->getOpcode() == ISD::BITCAST)
14134 N = N->getOperand(0).getNode();
14135
14136 // Sometimes the operand may come from a insert_subvector building a 256-bit
14137 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014138 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014139 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14140 SDValue V1 = N->getOperand(0);
14141 SDValue V2 = N->getOperand(1);
14142
14143 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14144 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14145 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14146 ISD::isBuildVectorAllOnes(V2.getNode()))
14147 return true;
14148 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014149
14150 return false;
14151}
14152
Nate Begemanb65c1752010-12-17 22:55:37 +000014153static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14154 TargetLowering::DAGCombinerInfo &DCI,
14155 const X86Subtarget *Subtarget) {
14156 if (DCI.isBeforeLegalizeOps())
14157 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014158
Stuart Hastings865f0932011-06-03 23:53:54 +000014159 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14160 if (R.getNode())
14161 return R;
14162
Craig Topper54a11172011-10-14 07:06:56 +000014163 EVT VT = N->getValueType(0);
14164
Craig Topperb4c94572011-10-21 06:55:01 +000014165 // Create ANDN, BLSI, and BLSR instructions
14166 // BLSI is X & (-X)
14167 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014168 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14169 SDValue N0 = N->getOperand(0);
14170 SDValue N1 = N->getOperand(1);
14171 DebugLoc DL = N->getDebugLoc();
14172
14173 // Check LHS for not
14174 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14175 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14176 // Check RHS for not
14177 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14178 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14179
Craig Topperb4c94572011-10-21 06:55:01 +000014180 // Check LHS for neg
14181 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14182 isZero(N0.getOperand(0)))
14183 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14184
14185 // Check RHS for neg
14186 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14187 isZero(N1.getOperand(0)))
14188 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14189
14190 // Check LHS for X-1
14191 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14192 isAllOnes(N0.getOperand(1)))
14193 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14194
14195 // Check RHS for X-1
14196 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14197 isAllOnes(N1.getOperand(1)))
14198 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14199
Craig Topper54a11172011-10-14 07:06:56 +000014200 return SDValue();
14201 }
14202
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014203 // Want to form ANDNP nodes:
14204 // 1) In the hopes of then easily combining them with OR and AND nodes
14205 // to form PBLEND/PSIGN.
14206 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014207 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014208 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014209
Nate Begemanb65c1752010-12-17 22:55:37 +000014210 SDValue N0 = N->getOperand(0);
14211 SDValue N1 = N->getOperand(1);
14212 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014213
Nate Begemanb65c1752010-12-17 22:55:37 +000014214 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014215 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014216 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14217 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014218 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014219
14220 // Check RHS for vnot
14221 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014222 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14223 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014224 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014225
Nate Begemanb65c1752010-12-17 22:55:37 +000014226 return SDValue();
14227}
14228
Evan Cheng760d1942010-01-04 21:22:48 +000014229static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014230 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014231 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014232 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014233 return SDValue();
14234
Stuart Hastings865f0932011-06-03 23:53:54 +000014235 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14236 if (R.getNode())
14237 return R;
14238
Evan Cheng760d1942010-01-04 21:22:48 +000014239 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014240
Evan Cheng760d1942010-01-04 21:22:48 +000014241 SDValue N0 = N->getOperand(0);
14242 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014243
Nate Begemanb65c1752010-12-17 22:55:37 +000014244 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014245 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014246 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014247 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14248 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014249
Craig Topper1666cb62011-11-19 07:07:26 +000014250 // Canonicalize pandn to RHS
14251 if (N0.getOpcode() == X86ISD::ANDNP)
14252 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014253 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014254 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14255 SDValue Mask = N1.getOperand(0);
14256 SDValue X = N1.getOperand(1);
14257 SDValue Y;
14258 if (N0.getOperand(0) == Mask)
14259 Y = N0.getOperand(1);
14260 if (N0.getOperand(1) == Mask)
14261 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014262
Craig Topper1666cb62011-11-19 07:07:26 +000014263 // Check to see if the mask appeared in both the AND and ANDNP and
14264 if (!Y.getNode())
14265 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014266
Craig Topper1666cb62011-11-19 07:07:26 +000014267 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014268 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014269 if (Mask.getOpcode() == ISD::BITCAST)
14270 Mask = Mask.getOperand(0);
14271 if (X.getOpcode() == ISD::BITCAST)
14272 X = X.getOperand(0);
14273 if (Y.getOpcode() == ISD::BITCAST)
14274 Y = Y.getOperand(0);
14275
Craig Topper1666cb62011-11-19 07:07:26 +000014276 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014277
Craig Toppered2e13d2012-01-22 19:15:14 +000014278 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014279 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14280 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014281 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014282 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014283
14284 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014285 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014286 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14287 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14288 if ((SraAmt + 1) != EltBits)
14289 return SDValue();
14290
14291 DebugLoc DL = N->getDebugLoc();
14292
14293 // Now we know we at least have a plendvb with the mask val. See if
14294 // we can form a psignb/w/d.
14295 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014296 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14297 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014298 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14299 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14300 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014301 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014302 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014303 }
14304 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014305 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014306 return SDValue();
14307
14308 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14309
14310 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14311 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14312 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014313 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014314 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014315 }
14316 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014317
Craig Topper1666cb62011-11-19 07:07:26 +000014318 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14319 return SDValue();
14320
Nate Begemanb65c1752010-12-17 22:55:37 +000014321 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014322 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14323 std::swap(N0, N1);
14324 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14325 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014326 if (!N0.hasOneUse() || !N1.hasOneUse())
14327 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014328
14329 SDValue ShAmt0 = N0.getOperand(1);
14330 if (ShAmt0.getValueType() != MVT::i8)
14331 return SDValue();
14332 SDValue ShAmt1 = N1.getOperand(1);
14333 if (ShAmt1.getValueType() != MVT::i8)
14334 return SDValue();
14335 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14336 ShAmt0 = ShAmt0.getOperand(0);
14337 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14338 ShAmt1 = ShAmt1.getOperand(0);
14339
14340 DebugLoc DL = N->getDebugLoc();
14341 unsigned Opc = X86ISD::SHLD;
14342 SDValue Op0 = N0.getOperand(0);
14343 SDValue Op1 = N1.getOperand(0);
14344 if (ShAmt0.getOpcode() == ISD::SUB) {
14345 Opc = X86ISD::SHRD;
14346 std::swap(Op0, Op1);
14347 std::swap(ShAmt0, ShAmt1);
14348 }
14349
Evan Cheng8b1190a2010-04-28 01:18:01 +000014350 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014351 if (ShAmt1.getOpcode() == ISD::SUB) {
14352 SDValue Sum = ShAmt1.getOperand(0);
14353 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014354 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14355 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14356 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14357 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014358 return DAG.getNode(Opc, DL, VT,
14359 Op0, Op1,
14360 DAG.getNode(ISD::TRUNCATE, DL,
14361 MVT::i8, ShAmt0));
14362 }
14363 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14364 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14365 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014366 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014367 return DAG.getNode(Opc, DL, VT,
14368 N0.getOperand(0), N1.getOperand(0),
14369 DAG.getNode(ISD::TRUNCATE, DL,
14370 MVT::i8, ShAmt0));
14371 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014372
Evan Cheng760d1942010-01-04 21:22:48 +000014373 return SDValue();
14374}
14375
Manman Ren92363622012-06-07 22:39:10 +000014376// Generate NEG and CMOV for integer abs.
14377static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14378 EVT VT = N->getValueType(0);
14379
14380 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14381 // 8-bit integer abs to NEG and CMOV.
14382 if (VT.isInteger() && VT.getSizeInBits() == 8)
14383 return SDValue();
14384
14385 SDValue N0 = N->getOperand(0);
14386 SDValue N1 = N->getOperand(1);
14387 DebugLoc DL = N->getDebugLoc();
14388
14389 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14390 // and change it to SUB and CMOV.
14391 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14392 N0.getOpcode() == ISD::ADD &&
14393 N0.getOperand(1) == N1 &&
14394 N1.getOpcode() == ISD::SRA &&
14395 N1.getOperand(0) == N0.getOperand(0))
14396 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14397 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14398 // Generate SUB & CMOV.
14399 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14400 DAG.getConstant(0, VT), N0.getOperand(0));
14401
14402 SDValue Ops[] = { N0.getOperand(0), Neg,
14403 DAG.getConstant(X86::COND_GE, MVT::i8),
14404 SDValue(Neg.getNode(), 1) };
14405 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14406 Ops, array_lengthof(Ops));
14407 }
14408 return SDValue();
14409}
14410
Craig Topper3738ccd2011-12-27 06:27:23 +000014411// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014412static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14413 TargetLowering::DAGCombinerInfo &DCI,
14414 const X86Subtarget *Subtarget) {
14415 if (DCI.isBeforeLegalizeOps())
14416 return SDValue();
14417
Manman Ren45d53b82012-06-08 18:58:26 +000014418 if (Subtarget->hasCMov()) {
14419 SDValue RV = performIntegerAbsCombine(N, DAG);
14420 if (RV.getNode())
14421 return RV;
14422 }
Manman Ren92363622012-06-07 22:39:10 +000014423
14424 // Try forming BMI if it is available.
14425 if (!Subtarget->hasBMI())
14426 return SDValue();
14427
Craig Topperb4c94572011-10-21 06:55:01 +000014428 EVT VT = N->getValueType(0);
14429
14430 if (VT != MVT::i32 && VT != MVT::i64)
14431 return SDValue();
14432
Craig Topper3738ccd2011-12-27 06:27:23 +000014433 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14434
Craig Topperb4c94572011-10-21 06:55:01 +000014435 // Create BLSMSK instructions by finding X ^ (X-1)
14436 SDValue N0 = N->getOperand(0);
14437 SDValue N1 = N->getOperand(1);
14438 DebugLoc DL = N->getDebugLoc();
14439
14440 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14441 isAllOnes(N0.getOperand(1)))
14442 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14443
14444 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14445 isAllOnes(N1.getOperand(1)))
14446 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14447
14448 return SDValue();
14449}
14450
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014451/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14452static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14453 const X86Subtarget *Subtarget) {
14454 LoadSDNode *Ld = cast<LoadSDNode>(N);
14455 EVT RegVT = Ld->getValueType(0);
14456 EVT MemVT = Ld->getMemoryVT();
14457 DebugLoc dl = Ld->getDebugLoc();
14458 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14459
14460 ISD::LoadExtType Ext = Ld->getExtensionType();
14461
Nadav Rotemca6f2962011-09-18 19:00:23 +000014462 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014463 // shuffle. We need SSE4 for the shuffles.
14464 // TODO: It is possible to support ZExt by zeroing the undef values
14465 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014466 if (RegVT.isVector() && RegVT.isInteger() &&
14467 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014468 assert(MemVT != RegVT && "Cannot extend to the same type");
14469 assert(MemVT.isVector() && "Must load a vector from memory");
14470
14471 unsigned NumElems = RegVT.getVectorNumElements();
14472 unsigned RegSz = RegVT.getSizeInBits();
14473 unsigned MemSz = MemVT.getSizeInBits();
14474 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014475 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014476 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14477
14478 // Attempt to load the original value using a single load op.
14479 // Find a scalar type which is equal to the loaded word size.
14480 MVT SclrLoadTy = MVT::i8;
14481 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14482 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14483 MVT Tp = (MVT::SimpleValueType)tp;
14484 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14485 SclrLoadTy = Tp;
14486 break;
14487 }
14488 }
14489
14490 // Proceed if a load word is found.
14491 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14492
14493 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14494 RegSz/SclrLoadTy.getSizeInBits());
14495
14496 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14497 RegSz/MemVT.getScalarType().getSizeInBits());
14498 // Can't shuffle using an illegal type.
14499 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14500
14501 // Perform a single load.
14502 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14503 Ld->getBasePtr(),
14504 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014505 Ld->isNonTemporal(), Ld->isInvariant(),
14506 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014507
14508 // Insert the word loaded into a vector.
14509 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14510 LoadUnitVecVT, ScalarLoad);
14511
14512 // Bitcast the loaded value to a vector of the original element type, in
14513 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014514 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14515 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014516 unsigned SizeRatio = RegSz/MemSz;
14517
14518 // Redistribute the loaded elements into the different locations.
14519 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014520 for (unsigned i = 0; i != NumElems; ++i)
14521 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014522
14523 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014524 DAG.getUNDEF(WideVecVT),
14525 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014526
14527 // Bitcast to the requested type.
14528 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14529 // Replace the original load with the new sequence
14530 // and return the new chain.
14531 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14532 return SDValue(ScalarLoad.getNode(), 1);
14533 }
14534
14535 return SDValue();
14536}
14537
Chris Lattner149a4e52008-02-22 02:09:43 +000014538/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014539static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014540 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014541 StoreSDNode *St = cast<StoreSDNode>(N);
14542 EVT VT = St->getValue().getValueType();
14543 EVT StVT = St->getMemoryVT();
14544 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014545 SDValue StoredVal = St->getOperand(1);
14546 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14547
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014548 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014549 // On Sandy Bridge, 256-bit memory operations are executed by two
14550 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14551 // memory operation.
14552 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014553 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14554 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014555 SDValue Value0 = StoredVal.getOperand(0);
14556 SDValue Value1 = StoredVal.getOperand(1);
14557
14558 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14559 SDValue Ptr0 = St->getBasePtr();
14560 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14561
14562 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14563 St->getPointerInfo(), St->isVolatile(),
14564 St->isNonTemporal(), St->getAlignment());
14565 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14566 St->getPointerInfo(), St->isVolatile(),
14567 St->isNonTemporal(), St->getAlignment());
14568 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14569 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014570
14571 // Optimize trunc store (of multiple scalars) to shuffle and store.
14572 // First, pack all of the elements in one place. Next, store to memory
14573 // in fewer chunks.
14574 if (St->isTruncatingStore() && VT.isVector()) {
14575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14576 unsigned NumElems = VT.getVectorNumElements();
14577 assert(StVT != VT && "Cannot truncate to the same type");
14578 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14579 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14580
14581 // From, To sizes and ElemCount must be pow of two
14582 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014583 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014584 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014585 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014586
Nadav Rotem614061b2011-08-10 19:30:14 +000014587 unsigned SizeRatio = FromSz / ToSz;
14588
14589 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14590
14591 // Create a type on which we perform the shuffle
14592 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14593 StVT.getScalarType(), NumElems*SizeRatio);
14594
14595 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14596
14597 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14598 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014599 for (unsigned i = 0; i != NumElems; ++i)
14600 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014601
14602 // Can't shuffle using an illegal type
14603 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14604
14605 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014606 DAG.getUNDEF(WideVecVT),
14607 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014608 // At this point all of the data is stored at the bottom of the
14609 // register. We now need to save it to mem.
14610
14611 // Find the largest store unit
14612 MVT StoreType = MVT::i8;
14613 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14614 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14615 MVT Tp = (MVT::SimpleValueType)tp;
14616 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14617 StoreType = Tp;
14618 }
14619
14620 // Bitcast the original vector into a vector of store-size units
14621 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14622 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14623 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14624 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14625 SmallVector<SDValue, 8> Chains;
14626 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14627 TLI.getPointerTy());
14628 SDValue Ptr = St->getBasePtr();
14629
14630 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014631 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014632 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14633 StoreType, ShuffWide,
14634 DAG.getIntPtrConstant(i));
14635 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14636 St->getPointerInfo(), St->isVolatile(),
14637 St->isNonTemporal(), St->getAlignment());
14638 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14639 Chains.push_back(Ch);
14640 }
14641
14642 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14643 Chains.size());
14644 }
14645
14646
Chris Lattner149a4e52008-02-22 02:09:43 +000014647 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14648 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014649 // A preferable solution to the general problem is to figure out the right
14650 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014651
14652 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014653 if (VT.getSizeInBits() != 64)
14654 return SDValue();
14655
Devang Patel578efa92009-06-05 21:57:13 +000014656 const Function *F = DAG.getMachineFunction().getFunction();
14657 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014658 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014659 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014660 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014661 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014662 isa<LoadSDNode>(St->getValue()) &&
14663 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14664 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014665 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014666 LoadSDNode *Ld = 0;
14667 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014668 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014669 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014670 // Must be a store of a load. We currently handle two cases: the load
14671 // is a direct child, and it's under an intervening TokenFactor. It is
14672 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014673 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014674 Ld = cast<LoadSDNode>(St->getChain());
14675 else if (St->getValue().hasOneUse() &&
14676 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014677 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014678 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014679 TokenFactorIndex = i;
14680 Ld = cast<LoadSDNode>(St->getValue());
14681 } else
14682 Ops.push_back(ChainVal->getOperand(i));
14683 }
14684 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014685
Evan Cheng536e6672009-03-12 05:59:15 +000014686 if (!Ld || !ISD::isNormalLoad(Ld))
14687 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014688
Evan Cheng536e6672009-03-12 05:59:15 +000014689 // If this is not the MMX case, i.e. we are just turning i64 load/store
14690 // into f64 load/store, avoid the transformation if there are multiple
14691 // uses of the loaded value.
14692 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14693 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014694
Evan Cheng536e6672009-03-12 05:59:15 +000014695 DebugLoc LdDL = Ld->getDebugLoc();
14696 DebugLoc StDL = N->getDebugLoc();
14697 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14698 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14699 // pair instead.
14700 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014701 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014702 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14703 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014704 Ld->isNonTemporal(), Ld->isInvariant(),
14705 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014706 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014707 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014708 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014709 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014710 Ops.size());
14711 }
Evan Cheng536e6672009-03-12 05:59:15 +000014712 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014713 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014714 St->isVolatile(), St->isNonTemporal(),
14715 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014716 }
Evan Cheng536e6672009-03-12 05:59:15 +000014717
14718 // Otherwise, lower to two pairs of 32-bit loads / stores.
14719 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014720 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14721 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014722
Owen Anderson825b72b2009-08-11 20:47:22 +000014723 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014724 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014725 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014726 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014727 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014728 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014729 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014730 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014731 MinAlign(Ld->getAlignment(), 4));
14732
14733 SDValue NewChain = LoLd.getValue(1);
14734 if (TokenFactorIndex != -1) {
14735 Ops.push_back(LoLd);
14736 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014737 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014738 Ops.size());
14739 }
14740
14741 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014742 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14743 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014744
14745 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014746 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014747 St->isVolatile(), St->isNonTemporal(),
14748 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014749 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014750 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014751 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014752 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014753 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014754 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014755 }
Dan Gohman475871a2008-07-27 21:46:04 +000014756 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014757}
14758
Duncan Sands17470be2011-09-22 20:15:48 +000014759/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14760/// and return the operands for the horizontal operation in LHS and RHS. A
14761/// horizontal operation performs the binary operation on successive elements
14762/// of its first operand, then on successive elements of its second operand,
14763/// returning the resulting values in a vector. For example, if
14764/// A = < float a0, float a1, float a2, float a3 >
14765/// and
14766/// B = < float b0, float b1, float b2, float b3 >
14767/// then the result of doing a horizontal operation on A and B is
14768/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14769/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14770/// A horizontal-op B, for some already available A and B, and if so then LHS is
14771/// set to A, RHS to B, and the routine returns 'true'.
14772/// Note that the binary operation should have the property that if one of the
14773/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014774static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014775 // Look for the following pattern: if
14776 // A = < float a0, float a1, float a2, float a3 >
14777 // B = < float b0, float b1, float b2, float b3 >
14778 // and
14779 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14780 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14781 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14782 // which is A horizontal-op B.
14783
14784 // At least one of the operands should be a vector shuffle.
14785 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14786 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14787 return false;
14788
14789 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014790
14791 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14792 "Unsupported vector type for horizontal add/sub");
14793
14794 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14795 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014796 unsigned NumElts = VT.getVectorNumElements();
14797 unsigned NumLanes = VT.getSizeInBits()/128;
14798 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014799 assert((NumLaneElts % 2 == 0) &&
14800 "Vector type should have an even number of elements in each lane");
14801 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014802
14803 // View LHS in the form
14804 // LHS = VECTOR_SHUFFLE A, B, LMask
14805 // If LHS is not a shuffle then pretend it is the shuffle
14806 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14807 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14808 // type VT.
14809 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014810 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014811 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14812 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14813 A = LHS.getOperand(0);
14814 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14815 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014816 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14817 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014818 } else {
14819 if (LHS.getOpcode() != ISD::UNDEF)
14820 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014821 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014822 LMask[i] = i;
14823 }
14824
14825 // Likewise, view RHS in the form
14826 // RHS = VECTOR_SHUFFLE C, D, RMask
14827 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014828 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014829 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14830 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14831 C = RHS.getOperand(0);
14832 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14833 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014834 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14835 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014836 } else {
14837 if (RHS.getOpcode() != ISD::UNDEF)
14838 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014839 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014840 RMask[i] = i;
14841 }
14842
14843 // Check that the shuffles are both shuffling the same vectors.
14844 if (!(A == C && B == D) && !(A == D && B == C))
14845 return false;
14846
14847 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14848 if (!A.getNode() && !B.getNode())
14849 return false;
14850
14851 // If A and B occur in reverse order in RHS, then "swap" them (which means
14852 // rewriting the mask).
14853 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014854 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014855
14856 // At this point LHS and RHS are equivalent to
14857 // LHS = VECTOR_SHUFFLE A, B, LMask
14858 // RHS = VECTOR_SHUFFLE A, B, RMask
14859 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014860 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014861 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014862
Craig Topperf8363302011-12-02 08:18:41 +000014863 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014864 if (LIdx < 0 || RIdx < 0 ||
14865 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14866 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014867 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014868
Craig Topperf8363302011-12-02 08:18:41 +000014869 // Check that successive elements are being operated on. If not, this is
14870 // not a horizontal operation.
14871 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14872 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014873 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014874 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014875 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014876 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014877 }
14878
14879 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14880 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14881 return true;
14882}
14883
14884/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14885static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14886 const X86Subtarget *Subtarget) {
14887 EVT VT = N->getValueType(0);
14888 SDValue LHS = N->getOperand(0);
14889 SDValue RHS = N->getOperand(1);
14890
14891 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014892 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014893 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014894 isHorizontalBinOp(LHS, RHS, true))
14895 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14896 return SDValue();
14897}
14898
14899/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14900static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14901 const X86Subtarget *Subtarget) {
14902 EVT VT = N->getValueType(0);
14903 SDValue LHS = N->getOperand(0);
14904 SDValue RHS = N->getOperand(1);
14905
14906 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014907 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014908 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014909 isHorizontalBinOp(LHS, RHS, false))
14910 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14911 return SDValue();
14912}
14913
Chris Lattner6cf73262008-01-25 06:14:17 +000014914/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14915/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014916static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014917 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14918 // F[X]OR(0.0, x) -> x
14919 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014920 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14921 if (C->getValueAPF().isPosZero())
14922 return N->getOperand(1);
14923 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14924 if (C->getValueAPF().isPosZero())
14925 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014926 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014927}
14928
14929/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014930static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014931 // FAND(0.0, x) -> 0.0
14932 // FAND(x, 0.0) -> 0.0
14933 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14934 if (C->getValueAPF().isPosZero())
14935 return N->getOperand(0);
14936 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14937 if (C->getValueAPF().isPosZero())
14938 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014939 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014940}
14941
Dan Gohmane5af2d32009-01-29 01:59:02 +000014942static SDValue PerformBTCombine(SDNode *N,
14943 SelectionDAG &DAG,
14944 TargetLowering::DAGCombinerInfo &DCI) {
14945 // BT ignores high bits in the bit index operand.
14946 SDValue Op1 = N->getOperand(1);
14947 if (Op1.hasOneUse()) {
14948 unsigned BitWidth = Op1.getValueSizeInBits();
14949 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14950 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014951 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14952 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014953 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014954 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14955 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14956 DCI.CommitTargetLoweringOpt(TLO);
14957 }
14958 return SDValue();
14959}
Chris Lattner83e6c992006-10-04 06:57:07 +000014960
Eli Friedman7a5e5552009-06-07 06:52:44 +000014961static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14962 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014963 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014964 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014965 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014966 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014967 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014968 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014969 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014970 }
14971 return SDValue();
14972}
14973
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014974static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14975 TargetLowering::DAGCombinerInfo &DCI,
14976 const X86Subtarget *Subtarget) {
14977 if (!DCI.isBeforeLegalizeOps())
14978 return SDValue();
14979
Craig Topper3ef43cf2012-04-24 06:36:35 +000014980 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014981 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014982
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014983 EVT VT = N->getValueType(0);
14984 SDValue Op = N->getOperand(0);
14985 EVT OpVT = Op.getValueType();
14986 DebugLoc dl = N->getDebugLoc();
14987
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014988 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14989 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014990
Craig Topper3ef43cf2012-04-24 06:36:35 +000014991 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014992 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014993
14994 // Optimize vectors in AVX mode
14995 // Sign extend v8i16 to v8i32 and
14996 // v4i32 to v4i64
14997 //
14998 // Divide input vector into two parts
14999 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15000 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15001 // concat the vectors to original VT
15002
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015003 unsigned NumElems = OpVT.getVectorNumElements();
15004 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015005 for (unsigned i = 0; i != NumElems/2; ++i)
15006 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015007
15008 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015009 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015010
15011 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015012 for (unsigned i = 0; i != NumElems/2; ++i)
15013 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015014
15015 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015016 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015017
Craig Topper3ef43cf2012-04-24 06:36:35 +000015018 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015019 VT.getVectorNumElements()/2);
15020
Craig Topper3ef43cf2012-04-24 06:36:35 +000015021 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015022 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15023
15024 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15025 }
15026 return SDValue();
15027}
15028
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015029static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015030 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015031 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015032 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15033 // (and (i32 x86isd::setcc_carry), 1)
15034 // This eliminates the zext. This transformation is necessary because
15035 // ISD::SETCC is always legalized to i8.
15036 DebugLoc dl = N->getDebugLoc();
15037 SDValue N0 = N->getOperand(0);
15038 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015039 EVT OpVT = N0.getValueType();
15040
Evan Cheng2e489c42009-12-16 00:53:11 +000015041 if (N0.getOpcode() == ISD::AND &&
15042 N0.hasOneUse() &&
15043 N0.getOperand(0).hasOneUse()) {
15044 SDValue N00 = N0.getOperand(0);
15045 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15046 return SDValue();
15047 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15048 if (!C || C->getZExtValue() != 1)
15049 return SDValue();
15050 return DAG.getNode(ISD::AND, dl, VT,
15051 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15052 N00.getOperand(0), N00.getOperand(1)),
15053 DAG.getConstant(1, VT));
15054 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015055
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015056 // Optimize vectors in AVX mode:
15057 //
15058 // v8i16 -> v8i32
15059 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15060 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15061 // Concat upper and lower parts.
15062 //
15063 // v4i32 -> v4i64
15064 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15065 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15066 // Concat upper and lower parts.
15067 //
Craig Topperc16f8512012-04-25 06:39:39 +000015068 if (!DCI.isBeforeLegalizeOps())
15069 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015070
Craig Topperc16f8512012-04-25 06:39:39 +000015071 if (!Subtarget->hasAVX())
15072 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015073
Craig Topperc16f8512012-04-25 06:39:39 +000015074 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15075 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015076
Craig Topperc16f8512012-04-25 06:39:39 +000015077 if (Subtarget->hasAVX2())
15078 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015079
Craig Topperc16f8512012-04-25 06:39:39 +000015080 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15081 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15082 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015083
Craig Topperc16f8512012-04-25 06:39:39 +000015084 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15085 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015086
Craig Topperc16f8512012-04-25 06:39:39 +000015087 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15088 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15089
15090 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015091 }
15092
Evan Cheng2e489c42009-12-16 00:53:11 +000015093 return SDValue();
15094}
15095
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015096// Optimize x == -y --> x+y == 0
15097// x != -y --> x+y != 0
15098static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15099 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15100 SDValue LHS = N->getOperand(0);
15101 SDValue RHS = N->getOperand(1);
15102
15103 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15105 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15106 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15107 LHS.getValueType(), RHS, LHS.getOperand(1));
15108 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15109 addV, DAG.getConstant(0, addV.getValueType()), CC);
15110 }
15111 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15113 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15114 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15115 RHS.getValueType(), LHS, RHS.getOperand(1));
15116 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15117 addV, DAG.getConstant(0, addV.getValueType()), CC);
15118 }
15119 return SDValue();
15120}
15121
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015122// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15123static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15124 unsigned X86CC = N->getConstantOperandVal(0);
15125 SDValue EFLAG = N->getOperand(1);
15126 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015127
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015128 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15129 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15130 // cases.
15131 if (X86CC == X86::COND_B)
15132 return DAG.getNode(ISD::AND, DL, MVT::i8,
15133 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15134 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15135 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015136
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015137 return SDValue();
15138}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015139
Craig Topper7fd5e162012-04-24 06:02:29 +000015140static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015141 SDValue Op0 = N->getOperand(0);
15142 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015143
15144 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015145 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015146 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015147 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015148 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15149 // Notice that we use SINT_TO_FP because we know that the high bits
15150 // are zero and SINT_TO_FP is better supported by the hardware.
15151 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15152 }
15153
15154 return SDValue();
15155}
15156
Benjamin Kramer1396c402011-06-18 11:09:41 +000015157static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15158 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015159 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015160 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015161
15162 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015163 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015164 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015165 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015166 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15167 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15168 }
15169
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015170 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15171 // a 32-bit target where SSE doesn't support i64->FP operations.
15172 if (Op0.getOpcode() == ISD::LOAD) {
15173 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15174 EVT VT = Ld->getValueType(0);
15175 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15176 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15177 !XTLI->getSubtarget()->is64Bit() &&
15178 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015179 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15180 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015181 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15182 return FILDChain;
15183 }
15184 }
15185 return SDValue();
15186}
15187
Craig Topper7fd5e162012-04-24 06:02:29 +000015188static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15189 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015190
15191 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015192 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15193 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015194 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015195 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15196 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15197 }
15198
15199 return SDValue();
15200}
15201
Chris Lattner23a01992010-12-20 01:37:09 +000015202// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15203static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15204 X86TargetLowering::DAGCombinerInfo &DCI) {
15205 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15206 // the result is either zero or one (depending on the input carry bit).
15207 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15208 if (X86::isZeroNode(N->getOperand(0)) &&
15209 X86::isZeroNode(N->getOperand(1)) &&
15210 // We don't have a good way to replace an EFLAGS use, so only do this when
15211 // dead right now.
15212 SDValue(N, 1).use_empty()) {
15213 DebugLoc DL = N->getDebugLoc();
15214 EVT VT = N->getValueType(0);
15215 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15216 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15217 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15218 DAG.getConstant(X86::COND_B,MVT::i8),
15219 N->getOperand(2)),
15220 DAG.getConstant(1, VT));
15221 return DCI.CombineTo(N, Res1, CarryOut);
15222 }
15223
15224 return SDValue();
15225}
15226
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015227// fold (add Y, (sete X, 0)) -> adc 0, Y
15228// (add Y, (setne X, 0)) -> sbb -1, Y
15229// (sub (sete X, 0), Y) -> sbb 0, Y
15230// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015231static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015232 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015233
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015234 // Look through ZExts.
15235 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15236 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15237 return SDValue();
15238
15239 SDValue SetCC = Ext.getOperand(0);
15240 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15241 return SDValue();
15242
15243 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15244 if (CC != X86::COND_E && CC != X86::COND_NE)
15245 return SDValue();
15246
15247 SDValue Cmp = SetCC.getOperand(1);
15248 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015249 !X86::isZeroNode(Cmp.getOperand(1)) ||
15250 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015251 return SDValue();
15252
15253 SDValue CmpOp0 = Cmp.getOperand(0);
15254 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15255 DAG.getConstant(1, CmpOp0.getValueType()));
15256
15257 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15258 if (CC == X86::COND_NE)
15259 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15260 DL, OtherVal.getValueType(), OtherVal,
15261 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15262 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15263 DL, OtherVal.getValueType(), OtherVal,
15264 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15265}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015266
Craig Topper54f952a2011-11-19 09:02:40 +000015267/// PerformADDCombine - Do target-specific dag combines on integer adds.
15268static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15269 const X86Subtarget *Subtarget) {
15270 EVT VT = N->getValueType(0);
15271 SDValue Op0 = N->getOperand(0);
15272 SDValue Op1 = N->getOperand(1);
15273
15274 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015275 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015276 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015277 isHorizontalBinOp(Op0, Op1, true))
15278 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15279
15280 return OptimizeConditionalInDecrement(N, DAG);
15281}
15282
15283static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15284 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015285 SDValue Op0 = N->getOperand(0);
15286 SDValue Op1 = N->getOperand(1);
15287
15288 // X86 can't encode an immediate LHS of a sub. See if we can push the
15289 // negation into a preceding instruction.
15290 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015291 // If the RHS of the sub is a XOR with one use and a constant, invert the
15292 // immediate. Then add one to the LHS of the sub so we can turn
15293 // X-Y -> X+~Y+1, saving one register.
15294 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15295 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015296 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015297 EVT VT = Op0.getValueType();
15298 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15299 Op1.getOperand(0),
15300 DAG.getConstant(~XorC, VT));
15301 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015302 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015303 }
15304 }
15305
Craig Topper54f952a2011-11-19 09:02:40 +000015306 // Try to synthesize horizontal adds from adds of shuffles.
15307 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015308 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015309 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15310 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015311 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15312
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015313 return OptimizeConditionalInDecrement(N, DAG);
15314}
15315
Dan Gohman475871a2008-07-27 21:46:04 +000015316SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015317 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015318 SelectionDAG &DAG = DCI.DAG;
15319 switch (N->getOpcode()) {
15320 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015321 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015322 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015323 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015324 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015325 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015326 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15327 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015328 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015329 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015330 case ISD::SHL:
15331 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015332 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015333 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015334 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015335 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015336 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015337 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015338 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015339 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015340 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015341 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15342 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015343 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015344 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15345 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015346 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015347 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015348 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015349 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015350 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015351 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015352 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015353 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015354 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015355 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015356 case X86ISD::UNPCKH:
15357 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015358 case X86ISD::MOVHLPS:
15359 case X86ISD::MOVLHPS:
15360 case X86ISD::PSHUFD:
15361 case X86ISD::PSHUFHW:
15362 case X86ISD::PSHUFLW:
15363 case X86ISD::MOVSS:
15364 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015365 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015366 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015367 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015368 }
15369
Dan Gohman475871a2008-07-27 21:46:04 +000015370 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015371}
15372
Evan Chenge5b51ac2010-04-17 06:13:15 +000015373/// isTypeDesirableForOp - Return true if the target has native support for
15374/// the specified value type and it is 'desirable' to use the type for the
15375/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15376/// instruction encodings are longer and some i16 instructions are slow.
15377bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15378 if (!isTypeLegal(VT))
15379 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015380 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015381 return true;
15382
15383 switch (Opc) {
15384 default:
15385 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015386 case ISD::LOAD:
15387 case ISD::SIGN_EXTEND:
15388 case ISD::ZERO_EXTEND:
15389 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015390 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015391 case ISD::SRL:
15392 case ISD::SUB:
15393 case ISD::ADD:
15394 case ISD::MUL:
15395 case ISD::AND:
15396 case ISD::OR:
15397 case ISD::XOR:
15398 return false;
15399 }
15400}
15401
15402/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015403/// beneficial for dag combiner to promote the specified node. If true, it
15404/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015405bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015406 EVT VT = Op.getValueType();
15407 if (VT != MVT::i16)
15408 return false;
15409
Evan Cheng4c26e932010-04-19 19:29:22 +000015410 bool Promote = false;
15411 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015412 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015413 default: break;
15414 case ISD::LOAD: {
15415 LoadSDNode *LD = cast<LoadSDNode>(Op);
15416 // If the non-extending load has a single use and it's not live out, then it
15417 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015418 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15419 Op.hasOneUse()*/) {
15420 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15421 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15422 // The only case where we'd want to promote LOAD (rather then it being
15423 // promoted as an operand is when it's only use is liveout.
15424 if (UI->getOpcode() != ISD::CopyToReg)
15425 return false;
15426 }
15427 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015428 Promote = true;
15429 break;
15430 }
15431 case ISD::SIGN_EXTEND:
15432 case ISD::ZERO_EXTEND:
15433 case ISD::ANY_EXTEND:
15434 Promote = true;
15435 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015436 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015437 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015438 SDValue N0 = Op.getOperand(0);
15439 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015440 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015441 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015442 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015443 break;
15444 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015445 case ISD::ADD:
15446 case ISD::MUL:
15447 case ISD::AND:
15448 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015449 case ISD::XOR:
15450 Commute = true;
15451 // fallthrough
15452 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015453 SDValue N0 = Op.getOperand(0);
15454 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015455 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015456 return false;
15457 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015458 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015459 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015460 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015461 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015462 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015463 }
15464 }
15465
15466 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015467 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015468}
15469
Evan Cheng60c07e12006-07-05 22:17:51 +000015470//===----------------------------------------------------------------------===//
15471// X86 Inline Assembly Support
15472//===----------------------------------------------------------------------===//
15473
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015474namespace {
15475 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015476 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015477 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015478
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015479 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015480 StringRef piece(*args[i]);
15481 if (!s.startswith(piece)) // Check if the piece matches.
15482 return false;
15483
15484 s = s.substr(piece.size());
15485 StringRef::size_type pos = s.find_first_not_of(" \t");
15486 if (pos == 0) // We matched a prefix.
15487 return false;
15488
15489 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015490 }
15491
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015492 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015493 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015494 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015495}
15496
Chris Lattnerb8105652009-07-20 17:51:36 +000015497bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15498 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015499
15500 std::string AsmStr = IA->getAsmString();
15501
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015502 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15503 if (!Ty || Ty->getBitWidth() % 16 != 0)
15504 return false;
15505
Chris Lattnerb8105652009-07-20 17:51:36 +000015506 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015507 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015508 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015509
15510 switch (AsmPieces.size()) {
15511 default: return false;
15512 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015513 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015514 // we will turn this bswap into something that will be lowered to logical
15515 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15516 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015517 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015518 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15519 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15520 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15521 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15522 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15523 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015524 // No need to check constraints, nothing other than the equivalent of
15525 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015526 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015527 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015528
Chris Lattnerb8105652009-07-20 17:51:36 +000015529 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015530 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015531 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015532 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15533 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015534 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015535 const std::string &ConstraintsStr = IA->getConstraintString();
15536 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015537 std::sort(AsmPieces.begin(), AsmPieces.end());
15538 if (AsmPieces.size() == 4 &&
15539 AsmPieces[0] == "~{cc}" &&
15540 AsmPieces[1] == "~{dirflag}" &&
15541 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015542 AsmPieces[3] == "~{fpsr}")
15543 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015544 }
15545 break;
15546 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015547 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015548 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015549 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15550 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15551 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015552 AsmPieces.clear();
15553 const std::string &ConstraintsStr = IA->getConstraintString();
15554 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15555 std::sort(AsmPieces.begin(), AsmPieces.end());
15556 if (AsmPieces.size() == 4 &&
15557 AsmPieces[0] == "~{cc}" &&
15558 AsmPieces[1] == "~{dirflag}" &&
15559 AsmPieces[2] == "~{flags}" &&
15560 AsmPieces[3] == "~{fpsr}")
15561 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015562 }
Evan Cheng55d42002011-01-08 01:24:27 +000015563
15564 if (CI->getType()->isIntegerTy(64)) {
15565 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15566 if (Constraints.size() >= 2 &&
15567 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15568 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15569 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015570 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15571 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15572 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015573 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015574 }
15575 }
15576 break;
15577 }
15578 return false;
15579}
15580
15581
15582
Chris Lattnerf4dff842006-07-11 02:54:03 +000015583/// getConstraintType - Given a constraint letter, return the type of
15584/// constraint it is for this target.
15585X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015586X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15587 if (Constraint.size() == 1) {
15588 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015589 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015590 case 'q':
15591 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015592 case 'f':
15593 case 't':
15594 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015595 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015596 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015597 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015598 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015599 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015600 case 'a':
15601 case 'b':
15602 case 'c':
15603 case 'd':
15604 case 'S':
15605 case 'D':
15606 case 'A':
15607 return C_Register;
15608 case 'I':
15609 case 'J':
15610 case 'K':
15611 case 'L':
15612 case 'M':
15613 case 'N':
15614 case 'G':
15615 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015616 case 'e':
15617 case 'Z':
15618 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015619 default:
15620 break;
15621 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015622 }
Chris Lattner4234f572007-03-25 02:14:49 +000015623 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015624}
15625
John Thompson44ab89e2010-10-29 17:29:13 +000015626/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015627/// This object must already have been set up with the operand type
15628/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015629TargetLowering::ConstraintWeight
15630 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015631 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015632 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015633 Value *CallOperandVal = info.CallOperandVal;
15634 // If we don't have a value, we can't do a match,
15635 // but allow it at the lowest weight.
15636 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015637 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015638 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015639 // Look at the constraint type.
15640 switch (*constraint) {
15641 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015642 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15643 case 'R':
15644 case 'q':
15645 case 'Q':
15646 case 'a':
15647 case 'b':
15648 case 'c':
15649 case 'd':
15650 case 'S':
15651 case 'D':
15652 case 'A':
15653 if (CallOperandVal->getType()->isIntegerTy())
15654 weight = CW_SpecificReg;
15655 break;
15656 case 'f':
15657 case 't':
15658 case 'u':
15659 if (type->isFloatingPointTy())
15660 weight = CW_SpecificReg;
15661 break;
15662 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015663 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015664 weight = CW_SpecificReg;
15665 break;
15666 case 'x':
15667 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015668 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015669 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015670 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015671 break;
15672 case 'I':
15673 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15674 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015675 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015676 }
15677 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015678 case 'J':
15679 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15680 if (C->getZExtValue() <= 63)
15681 weight = CW_Constant;
15682 }
15683 break;
15684 case 'K':
15685 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15686 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15687 weight = CW_Constant;
15688 }
15689 break;
15690 case 'L':
15691 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15692 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15693 weight = CW_Constant;
15694 }
15695 break;
15696 case 'M':
15697 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15698 if (C->getZExtValue() <= 3)
15699 weight = CW_Constant;
15700 }
15701 break;
15702 case 'N':
15703 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15704 if (C->getZExtValue() <= 0xff)
15705 weight = CW_Constant;
15706 }
15707 break;
15708 case 'G':
15709 case 'C':
15710 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15711 weight = CW_Constant;
15712 }
15713 break;
15714 case 'e':
15715 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15716 if ((C->getSExtValue() >= -0x80000000LL) &&
15717 (C->getSExtValue() <= 0x7fffffffLL))
15718 weight = CW_Constant;
15719 }
15720 break;
15721 case 'Z':
15722 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15723 if (C->getZExtValue() <= 0xffffffff)
15724 weight = CW_Constant;
15725 }
15726 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015727 }
15728 return weight;
15729}
15730
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015731/// LowerXConstraint - try to replace an X constraint, which matches anything,
15732/// with another that has more specific requirements based on the type of the
15733/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015734const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015735LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015736 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15737 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015738 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015739 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015740 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015741 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015742 return "x";
15743 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015744
Chris Lattner5e764232008-04-26 23:02:14 +000015745 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015746}
15747
Chris Lattner48884cd2007-08-25 00:47:38 +000015748/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15749/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015750void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015751 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015752 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015753 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015754 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015755
Eric Christopher100c8332011-06-02 23:16:42 +000015756 // Only support length 1 constraints for now.
15757 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015758
Eric Christopher100c8332011-06-02 23:16:42 +000015759 char ConstraintLetter = Constraint[0];
15760 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015761 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015762 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015763 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015764 if (C->getZExtValue() <= 31) {
15765 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015766 break;
15767 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015768 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015769 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015770 case 'J':
15771 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015772 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015773 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15774 break;
15775 }
15776 }
15777 return;
15778 case 'K':
15779 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015780 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015781 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15782 break;
15783 }
15784 }
15785 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015786 case 'N':
15787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015788 if (C->getZExtValue() <= 255) {
15789 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015790 break;
15791 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015792 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015793 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015794 case 'e': {
15795 // 32-bit signed value
15796 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015797 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15798 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015799 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015800 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015801 break;
15802 }
15803 // FIXME gcc accepts some relocatable values here too, but only in certain
15804 // memory models; it's complicated.
15805 }
15806 return;
15807 }
15808 case 'Z': {
15809 // 32-bit unsigned value
15810 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015811 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15812 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015813 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15814 break;
15815 }
15816 }
15817 // FIXME gcc accepts some relocatable values here too, but only in certain
15818 // memory models; it's complicated.
15819 return;
15820 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015821 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015822 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015823 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015824 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015825 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015826 break;
15827 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015828
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015829 // In any sort of PIC mode addresses need to be computed at runtime by
15830 // adding in a register or some sort of table lookup. These can't
15831 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015832 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015833 return;
15834
Chris Lattnerdc43a882007-05-03 16:52:29 +000015835 // If we are in non-pic codegen mode, we allow the address of a global (with
15836 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015837 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015838 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015839
Chris Lattner49921962009-05-08 18:23:14 +000015840 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15841 while (1) {
15842 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15843 Offset += GA->getOffset();
15844 break;
15845 } else if (Op.getOpcode() == ISD::ADD) {
15846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15847 Offset += C->getZExtValue();
15848 Op = Op.getOperand(0);
15849 continue;
15850 }
15851 } else if (Op.getOpcode() == ISD::SUB) {
15852 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15853 Offset += -C->getZExtValue();
15854 Op = Op.getOperand(0);
15855 continue;
15856 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015857 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015858
Chris Lattner49921962009-05-08 18:23:14 +000015859 // Otherwise, this isn't something we can handle, reject it.
15860 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015861 }
Eric Christopherfd179292009-08-27 18:07:15 +000015862
Dan Gohman46510a72010-04-15 01:51:59 +000015863 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015864 // If we require an extra load to get this address, as in PIC mode, we
15865 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015866 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15867 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015868 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015869
Devang Patel0d881da2010-07-06 22:08:15 +000015870 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15871 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015872 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015873 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015874 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015875
Gabor Greifba36cb52008-08-28 21:40:38 +000015876 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015877 Ops.push_back(Result);
15878 return;
15879 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015880 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015881}
15882
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015883std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015884X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015885 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015886 // First, see if this is a constraint that directly corresponds to an LLVM
15887 // register class.
15888 if (Constraint.size() == 1) {
15889 // GCC Constraint Letters
15890 switch (Constraint[0]) {
15891 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015892 // TODO: Slight differences here in allocation order and leaving
15893 // RIP in the class. Do they matter any more here than they do
15894 // in the normal allocation?
15895 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15896 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015897 if (VT == MVT::i32 || VT == MVT::f32)
15898 return std::make_pair(0U, &X86::GR32RegClass);
15899 if (VT == MVT::i16)
15900 return std::make_pair(0U, &X86::GR16RegClass);
15901 if (VT == MVT::i8 || VT == MVT::i1)
15902 return std::make_pair(0U, &X86::GR8RegClass);
15903 if (VT == MVT::i64 || VT == MVT::f64)
15904 return std::make_pair(0U, &X86::GR64RegClass);
15905 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015906 }
15907 // 32-bit fallthrough
15908 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015909 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015910 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15911 if (VT == MVT::i16)
15912 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15913 if (VT == MVT::i8 || VT == MVT::i1)
15914 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15915 if (VT == MVT::i64)
15916 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015917 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015918 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015919 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015920 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015921 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015922 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015923 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015924 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015925 return std::make_pair(0U, &X86::GR32RegClass);
15926 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015927 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015928 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015929 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015930 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015931 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015932 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015933 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15934 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015935 case 'f': // FP Stack registers.
15936 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15937 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015938 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015939 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015940 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015941 return std::make_pair(0U, &X86::RFP64RegClass);
15942 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015943 case 'y': // MMX_REGS if MMX allowed.
15944 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015945 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015946 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015947 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015948 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015949 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015950 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015951
Owen Anderson825b72b2009-08-11 20:47:22 +000015952 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015953 default: break;
15954 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015955 case MVT::f32:
15956 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015957 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015958 case MVT::f64:
15959 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015960 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015961 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015962 case MVT::v16i8:
15963 case MVT::v8i16:
15964 case MVT::v4i32:
15965 case MVT::v2i64:
15966 case MVT::v4f32:
15967 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015968 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015969 // AVX types.
15970 case MVT::v32i8:
15971 case MVT::v16i16:
15972 case MVT::v8i32:
15973 case MVT::v4i64:
15974 case MVT::v8f32:
15975 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015976 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015977 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015978 break;
15979 }
15980 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015981
Chris Lattnerf76d1802006-07-31 23:26:50 +000015982 // Use the default implementation in TargetLowering to convert the register
15983 // constraint into a member of a register class.
15984 std::pair<unsigned, const TargetRegisterClass*> Res;
15985 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015986
15987 // Not found as a standard register?
15988 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015989 // Map st(0) -> st(7) -> ST0
15990 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15991 tolower(Constraint[1]) == 's' &&
15992 tolower(Constraint[2]) == 't' &&
15993 Constraint[3] == '(' &&
15994 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15995 Constraint[5] == ')' &&
15996 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015997
Chris Lattner56d77c72009-09-13 22:41:48 +000015998 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015999 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016000 return Res;
16001 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016002
Chris Lattner56d77c72009-09-13 22:41:48 +000016003 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016004 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016005 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016006 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016007 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016008 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016009
16010 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016011 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016012 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016013 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016014 return Res;
16015 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016016
Dale Johannesen330169f2008-11-13 21:52:36 +000016017 // 'A' means EAX + EDX.
16018 if (Constraint == "A") {
16019 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016020 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016021 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016022 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016023 return Res;
16024 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016025
Chris Lattnerf76d1802006-07-31 23:26:50 +000016026 // Otherwise, check to see if this is a register class of the wrong value
16027 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16028 // turn into {ax},{dx}.
16029 if (Res.second->hasType(VT))
16030 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016031
Chris Lattnerf76d1802006-07-31 23:26:50 +000016032 // All of the single-register GCC register classes map their values onto
16033 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16034 // really want an 8-bit or 32-bit register, map to the appropriate register
16035 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016036 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016037 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016038 unsigned DestReg = 0;
16039 switch (Res.first) {
16040 default: break;
16041 case X86::AX: DestReg = X86::AL; break;
16042 case X86::DX: DestReg = X86::DL; break;
16043 case X86::CX: DestReg = X86::CL; break;
16044 case X86::BX: DestReg = X86::BL; break;
16045 }
16046 if (DestReg) {
16047 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016048 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016049 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016050 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016051 unsigned DestReg = 0;
16052 switch (Res.first) {
16053 default: break;
16054 case X86::AX: DestReg = X86::EAX; break;
16055 case X86::DX: DestReg = X86::EDX; break;
16056 case X86::CX: DestReg = X86::ECX; break;
16057 case X86::BX: DestReg = X86::EBX; break;
16058 case X86::SI: DestReg = X86::ESI; break;
16059 case X86::DI: DestReg = X86::EDI; break;
16060 case X86::BP: DestReg = X86::EBP; break;
16061 case X86::SP: DestReg = X86::ESP; break;
16062 }
16063 if (DestReg) {
16064 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016065 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016066 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016067 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016068 unsigned DestReg = 0;
16069 switch (Res.first) {
16070 default: break;
16071 case X86::AX: DestReg = X86::RAX; break;
16072 case X86::DX: DestReg = X86::RDX; break;
16073 case X86::CX: DestReg = X86::RCX; break;
16074 case X86::BX: DestReg = X86::RBX; break;
16075 case X86::SI: DestReg = X86::RSI; break;
16076 case X86::DI: DestReg = X86::RDI; break;
16077 case X86::BP: DestReg = X86::RBP; break;
16078 case X86::SP: DestReg = X86::RSP; break;
16079 }
16080 if (DestReg) {
16081 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016082 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016083 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016084 }
Craig Topperc9099502012-04-20 06:31:50 +000016085 } else if (Res.second == &X86::FR32RegClass ||
16086 Res.second == &X86::FR64RegClass ||
16087 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016088 // Handle references to XMM physical registers that got mapped into the
16089 // wrong class. This can happen with constraints like {xmm0} where the
16090 // target independent register mapper will just pick the first match it can
16091 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016092
16093 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016094 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016095 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016096 Res.second = &X86::FR64RegClass;
16097 else if (X86::VR128RegClass.hasType(VT))
16098 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016099 else if (X86::VR256RegClass.hasType(VT))
16100 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016101 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016102
Chris Lattnerf76d1802006-07-31 23:26:50 +000016103 return Res;
16104}