blob: c242aaa3daf2fb81e55945a5e762ed01c804b92e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001179 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001227 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001228 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001229 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001230 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001232 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001233 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001234 if (Subtarget->is64Bit())
1235 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001236 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238 computeRegisterProperties();
1239
Evan Cheng05219282011-01-06 06:52:41 +00001240 // On Darwin, -Os means optimize for size without hurting performance,
1241 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001242 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001243 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001245 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1246 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1247 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001249 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001250
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001251 // Predictable cmov don't hurt on atom because it's in-order.
1252 predictableSelectIsExpensive = !Subtarget->isAtom();
1253
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001254 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255}
1256
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257
Duncan Sands28b77e92011-09-06 19:07:46 +00001258EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1259 if (!VT.isVector()) return MVT::i8;
1260 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001261}
1262
1263
Evan Cheng29286502008-01-23 23:17:41 +00001264/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1265/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 if (MaxAlign == 16)
1268 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 if (VTy->getBitWidth() == 128)
1271 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 unsigned EltAlign = 0;
1274 getMaxByValAlign(ATy->getElementType(), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1279 unsigned EltAlign = 0;
1280 getMaxByValAlign(STy->getElementType(i), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
1283 if (MaxAlign == 16)
1284 break;
1285 }
1286 }
Evan Cheng29286502008-01-23 23:17:41 +00001287}
1288
1289/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1290/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001291/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1292/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001293unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (Subtarget->is64Bit()) {
1295 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001296 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001297 if (TyAlign > 8)
1298 return TyAlign;
1299 return 8;
1300 }
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001303 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001304 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001305 return Align;
1306}
Chris Lattner2b02a442007-02-25 08:29:00 +00001307
Evan Chengf0df0312008-05-15 08:39:06 +00001308/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// and store operations as a result of memset, memcpy, and memmove
1310/// lowering. If DstAlign is zero that means it's safe to destination
1311/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1312/// means there isn't a need to check it against alignment requirement,
1313/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001314/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001315/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1316/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1317/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318/// It returns EVT::Other if the type should be determined using generic
1319/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001320EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001321X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1322 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001323 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001324 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001326 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1327 // linux. This is because the stack realignment code can't handle certain
1328 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001330 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001331 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001333 (Subtarget->isUnalignedMemAccessFast() ||
1334 ((DstAlign == 0 || DstAlign >= 16) &&
1335 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001337 if (Subtarget->getStackAlignment() >= 32) {
1338 if (Subtarget->hasAVX2())
1339 return MVT::v8i32;
1340 if (Subtarget->hasAVX())
1341 return MVT::v8f32;
1342 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001348 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 // Do not use f64 to lower memcpy if source is string constant. It's
1352 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001355 }
Evan Chengf0df0312008-05-15 08:39:06 +00001356 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 return MVT::i64;
1358 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001359}
1360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1362/// current function. The returned value is a member of the
1363/// MachineJumpTableInfo::JTEntryKind enum.
1364unsigned X86TargetLowering::getJumpTableEncoding() const {
1365 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1366 // symbol.
1367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371 // Otherwise, use the normal jump table encoding heuristics.
1372 return TargetLowering::getJumpTableEncoding();
1373}
1374
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375const MCExpr *
1376X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1377 const MachineBasicBlock *MBB,
1378 unsigned uid,MCContext &Ctx) const{
1379 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1380 Subtarget->isPICStyleGOT());
1381 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1382 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001383 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1384 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385}
1386
Evan Chengcc415862007-11-09 01:32:10 +00001387/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1388/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001390 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001391 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001392 // This doesn't have DebugLoc associated with it, but is not really the
1393 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001394 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001395 return Table;
1396}
1397
Chris Lattner589c6f62010-01-26 06:28:43 +00001398/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1399/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1400/// MCExpr.
1401const MCExpr *X86TargetLowering::
1402getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1403 MCContext &Ctx) const {
1404 // X86-64 uses RIP relative addressing based on the jump table label.
1405 if (Subtarget->isPICStyleRIPRel())
1406 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1407
1408 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001409 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001410}
1411
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001412// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001413std::pair<const TargetRegisterClass*, uint8_t>
1414X86TargetLowering::findRepresentativeClass(EVT VT) const{
1415 const TargetRegisterClass *RRC = 0;
1416 uint8_t Cost = 1;
1417 switch (VT.getSimpleVT().SimpleTy) {
1418 default:
1419 return TargetLowering::findRepresentativeClass(VT);
1420 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = Subtarget->is64Bit() ?
1422 (const TargetRegisterClass*)&X86::GR64RegClass :
1423 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001425 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 case MVT::f32: case MVT::f64:
1429 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1430 case MVT::v4f32: case MVT::v2f64:
1431 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1432 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 }
1436 return std::make_pair(RRC, Cost);
1437}
1438
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001439bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1440 unsigned &Offset) const {
1441 if (!Subtarget->isTargetLinux())
1442 return false;
1443
1444 if (Subtarget->is64Bit()) {
1445 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1446 Offset = 0x28;
1447 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1448 AddressSpace = 256;
1449 else
1450 AddressSpace = 257;
1451 } else {
1452 // %gs:0x14 on i386
1453 Offset = 0x14;
1454 AddressSpace = 256;
1455 }
1456 return true;
1457}
1458
1459
Chris Lattner2b02a442007-02-25 08:29:00 +00001460//===----------------------------------------------------------------------===//
1461// Return Value Calling Convention Implementation
1462//===----------------------------------------------------------------------===//
1463
Chris Lattner59ed56b2007-02-28 04:55:35 +00001464#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466bool
Eric Christopher471e4222011-06-08 23:55:35 +00001467X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001468 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001470 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001473 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001474 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 RVLocs, *DAG.getContext());
1489 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Chengdcea1632010-02-04 02:40:39 +00001491 // Add the regs to the liveout set for the function.
1492 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1493 for (unsigned i = 0; i != RVLocs.size(); ++i)
1494 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1495 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Dan Gohman475871a2008-07-27 21:46:04 +00001499 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001500 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1501 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1503 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001505 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001509 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 EVT ValVT = ValToCopy.getValueType();
1511
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001512 // Promote values to the appropriate types
1513 if (VA.getLocInfo() == CCValAssign::SExt)
1514 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::ZExt)
1516 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1517 else if (VA.getLocInfo() == CCValAssign::AExt)
1518 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1519 else if (VA.getLocInfo() == CCValAssign::BCvt)
1520 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1521
Dale Johannesenc4510512010-09-24 19:05:48 +00001522 // If this is x86-64, and we disabled SSE, we can't return FP values,
1523 // or SSE or MMX vectors.
1524 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1525 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001526 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 report_fatal_error("SSE register return with SSE disabled");
1528 }
1529 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1530 // llvm-gcc has never done it right and no one has noticed, so this
1531 // should be OK for now.
1532 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001533 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001534 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1537 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (VA.getLocReg() == X86::ST0 ||
1539 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001540 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1541 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001542 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001544 RetOps.push_back(ValToCopy);
1545 // Don't emit a copytoreg.
1546 continue;
1547 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001548
Evan Cheng242b38b2009-02-23 09:03:22 +00001549 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1550 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001551 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001552 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001555 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1556 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 // If we don't have SSE2 available, convert to v4f32 so the generated
1558 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001559 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001561 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001562 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566 Flag = Chain.getValue(1);
1567 }
Dan Gohman61a92132008-04-21 23:59:07 +00001568
1569 // The x86-64 ABI for returning structs by value requires that we copy
1570 // the sret argument into %rax for the return. We saved the argument into
1571 // a virtual register in the entry block, so now we copy the value out
1572 // and into %rax.
1573 if (Subtarget->is64Bit() &&
1574 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1575 MachineFunction &MF = DAG.getMachineFunction();
1576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1577 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001578 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001579 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001584
1585 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001586 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps[0] = Chain; // Update chain.
1590
1591 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001592 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001593 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
1595 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001597}
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (N->getNumValues() != 1)
1601 return false;
1602 if (!N->hasNUsesOfValue(1, 0))
1603 return false;
1604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 if (Copy->getOpcode() == ISD::CopyToReg) {
1608 // If the copy has a glue operand, we conservatively assume it isn't safe to
1609 // perform a tail call.
1610 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1611 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001612 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001613 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001614 return false;
1615
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619 if (UI->getOpcode() != X86ISD::RET_FLAG)
1620 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001621 HasRet = true;
1622 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623
Evan Chengbf010eb2012-04-10 01:51:00 +00001624 if (!HasRet)
1625 return false;
1626
1627 Chain = TCChain;
1628 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629}
1630
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631EVT
1632X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001633 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001635 // TODO: Is this also valid on 32-bit?
1636 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001637 ReturnMVT = MVT::i8;
1638 else
1639 ReturnMVT = MVT::i32;
1640
1641 EVT MinVT = getRegisterType(Context, ReturnMVT);
1642 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645/// LowerCallResult - Lower the result values of a call into the
1646/// appropriate copies out of appropriate physical registers.
1647///
1648SDValue
1649X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001650 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 const SmallVectorImpl<ISD::InputArg> &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001654
Chris Lattnere32bbf62007-02-28 07:09:55 +00001655 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001656 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001658 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001659 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Chris Lattner3085e152007-02-25 08:59:22 +00001662 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001664 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001669 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001670 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001671 }
1672
Evan Cheng79fb3b42009-02-20 20:43:02 +00001673 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674
1675 // If this is a call to a function that returns an fp value on the floating
1676 // point stack, we must guarantee the the value is popped from the stack, so
1677 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001678 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 // instead.
1680 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1681 // If we prefer to use the value in xmm registers, copy it out as f80 and
1682 // use a truncate to move it from fp stack reg to xmm reg.
1683 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001685 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1686 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 Val = Chain.getValue(0);
1688
1689 // Round the f80 to the right size, which also moves it to the appropriate
1690 // xmm register.
1691 if (CopyVT != VA.getValVT())
1692 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1693 // This truncation won't change the value.
1694 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001695 } else {
1696 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1697 CopyVT, InFlag).getValue(1);
1698 Val = Chain.getValue(0);
1699 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001700 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001702 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001705}
1706
1707
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711// StdCall calling convention seems to be standard for many Windows' API
1712// routines and around. It differs from C calling convention just a little:
1713// callee should clean up the stack, not caller. Symbols should be also
1714// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001715// For info on fast calling convention see Fast Calling Convention (tail call)
1716// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1721 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001725}
1726
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001727/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001728/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729static bool
1730ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1731 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001733
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001735}
1736
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001737/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1738/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001739/// the specific parameter attribute. The copy will be passed as a byval
1740/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001741static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001742CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001743 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1744 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001745 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001746
Dale Johannesendd64c412009-02-04 00:33:20 +00001747 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001748 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001749 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001750}
1751
Chris Lattner29689432010-03-11 00:22:57 +00001752/// IsTailCallConvention - Return true if the calling convention is one that
1753/// supports tail call optimization.
1754static bool IsTailCallConvention(CallingConv::ID CC) {
1755 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1756}
1757
Evan Cheng485fafc2011-03-21 01:19:09 +00001758bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001759 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001760 return false;
1761
1762 CallSite CS(CI);
1763 CallingConv::ID CalleeCC = CS.getCallingConv();
1764 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1765 return false;
1766
1767 return true;
1768}
1769
Evan Cheng0c439eb2010-01-27 00:07:07 +00001770/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1771/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1773 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001774 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001775}
1776
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777SDValue
1778X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001779 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 const SmallVectorImpl<ISD::InputArg> &Ins,
1781 DebugLoc dl, SelectionDAG &DAG,
1782 const CCValAssign &VA,
1783 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001785 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001787 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1788 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001789 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001790 EVT ValVT;
1791
1792 // If value is passed by pointer we have address passed instead of the value
1793 // itself.
1794 if (VA.getLocInfo() == CCValAssign::Indirect)
1795 ValVT = VA.getLocVT();
1796 else
1797 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001798
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001799 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001801 // In case of tail call optimization mark all arguments mutable. Since they
1802 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001803 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001804 unsigned Bytes = Flags.getByValSize();
1805 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1806 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001807 return DAG.getFrameIndex(FI, getPointerTy());
1808 } else {
1809 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001810 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001811 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1812 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001813 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001814 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001815 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001816}
1817
Dan Gohman475871a2008-07-27 21:46:04 +00001818SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001820 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 bool isVarArg,
1822 const SmallVectorImpl<ISD::InputArg> &Ins,
1823 DebugLoc dl,
1824 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001825 SmallVectorImpl<SDValue> &InVals)
1826 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001827 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 const Function* Fn = MF.getFunction();
1831 if (Fn->hasExternalLinkage() &&
1832 Subtarget->isTargetCygMing() &&
1833 Fn->getName() == "main")
1834 FuncInfo->setForceFramePointer(true);
1835
Evan Cheng1bc78042006-04-26 01:20:17 +00001836 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001837 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001838 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001840
Chris Lattner29689432010-03-11 00:22:57 +00001841 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1842 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001843
Chris Lattner638402b2007-02-28 07:00:42 +00001844 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001845 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001846 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001848
1849 // Allocate shadow area for Win64
1850 if (IsWin64) {
1851 CCInfo.AllocateStack(32, 8);
1852 }
1853
Duncan Sands45907662010-10-31 13:21:44 +00001854 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001857 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1859 CCValAssign &VA = ArgLocs[i];
1860 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1861 // places.
1862 assert(VA.getValNo() != LastVal &&
1863 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001864 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001866
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001868 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001869 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001871 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001873 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001875 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001878 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001879 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001880 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001881 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001882 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001883 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001885 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001886
Devang Patel68e6bee2011-02-21 23:21:26 +00001887 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Chris Lattnerf39f7712007-02-28 05:46:49 +00001890 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1891 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1892 // right size.
1893 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001894 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 DAG.getValueType(VA.getValVT()));
1896 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001897 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001898 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001899 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001900 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001901
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001902 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001903 // Handle MMX values passed in XMM regs.
1904 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001905 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1906 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001907 } else
1908 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001909 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001910 } else {
1911 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001913 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001914
1915 // If value is passed via pointer - do a load.
1916 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001917 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001918 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001919
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001921 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001922
Dan Gohman61a92132008-04-21 23:59:07 +00001923 // The x86-64 ABI for returning structs by value requires that we copy
1924 // the sret argument into %rax for the return. Save the argument into
1925 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001926 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001927 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1928 unsigned Reg = FuncInfo->getSRetReturnReg();
1929 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001931 FuncInfo->setSRetReturnReg(Reg);
1932 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001935 }
1936
Chris Lattnerf39f7712007-02-28 05:46:49 +00001937 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001938 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001939 if (FuncIsMadeTailCallSafe(CallConv,
1940 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001941 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001942
Evan Cheng1bc78042006-04-26 01:20:17 +00001943 // If the function takes variable number of arguments, make a frame index for
1944 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001945 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001946 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1947 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001948 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 }
1950 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1952
1953 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001954 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001957 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1959 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001960 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1962 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1963 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001964 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001965 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966
1967 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001968 // The XMM registers which might contain var arg parameters are shadowed
1969 // in their paired GPR. So we only need to save the GPR to their home
1970 // slots.
1971 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001973 } else {
1974 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1975 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976
Chad Rosier30450e82011-12-22 22:35:21 +00001977 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1978 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979 }
1980 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1981 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
Devang Patel578efa92009-06-05 21:57:13 +00001983 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001984 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001985 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001986 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1987 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001988 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001989 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001990 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001991 // Kernel mode asks for SSE to be disabled, so don't push them
1992 // on the stack.
1993 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001994
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001995 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001996 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001997 // Get to the caller-allocated home save location. Add 8 to account
1998 // for the return address.
1999 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002000 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002001 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002002 // Fixup to set vararg frame on shadow area (4 x i64).
2003 if (NumIntRegs < 4)
2004 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002005 } else {
2006 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002007 // registers, then we must store them to their spots on the stack so
2008 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002009 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2010 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2011 FuncInfo->setRegSaveFrameIndex(
2012 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002014 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002015
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002018 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2019 getPointerTy());
2020 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002021 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2023 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002024 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002025 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002028 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002029 MachinePointerInfo::getFixedStack(
2030 FuncInfo->getRegSaveFrameIndex(), Offset),
2031 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002033 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002035
Dan Gohmanface41a2009-08-16 21:24:25 +00002036 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2037 // Now store the XMM (fp + vector) parameter registers.
2038 SmallVector<SDValue, 11> SaveXMMOps;
2039 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002040
Craig Topperc9099502012-04-20 06:31:50 +00002041 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002042 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2043 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002044
Dan Gohman1e93df62010-04-17 14:41:14 +00002045 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2046 FuncInfo->getRegSaveFrameIndex()));
2047 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2048 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049
Dan Gohmanface41a2009-08-16 21:24:25 +00002050 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002051 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002052 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002053 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2054 SaveXMMOps.push_back(Val);
2055 }
2056 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2057 MVT::Other,
2058 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002060
2061 if (!MemOps.empty())
2062 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2063 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002066
Gordon Henriksen86737662008-01-05 16:56:59 +00002067 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002068 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2069 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002070 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002071 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002073 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002074 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2075 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002076 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002077 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002078
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002080 // RegSaveFrameIndex is X86-64 only.
2081 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002082 if (CallConv == CallingConv::X86_FastCall ||
2083 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002084 // fastcc functions can't have varargs.
2085 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 }
Evan Cheng25caf632006-05-23 21:06:34 +00002087
Rafael Espindola76927d752011-08-30 19:39:58 +00002088 FuncInfo->setArgumentStackSize(StackSize);
2089
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002091}
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2095 SDValue StackPtr, SDValue Arg,
2096 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002097 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002099 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002101 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002102 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002103 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002104
2105 return DAG.getStore(Chain, dl, Arg, PtrOff,
2106 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002107 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002108}
2109
Bill Wendling64e87322009-01-16 19:25:27 +00002110/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002112SDValue
2113X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002114 SDValue &OutRetAddr, SDValue Chain,
2115 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002116 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002118 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002120
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002121 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002122 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002123 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002124 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125}
2126
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002127/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002129static SDValue
2130EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002131 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002132 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 // Store the return address to the appropriate stack slot.
2134 if (!FPDiff) return Chain;
2135 // Calculate the new stack slot for the return address.
2136 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002137 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002138 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002141 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002142 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002143 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144 return Chain;
2145}
2146
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002148X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002149 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002150 SelectionDAG &DAG = CLI.DAG;
2151 DebugLoc &dl = CLI.DL;
2152 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2153 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2154 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2155 SDValue Chain = CLI.Chain;
2156 SDValue Callee = CLI.Callee;
2157 CallingConv::ID CallConv = CLI.CallConv;
2158 bool &isTailCall = CLI.IsTailCall;
2159 bool isVarArg = CLI.IsVarArg;
2160
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 MachineFunction &MF = DAG.getMachineFunction();
2162 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002163 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002164 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002166 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167
Nick Lewycky22de16d2012-01-19 00:34:10 +00002168 if (MF.getTarget().Options.DisableTailCalls)
2169 isTailCall = false;
2170
Evan Cheng5f941932010-02-05 02:21:12 +00002171 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002172 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002173 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2174 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002175 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002176
2177 // Sibcalls are automatically detected tailcalls which do not require
2178 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002179 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002180 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002181
2182 if (isTailCall)
2183 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002184 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002185
Chris Lattner29689432010-03-11 00:22:57 +00002186 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2187 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188
Chris Lattner638402b2007-02-28 07:00:42 +00002189 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002190 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002191 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002193
2194 // Allocate shadow area for Win64
2195 if (IsWin64) {
2196 CCInfo.AllocateStack(32, 8);
2197 }
2198
Duncan Sands45907662010-10-31 13:21:44 +00002199 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 // Get a count of how many bytes are to be pushed on the stack.
2202 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002204 // This is a sibcall. The memory operands are available in caller's
2205 // own caller's stack.
2206 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002207 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2208 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002210
Gordon Henriksen86737662008-01-05 16:56:59 +00002211 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002212 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002213 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002214 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2216 FPDiff = NumBytesCallerPushed - NumBytes;
2217
2218 // Set the delta of movement of the returnaddr stackslot.
2219 // But only set if delta is greater than previous delta.
2220 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2221 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2222 }
2223
Evan Chengf22f9b32010-02-06 03:28:46 +00002224 if (!IsSibcall)
2225 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002226
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002228 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (isTailCall && FPDiff)
2230 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2231 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2234 SmallVector<SDValue, 8> MemOpChains;
2235 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Walk the register/memloc assignments, inserting copies/loads. In the case
2238 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2240 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002242 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002243 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002244 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 // Promote the value if needed.
2247 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002248 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002249 case CCValAssign::Full: break;
2250 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002251 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002252 break;
2253 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002254 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002255 break;
2256 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002257 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2258 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002259 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2261 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002262 } else
2263 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2264 break;
2265 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002266 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002267 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002268 case CCValAssign::Indirect: {
2269 // Store the argument.
2270 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002271 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002272 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002273 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002274 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002275 Arg = SpillSlot;
2276 break;
2277 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002279
Chris Lattner423c5f42007-02-28 05:31:48 +00002280 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002281 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2282 if (isVarArg && IsWin64) {
2283 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2284 // shadow reg if callee is a varargs function.
2285 unsigned ShadowReg = 0;
2286 switch (VA.getLocReg()) {
2287 case X86::XMM0: ShadowReg = X86::RCX; break;
2288 case X86::XMM1: ShadowReg = X86::RDX; break;
2289 case X86::XMM2: ShadowReg = X86::R8; break;
2290 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002291 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002292 if (ShadowReg)
2293 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002294 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002295 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002296 assert(VA.isMemLoc());
2297 if (StackPtr.getNode() == 0)
2298 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2299 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2300 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002301 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002303
Evan Cheng32fe1032006-05-25 00:59:30 +00002304 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002306 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002307
Chris Lattner88e1fd52009-07-09 04:24:46 +00002308 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002309 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2310 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002312 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2313 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002314 } else {
2315 // If we are tail calling and generating PIC/GOT style code load the
2316 // address of the callee into ECX. The value in ecx is used as target of
2317 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2318 // for tail calls on PIC/GOT architectures. Normally we would just put the
2319 // address of GOT into ebx and then call target@PLT. But for tail calls
2320 // ebx would be restored (since ebx is callee saved) before jumping to the
2321 // target@PLT.
2322
2323 // Note: The actual moving to ECX is done further down.
2324 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2325 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2326 !G->getGlobal()->hasProtectedVisibility())
2327 Callee = LowerGlobalAddress(Callee, DAG);
2328 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002329 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002330 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002331 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002332
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002333 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // From AMD64 ABI document:
2335 // For calls that may call functions that use varargs or stdargs
2336 // (prototype-less calls or calls to functions containing ellipsis (...) in
2337 // the declaration) %al is used as hidden argument to specify the number
2338 // of SSE registers used. The contents of %al do not need to match exactly
2339 // the number of registers, but must be an ubound on the number of SSE
2340 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002341
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002343 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2345 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2346 };
2347 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002348 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002349 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002351 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2352 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 }
2354
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002355 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356 if (isTailCall) {
2357 // Force all the incoming stack arguments to be loaded from the stack
2358 // before any new outgoing arguments are stored to the stack, because the
2359 // outgoing stack slots may alias the incoming argument stack slots, and
2360 // the alias isn't otherwise explicit. This is slightly more conservative
2361 // than necessary, because it means that each store effectively depends
2362 // on every argument instead of just those arguments it would clobber.
2363 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2364
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SmallVector<SDValue, 8> MemOpChains2;
2366 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002368 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002369 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2370 CCValAssign &VA = ArgLocs[i];
2371 if (VA.isRegLoc())
2372 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002373 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002374 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002376 // Create frame index.
2377 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002378 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002379 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002380 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002381
Duncan Sands276dcbd2008-03-21 09:14:45 +00002382 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002383 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002385 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002387 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002388 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002389
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2391 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002392 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002394 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002395 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002397 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002398 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 }
2401 }
2402
2403 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002405 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002406
2407 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002408 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002409 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 }
2411
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002412 // Build a sequence of copy-to-reg nodes chained together with token chain
2413 // and flag operands which copy the outgoing args into registers.
2414 SDValue InFlag;
2415 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2416 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2417 RegsToPass[i].second, InFlag);
2418 InFlag = Chain.getValue(1);
2419 }
2420
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002421 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2422 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2423 // In the 64-bit large code model, we have to make all calls
2424 // through a register, since the call instruction's 32-bit
2425 // pc-relative offset may not be large enough to hold the whole
2426 // address.
2427 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002428 // If the callee is a GlobalAddress node (quite common, every direct call
2429 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2430 // it.
2431
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002432 // We should use extra load for direct calls to dllimported functions in
2433 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002434 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002435 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002437 bool ExtraLoad = false;
2438 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002439
Chris Lattner48a7d022009-07-09 05:02:21 +00002440 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2441 // external symbols most go through the PLT in PIC mode. If the symbol
2442 // has hidden or protected visibility, or if it is static or local, then
2443 // we don't need to use the PLT - we can directly call it.
2444 if (Subtarget->isTargetELF() &&
2445 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002446 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002448 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002449 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002450 (!Subtarget->getTargetTriple().isMacOSX() ||
2451 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002452 // PC-relative references to external symbols should go through $stub,
2453 // unless we're building with the leopard linker or later, which
2454 // automatically synthesizes these stubs.
2455 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002456 } else if (Subtarget->isPICStyleRIPRel() &&
2457 isa<Function>(GV) &&
2458 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2459 // If the function is marked as non-lazy, generate an indirect call
2460 // which loads from the GOT directly. This avoids runtime overhead
2461 // at the cost of eager binding (and one extra byte of encoding).
2462 OpFlags = X86II::MO_GOTPCREL;
2463 WrapperKind = X86ISD::WrapperRIP;
2464 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002465 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002466
Devang Patel0d881da2010-07-06 22:08:15 +00002467 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002468 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002469
2470 // Add a wrapper if needed.
2471 if (WrapperKind != ISD::DELETED_NODE)
2472 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2473 // Add extra indirection if needed.
2474 if (ExtraLoad)
2475 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2476 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002477 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 }
Bill Wendling056292f2008-09-16 21:48:12 +00002479 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002480 unsigned char OpFlags = 0;
2481
Evan Cheng1bf891a2010-12-01 22:59:46 +00002482 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2483 // external symbols should go through the PLT.
2484 if (Subtarget->isTargetELF() &&
2485 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2486 OpFlags = X86II::MO_PLT;
2487 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002488 (!Subtarget->getTargetTriple().isMacOSX() ||
2489 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002490 // PC-relative references to external symbols should go through $stub,
2491 // unless we're building with the leopard linker or later, which
2492 // automatically synthesizes these stubs.
2493 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002494 }
Eric Christopherfd179292009-08-27 18:07:15 +00002495
Chris Lattner48a7d022009-07-09 05:02:21 +00002496 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2497 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002498 }
2499
Chris Lattnerd96d0722007-02-25 06:40:16 +00002500 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002501 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002502 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002503
Evan Chengf22f9b32010-02-06 03:28:46 +00002504 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002505 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2506 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002507 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002509
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002510 Ops.push_back(Chain);
2511 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002515
Gordon Henriksen86737662008-01-05 16:56:59 +00002516 // Add argument registers to the end of the list so that they are known live
2517 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2519 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2520 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002522 // Add a register mask operand representing the call-preserved registers.
2523 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2524 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2525 assert(Mask && "Missing call preserved mask for calling convention");
2526 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002527
Gabor Greifba36cb52008-08-28 21:40:38 +00002528 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002529 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002530
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002532 // We used to do:
2533 //// If this is the first return lowered for this function, add the regs
2534 //// to the liveout set for the function.
2535 // This isn't right, although it's probably harmless on x86; liveouts
2536 // should be computed from returns not tail calls. Consider a void
2537 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 return DAG.getNode(X86ISD::TC_RETURN, dl,
2539 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002540 }
2541
Dale Johannesenace16102009-02-03 19:33:06 +00002542 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002543 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002544
Chris Lattner2d297092006-05-23 18:50:38 +00002545 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002547 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2548 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002550 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2551 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002552 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002553 // pops the hidden struct pointer, so we have to push it back.
2554 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002555 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002556 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002559
Gordon Henriksenae636f82008-01-03 16:47:34 +00002560 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002561 if (!IsSibcall) {
2562 Chain = DAG.getCALLSEQ_END(Chain,
2563 DAG.getIntPtrConstant(NumBytes, true),
2564 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2565 true),
2566 InFlag);
2567 InFlag = Chain.getValue(1);
2568 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002569
Chris Lattner3085e152007-02-25 08:59:22 +00002570 // Handle result values, copying them out of physregs into vregs that we
2571 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2573 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002574}
2575
Evan Cheng25ab6902006-09-08 06:48:29 +00002576
2577//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002578// Fast Calling Convention (tail call) implementation
2579//===----------------------------------------------------------------------===//
2580
2581// Like std call, callee cleans arguments, convention except that ECX is
2582// reserved for storing the tail called function address. Only 2 registers are
2583// free for argument passing (inreg). Tail call optimization is performed
2584// provided:
2585// * tailcallopt is enabled
2586// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002587// On X86_64 architecture with GOT-style position independent code only local
2588// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002589// To keep the stack aligned according to platform abi the function
2590// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2591// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// If a tail called function callee has more arguments than the caller the
2593// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002594// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// original REtADDR, but before the saved framepointer or the spilled registers
2596// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2597// stack layout:
2598// arg1
2599// arg2
2600// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002601// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002602// move area ]
2603// (possible EBP)
2604// ESI
2605// EDI
2606// local1 ..
2607
2608/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2609/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002610unsigned
2611X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2612 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 MachineFunction &MF = DAG.getMachineFunction();
2614 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002615 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002617 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002619 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2621 // Number smaller than 12 so just add the difference.
2622 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2623 } else {
2624 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002625 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002628 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629}
2630
Evan Cheng5f941932010-02-05 02:21:12 +00002631/// MatchingStackOffset - Return true if the given stack call argument is
2632/// already available in the same position (relatively) of the caller's
2633/// incoming argument stack.
2634static
2635bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2636 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2637 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002638 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2639 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002640 if (Arg.getOpcode() == ISD::CopyFromReg) {
2641 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002642 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 MachineInstr *Def = MRI->getVRegDef(VR);
2645 if (!Def)
2646 return false;
2647 if (!Flags.isByVal()) {
2648 if (!TII->isLoadFromStackSlot(Def, FI))
2649 return false;
2650 } else {
2651 unsigned Opcode = Def->getOpcode();
2652 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2653 Def->getOperand(1).isFI()) {
2654 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002656 } else
2657 return false;
2658 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2660 if (Flags.isByVal())
2661 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002662 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 // define @foo(%struct.X* %A) {
2664 // tail call @bar(%struct.X* byval %A)
2665 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002666 return false;
2667 SDValue Ptr = Ld->getBasePtr();
2668 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2669 if (!FINode)
2670 return false;
2671 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002672 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002673 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002674 FI = FINode->getIndex();
2675 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else
2677 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002678
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002680 if (!MFI->isFixedObjectIndex(FI))
2681 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002683}
2684
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2686/// for tail call optimization. Targets which want to do tail call
2687/// optimization should implement this function.
2688bool
2689X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002690 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002692 bool isCalleeStructRet,
2693 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002694 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002695 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002696 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002698 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002699 CalleeCC != CallingConv::C)
2700 return false;
2701
Evan Cheng7096ae42010-01-29 06:45:59 +00002702 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002703 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002704 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002705 CallingConv::ID CallerCC = CallerF->getCallingConv();
2706 bool CCMatch = CallerCC == CalleeCC;
2707
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002708 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002709 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002710 return true;
2711 return false;
2712 }
2713
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002714 // Look for obvious safe cases to perform tail call optimization that do not
2715 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002716
Evan Cheng2c12cb42010-03-26 16:26:03 +00002717 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2718 // emit a special epilogue.
2719 if (RegInfo->needsStackRealignment(MF))
2720 return false;
2721
Evan Chenga375d472010-03-15 18:54:48 +00002722 // Also avoid sibcall optimization if either caller or callee uses struct
2723 // return semantics.
2724 if (isCalleeStructRet || isCallerStructRet)
2725 return false;
2726
Chad Rosier2416da32011-06-24 21:15:36 +00002727 // An stdcall caller is expected to clean up its arguments; the callee
2728 // isn't going to do that.
2729 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2730 return false;
2731
Chad Rosier871f6642011-05-18 19:59:50 +00002732 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002733 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002734 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002735
2736 // Optimizing for varargs on Win64 is unlikely to be safe without
2737 // additional testing.
2738 if (Subtarget->isTargetWin64())
2739 return false;
2740
Chad Rosier871f6642011-05-18 19:59:50 +00002741 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002743 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002744
Chad Rosier871f6642011-05-18 19:59:50 +00002745 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2746 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2747 if (!ArgLocs[i].isRegLoc())
2748 return false;
2749 }
2750
Chad Rosier30450e82011-12-22 22:35:21 +00002751 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2752 // stack. Therefore, if it's not used by the call it is not safe to optimize
2753 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 bool Unused = false;
2755 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2756 if (!Ins[i].Used) {
2757 Unused = true;
2758 break;
2759 }
2760 }
2761 if (Unused) {
2762 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002763 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002764 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002765 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002766 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002767 CCValAssign &VA = RVLocs[i];
2768 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2769 return false;
2770 }
2771 }
2772
Evan Cheng13617962010-04-30 01:12:32 +00002773 // If the calling conventions do not match, then we'd better make sure the
2774 // results are returned in the same way as what the caller expects.
2775 if (!CCMatch) {
2776 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002777 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002778 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002779 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2780
2781 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002783 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002784 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2785
2786 if (RVLocs1.size() != RVLocs2.size())
2787 return false;
2788 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2789 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2790 return false;
2791 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2792 return false;
2793 if (RVLocs1[i].isRegLoc()) {
2794 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2795 return false;
2796 } else {
2797 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2798 return false;
2799 }
2800 }
2801 }
2802
Evan Chenga6bff982010-01-30 01:22:00 +00002803 // If the callee takes no arguments then go on to check the results of the
2804 // call.
2805 if (!Outs.empty()) {
2806 // Check if stack adjustment is needed. For now, do not do this if any
2807 // argument is passed on the stack.
2808 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002811
2812 // Allocate shadow area for Win64
2813 if (Subtarget->isTargetWin64()) {
2814 CCInfo.AllocateStack(32, 8);
2815 }
2816
Duncan Sands45907662010-10-31 13:21:44 +00002817 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002818 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002819 MachineFunction &MF = DAG.getMachineFunction();
2820 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2821 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002822
2823 // Check if the arguments are already laid out in the right way as
2824 // the caller's fixed stack objects.
2825 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002826 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2827 const X86InstrInfo *TII =
2828 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002831 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002833 if (VA.getLocInfo() == CCValAssign::Indirect)
2834 return false;
2835 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002836 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2837 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002838 return false;
2839 }
2840 }
2841 }
Evan Cheng9c044672010-05-29 01:35:22 +00002842
2843 // If the tailcall address may be in a register, then make sure it's
2844 // possible to register allocate for it. In 32-bit, the call address can
2845 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002846 // callee-saved registers are restored. These happen to be the same
2847 // registers used to pass 'inreg' arguments so watch out for those.
2848 if (!Subtarget->is64Bit() &&
2849 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002850 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002851 unsigned NumInRegs = 0;
2852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2853 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002854 if (!VA.isRegLoc())
2855 continue;
2856 unsigned Reg = VA.getLocReg();
2857 switch (Reg) {
2858 default: break;
2859 case X86::EAX: case X86::EDX: case X86::ECX:
2860 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002861 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002862 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002863 }
2864 }
2865 }
Evan Chenga6bff982010-01-30 01:22:00 +00002866 }
Evan Chengb1712452010-01-27 06:25:16 +00002867
Evan Cheng86809cc2010-02-03 03:28:02 +00002868 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002869}
2870
Dan Gohman3df24e62008-09-03 23:12:08 +00002871FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002872X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2873 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002874}
2875
2876
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002877//===----------------------------------------------------------------------===//
2878// Other Lowering Hooks
2879//===----------------------------------------------------------------------===//
2880
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002881static bool MayFoldLoad(SDValue Op) {
2882 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2883}
2884
2885static bool MayFoldIntoStore(SDValue Op) {
2886 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2887}
2888
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889static bool isTargetShuffle(unsigned Opcode) {
2890 switch(Opcode) {
2891 default: return false;
2892 case X86ISD::PSHUFD:
2893 case X86ISD::PSHUFHW:
2894 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002895 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002896 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002897 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002898 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002899 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002900 case X86ISD::MOVLPS:
2901 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002902 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002903 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002904 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 case X86ISD::MOVSS:
2906 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002907 case X86ISD::UNPCKL:
2908 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002909 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002910 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002911 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002912 return true;
2913 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914}
2915
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002917 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923 return DAG.getNode(Opc, dl, VT, V1);
2924 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925}
2926
2927static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002928 SDValue V1, unsigned TargetMask,
2929 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 case X86ISD::PSHUFHW:
2934 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002935 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002936 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002937 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2938 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002940
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002942 SDValue V1, SDValue V2, unsigned TargetMask,
2943 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 switch(Opc) {
2945 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002946 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002947 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002948 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 return DAG.getNode(Opc, dl, VT, V1, V2,
2950 DAG.getConstant(TargetMask, MVT::i8));
2951 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952}
2953
2954static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2955 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2956 switch(Opc) {
2957 default: llvm_unreachable("Unknown x86 shuffle node");
2958 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002959 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002960 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002961 case X86ISD::MOVLPS:
2962 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002963 case X86ISD::MOVSS:
2964 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002965 case X86ISD::UNPCKL:
2966 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002967 return DAG.getNode(Opc, dl, VT, V1, V2);
2968 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969}
2970
Dan Gohmand858e902010-04-17 15:26:15 +00002971SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002972 MachineFunction &MF = DAG.getMachineFunction();
2973 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2974 int ReturnAddrIndex = FuncInfo->getRAIndex();
2975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002976 if (ReturnAddrIndex == 0) {
2977 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002978 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002979 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002980 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002981 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982 }
2983
Evan Cheng25ab6902006-09-08 06:48:29 +00002984 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002985}
2986
2987
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002988bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2989 bool hasSymbolicDisplacement) {
2990 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002991 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002992 return false;
2993
2994 // If we don't have a symbolic displacement - we don't have any extra
2995 // restrictions.
2996 if (!hasSymbolicDisplacement)
2997 return true;
2998
2999 // FIXME: Some tweaks might be needed for medium code model.
3000 if (M != CodeModel::Small && M != CodeModel::Kernel)
3001 return false;
3002
3003 // For small code model we assume that latest object is 16MB before end of 31
3004 // bits boundary. We may also accept pretty large negative constants knowing
3005 // that all objects are in the positive half of address space.
3006 if (M == CodeModel::Small && Offset < 16*1024*1024)
3007 return true;
3008
3009 // For kernel code model we know that all object resist in the negative half
3010 // of 32bits address space. We may not accept negative offsets, since they may
3011 // be just off and we may accept pretty large positive ones.
3012 if (M == CodeModel::Kernel && Offset > 0)
3013 return true;
3014
3015 return false;
3016}
3017
Evan Chengef41ff62011-06-23 17:54:54 +00003018/// isCalleePop - Determines whether the callee is required to pop its
3019/// own arguments. Callee pop is necessary to support tail calls.
3020bool X86::isCalleePop(CallingConv::ID CallingConv,
3021 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3022 if (IsVarArg)
3023 return false;
3024
3025 switch (CallingConv) {
3026 default:
3027 return false;
3028 case CallingConv::X86_StdCall:
3029 return !is64Bit;
3030 case CallingConv::X86_FastCall:
3031 return !is64Bit;
3032 case CallingConv::X86_ThisCall:
3033 return !is64Bit;
3034 case CallingConv::Fast:
3035 return TailCallOpt;
3036 case CallingConv::GHC:
3037 return TailCallOpt;
3038 }
3039}
3040
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3042/// specific condition code, returning the condition code and the LHS/RHS of the
3043/// comparison to make.
3044static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3045 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003046 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3048 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3049 // X > -1 -> X == 0, jump !sign.
3050 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003052 }
3053 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003056 }
3057 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003058 // X < 1 -> X <= 0
3059 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003061 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003062 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003063
Evan Chengd9558e02006-01-06 00:43:03 +00003064 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003065 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETEQ: return X86::COND_E;
3067 case ISD::SETGT: return X86::COND_G;
3068 case ISD::SETGE: return X86::COND_GE;
3069 case ISD::SETLT: return X86::COND_L;
3070 case ISD::SETLE: return X86::COND_LE;
3071 case ISD::SETNE: return X86::COND_NE;
3072 case ISD::SETULT: return X86::COND_B;
3073 case ISD::SETUGT: return X86::COND_A;
3074 case ISD::SETULE: return X86::COND_BE;
3075 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003076 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003082 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3083 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3085 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003086 }
3087
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 switch (SetCCOpcode) {
3089 default: break;
3090 case ISD::SETOLT:
3091 case ISD::SETOLE:
3092 case ISD::SETUGT:
3093 case ISD::SETUGE:
3094 std::swap(LHS, RHS);
3095 break;
3096 }
3097
3098 // On a floating point condition, the flags are set as follows:
3099 // ZF PF CF op
3100 // 0 | 0 | 0 | X > Y
3101 // 0 | 0 | 1 | X < Y
3102 // 1 | 0 | 0 | X == Y
3103 // 1 | 1 | 1 | unordered
3104 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003105 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETOLT: // flipped
3109 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETOLE: // flipped
3112 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETUGT: // flipped
3115 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETUGE: // flipped
3118 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETNE: return X86::COND_NE;
3122 case ISD::SETUO: return X86::COND_P;
3123 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003124 case ISD::SETOEQ:
3125 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 }
Evan Chengd9558e02006-01-06 00:43:03 +00003127}
3128
Evan Cheng4a460802006-01-11 00:33:36 +00003129/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3130/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003132static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003133 switch (X86CC) {
3134 default:
3135 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003136 case X86::COND_B:
3137 case X86::COND_BE:
3138 case X86::COND_E:
3139 case X86::COND_P:
3140 case X86::COND_A:
3141 case X86::COND_AE:
3142 case X86::COND_NE:
3143 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003144 return true;
3145 }
3146}
3147
Evan Chengeb2f9692009-10-27 19:56:55 +00003148/// isFPImmLegal - Returns true if the target can instruction select the
3149/// specified FP immediate natively. If false, the legalizer will
3150/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003151bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003152 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3153 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3154 return true;
3155 }
3156 return false;
3157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3160/// the specified range (L, H].
3161static bool isUndefOrInRange(int Val, int Low, int Hi) {
3162 return (Val < 0) || (Val >= Low && Val < Hi);
3163}
3164
3165/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3166/// specified value.
3167static bool isUndefOrEqual(int Val, int CmpVal) {
3168 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003169 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003171}
3172
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003173/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003174/// from position Pos and ending in Pos+Size, falls within the specified
3175/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003176static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003177 unsigned Pos, unsigned Size, int Low) {
3178 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003179 if (!isUndefOrEqual(Mask[i], Low))
3180 return false;
3181 return true;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3185/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3186/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003188 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return (Mask[0] < 2 && Mask[1] < 2);
3192 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3196/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003197static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3198 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003202 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003206 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003207 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Craig Toppera9a568a2012-05-02 08:03:44 +00003210 if (VT == MVT::v16i16) {
3211 // Lower quadword copied in order or undef.
3212 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3213 return false;
3214
3215 // Upper quadword shuffled.
3216 for (unsigned i = 12; i != 16; ++i)
3217 if (!isUndefOrInRange(Mask[i], 12, 16))
3218 return false;
3219 }
3220
Evan Cheng506d3df2006-03-29 23:07:14 +00003221 return true;
3222}
3223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3225/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003226static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3227 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003231 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3232 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003233
Rafael Espindola15684b22009-04-24 12:40:33 +00003234 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003235 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003236 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003237 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003238
Craig Toppera9a568a2012-05-02 08:03:44 +00003239 if (VT == MVT::v16i16) {
3240 // Upper quadword copied in order.
3241 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3242 return false;
3243
3244 // Lower quadword shuffled.
3245 for (unsigned i = 8; i != 12; ++i)
3246 if (!isUndefOrInRange(Mask[i], 8, 12))
3247 return false;
3248 }
3249
Rafael Espindola15684b22009-04-24 12:40:33 +00003250 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003251}
3252
Nate Begemana09008b2009-10-19 02:17:23 +00003253/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3254/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003255static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3256 const X86Subtarget *Subtarget) {
3257 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3258 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003259 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003260
Craig Topper0e2037b2012-01-20 05:53:00 +00003261 unsigned NumElts = VT.getVectorNumElements();
3262 unsigned NumLanes = VT.getSizeInBits()/128;
3263 unsigned NumLaneElts = NumElts/NumLanes;
3264
3265 // Do not handle 64-bit element shuffles with palignr.
3266 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003267 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003268
Craig Topper0e2037b2012-01-20 05:53:00 +00003269 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3270 unsigned i;
3271 for (i = 0; i != NumLaneElts; ++i) {
3272 if (Mask[i+l] >= 0)
3273 break;
3274 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003275
Craig Topper0e2037b2012-01-20 05:53:00 +00003276 // Lane is all undef, go to next lane
3277 if (i == NumLaneElts)
3278 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003279
Craig Topper0e2037b2012-01-20 05:53:00 +00003280 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003281
Craig Topper0e2037b2012-01-20 05:53:00 +00003282 // Make sure its in this lane in one of the sources
3283 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003285 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003286
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3289 return false;
3290
3291 // Correct second source to be contiguous with first source
3292 if (Start >= (int)NumElts)
3293 Start -= NumElts - NumLaneElts;
3294
3295 // Make sure we're shifting in the right direction.
3296 if (Start <= (int)(i+l))
3297 return false;
3298
3299 Start -= i;
3300
3301 // Check the rest of the elements to see if they are consecutive.
3302 for (++i; i != NumLaneElts; ++i) {
3303 int Idx = Mask[i+l];
3304
3305 // Make sure its in this lane
3306 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3307 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3308 return false;
3309
3310 // If not lane 0, then we must match lane 0
3311 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3312 return false;
3313
3314 if (Idx >= (int)NumElts)
3315 Idx -= NumElts - NumLaneElts;
3316
3317 if (!isUndefOrEqual(Idx, Start+i))
3318 return false;
3319
3320 }
Nate Begemana09008b2009-10-19 02:17:23 +00003321 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003322
Nate Begemana09008b2009-10-19 02:17:23 +00003323 return true;
3324}
3325
Craig Topper1a7700a2012-01-19 08:19:12 +00003326/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3327/// the two vector operands have swapped position.
3328static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3329 unsigned NumElems) {
3330 for (unsigned i = 0; i != NumElems; ++i) {
3331 int idx = Mask[i];
3332 if (idx < 0)
3333 continue;
3334 else if (idx < (int)NumElems)
3335 Mask[i] = idx + NumElems;
3336 else
3337 Mask[i] = idx - NumElems;
3338 }
3339}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003340
Craig Topper1a7700a2012-01-19 08:19:12 +00003341/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3342/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3343/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3344/// reverse of what x86 shuffles want.
3345static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3346 bool Commuted = false) {
3347 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003348 return false;
3349
Craig Topper1a7700a2012-01-19 08:19:12 +00003350 unsigned NumElems = VT.getVectorNumElements();
3351 unsigned NumLanes = VT.getSizeInBits()/128;
3352 unsigned NumLaneElems = NumElems/NumLanes;
3353
3354 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003355 return false;
3356
3357 // VSHUFPSY divides the resulting vector into 4 chunks.
3358 // The sources are also splitted into 4 chunks, and each destination
3359 // chunk must come from a different source chunk.
3360 //
3361 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3362 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3363 //
3364 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3365 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3366 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003367 // VSHUFPDY divides the resulting vector into 4 chunks.
3368 // The sources are also splitted into 4 chunks, and each destination
3369 // chunk must come from a different source chunk.
3370 //
3371 // SRC1 => X3 X2 X1 X0
3372 // SRC2 => Y3 Y2 Y1 Y0
3373 //
3374 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3375 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003376 unsigned HalfLaneElems = NumLaneElems/2;
3377 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3378 for (unsigned i = 0; i != NumLaneElems; ++i) {
3379 int Idx = Mask[i+l];
3380 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3381 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3382 return false;
3383 // For VSHUFPSY, the mask of the second half must be the same as the
3384 // first but with the appropriate offsets. This works in the same way as
3385 // VPERMILPS works with masks.
3386 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3387 continue;
3388 if (!isUndefOrEqual(Idx, Mask[i]+l))
3389 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003390 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003391 }
3392
3393 return true;
3394}
3395
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003396/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3397/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003398static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003399 unsigned NumElems = VT.getVectorNumElements();
3400
3401 if (VT.getSizeInBits() != 128)
3402 return false;
3403
3404 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003405 return false;
3406
Evan Cheng2064a2b2006-03-28 06:50:32 +00003407 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003408 return isUndefOrEqual(Mask[0], 6) &&
3409 isUndefOrEqual(Mask[1], 7) &&
3410 isUndefOrEqual(Mask[2], 2) &&
3411 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003412}
3413
Nate Begeman0b10b912009-11-07 23:17:15 +00003414/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3415/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3416/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003417static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003418 unsigned NumElems = VT.getVectorNumElements();
3419
3420 if (VT.getSizeInBits() != 128)
3421 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003422
Nate Begeman0b10b912009-11-07 23:17:15 +00003423 if (NumElems != 4)
3424 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003425
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 return isUndefOrEqual(Mask[0], 2) &&
3427 isUndefOrEqual(Mask[1], 3) &&
3428 isUndefOrEqual(Mask[2], 2) &&
3429 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003430}
3431
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3433/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003434static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003435 if (VT.getSizeInBits() != 128)
3436 return false;
3437
Craig Topperdd637ae2012-02-19 05:41:45 +00003438 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440 if (NumElems != 2 && NumElems != 4)
3441 return false;
3442
Chad Rosier238ae312012-04-30 17:47:15 +00003443 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
Chad Rosier238ae312012-04-30 17:47:15 +00003447 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003448 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450
3451 return true;
3452}
3453
Nate Begeman0b10b912009-11-07 23:17:15 +00003454/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3455/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003456static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3457 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458
David Greenea20244d2011-03-02 17:23:43 +00003459 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003460 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461 return false;
3462
Chad Rosier238ae312012-04-30 17:47:15 +00003463 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003464 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
Chad Rosier238ae312012-04-30 17:47:15 +00003467 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3468 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003469 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470
3471 return true;
3472}
3473
Elena Demikhovsky15963732012-06-26 08:04:10 +00003474//
3475// Some special combinations that can be optimized.
3476//
3477static
3478SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3479 SelectionDAG &DAG) {
3480 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003481 DebugLoc dl = SVOp->getDebugLoc();
3482
3483 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3484 return SDValue();
3485
3486 ArrayRef<int> Mask = SVOp->getMask();
3487
3488 // These are the special masks that may be optimized.
3489 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3490 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3491 bool MatchEvenMask = true;
3492 bool MatchOddMask = true;
3493 for (int i=0; i<8; ++i) {
3494 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3495 MatchEvenMask = false;
3496 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3497 MatchOddMask = false;
3498 }
3499 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3500 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3501
3502 const int *CompactionMask;
3503 if (MatchEvenMask)
3504 CompactionMask = CompactionMaskEven;
3505 else if (MatchOddMask)
3506 CompactionMask = CompactionMaskOdd;
3507 else
3508 return SDValue();
3509
3510 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3511
3512 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3513 UndefNode, CompactionMask);
3514 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3515 UndefNode, CompactionMask);
3516 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3517 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3518}
3519
Evan Cheng0038e592006-03-28 00:39:58 +00003520/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3521/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003522static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003523 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003524 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003525
3526 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3527 "Unsupported vector type for unpckh");
3528
Craig Topper6347e862011-11-21 06:57:39 +00003529 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003530 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003531 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003532
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003533 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3534 // independently on 128-bit lanes.
3535 unsigned NumLanes = VT.getSizeInBits()/128;
3536 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003537
Craig Topper94438ba2011-12-16 08:06:31 +00003538 for (unsigned l = 0; l != NumLanes; ++l) {
3539 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3540 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003541 i += 2, ++j) {
3542 int BitI = Mask[i];
3543 int BitI1 = Mask[i+1];
3544 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003545 return false;
David Greenea20244d2011-03-02 17:23:43 +00003546 if (V2IsSplat) {
3547 if (!isUndefOrEqual(BitI1, NumElts))
3548 return false;
3549 } else {
3550 if (!isUndefOrEqual(BitI1, j + NumElts))
3551 return false;
3552 }
Evan Cheng39623da2006-04-20 08:58:49 +00003553 }
Evan Cheng0038e592006-03-28 00:39:58 +00003554 }
David Greenea20244d2011-03-02 17:23:43 +00003555
Evan Cheng0038e592006-03-28 00:39:58 +00003556 return true;
3557}
3558
Evan Cheng4fcb9222006-03-28 02:43:26 +00003559/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3560/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003561static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003562 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003563 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003564
3565 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3566 "Unsupported vector type for unpckh");
3567
Craig Topper6347e862011-11-21 06:57:39 +00003568 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003569 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003570 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003571
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003572 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3573 // independently on 128-bit lanes.
3574 unsigned NumLanes = VT.getSizeInBits()/128;
3575 unsigned NumLaneElts = NumElts/NumLanes;
3576
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003577 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003578 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3579 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003580 int BitI = Mask[i];
3581 int BitI1 = Mask[i+1];
3582 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003583 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584 if (V2IsSplat) {
3585 if (isUndefOrEqual(BitI1, NumElts))
3586 return false;
3587 } else {
3588 if (!isUndefOrEqual(BitI1, j+NumElts))
3589 return false;
3590 }
Evan Cheng39623da2006-04-20 08:58:49 +00003591 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003592 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003593 return true;
3594}
3595
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003596/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3597/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3598/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003599static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003600 bool HasAVX2) {
3601 unsigned NumElts = VT.getVectorNumElements();
3602
3603 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3604 "Unsupported vector type for unpckh");
3605
3606 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3607 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003608 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003609
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003610 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3611 // FIXME: Need a better way to get rid of this, there's no latency difference
3612 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3613 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003614 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003615 return false;
3616
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003617 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3618 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003619 unsigned NumLanes = VT.getSizeInBits()/128;
3620 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003621
Craig Topper94438ba2011-12-16 08:06:31 +00003622 for (unsigned l = 0; l != NumLanes; ++l) {
3623 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3624 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003625 i += 2, ++j) {
3626 int BitI = Mask[i];
3627 int BitI1 = Mask[i+1];
3628
3629 if (!isUndefOrEqual(BitI, j))
3630 return false;
3631 if (!isUndefOrEqual(BitI1, j))
3632 return false;
3633 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003634 }
David Greenea20244d2011-03-02 17:23:43 +00003635
Rafael Espindola15684b22009-04-24 12:40:33 +00003636 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003637}
3638
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003639/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3640/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3641/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003642static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003643 unsigned NumElts = VT.getVectorNumElements();
3644
3645 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3646 "Unsupported vector type for unpckh");
3647
3648 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3649 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003651
Craig Topper94438ba2011-12-16 08:06:31 +00003652 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3653 // independently on 128-bit lanes.
3654 unsigned NumLanes = VT.getSizeInBits()/128;
3655 unsigned NumLaneElts = NumElts/NumLanes;
3656
3657 for (unsigned l = 0; l != NumLanes; ++l) {
3658 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3659 i != (l+1)*NumLaneElts; i += 2, ++j) {
3660 int BitI = Mask[i];
3661 int BitI1 = Mask[i+1];
3662 if (!isUndefOrEqual(BitI, j))
3663 return false;
3664 if (!isUndefOrEqual(BitI1, j))
3665 return false;
3666 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003667 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003668 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003669}
3670
Evan Cheng017dcc62006-04-21 01:05:10 +00003671/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3672/// specifies a shuffle of elements that is suitable for input to MOVSS,
3673/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003674static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003675 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003676 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003677 if (VT.getSizeInBits() == 256)
3678 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003679
Craig Topperc612d792012-01-02 09:17:37 +00003680 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003681
Nate Begeman9008ca62009-04-27 18:41:29 +00003682 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003683 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003684
Craig Topperc612d792012-01-02 09:17:37 +00003685 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003687 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003688
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003689 return true;
3690}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003691
Craig Topper70b883b2011-11-28 10:14:51 +00003692/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693/// as permutations between 128-bit chunks or halves. As an example: this
3694/// shuffle bellow:
3695/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3696/// The first half comes from the second half of V1 and the second half from the
3697/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003698static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003699 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003700 return false;
3701
3702 // The shuffle result is divided into half A and half B. In total the two
3703 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3704 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003705 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003706 bool MatchA = false, MatchB = false;
3707
3708 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003709 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003710 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3711 MatchA = true;
3712 break;
3713 }
3714 }
3715
3716 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003717 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003718 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3719 MatchB = true;
3720 break;
3721 }
3722 }
3723
3724 return MatchA && MatchB;
3725}
3726
Craig Topper70b883b2011-11-28 10:14:51 +00003727/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3728/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003729static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003730 EVT VT = SVOp->getValueType(0);
3731
Craig Topperc612d792012-01-02 09:17:37 +00003732 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003733
Craig Topperc612d792012-01-02 09:17:37 +00003734 unsigned FstHalf = 0, SndHalf = 0;
3735 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003736 if (SVOp->getMaskElt(i) > 0) {
3737 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3738 break;
3739 }
3740 }
Craig Topperc612d792012-01-02 09:17:37 +00003741 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003742 if (SVOp->getMaskElt(i) > 0) {
3743 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3744 break;
3745 }
3746 }
3747
3748 return (FstHalf | (SndHalf << 4));
3749}
3750
Craig Topper70b883b2011-11-28 10:14:51 +00003751/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003752/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3753/// Note that VPERMIL mask matching is different depending whether theunderlying
3754/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3755/// to the same elements of the low, but to the higher half of the source.
3756/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003757/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003758static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003759 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003760 return false;
3761
Craig Topperc612d792012-01-02 09:17:37 +00003762 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003763 // Only match 256-bit with 32/64-bit types
3764 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003765 return false;
3766
Craig Topperc612d792012-01-02 09:17:37 +00003767 unsigned NumLanes = VT.getSizeInBits()/128;
3768 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003769 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003770 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003771 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003772 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003773 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003774 continue;
3775 // VPERMILPS handling
3776 if (Mask[i] < 0)
3777 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003778 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003779 return false;
3780 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003781 }
3782
3783 return true;
3784}
3785
Craig Topper5aaffa82012-02-19 02:53:47 +00003786/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003787/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003788/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003789static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003791 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003792 if (VT.getSizeInBits() == 256)
3793 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003794 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003796
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003798 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003799
Craig Topperc612d792012-01-02 09:17:37 +00003800 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3802 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3803 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003804 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003805
Evan Cheng39623da2006-04-20 08:58:49 +00003806 return true;
3807}
3808
Evan Chengd9539472006-04-14 21:59:03 +00003809/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3810/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003811/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003812static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003813 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003814 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003815 return false;
3816
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003817 unsigned NumElems = VT.getVectorNumElements();
3818
3819 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3820 (VT.getSizeInBits() == 256 && NumElems != 8))
3821 return false;
3822
3823 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003824 for (unsigned i = 0; i != NumElems; i += 2)
3825 if (!isUndefOrEqual(Mask[i], i+1) ||
3826 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003828
3829 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003830}
3831
3832/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3833/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003834/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003835static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003836 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003837 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003838 return false;
3839
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003840 unsigned NumElems = VT.getVectorNumElements();
3841
3842 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3843 (VT.getSizeInBits() == 256 && NumElems != 8))
3844 return false;
3845
3846 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003847 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003848 if (!isUndefOrEqual(Mask[i], i) ||
3849 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003851
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003852 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003853}
3854
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003855/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3856/// specifies a shuffle of elements that is suitable for input to 256-bit
3857/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003858static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003859 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003860
Craig Topperbeabc6c2011-12-05 06:56:46 +00003861 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003862 return false;
3863
Craig Topperc612d792012-01-02 09:17:37 +00003864 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003865 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003866 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003867 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003868 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003869 return false;
3870 return true;
3871}
3872
Evan Cheng0b457f02008-09-25 20:50:48 +00003873/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003874/// specifies a shuffle of elements that is suitable for input to 128-bit
3875/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003876static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003877 if (VT.getSizeInBits() != 128)
3878 return false;
3879
Craig Topperc612d792012-01-02 09:17:37 +00003880 unsigned e = VT.getVectorNumElements() / 2;
3881 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003882 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003883 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003884 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003885 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003886 return false;
3887 return true;
3888}
3889
David Greenec38a03e2011-02-03 15:50:00 +00003890/// isVEXTRACTF128Index - Return true if the specified
3891/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3892/// suitable for input to VEXTRACTF128.
3893bool X86::isVEXTRACTF128Index(SDNode *N) {
3894 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3895 return false;
3896
3897 // The index should be aligned on a 128-bit boundary.
3898 uint64_t Index =
3899 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3900
3901 unsigned VL = N->getValueType(0).getVectorNumElements();
3902 unsigned VBits = N->getValueType(0).getSizeInBits();
3903 unsigned ElSize = VBits / VL;
3904 bool Result = (Index * ElSize) % 128 == 0;
3905
3906 return Result;
3907}
3908
David Greeneccacdc12011-02-04 16:08:29 +00003909/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3910/// operand specifies a subvector insert that is suitable for input to
3911/// VINSERTF128.
3912bool X86::isVINSERTF128Index(SDNode *N) {
3913 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3914 return false;
3915
3916 // The index should be aligned on a 128-bit boundary.
3917 uint64_t Index =
3918 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3919
3920 unsigned VL = N->getValueType(0).getVectorNumElements();
3921 unsigned VBits = N->getValueType(0).getSizeInBits();
3922 unsigned ElSize = VBits / VL;
3923 bool Result = (Index * ElSize) % 128 == 0;
3924
3925 return Result;
3926}
3927
Evan Cheng63d33002006-03-22 08:01:21 +00003928/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003929/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003930/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003931static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003932 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003933
Craig Topper1a7700a2012-01-19 08:19:12 +00003934 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3935 "Unsupported vector type for PSHUF/SHUFP");
3936
3937 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3938 // independently on 128-bit lanes.
3939 unsigned NumElts = VT.getVectorNumElements();
3940 unsigned NumLanes = VT.getSizeInBits()/128;
3941 unsigned NumLaneElts = NumElts/NumLanes;
3942
3943 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3944 "Only supports 2 or 4 elements per lane");
3945
3946 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003947 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003948 for (unsigned i = 0; i != NumElts; ++i) {
3949 int Elt = N->getMaskElt(i);
3950 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003951 Elt &= NumLaneElts - 1;
3952 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003953 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003954 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003955
Evan Cheng63d33002006-03-22 08:01:21 +00003956 return Mask;
3957}
3958
Evan Cheng506d3df2006-03-29 23:07:14 +00003959/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003960/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003961static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003962 EVT VT = N->getValueType(0);
3963
3964 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3965 "Unsupported vector type for PSHUFHW");
3966
3967 unsigned NumElts = VT.getVectorNumElements();
3968
Evan Cheng506d3df2006-03-29 23:07:14 +00003969 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003970 for (unsigned l = 0; l != NumElts; l += 8) {
3971 // 8 nodes per lane, but we only care about the last 4.
3972 for (unsigned i = 0; i < 4; ++i) {
3973 int Elt = N->getMaskElt(l+i+4);
3974 if (Elt < 0) continue;
3975 Elt &= 0x3; // only 2-bits.
3976 Mask |= Elt << (i * 2);
3977 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 }
Craig Topper6b28d352012-05-03 07:12:59 +00003979
Evan Cheng506d3df2006-03-29 23:07:14 +00003980 return Mask;
3981}
3982
3983/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003984/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003985static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003986 EVT VT = N->getValueType(0);
3987
3988 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3989 "Unsupported vector type for PSHUFHW");
3990
3991 unsigned NumElts = VT.getVectorNumElements();
3992
Evan Cheng506d3df2006-03-29 23:07:14 +00003993 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003994 for (unsigned l = 0; l != NumElts; l += 8) {
3995 // 8 nodes per lane, but we only care about the first 4.
3996 for (unsigned i = 0; i < 4; ++i) {
3997 int Elt = N->getMaskElt(l+i);
3998 if (Elt < 0) continue;
3999 Elt &= 0x3; // only 2-bits
4000 Mask |= Elt << (i * 2);
4001 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004002 }
Craig Topper6b28d352012-05-03 07:12:59 +00004003
Evan Cheng506d3df2006-03-29 23:07:14 +00004004 return Mask;
4005}
4006
Nate Begemana09008b2009-10-19 02:17:23 +00004007/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4008/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004009static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4010 EVT VT = SVOp->getValueType(0);
4011 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004012
Craig Topper0e2037b2012-01-20 05:53:00 +00004013 unsigned NumElts = VT.getVectorNumElements();
4014 unsigned NumLanes = VT.getSizeInBits()/128;
4015 unsigned NumLaneElts = NumElts/NumLanes;
4016
4017 int Val = 0;
4018 unsigned i;
4019 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004020 Val = SVOp->getMaskElt(i);
4021 if (Val >= 0)
4022 break;
4023 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004024 if (Val >= (int)NumElts)
4025 Val -= NumElts - NumLaneElts;
4026
Eli Friedman63f8dde2011-07-25 21:36:45 +00004027 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004028 return (Val - i) * EltSize;
4029}
4030
David Greenec38a03e2011-02-03 15:50:00 +00004031/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4032/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4033/// instructions.
4034unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4035 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4036 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4037
4038 uint64_t Index =
4039 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4040
4041 EVT VecVT = N->getOperand(0).getValueType();
4042 EVT ElVT = VecVT.getVectorElementType();
4043
4044 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004045 return Index / NumElemsPerChunk;
4046}
4047
David Greeneccacdc12011-02-04 16:08:29 +00004048/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4049/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4050/// instructions.
4051unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4052 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4053 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4054
4055 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004056 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004057
4058 EVT VecVT = N->getValueType(0);
4059 EVT ElVT = VecVT.getVectorElementType();
4060
4061 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004062 return Index / NumElemsPerChunk;
4063}
4064
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004065/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4066/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4067/// Handles 256-bit.
4068static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4069 EVT VT = N->getValueType(0);
4070
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004071 unsigned NumElts = VT.getVectorNumElements();
4072
Craig Topper095c5282012-04-15 23:48:57 +00004073 assert((VT.is256BitVector() && NumElts == 4) &&
4074 "Unsupported vector type for VPERMQ/VPERMPD");
4075
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004076 unsigned Mask = 0;
4077 for (unsigned i = 0; i != NumElts; ++i) {
4078 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004079 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004080 continue;
4081 Mask |= Elt << (i*2);
4082 }
4083
4084 return Mask;
4085}
Evan Cheng37b73872009-07-30 08:33:02 +00004086/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4087/// constant +0.0.
4088bool X86::isZeroNode(SDValue Elt) {
4089 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004090 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004091 (isa<ConstantFPSDNode>(Elt) &&
4092 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4093}
4094
Nate Begeman9008ca62009-04-27 18:41:29 +00004095/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4096/// their permute mask.
4097static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4098 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004099 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004100 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004102
Nate Begeman5a5ca152009-04-29 05:20:52 +00004103 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004104 int Idx = SVOp->getMaskElt(i);
4105 if (Idx >= 0) {
4106 if (Idx < (int)NumElems)
4107 Idx += NumElems;
4108 else
4109 Idx -= NumElems;
4110 }
4111 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4114 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115}
4116
Evan Cheng533a0aa2006-04-19 20:35:22 +00004117/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4118/// match movhlps. The lower half elements should come from upper half of
4119/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004120/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004121static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004122 if (VT.getSizeInBits() != 128)
4123 return false;
4124 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004125 return false;
4126 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004127 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004128 return false;
4129 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004130 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004131 return false;
4132 return true;
4133}
4134
Evan Cheng5ced1d82006-04-06 23:23:56 +00004135/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004136/// is promoted to a vector. It also returns the LoadSDNode by reference if
4137/// required.
4138static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004139 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4140 return false;
4141 N = N->getOperand(0).getNode();
4142 if (!ISD::isNON_EXTLoad(N))
4143 return false;
4144 if (LD)
4145 *LD = cast<LoadSDNode>(N);
4146 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147}
4148
Dan Gohman65fd6562011-11-03 21:49:52 +00004149// Test whether the given value is a vector value which will be legalized
4150// into a load.
4151static bool WillBeConstantPoolLoad(SDNode *N) {
4152 if (N->getOpcode() != ISD::BUILD_VECTOR)
4153 return false;
4154
4155 // Check for any non-constant elements.
4156 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4157 switch (N->getOperand(i).getNode()->getOpcode()) {
4158 case ISD::UNDEF:
4159 case ISD::ConstantFP:
4160 case ISD::Constant:
4161 break;
4162 default:
4163 return false;
4164 }
4165
4166 // Vectors of all-zeros and all-ones are materialized with special
4167 // instructions rather than being loaded.
4168 return !ISD::isBuildVectorAllZeros(N) &&
4169 !ISD::isBuildVectorAllOnes(N);
4170}
4171
Evan Cheng533a0aa2006-04-19 20:35:22 +00004172/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4173/// match movlp{s|d}. The lower half elements should come from lower half of
4174/// V1 (and in order), and the upper half elements should come from the upper
4175/// half of V2 (and in order). And since V1 will become the source of the
4176/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004177static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004178 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004179 if (VT.getSizeInBits() != 128)
4180 return false;
4181
Evan Cheng466685d2006-10-09 20:57:25 +00004182 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004184 // Is V2 is a vector load, don't do this transformation. We will try to use
4185 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004186 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004187 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004188
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004189 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004190
Evan Cheng533a0aa2006-04-19 20:35:22 +00004191 if (NumElems != 2 && NumElems != 4)
4192 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004193 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004194 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004196 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004197 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004198 return false;
4199 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004200}
4201
Evan Cheng39623da2006-04-20 08:58:49 +00004202/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4203/// all the same.
4204static bool isSplatVector(SDNode *N) {
4205 if (N->getOpcode() != ISD::BUILD_VECTOR)
4206 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004207
Dan Gohman475871a2008-07-27 21:46:04 +00004208 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004209 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4210 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004211 return false;
4212 return true;
4213}
4214
Evan Cheng213d2cf2007-05-17 18:45:50 +00004215/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004216/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004217/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004218static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004219 SDValue V1 = N->getOperand(0);
4220 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004221 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4222 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004224 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004226 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4227 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004228 if (Opc != ISD::BUILD_VECTOR ||
4229 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 return false;
4231 } else if (Idx >= 0) {
4232 unsigned Opc = V1.getOpcode();
4233 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4234 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004235 if (Opc != ISD::BUILD_VECTOR ||
4236 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004237 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004238 }
4239 }
4240 return true;
4241}
4242
4243/// getZeroVector - Returns a vector of specified type with all zero elements.
4244///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004245static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004246 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004247 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004248 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Dale Johannesen0488fb62010-09-30 23:57:10 +00004250 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004251 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004252 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004253 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004254 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004255 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4256 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4257 } else { // SSE1
4258 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4260 }
Craig Topper9d352402012-04-23 07:24:41 +00004261 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004262 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004263 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4264 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4266 } else {
4267 // 256-bit logic and arithmetic instructions in AVX are all
4268 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4269 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4270 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4271 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4272 }
Craig Topper9d352402012-04-23 07:24:41 +00004273 } else
4274 llvm_unreachable("Unexpected vector type");
4275
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004276 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004277}
4278
Chris Lattner8a594482007-11-25 00:24:49 +00004279/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004280/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4281/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4282/// Then bitcast to their original type, ensuring they get CSE'd.
4283static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4284 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004285 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004286 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004289 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004290 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004291 if (HasAVX2) { // AVX2
4292 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4294 } else { // AVX
4295 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004296 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004297 }
Craig Topper9d352402012-04-23 07:24:41 +00004298 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004299 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004300 } else
4301 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004302
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004303 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004304}
4305
Evan Cheng39623da2006-04-20 08:58:49 +00004306/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4307/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004308static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004309 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004310 if (Mask[i] > (int)NumElems) {
4311 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004312 }
Evan Cheng39623da2006-04-20 08:58:49 +00004313 }
Evan Cheng39623da2006-04-20 08:58:49 +00004314}
4315
Evan Cheng017dcc62006-04-21 01:05:10 +00004316/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4317/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004318static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SDValue V2) {
4320 unsigned NumElems = VT.getVectorNumElements();
4321 SmallVector<int, 8> Mask;
4322 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004323 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 Mask.push_back(i);
4325 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004326}
4327
Nate Begeman9008ca62009-04-27 18:41:29 +00004328/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004329static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 SDValue V2) {
4331 unsigned NumElems = VT.getVectorNumElements();
4332 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004333 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 Mask.push_back(i);
4335 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004336 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004338}
4339
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004341static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 SDValue V2) {
4343 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004345 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 Mask.push_back(i + Half);
4347 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004348 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004350}
4351
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004352// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353// a generic shuffle instruction because the target has no such instructions.
4354// Generate shuffles which repeat i16 and i8 several times until they can be
4355// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004356static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004360
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 while (NumElems > 4) {
4362 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004365 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 EltNo -= NumElems/2;
4367 }
4368 NumElems >>= 1;
4369 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 return V;
4371}
Eric Christopherfd179292009-08-27 18:07:15 +00004372
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004373/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4374static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4375 EVT VT = V.getValueType();
4376 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004377 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378
Craig Topper9d352402012-04-23 07:24:41 +00004379 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004381 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004382 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4383 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004384 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 // To use VPERMILPS to splat scalars, the second half of indicies must
4386 // refer to the higher part, which is a duplication of the lower one,
4387 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4389 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004390
4391 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4392 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4393 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004394 } else
4395 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004396
4397 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4398}
4399
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004400/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4402 EVT SrcVT = SV->getValueType(0);
4403 SDValue V1 = SV->getOperand(0);
4404 DebugLoc dl = SV->getDebugLoc();
4405
4406 int EltNo = SV->getSplatIndex();
4407 int NumElems = SrcVT.getVectorNumElements();
4408 unsigned Size = SrcVT.getSizeInBits();
4409
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4411 "Unknown how to promote splat for type");
4412
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 // Extract the 128-bit part containing the splat element and update
4414 // the splat element index when it refers to the higher register.
4415 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004416 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4417 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004418 EltNo -= NumElems/2;
4419 }
4420
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004421 // All i16 and i8 vector types can't be used directly by a generic shuffle
4422 // instruction because the target has no such instruction. Generate shuffles
4423 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004424 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004425 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004426 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004427 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004428
4429 // Recreate the 256-bit vector and place the same 128-bit vector
4430 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004431 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004432 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004433 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004434 }
4435
4436 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004437}
4438
Evan Chengba05f722006-04-21 23:03:30 +00004439/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004440/// vector of zero or undef vector. This produces a shuffle where the low
4441/// element of V2 is swizzled into the zero/undef vector, landing at element
4442/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004443static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004444 bool IsZero,
4445 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004446 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004447 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004448 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004449 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 unsigned NumElems = VT.getVectorNumElements();
4451 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004452 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 // If this is the insertion idx, put the low elt of V2 here.
4454 MaskVec.push_back(i == Idx ? NumElems : i);
4455 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004456}
4457
Craig Toppera1ffc682012-03-20 06:42:26 +00004458/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4459/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004460/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004461static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004462 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004463 unsigned NumElems = VT.getVectorNumElements();
4464 SDValue ImmN;
4465
Craig Topper89f4e662012-03-20 07:17:59 +00004466 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004467 switch(N->getOpcode()) {
4468 case X86ISD::SHUFP:
4469 ImmN = N->getOperand(N->getNumOperands()-1);
4470 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4471 break;
4472 case X86ISD::UNPCKH:
4473 DecodeUNPCKHMask(VT, Mask);
4474 break;
4475 case X86ISD::UNPCKL:
4476 DecodeUNPCKLMask(VT, Mask);
4477 break;
4478 case X86ISD::MOVHLPS:
4479 DecodeMOVHLPSMask(NumElems, Mask);
4480 break;
4481 case X86ISD::MOVLHPS:
4482 DecodeMOVLHPSMask(NumElems, Mask);
4483 break;
4484 case X86ISD::PSHUFD:
4485 case X86ISD::VPERMILP:
4486 ImmN = N->getOperand(N->getNumOperands()-1);
4487 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004488 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004489 break;
4490 case X86ISD::PSHUFHW:
4491 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004492 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004493 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004494 break;
4495 case X86ISD::PSHUFLW:
4496 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004497 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004498 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004499 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004500 case X86ISD::VPERMI:
4501 ImmN = N->getOperand(N->getNumOperands()-1);
4502 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4503 IsUnary = true;
4504 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004505 case X86ISD::MOVSS:
4506 case X86ISD::MOVSD: {
4507 // The index 0 always comes from the first element of the second source,
4508 // this is why MOVSS and MOVSD are used in the first place. The other
4509 // elements come from the other positions of the first source vector
4510 Mask.push_back(NumElems);
4511 for (unsigned i = 1; i != NumElems; ++i) {
4512 Mask.push_back(i);
4513 }
4514 break;
4515 }
4516 case X86ISD::VPERM2X128:
4517 ImmN = N->getOperand(N->getNumOperands()-1);
4518 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004519 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004520 break;
4521 case X86ISD::MOVDDUP:
4522 case X86ISD::MOVLHPD:
4523 case X86ISD::MOVLPD:
4524 case X86ISD::MOVLPS:
4525 case X86ISD::MOVSHDUP:
4526 case X86ISD::MOVSLDUP:
4527 case X86ISD::PALIGN:
4528 // Not yet implemented
4529 return false;
4530 default: llvm_unreachable("unknown target shuffle node");
4531 }
4532
4533 return true;
4534}
4535
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004536/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4537/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004538static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004539 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004540 if (Depth == 6)
4541 return SDValue(); // Limit search depth.
4542
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543 SDValue V = SDValue(N, 0);
4544 EVT VT = V.getValueType();
4545 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004546
4547 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4548 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004549 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004550
Craig Topper3d092db2012-03-21 02:14:01 +00004551 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 return DAG.getUNDEF(VT.getVectorElementType());
4553
Craig Topperd156dc12012-02-06 07:17:51 +00004554 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004555 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4556 : SV->getOperand(1);
4557 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004558 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
4560 // Recurse into target specific vector shuffles to find scalars.
4561 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004562 MVT ShufVT = V.getValueType().getSimpleVT();
4563 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004564 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004565 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004566 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004567
Craig Topperd978c542012-05-06 19:46:21 +00004568 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004569 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004570
Craig Topper3d092db2012-03-21 02:14:01 +00004571 int Elt = ShuffleMask[Index];
4572 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004573 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004574
Craig Topper3d092db2012-03-21 02:14:01 +00004575 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004576 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004577 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004578 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579 }
4580
4581 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004582 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004583 V = V.getOperand(0);
4584 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004585 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004587 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 return SDValue();
4589 }
4590
4591 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4592 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004593 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594
4595 if (V.getOpcode() == ISD::BUILD_VECTOR)
4596 return V.getOperand(Index);
4597
4598 return SDValue();
4599}
4600
4601/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4602/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004603/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004604static
Craig Topper3d092db2012-03-21 02:14:01 +00004605unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004607 unsigned i;
4608 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004610 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611 if (!(Elt.getNode() &&
4612 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4613 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004614 }
4615
4616 return i;
4617}
4618
Craig Topper3d092db2012-03-21 02:14:01 +00004619/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4620/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004621/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4622static
Craig Topper3d092db2012-03-21 02:14:01 +00004623bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4624 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4625 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004626 bool SeenV1 = false;
4627 bool SeenV2 = false;
4628
Craig Topper3d092db2012-03-21 02:14:01 +00004629 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 int Idx = SVOp->getMaskElt(i);
4631 // Ignore undef indicies
4632 if (Idx < 0)
4633 continue;
4634
Craig Topper3d092db2012-03-21 02:14:01 +00004635 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 SeenV1 = true;
4637 else
4638 SeenV2 = true;
4639
4640 // Only accept consecutive elements from the same vector
4641 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4642 return false;
4643 }
4644
4645 OpNum = SeenV1 ? 0 : 1;
4646 return true;
4647}
4648
4649/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4650/// logical left shift of a vector.
4651static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4652 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4653 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4654 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4655 false /* check zeros from right */, DAG);
4656 unsigned OpSrc;
4657
4658 if (!NumZeros)
4659 return false;
4660
4661 // Considering the elements in the mask that are not consecutive zeros,
4662 // check if they consecutively come from only one of the source vectors.
4663 //
4664 // V1 = {X, A, B, C} 0
4665 // \ \ \ /
4666 // vector_shuffle V1, V2 <1, 2, 3, X>
4667 //
4668 if (!isShuffleMaskConsecutive(SVOp,
4669 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004670 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004671 NumZeros, // Where to start looking in the src vector
4672 NumElems, // Number of elements in vector
4673 OpSrc)) // Which source operand ?
4674 return false;
4675
4676 isLeft = false;
4677 ShAmt = NumZeros;
4678 ShVal = SVOp->getOperand(OpSrc);
4679 return true;
4680}
4681
4682/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4683/// logical left shift of a vector.
4684static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4685 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4686 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4687 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4688 true /* check zeros from left */, DAG);
4689 unsigned OpSrc;
4690
4691 if (!NumZeros)
4692 return false;
4693
4694 // Considering the elements in the mask that are not consecutive zeros,
4695 // check if they consecutively come from only one of the source vectors.
4696 //
4697 // 0 { A, B, X, X } = V2
4698 // / \ / /
4699 // vector_shuffle V1, V2 <X, X, 4, 5>
4700 //
4701 if (!isShuffleMaskConsecutive(SVOp,
4702 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004703 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004704 0, // Where to start looking in the src vector
4705 NumElems, // Number of elements in vector
4706 OpSrc)) // Which source operand ?
4707 return false;
4708
4709 isLeft = true;
4710 ShAmt = NumZeros;
4711 ShVal = SVOp->getOperand(OpSrc);
4712 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004713}
4714
4715/// isVectorShift - Returns true if the shuffle can be implemented as a
4716/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004717static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004718 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004719 // Although the logic below support any bitwidth size, there are no
4720 // shift instructions which handle more than 128-bit vectors.
4721 if (SVOp->getValueType(0).getSizeInBits() > 128)
4722 return false;
4723
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004724 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4725 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4726 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004727
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004728 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004729}
4730
Evan Chengc78d3b42006-04-24 18:01:45 +00004731/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4732///
Dan Gohman475871a2008-07-27 21:46:04 +00004733static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004735 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004736 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004737 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004738 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004739 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004740
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004741 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004742 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004743 bool First = true;
4744 for (unsigned i = 0; i < 16; ++i) {
4745 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4746 if (ThisIsNonZero && First) {
4747 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004748 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 First = false;
4752 }
4753
4754 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4757 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004758 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004760 }
4761 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4763 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4764 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 } else
4768 ThisElt = LastElt;
4769
Gabor Greifba36cb52008-08-28 21:40:38 +00004770 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004772 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 }
4774 }
4775
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004776 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004777}
4778
Bill Wendlinga348c562007-03-22 18:42:45 +00004779/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004780///
Dan Gohman475871a2008-07-27 21:46:04 +00004781static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004782 unsigned NumNonZero, unsigned NumZero,
4783 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004784 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004785 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004786 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004787 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004788
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004789 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004790 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004791 bool First = true;
4792 for (unsigned i = 0; i < 8; ++i) {
4793 bool isNonZero = (NonZeros & (1 << i)) != 0;
4794 if (isNonZero) {
4795 if (First) {
4796 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004797 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004798 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004800 First = false;
4801 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004802 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004804 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004805 }
4806 }
4807
4808 return V;
4809}
4810
Evan Chengf26ffe92008-05-29 08:22:04 +00004811/// getVShift - Return a vector logical shift node.
4812///
Owen Andersone50ed302009-08-10 22:56:29 +00004813static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 unsigned NumBits, SelectionDAG &DAG,
4815 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004816 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004817 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004818 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004819 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4820 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004821 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004822 DAG.getConstant(NumBits,
4823 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004824}
4825
Dan Gohman475871a2008-07-27 21:46:04 +00004826SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004827X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004828 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004829
Evan Chengc3630942009-12-09 21:00:30 +00004830 // Check if the scalar load can be widened into a vector load. And if
4831 // the address is "base + cst" see if the cst can be "absorbed" into
4832 // the shuffle mask.
4833 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4834 SDValue Ptr = LD->getBasePtr();
4835 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4836 return SDValue();
4837 EVT PVT = LD->getValueType(0);
4838 if (PVT != MVT::i32 && PVT != MVT::f32)
4839 return SDValue();
4840
4841 int FI = -1;
4842 int64_t Offset = 0;
4843 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4844 FI = FINode->getIndex();
4845 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004846 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004847 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4848 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4849 Offset = Ptr.getConstantOperandVal(1);
4850 Ptr = Ptr.getOperand(0);
4851 } else {
4852 return SDValue();
4853 }
4854
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 // FIXME: 256-bit vector instructions don't require a strict alignment,
4856 // improve this code to support it better.
4857 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004858 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004860 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004861 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004862 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004863 // Can't change the alignment. FIXME: It's possible to compute
4864 // the exact stack offset and reference FI + adjust offset instead.
4865 // If someone *really* cares about this. That's the way to implement it.
4866 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004867 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004869 }
4870 }
4871
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004873 // Ptr + (Offset & ~15).
4874 if (Offset < 0)
4875 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004876 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004877 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004878 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004879 if (StartOffset)
4880 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4881 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4882
4883 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004884 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004885
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004886 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4887 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004888 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004889 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004890
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004891 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004892 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004893 Mask.push_back(EltNo);
4894
Craig Toppercc3000632012-01-30 07:50:31 +00004895 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004896 }
4897
4898 return SDValue();
4899}
4900
Michael J. Spencerec38de22010-10-10 22:04:20 +00004901/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4902/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004903/// load which has the same value as a build_vector whose operands are 'elts'.
4904///
4905/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906///
Nate Begeman1449f292010-03-24 22:19:06 +00004907/// FIXME: we'd also like to handle the case where the last elements are zero
4908/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4909/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004911 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004912 EVT EltVT = VT.getVectorElementType();
4913 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004914
Nate Begemanfdea31a2010-03-24 20:49:50 +00004915 LoadSDNode *LDBase = NULL;
4916 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004917
Nate Begeman1449f292010-03-24 22:19:06 +00004918 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004920 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004921 for (unsigned i = 0; i < NumElems; ++i) {
4922 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004923
Nate Begemanfdea31a2010-03-24 20:49:50 +00004924 if (!Elt.getNode() ||
4925 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4926 return SDValue();
4927 if (!LDBase) {
4928 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4929 return SDValue();
4930 LDBase = cast<LoadSDNode>(Elt.getNode());
4931 LastLoadedElt = i;
4932 continue;
4933 }
4934 if (Elt.getOpcode() == ISD::UNDEF)
4935 continue;
4936
4937 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4938 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4939 return SDValue();
4940 LastLoadedElt = i;
4941 }
Nate Begeman1449f292010-03-24 22:19:06 +00004942
4943 // If we have found an entire vector of loads and undefs, then return a large
4944 // load of the entire vector width starting at the base pointer. If we found
4945 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004946 if (LastLoadedElt == NumElems - 1) {
4947 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004948 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004949 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004950 LDBase->isVolatile(), LDBase->isNonTemporal(),
4951 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004952 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004953 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004954 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004955 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004956 }
4957 if (NumElems == 4 && LastLoadedElt == 1 &&
4958 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004959 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4960 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004961 SDValue ResNode =
4962 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4963 LDBase->getPointerInfo(),
4964 LDBase->getAlignment(),
4965 false/*isVolatile*/, true/*ReadMem*/,
4966 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004967 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004968 }
4969 return SDValue();
4970}
4971
Nadav Rotem9d68b062012-04-08 12:54:54 +00004972/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4973/// to generate a splat value for the following cases:
4974/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004976/// a scalar load, or a constant.
4977/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004978/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004979SDValue
4980X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004981 if (!Subtarget->hasAVX())
4982 return SDValue();
4983
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004985 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986
Craig Topper5da8a802012-05-04 05:49:51 +00004987 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4988 "Unsupported vector type for broadcast.");
4989
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004991 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 default:
4995 // Unknown pattern found.
4996 return SDValue();
4997
4998 case ISD::BUILD_VECTOR: {
4999 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005000 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 return SDValue();
5002
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003 Ld = Op.getOperand(0);
5004 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5005 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005006
5007 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005008 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005009 // Constants may have multiple users.
5010 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005012 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 }
5014
5015 case ISD::VECTOR_SHUFFLE: {
5016 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5017
5018 // Shuffles must have a splat mask where the first element is
5019 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005020 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 return SDValue();
5022
5023 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005024 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005025 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5026
5027 if (!Subtarget->hasAVX2())
5028 return SDValue();
5029
5030 // Use the register form of the broadcast instruction available on AVX2.
5031 if (VT.is256BitVector())
5032 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5033 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5034 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005035
5036 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005037 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005038 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005039
5040 // The scalar_to_vector node and the suspected
5041 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005042 // Constants may have multiple users.
5043 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005044 return SDValue();
5045 break;
5046 }
5047 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005048
Nadav Rotem9d68b062012-04-08 12:54:54 +00005049 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005050
5051 // Handle the broadcasting a single constant scalar from the constant pool
5052 // into a vector. On Sandybridge it is still better to load a constant vector
5053 // from the constant pool and not to broadcast it from a scalar.
5054 if (ConstSplatVal && Subtarget->hasAVX2()) {
5055 EVT CVT = Ld.getValueType();
5056 assert(!CVT.isVector() && "Must not broadcast a vector type");
5057 unsigned ScalarSize = CVT.getSizeInBits();
5058
Craig Topper5da8a802012-05-04 05:49:51 +00005059 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005060 const Constant *C = 0;
5061 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5062 C = CI->getConstantIntValue();
5063 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5064 C = CF->getConstantFPValue();
5065
5066 assert(C && "Invalid constant type");
5067
Nadav Rotem154819d2012-04-09 07:45:58 +00005068 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005069 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005070 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005071 MachinePointerInfo::getConstantPool(),
5072 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005073
Nadav Rotem9d68b062012-04-08 12:54:54 +00005074 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5075 }
5076 }
5077
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005078 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5080
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005081 // Handle AVX2 in-register broadcasts.
5082 if (!IsLoad && Subtarget->hasAVX2() &&
5083 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5084 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5085
5086 // The scalar source must be a normal load.
5087 if (!IsLoad)
5088 return SDValue();
5089
Craig Topper5da8a802012-05-04 05:49:51 +00005090 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005091 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005092
Craig Toppera9376332012-01-10 08:23:59 +00005093 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005094 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005095 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005096 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005097 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005098 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005099
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005100 // Unsupported broadcast.
5101 return SDValue();
5102}
5103
Evan Chengc3630942009-12-09 21:00:30 +00005104SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005105X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005106 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005107
David Greenef125a292011-02-08 19:04:41 +00005108 EVT VT = Op.getValueType();
5109 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005110 unsigned NumElems = Op.getNumOperands();
5111
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005112 // Vectors containing all zeros can be matched by pxor and xorps later
5113 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5114 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5115 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005116 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005117 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005119 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005120 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005122 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005123 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5124 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005125 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005126 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005127 return Op;
5128
Craig Topper07a27622012-01-22 03:07:48 +00005129 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005130 }
5131
Nadav Rotem154819d2012-04-09 07:45:58 +00005132 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005133 if (Broadcast.getNode())
5134 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005135
Owen Andersone50ed302009-08-10 22:56:29 +00005136 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 unsigned NumZero = 0;
5139 unsigned NumNonZero = 0;
5140 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005141 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005142 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005145 if (Elt.getOpcode() == ISD::UNDEF)
5146 continue;
5147 Values.insert(Elt);
5148 if (Elt.getOpcode() != ISD::Constant &&
5149 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005150 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005151 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005152 NumZero++;
5153 else {
5154 NonZeros |= (1 << i);
5155 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 }
5157 }
5158
Chris Lattner97a2a562010-08-26 05:24:29 +00005159 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5160 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005161 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162
Chris Lattner67f453a2008-03-09 05:42:06 +00005163 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005164 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005166 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Chris Lattner62098042008-03-09 01:05:04 +00005168 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5169 // the value are obviously zero, truncate the value to i32 and do the
5170 // insertion that way. Only do this if the value is non-constant or if the
5171 // value is a constant being inserted into element 0. It is cheaper to do
5172 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005174 (!IsAllConstants || Idx == 0)) {
5175 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005176 // Handle SSE only.
5177 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5178 EVT VecVT = MVT::v4i32;
5179 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattner62098042008-03-09 01:05:04 +00005181 // Truncate the value (which may itself be a constant) to i32, and
5182 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005183 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005184 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005185 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Chris Lattner62098042008-03-09 01:05:04 +00005187 // Now we have our 32-bit value zero extended in the low element of
5188 // a vector. If Idx != 0, swizzle it into place.
5189 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005190 SmallVector<int, 4> Mask;
5191 Mask.push_back(Idx);
5192 for (unsigned i = 1; i != VecElts; ++i)
5193 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005194 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005195 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005196 }
Craig Topper07a27622012-01-22 03:07:48 +00005197 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005198 }
5199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005200
Chris Lattner19f79692008-03-08 22:59:52 +00005201 // If we have a constant or non-constant insertion into the low element of
5202 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5203 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005204 // depending on what the source datatype is.
5205 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005206 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005207 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005208
5209 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005211 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005212 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005213 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5214 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005215 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005216 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005217 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5218 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005219 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005220 }
5221
5222 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005224 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005225 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005226 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005227 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005228 } else {
5229 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005230 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005231 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005232 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005233 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005234 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005235
5236 // Is it a vector logical left shift?
5237 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005238 X86::isZeroNode(Op.getOperand(0)) &&
5239 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005240 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005241 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005242 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005243 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005244 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005246
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005247 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005248 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249
Chris Lattner19f79692008-03-08 22:59:52 +00005250 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5251 // is a non-constant being inserted into an element other than the low one,
5252 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5253 // movd/movss) to move this into the low element, then shuffle it into
5254 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005256 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005259 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005261 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005262 MaskVec.push_back(i == Idx ? 0 : 1);
5263 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 }
5265 }
5266
Chris Lattner67f453a2008-03-09 05:42:06 +00005267 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005268 if (Values.size() == 1) {
5269 if (EVTBits == 32) {
5270 // Instead of a shuffle like this:
5271 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5272 // Check if it's possible to issue this instead.
5273 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5274 unsigned Idx = CountTrailingZeros_32(NonZeros);
5275 SDValue Item = Op.getOperand(Idx);
5276 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5277 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5278 }
Dan Gohman475871a2008-07-27 21:46:04 +00005279 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005281
Dan Gohmana3941172007-07-24 22:55:08 +00005282 // A vector full of immediates; various special cases are already
5283 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005284 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005285 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005286
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005287 // For AVX-length vectors, build the individual 128-bit pieces and use
5288 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005289 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005290 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005291 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005292 V.push_back(Op.getOperand(i));
5293
5294 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5295
5296 // Build both the lower and upper subvector.
5297 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5298 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5299 NumElems/2);
5300
5301 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005302 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005303 }
5304
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005305 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005306 if (EVTBits == 64) {
5307 if (NumNonZero == 1) {
5308 // One half is zero or undef.
5309 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005310 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005311 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005312 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005313 }
Dan Gohman475871a2008-07-27 21:46:04 +00005314 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005315 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316
5317 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005318 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005319 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005320 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005321 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322 }
5323
Bill Wendling826f36f2007-03-28 00:57:11 +00005324 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005325 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005326 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005327 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 }
5329
5330 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005331 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 if (NumElems == 4 && NumZero > 0) {
5333 for (unsigned i = 0; i < 4; ++i) {
5334 bool isZero = !(NonZeros & (1 << i));
5335 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005336 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337 else
Dale Johannesenace16102009-02-03 19:33:06 +00005338 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 }
5340
5341 for (unsigned i = 0; i < 2; ++i) {
5342 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5343 default: break;
5344 case 0:
5345 V[i] = V[i*2]; // Must be a zero vector.
5346 break;
5347 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 break;
5350 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 break;
5353 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 break;
5356 }
5357 }
5358
Benjamin Kramer9c683542012-01-30 15:16:21 +00005359 bool Reverse1 = (NonZeros & 0x3) == 2;
5360 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5361 int MaskVec[] = {
5362 Reverse1 ? 1 : 0,
5363 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005364 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5365 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005366 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 }
5369
Nate Begemanfdea31a2010-03-24 20:49:50 +00005370 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5371 // Check for a build vector of consecutive loads.
5372 for (unsigned i = 0; i < NumElems; ++i)
5373 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005374
Nate Begemanfdea31a2010-03-24 20:49:50 +00005375 // Check for elements which are consecutive loads.
5376 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5377 if (LD.getNode())
5378 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005379
5380 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005381 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005382 SDValue Result;
5383 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5384 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5385 else
5386 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005387
Chris Lattner24faf612010-08-28 17:59:08 +00005388 for (unsigned i = 1; i < NumElems; ++i) {
5389 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5390 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005391 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005392 }
5393 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005395
Chris Lattner6e80e442010-08-28 17:15:43 +00005396 // Otherwise, expand into a number of unpckl*, start by extending each of
5397 // our (non-undef) elements to the full vector width with the element in the
5398 // bottom slot of the vector (which generates no code for SSE).
5399 for (unsigned i = 0; i < NumElems; ++i) {
5400 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5401 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5402 else
5403 V[i] = DAG.getUNDEF(VT);
5404 }
5405
5406 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005407 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5408 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5409 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005410 unsigned EltStride = NumElems >> 1;
5411 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005412 for (unsigned i = 0; i < EltStride; ++i) {
5413 // If V[i+EltStride] is undef and this is the first round of mixing,
5414 // then it is safe to just drop this shuffle: V[i] is already in the
5415 // right place, the one element (since it's the first round) being
5416 // inserted as undef can be dropped. This isn't safe for successive
5417 // rounds because they will permute elements within both vectors.
5418 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5419 EltStride == NumElems/2)
5420 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005421
Chris Lattner6e80e442010-08-28 17:15:43 +00005422 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005423 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005424 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425 }
5426 return V[0];
5427 }
Dan Gohman475871a2008-07-27 21:46:04 +00005428 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005429}
5430
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005431// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5432// them in a MMX register. This is better than doing a stack convert.
5433static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005434 DebugLoc dl = Op.getDebugLoc();
5435 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005436
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005437 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5438 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5439 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005440 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005441 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5442 InVec = Op.getOperand(1);
5443 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5444 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005445 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005446 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5447 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5448 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005449 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005450 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5451 Mask[0] = 0; Mask[1] = 2;
5452 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5453 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005454 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005455}
5456
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005457// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5458// to create 256-bit vectors from two other 128-bit ones.
5459static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5460 DebugLoc dl = Op.getDebugLoc();
5461 EVT ResVT = Op.getValueType();
5462
5463 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5464
5465 SDValue V1 = Op.getOperand(0);
5466 SDValue V2 = Op.getOperand(1);
5467 unsigned NumElems = ResVT.getVectorNumElements();
5468
Craig Topper4c7972d2012-04-22 18:15:59 +00005469 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005470}
5471
5472SDValue
5473X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005474 EVT ResVT = Op.getValueType();
5475
5476 assert(Op.getNumOperands() == 2);
5477 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5478 "Unsupported CONCAT_VECTORS for value type");
5479
5480 // We support concatenate two MMX registers and place them in a MMX register.
5481 // This is better than doing a stack convert.
5482 if (ResVT.is128BitVector())
5483 return LowerMMXCONCAT_VECTORS(Op, DAG);
5484
5485 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5486 // from two other 128-bit ones.
5487 return LowerAVXCONCAT_VECTORS(Op, DAG);
5488}
5489
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005490// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005491static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005492 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005493 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005494 SDValue V1 = SVOp->getOperand(0);
5495 SDValue V2 = SVOp->getOperand(1);
5496 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005497 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005498 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005499
Nadav Roteme6113782012-04-11 06:40:27 +00005500 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005501 return SDValue();
5502
Craig Topper1842ba02012-04-23 06:38:28 +00005503 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005504 MVT OpTy;
5505
Craig Topper708e44f2012-04-23 07:36:33 +00005506 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005507 default: return SDValue();
5508 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005509 ISDNo = X86ISD::BLENDPW;
5510 OpTy = MVT::v8i16;
5511 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005512 case MVT::v4i32:
5513 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005514 ISDNo = X86ISD::BLENDPS;
5515 OpTy = MVT::v4f32;
5516 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005517 case MVT::v2i64:
5518 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005519 ISDNo = X86ISD::BLENDPD;
5520 OpTy = MVT::v2f64;
5521 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005522 case MVT::v8i32:
5523 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005524 if (!Subtarget->hasAVX())
5525 return SDValue();
5526 ISDNo = X86ISD::BLENDPS;
5527 OpTy = MVT::v8f32;
5528 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005529 case MVT::v4i64:
5530 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005531 if (!Subtarget->hasAVX())
5532 return SDValue();
5533 ISDNo = X86ISD::BLENDPD;
5534 OpTy = MVT::v4f64;
5535 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005536 }
5537 assert(ISDNo && "Invalid Op Number");
5538
5539 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005540
Craig Topper1842ba02012-04-23 06:38:28 +00005541 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005542 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005543 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005544 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005545 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005546 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005547 else
5548 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005549 }
5550
Nadav Roteme6113782012-04-11 06:40:27 +00005551 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5552 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5553 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5554 DAG.getConstant(MaskVals, MVT::i32));
5555 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005556}
5557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558// v8i16 shuffles - Prefer shuffles in the following order:
5559// 1. [all] pshuflw, pshufhw, optional move
5560// 2. [ssse3] 1 x pshufb
5561// 3. [ssse3] 2 x pshufb + 1 x por
5562// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005563SDValue
5564X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5565 SelectionDAG &DAG) const {
5566 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005567 SDValue V1 = SVOp->getOperand(0);
5568 SDValue V2 = SVOp->getOperand(1);
5569 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // Determine if more than 1 of the words in each of the low and high quadwords
5573 // of the result come from the same quadword of one of the two inputs. Undef
5574 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005575 unsigned LoQuad[] = { 0, 0, 0, 0 };
5576 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005577 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005579 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005580 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 MaskVals.push_back(EltIdx);
5582 if (EltIdx < 0) {
5583 ++Quad[0];
5584 ++Quad[1];
5585 ++Quad[2];
5586 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005587 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 }
5589 ++Quad[EltIdx / 4];
5590 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005591 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005594 unsigned MaxQuad = 1;
5595 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 if (LoQuad[i] > MaxQuad) {
5597 BestLoQuad = i;
5598 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005599 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005600 }
5601
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005603 MaxQuad = 1;
5604 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 if (HiQuad[i] > MaxQuad) {
5606 BestHiQuad = i;
5607 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 }
5609 }
5610
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005612 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // single pshufb instruction is necessary. If There are more than 2 input
5614 // quads, disable the next transformation since it does not help SSSE3.
5615 bool V1Used = InputQuads[0] || InputQuads[1];
5616 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005617 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005619 BestLoQuad = InputQuads[0] ? 0 : 1;
5620 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 }
5622 if (InputQuads.count() > 2) {
5623 BestLoQuad = -1;
5624 BestHiQuad = -1;
5625 }
5626 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5629 // the shuffle mask. If a quad is scored as -1, that means that it contains
5630 // words from all 4 input quadwords.
5631 SDValue NewV;
5632 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005633 int MaskV[] = {
5634 BestLoQuad < 0 ? 0 : BestLoQuad,
5635 BestHiQuad < 0 ? 1 : BestHiQuad
5636 };
Eric Christopherfd179292009-08-27 18:07:15 +00005637 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005638 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5639 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5640 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5643 // source words for the shuffle, to aid later transformations.
5644 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005645 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005646 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005648 if (idx != (int)i)
5649 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005651 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 AllWordsInNewV = false;
5653 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005654 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005655
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5657 if (AllWordsInNewV) {
5658 for (int i = 0; i != 8; ++i) {
5659 int idx = MaskVals[i];
5660 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005661 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005662 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 if ((idx != i) && idx < 4)
5664 pshufhw = false;
5665 if ((idx != i) && idx > 3)
5666 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005667 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 V1 = NewV;
5669 V2Used = false;
5670 BestLoQuad = 0;
5671 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005672 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5675 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005676 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005677 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5678 unsigned TargetMask = 0;
5679 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005681 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5682 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5683 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005684 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005685 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005686 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005687 }
Eric Christopherfd179292009-08-27 18:07:15 +00005688
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 // If we have SSSE3, and all words of the result are from 1 input vector,
5690 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5691 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005692 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005694
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005696 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 // mask, and elements that come from V1 in the V2 mask, so that the two
5698 // results can be OR'd together.
5699 bool TwoInputs = V1Used && V2Used;
5700 for (unsigned i = 0; i != 8; ++i) {
5701 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005702 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5703 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5704 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5705 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005707 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005708 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005709 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005712 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005713
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // Calculate the shuffle mask for the second input, shuffle it, and
5715 // OR it with the first shuffled input.
5716 pshufbMask.clear();
5717 for (unsigned i = 0; i != 8; ++i) {
5718 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005719 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5720 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5721 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5722 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005724 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005725 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005726 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 MVT::v16i8, &pshufbMask[0], 16));
5728 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005729 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 }
5731
5732 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5733 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005734 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005736 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 for (int i = 0; i != 4; ++i) {
5738 int idx = MaskVals[i];
5739 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 InOrder.set(i);
5741 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005742 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 }
5745 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005747 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005748
Craig Topperdd637ae2012-02-19 05:41:45 +00005749 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5750 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005751 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005752 NewV.getOperand(0),
5753 getShufflePSHUFLWImmediate(SVOp), DAG);
5754 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 }
Eric Christopherfd179292009-08-27 18:07:15 +00005756
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5758 // and update MaskVals with the new element order.
5759 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005760 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 for (unsigned i = 4; i != 8; ++i) {
5762 int idx = MaskVals[i];
5763 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 InOrder.set(i);
5765 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005766 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 }
5769 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005772
Craig Topperdd637ae2012-02-19 05:41:45 +00005773 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5774 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005775 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005776 NewV.getOperand(0),
5777 getShufflePSHUFHWImmediate(SVOp), DAG);
5778 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 }
Eric Christopherfd179292009-08-27 18:07:15 +00005780
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 // In case BestHi & BestLo were both -1, which means each quadword has a word
5782 // from each of the four input quadwords, calculate the InOrder bitvector now
5783 // before falling through to the insert/extract cleanup.
5784 if (BestLoQuad == -1 && BestHiQuad == -1) {
5785 NewV = V1;
5786 for (int i = 0; i != 8; ++i)
5787 if (MaskVals[i] < 0 || MaskVals[i] == i)
5788 InOrder.set(i);
5789 }
Eric Christopherfd179292009-08-27 18:07:15 +00005790
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // The other elements are put in the right place using pextrw and pinsrw.
5792 for (unsigned i = 0; i != 8; ++i) {
5793 if (InOrder[i])
5794 continue;
5795 int EltIdx = MaskVals[i];
5796 if (EltIdx < 0)
5797 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005798 SDValue ExtOp = (EltIdx < 8) ?
5799 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5800 DAG.getIntPtrConstant(EltIdx)) :
5801 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 DAG.getIntPtrConstant(i));
5805 }
5806 return NewV;
5807}
5808
5809// v16i8 shuffles - Prefer shuffles in the following order:
5810// 1. [ssse3] 1 x pshufb
5811// 2. [ssse3] 2 x pshufb + 1 x por
5812// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5813static
Nate Begeman9008ca62009-04-27 18:41:29 +00005814SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005815 SelectionDAG &DAG,
5816 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005817 SDValue V1 = SVOp->getOperand(0);
5818 SDValue V2 = SVOp->getOperand(1);
5819 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005820 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005821
Craig Topperb82b5ab2012-05-18 06:42:06 +00005822 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5823
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005825 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005827
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005829 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005831
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005833 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 //
5835 // Otherwise, we have elements from both input vectors, and must zero out
5836 // elements that come from V2 in the first mask, and V1 in the second mask
5837 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 for (unsigned i = 0; i != 16; ++i) {
5839 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005840 if (EltIdx < 0 || EltIdx >= 16)
5841 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005845 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005847 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 // Calculate the shuffle mask for the second input, shuffle it, and
5851 // OR it with the first shuffled input.
5852 pshufbMask.clear();
5853 for (unsigned i = 0; i != 16; ++i) {
5854 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005855 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005856 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005859 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 MVT::v16i8, &pshufbMask[0], 16));
5861 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 }
Eric Christopherfd179292009-08-27 18:07:15 +00005863
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 // No SSSE3 - Calculate in place words and then fix all out of place words
5865 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5866 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005867 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5868 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005869 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 for (int i = 0; i != 8; ++i) {
5871 int Elt0 = MaskVals[i*2];
5872 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005873
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 // This word of the result is all undef, skip it.
5875 if (Elt0 < 0 && Elt1 < 0)
5876 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005877
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005879 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005881
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5883 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5884 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005885
5886 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5887 // using a single extract together, load it and store it.
5888 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005890 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005892 DAG.getIntPtrConstant(i));
5893 continue;
5894 }
5895
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005897 // source byte is not also odd, shift the extracted word left 8 bits
5898 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 DAG.getIntPtrConstant(Elt1 / 2));
5902 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005904 DAG.getConstant(8,
5905 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005906 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5908 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 }
5910 // If Elt0 is defined, extract it from the appropriate source. If the
5911 // source byte is not also even, shift the extracted word right 8 bits. If
5912 // Elt1 was also defined, OR the extracted values together before
5913 // inserting them in the result.
5914 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005916 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5917 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005919 DAG.getConstant(8,
5920 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005921 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5923 DAG.getConstant(0x00FF, MVT::i16));
5924 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005925 : InsElt0;
5926 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 DAG.getIntPtrConstant(i));
5929 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005930 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005931}
5932
Evan Cheng7a831ce2007-12-15 03:00:47 +00005933/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005934/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005935/// done when every pair / quad of shuffle mask elements point to elements in
5936/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005937/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005938static
Nate Begeman9008ca62009-04-27 18:41:29 +00005939SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005940 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005941 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005942 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005943 MVT NewVT;
5944 unsigned Scale;
5945 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005946 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005947 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5948 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5949 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5950 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5951 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5952 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005953 }
5954
Nate Begeman9008ca62009-04-27 18:41:29 +00005955 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005956 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005957 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005958 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 int EltIdx = SVOp->getMaskElt(i+j);
5960 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005961 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005962 if (StartIdx < 0)
5963 StartIdx = (EltIdx / Scale);
5964 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005965 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005966 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005967 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005968 }
5969
Craig Topper11ac1f82012-05-04 04:08:44 +00005970 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5971 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005973}
5974
Evan Chengd880b972008-05-09 21:53:03 +00005975/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005976///
Owen Andersone50ed302009-08-10 22:56:29 +00005977static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005978 SDValue SrcOp, SelectionDAG &DAG,
5979 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005981 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005982 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005983 LD = dyn_cast<LoadSDNode>(SrcOp);
5984 if (!LD) {
5985 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5986 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005987 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005988 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005989 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005990 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005991 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005992 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005993 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005994 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005995 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5996 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5997 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005998 SrcOp.getOperand(0)
5999 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006000 }
6001 }
6002 }
6003
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006004 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006005 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006006 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006007 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006008}
6009
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006010/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6011/// which could not be matched by any known target speficic shuffle
6012static SDValue
6013LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006014
6015 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6016 if (NewOp.getNode())
6017 return NewOp;
6018
Craig Topper8f35c132012-01-20 09:29:03 +00006019 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006020
Craig Topper8f35c132012-01-20 09:29:03 +00006021 unsigned NumElems = VT.getVectorNumElements();
6022 unsigned NumLaneElems = NumElems / 2;
6023
Craig Topper8f35c132012-01-20 09:29:03 +00006024 DebugLoc dl = SVOp->getDebugLoc();
6025 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006026 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006027 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006028
Craig Topper9a2b6e12012-04-06 07:45:23 +00006029 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006030 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006031 // Build a shuffle mask for the output, discovering on the fly which
6032 // input vectors to use as shuffle operands (recorded in InputUsed).
6033 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006034 // out with UseBuildVector set.
6035 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006036 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006037 unsigned LaneStart = l * NumLaneElems;
6038 for (unsigned i = 0; i != NumLaneElems; ++i) {
6039 // The mask element. This indexes into the input.
6040 int Idx = SVOp->getMaskElt(i+LaneStart);
6041 if (Idx < 0) {
6042 // the mask element does not index into any input vector.
6043 Mask.push_back(-1);
6044 continue;
6045 }
Craig Topper8f35c132012-01-20 09:29:03 +00006046
Craig Topper9a2b6e12012-04-06 07:45:23 +00006047 // The input vector this mask element indexes into.
6048 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006049
Craig Topper9a2b6e12012-04-06 07:45:23 +00006050 // Turn the index into an offset from the start of the input vector.
6051 Idx -= Input * NumLaneElems;
6052
6053 // Find or create a shuffle vector operand to hold this input.
6054 unsigned OpNo;
6055 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6056 if (InputUsed[OpNo] == Input)
6057 // This input vector is already an operand.
6058 break;
6059 if (InputUsed[OpNo] < 0) {
6060 // Create a new operand for this input vector.
6061 InputUsed[OpNo] = Input;
6062 break;
6063 }
6064 }
6065
6066 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006067 // More than two input vectors used! Give up on trying to create a
6068 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6069 UseBuildVector = true;
6070 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006071 }
6072
6073 // Add the mask index for the new shuffle vector.
6074 Mask.push_back(Idx + OpNo * NumLaneElems);
6075 }
6076
Craig Topper8ae97ba2012-05-21 06:40:16 +00006077 if (UseBuildVector) {
6078 SmallVector<SDValue, 16> SVOps;
6079 for (unsigned i = 0; i != NumLaneElems; ++i) {
6080 // The mask element. This indexes into the input.
6081 int Idx = SVOp->getMaskElt(i+LaneStart);
6082 if (Idx < 0) {
6083 SVOps.push_back(DAG.getUNDEF(EltVT));
6084 continue;
6085 }
6086
6087 // The input vector this mask element indexes into.
6088 int Input = Idx / NumElems;
6089
6090 // Turn the index into an offset from the start of the input vector.
6091 Idx -= Input * NumElems;
6092
6093 // Extract the vector element by hand.
6094 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6095 SVOp->getOperand(Input),
6096 DAG.getIntPtrConstant(Idx)));
6097 }
6098
6099 // Construct the output using a BUILD_VECTOR.
6100 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6101 SVOps.size());
6102 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006103 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006104 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006105 } else {
6106 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006107 (InputUsed[0] % 2) * NumLaneElems,
6108 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006109 // If only one input was used, use an undefined vector for the other.
6110 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6111 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006112 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006113 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006114 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006115 }
6116
6117 Mask.clear();
6118 }
Craig Topper8f35c132012-01-20 09:29:03 +00006119
6120 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006121 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006122}
6123
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006124/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6125/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006126static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006127LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 SDValue V1 = SVOp->getOperand(0);
6129 SDValue V2 = SVOp->getOperand(1);
6130 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006131 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006132
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006133 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6134
Benjamin Kramer9c683542012-01-30 15:16:21 +00006135 std::pair<int, int> Locs[4];
6136 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006137 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006138
Evan Chengace3c172008-07-22 21:13:36 +00006139 unsigned NumHi = 0;
6140 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006141 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 int Idx = PermMask[i];
6143 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006144 Locs[i] = std::make_pair(-1, -1);
6145 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6147 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006148 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006150 NumLo++;
6151 } else {
6152 Locs[i] = std::make_pair(1, NumHi);
6153 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006155 NumHi++;
6156 }
6157 }
6158 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006159
Evan Chengace3c172008-07-22 21:13:36 +00006160 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006161 // If no more than two elements come from either vector. This can be
6162 // implemented with two shuffles. First shuffle gather the elements.
6163 // The second shuffle, which takes the first shuffle as both of its
6164 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006166
Benjamin Kramer9c683542012-01-30 15:16:21 +00006167 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006168
Benjamin Kramer9c683542012-01-30 15:16:21 +00006169 for (unsigned i = 0; i != 4; ++i)
6170 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006171 unsigned Idx = (i < 2) ? 0 : 4;
6172 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006174 }
Evan Chengace3c172008-07-22 21:13:36 +00006175
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006177 }
6178
6179 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006180 // Otherwise, we must have three elements from one vector, call it X, and
6181 // one element from the other, call it Y. First, use a shufps to build an
6182 // intermediate vector with the one element from Y and the element from X
6183 // that will be in the same half in the final destination (the indexes don't
6184 // matter). Then, use a shufps to build the final vector, taking the half
6185 // containing the element from Y from the intermediate, and the other half
6186 // from X.
6187 if (NumHi == 3) {
6188 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006189 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006190 std::swap(V1, V2);
6191 }
6192
6193 // Find the element from V2.
6194 unsigned HiIndex;
6195 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 int Val = PermMask[HiIndex];
6197 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006198 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006199 if (Val >= 4)
6200 break;
6201 }
6202
Nate Begeman9008ca62009-04-27 18:41:29 +00006203 Mask1[0] = PermMask[HiIndex];
6204 Mask1[1] = -1;
6205 Mask1[2] = PermMask[HiIndex^1];
6206 Mask1[3] = -1;
6207 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006208
6209 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006210 Mask1[0] = PermMask[0];
6211 Mask1[1] = PermMask[1];
6212 Mask1[2] = HiIndex & 1 ? 6 : 4;
6213 Mask1[3] = HiIndex & 1 ? 4 : 6;
6214 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006215 }
Craig Topper69947b92012-04-23 06:57:04 +00006216
6217 Mask1[0] = HiIndex & 1 ? 2 : 0;
6218 Mask1[1] = HiIndex & 1 ? 0 : 2;
6219 Mask1[2] = PermMask[2];
6220 Mask1[3] = PermMask[3];
6221 if (Mask1[2] >= 0)
6222 Mask1[2] += 4;
6223 if (Mask1[3] >= 0)
6224 Mask1[3] += 4;
6225 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006226 }
6227
6228 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006229 int LoMask[] = { -1, -1, -1, -1 };
6230 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006231
Benjamin Kramer9c683542012-01-30 15:16:21 +00006232 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006233 unsigned MaskIdx = 0;
6234 unsigned LoIdx = 0;
6235 unsigned HiIdx = 2;
6236 for (unsigned i = 0; i != 4; ++i) {
6237 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006238 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006239 MaskIdx = 1;
6240 LoIdx = 0;
6241 HiIdx = 2;
6242 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006243 int Idx = PermMask[i];
6244 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006245 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006246 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006247 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006248 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006249 LoIdx++;
6250 } else {
6251 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006252 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006253 HiIdx++;
6254 }
6255 }
6256
Nate Begeman9008ca62009-04-27 18:41:29 +00006257 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6258 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006259 int MaskOps[] = { -1, -1, -1, -1 };
6260 for (unsigned i = 0; i != 4; ++i)
6261 if (Locs[i].first != -1)
6262 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006263 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006264}
6265
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006266static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006267 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006268 V = V.getOperand(0);
6269 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6270 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006271 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6272 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6273 // BUILD_VECTOR (load), undef
6274 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006275 if (MayFoldLoad(V))
6276 return true;
6277 return false;
6278}
6279
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006280// FIXME: the version above should always be used. Since there's
6281// a bug where several vector shuffles can't be folded because the
6282// DAG is not updated during lowering and a node claims to have two
6283// uses while it only has one, use this version, and let isel match
6284// another instruction if the load really happens to have more than
6285// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006286// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006287static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006288 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006289 V = V.getOperand(0);
6290 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6291 V = V.getOperand(0);
6292 if (ISD::isNormalLoad(V.getNode()))
6293 return true;
6294 return false;
6295}
6296
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006297static
Evan Cheng835580f2010-10-07 20:50:20 +00006298SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6299 EVT VT = Op.getValueType();
6300
6301 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006302 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6303 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006304 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6305 V1, DAG));
6306}
6307
6308static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006309SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006310 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006311 SDValue V1 = Op.getOperand(0);
6312 SDValue V2 = Op.getOperand(1);
6313 EVT VT = Op.getValueType();
6314
6315 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6316
Craig Topper1accb7e2012-01-10 06:54:16 +00006317 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006318 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6319
Evan Cheng0899f5c2011-08-31 02:05:24 +00006320 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6321 return DAG.getNode(ISD::BITCAST, dl, VT,
6322 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6323 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6324 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006325}
6326
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006327static
6328SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6329 SDValue V1 = Op.getOperand(0);
6330 SDValue V2 = Op.getOperand(1);
6331 EVT VT = Op.getValueType();
6332
6333 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6334 "unsupported shuffle type");
6335
6336 if (V2.getOpcode() == ISD::UNDEF)
6337 V2 = V1;
6338
6339 // v4i32 or v4f32
6340 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6341}
6342
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006343static
Craig Topper1accb7e2012-01-10 06:54:16 +00006344SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006345 SDValue V1 = Op.getOperand(0);
6346 SDValue V2 = Op.getOperand(1);
6347 EVT VT = Op.getValueType();
6348 unsigned NumElems = VT.getVectorNumElements();
6349
6350 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6351 // operand of these instructions is only memory, so check if there's a
6352 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6353 // same masks.
6354 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006355
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006356 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006357 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006358 CanFoldLoad = true;
6359
6360 // When V1 is a load, it can be folded later into a store in isel, example:
6361 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6362 // turns into:
6363 // (MOVLPSmr addr:$src1, VR128:$src2)
6364 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006365 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006366 CanFoldLoad = true;
6367
Dan Gohman65fd6562011-11-03 21:49:52 +00006368 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006369 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006370 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006371 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6372
6373 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006374 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006375 if (SVOp->getMaskElt(1) != -1)
6376 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006377 }
6378
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006379 // movl and movlp will both match v2i64, but v2i64 is never matched by
6380 // movl earlier because we make it strict to avoid messing with the movlp load
6381 // folding logic (see the code above getMOVLP call). Match it here then,
6382 // this is horrible, but will stay like this until we move all shuffle
6383 // matching to x86 specific nodes. Note that for the 1st condition all
6384 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006385 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006386 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6387 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006388 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006389 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006390 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006391 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006392
6393 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6394
6395 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006396 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006397 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006398}
6399
Nadav Rotem154819d2012-04-09 07:45:58 +00006400SDValue
6401X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006402 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6403 EVT VT = Op.getValueType();
6404 DebugLoc dl = Op.getDebugLoc();
6405 SDValue V1 = Op.getOperand(0);
6406 SDValue V2 = Op.getOperand(1);
6407
6408 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006409 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006410
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006411 // Handle splat operations
6412 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006413 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006414 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006415
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006416 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006417 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006418 if (Broadcast.getNode())
6419 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006420
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006421 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006422 if ((Size == 128 && NumElem <= 4) ||
6423 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006424 return SDValue();
6425
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006426 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006428 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006429
6430 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6431 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006432 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6433 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006434 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6435 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006436 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006437 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006438 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006439 // FIXME: Figure out a cleaner way to do this.
6440 // Try to make use of movq to zero out the top part.
6441 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6442 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6443 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 EVT NewVT = NewOp.getValueType();
6445 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6446 NewVT, true, false))
6447 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006448 DAG, Subtarget, dl);
6449 }
6450 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6451 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006452 if (NewOp.getNode()) {
6453 EVT NewVT = NewOp.getValueType();
6454 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6455 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6456 DAG, Subtarget, dl);
6457 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006458 }
6459 }
6460 return SDValue();
6461}
6462
Dan Gohman475871a2008-07-27 21:46:04 +00006463SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006464X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006465 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006466 SDValue V1 = Op.getOperand(0);
6467 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006468 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006469 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006470 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006471 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006472 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006473 bool V1IsSplat = false;
6474 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006475 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006476 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006477 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006478 MachineFunction &MF = DAG.getMachineFunction();
6479 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480
Craig Topper3426a3e2011-11-14 06:46:21 +00006481 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006482
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006483 if (V1IsUndef && V2IsUndef)
6484 return DAG.getUNDEF(VT);
6485
6486 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006487
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006488 // Vector shuffle lowering takes 3 steps:
6489 //
6490 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6491 // narrowing and commutation of operands should be handled.
6492 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6493 // shuffle nodes.
6494 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6495 // so the shuffle can be broken into other shuffles and the legalizer can
6496 // try the lowering again.
6497 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006498 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006499 // be matched during isel, all of them must be converted to a target specific
6500 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006501
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006502 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6503 // narrowing and commutation of operands should be handled. The actual code
6504 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006505 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006506 if (NewOp.getNode())
6507 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006508
Craig Topper5aaffa82012-02-19 02:53:47 +00006509 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6510
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006511 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6512 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006513 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006514 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006515 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006516 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006517
Craig Topperdd637ae2012-02-19 05:41:45 +00006518 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006519 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006520 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006521
Craig Topperdd637ae2012-02-19 05:41:45 +00006522 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006523 return getMOVHighToLow(Op, dl, DAG);
6524
6525 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006526 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006527 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006528 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006529
Craig Topper5aaffa82012-02-19 02:53:47 +00006530 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006531 // The actual implementation will match the mask in the if above and then
6532 // during isel it can match several different instructions, not only pshufd
6533 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006534 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6535 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006536
Craig Topper5aaffa82012-02-19 02:53:47 +00006537 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006538
Craig Topperdbd98a42012-02-07 06:28:42 +00006539 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6540 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6541
Craig Topper1accb7e2012-01-10 06:54:16 +00006542 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006543 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6544
Craig Topperb3982da2011-12-31 23:50:21 +00006545 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006546 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006547 }
Eric Christopherfd179292009-08-27 18:07:15 +00006548
Evan Chengf26ffe92008-05-29 08:22:04 +00006549 // Check if this can be converted into a logical shift.
6550 bool isLeft = false;
6551 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006552 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006553 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006554 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006555 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006556 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006557 EVT EltVT = VT.getVectorElementType();
6558 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006559 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006560 }
Eric Christopherfd179292009-08-27 18:07:15 +00006561
Craig Topper5aaffa82012-02-19 02:53:47 +00006562 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006563 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006564 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006565 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006566 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006567 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6568
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006569 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006570 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6571 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006572 }
Eric Christopherfd179292009-08-27 18:07:15 +00006573
Nate Begeman9008ca62009-04-27 18:41:29 +00006574 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006575 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006576 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006577
Craig Topperdd637ae2012-02-19 05:41:45 +00006578 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006579 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006580
Craig Topperdd637ae2012-02-19 05:41:45 +00006581 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006582 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006583
Craig Topperdd637ae2012-02-19 05:41:45 +00006584 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006585 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006586
Craig Topperdd637ae2012-02-19 05:41:45 +00006587 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006588 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Craig Topperdd637ae2012-02-19 05:41:45 +00006590 if (ShouldXformToMOVHLPS(M, VT) ||
6591 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006592 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593
Evan Chengf26ffe92008-05-29 08:22:04 +00006594 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006595 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006596 EVT EltVT = VT.getVectorElementType();
6597 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006598 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006599 }
Eric Christopherfd179292009-08-27 18:07:15 +00006600
Evan Cheng9eca5e82006-10-25 21:49:50 +00006601 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006602 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6603 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006604 V1IsSplat = isSplatVector(V1.getNode());
6605 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006606
Chris Lattner8a594482007-11-25 00:24:49 +00006607 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006608 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6609 CommuteVectorShuffleMask(M, NumElems);
6610 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006611 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006612 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006613 }
6614
Craig Topperbeabc6c2011-12-05 06:56:46 +00006615 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006616 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006617 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006618 return V1;
6619 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6620 // the instruction selector will not match, so get a canonical MOVL with
6621 // swapped operands to undo the commute.
6622 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006623 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624
Craig Topperbeabc6c2011-12-05 06:56:46 +00006625 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006626 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006627
Craig Topperbeabc6c2011-12-05 06:56:46 +00006628 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006629 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006630
Evan Cheng9bbbb982006-10-25 20:48:19 +00006631 if (V2IsSplat) {
6632 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006633 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006634 // new vector_shuffle with the corrected mask.p
6635 SmallVector<int, 8> NewMask(M.begin(), M.end());
6636 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006637 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006638 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006639 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006640 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641 }
6642
Evan Cheng9eca5e82006-10-25 21:49:50 +00006643 if (Commuted) {
6644 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006645 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006646 CommuteVectorShuffleMask(M, NumElems);
6647 std::swap(V1, V2);
6648 std::swap(V1IsSplat, V2IsSplat);
6649 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006650
Craig Topper39a9e482012-02-11 06:24:48 +00006651 if (isUNPCKLMask(M, VT, HasAVX2))
6652 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006653
Craig Topper39a9e482012-02-11 06:24:48 +00006654 if (isUNPCKHMask(M, VT, HasAVX2))
6655 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006656 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657
Nate Begeman9008ca62009-04-27 18:41:29 +00006658 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006659 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006660 return CommuteVectorShuffle(SVOp, DAG);
6661
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006662 // The checks below are all present in isShuffleMaskLegal, but they are
6663 // inlined here right now to enable us to directly emit target specific
6664 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006665
Craig Topper0e2037b2012-01-20 05:53:00 +00006666 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006667 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006668 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006669 DAG);
6670
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006671 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6672 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006673 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006674 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006675 }
6676
Craig Toppera9a568a2012-05-02 08:03:44 +00006677 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006678 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006679 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006680 DAG);
6681
Craig Toppera9a568a2012-05-02 08:03:44 +00006682 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006683 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006684 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006685 DAG);
6686
Craig Topper1a7700a2012-01-19 08:19:12 +00006687 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006688 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006689 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006690
Craig Topper94438ba2011-12-16 08:06:31 +00006691 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006692 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006693 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006694 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006695
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006696 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006697 // Generate target specific nodes for 128 or 256-bit shuffles only
6698 // supported in the AVX instruction set.
6699 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006700
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006701 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006702 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006703 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6704
Craig Topper70b883b2011-11-28 10:14:51 +00006705 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006706 if (isVPERMILPMask(M, VT, HasAVX)) {
6707 if (HasAVX2 && VT == MVT::v8i32)
6708 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006709 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006710 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006711 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006712 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006713
Craig Topper70b883b2011-11-28 10:14:51 +00006714 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006715 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006716 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006717 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006718
Craig Topper1842ba02012-04-23 06:38:28 +00006719 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006720 if (BlendOp.getNode())
6721 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006722
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006723 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006724 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006725 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006726 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006727 }
Craig Topper92040742012-04-16 06:43:40 +00006728 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6729 &permclMask[0], 8);
6730 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006731 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006732 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006733 }
Craig Topper095c5282012-04-15 23:48:57 +00006734
Craig Topper8325c112012-04-16 00:41:45 +00006735 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6736 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006737 getShuffleCLImmediate(SVOp), DAG);
6738
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006739
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006740 //===--------------------------------------------------------------------===//
6741 // Since no target specific shuffle was selected for this generic one,
6742 // lower it into other known shuffles. FIXME: this isn't true yet, but
6743 // this is the plan.
6744 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006745
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006746 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6747 if (VT == MVT::v8i16) {
6748 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6749 if (NewOp.getNode())
6750 return NewOp;
6751 }
6752
6753 if (VT == MVT::v16i8) {
6754 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6755 if (NewOp.getNode())
6756 return NewOp;
6757 }
6758
6759 // Handle all 128-bit wide vectors with 4 elements, and match them with
6760 // several different shuffle types.
6761 if (NumElems == 4 && VT.getSizeInBits() == 128)
6762 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6763
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006764 // Handle general 256-bit shuffles
6765 if (VT.is256BitVector())
6766 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6767
Dan Gohman475871a2008-07-27 21:46:04 +00006768 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006769}
6770
Dan Gohman475871a2008-07-27 21:46:04 +00006771SDValue
6772X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006773 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006774 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006775 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006776
6777 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6778 return SDValue();
6779
Duncan Sands83ec4b62008-06-06 12:08:01 +00006780 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006782 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006784 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006785 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006786 }
6787
6788 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006789 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6790 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6791 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6793 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006796 Op.getOperand(0)),
6797 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006802 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006803 }
6804
6805 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006806 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6807 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006808 // result has a single use which is a store or a bitcast to i32. And in
6809 // the case of a store, it's not worth it if the index is a constant 0,
6810 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006811 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006812 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006813 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006814 if ((User->getOpcode() != ISD::STORE ||
6815 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6816 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006817 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006819 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006821 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006822 Op.getOperand(0)),
6823 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006824 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006825 }
6826
6827 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006828 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006829 if (isa<ConstantSDNode>(Op.getOperand(1)))
6830 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006831 }
Dan Gohman475871a2008-07-27 21:46:04 +00006832 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006833}
6834
6835
Dan Gohman475871a2008-07-27 21:46:04 +00006836SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006837X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6838 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006840 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006841
David Greene74a579d2011-02-10 16:57:36 +00006842 SDValue Vec = Op.getOperand(0);
6843 EVT VecVT = Vec.getValueType();
6844
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006845 // If this is a 256-bit vector result, first extract the 128-bit vector and
6846 // then extract the element from the 128-bit vector.
6847 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006848 DebugLoc dl = Op.getNode()->getDebugLoc();
6849 unsigned NumElems = VecVT.getVectorNumElements();
6850 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006851 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6852
6853 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006854 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006855
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006856 if (IdxVal >= NumElems/2)
6857 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006858 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006859 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006860 }
6861
6862 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6863
Craig Topperd0a31172012-01-10 06:37:29 +00006864 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006865 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006866 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006867 return Res;
6868 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869
Owen Andersone50ed302009-08-10 22:56:29 +00006870 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006871 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006873 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006874 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006875 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006876 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006877 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6878 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006879 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006881 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006883 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006884 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006886 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006888 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006889 }
6890
6891 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006892 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 if (Idx == 0)
6894 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006895
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006897 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006898 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006899 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006900 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006901 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006902 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006903 }
6904
6905 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006906 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6907 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6908 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006909 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 if (Idx == 0)
6911 return Op;
6912
6913 // UNPCKHPD the element to the lowest double word, then movsd.
6914 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6915 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006916 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006917 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006918 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006919 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006920 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006921 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 }
6923
Dan Gohman475871a2008-07-27 21:46:04 +00006924 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006925}
6926
Dan Gohman475871a2008-07-27 21:46:04 +00006927SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006928X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6929 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006930 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006931 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006932 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006933
Dan Gohman475871a2008-07-27 21:46:04 +00006934 SDValue N0 = Op.getOperand(0);
6935 SDValue N1 = Op.getOperand(1);
6936 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006938 if (VT.getSizeInBits() == 256)
6939 return SDValue();
6940
Dan Gohman8a55ce42009-09-23 21:02:20 +00006941 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006942 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006943 unsigned Opc;
6944 if (VT == MVT::v8i16)
6945 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006946 else if (VT == MVT::v16i8)
6947 Opc = X86ISD::PINSRB;
6948 else
6949 Opc = X86ISD::PINSRB;
6950
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6952 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 if (N1.getValueType() != MVT::i32)
6954 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6955 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006956 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006957 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006958 }
6959
6960 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006961 // Bits [7:6] of the constant are the source select. This will always be
6962 // zero here. The DAG Combiner may combine an extract_elt index into these
6963 // bits. For example (insert (extract, 3), 2) could be matched by putting
6964 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006965 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006966 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006967 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006968 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006969 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006970 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006972 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006973 }
6974
6975 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006976 // PINSR* works with constant index.
6977 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 }
Dan Gohman475871a2008-07-27 21:46:04 +00006979 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006980}
6981
Dan Gohman475871a2008-07-27 21:46:04 +00006982SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006983X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006984 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006985 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006986
David Greene6b381262011-02-09 15:32:06 +00006987 DebugLoc dl = Op.getDebugLoc();
6988 SDValue N0 = Op.getOperand(0);
6989 SDValue N1 = Op.getOperand(1);
6990 SDValue N2 = Op.getOperand(2);
6991
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006992 // If this is a 256-bit vector result, first extract the 128-bit vector,
6993 // insert the element into the extracted half and then place it back.
6994 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006995 if (!isa<ConstantSDNode>(N2))
6996 return SDValue();
6997
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006998 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006999 unsigned NumElems = VT.getVectorNumElements();
7000 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007001 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007002
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007003 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007004 bool Upper = IdxVal >= NumElems/2;
7005 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7006 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007007
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007008 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007009 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007010 }
7011
Craig Topperd0a31172012-01-10 06:37:29 +00007012 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007013 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7014
Dan Gohman8a55ce42009-09-23 21:02:20 +00007015 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007016 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007017
Dan Gohman8a55ce42009-09-23 21:02:20 +00007018 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007019 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7020 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 if (N1.getValueType() != MVT::i32)
7022 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7023 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007024 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007025 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 }
Dan Gohman475871a2008-07-27 21:46:04 +00007027 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028}
7029
Dan Gohman475871a2008-07-27 21:46:04 +00007030SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007031X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007032 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007033 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007034 EVT OpVT = Op.getValueType();
7035
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007036 // If this is a 256-bit vector result, first insert into a 128-bit
7037 // vector and then insert into the 256-bit vector.
7038 if (OpVT.getSizeInBits() > 128) {
7039 // Insert into a 128-bit vector.
7040 EVT VT128 = EVT::getVectorVT(*Context,
7041 OpVT.getVectorElementType(),
7042 OpVT.getVectorNumElements() / 2);
7043
7044 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7045
7046 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007047 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007048 }
7049
Craig Topperd77d2fe2012-04-29 20:22:05 +00007050 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007051 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007053
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007055 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7056 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007057 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058}
7059
David Greene91585092011-01-26 15:38:49 +00007060// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7061// a simple subregister reference or explicit instructions to grab
7062// upper bits of a vector.
7063SDValue
7064X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7065 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007066 DebugLoc dl = Op.getNode()->getDebugLoc();
7067 SDValue Vec = Op.getNode()->getOperand(0);
7068 SDValue Idx = Op.getNode()->getOperand(1);
7069
Craig Topperb14940a2012-04-22 20:55:18 +00007070 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7071 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7072 isa<ConstantSDNode>(Idx)) {
7073 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7074 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007075 }
David Greene91585092011-01-26 15:38:49 +00007076 }
7077 return SDValue();
7078}
7079
David Greenecfe33c42011-01-26 19:13:22 +00007080// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7081// simple superregister reference or explicit instructions to insert
7082// the upper bits of a vector.
7083SDValue
7084X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7085 if (Subtarget->hasAVX()) {
7086 DebugLoc dl = Op.getNode()->getDebugLoc();
7087 SDValue Vec = Op.getNode()->getOperand(0);
7088 SDValue SubVec = Op.getNode()->getOperand(1);
7089 SDValue Idx = Op.getNode()->getOperand(2);
7090
Craig Topperb14940a2012-04-22 20:55:18 +00007091 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7092 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7093 isa<ConstantSDNode>(Idx)) {
7094 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7095 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007096 }
7097 }
7098 return SDValue();
7099}
7100
Bill Wendling056292f2008-09-16 21:48:12 +00007101// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7102// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7103// one of the above mentioned nodes. It has to be wrapped because otherwise
7104// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7105// be used to form addressing mode. These wrapped nodes will be selected
7106// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007107SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007108X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007109 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007110
Chris Lattner41621a22009-06-26 19:22:52 +00007111 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7112 // global base reg.
7113 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007114 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007115 CodeModel::Model M = getTargetMachine().getCodeModel();
7116
Chris Lattner4f066492009-07-11 20:29:19 +00007117 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007118 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007119 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007120 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007121 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007122 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007123 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007124
Evan Cheng1606e8e2009-03-13 07:51:59 +00007125 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007126 CP->getAlignment(),
7127 CP->getOffset(), OpFlag);
7128 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007129 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007130 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007131 if (OpFlag) {
7132 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007133 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007134 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007135 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007136 }
7137
7138 return Result;
7139}
7140
Dan Gohmand858e902010-04-17 15:26:15 +00007141SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007142 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007143
Chris Lattner18c59872009-06-27 04:16:01 +00007144 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7145 // global base reg.
7146 unsigned char OpFlag = 0;
7147 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007148 CodeModel::Model M = getTargetMachine().getCodeModel();
7149
Chris Lattner4f066492009-07-11 20:29:19 +00007150 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007151 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007152 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007153 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007154 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007155 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007156 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007157
Chris Lattner18c59872009-06-27 04:16:01 +00007158 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7159 OpFlag);
7160 DebugLoc DL = JT->getDebugLoc();
7161 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007162
Chris Lattner18c59872009-06-27 04:16:01 +00007163 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007164 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007165 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7166 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007167 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007168 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007169
Chris Lattner18c59872009-06-27 04:16:01 +00007170 return Result;
7171}
7172
7173SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007174X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007175 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007176
Chris Lattner18c59872009-06-27 04:16:01 +00007177 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7178 // global base reg.
7179 unsigned char OpFlag = 0;
7180 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007181 CodeModel::Model M = getTargetMachine().getCodeModel();
7182
Chris Lattner4f066492009-07-11 20:29:19 +00007183 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007184 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7185 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7186 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007187 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007188 } else if (Subtarget->isPICStyleGOT()) {
7189 OpFlag = X86II::MO_GOT;
7190 } else if (Subtarget->isPICStyleStubPIC()) {
7191 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7192 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7193 OpFlag = X86II::MO_DARWIN_NONLAZY;
7194 }
Eric Christopherfd179292009-08-27 18:07:15 +00007195
Chris Lattner18c59872009-06-27 04:16:01 +00007196 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007197
Chris Lattner18c59872009-06-27 04:16:01 +00007198 DebugLoc DL = Op.getDebugLoc();
7199 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007200
7201
Chris Lattner18c59872009-06-27 04:16:01 +00007202 // With PIC, the address is actually $g + Offset.
7203 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007204 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007205 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7206 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007207 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007208 Result);
7209 }
Eric Christopherfd179292009-08-27 18:07:15 +00007210
Eli Friedman586272d2011-08-11 01:48:05 +00007211 // For symbols that require a load from a stub to get the address, emit the
7212 // load.
7213 if (isGlobalStubReference(OpFlag))
7214 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007215 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007216
Chris Lattner18c59872009-06-27 04:16:01 +00007217 return Result;
7218}
7219
Dan Gohman475871a2008-07-27 21:46:04 +00007220SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007221X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007222 // Create the TargetBlockAddressAddress node.
7223 unsigned char OpFlags =
7224 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007225 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007226 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007227 DebugLoc dl = Op.getDebugLoc();
7228 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7229 /*isTarget=*/true, OpFlags);
7230
Dan Gohmanf705adb2009-10-30 01:28:02 +00007231 if (Subtarget->isPICStyleRIPRel() &&
7232 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007233 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7234 else
7235 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007236
Dan Gohman29cbade2009-11-20 23:18:13 +00007237 // With PIC, the address is actually $g + Offset.
7238 if (isGlobalRelativeToPICBase(OpFlags)) {
7239 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7240 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7241 Result);
7242 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007243
7244 return Result;
7245}
7246
7247SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007248X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007249 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007250 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007251 // Create the TargetGlobalAddress node, folding in the constant
7252 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007253 unsigned char OpFlags =
7254 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007255 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007256 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007257 if (OpFlags == X86II::MO_NO_FLAG &&
7258 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007259 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007260 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007261 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007262 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007263 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007264 }
Eric Christopherfd179292009-08-27 18:07:15 +00007265
Chris Lattner4f066492009-07-11 20:29:19 +00007266 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007267 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007268 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7269 else
7270 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007271
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007272 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007273 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007274 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7275 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007276 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007278
Chris Lattner36c25012009-07-10 07:34:39 +00007279 // For globals that require a load from a stub to get the address, emit the
7280 // load.
7281 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007282 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007283 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007284
Dan Gohman6520e202008-10-18 02:06:02 +00007285 // If there was a non-zero offset that we didn't fold, create an explicit
7286 // addition for it.
7287 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007288 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007289 DAG.getConstant(Offset, getPointerTy()));
7290
Evan Cheng0db9fe62006-04-25 20:13:52 +00007291 return Result;
7292}
7293
Evan Chengda43bcf2008-09-24 00:05:32 +00007294SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007295X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007296 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007297 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007298 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007299}
7300
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007301static SDValue
7302GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007303 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007304 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007305 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007306 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007307 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007308 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007309 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 GA->getOffset(),
7311 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007312
7313 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7314 : X86ISD::TLSADDR;
7315
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007316 if (InFlag) {
7317 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007318 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007319 } else {
7320 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007321 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007322 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007323
7324 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007325 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007326
Rafael Espindola15f1b662009-04-24 12:59:40 +00007327 SDValue Flag = Chain.getValue(1);
7328 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007329}
7330
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007331// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007332static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007333LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007334 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007335 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007336 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7337 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007338 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007339 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007340 InFlag = Chain.getValue(1);
7341
Chris Lattnerb903bed2009-06-26 21:20:29 +00007342 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007343}
7344
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007345// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007346static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007347LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007348 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007349 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7350 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007351}
7352
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007353static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7354 SelectionDAG &DAG,
7355 const EVT PtrVT,
7356 bool is64Bit) {
7357 DebugLoc dl = GA->getDebugLoc();
7358
7359 // Get the start address of the TLS block for this module.
7360 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7361 .getInfo<X86MachineFunctionInfo>();
7362 MFI->incNumLocalDynamicTLSAccesses();
7363
7364 SDValue Base;
7365 if (is64Bit) {
7366 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7367 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7368 } else {
7369 SDValue InFlag;
7370 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7371 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7372 InFlag = Chain.getValue(1);
7373 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7374 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7375 }
7376
7377 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7378 // of Base.
7379
7380 // Build x@dtpoff.
7381 unsigned char OperandFlags = X86II::MO_DTPOFF;
7382 unsigned WrapperKind = X86ISD::Wrapper;
7383 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7384 GA->getValueType(0),
7385 GA->getOffset(), OperandFlags);
7386 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7387
7388 // Add x@dtpoff with the base.
7389 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7390}
7391
Hans Wennborg228756c2012-05-11 10:11:01 +00007392// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007393static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007394 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007395 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007396 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007397
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007398 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7399 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7400 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007401
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007403 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007404 MachinePointerInfo(Ptr),
7405 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007406
Chris Lattnerb903bed2009-06-26 21:20:29 +00007407 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007408 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7409 // initialexec.
7410 unsigned WrapperKind = X86ISD::Wrapper;
7411 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007412 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007413 } else if (model == TLSModel::InitialExec) {
7414 if (is64Bit) {
7415 OperandFlags = X86II::MO_GOTTPOFF;
7416 WrapperKind = X86ISD::WrapperRIP;
7417 } else {
7418 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7419 }
Chris Lattner18c59872009-06-27 04:16:01 +00007420 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007421 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007422 }
Eric Christopherfd179292009-08-27 18:07:15 +00007423
Hans Wennborg228756c2012-05-11 10:11:01 +00007424 // emit "addl x@ntpoff,%eax" (local exec)
7425 // or "addl x@indntpoff,%eax" (initial exec)
7426 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007427 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007428 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007429 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007430 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007431
Hans Wennborg228756c2012-05-11 10:11:01 +00007432 if (model == TLSModel::InitialExec) {
7433 if (isPIC && !is64Bit) {
7434 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7435 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7436 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007437 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007438
7439 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7440 MachinePointerInfo::getGOT(), false, false, false,
7441 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007442 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007443
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007444 // The address of the thread local variable is the add of the thread
7445 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007446 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007447}
7448
Dan Gohman475871a2008-07-27 21:46:04 +00007449SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007450X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007451
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007452 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007453 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007454
Eric Christopher30ef0e52010-06-03 04:07:48 +00007455 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007456 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007457
Eric Christopher30ef0e52010-06-03 04:07:48 +00007458 switch (model) {
7459 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007460 if (Subtarget->is64Bit())
7461 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7462 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007463 case TLSModel::LocalDynamic:
7464 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7465 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007466 case TLSModel::InitialExec:
7467 case TLSModel::LocalExec:
7468 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007469 Subtarget->is64Bit(),
7470 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007471 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007472 llvm_unreachable("Unknown TLS model.");
7473 }
7474
7475 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007476 // Darwin only has one model of TLS. Lower to that.
7477 unsigned char OpFlag = 0;
7478 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7479 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480
Eric Christopher30ef0e52010-06-03 04:07:48 +00007481 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7482 // global base reg.
7483 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7484 !Subtarget->is64Bit();
7485 if (PIC32)
7486 OpFlag = X86II::MO_TLVP_PIC_BASE;
7487 else
7488 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007489 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007490 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007491 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007492 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007493 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007494
Eric Christopher30ef0e52010-06-03 04:07:48 +00007495 // With PIC32, the address is actually $g + Offset.
7496 if (PIC32)
7497 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7498 DAG.getNode(X86ISD::GlobalBaseReg,
7499 DebugLoc(), getPointerTy()),
7500 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007501
Eric Christopher30ef0e52010-06-03 04:07:48 +00007502 // Lowering the machine isd will make sure everything is in the right
7503 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007504 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007505 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007506 SDValue Args[] = { Chain, Offset };
7507 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007508
Eric Christopher30ef0e52010-06-03 04:07:48 +00007509 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7510 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7511 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007512
Eric Christopher30ef0e52010-06-03 04:07:48 +00007513 // And our return value (tls address) is in the standard call return value
7514 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007515 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007516 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7517 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007518 }
7519
7520 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007521 // Just use the implicit TLS architecture
7522 // Need to generate someting similar to:
7523 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7524 // ; from TEB
7525 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7526 // mov rcx, qword [rdx+rcx*8]
7527 // mov eax, .tls$:tlsvar
7528 // [rax+rcx] contains the address
7529 // Windows 64bit: gs:0x58
7530 // Windows 32bit: fs:__tls_array
7531
7532 // If GV is an alias then use the aliasee for determining
7533 // thread-localness.
7534 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7535 GV = GA->resolveAliasedGlobal(false);
7536 DebugLoc dl = GA->getDebugLoc();
7537 SDValue Chain = DAG.getEntryNode();
7538
7539 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7540 // %gs:0x58 (64-bit).
7541 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7542 ? Type::getInt8PtrTy(*DAG.getContext(),
7543 256)
7544 : Type::getInt32PtrTy(*DAG.getContext(),
7545 257));
7546
7547 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7548 Subtarget->is64Bit()
7549 ? DAG.getIntPtrConstant(0x58)
7550 : DAG.getExternalSymbol("_tls_array",
7551 getPointerTy()),
7552 MachinePointerInfo(Ptr),
7553 false, false, false, 0);
7554
7555 // Load the _tls_index variable
7556 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7557 if (Subtarget->is64Bit())
7558 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7559 IDX, MachinePointerInfo(), MVT::i32,
7560 false, false, 0);
7561 else
7562 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7563 false, false, false, 0);
7564
7565 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007566 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007567 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7568
7569 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7570 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7571 false, false, false, 0);
7572
7573 // Get the offset of start of .tls section
7574 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7575 GA->getValueType(0),
7576 GA->getOffset(), X86II::MO_SECREL);
7577 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7578
7579 // The address of the thread local variable is the add of the thread
7580 // pointer with the offset of the variable.
7581 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007582 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007583
David Blaikie4d6ccb52012-01-20 21:51:11 +00007584 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007585}
7586
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587
Chad Rosierb90d2a92012-01-03 23:19:12 +00007588/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7589/// and take a 2 x i32 value to shift plus a shift amount.
7590SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007591 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007592 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007593 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007594 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007595 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007596 SDValue ShOpLo = Op.getOperand(0);
7597 SDValue ShOpHi = Op.getOperand(1);
7598 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007599 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007601 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007602
Dan Gohman475871a2008-07-27 21:46:04 +00007603 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007604 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007605 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7606 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007607 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007608 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7609 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007610 }
Evan Chenge3413162006-01-09 18:33:28 +00007611
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7613 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007614 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007616
Dan Gohman475871a2008-07-27 21:46:04 +00007617 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007619 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7620 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007621
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007622 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007623 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7624 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007625 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007626 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7627 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007628 }
7629
Dan Gohman475871a2008-07-27 21:46:04 +00007630 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007631 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007632}
Evan Chenga3195e82006-01-12 22:54:21 +00007633
Dan Gohmand858e902010-04-17 15:26:15 +00007634SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7635 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007636 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007637
Dale Johannesen0488fb62010-09-30 23:57:10 +00007638 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007639 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007640
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007642 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007643
Eli Friedman36df4992009-05-27 00:47:34 +00007644 // These are really Legal; return the operand so the caller accepts it as
7645 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007647 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007649 Subtarget->is64Bit()) {
7650 return Op;
7651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007652
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007653 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007654 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007655 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007656 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007657 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007658 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007659 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007660 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007661 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007662 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7663}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664
Owen Andersone50ed302009-08-10 22:56:29 +00007665SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007666 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007667 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007669 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007670 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007671 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007672 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007673 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007674 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007676
Chris Lattner492a43e2010-09-22 01:28:21 +00007677 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007678
Stuart Hastings84be9582011-06-02 15:57:11 +00007679 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7680 MachineMemOperand *MMO;
7681 if (FI) {
7682 int SSFI = FI->getIndex();
7683 MMO =
7684 DAG.getMachineFunction()
7685 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7686 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7687 } else {
7688 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7689 StackSlot = StackSlot.getOperand(1);
7690 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007691 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007692 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7693 X86ISD::FILD, DL,
7694 Tys, Ops, array_lengthof(Ops),
7695 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007697 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007699 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007700
7701 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7702 // shouldn't be necessary except that RFP cannot be live across
7703 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007704 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007705 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7706 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007707 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007709 SDValue Ops[] = {
7710 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7711 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007712 MachineMemOperand *MMO =
7713 DAG.getMachineFunction()
7714 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007715 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007716
Chris Lattner492a43e2010-09-22 01:28:21 +00007717 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7718 Ops, array_lengthof(Ops),
7719 Op.getValueType(), MMO);
7720 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007721 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007722 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007723 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007724
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725 return Result;
7726}
7727
Bill Wendling8b8a6362009-01-17 03:56:04 +00007728// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007729SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7730 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007731 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007732 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007733 movq %rax, %xmm0
7734 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7735 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7736 #ifdef __SSE3__
7737 haddpd %xmm0, %xmm0
7738 #else
7739 pshufd $0x4e, %xmm0, %xmm1
7740 addpd %xmm1, %xmm0
7741 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007742 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007743
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007744 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007745 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007746
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007747 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007748 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7749 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007750 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007751
Chris Lattner97484792012-01-25 09:56:22 +00007752 SmallVector<Constant*,2> CV1;
7753 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007754 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007755 CV1.push_back(
7756 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7757 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007758 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007759
Bill Wendling397ae212012-01-05 02:13:20 +00007760 // Load the 64-bit value into an XMM register.
7761 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7762 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007764 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007765 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007766 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7767 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7768 CLod0);
7769
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007771 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007772 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007773 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007775 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776
Craig Topperd0a31172012-01-10 06:37:29 +00007777 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007778 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7779 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7780 } else {
7781 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7782 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7783 S2F, 0x4E, DAG);
7784 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7785 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7786 Sub);
7787 }
7788
7789 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007790 DAG.getIntPtrConstant(0));
7791}
7792
Bill Wendling8b8a6362009-01-17 03:56:04 +00007793// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007794SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7795 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007796 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007797 // FP constant to bias correct the final result.
7798 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007800
7801 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007803 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804
Eli Friedmanf3704762011-08-29 21:15:46 +00007805 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007806 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007807
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007809 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007810 DAG.getIntPtrConstant(0));
7811
7812 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007814 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007815 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007817 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007818 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 MVT::v2f64, Bias)));
7820 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007821 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822 DAG.getIntPtrConstant(0));
7823
7824 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007826
7827 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007828 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007829
Craig Topper69947b92012-04-23 06:57:04 +00007830 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007831 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007832 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007833 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007834 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007835
7836 // Handle final rounding.
7837 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007838}
7839
Dan Gohmand858e902010-04-17 15:26:15 +00007840SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7841 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007842 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007843 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007844
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007845 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007846 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7847 // the optimization here.
7848 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007849 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007850
Owen Andersone50ed302009-08-10 22:56:29 +00007851 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007852 EVT DstVT = Op.getValueType();
7853 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007854 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007855 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007856 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007857 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007858 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007859
7860 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007862 if (SrcVT == MVT::i32) {
7863 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7864 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7865 getPointerTy(), StackSlot, WordOff);
7866 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007867 StackSlot, MachinePointerInfo(),
7868 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007869 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007870 OffsetSlot, MachinePointerInfo(),
7871 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007872 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7873 return Fild;
7874 }
7875
7876 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7877 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007878 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007879 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007880 // For i64 source, we need to add the appropriate power of 2 if the input
7881 // was negative. This is the same as the optimization in
7882 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7883 // we must be careful to do the computation in x87 extended precision, not
7884 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007885 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7886 MachineMemOperand *MMO =
7887 DAG.getMachineFunction()
7888 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7889 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007890
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007891 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7892 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007893 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7894 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007895
7896 APInt FF(32, 0x5F800000ULL);
7897
7898 // Check whether the sign bit is set.
7899 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7900 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7901 ISD::SETLT);
7902
7903 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7904 SDValue FudgePtr = DAG.getConstantPool(
7905 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7906 getPointerTy());
7907
7908 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7909 SDValue Zero = DAG.getIntPtrConstant(0);
7910 SDValue Four = DAG.getIntPtrConstant(4);
7911 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7912 Zero, Four);
7913 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7914
7915 // Load the value out, extending it from f32 to f80.
7916 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007917 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007918 FudgePtr, MachinePointerInfo::getConstantPool(),
7919 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007920 // Extend everything to 80 bits to force it to be done on x87.
7921 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7922 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007923}
7924
Dan Gohman475871a2008-07-27 21:46:04 +00007925std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007926FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007927 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007928
Owen Andersone50ed302009-08-10 22:56:29 +00007929 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007930
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007931 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7933 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007934 }
7935
Owen Anderson825b72b2009-08-11 20:47:22 +00007936 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7937 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007938 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007939
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007940 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007941 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007942 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007943 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007944 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007946 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007947 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007948
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007949 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7950 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007951 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007952 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007953 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007954 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007955
Evan Cheng0db9fe62006-04-25 20:13:52 +00007956 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007957 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7958 Opc = X86ISD::WIN_FTOL;
7959 else
7960 switch (DstTy.getSimpleVT().SimpleTy) {
7961 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7962 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7963 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7964 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7965 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007966
Dan Gohman475871a2008-07-27 21:46:04 +00007967 SDValue Chain = DAG.getEntryNode();
7968 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007969 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007970 // FIXME This causes a redundant load/store if the SSE-class value is already
7971 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007972 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007974 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007975 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007976 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007978 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007979 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007980 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007981
Chris Lattner492a43e2010-09-22 01:28:21 +00007982 MachineMemOperand *MMO =
7983 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7984 MachineMemOperand::MOLoad, MemSize, MemSize);
7985 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7986 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007987 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007988 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007989 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7990 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007991
Chris Lattner07290932010-09-22 01:05:16 +00007992 MachineMemOperand *MMO =
7993 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7994 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007995
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007996 if (Opc != X86ISD::WIN_FTOL) {
7997 // Build the FP_TO_INT*_IN_MEM
7998 SDValue Ops[] = { Chain, Value, StackSlot };
7999 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8000 Ops, 3, DstTy, MMO);
8001 return std::make_pair(FIST, StackSlot);
8002 } else {
8003 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8004 DAG.getVTList(MVT::Other, MVT::Glue),
8005 Chain, Value);
8006 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8007 MVT::i32, ftol.getValue(1));
8008 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8009 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008010 SDValue Ops[] = { eax, edx };
8011 SDValue pair = IsReplace
8012 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8013 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008014 return std::make_pair(pair, SDValue());
8015 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008016}
8017
Dan Gohmand858e902010-04-17 15:26:15 +00008018SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8019 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008020 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008021 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008022
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008023 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8024 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008025 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008026 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8027 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008029 if (StackSlot.getNode())
8030 // Load the result.
8031 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8032 FIST, StackSlot, MachinePointerInfo(),
8033 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008034
8035 // The node is the result.
8036 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008037}
8038
Dan Gohmand858e902010-04-17 15:26:15 +00008039SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8040 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008041 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8042 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008043 SDValue FIST = Vals.first, StackSlot = Vals.second;
8044 assert(FIST.getNode() && "Unexpected failure");
8045
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008046 if (StackSlot.getNode())
8047 // Load the result.
8048 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8049 FIST, StackSlot, MachinePointerInfo(),
8050 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008051
8052 // The node is the result.
8053 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008054}
8055
Dan Gohmand858e902010-04-17 15:26:15 +00008056SDValue X86TargetLowering::LowerFABS(SDValue Op,
8057 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008058 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008059 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008060 EVT VT = Op.getValueType();
8061 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008062 if (VT.isVector())
8063 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008064 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008066 C = ConstantVector::getSplat(2,
8067 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008068 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008069 C = ConstantVector::getSplat(4,
8070 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008071 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008072 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008073 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008074 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008075 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008076 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008077}
8078
Dan Gohmand858e902010-04-17 15:26:15 +00008079SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008080 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008081 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008082 EVT VT = Op.getValueType();
8083 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008084 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8085 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008086 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008087 NumElts = VT.getVectorNumElements();
8088 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008089 Constant *C;
8090 if (EltVT == MVT::f64)
8091 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8092 else
8093 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8094 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008095 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008096 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008097 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008098 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008099 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008100 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008101 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008102 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008103 DAG.getNode(ISD::BITCAST, dl, XORVT,
8104 Op.getOperand(0)),
8105 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008106 }
Craig Topper69947b92012-04-23 06:57:04 +00008107
8108 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008109}
8110
Dan Gohmand858e902010-04-17 15:26:15 +00008111SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008112 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008113 SDValue Op0 = Op.getOperand(0);
8114 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008115 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008116 EVT VT = Op.getValueType();
8117 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008118
8119 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008120 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008121 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008122 SrcVT = VT;
8123 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008124 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008125 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008126 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008127 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008128 }
8129
8130 // At this point the operands and the result should have the same
8131 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008132
Evan Cheng68c47cb2007-01-05 07:55:56 +00008133 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008134 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008135 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008138 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008139 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8140 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8141 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8142 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008143 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008144 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008146 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008147 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008148 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008149 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008150
8151 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008152 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 // Op0 is MVT::f32, Op1 is MVT::f64.
8154 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8155 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8156 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008157 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008159 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008160 }
8161
Evan Cheng73d6cf12007-01-05 21:37:56 +00008162 // Clear first operand sign bit.
8163 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008164 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008167 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008172 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008173 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008174 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008175 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008176 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008177 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008178 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008179
8180 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008181 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008182}
8183
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008184SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8185 SDValue N0 = Op.getOperand(0);
8186 DebugLoc dl = Op.getDebugLoc();
8187 EVT VT = Op.getValueType();
8188
8189 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8190 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8191 DAG.getConstant(1, VT));
8192 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8193}
8194
Dan Gohman076aee32009-03-04 19:44:21 +00008195/// Emit nodes that will be selected as "test Op0,Op0", or something
8196/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008197SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008198 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008199 DebugLoc dl = Op.getDebugLoc();
8200
Dan Gohman31125812009-03-07 01:58:32 +00008201 // CF and OF aren't always set the way we want. Determine which
8202 // of these we need.
8203 bool NeedCF = false;
8204 bool NeedOF = false;
8205 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008206 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008207 case X86::COND_A: case X86::COND_AE:
8208 case X86::COND_B: case X86::COND_BE:
8209 NeedCF = true;
8210 break;
8211 case X86::COND_G: case X86::COND_GE:
8212 case X86::COND_L: case X86::COND_LE:
8213 case X86::COND_O: case X86::COND_NO:
8214 NeedOF = true;
8215 break;
Dan Gohman31125812009-03-07 01:58:32 +00008216 }
8217
Dan Gohman076aee32009-03-04 19:44:21 +00008218 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008219 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8220 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008221 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8222 // Emit a CMP with 0, which is the TEST pattern.
8223 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8224 DAG.getConstant(0, Op.getValueType()));
8225
8226 unsigned Opcode = 0;
8227 unsigned NumOperands = 0;
8228 switch (Op.getNode()->getOpcode()) {
8229 case ISD::ADD:
8230 // Due to an isel shortcoming, be conservative if this add is likely to be
8231 // selected as part of a load-modify-store instruction. When the root node
8232 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8233 // uses of other nodes in the match, such as the ADD in this case. This
8234 // leads to the ADD being left around and reselected, with the result being
8235 // two adds in the output. Alas, even if none our users are stores, that
8236 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8237 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8238 // climbing the DAG back to the root, and it doesn't seem to be worth the
8239 // effort.
8240 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008241 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8242 if (UI->getOpcode() != ISD::CopyToReg &&
8243 UI->getOpcode() != ISD::SETCC &&
8244 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008245 goto default_case;
8246
8247 if (ConstantSDNode *C =
8248 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8249 // An add of one will be selected as an INC.
8250 if (C->getAPIntValue() == 1) {
8251 Opcode = X86ISD::INC;
8252 NumOperands = 1;
8253 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008254 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008255
8256 // An add of negative one (subtract of one) will be selected as a DEC.
8257 if (C->getAPIntValue().isAllOnesValue()) {
8258 Opcode = X86ISD::DEC;
8259 NumOperands = 1;
8260 break;
8261 }
Dan Gohman076aee32009-03-04 19:44:21 +00008262 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008263
8264 // Otherwise use a regular EFLAGS-setting add.
8265 Opcode = X86ISD::ADD;
8266 NumOperands = 2;
8267 break;
8268 case ISD::AND: {
8269 // If the primary and result isn't used, don't bother using X86ISD::AND,
8270 // because a TEST instruction will be better.
8271 bool NonFlagUse = false;
8272 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8273 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8274 SDNode *User = *UI;
8275 unsigned UOpNo = UI.getOperandNo();
8276 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8277 // Look pass truncate.
8278 UOpNo = User->use_begin().getOperandNo();
8279 User = *User->use_begin();
8280 }
8281
8282 if (User->getOpcode() != ISD::BRCOND &&
8283 User->getOpcode() != ISD::SETCC &&
8284 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8285 NonFlagUse = true;
8286 break;
8287 }
Dan Gohman076aee32009-03-04 19:44:21 +00008288 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008289
8290 if (!NonFlagUse)
8291 break;
8292 }
8293 // FALL THROUGH
8294 case ISD::SUB:
8295 case ISD::OR:
8296 case ISD::XOR:
8297 // Due to the ISEL shortcoming noted above, be conservative if this op is
8298 // likely to be selected as part of a load-modify-store instruction.
8299 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8300 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8301 if (UI->getOpcode() == ISD::STORE)
8302 goto default_case;
8303
8304 // Otherwise use a regular EFLAGS-setting instruction.
8305 switch (Op.getNode()->getOpcode()) {
8306 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008307 case ISD::SUB:
8308 // If the only use of SUB is EFLAGS, use CMP instead.
8309 if (Op.hasOneUse())
8310 Opcode = X86ISD::CMP;
8311 else
8312 Opcode = X86ISD::SUB;
8313 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008314 case ISD::OR: Opcode = X86ISD::OR; break;
8315 case ISD::XOR: Opcode = X86ISD::XOR; break;
8316 case ISD::AND: Opcode = X86ISD::AND; break;
8317 }
8318
8319 NumOperands = 2;
8320 break;
8321 case X86ISD::ADD:
8322 case X86ISD::SUB:
8323 case X86ISD::INC:
8324 case X86ISD::DEC:
8325 case X86ISD::OR:
8326 case X86ISD::XOR:
8327 case X86ISD::AND:
8328 return SDValue(Op.getNode(), 1);
8329 default:
8330 default_case:
8331 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008332 }
8333
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008334 if (Opcode == 0)
8335 // Emit a CMP with 0, which is the TEST pattern.
8336 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8337 DAG.getConstant(0, Op.getValueType()));
8338
Manman Ren87253c22012-06-07 00:42:47 +00008339 if (Opcode == X86ISD::CMP) {
8340 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8341 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008342 // We can't replace usage of SUB with CMP.
8343 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008344 return SDValue(New.getNode(), 0);
8345 }
8346
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008347 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8348 SmallVector<SDValue, 4> Ops;
8349 for (unsigned i = 0; i != NumOperands; ++i)
8350 Ops.push_back(Op.getOperand(i));
8351
8352 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8353 DAG.ReplaceAllUsesWith(Op, New);
8354 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008355}
8356
8357/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8358/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008359SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008360 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8362 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008363 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008364
8365 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008366 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008367}
8368
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008369/// Convert a comparison if required by the subtarget.
8370SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8371 SelectionDAG &DAG) const {
8372 // If the subtarget does not support the FUCOMI instruction, floating-point
8373 // comparisons have to be converted.
8374 if (Subtarget->hasCMov() ||
8375 Cmp.getOpcode() != X86ISD::CMP ||
8376 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8377 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8378 return Cmp;
8379
8380 // The instruction selector will select an FUCOM instruction instead of
8381 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8382 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8383 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8384 DebugLoc dl = Cmp.getDebugLoc();
8385 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8386 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8387 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8388 DAG.getConstant(8, MVT::i8));
8389 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8390 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8391}
8392
Evan Chengd40d03e2010-01-06 19:38:29 +00008393/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8394/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008395SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8396 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008397 SDValue Op0 = And.getOperand(0);
8398 SDValue Op1 = And.getOperand(1);
8399 if (Op0.getOpcode() == ISD::TRUNCATE)
8400 Op0 = Op0.getOperand(0);
8401 if (Op1.getOpcode() == ISD::TRUNCATE)
8402 Op1 = Op1.getOperand(0);
8403
Evan Chengd40d03e2010-01-06 19:38:29 +00008404 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008405 if (Op1.getOpcode() == ISD::SHL)
8406 std::swap(Op0, Op1);
8407 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008408 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8409 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008410 // If we looked past a truncate, check that it's only truncating away
8411 // known zeros.
8412 unsigned BitWidth = Op0.getValueSizeInBits();
8413 unsigned AndBitWidth = And.getValueSizeInBits();
8414 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008415 APInt Zeros, Ones;
8416 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008417 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8418 return SDValue();
8419 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008420 LHS = Op1;
8421 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008422 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008423 } else if (Op1.getOpcode() == ISD::Constant) {
8424 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008425 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008426 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008427
8428 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008429 LHS = AndLHS.getOperand(0);
8430 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008431 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008432
8433 // Use BT if the immediate can't be encoded in a TEST instruction.
8434 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8435 LHS = AndLHS;
8436 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8437 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008438 }
Evan Cheng0488db92007-09-25 01:57:46 +00008439
Evan Chengd40d03e2010-01-06 19:38:29 +00008440 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008441 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008442 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008443 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008444 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008445 // Also promote i16 to i32 for performance / code size reason.
8446 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008447 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008448 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008449
Evan Chengd40d03e2010-01-06 19:38:29 +00008450 // If the operand types disagree, extend the shift amount to match. Since
8451 // BT ignores high bits (like shifts) we can use anyextend.
8452 if (LHS.getValueType() != RHS.getValueType())
8453 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008454
Evan Chengd40d03e2010-01-06 19:38:29 +00008455 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8456 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8457 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8458 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008459 }
8460
Evan Cheng54de3ea2010-01-05 06:52:31 +00008461 return SDValue();
8462}
8463
Dan Gohmand858e902010-04-17 15:26:15 +00008464SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008465
8466 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8467
Evan Cheng54de3ea2010-01-05 06:52:31 +00008468 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8469 SDValue Op0 = Op.getOperand(0);
8470 SDValue Op1 = Op.getOperand(1);
8471 DebugLoc dl = Op.getDebugLoc();
8472 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8473
8474 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 // Lower (X & (1 << N)) == 0 to BT(X, N).
8476 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8477 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008478 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008479 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008480 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008481 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8482 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8483 if (NewSetCC.getNode())
8484 return NewSetCC;
8485 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008486
Chris Lattner481eebc2010-12-19 21:23:48 +00008487 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8488 // these.
8489 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008490 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008491 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8492 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008493
Chris Lattner481eebc2010-12-19 21:23:48 +00008494 // If the input is a setcc, then reuse the input setcc or use a new one with
8495 // the inverted condition.
8496 if (Op0.getOpcode() == X86ISD::SETCC) {
8497 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8498 bool Invert = (CC == ISD::SETNE) ^
8499 cast<ConstantSDNode>(Op1)->isNullValue();
8500 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008501
Evan Cheng2c755ba2010-02-27 07:36:59 +00008502 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008503 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8504 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8505 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008506 }
8507
Evan Chenge5b51ac2010-04-17 06:13:15 +00008508 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008509 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008510 if (X86CC == X86::COND_INVALID)
8511 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008512
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008513 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008514 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008516 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008517}
8518
Craig Topper89af15e2011-09-18 08:03:58 +00008519// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008520// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008521static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008522 EVT VT = Op.getValueType();
8523
Duncan Sands28b77e92011-09-06 19:07:46 +00008524 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008525 "Unsupported value type for operation");
8526
Craig Topper66ddd152012-04-27 22:54:43 +00008527 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008528 DebugLoc dl = Op.getDebugLoc();
8529 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008530
8531 // Extract the LHS vectors
8532 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008533 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8534 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008535
8536 // Extract the RHS vectors
8537 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008538 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8539 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008540
8541 // Issue the operation on the smaller types and concatenate the result back
8542 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8543 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8544 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8545 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8546 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8547}
8548
8549
Dan Gohmand858e902010-04-17 15:26:15 +00008550SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008551 SDValue Cond;
8552 SDValue Op0 = Op.getOperand(0);
8553 SDValue Op1 = Op.getOperand(1);
8554 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008555 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008556 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8557 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008558 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008559
8560 if (isFP) {
8561 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008562 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008563 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008564
Nate Begeman30a0de92008-07-17 16:51:19 +00008565 bool Swap = false;
8566
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008567 // SSE Condition code mapping:
8568 // 0 - EQ
8569 // 1 - LT
8570 // 2 - LE
8571 // 3 - UNORD
8572 // 4 - NEQ
8573 // 5 - NLT
8574 // 6 - NLE
8575 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008576 switch (SetCCOpcode) {
8577 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008578 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008579 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008580 case ISD::SETOGT:
8581 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008582 case ISD::SETLT:
8583 case ISD::SETOLT: SSECC = 1; break;
8584 case ISD::SETOGE:
8585 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008586 case ISD::SETLE:
8587 case ISD::SETOLE: SSECC = 2; break;
8588 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008589 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 case ISD::SETNE: SSECC = 4; break;
8591 case ISD::SETULE: Swap = true;
8592 case ISD::SETUGE: SSECC = 5; break;
8593 case ISD::SETULT: Swap = true;
8594 case ISD::SETUGT: SSECC = 6; break;
8595 case ISD::SETO: SSECC = 7; break;
8596 }
8597 if (Swap)
8598 std::swap(Op0, Op1);
8599
Nate Begemanfb8ead02008-07-25 19:05:58 +00008600 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008602 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008603 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008604 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8605 DAG.getConstant(3, MVT::i8));
8606 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8607 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008608 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008609 }
8610 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008611 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008612 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8613 DAG.getConstant(7, MVT::i8));
8614 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8615 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008616 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008617 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008618 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008619 }
8620 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008621 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8622 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008623 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008624
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008625 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008626 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008627 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008628
Nate Begeman30a0de92008-07-17 16:51:19 +00008629 // We are handling one of the integer comparisons here. Since SSE only has
8630 // GT and EQ comparisons for integer, swapping operands and multiple
8631 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008632 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008633 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008634
Nate Begeman30a0de92008-07-17 16:51:19 +00008635 switch (SetCCOpcode) {
8636 default: break;
8637 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008638 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008639 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008640 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008641 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008642 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008643 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008644 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008645 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008646 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008647 }
8648 if (Swap)
8649 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008650
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008651 // Check that the operation in question is available (most are plain SSE2,
8652 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008653 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008654 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008655 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008656 return SDValue();
8657
Nate Begeman30a0de92008-07-17 16:51:19 +00008658 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8659 // bits of the inputs before performing those operations.
8660 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008661 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008662 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8663 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008664 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008665 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8666 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008667 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8668 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008670
Dale Johannesenace16102009-02-03 19:33:06 +00008671 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008672
8673 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008674 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008675 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008676
Nate Begeman30a0de92008-07-17 16:51:19 +00008677 return Result;
8678}
Evan Cheng0488db92007-09-25 01:57:46 +00008679
Evan Cheng370e5342008-12-03 08:38:43 +00008680// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008681static bool isX86LogicalCmp(SDValue Op) {
8682 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008683 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8684 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008685 return true;
8686 if (Op.getResNo() == 1 &&
8687 (Opc == X86ISD::ADD ||
8688 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008689 Opc == X86ISD::ADC ||
8690 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008691 Opc == X86ISD::SMUL ||
8692 Opc == X86ISD::UMUL ||
8693 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008694 Opc == X86ISD::DEC ||
8695 Opc == X86ISD::OR ||
8696 Opc == X86ISD::XOR ||
8697 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008698 return true;
8699
Chris Lattner9637d5b2010-12-05 07:49:54 +00008700 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8701 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008702
Dan Gohman076aee32009-03-04 19:44:21 +00008703 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008704}
8705
Chris Lattnera2b56002010-12-05 01:23:24 +00008706static bool isZero(SDValue V) {
8707 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8708 return C && C->isNullValue();
8709}
8710
Chris Lattner96908b12010-12-05 02:00:51 +00008711static bool isAllOnes(SDValue V) {
8712 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8713 return C && C->isAllOnesValue();
8714}
8715
Dan Gohmand858e902010-04-17 15:26:15 +00008716SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008717 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008718 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008719 SDValue Op1 = Op.getOperand(1);
8720 SDValue Op2 = Op.getOperand(2);
8721 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008722 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008723
Dan Gohman1a492952009-10-20 16:22:37 +00008724 if (Cond.getOpcode() == ISD::SETCC) {
8725 SDValue NewCond = LowerSETCC(Cond, DAG);
8726 if (NewCond.getNode())
8727 Cond = NewCond;
8728 }
Evan Cheng734503b2006-09-11 02:19:56 +00008729
Manman Ren769ea2f2012-05-01 17:16:15 +00008730 // Handle the following cases related to max and min:
8731 // (a > b) ? (a-b) : 0
8732 // (a >= b) ? (a-b) : 0
8733 // (b < a) ? (a-b) : 0
8734 // (b <= a) ? (a-b) : 0
8735 // Comparison is removed to use EFLAGS from SUB.
8736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8737 if (Cond.getOpcode() == X86ISD::SETCC &&
8738 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8739 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8740 C->getAPIntValue() == 0) {
8741 SDValue Cmp = Cond.getOperand(1);
8742 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8743 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8744 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8745 (CC == X86::COND_G || CC == X86::COND_GE ||
8746 CC == X86::COND_A || CC == X86::COND_AE)) ||
8747 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8748 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8749 (CC == X86::COND_L || CC == X86::COND_LE ||
8750 CC == X86::COND_B || CC == X86::COND_BE))) {
8751
8752 if (Op1.getOpcode() == ISD::SUB) {
8753 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8754 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8755 Op1.getOperand(0), Op1.getOperand(1));
8756 DAG.ReplaceAllUsesWith(Op1, New);
8757 Op1 = New;
8758 }
8759
8760 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8761 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8762 CC == X86::COND_L ||
8763 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8764 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8765 SDValue(Op1.getNode(), 1) };
8766 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8767 }
8768 }
8769
Chris Lattnera2b56002010-12-05 01:23:24 +00008770 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008771 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008772 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008773 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008774 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008775 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8776 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008777 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008778
Chris Lattnera2b56002010-12-05 01:23:24 +00008779 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008780
8781 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008782 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8783 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008784
8785 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008786 // Apply further optimizations for special cases
8787 // (select (x != 0), -1, 0) -> neg & sbb
8788 // (select (x == 0), 0, -1) -> neg & sbb
8789 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8790 if (YC->isNullValue() &&
8791 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8792 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8793 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8794 DAG.getConstant(0, CmpOp0.getValueType()),
8795 CmpOp0);
8796 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8797 DAG.getConstant(X86::COND_B, MVT::i8),
8798 SDValue(Neg.getNode(), 1));
8799 return Res;
8800 }
8801
Chris Lattnera2b56002010-12-05 01:23:24 +00008802 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8803 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008804 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008805
Chris Lattner96908b12010-12-05 02:00:51 +00008806 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008807 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8808 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008809
Chris Lattner96908b12010-12-05 02:00:51 +00008810 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8811 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008812
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008813 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008814 if (N2C == 0 || !N2C->isNullValue())
8815 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8816 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008817 }
8818 }
8819
Chris Lattnera2b56002010-12-05 01:23:24 +00008820 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008821 if (Cond.getOpcode() == ISD::AND &&
8822 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8823 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008824 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008825 Cond = Cond.getOperand(0);
8826 }
8827
Evan Cheng3f41d662007-10-08 22:16:29 +00008828 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8829 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008830 unsigned CondOpcode = Cond.getOpcode();
8831 if (CondOpcode == X86ISD::SETCC ||
8832 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008833 CC = Cond.getOperand(0);
8834
Dan Gohman475871a2008-07-27 21:46:04 +00008835 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008836 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008837 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008838
Evan Cheng3f41d662007-10-08 22:16:29 +00008839 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008840 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008841 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008842 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008843
Chris Lattnerd1980a52009-03-12 06:52:53 +00008844 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8845 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008846 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008847 addTest = false;
8848 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008849 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8850 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8851 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8852 Cond.getOperand(0).getValueType() != MVT::i8)) {
8853 SDValue LHS = Cond.getOperand(0);
8854 SDValue RHS = Cond.getOperand(1);
8855 unsigned X86Opcode;
8856 unsigned X86Cond;
8857 SDVTList VTs;
8858 switch (CondOpcode) {
8859 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8860 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8861 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8862 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8863 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8864 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8865 default: llvm_unreachable("unexpected overflowing operator");
8866 }
8867 if (CondOpcode == ISD::UMULO)
8868 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8869 MVT::i32);
8870 else
8871 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8872
8873 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8874
8875 if (CondOpcode == ISD::UMULO)
8876 Cond = X86Op.getValue(2);
8877 else
8878 Cond = X86Op.getValue(1);
8879
8880 CC = DAG.getConstant(X86Cond, MVT::i8);
8881 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008882 }
8883
8884 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008885 // Look pass the truncate.
8886 if (Cond.getOpcode() == ISD::TRUNCATE)
8887 Cond = Cond.getOperand(0);
8888
8889 // We know the result of AND is compared against zero. Try to match
8890 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008891 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008892 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008893 if (NewSetCC.getNode()) {
8894 CC = NewSetCC.getOperand(0);
8895 Cond = NewSetCC.getOperand(1);
8896 addTest = false;
8897 }
8898 }
8899 }
8900
8901 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008903 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008904 }
8905
Benjamin Kramere915ff32010-12-22 23:09:28 +00008906 // a < b ? -1 : 0 -> RES = ~setcc_carry
8907 // a < b ? 0 : -1 -> RES = setcc_carry
8908 // a >= b ? -1 : 0 -> RES = setcc_carry
8909 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8910 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008911 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008912 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8913
8914 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8915 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8916 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8917 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8918 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8919 return DAG.getNOT(DL, Res, Res.getValueType());
8920 return Res;
8921 }
8922 }
8923
Evan Cheng0488db92007-09-25 01:57:46 +00008924 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8925 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008926 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008927 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008928 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008929}
8930
Evan Cheng370e5342008-12-03 08:38:43 +00008931// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8932// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8933// from the AND / OR.
8934static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8935 Opc = Op.getOpcode();
8936 if (Opc != ISD::OR && Opc != ISD::AND)
8937 return false;
8938 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8939 Op.getOperand(0).hasOneUse() &&
8940 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8941 Op.getOperand(1).hasOneUse());
8942}
8943
Evan Cheng961d6d42009-02-02 08:19:07 +00008944// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8945// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008946static bool isXor1OfSetCC(SDValue Op) {
8947 if (Op.getOpcode() != ISD::XOR)
8948 return false;
8949 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8950 if (N1C && N1C->getAPIntValue() == 1) {
8951 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8952 Op.getOperand(0).hasOneUse();
8953 }
8954 return false;
8955}
8956
Dan Gohmand858e902010-04-17 15:26:15 +00008957SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008958 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008959 SDValue Chain = Op.getOperand(0);
8960 SDValue Cond = Op.getOperand(1);
8961 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008962 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008963 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008964 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008965
Dan Gohman1a492952009-10-20 16:22:37 +00008966 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008967 // Check for setcc([su]{add,sub,mul}o == 0).
8968 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8969 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8970 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8971 Cond.getOperand(0).getResNo() == 1 &&
8972 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8973 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8974 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8975 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8976 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8977 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8978 Inverted = true;
8979 Cond = Cond.getOperand(0);
8980 } else {
8981 SDValue NewCond = LowerSETCC(Cond, DAG);
8982 if (NewCond.getNode())
8983 Cond = NewCond;
8984 }
Dan Gohman1a492952009-10-20 16:22:37 +00008985 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008986#if 0
8987 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008988 else if (Cond.getOpcode() == X86ISD::ADD ||
8989 Cond.getOpcode() == X86ISD::SUB ||
8990 Cond.getOpcode() == X86ISD::SMUL ||
8991 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008992 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008993#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008994
Evan Chengad9c0a32009-12-15 00:53:42 +00008995 // Look pass (and (setcc_carry (cmp ...)), 1).
8996 if (Cond.getOpcode() == ISD::AND &&
8997 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8998 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008999 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009000 Cond = Cond.getOperand(0);
9001 }
9002
Evan Cheng3f41d662007-10-08 22:16:29 +00009003 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9004 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009005 unsigned CondOpcode = Cond.getOpcode();
9006 if (CondOpcode == X86ISD::SETCC ||
9007 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009008 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009009
Dan Gohman475871a2008-07-27 21:46:04 +00009010 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009011 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009012 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009013 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009014 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009015 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009016 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009017 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009018 default: break;
9019 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009020 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009021 // These can only come from an arithmetic instruction with overflow,
9022 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009023 Cond = Cond.getNode()->getOperand(1);
9024 addTest = false;
9025 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009026 }
Evan Cheng0488db92007-09-25 01:57:46 +00009027 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009028 }
9029 CondOpcode = Cond.getOpcode();
9030 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9031 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9032 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9033 Cond.getOperand(0).getValueType() != MVT::i8)) {
9034 SDValue LHS = Cond.getOperand(0);
9035 SDValue RHS = Cond.getOperand(1);
9036 unsigned X86Opcode;
9037 unsigned X86Cond;
9038 SDVTList VTs;
9039 switch (CondOpcode) {
9040 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9041 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9042 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9043 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9044 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9045 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9046 default: llvm_unreachable("unexpected overflowing operator");
9047 }
9048 if (Inverted)
9049 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9050 if (CondOpcode == ISD::UMULO)
9051 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9052 MVT::i32);
9053 else
9054 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9055
9056 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9057
9058 if (CondOpcode == ISD::UMULO)
9059 Cond = X86Op.getValue(2);
9060 else
9061 Cond = X86Op.getValue(1);
9062
9063 CC = DAG.getConstant(X86Cond, MVT::i8);
9064 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009065 } else {
9066 unsigned CondOpc;
9067 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9068 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009069 if (CondOpc == ISD::OR) {
9070 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9071 // two branches instead of an explicit OR instruction with a
9072 // separate test.
9073 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009074 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009075 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009076 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009077 Chain, Dest, CC, Cmp);
9078 CC = Cond.getOperand(1).getOperand(0);
9079 Cond = Cmp;
9080 addTest = false;
9081 }
9082 } else { // ISD::AND
9083 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9084 // two branches instead of an explicit AND instruction with a
9085 // separate test. However, we only do this if this block doesn't
9086 // have a fall-through edge, because this requires an explicit
9087 // jmp when the condition is false.
9088 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009089 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009090 Op.getNode()->hasOneUse()) {
9091 X86::CondCode CCode =
9092 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9093 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009094 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009095 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009096 // Look for an unconditional branch following this conditional branch.
9097 // We need this because we need to reverse the successors in order
9098 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009099 if (User->getOpcode() == ISD::BR) {
9100 SDValue FalseBB = User->getOperand(1);
9101 SDNode *NewBR =
9102 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009103 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009104 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009105 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009106
Dale Johannesene4d209d2009-02-03 20:21:25 +00009107 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009108 Chain, Dest, CC, Cmp);
9109 X86::CondCode CCode =
9110 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9111 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009113 Cond = Cmp;
9114 addTest = false;
9115 }
9116 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009117 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009118 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9119 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9120 // It should be transformed during dag combiner except when the condition
9121 // is set by a arithmetics with overflow node.
9122 X86::CondCode CCode =
9123 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9124 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009125 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009126 Cond = Cond.getOperand(0).getOperand(1);
9127 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009128 } else if (Cond.getOpcode() == ISD::SETCC &&
9129 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9130 // For FCMP_OEQ, we can emit
9131 // two branches instead of an explicit AND instruction with a
9132 // separate test. However, we only do this if this block doesn't
9133 // have a fall-through edge, because this requires an explicit
9134 // jmp when the condition is false.
9135 if (Op.getNode()->hasOneUse()) {
9136 SDNode *User = *Op.getNode()->use_begin();
9137 // Look for an unconditional branch following this conditional branch.
9138 // We need this because we need to reverse the successors in order
9139 // to implement FCMP_OEQ.
9140 if (User->getOpcode() == ISD::BR) {
9141 SDValue FalseBB = User->getOperand(1);
9142 SDNode *NewBR =
9143 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9144 assert(NewBR == User);
9145 (void)NewBR;
9146 Dest = FalseBB;
9147
9148 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9149 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009150 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009151 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9152 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9153 Chain, Dest, CC, Cmp);
9154 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9155 Cond = Cmp;
9156 addTest = false;
9157 }
9158 }
9159 } else if (Cond.getOpcode() == ISD::SETCC &&
9160 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9161 // For FCMP_UNE, we can emit
9162 // two branches instead of an explicit AND instruction with a
9163 // separate test. However, we only do this if this block doesn't
9164 // have a fall-through edge, because this requires an explicit
9165 // jmp when the condition is false.
9166 if (Op.getNode()->hasOneUse()) {
9167 SDNode *User = *Op.getNode()->use_begin();
9168 // Look for an unconditional branch following this conditional branch.
9169 // We need this because we need to reverse the successors in order
9170 // to implement FCMP_UNE.
9171 if (User->getOpcode() == ISD::BR) {
9172 SDValue FalseBB = User->getOperand(1);
9173 SDNode *NewBR =
9174 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9175 assert(NewBR == User);
9176 (void)NewBR;
9177
9178 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9179 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009180 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009181 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9182 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9183 Chain, Dest, CC, Cmp);
9184 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9185 Cond = Cmp;
9186 addTest = false;
9187 Dest = FalseBB;
9188 }
9189 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009190 }
Evan Cheng0488db92007-09-25 01:57:46 +00009191 }
9192
9193 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009194 // Look pass the truncate.
9195 if (Cond.getOpcode() == ISD::TRUNCATE)
9196 Cond = Cond.getOperand(0);
9197
9198 // We know the result of AND is compared against zero. Try to match
9199 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009200 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009201 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9202 if (NewSetCC.getNode()) {
9203 CC = NewSetCC.getOperand(0);
9204 Cond = NewSetCC.getOperand(1);
9205 addTest = false;
9206 }
9207 }
9208 }
9209
9210 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009211 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009212 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009213 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009214 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009215 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009216 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009217}
9218
Anton Korobeynikove060b532007-04-17 19:34:00 +00009219
9220// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9221// Calls to _alloca is needed to probe the stack when allocating more than 4k
9222// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9223// that the guard pages used by the OS virtual memory manager are allocated in
9224// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009225SDValue
9226X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009227 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009228 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009229 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009230 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009231 "are being used");
9232 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009233 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009234
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009235 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009236 SDValue Chain = Op.getOperand(0);
9237 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009238 // FIXME: Ensure alignment here
9239
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009240 bool Is64Bit = Subtarget->is64Bit();
9241 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009242
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009243 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009244 MachineFunction &MF = DAG.getMachineFunction();
9245 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009246
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009247 if (Is64Bit) {
9248 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009249 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009250 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009251
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009252 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009253 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009254 if (I->hasNestAttr())
9255 report_fatal_error("Cannot use segmented stacks with functions that "
9256 "have nested arguments.");
9257 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009258
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009259 const TargetRegisterClass *AddrRegClass =
9260 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9261 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9262 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9263 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9264 DAG.getRegister(Vreg, SPTy));
9265 SDValue Ops1[2] = { Value, Chain };
9266 return DAG.getMergeValues(Ops1, 2, dl);
9267 } else {
9268 SDValue Flag;
9269 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009270
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009271 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9272 Flag = Chain.getValue(1);
9273 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009274
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009275 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9276 Flag = Chain.getValue(1);
9277
9278 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9279
9280 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9281 return DAG.getMergeValues(Ops1, 2, dl);
9282 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009283}
9284
Dan Gohmand858e902010-04-17 15:26:15 +00009285SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009286 MachineFunction &MF = DAG.getMachineFunction();
9287 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9288
Dan Gohman69de1932008-02-06 22:27:42 +00009289 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009290 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009291
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009292 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009293 // vastart just stores the address of the VarArgsFrameIndex slot into the
9294 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009295 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9296 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009297 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9298 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009299 }
9300
9301 // __va_list_tag:
9302 // gp_offset (0 - 6 * 8)
9303 // fp_offset (48 - 48 + 8 * 16)
9304 // overflow_arg_area (point to parameters coming in memory).
9305 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009306 SmallVector<SDValue, 8> MemOps;
9307 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009308 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009309 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009310 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9311 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009312 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009313 MemOps.push_back(Store);
9314
9315 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009316 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009317 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009318 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009319 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9320 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009321 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009322 MemOps.push_back(Store);
9323
9324 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009325 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009326 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009327 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9328 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009329 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9330 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009331 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009332 MemOps.push_back(Store);
9333
9334 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009335 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009336 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009337 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9338 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009339 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9340 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009341 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009342 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009343 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009344}
9345
Dan Gohmand858e902010-04-17 15:26:15 +00009346SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009347 assert(Subtarget->is64Bit() &&
9348 "LowerVAARG only handles 64-bit va_arg!");
9349 assert((Subtarget->isTargetLinux() ||
9350 Subtarget->isTargetDarwin()) &&
9351 "Unhandled target in LowerVAARG");
9352 assert(Op.getNode()->getNumOperands() == 4);
9353 SDValue Chain = Op.getOperand(0);
9354 SDValue SrcPtr = Op.getOperand(1);
9355 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9356 unsigned Align = Op.getConstantOperandVal(3);
9357 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009358
Dan Gohman320afb82010-10-12 18:00:49 +00009359 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009360 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009361 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9362 uint8_t ArgMode;
9363
9364 // Decide which area this value should be read from.
9365 // TODO: Implement the AMD64 ABI in its entirety. This simple
9366 // selection mechanism works only for the basic types.
9367 if (ArgVT == MVT::f80) {
9368 llvm_unreachable("va_arg for f80 not yet implemented");
9369 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9370 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9371 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9372 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9373 } else {
9374 llvm_unreachable("Unhandled argument type in LowerVAARG");
9375 }
9376
9377 if (ArgMode == 2) {
9378 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009379 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009380 !(DAG.getMachineFunction()
9381 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009382 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009383 }
9384
9385 // Insert VAARG_64 node into the DAG
9386 // VAARG_64 returns two values: Variable Argument Address, Chain
9387 SmallVector<SDValue, 11> InstOps;
9388 InstOps.push_back(Chain);
9389 InstOps.push_back(SrcPtr);
9390 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9391 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9392 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9393 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9394 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9395 VTs, &InstOps[0], InstOps.size(),
9396 MVT::i64,
9397 MachinePointerInfo(SV),
9398 /*Align=*/0,
9399 /*Volatile=*/false,
9400 /*ReadMem=*/true,
9401 /*WriteMem=*/true);
9402 Chain = VAARG.getValue(1);
9403
9404 // Load the next argument and return it
9405 return DAG.getLoad(ArgVT, dl,
9406 Chain,
9407 VAARG,
9408 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009409 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009410}
9411
Dan Gohmand858e902010-04-17 15:26:15 +00009412SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009413 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009414 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009415 SDValue Chain = Op.getOperand(0);
9416 SDValue DstPtr = Op.getOperand(1);
9417 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009418 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9419 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009420 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009421
Chris Lattnere72f2022010-09-21 05:40:29 +00009422 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009423 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009424 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009425 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009426}
9427
Craig Topper80e46362012-01-23 06:16:53 +00009428// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9429// may or may not be a constant. Takes immediate version of shift as input.
9430static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9431 SDValue SrcOp, SDValue ShAmt,
9432 SelectionDAG &DAG) {
9433 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9434
9435 if (isa<ConstantSDNode>(ShAmt)) {
9436 switch (Opc) {
9437 default: llvm_unreachable("Unknown target vector shift node");
9438 case X86ISD::VSHLI:
9439 case X86ISD::VSRLI:
9440 case X86ISD::VSRAI:
9441 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9442 }
9443 }
9444
9445 // Change opcode to non-immediate version
9446 switch (Opc) {
9447 default: llvm_unreachable("Unknown target vector shift node");
9448 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9449 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9450 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9451 }
9452
9453 // Need to build a vector containing shift amount
9454 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9455 SDValue ShOps[4];
9456 ShOps[0] = ShAmt;
9457 ShOps[1] = DAG.getConstant(0, MVT::i32);
9458 ShOps[2] = DAG.getUNDEF(MVT::i32);
9459 ShOps[3] = DAG.getUNDEF(MVT::i32);
9460 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9461 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9462 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9463}
9464
Dan Gohman475871a2008-07-27 21:46:04 +00009465SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009466X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009467 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009468 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009469 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009470 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009471 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009472 case Intrinsic::x86_sse_comieq_ss:
9473 case Intrinsic::x86_sse_comilt_ss:
9474 case Intrinsic::x86_sse_comile_ss:
9475 case Intrinsic::x86_sse_comigt_ss:
9476 case Intrinsic::x86_sse_comige_ss:
9477 case Intrinsic::x86_sse_comineq_ss:
9478 case Intrinsic::x86_sse_ucomieq_ss:
9479 case Intrinsic::x86_sse_ucomilt_ss:
9480 case Intrinsic::x86_sse_ucomile_ss:
9481 case Intrinsic::x86_sse_ucomigt_ss:
9482 case Intrinsic::x86_sse_ucomige_ss:
9483 case Intrinsic::x86_sse_ucomineq_ss:
9484 case Intrinsic::x86_sse2_comieq_sd:
9485 case Intrinsic::x86_sse2_comilt_sd:
9486 case Intrinsic::x86_sse2_comile_sd:
9487 case Intrinsic::x86_sse2_comigt_sd:
9488 case Intrinsic::x86_sse2_comige_sd:
9489 case Intrinsic::x86_sse2_comineq_sd:
9490 case Intrinsic::x86_sse2_ucomieq_sd:
9491 case Intrinsic::x86_sse2_ucomilt_sd:
9492 case Intrinsic::x86_sse2_ucomile_sd:
9493 case Intrinsic::x86_sse2_ucomigt_sd:
9494 case Intrinsic::x86_sse2_ucomige_sd:
9495 case Intrinsic::x86_sse2_ucomineq_sd: {
9496 unsigned Opc = 0;
9497 ISD::CondCode CC = ISD::SETCC_INVALID;
9498 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009499 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009500 case Intrinsic::x86_sse_comieq_ss:
9501 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009502 Opc = X86ISD::COMI;
9503 CC = ISD::SETEQ;
9504 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009505 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009506 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009507 Opc = X86ISD::COMI;
9508 CC = ISD::SETLT;
9509 break;
9510 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009511 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009512 Opc = X86ISD::COMI;
9513 CC = ISD::SETLE;
9514 break;
9515 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009516 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009517 Opc = X86ISD::COMI;
9518 CC = ISD::SETGT;
9519 break;
9520 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009521 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009522 Opc = X86ISD::COMI;
9523 CC = ISD::SETGE;
9524 break;
9525 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009526 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009527 Opc = X86ISD::COMI;
9528 CC = ISD::SETNE;
9529 break;
9530 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009531 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009532 Opc = X86ISD::UCOMI;
9533 CC = ISD::SETEQ;
9534 break;
9535 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009536 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009537 Opc = X86ISD::UCOMI;
9538 CC = ISD::SETLT;
9539 break;
9540 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009541 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009542 Opc = X86ISD::UCOMI;
9543 CC = ISD::SETLE;
9544 break;
9545 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009546 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009547 Opc = X86ISD::UCOMI;
9548 CC = ISD::SETGT;
9549 break;
9550 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009551 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009552 Opc = X86ISD::UCOMI;
9553 CC = ISD::SETGE;
9554 break;
9555 case Intrinsic::x86_sse_ucomineq_ss:
9556 case Intrinsic::x86_sse2_ucomineq_sd:
9557 Opc = X86ISD::UCOMI;
9558 CC = ISD::SETNE;
9559 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009560 }
Evan Cheng734503b2006-09-11 02:19:56 +00009561
Dan Gohman475871a2008-07-27 21:46:04 +00009562 SDValue LHS = Op.getOperand(1);
9563 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009564 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009565 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009566 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9567 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9568 DAG.getConstant(X86CC, MVT::i8), Cond);
9569 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009570 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009571 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009572 case Intrinsic::x86_sse2_pmulu_dq:
9573 case Intrinsic::x86_avx2_pmulu_dq:
9574 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9575 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009576 case Intrinsic::x86_sse3_hadd_ps:
9577 case Intrinsic::x86_sse3_hadd_pd:
9578 case Intrinsic::x86_avx_hadd_ps_256:
9579 case Intrinsic::x86_avx_hadd_pd_256:
9580 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2));
9582 case Intrinsic::x86_sse3_hsub_ps:
9583 case Intrinsic::x86_sse3_hsub_pd:
9584 case Intrinsic::x86_avx_hsub_ps_256:
9585 case Intrinsic::x86_avx_hsub_pd_256:
9586 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009588 case Intrinsic::x86_ssse3_phadd_w_128:
9589 case Intrinsic::x86_ssse3_phadd_d_128:
9590 case Intrinsic::x86_avx2_phadd_w:
9591 case Intrinsic::x86_avx2_phadd_d:
9592 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2));
9594 case Intrinsic::x86_ssse3_phsub_w_128:
9595 case Intrinsic::x86_ssse3_phsub_d_128:
9596 case Intrinsic::x86_avx2_phsub_w:
9597 case Intrinsic::x86_avx2_phsub_d:
9598 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9599 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009600 case Intrinsic::x86_avx2_psllv_d:
9601 case Intrinsic::x86_avx2_psllv_q:
9602 case Intrinsic::x86_avx2_psllv_d_256:
9603 case Intrinsic::x86_avx2_psllv_q_256:
9604 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9605 Op.getOperand(1), Op.getOperand(2));
9606 case Intrinsic::x86_avx2_psrlv_d:
9607 case Intrinsic::x86_avx2_psrlv_q:
9608 case Intrinsic::x86_avx2_psrlv_d_256:
9609 case Intrinsic::x86_avx2_psrlv_q_256:
9610 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
9612 case Intrinsic::x86_avx2_psrav_d:
9613 case Intrinsic::x86_avx2_psrav_d_256:
9614 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9615 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009616 case Intrinsic::x86_ssse3_pshuf_b_128:
9617 case Intrinsic::x86_avx2_pshuf_b:
9618 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9619 Op.getOperand(1), Op.getOperand(2));
9620 case Intrinsic::x86_ssse3_psign_b_128:
9621 case Intrinsic::x86_ssse3_psign_w_128:
9622 case Intrinsic::x86_ssse3_psign_d_128:
9623 case Intrinsic::x86_avx2_psign_b:
9624 case Intrinsic::x86_avx2_psign_w:
9625 case Intrinsic::x86_avx2_psign_d:
9626 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9627 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009628 case Intrinsic::x86_sse41_insertps:
9629 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9630 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9631 case Intrinsic::x86_avx_vperm2f128_ps_256:
9632 case Intrinsic::x86_avx_vperm2f128_pd_256:
9633 case Intrinsic::x86_avx_vperm2f128_si_256:
9634 case Intrinsic::x86_avx2_vperm2i128:
9635 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009637 case Intrinsic::x86_avx2_permd:
9638 case Intrinsic::x86_avx2_permps:
9639 // Operands intentionally swapped. Mask is last operand to intrinsic,
9640 // but second operand for node/intruction.
9641 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9642 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009643
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009644 // ptest and testp intrinsics. The intrinsic these come from are designed to
9645 // return an integer value, not just an instruction so lower it to the ptest
9646 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009647 case Intrinsic::x86_sse41_ptestz:
9648 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009649 case Intrinsic::x86_sse41_ptestnzc:
9650 case Intrinsic::x86_avx_ptestz_256:
9651 case Intrinsic::x86_avx_ptestc_256:
9652 case Intrinsic::x86_avx_ptestnzc_256:
9653 case Intrinsic::x86_avx_vtestz_ps:
9654 case Intrinsic::x86_avx_vtestc_ps:
9655 case Intrinsic::x86_avx_vtestnzc_ps:
9656 case Intrinsic::x86_avx_vtestz_pd:
9657 case Intrinsic::x86_avx_vtestc_pd:
9658 case Intrinsic::x86_avx_vtestnzc_pd:
9659 case Intrinsic::x86_avx_vtestz_ps_256:
9660 case Intrinsic::x86_avx_vtestc_ps_256:
9661 case Intrinsic::x86_avx_vtestnzc_ps_256:
9662 case Intrinsic::x86_avx_vtestz_pd_256:
9663 case Intrinsic::x86_avx_vtestc_pd_256:
9664 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9665 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009666 unsigned X86CC = 0;
9667 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009668 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009669 case Intrinsic::x86_avx_vtestz_ps:
9670 case Intrinsic::x86_avx_vtestz_pd:
9671 case Intrinsic::x86_avx_vtestz_ps_256:
9672 case Intrinsic::x86_avx_vtestz_pd_256:
9673 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009674 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009675 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009676 // ZF = 1
9677 X86CC = X86::COND_E;
9678 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009679 case Intrinsic::x86_avx_vtestc_ps:
9680 case Intrinsic::x86_avx_vtestc_pd:
9681 case Intrinsic::x86_avx_vtestc_ps_256:
9682 case Intrinsic::x86_avx_vtestc_pd_256:
9683 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009684 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009685 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009686 // CF = 1
9687 X86CC = X86::COND_B;
9688 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009689 case Intrinsic::x86_avx_vtestnzc_ps:
9690 case Intrinsic::x86_avx_vtestnzc_pd:
9691 case Intrinsic::x86_avx_vtestnzc_ps_256:
9692 case Intrinsic::x86_avx_vtestnzc_pd_256:
9693 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009694 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009695 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009696 // ZF and CF = 0
9697 X86CC = X86::COND_A;
9698 break;
9699 }
Eric Christopherfd179292009-08-27 18:07:15 +00009700
Eric Christopher71c67532009-07-29 00:28:05 +00009701 SDValue LHS = Op.getOperand(1);
9702 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009703 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9704 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9706 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9707 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009708 }
Evan Cheng5759f972008-05-04 09:15:50 +00009709
Craig Topper80e46362012-01-23 06:16:53 +00009710 // SSE/AVX shift intrinsics
9711 case Intrinsic::x86_sse2_psll_w:
9712 case Intrinsic::x86_sse2_psll_d:
9713 case Intrinsic::x86_sse2_psll_q:
9714 case Intrinsic::x86_avx2_psll_w:
9715 case Intrinsic::x86_avx2_psll_d:
9716 case Intrinsic::x86_avx2_psll_q:
9717 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9718 Op.getOperand(1), Op.getOperand(2));
9719 case Intrinsic::x86_sse2_psrl_w:
9720 case Intrinsic::x86_sse2_psrl_d:
9721 case Intrinsic::x86_sse2_psrl_q:
9722 case Intrinsic::x86_avx2_psrl_w:
9723 case Intrinsic::x86_avx2_psrl_d:
9724 case Intrinsic::x86_avx2_psrl_q:
9725 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9726 Op.getOperand(1), Op.getOperand(2));
9727 case Intrinsic::x86_sse2_psra_w:
9728 case Intrinsic::x86_sse2_psra_d:
9729 case Intrinsic::x86_avx2_psra_w:
9730 case Intrinsic::x86_avx2_psra_d:
9731 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9732 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009733 case Intrinsic::x86_sse2_pslli_w:
9734 case Intrinsic::x86_sse2_pslli_d:
9735 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009736 case Intrinsic::x86_avx2_pslli_w:
9737 case Intrinsic::x86_avx2_pslli_d:
9738 case Intrinsic::x86_avx2_pslli_q:
9739 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9740 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009741 case Intrinsic::x86_sse2_psrli_w:
9742 case Intrinsic::x86_sse2_psrli_d:
9743 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009744 case Intrinsic::x86_avx2_psrli_w:
9745 case Intrinsic::x86_avx2_psrli_d:
9746 case Intrinsic::x86_avx2_psrli_q:
9747 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9748 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009749 case Intrinsic::x86_sse2_psrai_w:
9750 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009751 case Intrinsic::x86_avx2_psrai_w:
9752 case Intrinsic::x86_avx2_psrai_d:
9753 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9754 Op.getOperand(1), Op.getOperand(2), DAG);
9755 // Fix vector shift instructions where the last operand is a non-immediate
9756 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009757 case Intrinsic::x86_mmx_pslli_w:
9758 case Intrinsic::x86_mmx_pslli_d:
9759 case Intrinsic::x86_mmx_pslli_q:
9760 case Intrinsic::x86_mmx_psrli_w:
9761 case Intrinsic::x86_mmx_psrli_d:
9762 case Intrinsic::x86_mmx_psrli_q:
9763 case Intrinsic::x86_mmx_psrai_w:
9764 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009765 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009766 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009767 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009768
9769 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009770 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009771 case Intrinsic::x86_mmx_pslli_w:
9772 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009773 break;
Craig Topper80e46362012-01-23 06:16:53 +00009774 case Intrinsic::x86_mmx_pslli_d:
9775 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009776 break;
Craig Topper80e46362012-01-23 06:16:53 +00009777 case Intrinsic::x86_mmx_pslli_q:
9778 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009779 break;
Craig Topper80e46362012-01-23 06:16:53 +00009780 case Intrinsic::x86_mmx_psrli_w:
9781 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009782 break;
Craig Topper80e46362012-01-23 06:16:53 +00009783 case Intrinsic::x86_mmx_psrli_d:
9784 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009785 break;
Craig Topper80e46362012-01-23 06:16:53 +00009786 case Intrinsic::x86_mmx_psrli_q:
9787 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009788 break;
Craig Topper80e46362012-01-23 06:16:53 +00009789 case Intrinsic::x86_mmx_psrai_w:
9790 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009791 break;
Craig Topper80e46362012-01-23 06:16:53 +00009792 case Intrinsic::x86_mmx_psrai_d:
9793 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009794 break;
Craig Topper80e46362012-01-23 06:16:53 +00009795 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009796 }
Mon P Wangefa42202009-09-03 19:56:25 +00009797
9798 // The vector shift intrinsics with scalars uses 32b shift amounts but
9799 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9800 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009801 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9802 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009803// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009804
Owen Andersone50ed302009-08-10 22:56:29 +00009805 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009806 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009807 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009809 Op.getOperand(1), ShAmt);
9810 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009811 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009812}
Evan Cheng72261582005-12-20 06:22:03 +00009813
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009814SDValue
9815X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9816 DebugLoc dl = Op.getDebugLoc();
9817 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9818 switch (IntNo) {
9819 default: return SDValue(); // Don't custom lower most intrinsics.
9820
9821 // RDRAND intrinsics.
9822 case Intrinsic::x86_rdrand_16:
9823 case Intrinsic::x86_rdrand_32:
9824 case Intrinsic::x86_rdrand_64: {
9825 // Emit the node with the right value type.
9826 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl,
9827 DAG.getVTList(Op->getValueType(0), MVT::Glue));
9828
9829 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9830 // return the value from Rand, which is always 0, casted to i32.
9831 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9832 DAG.getConstant(1, Op->getValueType(1)),
9833 DAG.getConstant(X86::COND_B, MVT::i32),
9834 SDValue(Result.getNode(), 1) };
9835 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9836 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9837 Ops, 4);
9838
9839 // Return { result, isValid, chain }.
9840 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
9841 Op.getOperand(0));
9842 }
9843 }
9844}
9845
Dan Gohmand858e902010-04-17 15:26:15 +00009846SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9847 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009848 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9849 MFI->setReturnAddressIsTaken(true);
9850
Bill Wendling64e87322009-01-16 19:25:27 +00009851 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009852 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009853
9854 if (Depth > 0) {
9855 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9856 SDValue Offset =
9857 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009858 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009859 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009860 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009861 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009862 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009863 }
9864
9865 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009866 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009867 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009868 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009869}
9870
Dan Gohmand858e902010-04-17 15:26:15 +00009871SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009872 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9873 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009874
Owen Andersone50ed302009-08-10 22:56:29 +00009875 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009876 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009877 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9878 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009879 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009880 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009881 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9882 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009883 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009884 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009885}
9886
Dan Gohman475871a2008-07-27 21:46:04 +00009887SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009888 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009889 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009890}
9891
Dan Gohmand858e902010-04-17 15:26:15 +00009892SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009893 SDValue Chain = Op.getOperand(0);
9894 SDValue Offset = Op.getOperand(1);
9895 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009896 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009897
Dan Gohmand8816272010-08-11 18:14:00 +00009898 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9899 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9900 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009901 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009902
Dan Gohmand8816272010-08-11 18:14:00 +00009903 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9904 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009905 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009906 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9907 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009908 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009909
Dale Johannesene4d209d2009-02-03 20:21:25 +00009910 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009912 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009913}
9914
Duncan Sands4a544a72011-09-06 13:37:06 +00009915SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9916 SelectionDAG &DAG) const {
9917 return Op.getOperand(0);
9918}
9919
9920SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9921 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009922 SDValue Root = Op.getOperand(0);
9923 SDValue Trmp = Op.getOperand(1); // trampoline
9924 SDValue FPtr = Op.getOperand(2); // nested function
9925 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009926 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009927
Dan Gohman69de1932008-02-06 22:27:42 +00009928 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929
9930 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009931 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009932
9933 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009934 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9935 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009936
Evan Cheng0e6a0522011-07-18 20:57:22 +00009937 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9938 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009939
9940 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9941
9942 // Load the pointer to the nested function into R11.
9943 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009944 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009946 Addr, MachinePointerInfo(TrmpAddr),
9947 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009948
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9950 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009951 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9952 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009953 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009954
9955 // Load the 'nest' parameter value into R10.
9956 // R10 is specified in X86CallingConv.td
9957 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009958 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9959 DAG.getConstant(10, MVT::i64));
9960 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009961 Addr, MachinePointerInfo(TrmpAddr, 10),
9962 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009963
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9965 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009966 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9967 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009968 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009969
9970 // Jump to the nested function.
9971 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9973 DAG.getConstant(20, MVT::i64));
9974 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009975 Addr, MachinePointerInfo(TrmpAddr, 20),
9976 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009977
9978 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9980 DAG.getConstant(22, MVT::i64));
9981 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009982 MachinePointerInfo(TrmpAddr, 22),
9983 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009984
Duncan Sands4a544a72011-09-06 13:37:06 +00009985 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009986 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009987 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009989 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009990 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009991
9992 switch (CC) {
9993 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009994 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009995 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009996 case CallingConv::X86_StdCall: {
9997 // Pass 'nest' parameter in ECX.
9998 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009999 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010000
10001 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010002 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010003 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010004
Chris Lattner58d74912008-03-12 17:45:29 +000010005 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010006 unsigned InRegCount = 0;
10007 unsigned Idx = 1;
10008
10009 for (FunctionType::param_iterator I = FTy->param_begin(),
10010 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010011 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010012 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010013 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010014
10015 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010016 report_fatal_error("Nest register in use - reduce number of inreg"
10017 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010018 }
10019 }
10020 break;
10021 }
10022 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010023 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010024 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010025 // Pass 'nest' parameter in EAX.
10026 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010027 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010028 break;
10029 }
10030
Dan Gohman475871a2008-07-27 21:46:04 +000010031 SDValue OutChains[4];
10032 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010033
Owen Anderson825b72b2009-08-11 20:47:22 +000010034 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10035 DAG.getConstant(10, MVT::i32));
10036 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010037
Chris Lattnera62fe662010-02-05 19:20:30 +000010038 // This is storing the opcode for MOV32ri.
10039 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010040 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010041 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010043 Trmp, MachinePointerInfo(TrmpAddr),
10044 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010045
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10047 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010048 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10049 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010050 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010051
Chris Lattnera62fe662010-02-05 19:20:30 +000010052 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10054 DAG.getConstant(5, MVT::i32));
10055 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010056 MachinePointerInfo(TrmpAddr, 5),
10057 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010058
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10060 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010061 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10062 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010063 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010064
Duncan Sands4a544a72011-09-06 13:37:06 +000010065 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010066 }
10067}
10068
Dan Gohmand858e902010-04-17 15:26:15 +000010069SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10070 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010071 /*
10072 The rounding mode is in bits 11:10 of FPSR, and has the following
10073 settings:
10074 00 Round to nearest
10075 01 Round to -inf
10076 10 Round to +inf
10077 11 Round to 0
10078
10079 FLT_ROUNDS, on the other hand, expects the following:
10080 -1 Undefined
10081 0 Round to 0
10082 1 Round to nearest
10083 2 Round to +inf
10084 3 Round to -inf
10085
10086 To perform the conversion, we do:
10087 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10088 */
10089
10090 MachineFunction &MF = DAG.getMachineFunction();
10091 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010092 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010093 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010094 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010095 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010096
10097 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010098 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010099 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010100
Michael J. Spencerec38de22010-10-10 22:04:20 +000010101
Chris Lattner2156b792010-09-22 01:11:26 +000010102 MachineMemOperand *MMO =
10103 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10104 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010105
Chris Lattner2156b792010-09-22 01:11:26 +000010106 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10107 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10108 DAG.getVTList(MVT::Other),
10109 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010110
10111 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010112 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010113 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010114
10115 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010116 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010117 DAG.getNode(ISD::SRL, DL, MVT::i16,
10118 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010119 CWD, DAG.getConstant(0x800, MVT::i16)),
10120 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010121 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010122 DAG.getNode(ISD::SRL, DL, MVT::i16,
10123 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 CWD, DAG.getConstant(0x400, MVT::i16)),
10125 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010126
Dan Gohman475871a2008-07-27 21:46:04 +000010127 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010128 DAG.getNode(ISD::AND, DL, MVT::i16,
10129 DAG.getNode(ISD::ADD, DL, MVT::i16,
10130 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 DAG.getConstant(1, MVT::i16)),
10132 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010133
10134
Duncan Sands83ec4b62008-06-06 12:08:01 +000010135 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010136 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010137}
10138
Dan Gohmand858e902010-04-17 15:26:15 +000010139SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010140 EVT VT = Op.getValueType();
10141 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010142 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010143 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010144
10145 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010146 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010147 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010149 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010150 }
Evan Cheng18efe262007-12-14 02:13:44 +000010151
Evan Cheng152804e2007-12-14 08:30:15 +000010152 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010153 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010154 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010155
10156 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010157 SDValue Ops[] = {
10158 Op,
10159 DAG.getConstant(NumBits+NumBits-1, OpVT),
10160 DAG.getConstant(X86::COND_E, MVT::i8),
10161 Op.getValue(1)
10162 };
10163 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010164
10165 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010166 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010167
Owen Anderson825b72b2009-08-11 20:47:22 +000010168 if (VT == MVT::i8)
10169 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010170 return Op;
10171}
10172
Chandler Carruthacc068e2011-12-24 10:55:54 +000010173SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10174 SelectionDAG &DAG) const {
10175 EVT VT = Op.getValueType();
10176 EVT OpVT = VT;
10177 unsigned NumBits = VT.getSizeInBits();
10178 DebugLoc dl = Op.getDebugLoc();
10179
10180 Op = Op.getOperand(0);
10181 if (VT == MVT::i8) {
10182 // Zero extend to i32 since there is not an i8 bsr.
10183 OpVT = MVT::i32;
10184 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10185 }
10186
10187 // Issue a bsr (scan bits in reverse).
10188 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10189 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10190
10191 // And xor with NumBits-1.
10192 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10193
10194 if (VT == MVT::i8)
10195 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10196 return Op;
10197}
10198
Dan Gohmand858e902010-04-17 15:26:15 +000010199SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010200 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010201 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010202 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010203 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010204
10205 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010206 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010207 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010208
10209 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010210 SDValue Ops[] = {
10211 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010212 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010213 DAG.getConstant(X86::COND_E, MVT::i8),
10214 Op.getValue(1)
10215 };
Chandler Carruth77821022011-12-24 12:12:34 +000010216 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010217}
10218
Craig Topper13894fa2011-08-24 06:14:18 +000010219// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10220// ones, and then concatenate the result back.
10221static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010222 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010223
10224 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10225 "Unsupported value type for operation");
10226
Craig Topper66ddd152012-04-27 22:54:43 +000010227 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010228 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010229
10230 // Extract the LHS vectors
10231 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010232 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10233 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010234
10235 // Extract the RHS vectors
10236 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010237 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10238 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010239
10240 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10241 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10242
10243 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10244 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10245 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10246}
10247
10248SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10249 assert(Op.getValueType().getSizeInBits() == 256 &&
10250 Op.getValueType().isInteger() &&
10251 "Only handle AVX 256-bit vector integer operation");
10252 return Lower256IntArith(Op, DAG);
10253}
10254
10255SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10256 assert(Op.getValueType().getSizeInBits() == 256 &&
10257 Op.getValueType().isInteger() &&
10258 "Only handle AVX 256-bit vector integer operation");
10259 return Lower256IntArith(Op, DAG);
10260}
10261
10262SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10263 EVT VT = Op.getValueType();
10264
10265 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010266 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010267 return Lower256IntArith(Op, DAG);
10268
Craig Topper5b209e82012-02-05 03:14:49 +000010269 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10270 "Only know how to lower V2I64/V4I64 multiply");
10271
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010272 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010273
Craig Topper5b209e82012-02-05 03:14:49 +000010274 // Ahi = psrlqi(a, 32);
10275 // Bhi = psrlqi(b, 32);
10276 //
10277 // AloBlo = pmuludq(a, b);
10278 // AloBhi = pmuludq(a, Bhi);
10279 // AhiBlo = pmuludq(Ahi, b);
10280
10281 // AloBhi = psllqi(AloBhi, 32);
10282 // AhiBlo = psllqi(AhiBlo, 32);
10283 // return AloBlo + AloBhi + AhiBlo;
10284
Craig Topperaaa643c2011-11-09 07:28:55 +000010285 SDValue A = Op.getOperand(0);
10286 SDValue B = Op.getOperand(1);
10287
Craig Topper5b209e82012-02-05 03:14:49 +000010288 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010289
Craig Topper5b209e82012-02-05 03:14:49 +000010290 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10291 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010292
Craig Topper5b209e82012-02-05 03:14:49 +000010293 // Bit cast to 32-bit vectors for MULUDQ
10294 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10295 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10296 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10297 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10298 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010299
Craig Topper5b209e82012-02-05 03:14:49 +000010300 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10301 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10302 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010303
Craig Topper5b209e82012-02-05 03:14:49 +000010304 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10305 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010306
Dale Johannesene4d209d2009-02-03 20:21:25 +000010307 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010308 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010309}
10310
Nadav Rotem43012222011-05-11 08:12:09 +000010311SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10312
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010313 EVT VT = Op.getValueType();
10314 DebugLoc dl = Op.getDebugLoc();
10315 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010316 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010317 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010318
Craig Topper1accb7e2012-01-10 06:54:16 +000010319 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010320 return SDValue();
10321
Nadav Rotem43012222011-05-11 08:12:09 +000010322 // Optimize shl/srl/sra with constant shift amount.
10323 if (isSplatVector(Amt.getNode())) {
10324 SDValue SclrAmt = Amt->getOperand(0);
10325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10326 uint64_t ShiftAmt = C->getZExtValue();
10327
Craig Toppered2e13d2012-01-22 19:15:14 +000010328 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10329 (Subtarget->hasAVX2() &&
10330 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10331 if (Op.getOpcode() == ISD::SHL)
10332 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10333 DAG.getConstant(ShiftAmt, MVT::i32));
10334 if (Op.getOpcode() == ISD::SRL)
10335 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10336 DAG.getConstant(ShiftAmt, MVT::i32));
10337 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10338 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10339 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010340 }
10341
Craig Toppered2e13d2012-01-22 19:15:14 +000010342 if (VT == MVT::v16i8) {
10343 if (Op.getOpcode() == ISD::SHL) {
10344 // Make a large shift.
10345 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10346 DAG.getConstant(ShiftAmt, MVT::i32));
10347 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10348 // Zero out the rightmost bits.
10349 SmallVector<SDValue, 16> V(16,
10350 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10351 MVT::i8));
10352 return DAG.getNode(ISD::AND, dl, VT, SHL,
10353 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010354 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010355 if (Op.getOpcode() == ISD::SRL) {
10356 // Make a large shift.
10357 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10358 DAG.getConstant(ShiftAmt, MVT::i32));
10359 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10360 // Zero out the leftmost bits.
10361 SmallVector<SDValue, 16> V(16,
10362 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10363 MVT::i8));
10364 return DAG.getNode(ISD::AND, dl, VT, SRL,
10365 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10366 }
10367 if (Op.getOpcode() == ISD::SRA) {
10368 if (ShiftAmt == 7) {
10369 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010370 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010371 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010372 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010373
Craig Toppered2e13d2012-01-22 19:15:14 +000010374 // R s>> a === ((R u>> a) ^ m) - m
10375 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10376 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10377 MVT::i8));
10378 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10379 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10380 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10381 return Res;
10382 }
Craig Topper731dfd02012-04-23 03:42:40 +000010383 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010384 }
Craig Topper46154eb2011-11-11 07:39:23 +000010385
Craig Topper0d86d462011-11-20 00:12:05 +000010386 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10387 if (Op.getOpcode() == ISD::SHL) {
10388 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010389 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10390 DAG.getConstant(ShiftAmt, MVT::i32));
10391 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010392 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010393 SmallVector<SDValue, 32> V(32,
10394 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10395 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010396 return DAG.getNode(ISD::AND, dl, VT, SHL,
10397 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010398 }
Craig Topper0d86d462011-11-20 00:12:05 +000010399 if (Op.getOpcode() == ISD::SRL) {
10400 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010401 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10402 DAG.getConstant(ShiftAmt, MVT::i32));
10403 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010404 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010405 SmallVector<SDValue, 32> V(32,
10406 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10407 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010408 return DAG.getNode(ISD::AND, dl, VT, SRL,
10409 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10410 }
10411 if (Op.getOpcode() == ISD::SRA) {
10412 if (ShiftAmt == 7) {
10413 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010414 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010415 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010416 }
10417
10418 // R s>> a === ((R u>> a) ^ m) - m
10419 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10420 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10421 MVT::i8));
10422 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10423 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10424 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10425 return Res;
10426 }
Craig Topper731dfd02012-04-23 03:42:40 +000010427 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010428 }
Nadav Rotem43012222011-05-11 08:12:09 +000010429 }
10430 }
10431
10432 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010433 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010434 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10435 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010436
Chris Lattner7302d802012-02-06 21:56:39 +000010437 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10438 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010439 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10440 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010441 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010442 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010443
10444 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010445 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010446 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10447 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10448 }
Nadav Rotem43012222011-05-11 08:12:09 +000010449 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010450 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010451
Nate Begeman51409212010-07-28 00:21:48 +000010452 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010453 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10454 DAG.getConstant(5, MVT::i32));
10455 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010456
Lang Hames8b99c1e2011-12-17 01:08:46 +000010457 // Turn 'a' into a mask suitable for VSELECT
10458 SDValue VSelM = DAG.getConstant(0x80, VT);
10459 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010460 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010461
Lang Hames8b99c1e2011-12-17 01:08:46 +000010462 SDValue CM1 = DAG.getConstant(0x0f, VT);
10463 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010464
Lang Hames8b99c1e2011-12-17 01:08:46 +000010465 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10466 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010467 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10468 DAG.getConstant(4, MVT::i32), DAG);
10469 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010470 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10471
Nate Begeman51409212010-07-28 00:21:48 +000010472 // a += a
10473 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010474 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010475 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010476
Lang Hames8b99c1e2011-12-17 01:08:46 +000010477 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10478 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010479 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10480 DAG.getConstant(2, MVT::i32), DAG);
10481 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010482 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10483
Nate Begeman51409212010-07-28 00:21:48 +000010484 // a += a
10485 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010486 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010487 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010488
Lang Hames8b99c1e2011-12-17 01:08:46 +000010489 // return VSELECT(r, r+r, a);
10490 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010491 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010492 return R;
10493 }
Craig Topper46154eb2011-11-11 07:39:23 +000010494
10495 // Decompose 256-bit shifts into smaller 128-bit shifts.
10496 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010497 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010498 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10499 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10500
10501 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010502 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10503 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010504
10505 // Recreate the shift amount vectors
10506 SDValue Amt1, Amt2;
10507 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10508 // Constant shift amount
10509 SmallVector<SDValue, 4> Amt1Csts;
10510 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010511 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010512 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010513 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010514 Amt2Csts.push_back(Amt->getOperand(i));
10515
10516 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10517 &Amt1Csts[0], NumElems/2);
10518 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10519 &Amt2Csts[0], NumElems/2);
10520 } else {
10521 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010522 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10523 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010524 }
10525
10526 // Issue new vector shifts for the smaller types
10527 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10528 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10529
10530 // Concatenate the result back
10531 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10532 }
10533
Nate Begeman51409212010-07-28 00:21:48 +000010534 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010535}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010536
Dan Gohmand858e902010-04-17 15:26:15 +000010537SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010538 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10539 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010540 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10541 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010542 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010543 SDValue LHS = N->getOperand(0);
10544 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010545 unsigned BaseOp = 0;
10546 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010547 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010548 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010549 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010550 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010551 // A subtract of one will be selected as a INC. Note that INC doesn't
10552 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010553 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10554 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010555 BaseOp = X86ISD::INC;
10556 Cond = X86::COND_O;
10557 break;
10558 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010559 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010560 Cond = X86::COND_O;
10561 break;
10562 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010563 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010564 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010565 break;
10566 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010567 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10568 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010569 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10570 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010571 BaseOp = X86ISD::DEC;
10572 Cond = X86::COND_O;
10573 break;
10574 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010575 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010576 Cond = X86::COND_O;
10577 break;
10578 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010579 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010580 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010581 break;
10582 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010583 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010584 Cond = X86::COND_O;
10585 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010586 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10587 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10588 MVT::i32);
10589 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010590
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010591 SDValue SetCC =
10592 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10593 DAG.getConstant(X86::COND_O, MVT::i32),
10594 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010595
Dan Gohman6e5fda22011-07-22 18:45:15 +000010596 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010597 }
Bill Wendling74c37652008-12-09 22:08:41 +000010598 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010599
Bill Wendling61edeb52008-12-02 01:06:39 +000010600 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010601 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010602 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010603
Bill Wendling61edeb52008-12-02 01:06:39 +000010604 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010605 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10606 DAG.getConstant(Cond, MVT::i32),
10607 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010608
Dan Gohman6e5fda22011-07-22 18:45:15 +000010609 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010610}
10611
Chad Rosier30450e82011-12-22 22:35:21 +000010612SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10613 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010614 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010615 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10616 EVT VT = Op.getValueType();
10617
Craig Toppered2e13d2012-01-22 19:15:14 +000010618 if (!Subtarget->hasSSE2() || !VT.isVector())
10619 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010620
Craig Toppered2e13d2012-01-22 19:15:14 +000010621 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10622 ExtraVT.getScalarType().getSizeInBits();
10623 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10624
10625 switch (VT.getSimpleVT().SimpleTy) {
10626 default: return SDValue();
10627 case MVT::v8i32:
10628 case MVT::v16i16:
10629 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010630 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010631 if (!Subtarget->hasAVX2()) {
10632 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010633 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010634
Craig Toppered2e13d2012-01-22 19:15:14 +000010635 // Extract the LHS vectors
10636 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010637 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10638 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010639
Craig Toppered2e13d2012-01-22 19:15:14 +000010640 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10641 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010642
Craig Toppered2e13d2012-01-22 19:15:14 +000010643 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010644 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010645 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10646 ExtraNumElems/2);
10647 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010648
Craig Toppered2e13d2012-01-22 19:15:14 +000010649 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10650 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010651
Craig Toppered2e13d2012-01-22 19:15:14 +000010652 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10653 }
10654 // fall through
10655 case MVT::v4i32:
10656 case MVT::v8i16: {
10657 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10658 Op.getOperand(0), ShAmt, DAG);
10659 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010660 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010661 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010662}
10663
10664
Eric Christopher9a9d2752010-07-22 02:48:34 +000010665SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10666 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010667
Eric Christopher77ed1352011-07-08 00:04:56 +000010668 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10669 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010670 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010671 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010672 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010673 SDValue Ops[] = {
10674 DAG.getRegister(X86::ESP, MVT::i32), // Base
10675 DAG.getTargetConstant(1, MVT::i8), // Scale
10676 DAG.getRegister(0, MVT::i32), // Index
10677 DAG.getTargetConstant(0, MVT::i32), // Disp
10678 DAG.getRegister(0, MVT::i32), // Segment.
10679 Zero,
10680 Chain
10681 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010682 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010683 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10684 array_lengthof(Ops));
10685 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010686 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010687
Eric Christopher9a9d2752010-07-22 02:48:34 +000010688 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010689 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010690 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010691
Chris Lattner132929a2010-08-14 17:26:09 +000010692 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10693 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10694 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10695 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010696
Chris Lattner132929a2010-08-14 17:26:09 +000010697 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10698 if (!Op1 && !Op2 && !Op3 && Op4)
10699 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010700
Chris Lattner132929a2010-08-14 17:26:09 +000010701 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10702 if (Op1 && !Op2 && !Op3 && !Op4)
10703 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010704
10705 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010706 // (MFENCE)>;
10707 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010708}
10709
Eli Friedman14648462011-07-27 22:21:52 +000010710SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10711 SelectionDAG &DAG) const {
10712 DebugLoc dl = Op.getDebugLoc();
10713 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10714 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10715 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10716 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10717
10718 // The only fence that needs an instruction is a sequentially-consistent
10719 // cross-thread fence.
10720 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10721 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10722 // no-sse2). There isn't any reason to disable it if the target processor
10723 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010724 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010725 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10726
10727 SDValue Chain = Op.getOperand(0);
10728 SDValue Zero = DAG.getConstant(0, MVT::i32);
10729 SDValue Ops[] = {
10730 DAG.getRegister(X86::ESP, MVT::i32), // Base
10731 DAG.getTargetConstant(1, MVT::i8), // Scale
10732 DAG.getRegister(0, MVT::i32), // Index
10733 DAG.getTargetConstant(0, MVT::i32), // Disp
10734 DAG.getRegister(0, MVT::i32), // Segment.
10735 Zero,
10736 Chain
10737 };
10738 SDNode *Res =
10739 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10740 array_lengthof(Ops));
10741 return SDValue(Res, 0);
10742 }
10743
10744 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10745 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10746}
10747
10748
Dan Gohmand858e902010-04-17 15:26:15 +000010749SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010750 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010751 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010752 unsigned Reg = 0;
10753 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010754 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010755 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010756 case MVT::i8: Reg = X86::AL; size = 1; break;
10757 case MVT::i16: Reg = X86::AX; size = 2; break;
10758 case MVT::i32: Reg = X86::EAX; size = 4; break;
10759 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010760 assert(Subtarget->is64Bit() && "Node not type legal!");
10761 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010762 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010763 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010764 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010765 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010766 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010767 Op.getOperand(1),
10768 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010769 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010770 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010771 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010772 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10773 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10774 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010775 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010776 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010777 return cpOut;
10778}
10779
Duncan Sands1607f052008-12-01 11:39:25 +000010780SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010781 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010782 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010783 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010784 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010785 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010786 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010787 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10788 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010789 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010790 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10791 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010792 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010793 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010794 rdx.getValue(1)
10795 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010796 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010797}
10798
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010799SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010800 SelectionDAG &DAG) const {
10801 EVT SrcVT = Op.getOperand(0).getValueType();
10802 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010803 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010804 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010805 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010806 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010807 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010808 // i64 <=> MMX conversions are Legal.
10809 if (SrcVT==MVT::i64 && DstVT.isVector())
10810 return Op;
10811 if (DstVT==MVT::i64 && SrcVT.isVector())
10812 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010813 // MMX <=> MMX conversions are Legal.
10814 if (SrcVT.isVector() && DstVT.isVector())
10815 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010816 // All other conversions need to be expanded.
10817 return SDValue();
10818}
Chris Lattner5b856542010-12-20 00:59:46 +000010819
Dan Gohmand858e902010-04-17 15:26:15 +000010820SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010821 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010822 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010823 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010824 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010825 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010826 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010827 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010828 Node->getOperand(0),
10829 Node->getOperand(1), negOp,
10830 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010831 cast<AtomicSDNode>(Node)->getAlignment(),
10832 cast<AtomicSDNode>(Node)->getOrdering(),
10833 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010834}
10835
Eli Friedman327236c2011-08-24 20:50:09 +000010836static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10837 SDNode *Node = Op.getNode();
10838 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010839 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010840
10841 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010842 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10843 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10844 // (The only way to get a 16-byte store is cmpxchg16b)
10845 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10846 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10847 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010848 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10849 cast<AtomicSDNode>(Node)->getMemoryVT(),
10850 Node->getOperand(0),
10851 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010852 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010853 cast<AtomicSDNode>(Node)->getOrdering(),
10854 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010855 return Swap.getValue(1);
10856 }
10857 // Other atomic stores have a simple pattern.
10858 return Op;
10859}
10860
Chris Lattner5b856542010-12-20 00:59:46 +000010861static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10862 EVT VT = Op.getNode()->getValueType(0);
10863
10864 // Let legalize expand this if it isn't a legal type yet.
10865 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10866 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010867
Chris Lattner5b856542010-12-20 00:59:46 +000010868 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010869
Chris Lattner5b856542010-12-20 00:59:46 +000010870 unsigned Opc;
10871 bool ExtraOp = false;
10872 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010873 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010874 case ISD::ADDC: Opc = X86ISD::ADD; break;
10875 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10876 case ISD::SUBC: Opc = X86ISD::SUB; break;
10877 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10878 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010879
Chris Lattner5b856542010-12-20 00:59:46 +000010880 if (!ExtraOp)
10881 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10882 Op.getOperand(1));
10883 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10884 Op.getOperand(1), Op.getOperand(2));
10885}
10886
Evan Cheng0db9fe62006-04-25 20:13:52 +000010887/// LowerOperation - Provide custom lowering hooks for some operations.
10888///
Dan Gohmand858e902010-04-17 15:26:15 +000010889SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010890 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010891 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010892 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010893 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010894 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010895 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10896 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010897 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010898 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010899 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010900 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10901 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10902 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010903 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010904 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010905 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10906 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10907 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010908 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010909 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010910 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010911 case ISD::SHL_PARTS:
10912 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010913 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010914 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010915 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010916 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010917 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010918 case ISD::FABS: return LowerFABS(Op, DAG);
10919 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010920 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010921 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010922 case ISD::SETCC: return LowerSETCC(Op, DAG);
10923 case ISD::SELECT: return LowerSELECT(Op, DAG);
10924 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010925 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010926 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010927 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010928 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010929 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010930 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010931 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10932 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010933 case ISD::FRAME_TO_ARGS_OFFSET:
10934 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010935 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010936 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010937 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10938 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010939 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010940 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010941 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010942 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010943 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010944 case ISD::SRA:
10945 case ISD::SRL:
10946 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010947 case ISD::SADDO:
10948 case ISD::UADDO:
10949 case ISD::SSUBO:
10950 case ISD::USUBO:
10951 case ISD::SMULO:
10952 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010953 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010954 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010955 case ISD::ADDC:
10956 case ISD::ADDE:
10957 case ISD::SUBC:
10958 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010959 case ISD::ADD: return LowerADD(Op, DAG);
10960 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010961 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010962}
10963
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010964static void ReplaceATOMIC_LOAD(SDNode *Node,
10965 SmallVectorImpl<SDValue> &Results,
10966 SelectionDAG &DAG) {
10967 DebugLoc dl = Node->getDebugLoc();
10968 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10969
10970 // Convert wide load -> cmpxchg8b/cmpxchg16b
10971 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10972 // (The only way to get a 16-byte load is cmpxchg16b)
10973 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010974 SDValue Zero = DAG.getConstant(0, VT);
10975 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010976 Node->getOperand(0),
10977 Node->getOperand(1), Zero, Zero,
10978 cast<AtomicSDNode>(Node)->getMemOperand(),
10979 cast<AtomicSDNode>(Node)->getOrdering(),
10980 cast<AtomicSDNode>(Node)->getSynchScope());
10981 Results.push_back(Swap.getValue(0));
10982 Results.push_back(Swap.getValue(1));
10983}
10984
Duncan Sands1607f052008-12-01 11:39:25 +000010985void X86TargetLowering::
10986ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010987 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010988 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010989 assert (Node->getValueType(0) == MVT::i64 &&
10990 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010991
10992 SDValue Chain = Node->getOperand(0);
10993 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010994 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010995 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010996 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010997 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010998 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010999 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011000 SDValue Result =
11001 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11002 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011003 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011004 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011005 Results.push_back(Result.getValue(2));
11006}
11007
Duncan Sands126d9072008-07-04 11:47:58 +000011008/// ReplaceNodeResults - Replace a node with an illegal result type
11009/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011010void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11011 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011012 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011013 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011014 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011015 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011016 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011017 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011018 case ISD::ADDC:
11019 case ISD::ADDE:
11020 case ISD::SUBC:
11021 case ISD::SUBE:
11022 // We don't want to expand or promote these.
11023 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011024 case ISD::FP_TO_SINT:
11025 case ISD::FP_TO_UINT: {
11026 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11027
11028 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11029 return;
11030
Eli Friedman948e95a2009-05-23 09:59:16 +000011031 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011032 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011033 SDValue FIST = Vals.first, StackSlot = Vals.second;
11034 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011035 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011036 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011037 if (StackSlot.getNode() != 0)
11038 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11039 MachinePointerInfo(),
11040 false, false, false, 0));
11041 else
11042 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011043 }
11044 return;
11045 }
11046 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011047 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011048 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011049 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011050 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011051 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011052 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011053 eax.getValue(2));
11054 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11055 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011056 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011057 Results.push_back(edx.getValue(1));
11058 return;
11059 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011060 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011061 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011062 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011063 bool Regs64bit = T == MVT::i128;
11064 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011065 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011066 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11067 DAG.getConstant(0, HalfT));
11068 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11069 DAG.getConstant(1, HalfT));
11070 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11071 Regs64bit ? X86::RAX : X86::EAX,
11072 cpInL, SDValue());
11073 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11074 Regs64bit ? X86::RDX : X86::EDX,
11075 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011076 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011077 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11078 DAG.getConstant(0, HalfT));
11079 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11080 DAG.getConstant(1, HalfT));
11081 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11082 Regs64bit ? X86::RBX : X86::EBX,
11083 swapInL, cpInH.getValue(1));
11084 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11085 Regs64bit ? X86::RCX : X86::ECX,
11086 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011087 SDValue Ops[] = { swapInH.getValue(0),
11088 N->getOperand(1),
11089 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011090 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011091 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011092 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11093 X86ISD::LCMPXCHG8_DAG;
11094 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011095 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011096 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11097 Regs64bit ? X86::RAX : X86::EAX,
11098 HalfT, Result.getValue(1));
11099 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11100 Regs64bit ? X86::RDX : X86::EDX,
11101 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011102 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011103 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011104 Results.push_back(cpOutH.getValue(1));
11105 return;
11106 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011107 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011108 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11109 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011110 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011111 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11112 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011113 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011114 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11115 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011116 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011117 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11118 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011119 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011120 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11121 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011122 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011123 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11124 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011125 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011126 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11127 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011128 case ISD::ATOMIC_LOAD:
11129 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011130 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011131}
11132
Evan Cheng72261582005-12-20 06:22:03 +000011133const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11134 switch (Opcode) {
11135 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011136 case X86ISD::BSF: return "X86ISD::BSF";
11137 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011138 case X86ISD::SHLD: return "X86ISD::SHLD";
11139 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011140 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011141 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011142 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011143 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011144 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011145 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011146 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11147 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11148 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011149 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011150 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011151 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011152 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011153 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011154 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011155 case X86ISD::COMI: return "X86ISD::COMI";
11156 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011157 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011158 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011159 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11160 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011161 case X86ISD::CMOV: return "X86ISD::CMOV";
11162 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011163 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011164 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11165 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011166 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011167 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011168 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011169 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011170 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011171 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11172 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011173 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011174 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011175 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011176 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011177 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011178 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11179 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11180 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011181 case X86ISD::HADD: return "X86ISD::HADD";
11182 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011183 case X86ISD::FHADD: return "X86ISD::FHADD";
11184 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011185 case X86ISD::FMAX: return "X86ISD::FMAX";
11186 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011187 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11188 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011189 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011190 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011191 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011192 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011193 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011194 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011195 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011196 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11197 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011198 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11199 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11200 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11201 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11202 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11203 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011204 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11205 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011206 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11207 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011208 case X86ISD::VSHL: return "X86ISD::VSHL";
11209 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011210 case X86ISD::VSRA: return "X86ISD::VSRA";
11211 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11212 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11213 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011214 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011215 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11216 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011217 case X86ISD::ADD: return "X86ISD::ADD";
11218 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011219 case X86ISD::ADC: return "X86ISD::ADC";
11220 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011221 case X86ISD::SMUL: return "X86ISD::SMUL";
11222 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011223 case X86ISD::INC: return "X86ISD::INC";
11224 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011225 case X86ISD::OR: return "X86ISD::OR";
11226 case X86ISD::XOR: return "X86ISD::XOR";
11227 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011228 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011229 case X86ISD::BLSI: return "X86ISD::BLSI";
11230 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11231 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011232 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011233 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011234 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011235 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11236 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11237 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011238 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011239 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011240 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011241 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011242 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011243 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11244 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011245 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11246 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11247 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011248 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11249 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011250 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11251 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011252 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011253 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011254 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011255 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11256 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011257 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011258 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011259 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011260 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011261 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011262 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011263 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011264 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011265 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Evan Cheng72261582005-12-20 06:22:03 +000011266 }
11267}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011268
Chris Lattnerc9addb72007-03-30 23:15:24 +000011269// isLegalAddressingMode - Return true if the addressing mode represented
11270// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011271bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011272 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011273 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011274 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011275 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011276
Chris Lattnerc9addb72007-03-30 23:15:24 +000011277 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011278 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011279 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011280
Chris Lattnerc9addb72007-03-30 23:15:24 +000011281 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011282 unsigned GVFlags =
11283 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011284
Chris Lattnerdfed4132009-07-10 07:38:24 +000011285 // If a reference to this global requires an extra load, we can't fold it.
11286 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011287 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011288
Chris Lattnerdfed4132009-07-10 07:38:24 +000011289 // If BaseGV requires a register for the PIC base, we cannot also have a
11290 // BaseReg specified.
11291 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011292 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011293
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011294 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011295 if ((M != CodeModel::Small || R != Reloc::Static) &&
11296 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011297 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011298 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011299
Chris Lattnerc9addb72007-03-30 23:15:24 +000011300 switch (AM.Scale) {
11301 case 0:
11302 case 1:
11303 case 2:
11304 case 4:
11305 case 8:
11306 // These scales always work.
11307 break;
11308 case 3:
11309 case 5:
11310 case 9:
11311 // These scales are formed with basereg+scalereg. Only accept if there is
11312 // no basereg yet.
11313 if (AM.HasBaseReg)
11314 return false;
11315 break;
11316 default: // Other stuff never works.
11317 return false;
11318 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Chris Lattnerc9addb72007-03-30 23:15:24 +000011320 return true;
11321}
11322
11323
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011324bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011325 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011326 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011327 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11328 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011329 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011330 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011331 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011332}
11333
Owen Andersone50ed302009-08-10 22:56:29 +000011334bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011335 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011336 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011337 unsigned NumBits1 = VT1.getSizeInBits();
11338 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011339 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011340 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011341 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011342}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011343
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011344bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011345 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011346 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011347}
11348
Owen Andersone50ed302009-08-10 22:56:29 +000011349bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011350 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011351 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011352}
11353
Owen Andersone50ed302009-08-10 22:56:29 +000011354bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011355 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011356 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011357}
11358
Evan Cheng60c07e12006-07-05 22:17:51 +000011359/// isShuffleMaskLegal - Targets can use this to indicate that they only
11360/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11361/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11362/// are assumed to be legal.
11363bool
Eric Christopherfd179292009-08-27 18:07:15 +000011364X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011365 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011366 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011367 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011368 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011369
Nate Begemana09008b2009-10-19 02:17:23 +000011370 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011371 return (VT.getVectorNumElements() == 2 ||
11372 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11373 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011374 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011375 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011376 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11377 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011378 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011379 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11380 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011381 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11382 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011383}
11384
Dan Gohman7d8143f2008-04-09 20:09:42 +000011385bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011386X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011387 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011388 unsigned NumElts = VT.getVectorNumElements();
11389 // FIXME: This collection of masks seems suspect.
11390 if (NumElts == 2)
11391 return true;
11392 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11393 return (isMOVLMask(Mask, VT) ||
11394 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011395 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11396 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011397 }
11398 return false;
11399}
11400
11401//===----------------------------------------------------------------------===//
11402// X86 Scheduler Hooks
11403//===----------------------------------------------------------------------===//
11404
Mon P Wang63307c32008-05-05 19:05:59 +000011405// private utility function
11406MachineBasicBlock *
11407X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11408 MachineBasicBlock *MBB,
11409 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011410 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011411 unsigned LoadOpc,
11412 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011413 unsigned notOpc,
11414 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011415 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011416 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011417 // For the atomic bitwise operator, we generate
11418 // thisMBB:
11419 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011420 // ld t1 = [bitinstr.addr]
11421 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011422 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011423 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011424 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011425 // bz newMBB
11426 // fallthrough -->nextMBB
11427 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11428 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011429 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011430 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Mon P Wang63307c32008-05-05 19:05:59 +000011432 /// First build the CFG
11433 MachineFunction *F = MBB->getParent();
11434 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011435 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11436 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11437 F->insert(MBBIter, newMBB);
11438 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Dan Gohman14152b42010-07-06 20:24:04 +000011440 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11441 nextMBB->splice(nextMBB->begin(), thisMBB,
11442 llvm::next(MachineBasicBlock::iterator(bInstr)),
11443 thisMBB->end());
11444 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011445
Mon P Wang63307c32008-05-05 19:05:59 +000011446 // Update thisMBB to fall through to newMBB
11447 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011448
Mon P Wang63307c32008-05-05 19:05:59 +000011449 // newMBB jumps to itself and fall through to nextMBB
11450 newMBB->addSuccessor(nextMBB);
11451 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011452
Mon P Wang63307c32008-05-05 19:05:59 +000011453 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011454 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011455 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011456 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011457 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011458 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011459 int numArgs = bInstr->getNumOperands() - 1;
11460 for (int i=0; i < numArgs; ++i)
11461 argOpers[i] = &bInstr->getOperand(i+1);
11462
11463 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011464 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011465 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Dale Johannesen140be2d2008-08-19 18:47:28 +000011467 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011468 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011469 for (int i=0; i <= lastAddrIndx; ++i)
11470 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011471
Dale Johannesen140be2d2008-08-19 18:47:28 +000011472 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011473 assert((argOpers[valArgIndx]->isReg() ||
11474 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011475 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011476 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011477 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011478 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011479 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011480 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011481 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011482
Richard Smith42fc29e2012-04-13 22:47:00 +000011483 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11484 if (Invert) {
11485 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11486 }
11487 else
11488 t3 = t2;
11489
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011490 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011491 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011494 for (int i=0; i <= lastAddrIndx; ++i)
11495 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011496 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011497 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011498 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11499 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011500
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011501 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011502 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011503
Mon P Wang63307c32008-05-05 19:05:59 +000011504 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011505 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011506
Dan Gohman14152b42010-07-06 20:24:04 +000011507 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011508 return nextMBB;
11509}
11510
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011511// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011512MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11514 MachineBasicBlock *MBB,
11515 unsigned regOpcL,
11516 unsigned regOpcH,
11517 unsigned immOpcL,
11518 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011519 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 // For the atomic bitwise operator, we generate
11521 // thisMBB (instructions are in pairs, except cmpxchg8b)
11522 // ld t1,t2 = [bitinstr.addr]
11523 // newMBB:
11524 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11525 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011526 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011527 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 // mov ECX, EBX <- t5, t6
11529 // mov EAX, EDX <- t1, t2
11530 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11531 // mov t3, t4 <- EAX, EDX
11532 // bz newMBB
11533 // result in out1, out2
11534 // fallthrough -->nextMBB
11535
Craig Topperc9099502012-04-20 06:31:50 +000011536 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 const unsigned NotOpc = X86::NOT32r;
11539 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11540 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11541 MachineFunction::iterator MBBIter = MBB;
11542 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 /// First build the CFG
11545 MachineFunction *F = MBB->getParent();
11546 MachineBasicBlock *thisMBB = MBB;
11547 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11548 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11549 F->insert(MBBIter, newMBB);
11550 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011551
Dan Gohman14152b42010-07-06 20:24:04 +000011552 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11553 nextMBB->splice(nextMBB->begin(), thisMBB,
11554 llvm::next(MachineBasicBlock::iterator(bInstr)),
11555 thisMBB->end());
11556 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011557
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011558 // Update thisMBB to fall through to newMBB
11559 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011560
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561 // newMBB jumps to itself and fall through to nextMBB
11562 newMBB->addSuccessor(nextMBB);
11563 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Dale Johannesene4d209d2009-02-03 20:21:25 +000011565 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566 // Insert instructions into newMBB based on incoming instruction
11567 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011568 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011569 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011570 MachineOperand& dest1Oper = bInstr->getOperand(0);
11571 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011572 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11573 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574 argOpers[i] = &bInstr->getOperand(i+2);
11575
Dan Gohman71ea4e52010-05-14 21:01:44 +000011576 // We use some of the operands multiple times, so conservatively just
11577 // clear any kill flags that might be present.
11578 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11579 argOpers[i]->setIsKill(false);
11580 }
11581
Evan Chengad5b52f2010-01-08 19:14:57 +000011582 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011583 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011586 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011587 for (int i=0; i <= lastAddrIndx; ++i)
11588 (*MIB).addOperand(*argOpers[i]);
11589 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011590 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011591 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011592 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011594 MachineOperand newOp3 = *(argOpers[3]);
11595 if (newOp3.isImm())
11596 newOp3.setImm(newOp3.getImm()+4);
11597 else
11598 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011600 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601
11602 // t3/4 are defined later, at the bottom of the loop
11603 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11604 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011605 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011607 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11609
Evan Cheng306b4ca2010-01-08 23:41:50 +000011610 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011611 // the PHI instructions.
11612 t1 = dest1Oper.getReg();
11613 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011614
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011615 int valArgIndx = lastAddrIndx + 1;
11616 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011617 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011618 "invalid operand");
11619 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11620 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011621 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011622 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011623 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011624 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011625 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011626 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011627 (*MIB).addOperand(*argOpers[valArgIndx]);
11628 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011629 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011630 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011631 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011632 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011633 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011634 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011635 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011636 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011637 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011638 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011639
Richard Smith42fc29e2012-04-13 22:47:00 +000011640 unsigned t7, t8;
11641 if (Invert) {
11642 t7 = F->getRegInfo().createVirtualRegister(RC);
11643 t8 = F->getRegInfo().createVirtualRegister(RC);
11644 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11645 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11646 } else {
11647 t7 = t5;
11648 t8 = t6;
11649 }
11650
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011651 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011652 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011653 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011654 MIB.addReg(t2);
11655
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011656 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011657 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011658 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011659 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011660
Dale Johannesene4d209d2009-02-03 20:21:25 +000011661 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011662 for (int i=0; i <= lastAddrIndx; ++i)
11663 (*MIB).addOperand(*argOpers[i]);
11664
11665 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011666 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11667 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011669 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011670 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011671 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011672 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011673
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011675 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011676
Dan Gohman14152b42010-07-06 20:24:04 +000011677 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011678 return nextMBB;
11679}
11680
11681// private utility function
11682MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011683X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11684 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011685 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011686 // For the atomic min/max operator, we generate
11687 // thisMBB:
11688 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011689 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011690 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011691 // cmp t1, t2
11692 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011693 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011694 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11695 // bz newMBB
11696 // fallthrough -->nextMBB
11697 //
11698 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11699 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011700 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011701 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011702
Mon P Wang63307c32008-05-05 19:05:59 +000011703 /// First build the CFG
11704 MachineFunction *F = MBB->getParent();
11705 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011706 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11707 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11708 F->insert(MBBIter, newMBB);
11709 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011710
Dan Gohman14152b42010-07-06 20:24:04 +000011711 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11712 nextMBB->splice(nextMBB->begin(), thisMBB,
11713 llvm::next(MachineBasicBlock::iterator(mInstr)),
11714 thisMBB->end());
11715 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011716
Mon P Wang63307c32008-05-05 19:05:59 +000011717 // Update thisMBB to fall through to newMBB
11718 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011719
Mon P Wang63307c32008-05-05 19:05:59 +000011720 // newMBB jumps to newMBB and fall through to nextMBB
11721 newMBB->addSuccessor(nextMBB);
11722 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011723
Dale Johannesene4d209d2009-02-03 20:21:25 +000011724 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011725 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011726 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011727 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011728 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011729 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011730 int numArgs = mInstr->getNumOperands() - 1;
11731 for (int i=0; i < numArgs; ++i)
11732 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011733
Mon P Wang63307c32008-05-05 19:05:59 +000011734 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011735 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011736 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011737
Craig Topperc9099502012-04-20 06:31:50 +000011738 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011739 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011740 for (int i=0; i <= lastAddrIndx; ++i)
11741 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011742
Mon P Wang63307c32008-05-05 19:05:59 +000011743 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011744 assert((argOpers[valArgIndx]->isReg() ||
11745 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011746 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011747
Craig Topperc9099502012-04-20 06:31:50 +000011748 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011749 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011750 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011751 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011752 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011753 (*MIB).addOperand(*argOpers[valArgIndx]);
11754
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011755 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011756 MIB.addReg(t1);
11757
Dale Johannesene4d209d2009-02-03 20:21:25 +000011758 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011759 MIB.addReg(t1);
11760 MIB.addReg(t2);
11761
11762 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011763 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011764 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011765 MIB.addReg(t2);
11766 MIB.addReg(t1);
11767
11768 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011769 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011770 for (int i=0; i <= lastAddrIndx; ++i)
11771 (*MIB).addOperand(*argOpers[i]);
11772 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011773 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011774 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11775 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011776
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011777 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011778 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011779
Mon P Wang63307c32008-05-05 19:05:59 +000011780 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011781 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011782
Dan Gohman14152b42010-07-06 20:24:04 +000011783 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011784 return nextMBB;
11785}
11786
Eric Christopherf83a5de2009-08-27 18:08:16 +000011787// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011788// or XMM0_V32I8 in AVX all of this code can be replaced with that
11789// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011790MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011791X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011792 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011793 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011794 "Target must have SSE4.2 or AVX features enabled");
11795
Eric Christopherb120ab42009-08-18 22:50:32 +000011796 DebugLoc dl = MI->getDebugLoc();
11797 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011798 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011799 if (!Subtarget->hasAVX()) {
11800 if (memArg)
11801 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11802 else
11803 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11804 } else {
11805 if (memArg)
11806 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11807 else
11808 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11809 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011810
Eric Christopher41c902f2010-11-30 08:20:21 +000011811 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011812 for (unsigned i = 0; i < numArgs; ++i) {
11813 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011814 if (!(Op.isReg() && Op.isImplicit()))
11815 MIB.addOperand(Op);
11816 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011817 BuildMI(*BB, MI, dl,
11818 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11819 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011820 .addReg(X86::XMM0);
11821
Dan Gohman14152b42010-07-06 20:24:04 +000011822 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011823 return BB;
11824}
11825
11826MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011827X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011828 DebugLoc dl = MI->getDebugLoc();
11829 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011830
Eric Christopher228232b2010-11-30 07:20:12 +000011831 // Address into RAX/EAX, other two args into ECX, EDX.
11832 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11833 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11834 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11835 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011836 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011837
Eric Christopher228232b2010-11-30 07:20:12 +000011838 unsigned ValOps = X86::AddrNumOperands;
11839 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11840 .addReg(MI->getOperand(ValOps).getReg());
11841 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11842 .addReg(MI->getOperand(ValOps+1).getReg());
11843
11844 // The instruction doesn't actually take any operands though.
11845 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011846
Eric Christopher228232b2010-11-30 07:20:12 +000011847 MI->eraseFromParent(); // The pseudo is gone now.
11848 return BB;
11849}
11850
11851MachineBasicBlock *
11852X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011853 DebugLoc dl = MI->getDebugLoc();
11854 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011855
Eric Christopher228232b2010-11-30 07:20:12 +000011856 // First arg in ECX, the second in EAX.
11857 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11858 .addReg(MI->getOperand(0).getReg());
11859 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11860 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011861
Eric Christopher228232b2010-11-30 07:20:12 +000011862 // The instruction doesn't actually take any operands though.
11863 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011864
Eric Christopher228232b2010-11-30 07:20:12 +000011865 MI->eraseFromParent(); // The pseudo is gone now.
11866 return BB;
11867}
11868
11869MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011870X86TargetLowering::EmitVAARG64WithCustomInserter(
11871 MachineInstr *MI,
11872 MachineBasicBlock *MBB) const {
11873 // Emit va_arg instruction on X86-64.
11874
11875 // Operands to this pseudo-instruction:
11876 // 0 ) Output : destination address (reg)
11877 // 1-5) Input : va_list address (addr, i64mem)
11878 // 6 ) ArgSize : Size (in bytes) of vararg type
11879 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11880 // 8 ) Align : Alignment of type
11881 // 9 ) EFLAGS (implicit-def)
11882
11883 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11884 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11885
11886 unsigned DestReg = MI->getOperand(0).getReg();
11887 MachineOperand &Base = MI->getOperand(1);
11888 MachineOperand &Scale = MI->getOperand(2);
11889 MachineOperand &Index = MI->getOperand(3);
11890 MachineOperand &Disp = MI->getOperand(4);
11891 MachineOperand &Segment = MI->getOperand(5);
11892 unsigned ArgSize = MI->getOperand(6).getImm();
11893 unsigned ArgMode = MI->getOperand(7).getImm();
11894 unsigned Align = MI->getOperand(8).getImm();
11895
11896 // Memory Reference
11897 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11898 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11899 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11900
11901 // Machine Information
11902 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11903 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11904 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11905 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11906 DebugLoc DL = MI->getDebugLoc();
11907
11908 // struct va_list {
11909 // i32 gp_offset
11910 // i32 fp_offset
11911 // i64 overflow_area (address)
11912 // i64 reg_save_area (address)
11913 // }
11914 // sizeof(va_list) = 24
11915 // alignment(va_list) = 8
11916
11917 unsigned TotalNumIntRegs = 6;
11918 unsigned TotalNumXMMRegs = 8;
11919 bool UseGPOffset = (ArgMode == 1);
11920 bool UseFPOffset = (ArgMode == 2);
11921 unsigned MaxOffset = TotalNumIntRegs * 8 +
11922 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11923
11924 /* Align ArgSize to a multiple of 8 */
11925 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11926 bool NeedsAlign = (Align > 8);
11927
11928 MachineBasicBlock *thisMBB = MBB;
11929 MachineBasicBlock *overflowMBB;
11930 MachineBasicBlock *offsetMBB;
11931 MachineBasicBlock *endMBB;
11932
11933 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11934 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11935 unsigned OffsetReg = 0;
11936
11937 if (!UseGPOffset && !UseFPOffset) {
11938 // If we only pull from the overflow region, we don't create a branch.
11939 // We don't need to alter control flow.
11940 OffsetDestReg = 0; // unused
11941 OverflowDestReg = DestReg;
11942
11943 offsetMBB = NULL;
11944 overflowMBB = thisMBB;
11945 endMBB = thisMBB;
11946 } else {
11947 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11948 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11949 // If not, pull from overflow_area. (branch to overflowMBB)
11950 //
11951 // thisMBB
11952 // | .
11953 // | .
11954 // offsetMBB overflowMBB
11955 // | .
11956 // | .
11957 // endMBB
11958
11959 // Registers for the PHI in endMBB
11960 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11961 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11962
11963 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11964 MachineFunction *MF = MBB->getParent();
11965 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11966 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11967 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11968
11969 MachineFunction::iterator MBBIter = MBB;
11970 ++MBBIter;
11971
11972 // Insert the new basic blocks
11973 MF->insert(MBBIter, offsetMBB);
11974 MF->insert(MBBIter, overflowMBB);
11975 MF->insert(MBBIter, endMBB);
11976
11977 // Transfer the remainder of MBB and its successor edges to endMBB.
11978 endMBB->splice(endMBB->begin(), thisMBB,
11979 llvm::next(MachineBasicBlock::iterator(MI)),
11980 thisMBB->end());
11981 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11982
11983 // Make offsetMBB and overflowMBB successors of thisMBB
11984 thisMBB->addSuccessor(offsetMBB);
11985 thisMBB->addSuccessor(overflowMBB);
11986
11987 // endMBB is a successor of both offsetMBB and overflowMBB
11988 offsetMBB->addSuccessor(endMBB);
11989 overflowMBB->addSuccessor(endMBB);
11990
11991 // Load the offset value into a register
11992 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11993 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11994 .addOperand(Base)
11995 .addOperand(Scale)
11996 .addOperand(Index)
11997 .addDisp(Disp, UseFPOffset ? 4 : 0)
11998 .addOperand(Segment)
11999 .setMemRefs(MMOBegin, MMOEnd);
12000
12001 // Check if there is enough room left to pull this argument.
12002 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12003 .addReg(OffsetReg)
12004 .addImm(MaxOffset + 8 - ArgSizeA8);
12005
12006 // Branch to "overflowMBB" if offset >= max
12007 // Fall through to "offsetMBB" otherwise
12008 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12009 .addMBB(overflowMBB);
12010 }
12011
12012 // In offsetMBB, emit code to use the reg_save_area.
12013 if (offsetMBB) {
12014 assert(OffsetReg != 0);
12015
12016 // Read the reg_save_area address.
12017 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12018 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12019 .addOperand(Base)
12020 .addOperand(Scale)
12021 .addOperand(Index)
12022 .addDisp(Disp, 16)
12023 .addOperand(Segment)
12024 .setMemRefs(MMOBegin, MMOEnd);
12025
12026 // Zero-extend the offset
12027 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12028 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12029 .addImm(0)
12030 .addReg(OffsetReg)
12031 .addImm(X86::sub_32bit);
12032
12033 // Add the offset to the reg_save_area to get the final address.
12034 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12035 .addReg(OffsetReg64)
12036 .addReg(RegSaveReg);
12037
12038 // Compute the offset for the next argument
12039 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12040 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12041 .addReg(OffsetReg)
12042 .addImm(UseFPOffset ? 16 : 8);
12043
12044 // Store it back into the va_list.
12045 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12046 .addOperand(Base)
12047 .addOperand(Scale)
12048 .addOperand(Index)
12049 .addDisp(Disp, UseFPOffset ? 4 : 0)
12050 .addOperand(Segment)
12051 .addReg(NextOffsetReg)
12052 .setMemRefs(MMOBegin, MMOEnd);
12053
12054 // Jump to endMBB
12055 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12056 .addMBB(endMBB);
12057 }
12058
12059 //
12060 // Emit code to use overflow area
12061 //
12062
12063 // Load the overflow_area address into a register.
12064 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12065 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12066 .addOperand(Base)
12067 .addOperand(Scale)
12068 .addOperand(Index)
12069 .addDisp(Disp, 8)
12070 .addOperand(Segment)
12071 .setMemRefs(MMOBegin, MMOEnd);
12072
12073 // If we need to align it, do so. Otherwise, just copy the address
12074 // to OverflowDestReg.
12075 if (NeedsAlign) {
12076 // Align the overflow address
12077 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12078 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12079
12080 // aligned_addr = (addr + (align-1)) & ~(align-1)
12081 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12082 .addReg(OverflowAddrReg)
12083 .addImm(Align-1);
12084
12085 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12086 .addReg(TmpReg)
12087 .addImm(~(uint64_t)(Align-1));
12088 } else {
12089 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12090 .addReg(OverflowAddrReg);
12091 }
12092
12093 // Compute the next overflow address after this argument.
12094 // (the overflow address should be kept 8-byte aligned)
12095 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12096 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12097 .addReg(OverflowDestReg)
12098 .addImm(ArgSizeA8);
12099
12100 // Store the new overflow address.
12101 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12102 .addOperand(Base)
12103 .addOperand(Scale)
12104 .addOperand(Index)
12105 .addDisp(Disp, 8)
12106 .addOperand(Segment)
12107 .addReg(NextAddrReg)
12108 .setMemRefs(MMOBegin, MMOEnd);
12109
12110 // If we branched, emit the PHI to the front of endMBB.
12111 if (offsetMBB) {
12112 BuildMI(*endMBB, endMBB->begin(), DL,
12113 TII->get(X86::PHI), DestReg)
12114 .addReg(OffsetDestReg).addMBB(offsetMBB)
12115 .addReg(OverflowDestReg).addMBB(overflowMBB);
12116 }
12117
12118 // Erase the pseudo instruction
12119 MI->eraseFromParent();
12120
12121 return endMBB;
12122}
12123
12124MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012125X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12126 MachineInstr *MI,
12127 MachineBasicBlock *MBB) const {
12128 // Emit code to save XMM registers to the stack. The ABI says that the
12129 // number of registers to save is given in %al, so it's theoretically
12130 // possible to do an indirect jump trick to avoid saving all of them,
12131 // however this code takes a simpler approach and just executes all
12132 // of the stores if %al is non-zero. It's less code, and it's probably
12133 // easier on the hardware branch predictor, and stores aren't all that
12134 // expensive anyway.
12135
12136 // Create the new basic blocks. One block contains all the XMM stores,
12137 // and one block is the final destination regardless of whether any
12138 // stores were performed.
12139 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12140 MachineFunction *F = MBB->getParent();
12141 MachineFunction::iterator MBBIter = MBB;
12142 ++MBBIter;
12143 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12144 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12145 F->insert(MBBIter, XMMSaveMBB);
12146 F->insert(MBBIter, EndMBB);
12147
Dan Gohman14152b42010-07-06 20:24:04 +000012148 // Transfer the remainder of MBB and its successor edges to EndMBB.
12149 EndMBB->splice(EndMBB->begin(), MBB,
12150 llvm::next(MachineBasicBlock::iterator(MI)),
12151 MBB->end());
12152 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12153
Dan Gohmand6708ea2009-08-15 01:38:56 +000012154 // The original block will now fall through to the XMM save block.
12155 MBB->addSuccessor(XMMSaveMBB);
12156 // The XMMSaveMBB will fall through to the end block.
12157 XMMSaveMBB->addSuccessor(EndMBB);
12158
12159 // Now add the instructions.
12160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12161 DebugLoc DL = MI->getDebugLoc();
12162
12163 unsigned CountReg = MI->getOperand(0).getReg();
12164 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12165 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12166
12167 if (!Subtarget->isTargetWin64()) {
12168 // If %al is 0, branch around the XMM save block.
12169 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012170 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012171 MBB->addSuccessor(EndMBB);
12172 }
12173
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012174 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012175 // In the XMM save block, save all the XMM argument registers.
12176 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12177 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012178 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012179 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012180 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012181 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012182 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012183 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012184 .addFrameIndex(RegSaveFrameIndex)
12185 .addImm(/*Scale=*/1)
12186 .addReg(/*IndexReg=*/0)
12187 .addImm(/*Disp=*/Offset)
12188 .addReg(/*Segment=*/0)
12189 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012190 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012191 }
12192
Dan Gohman14152b42010-07-06 20:24:04 +000012193 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012194
12195 return EndMBB;
12196}
Mon P Wang63307c32008-05-05 19:05:59 +000012197
Lang Hames6e3f7e42012-02-03 01:13:49 +000012198// The EFLAGS operand of SelectItr might be missing a kill marker
12199// because there were multiple uses of EFLAGS, and ISel didn't know
12200// which to mark. Figure out whether SelectItr should have had a
12201// kill marker, and set it if it should. Returns the correct kill
12202// marker value.
12203static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12204 MachineBasicBlock* BB,
12205 const TargetRegisterInfo* TRI) {
12206 // Scan forward through BB for a use/def of EFLAGS.
12207 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12208 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012209 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012210 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012211 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012212 if (mi.definesRegister(X86::EFLAGS))
12213 break; // Should have kill-flag - update below.
12214 }
12215
12216 // If we hit the end of the block, check whether EFLAGS is live into a
12217 // successor.
12218 if (miI == BB->end()) {
12219 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12220 sEnd = BB->succ_end();
12221 sItr != sEnd; ++sItr) {
12222 MachineBasicBlock* succ = *sItr;
12223 if (succ->isLiveIn(X86::EFLAGS))
12224 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012225 }
12226 }
12227
Lang Hames6e3f7e42012-02-03 01:13:49 +000012228 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12229 // out. SelectMI should have a kill flag on EFLAGS.
12230 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012231 return true;
12232}
12233
Evan Cheng60c07e12006-07-05 22:17:51 +000012234MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012235X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012236 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012237 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12238 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012239
Chris Lattner52600972009-09-02 05:57:00 +000012240 // To "insert" a SELECT_CC instruction, we actually have to insert the
12241 // diamond control-flow pattern. The incoming instruction knows the
12242 // destination vreg to set, the condition code register to branch on, the
12243 // true/false values to select between, and a branch opcode to use.
12244 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12245 MachineFunction::iterator It = BB;
12246 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012247
Chris Lattner52600972009-09-02 05:57:00 +000012248 // thisMBB:
12249 // ...
12250 // TrueVal = ...
12251 // cmpTY ccX, r1, r2
12252 // bCC copy1MBB
12253 // fallthrough --> copy0MBB
12254 MachineBasicBlock *thisMBB = BB;
12255 MachineFunction *F = BB->getParent();
12256 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12257 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012258 F->insert(It, copy0MBB);
12259 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012260
Bill Wendling730c07e2010-06-25 20:48:10 +000012261 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12262 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012263 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12264 if (!MI->killsRegister(X86::EFLAGS) &&
12265 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12266 copy0MBB->addLiveIn(X86::EFLAGS);
12267 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012268 }
12269
Dan Gohman14152b42010-07-06 20:24:04 +000012270 // Transfer the remainder of BB and its successor edges to sinkMBB.
12271 sinkMBB->splice(sinkMBB->begin(), BB,
12272 llvm::next(MachineBasicBlock::iterator(MI)),
12273 BB->end());
12274 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12275
12276 // Add the true and fallthrough blocks as its successors.
12277 BB->addSuccessor(copy0MBB);
12278 BB->addSuccessor(sinkMBB);
12279
12280 // Create the conditional branch instruction.
12281 unsigned Opc =
12282 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12283 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12284
Chris Lattner52600972009-09-02 05:57:00 +000012285 // copy0MBB:
12286 // %FalseValue = ...
12287 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012288 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012289
Chris Lattner52600972009-09-02 05:57:00 +000012290 // sinkMBB:
12291 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12292 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012293 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12294 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012295 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12296 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12297
Dan Gohman14152b42010-07-06 20:24:04 +000012298 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012299 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012300}
12301
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012302MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012303X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12304 bool Is64Bit) const {
12305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12306 DebugLoc DL = MI->getDebugLoc();
12307 MachineFunction *MF = BB->getParent();
12308 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12309
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012310 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012311
12312 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12313 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12314
12315 // BB:
12316 // ... [Till the alloca]
12317 // If stacklet is not large enough, jump to mallocMBB
12318 //
12319 // bumpMBB:
12320 // Allocate by subtracting from RSP
12321 // Jump to continueMBB
12322 //
12323 // mallocMBB:
12324 // Allocate by call to runtime
12325 //
12326 // continueMBB:
12327 // ...
12328 // [rest of original BB]
12329 //
12330
12331 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12332 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12333 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12334
12335 MachineRegisterInfo &MRI = MF->getRegInfo();
12336 const TargetRegisterClass *AddrRegClass =
12337 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12338
12339 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12340 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12341 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012342 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012343 sizeVReg = MI->getOperand(1).getReg(),
12344 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12345
12346 MachineFunction::iterator MBBIter = BB;
12347 ++MBBIter;
12348
12349 MF->insert(MBBIter, bumpMBB);
12350 MF->insert(MBBIter, mallocMBB);
12351 MF->insert(MBBIter, continueMBB);
12352
12353 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12354 (MachineBasicBlock::iterator(MI)), BB->end());
12355 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12356
12357 // Add code to the main basic block to check if the stack limit has been hit,
12358 // and if so, jump to mallocMBB otherwise to bumpMBB.
12359 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012360 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012361 .addReg(tmpSPVReg).addReg(sizeVReg);
12362 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012363 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012364 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012365 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12366
12367 // bumpMBB simply decreases the stack pointer, since we know the current
12368 // stacklet has enough space.
12369 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012370 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012371 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012372 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012373 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12374
12375 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012376 const uint32_t *RegMask =
12377 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012378 if (Is64Bit) {
12379 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12380 .addReg(sizeVReg);
12381 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012382 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012383 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012384 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012385 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012386 } else {
12387 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12388 .addImm(12);
12389 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12390 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012391 .addExternalSymbol("__morestack_allocate_stack_space")
12392 .addRegMask(RegMask)
12393 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012394 }
12395
12396 if (!Is64Bit)
12397 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12398 .addImm(16);
12399
12400 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12401 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12402 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12403
12404 // Set up the CFG correctly.
12405 BB->addSuccessor(bumpMBB);
12406 BB->addSuccessor(mallocMBB);
12407 mallocMBB->addSuccessor(continueMBB);
12408 bumpMBB->addSuccessor(continueMBB);
12409
12410 // Take care of the PHI nodes.
12411 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12412 MI->getOperand(0).getReg())
12413 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12414 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12415
12416 // Delete the original pseudo instruction.
12417 MI->eraseFromParent();
12418
12419 // And we're done.
12420 return continueMBB;
12421}
12422
12423MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012424X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012425 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012426 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12427 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012428
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012429 assert(!Subtarget->isTargetEnvMacho());
12430
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012431 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12432 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012433
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012434 if (Subtarget->isTargetWin64()) {
12435 if (Subtarget->isTargetCygMing()) {
12436 // ___chkstk(Mingw64):
12437 // Clobbers R10, R11, RAX and EFLAGS.
12438 // Updates RSP.
12439 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12440 .addExternalSymbol("___chkstk")
12441 .addReg(X86::RAX, RegState::Implicit)
12442 .addReg(X86::RSP, RegState::Implicit)
12443 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12444 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12445 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12446 } else {
12447 // __chkstk(MSVCRT): does not update stack pointer.
12448 // Clobbers R10, R11 and EFLAGS.
12449 // FIXME: RAX(allocated size) might be reused and not killed.
12450 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12451 .addExternalSymbol("__chkstk")
12452 .addReg(X86::RAX, RegState::Implicit)
12453 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12454 // RAX has the offset to subtracted from RSP.
12455 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12456 .addReg(X86::RSP)
12457 .addReg(X86::RAX);
12458 }
12459 } else {
12460 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012461 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12462
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012463 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12464 .addExternalSymbol(StackProbeSymbol)
12465 .addReg(X86::EAX, RegState::Implicit)
12466 .addReg(X86::ESP, RegState::Implicit)
12467 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12468 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12469 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12470 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012471
Dan Gohman14152b42010-07-06 20:24:04 +000012472 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012473 return BB;
12474}
Chris Lattner52600972009-09-02 05:57:00 +000012475
12476MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012477X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12478 MachineBasicBlock *BB) const {
12479 // This is pretty easy. We're taking the value that we received from
12480 // our load from the relocation, sticking it in either RDI (x86-64)
12481 // or EAX and doing an indirect call. The return value will then
12482 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012483 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012484 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012485 DebugLoc DL = MI->getDebugLoc();
12486 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012487
12488 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012489 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012490
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012491 // Get a register mask for the lowered call.
12492 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12493 // proper register mask.
12494 const uint32_t *RegMask =
12495 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012496 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012497 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12498 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012499 .addReg(X86::RIP)
12500 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012501 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012502 MI->getOperand(3).getTargetFlags())
12503 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012504 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012505 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012506 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012507 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012508 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12509 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012510 .addReg(0)
12511 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012512 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012513 MI->getOperand(3).getTargetFlags())
12514 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012515 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012516 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012517 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012518 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012519 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12520 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012521 .addReg(TII->getGlobalBaseReg(F))
12522 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012523 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012524 MI->getOperand(3).getTargetFlags())
12525 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012526 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012527 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012528 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012529 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012530
Dan Gohman14152b42010-07-06 20:24:04 +000012531 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012532 return BB;
12533}
12534
12535MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012536X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012537 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012538 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012539 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012540 case X86::TAILJMPd64:
12541 case X86::TAILJMPr64:
12542 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012543 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012544 case X86::TCRETURNdi64:
12545 case X86::TCRETURNri64:
12546 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012547 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012548 case X86::WIN_ALLOCA:
12549 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012550 case X86::SEG_ALLOCA_32:
12551 return EmitLoweredSegAlloca(MI, BB, false);
12552 case X86::SEG_ALLOCA_64:
12553 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012554 case X86::TLSCall_32:
12555 case X86::TLSCall_64:
12556 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012557 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 case X86::CMOV_FR32:
12559 case X86::CMOV_FR64:
12560 case X86::CMOV_V4F32:
12561 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012562 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012563 case X86::CMOV_V8F32:
12564 case X86::CMOV_V4F64:
12565 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012566 case X86::CMOV_GR16:
12567 case X86::CMOV_GR32:
12568 case X86::CMOV_RFP32:
12569 case X86::CMOV_RFP64:
12570 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012571 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012572
Dale Johannesen849f2142007-07-03 00:53:03 +000012573 case X86::FP32_TO_INT16_IN_MEM:
12574 case X86::FP32_TO_INT32_IN_MEM:
12575 case X86::FP32_TO_INT64_IN_MEM:
12576 case X86::FP64_TO_INT16_IN_MEM:
12577 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012578 case X86::FP64_TO_INT64_IN_MEM:
12579 case X86::FP80_TO_INT16_IN_MEM:
12580 case X86::FP80_TO_INT32_IN_MEM:
12581 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012582 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12583 DebugLoc DL = MI->getDebugLoc();
12584
Evan Cheng60c07e12006-07-05 22:17:51 +000012585 // Change the floating point control register to use "round towards zero"
12586 // mode when truncating to an integer value.
12587 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012588 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012589 addFrameReference(BuildMI(*BB, MI, DL,
12590 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012591
12592 // Load the old value of the high byte of the control word...
12593 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012594 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012595 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012596 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012597
12598 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012599 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012600 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012601
12602 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012603 addFrameReference(BuildMI(*BB, MI, DL,
12604 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012605
12606 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012607 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012608 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012609
12610 // Get the X86 opcode to use.
12611 unsigned Opc;
12612 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012613 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012614 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12615 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12616 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12617 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12618 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12619 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012620 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12621 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12622 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012623 }
12624
12625 X86AddressMode AM;
12626 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012627 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012628 AM.BaseType = X86AddressMode::RegBase;
12629 AM.Base.Reg = Op.getReg();
12630 } else {
12631 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012632 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012633 }
12634 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012635 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012636 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012637 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012638 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012639 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012640 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012641 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012642 AM.GV = Op.getGlobal();
12643 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012644 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012645 }
Dan Gohman14152b42010-07-06 20:24:04 +000012646 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012647 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012648
12649 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012650 addFrameReference(BuildMI(*BB, MI, DL,
12651 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012652
Dan Gohman14152b42010-07-06 20:24:04 +000012653 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012654 return BB;
12655 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012656 // String/text processing lowering.
12657 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012658 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012659 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12660 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012661 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012662 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12663 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012664 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012665 return EmitPCMP(MI, BB, 5, false /* in mem */);
12666 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012667 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012668 return EmitPCMP(MI, BB, 5, true /* in mem */);
12669
Eric Christopher228232b2010-11-30 07:20:12 +000012670 // Thread synchronization.
12671 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012672 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012673 case X86::MWAIT:
12674 return EmitMwait(MI, BB);
12675
Eric Christopherb120ab42009-08-18 22:50:32 +000012676 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012677 case X86::ATOMAND32:
12678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012679 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012682 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012683 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12685 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012686 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012687 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012688 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012689 case X86::ATOMXOR32:
12690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012691 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012692 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012693 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012694 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012695 case X86::ATOMNAND32:
12696 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012697 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012698 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012699 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012700 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012701 case X86::ATOMMIN32:
12702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12703 case X86::ATOMMAX32:
12704 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12705 case X86::ATOMUMIN32:
12706 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12707 case X86::ATOMUMAX32:
12708 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012709
12710 case X86::ATOMAND16:
12711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12712 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012713 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012714 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012715 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012716 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012718 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012719 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012720 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012721 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012722 case X86::ATOMXOR16:
12723 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12724 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012725 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012726 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012727 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012728 case X86::ATOMNAND16:
12729 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12730 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012731 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012732 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012733 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012734 case X86::ATOMMIN16:
12735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12736 case X86::ATOMMAX16:
12737 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12738 case X86::ATOMUMIN16:
12739 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12740 case X86::ATOMUMAX16:
12741 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12742
12743 case X86::ATOMAND8:
12744 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12745 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012746 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012747 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012748 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012749 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012751 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012752 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012753 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012754 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012755 case X86::ATOMXOR8:
12756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12757 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012758 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012759 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012760 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012761 case X86::ATOMNAND8:
12762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12763 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012764 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012765 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012766 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012767 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012768 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012769 case X86::ATOMAND64:
12770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012771 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012772 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012773 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012774 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012775 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12777 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012778 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012779 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012780 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012781 case X86::ATOMXOR64:
12782 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012783 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012784 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012785 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012786 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012787 case X86::ATOMNAND64:
12788 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12789 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012790 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012791 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012792 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012793 case X86::ATOMMIN64:
12794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12795 case X86::ATOMMAX64:
12796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12797 case X86::ATOMUMIN64:
12798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12799 case X86::ATOMUMAX64:
12800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012801
12802 // This group does 64-bit operations on a 32-bit host.
12803 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012805 X86::AND32rr, X86::AND32rr,
12806 X86::AND32ri, X86::AND32ri,
12807 false);
12808 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012809 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012810 X86::OR32rr, X86::OR32rr,
12811 X86::OR32ri, X86::OR32ri,
12812 false);
12813 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012814 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012815 X86::XOR32rr, X86::XOR32rr,
12816 X86::XOR32ri, X86::XOR32ri,
12817 false);
12818 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012819 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012820 X86::AND32rr, X86::AND32rr,
12821 X86::AND32ri, X86::AND32ri,
12822 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012823 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012824 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012825 X86::ADD32rr, X86::ADC32rr,
12826 X86::ADD32ri, X86::ADC32ri,
12827 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012828 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012829 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012830 X86::SUB32rr, X86::SBB32rr,
12831 X86::SUB32ri, X86::SBB32ri,
12832 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012833 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012834 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012835 X86::MOV32rr, X86::MOV32rr,
12836 X86::MOV32ri, X86::MOV32ri,
12837 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012838 case X86::VASTART_SAVE_XMM_REGS:
12839 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012840
12841 case X86::VAARG_64:
12842 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012843 }
12844}
12845
12846//===----------------------------------------------------------------------===//
12847// X86 Optimization Hooks
12848//===----------------------------------------------------------------------===//
12849
Dan Gohman475871a2008-07-27 21:46:04 +000012850void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012851 APInt &KnownZero,
12852 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012853 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012854 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012855 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012856 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012857 assert((Opc >= ISD::BUILTIN_OP_END ||
12858 Opc == ISD::INTRINSIC_WO_CHAIN ||
12859 Opc == ISD::INTRINSIC_W_CHAIN ||
12860 Opc == ISD::INTRINSIC_VOID) &&
12861 "Should use MaskedValueIsZero if you don't know whether Op"
12862 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012863
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012864 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012865 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012866 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012867 case X86ISD::ADD:
12868 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012869 case X86ISD::ADC:
12870 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012871 case X86ISD::SMUL:
12872 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012873 case X86ISD::INC:
12874 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012875 case X86ISD::OR:
12876 case X86ISD::XOR:
12877 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012878 // These nodes' second result is a boolean.
12879 if (Op.getResNo() == 0)
12880 break;
12881 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012882 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012883 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012884 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012885 case ISD::INTRINSIC_WO_CHAIN: {
12886 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12887 unsigned NumLoBits = 0;
12888 switch (IntId) {
12889 default: break;
12890 case Intrinsic::x86_sse_movmsk_ps:
12891 case Intrinsic::x86_avx_movmsk_ps_256:
12892 case Intrinsic::x86_sse2_movmsk_pd:
12893 case Intrinsic::x86_avx_movmsk_pd_256:
12894 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012895 case Intrinsic::x86_sse2_pmovmskb_128:
12896 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012897 // High bits of movmskp{s|d}, pmovmskb are known zero.
12898 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012899 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012900 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12901 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12902 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12903 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12904 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12905 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012906 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012907 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012908 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012909 break;
12910 }
12911 }
12912 break;
12913 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012914 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012915}
Chris Lattner259e97c2006-01-31 19:43:35 +000012916
Owen Andersonbc146b02010-09-21 20:42:50 +000012917unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12918 unsigned Depth) const {
12919 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12920 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12921 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012922
Owen Andersonbc146b02010-09-21 20:42:50 +000012923 // Fallback case.
12924 return 1;
12925}
12926
Evan Cheng206ee9d2006-07-07 08:33:52 +000012927/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012928/// node is a GlobalAddress + offset.
12929bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012930 const GlobalValue* &GA,
12931 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012932 if (N->getOpcode() == X86ISD::Wrapper) {
12933 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012934 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012935 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012936 return true;
12937 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012938 }
Evan Chengad4196b2008-05-12 19:56:52 +000012939 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012940}
12941
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012942/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12943/// same as extracting the high 128-bit part of 256-bit vector and then
12944/// inserting the result into the low part of a new 256-bit vector
12945static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12946 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012947 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012948
12949 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012950 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012951 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12952 SVOp->getMaskElt(j) >= 0)
12953 return false;
12954
12955 return true;
12956}
12957
12958/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12959/// same as extracting the low 128-bit part of 256-bit vector and then
12960/// inserting the result into the high part of a new 256-bit vector
12961static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12962 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012963 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012964
12965 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012966 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012967 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12968 SVOp->getMaskElt(j) >= 0)
12969 return false;
12970
12971 return true;
12972}
12973
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012974/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12975static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012976 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012977 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012978 DebugLoc dl = N->getDebugLoc();
12979 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12980 SDValue V1 = SVOp->getOperand(0);
12981 SDValue V2 = SVOp->getOperand(1);
12982 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012983 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012984
12985 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12986 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12987 //
12988 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012989 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012990 // V UNDEF BUILD_VECTOR UNDEF
12991 // \ / \ /
12992 // CONCAT_VECTOR CONCAT_VECTOR
12993 // \ /
12994 // \ /
12995 // RESULT: V + zero extended
12996 //
12997 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12998 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12999 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13000 return SDValue();
13001
13002 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13003 return SDValue();
13004
13005 // To match the shuffle mask, the first half of the mask should
13006 // be exactly the first vector, and all the rest a splat with the
13007 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013008 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013009 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13010 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13011 return SDValue();
13012
Chad Rosier3d1161e2012-01-03 21:05:52 +000013013 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13014 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013015 if (Ld->hasNUsesOfValue(1, 0)) {
13016 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13017 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13018 SDValue ResNode =
13019 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13020 Ld->getMemoryVT(),
13021 Ld->getPointerInfo(),
13022 Ld->getAlignment(),
13023 false/*isVolatile*/, true/*ReadMem*/,
13024 false/*WriteMem*/);
13025 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13026 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013027 }
13028
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013029 // Emit a zeroed vector and insert the desired subvector on its
13030 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013031 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013032 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013033 return DCI.CombineTo(N, InsV);
13034 }
13035
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013036 //===--------------------------------------------------------------------===//
13037 // Combine some shuffles into subvector extracts and inserts:
13038 //
13039
13040 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13041 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013042 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13043 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013044 return DCI.CombineTo(N, InsV);
13045 }
13046
13047 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13048 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013049 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13050 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013051 return DCI.CombineTo(N, InsV);
13052 }
13053
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013054 return SDValue();
13055}
13056
13057/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013058static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013059 TargetLowering::DAGCombinerInfo &DCI,
13060 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013061 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013062 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013063
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013064 // Don't create instructions with illegal types after legalize types has run.
13065 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13066 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13067 return SDValue();
13068
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013069 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13070 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13071 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013072 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013073
13074 // Only handle 128 wide vector from here on.
13075 if (VT.getSizeInBits() != 128)
13076 return SDValue();
13077
13078 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13079 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13080 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013081 SmallVector<SDValue, 16> Elts;
13082 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013083 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013084
Nate Begemanfdea31a2010-03-24 20:49:50 +000013085 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013086}
Evan Chengd880b972008-05-09 21:53:03 +000013087
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013088
Craig Topperc16f8512012-04-25 06:39:39 +000013089/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013090/// a sequence of vector shuffle operations.
13091/// It is possible when we truncate 256-bit vector to 128-bit vector
13092
13093SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13094 DAGCombinerInfo &DCI) const {
13095 if (!DCI.isBeforeLegalizeOps())
13096 return SDValue();
13097
Craig Topper3ef43cf2012-04-24 06:36:35 +000013098 if (!Subtarget->hasAVX())
13099 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013100
13101 EVT VT = N->getValueType(0);
13102 SDValue Op = N->getOperand(0);
13103 EVT OpVT = Op.getValueType();
13104 DebugLoc dl = N->getDebugLoc();
13105
13106 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13107
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013108 if (Subtarget->hasAVX2()) {
13109 // AVX2: v4i64 -> v4i32
13110
13111 // VPERMD
13112 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13113
13114 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13115 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13116 ShufMask);
13117
Craig Topperd63fa652012-04-22 18:51:37 +000013118 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13119 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013120 }
13121
13122 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013123 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013124 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013125
13126 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013127 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013128
13129 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13130 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13131
13132 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013133 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013134
Craig Topperd63fa652012-04-22 18:51:37 +000013135 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13136 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013137
13138 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013139 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013140
Elena Demikhovsky73252572012-02-01 10:33:05 +000013141 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013142 }
Craig Topperd63fa652012-04-22 18:51:37 +000013143
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013144 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13145
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013146 if (Subtarget->hasAVX2()) {
13147 // AVX2: v8i32 -> v8i16
13148
13149 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013150
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013151 // PSHUFB
13152 SmallVector<SDValue,32> pshufbMask;
13153 for (unsigned i = 0; i < 2; ++i) {
13154 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13155 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13156 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13157 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13158 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13159 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13160 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13161 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13162 for (unsigned j = 0; j < 8; ++j)
13163 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13164 }
Craig Topperd63fa652012-04-22 18:51:37 +000013165 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13166 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013167 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13168
13169 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13170
13171 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013172 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013173 &ShufMask[0]);
13174
Craig Topperd63fa652012-04-22 18:51:37 +000013175 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13176 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013177
13178 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13179 }
13180
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013181 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013182 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013183
13184 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013185 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013186
13187 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13188 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13189
13190 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013191 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13192 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013193
Craig Topperd63fa652012-04-22 18:51:37 +000013194 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013195 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013196 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013197 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013198
13199 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13200 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13201
13202 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013203 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013204
Elena Demikhovsky73252572012-02-01 10:33:05 +000013205 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013206 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013207 }
13208
13209 return SDValue();
13210}
13211
Craig Topper89f4e662012-03-20 07:17:59 +000013212/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13213/// specific shuffle of a load can be folded into a single element load.
13214/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13215/// shuffles have been customed lowered so we need to handle those here.
13216static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13217 TargetLowering::DAGCombinerInfo &DCI) {
13218 if (DCI.isBeforeLegalizeOps())
13219 return SDValue();
13220
13221 SDValue InVec = N->getOperand(0);
13222 SDValue EltNo = N->getOperand(1);
13223
13224 if (!isa<ConstantSDNode>(EltNo))
13225 return SDValue();
13226
13227 EVT VT = InVec.getValueType();
13228
13229 bool HasShuffleIntoBitcast = false;
13230 if (InVec.getOpcode() == ISD::BITCAST) {
13231 // Don't duplicate a load with other uses.
13232 if (!InVec.hasOneUse())
13233 return SDValue();
13234 EVT BCVT = InVec.getOperand(0).getValueType();
13235 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13236 return SDValue();
13237 InVec = InVec.getOperand(0);
13238 HasShuffleIntoBitcast = true;
13239 }
13240
13241 if (!isTargetShuffle(InVec.getOpcode()))
13242 return SDValue();
13243
13244 // Don't duplicate a load with other uses.
13245 if (!InVec.hasOneUse())
13246 return SDValue();
13247
13248 SmallVector<int, 16> ShuffleMask;
13249 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013250 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13251 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013252 return SDValue();
13253
13254 // Select the input vector, guarding against out of range extract vector.
13255 unsigned NumElems = VT.getVectorNumElements();
13256 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13257 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13258 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13259 : InVec.getOperand(1);
13260
13261 // If inputs to shuffle are the same for both ops, then allow 2 uses
13262 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13263
13264 if (LdNode.getOpcode() == ISD::BITCAST) {
13265 // Don't duplicate a load with other uses.
13266 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13267 return SDValue();
13268
13269 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13270 LdNode = LdNode.getOperand(0);
13271 }
13272
13273 if (!ISD::isNormalLoad(LdNode.getNode()))
13274 return SDValue();
13275
13276 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13277
13278 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13279 return SDValue();
13280
13281 if (HasShuffleIntoBitcast) {
13282 // If there's a bitcast before the shuffle, check if the load type and
13283 // alignment is valid.
13284 unsigned Align = LN0->getAlignment();
13285 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13286 unsigned NewAlign = TLI.getTargetData()->
13287 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13288
13289 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13290 return SDValue();
13291 }
13292
13293 // All checks match so transform back to vector_shuffle so that DAG combiner
13294 // can finish the job
13295 DebugLoc dl = N->getDebugLoc();
13296
13297 // Create shuffle node taking into account the case that its a unary shuffle
13298 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13299 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13300 InVec.getOperand(0), Shuffle,
13301 &ShuffleMask[0]);
13302 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13303 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13304 EltNo);
13305}
13306
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013307/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13308/// generation and convert it from being a bunch of shuffles and extracts
13309/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013310static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013311 TargetLowering::DAGCombinerInfo &DCI) {
13312 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13313 if (NewOp.getNode())
13314 return NewOp;
13315
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013316 SDValue InputVector = N->getOperand(0);
13317
13318 // Only operate on vectors of 4 elements, where the alternative shuffling
13319 // gets to be more expensive.
13320 if (InputVector.getValueType() != MVT::v4i32)
13321 return SDValue();
13322
13323 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13324 // single use which is a sign-extend or zero-extend, and all elements are
13325 // used.
13326 SmallVector<SDNode *, 4> Uses;
13327 unsigned ExtractedElements = 0;
13328 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13329 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13330 if (UI.getUse().getResNo() != InputVector.getResNo())
13331 return SDValue();
13332
13333 SDNode *Extract = *UI;
13334 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13335 return SDValue();
13336
13337 if (Extract->getValueType(0) != MVT::i32)
13338 return SDValue();
13339 if (!Extract->hasOneUse())
13340 return SDValue();
13341 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13342 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13343 return SDValue();
13344 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13345 return SDValue();
13346
13347 // Record which element was extracted.
13348 ExtractedElements |=
13349 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13350
13351 Uses.push_back(Extract);
13352 }
13353
13354 // If not all the elements were used, this may not be worthwhile.
13355 if (ExtractedElements != 15)
13356 return SDValue();
13357
13358 // Ok, we've now decided to do the transformation.
13359 DebugLoc dl = InputVector.getDebugLoc();
13360
13361 // Store the value to a temporary stack slot.
13362 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013363 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13364 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013365
13366 // Replace each use (extract) with a load of the appropriate element.
13367 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13368 UE = Uses.end(); UI != UE; ++UI) {
13369 SDNode *Extract = *UI;
13370
Nadav Rotem86694292011-05-17 08:31:57 +000013371 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013372 SDValue Idx = Extract->getOperand(1);
13373 unsigned EltSize =
13374 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13375 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013376 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013377 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13378
Nadav Rotem86694292011-05-17 08:31:57 +000013379 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013380 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013381
13382 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013383 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013384 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013385 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013386
13387 // Replace the exact with the load.
13388 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13389 }
13390
13391 // The replacement was made in place; don't return anything.
13392 return SDValue();
13393}
13394
Duncan Sands6bcd2192011-09-17 16:49:39 +000013395/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13396/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013397static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013398 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013399 const X86Subtarget *Subtarget) {
13400 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013401 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013402 // Get the LHS/RHS of the select.
13403 SDValue LHS = N->getOperand(1);
13404 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013405 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013406
Dan Gohman670e5392009-09-21 18:03:22 +000013407 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013408 // instructions match the semantics of the common C idiom x<y?x:y but not
13409 // x<=y?x:y, because of how they handle negative zero (which can be
13410 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013411 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13412 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013413 (Subtarget->hasSSE2() ||
13414 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013415 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013416
Chris Lattner47b4ce82009-03-11 05:48:52 +000013417 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013418 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013419 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13420 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013421 switch (CC) {
13422 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013423 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013424 // Converting this to a min would handle NaNs incorrectly, and swapping
13425 // the operands would cause it to handle comparisons between positive
13426 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013427 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013428 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013429 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13430 break;
13431 std::swap(LHS, RHS);
13432 }
Dan Gohman670e5392009-09-21 18:03:22 +000013433 Opcode = X86ISD::FMIN;
13434 break;
13435 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013436 // Converting this to a min would handle comparisons between positive
13437 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013438 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013439 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13440 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013441 Opcode = X86ISD::FMIN;
13442 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013444 // Converting this to a min would handle both negative zeros and NaNs
13445 // incorrectly, but we can swap the operands to fix both.
13446 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013447 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013448 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013449 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013450 Opcode = X86ISD::FMIN;
13451 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013452
Dan Gohman670e5392009-09-21 18:03:22 +000013453 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013454 // Converting this to a max would handle comparisons between positive
13455 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013456 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013457 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013458 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013459 Opcode = X86ISD::FMAX;
13460 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013462 // Converting this to a max would handle NaNs incorrectly, and swapping
13463 // the operands would cause it to handle comparisons between positive
13464 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013465 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013466 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013467 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13468 break;
13469 std::swap(LHS, RHS);
13470 }
Dan Gohman670e5392009-09-21 18:03:22 +000013471 Opcode = X86ISD::FMAX;
13472 break;
13473 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013474 // Converting this to a max would handle both negative zeros and NaNs
13475 // incorrectly, but we can swap the operands to fix both.
13476 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013477 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013478 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013479 case ISD::SETGE:
13480 Opcode = X86ISD::FMAX;
13481 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013482 }
Dan Gohman670e5392009-09-21 18:03:22 +000013483 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013484 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13485 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013486 switch (CC) {
13487 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013488 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013489 // Converting this to a min would handle comparisons between positive
13490 // and negative zero incorrectly, and swapping the operands would
13491 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013492 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013493 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013494 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013495 break;
13496 std::swap(LHS, RHS);
13497 }
Dan Gohman670e5392009-09-21 18:03:22 +000013498 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013499 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013500 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013501 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013502 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013503 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13504 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013505 Opcode = X86ISD::FMIN;
13506 break;
13507 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013508 // Converting this to a min would handle both negative zeros and NaNs
13509 // incorrectly, but we can swap the operands to fix both.
13510 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013511 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013512 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 case ISD::SETGE:
13514 Opcode = X86ISD::FMIN;
13515 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013516
Dan Gohman670e5392009-09-21 18:03:22 +000013517 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013518 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013519 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013520 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013521 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013522 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013523 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013524 // Converting this to a max would handle comparisons between positive
13525 // and negative zero incorrectly, and swapping the operands would
13526 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013527 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013528 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013529 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013530 break;
13531 std::swap(LHS, RHS);
13532 }
Dan Gohman670e5392009-09-21 18:03:22 +000013533 Opcode = X86ISD::FMAX;
13534 break;
13535 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013536 // Converting this to a max would handle both negative zeros and NaNs
13537 // incorrectly, but we can swap the operands to fix both.
13538 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013539 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013540 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013541 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013542 Opcode = X86ISD::FMAX;
13543 break;
13544 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013545 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013546
Chris Lattner47b4ce82009-03-11 05:48:52 +000013547 if (Opcode)
13548 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013549 }
Eric Christopherfd179292009-08-27 18:07:15 +000013550
Chris Lattnerd1980a52009-03-12 06:52:53 +000013551 // If this is a select between two integer constants, try to do some
13552 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013553 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13554 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013555 // Don't do this for crazy integer types.
13556 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13557 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013558 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013559 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013560
Chris Lattnercee56e72009-03-13 05:53:31 +000013561 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013562 // Efficiently invertible.
13563 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13564 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13565 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13566 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013567 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013568 }
Eric Christopherfd179292009-08-27 18:07:15 +000013569
Chris Lattnerd1980a52009-03-12 06:52:53 +000013570 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013571 if (FalseC->getAPIntValue() == 0 &&
13572 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013573 if (NeedsCondInvert) // Invert the condition if needed.
13574 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13575 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013576
Chris Lattnerd1980a52009-03-12 06:52:53 +000013577 // Zero extend the condition if needed.
13578 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013579
Chris Lattnercee56e72009-03-13 05:53:31 +000013580 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013581 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013582 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013583 }
Eric Christopherfd179292009-08-27 18:07:15 +000013584
Chris Lattner97a29a52009-03-13 05:22:11 +000013585 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013586 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013587 if (NeedsCondInvert) // Invert the condition if needed.
13588 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13589 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013590
Chris Lattner97a29a52009-03-13 05:22:11 +000013591 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013592 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13593 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013594 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013595 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013596 }
Eric Christopherfd179292009-08-27 18:07:15 +000013597
Chris Lattnercee56e72009-03-13 05:53:31 +000013598 // Optimize cases that will turn into an LEA instruction. This requires
13599 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013600 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013601 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013602 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013603
Chris Lattnercee56e72009-03-13 05:53:31 +000013604 bool isFastMultiplier = false;
13605 if (Diff < 10) {
13606 switch ((unsigned char)Diff) {
13607 default: break;
13608 case 1: // result = add base, cond
13609 case 2: // result = lea base( , cond*2)
13610 case 3: // result = lea base(cond, cond*2)
13611 case 4: // result = lea base( , cond*4)
13612 case 5: // result = lea base(cond, cond*4)
13613 case 8: // result = lea base( , cond*8)
13614 case 9: // result = lea base(cond, cond*8)
13615 isFastMultiplier = true;
13616 break;
13617 }
13618 }
Eric Christopherfd179292009-08-27 18:07:15 +000013619
Chris Lattnercee56e72009-03-13 05:53:31 +000013620 if (isFastMultiplier) {
13621 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13622 if (NeedsCondInvert) // Invert the condition if needed.
13623 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13624 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013625
Chris Lattnercee56e72009-03-13 05:53:31 +000013626 // Zero extend the condition if needed.
13627 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13628 Cond);
13629 // Scale the condition by the difference.
13630 if (Diff != 1)
13631 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13632 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnercee56e72009-03-13 05:53:31 +000013634 // Add the base if non-zero.
13635 if (FalseC->getAPIntValue() != 0)
13636 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13637 SDValue(FalseC, 0));
13638 return Cond;
13639 }
Eric Christopherfd179292009-08-27 18:07:15 +000013640 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013641 }
13642 }
Eric Christopherfd179292009-08-27 18:07:15 +000013643
Evan Cheng56f582d2012-01-04 01:41:39 +000013644 // Canonicalize max and min:
13645 // (x > y) ? x : y -> (x >= y) ? x : y
13646 // (x < y) ? x : y -> (x <= y) ? x : y
13647 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13648 // the need for an extra compare
13649 // against zero. e.g.
13650 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13651 // subl %esi, %edi
13652 // testl %edi, %edi
13653 // movl $0, %eax
13654 // cmovgl %edi, %eax
13655 // =>
13656 // xorl %eax, %eax
13657 // subl %esi, $edi
13658 // cmovsl %eax, %edi
13659 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13660 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13661 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13662 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13663 switch (CC) {
13664 default: break;
13665 case ISD::SETLT:
13666 case ISD::SETGT: {
13667 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13668 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13669 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13670 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13671 }
13672 }
13673 }
13674
Nadav Rotemcc616562012-01-15 19:27:55 +000013675 // If we know that this node is legal then we know that it is going to be
13676 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13677 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13678 // to simplify previous instructions.
13679 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13680 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013681 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013682 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013683
13684 // Don't optimize vector selects that map to mask-registers.
13685 if (BitWidth == 1)
13686 return SDValue();
13687
Nadav Rotemcc616562012-01-15 19:27:55 +000013688 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13689 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13690
13691 APInt KnownZero, KnownOne;
13692 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13693 DCI.isBeforeLegalizeOps());
13694 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13695 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13696 DCI.CommitTargetLoweringOpt(TLO);
13697 }
13698
Dan Gohman475871a2008-07-27 21:46:04 +000013699 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013700}
13701
Chris Lattnerd1980a52009-03-12 06:52:53 +000013702/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13703static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13704 TargetLowering::DAGCombinerInfo &DCI) {
13705 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013706
Chris Lattnerd1980a52009-03-12 06:52:53 +000013707 // If the flag operand isn't dead, don't touch this CMOV.
13708 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13709 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013710
Evan Chengb5a55d92011-05-24 01:48:22 +000013711 SDValue FalseOp = N->getOperand(0);
13712 SDValue TrueOp = N->getOperand(1);
13713 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13714 SDValue Cond = N->getOperand(3);
13715 if (CC == X86::COND_E || CC == X86::COND_NE) {
13716 switch (Cond.getOpcode()) {
13717 default: break;
13718 case X86ISD::BSR:
13719 case X86ISD::BSF:
13720 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13721 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13722 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13723 }
13724 }
13725
Chris Lattnerd1980a52009-03-12 06:52:53 +000013726 // If this is a select between two integer constants, try to do some
13727 // optimizations. Note that the operands are ordered the opposite of SELECT
13728 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013729 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13730 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013731 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13732 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013733 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13734 CC = X86::GetOppositeBranchCondition(CC);
13735 std::swap(TrueC, FalseC);
13736 }
Eric Christopherfd179292009-08-27 18:07:15 +000013737
Chris Lattnerd1980a52009-03-12 06:52:53 +000013738 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013739 // This is efficient for any integer data type (including i8/i16) and
13740 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013741 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013742 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13743 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013744
Chris Lattnerd1980a52009-03-12 06:52:53 +000013745 // Zero extend the condition if needed.
13746 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013747
Chris Lattnerd1980a52009-03-12 06:52:53 +000013748 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13749 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013750 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013751 if (N->getNumValues() == 2) // Dead flag value?
13752 return DCI.CombineTo(N, Cond, SDValue());
13753 return Cond;
13754 }
Eric Christopherfd179292009-08-27 18:07:15 +000013755
Chris Lattnercee56e72009-03-13 05:53:31 +000013756 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13757 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013758 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013759 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13760 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013761
Chris Lattner97a29a52009-03-13 05:22:11 +000013762 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013763 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13764 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013765 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13766 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013767
Chris Lattner97a29a52009-03-13 05:22:11 +000013768 if (N->getNumValues() == 2) // Dead flag value?
13769 return DCI.CombineTo(N, Cond, SDValue());
13770 return Cond;
13771 }
Eric Christopherfd179292009-08-27 18:07:15 +000013772
Chris Lattnercee56e72009-03-13 05:53:31 +000013773 // Optimize cases that will turn into an LEA instruction. This requires
13774 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013775 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013776 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013777 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013778
Chris Lattnercee56e72009-03-13 05:53:31 +000013779 bool isFastMultiplier = false;
13780 if (Diff < 10) {
13781 switch ((unsigned char)Diff) {
13782 default: break;
13783 case 1: // result = add base, cond
13784 case 2: // result = lea base( , cond*2)
13785 case 3: // result = lea base(cond, cond*2)
13786 case 4: // result = lea base( , cond*4)
13787 case 5: // result = lea base(cond, cond*4)
13788 case 8: // result = lea base( , cond*8)
13789 case 9: // result = lea base(cond, cond*8)
13790 isFastMultiplier = true;
13791 break;
13792 }
13793 }
Eric Christopherfd179292009-08-27 18:07:15 +000013794
Chris Lattnercee56e72009-03-13 05:53:31 +000013795 if (isFastMultiplier) {
13796 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013797 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13798 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013799 // Zero extend the condition if needed.
13800 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13801 Cond);
13802 // Scale the condition by the difference.
13803 if (Diff != 1)
13804 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13805 DAG.getConstant(Diff, Cond.getValueType()));
13806
13807 // Add the base if non-zero.
13808 if (FalseC->getAPIntValue() != 0)
13809 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13810 SDValue(FalseC, 0));
13811 if (N->getNumValues() == 2) // Dead flag value?
13812 return DCI.CombineTo(N, Cond, SDValue());
13813 return Cond;
13814 }
Eric Christopherfd179292009-08-27 18:07:15 +000013815 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013816 }
13817 }
13818 return SDValue();
13819}
13820
13821
Evan Cheng0b0cd912009-03-28 05:57:29 +000013822/// PerformMulCombine - Optimize a single multiply with constant into two
13823/// in order to implement it with two cheaper instructions, e.g.
13824/// LEA + SHL, LEA + LEA.
13825static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13826 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013827 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13828 return SDValue();
13829
Owen Andersone50ed302009-08-10 22:56:29 +000013830 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013831 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013832 return SDValue();
13833
13834 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13835 if (!C)
13836 return SDValue();
13837 uint64_t MulAmt = C->getZExtValue();
13838 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13839 return SDValue();
13840
13841 uint64_t MulAmt1 = 0;
13842 uint64_t MulAmt2 = 0;
13843 if ((MulAmt % 9) == 0) {
13844 MulAmt1 = 9;
13845 MulAmt2 = MulAmt / 9;
13846 } else if ((MulAmt % 5) == 0) {
13847 MulAmt1 = 5;
13848 MulAmt2 = MulAmt / 5;
13849 } else if ((MulAmt % 3) == 0) {
13850 MulAmt1 = 3;
13851 MulAmt2 = MulAmt / 3;
13852 }
13853 if (MulAmt2 &&
13854 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13855 DebugLoc DL = N->getDebugLoc();
13856
13857 if (isPowerOf2_64(MulAmt2) &&
13858 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13859 // If second multiplifer is pow2, issue it first. We want the multiply by
13860 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13861 // is an add.
13862 std::swap(MulAmt1, MulAmt2);
13863
13864 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013865 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013866 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013867 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013868 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013869 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013870 DAG.getConstant(MulAmt1, VT));
13871
Eric Christopherfd179292009-08-27 18:07:15 +000013872 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013873 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013874 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013875 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013876 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013877 DAG.getConstant(MulAmt2, VT));
13878
13879 // Do not add new nodes to DAG combiner worklist.
13880 DCI.CombineTo(N, NewMul, false);
13881 }
13882 return SDValue();
13883}
13884
Evan Chengad9c0a32009-12-15 00:53:42 +000013885static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13886 SDValue N0 = N->getOperand(0);
13887 SDValue N1 = N->getOperand(1);
13888 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13889 EVT VT = N0.getValueType();
13890
13891 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13892 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013893 if (VT.isInteger() && !VT.isVector() &&
13894 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013895 N0.getOperand(1).getOpcode() == ISD::Constant) {
13896 SDValue N00 = N0.getOperand(0);
13897 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13898 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13899 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13900 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13901 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13902 APInt ShAmt = N1C->getAPIntValue();
13903 Mask = Mask.shl(ShAmt);
13904 if (Mask != 0)
13905 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13906 N00, DAG.getConstant(Mask, VT));
13907 }
13908 }
13909
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013910
13911 // Hardware support for vector shifts is sparse which makes us scalarize the
13912 // vector operations in many cases. Also, on sandybridge ADD is faster than
13913 // shl.
13914 // (shl V, 1) -> add V,V
13915 if (isSplatVector(N1.getNode())) {
13916 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13917 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13918 // We shift all of the values by one. In many cases we do not have
13919 // hardware support for this operation. This is better expressed as an ADD
13920 // of two values.
13921 if (N1C && (1 == N1C->getZExtValue())) {
13922 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13923 }
13924 }
13925
Evan Chengad9c0a32009-12-15 00:53:42 +000013926 return SDValue();
13927}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013928
Nate Begeman740ab032009-01-26 00:52:55 +000013929/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13930/// when possible.
13931static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013932 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013933 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013934 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013935 if (N->getOpcode() == ISD::SHL) {
13936 SDValue V = PerformSHLCombine(N, DAG);
13937 if (V.getNode()) return V;
13938 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013939
Nate Begeman740ab032009-01-26 00:52:55 +000013940 // On X86 with SSE2 support, we can transform this to a vector shift if
13941 // all elements are shifted by the same amount. We can't do this in legalize
13942 // because the a constant vector is typically transformed to a constant pool
13943 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013944 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013945 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013946
Craig Topper7be5dfd2011-11-12 09:58:49 +000013947 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13948 (!Subtarget->hasAVX2() ||
13949 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013950 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013951
Mon P Wang3becd092009-01-28 08:12:05 +000013952 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013953 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013954 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013955 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013956 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13957 unsigned NumElts = VT.getVectorNumElements();
13958 unsigned i = 0;
13959 for (; i != NumElts; ++i) {
13960 SDValue Arg = ShAmtOp.getOperand(i);
13961 if (Arg.getOpcode() == ISD::UNDEF) continue;
13962 BaseShAmt = Arg;
13963 break;
13964 }
Craig Topper37c26772012-01-17 04:44:50 +000013965 // Handle the case where the build_vector is all undef
13966 // FIXME: Should DAG allow this?
13967 if (i == NumElts)
13968 return SDValue();
13969
Mon P Wang3becd092009-01-28 08:12:05 +000013970 for (; i != NumElts; ++i) {
13971 SDValue Arg = ShAmtOp.getOperand(i);
13972 if (Arg.getOpcode() == ISD::UNDEF) continue;
13973 if (Arg != BaseShAmt) {
13974 return SDValue();
13975 }
13976 }
13977 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013978 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013979 SDValue InVec = ShAmtOp.getOperand(0);
13980 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13981 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13982 unsigned i = 0;
13983 for (; i != NumElts; ++i) {
13984 SDValue Arg = InVec.getOperand(i);
13985 if (Arg.getOpcode() == ISD::UNDEF) continue;
13986 BaseShAmt = Arg;
13987 break;
13988 }
13989 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13990 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013991 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013992 if (C->getZExtValue() == SplatIdx)
13993 BaseShAmt = InVec.getOperand(1);
13994 }
13995 }
Mon P Wang845b1892012-02-01 22:15:20 +000013996 if (BaseShAmt.getNode() == 0) {
13997 // Don't create instructions with illegal types after legalize
13998 // types has run.
13999 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14000 !DCI.isBeforeLegalize())
14001 return SDValue();
14002
Mon P Wangefa42202009-09-03 19:56:25 +000014003 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14004 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014005 }
Mon P Wang3becd092009-01-28 08:12:05 +000014006 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014007 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014008
Mon P Wangefa42202009-09-03 19:56:25 +000014009 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014010 if (EltVT.bitsGT(MVT::i32))
14011 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14012 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014013 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014014
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014015 // The shift amount is identical so we can do a vector shift.
14016 SDValue ValOp = N->getOperand(0);
14017 switch (N->getOpcode()) {
14018 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014019 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014020 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014021 switch (VT.getSimpleVT().SimpleTy) {
14022 default: return SDValue();
14023 case MVT::v2i64:
14024 case MVT::v4i32:
14025 case MVT::v8i16:
14026 case MVT::v4i64:
14027 case MVT::v8i32:
14028 case MVT::v16i16:
14029 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14030 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014031 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014032 switch (VT.getSimpleVT().SimpleTy) {
14033 default: return SDValue();
14034 case MVT::v4i32:
14035 case MVT::v8i16:
14036 case MVT::v8i32:
14037 case MVT::v16i16:
14038 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14039 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014040 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014041 switch (VT.getSimpleVT().SimpleTy) {
14042 default: return SDValue();
14043 case MVT::v2i64:
14044 case MVT::v4i32:
14045 case MVT::v8i16:
14046 case MVT::v4i64:
14047 case MVT::v8i32:
14048 case MVT::v16i16:
14049 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14050 }
Nate Begeman740ab032009-01-26 00:52:55 +000014051 }
Nate Begeman740ab032009-01-26 00:52:55 +000014052}
14053
Nate Begemanb65c1752010-12-17 22:55:37 +000014054
Stuart Hastings865f0932011-06-03 23:53:54 +000014055// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14056// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14057// and friends. Likewise for OR -> CMPNEQSS.
14058static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14059 TargetLowering::DAGCombinerInfo &DCI,
14060 const X86Subtarget *Subtarget) {
14061 unsigned opcode;
14062
14063 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14064 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014065 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014066 SDValue N0 = N->getOperand(0);
14067 SDValue N1 = N->getOperand(1);
14068 SDValue CMP0 = N0->getOperand(1);
14069 SDValue CMP1 = N1->getOperand(1);
14070 DebugLoc DL = N->getDebugLoc();
14071
14072 // The SETCCs should both refer to the same CMP.
14073 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14074 return SDValue();
14075
14076 SDValue CMP00 = CMP0->getOperand(0);
14077 SDValue CMP01 = CMP0->getOperand(1);
14078 EVT VT = CMP00.getValueType();
14079
14080 if (VT == MVT::f32 || VT == MVT::f64) {
14081 bool ExpectingFlags = false;
14082 // Check for any users that want flags:
14083 for (SDNode::use_iterator UI = N->use_begin(),
14084 UE = N->use_end();
14085 !ExpectingFlags && UI != UE; ++UI)
14086 switch (UI->getOpcode()) {
14087 default:
14088 case ISD::BR_CC:
14089 case ISD::BRCOND:
14090 case ISD::SELECT:
14091 ExpectingFlags = true;
14092 break;
14093 case ISD::CopyToReg:
14094 case ISD::SIGN_EXTEND:
14095 case ISD::ZERO_EXTEND:
14096 case ISD::ANY_EXTEND:
14097 break;
14098 }
14099
14100 if (!ExpectingFlags) {
14101 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14102 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14103
14104 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14105 X86::CondCode tmp = cc0;
14106 cc0 = cc1;
14107 cc1 = tmp;
14108 }
14109
14110 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14111 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14112 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14113 X86ISD::NodeType NTOperator = is64BitFP ?
14114 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14115 // FIXME: need symbolic constants for these magic numbers.
14116 // See X86ATTInstPrinter.cpp:printSSECC().
14117 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14118 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14119 DAG.getConstant(x86cc, MVT::i8));
14120 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14121 OnesOrZeroesF);
14122 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14123 DAG.getConstant(1, MVT::i32));
14124 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14125 return OneBitOfTruth;
14126 }
14127 }
14128 }
14129 }
14130 return SDValue();
14131}
14132
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014133/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14134/// so it can be folded inside ANDNP.
14135static bool CanFoldXORWithAllOnes(const SDNode *N) {
14136 EVT VT = N->getValueType(0);
14137
14138 // Match direct AllOnes for 128 and 256-bit vectors
14139 if (ISD::isBuildVectorAllOnes(N))
14140 return true;
14141
14142 // Look through a bit convert.
14143 if (N->getOpcode() == ISD::BITCAST)
14144 N = N->getOperand(0).getNode();
14145
14146 // Sometimes the operand may come from a insert_subvector building a 256-bit
14147 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014148 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014149 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14150 SDValue V1 = N->getOperand(0);
14151 SDValue V2 = N->getOperand(1);
14152
14153 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14154 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14155 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14156 ISD::isBuildVectorAllOnes(V2.getNode()))
14157 return true;
14158 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014159
14160 return false;
14161}
14162
Nate Begemanb65c1752010-12-17 22:55:37 +000014163static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14164 TargetLowering::DAGCombinerInfo &DCI,
14165 const X86Subtarget *Subtarget) {
14166 if (DCI.isBeforeLegalizeOps())
14167 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014168
Stuart Hastings865f0932011-06-03 23:53:54 +000014169 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14170 if (R.getNode())
14171 return R;
14172
Craig Topper54a11172011-10-14 07:06:56 +000014173 EVT VT = N->getValueType(0);
14174
Craig Topperb4c94572011-10-21 06:55:01 +000014175 // Create ANDN, BLSI, and BLSR instructions
14176 // BLSI is X & (-X)
14177 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014178 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14179 SDValue N0 = N->getOperand(0);
14180 SDValue N1 = N->getOperand(1);
14181 DebugLoc DL = N->getDebugLoc();
14182
14183 // Check LHS for not
14184 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14185 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14186 // Check RHS for not
14187 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14188 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14189
Craig Topperb4c94572011-10-21 06:55:01 +000014190 // Check LHS for neg
14191 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14192 isZero(N0.getOperand(0)))
14193 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14194
14195 // Check RHS for neg
14196 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14197 isZero(N1.getOperand(0)))
14198 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14199
14200 // Check LHS for X-1
14201 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14202 isAllOnes(N0.getOperand(1)))
14203 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14204
14205 // Check RHS for X-1
14206 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14207 isAllOnes(N1.getOperand(1)))
14208 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14209
Craig Topper54a11172011-10-14 07:06:56 +000014210 return SDValue();
14211 }
14212
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014213 // Want to form ANDNP nodes:
14214 // 1) In the hopes of then easily combining them with OR and AND nodes
14215 // to form PBLEND/PSIGN.
14216 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014217 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014218 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014219
Nate Begemanb65c1752010-12-17 22:55:37 +000014220 SDValue N0 = N->getOperand(0);
14221 SDValue N1 = N->getOperand(1);
14222 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014223
Nate Begemanb65c1752010-12-17 22:55:37 +000014224 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014225 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014226 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14227 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014228 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014229
14230 // Check RHS for vnot
14231 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014232 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14233 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014234 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014235
Nate Begemanb65c1752010-12-17 22:55:37 +000014236 return SDValue();
14237}
14238
Evan Cheng760d1942010-01-04 21:22:48 +000014239static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014240 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014241 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014242 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014243 return SDValue();
14244
Stuart Hastings865f0932011-06-03 23:53:54 +000014245 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14246 if (R.getNode())
14247 return R;
14248
Evan Cheng760d1942010-01-04 21:22:48 +000014249 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014250
Evan Cheng760d1942010-01-04 21:22:48 +000014251 SDValue N0 = N->getOperand(0);
14252 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014253
Nate Begemanb65c1752010-12-17 22:55:37 +000014254 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014255 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014256 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014257 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14258 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014259
Craig Topper1666cb62011-11-19 07:07:26 +000014260 // Canonicalize pandn to RHS
14261 if (N0.getOpcode() == X86ISD::ANDNP)
14262 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014263 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014264 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14265 SDValue Mask = N1.getOperand(0);
14266 SDValue X = N1.getOperand(1);
14267 SDValue Y;
14268 if (N0.getOperand(0) == Mask)
14269 Y = N0.getOperand(1);
14270 if (N0.getOperand(1) == Mask)
14271 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014272
Craig Topper1666cb62011-11-19 07:07:26 +000014273 // Check to see if the mask appeared in both the AND and ANDNP and
14274 if (!Y.getNode())
14275 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014276
Craig Topper1666cb62011-11-19 07:07:26 +000014277 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014278 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014279 if (Mask.getOpcode() == ISD::BITCAST)
14280 Mask = Mask.getOperand(0);
14281 if (X.getOpcode() == ISD::BITCAST)
14282 X = X.getOperand(0);
14283 if (Y.getOpcode() == ISD::BITCAST)
14284 Y = Y.getOperand(0);
14285
Craig Topper1666cb62011-11-19 07:07:26 +000014286 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014287
Craig Toppered2e13d2012-01-22 19:15:14 +000014288 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014289 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14290 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014291 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014292 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014293
14294 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014295 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014296 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14297 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14298 if ((SraAmt + 1) != EltBits)
14299 return SDValue();
14300
14301 DebugLoc DL = N->getDebugLoc();
14302
14303 // Now we know we at least have a plendvb with the mask val. See if
14304 // we can form a psignb/w/d.
14305 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014306 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14307 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014308 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14309 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14310 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014311 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014312 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014313 }
14314 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014315 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014316 return SDValue();
14317
14318 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14319
14320 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14321 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14322 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014323 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014324 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014325 }
14326 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014327
Craig Topper1666cb62011-11-19 07:07:26 +000014328 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14329 return SDValue();
14330
Nate Begemanb65c1752010-12-17 22:55:37 +000014331 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014332 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14333 std::swap(N0, N1);
14334 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14335 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014336 if (!N0.hasOneUse() || !N1.hasOneUse())
14337 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014338
14339 SDValue ShAmt0 = N0.getOperand(1);
14340 if (ShAmt0.getValueType() != MVT::i8)
14341 return SDValue();
14342 SDValue ShAmt1 = N1.getOperand(1);
14343 if (ShAmt1.getValueType() != MVT::i8)
14344 return SDValue();
14345 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14346 ShAmt0 = ShAmt0.getOperand(0);
14347 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14348 ShAmt1 = ShAmt1.getOperand(0);
14349
14350 DebugLoc DL = N->getDebugLoc();
14351 unsigned Opc = X86ISD::SHLD;
14352 SDValue Op0 = N0.getOperand(0);
14353 SDValue Op1 = N1.getOperand(0);
14354 if (ShAmt0.getOpcode() == ISD::SUB) {
14355 Opc = X86ISD::SHRD;
14356 std::swap(Op0, Op1);
14357 std::swap(ShAmt0, ShAmt1);
14358 }
14359
Evan Cheng8b1190a2010-04-28 01:18:01 +000014360 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014361 if (ShAmt1.getOpcode() == ISD::SUB) {
14362 SDValue Sum = ShAmt1.getOperand(0);
14363 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014364 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14365 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14366 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14367 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014368 return DAG.getNode(Opc, DL, VT,
14369 Op0, Op1,
14370 DAG.getNode(ISD::TRUNCATE, DL,
14371 MVT::i8, ShAmt0));
14372 }
14373 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14374 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14375 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014376 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014377 return DAG.getNode(Opc, DL, VT,
14378 N0.getOperand(0), N1.getOperand(0),
14379 DAG.getNode(ISD::TRUNCATE, DL,
14380 MVT::i8, ShAmt0));
14381 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014382
Evan Cheng760d1942010-01-04 21:22:48 +000014383 return SDValue();
14384}
14385
Manman Ren92363622012-06-07 22:39:10 +000014386// Generate NEG and CMOV for integer abs.
14387static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14388 EVT VT = N->getValueType(0);
14389
14390 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14391 // 8-bit integer abs to NEG and CMOV.
14392 if (VT.isInteger() && VT.getSizeInBits() == 8)
14393 return SDValue();
14394
14395 SDValue N0 = N->getOperand(0);
14396 SDValue N1 = N->getOperand(1);
14397 DebugLoc DL = N->getDebugLoc();
14398
14399 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14400 // and change it to SUB and CMOV.
14401 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14402 N0.getOpcode() == ISD::ADD &&
14403 N0.getOperand(1) == N1 &&
14404 N1.getOpcode() == ISD::SRA &&
14405 N1.getOperand(0) == N0.getOperand(0))
14406 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14407 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14408 // Generate SUB & CMOV.
14409 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14410 DAG.getConstant(0, VT), N0.getOperand(0));
14411
14412 SDValue Ops[] = { N0.getOperand(0), Neg,
14413 DAG.getConstant(X86::COND_GE, MVT::i8),
14414 SDValue(Neg.getNode(), 1) };
14415 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14416 Ops, array_lengthof(Ops));
14417 }
14418 return SDValue();
14419}
14420
Craig Topper3738ccd2011-12-27 06:27:23 +000014421// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014422static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14423 TargetLowering::DAGCombinerInfo &DCI,
14424 const X86Subtarget *Subtarget) {
14425 if (DCI.isBeforeLegalizeOps())
14426 return SDValue();
14427
Manman Ren45d53b82012-06-08 18:58:26 +000014428 if (Subtarget->hasCMov()) {
14429 SDValue RV = performIntegerAbsCombine(N, DAG);
14430 if (RV.getNode())
14431 return RV;
14432 }
Manman Ren92363622012-06-07 22:39:10 +000014433
14434 // Try forming BMI if it is available.
14435 if (!Subtarget->hasBMI())
14436 return SDValue();
14437
Craig Topperb4c94572011-10-21 06:55:01 +000014438 EVT VT = N->getValueType(0);
14439
14440 if (VT != MVT::i32 && VT != MVT::i64)
14441 return SDValue();
14442
Craig Topper3738ccd2011-12-27 06:27:23 +000014443 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14444
Craig Topperb4c94572011-10-21 06:55:01 +000014445 // Create BLSMSK instructions by finding X ^ (X-1)
14446 SDValue N0 = N->getOperand(0);
14447 SDValue N1 = N->getOperand(1);
14448 DebugLoc DL = N->getDebugLoc();
14449
14450 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14451 isAllOnes(N0.getOperand(1)))
14452 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14453
14454 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14455 isAllOnes(N1.getOperand(1)))
14456 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14457
14458 return SDValue();
14459}
14460
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014461/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14462static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014463 TargetLowering::DAGCombinerInfo &DCI,
14464 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014465 LoadSDNode *Ld = cast<LoadSDNode>(N);
14466 EVT RegVT = Ld->getValueType(0);
14467 EVT MemVT = Ld->getMemoryVT();
14468 DebugLoc dl = Ld->getDebugLoc();
14469 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14470
14471 ISD::LoadExtType Ext = Ld->getExtensionType();
14472
Nadav Rotemca6f2962011-09-18 19:00:23 +000014473 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014474 // shuffle. We need SSE4 for the shuffles.
14475 // TODO: It is possible to support ZExt by zeroing the undef values
14476 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014477 if (RegVT.isVector() && RegVT.isInteger() &&
14478 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014479 assert(MemVT != RegVT && "Cannot extend to the same type");
14480 assert(MemVT.isVector() && "Must load a vector from memory");
14481
14482 unsigned NumElems = RegVT.getVectorNumElements();
14483 unsigned RegSz = RegVT.getSizeInBits();
14484 unsigned MemSz = MemVT.getSizeInBits();
14485 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014486
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014487 // All sizes must be a power of two.
14488 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14489 return SDValue();
14490
14491 // Attempt to load the original value using scalar loads.
14492 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014493 MVT SclrLoadTy = MVT::i8;
14494 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14495 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14496 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014497 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014498 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014499 }
14500 }
14501
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014502 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14503 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14504 (64 <= MemSz))
14505 SclrLoadTy = MVT::f64;
14506
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014507 // Calculate the number of scalar loads that we need to perform
14508 // in order to load our vector from memory.
14509 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014510
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014511 // Represent our vector as a sequence of elements which are the
14512 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014513 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14514 RegSz/SclrLoadTy.getSizeInBits());
14515
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014516 // Represent the data using the same element type that is stored in
14517 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014518 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14519 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014520
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014521 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14522 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014523
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014524 // We can't shuffle using an illegal type.
14525 if (!TLI.isTypeLegal(WideVecVT))
14526 return SDValue();
14527
14528 SmallVector<SDValue, 8> Chains;
14529 SDValue Ptr = Ld->getBasePtr();
14530 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14531 TLI.getPointerTy());
14532 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14533
14534 for (unsigned i = 0; i < NumLoads; ++i) {
14535 // Perform a single load.
14536 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14537 Ptr, Ld->getPointerInfo(),
14538 Ld->isVolatile(), Ld->isNonTemporal(),
14539 Ld->isInvariant(), Ld->getAlignment());
14540 Chains.push_back(ScalarLoad.getValue(1));
14541 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14542 // another round of DAGCombining.
14543 if (i == 0)
14544 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14545 else
14546 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14547 ScalarLoad, DAG.getIntPtrConstant(i));
14548
14549 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14550 }
14551
14552 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14553 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014554
14555 // Bitcast the loaded value to a vector of the original element type, in
14556 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014557 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014558 unsigned SizeRatio = RegSz/MemSz;
14559
14560 // Redistribute the loaded elements into the different locations.
14561 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014562 for (unsigned i = 0; i != NumElems; ++i)
14563 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014564
14565 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014566 DAG.getUNDEF(WideVecVT),
14567 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014568
14569 // Bitcast to the requested type.
14570 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14571 // Replace the original load with the new sequence
14572 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014573 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014574 }
14575
14576 return SDValue();
14577}
14578
Chris Lattner149a4e52008-02-22 02:09:43 +000014579/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014580static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014581 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014582 StoreSDNode *St = cast<StoreSDNode>(N);
14583 EVT VT = St->getValue().getValueType();
14584 EVT StVT = St->getMemoryVT();
14585 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014586 SDValue StoredVal = St->getOperand(1);
14587 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14588
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014589 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014590 // On Sandy Bridge, 256-bit memory operations are executed by two
14591 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14592 // memory operation.
14593 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014594 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14595 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014596 SDValue Value0 = StoredVal.getOperand(0);
14597 SDValue Value1 = StoredVal.getOperand(1);
14598
14599 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14600 SDValue Ptr0 = St->getBasePtr();
14601 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14602
14603 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14604 St->getPointerInfo(), St->isVolatile(),
14605 St->isNonTemporal(), St->getAlignment());
14606 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14607 St->getPointerInfo(), St->isVolatile(),
14608 St->isNonTemporal(), St->getAlignment());
14609 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14610 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014611
14612 // Optimize trunc store (of multiple scalars) to shuffle and store.
14613 // First, pack all of the elements in one place. Next, store to memory
14614 // in fewer chunks.
14615 if (St->isTruncatingStore() && VT.isVector()) {
14616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14617 unsigned NumElems = VT.getVectorNumElements();
14618 assert(StVT != VT && "Cannot truncate to the same type");
14619 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14620 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14621
14622 // From, To sizes and ElemCount must be pow of two
14623 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014624 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014625 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014626 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014627
Nadav Rotem614061b2011-08-10 19:30:14 +000014628 unsigned SizeRatio = FromSz / ToSz;
14629
14630 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14631
14632 // Create a type on which we perform the shuffle
14633 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14634 StVT.getScalarType(), NumElems*SizeRatio);
14635
14636 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14637
14638 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14639 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014640 for (unsigned i = 0; i != NumElems; ++i)
14641 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014642
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014643 // Can't shuffle using an illegal type.
14644 if (!TLI.isTypeLegal(WideVecVT))
14645 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014646
14647 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014648 DAG.getUNDEF(WideVecVT),
14649 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014650 // At this point all of the data is stored at the bottom of the
14651 // register. We now need to save it to mem.
14652
14653 // Find the largest store unit
14654 MVT StoreType = MVT::i8;
14655 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14656 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14657 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014658 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014659 StoreType = Tp;
14660 }
14661
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014662 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14663 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14664 (64 <= NumElems * ToSz))
14665 StoreType = MVT::f64;
14666
Nadav Rotem614061b2011-08-10 19:30:14 +000014667 // Bitcast the original vector into a vector of store-size units
14668 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014669 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014670 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14671 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14672 SmallVector<SDValue, 8> Chains;
14673 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14674 TLI.getPointerTy());
14675 SDValue Ptr = St->getBasePtr();
14676
14677 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014678 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014679 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14680 StoreType, ShuffWide,
14681 DAG.getIntPtrConstant(i));
14682 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14683 St->getPointerInfo(), St->isVolatile(),
14684 St->isNonTemporal(), St->getAlignment());
14685 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14686 Chains.push_back(Ch);
14687 }
14688
14689 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14690 Chains.size());
14691 }
14692
14693
Chris Lattner149a4e52008-02-22 02:09:43 +000014694 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14695 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014696 // A preferable solution to the general problem is to figure out the right
14697 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014698
14699 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014700 if (VT.getSizeInBits() != 64)
14701 return SDValue();
14702
Devang Patel578efa92009-06-05 21:57:13 +000014703 const Function *F = DAG.getMachineFunction().getFunction();
14704 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014705 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014706 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014707 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014708 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014709 isa<LoadSDNode>(St->getValue()) &&
14710 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14711 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014712 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014713 LoadSDNode *Ld = 0;
14714 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014715 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014716 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014717 // Must be a store of a load. We currently handle two cases: the load
14718 // is a direct child, and it's under an intervening TokenFactor. It is
14719 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014720 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014721 Ld = cast<LoadSDNode>(St->getChain());
14722 else if (St->getValue().hasOneUse() &&
14723 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014724 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014725 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014726 TokenFactorIndex = i;
14727 Ld = cast<LoadSDNode>(St->getValue());
14728 } else
14729 Ops.push_back(ChainVal->getOperand(i));
14730 }
14731 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014732
Evan Cheng536e6672009-03-12 05:59:15 +000014733 if (!Ld || !ISD::isNormalLoad(Ld))
14734 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014735
Evan Cheng536e6672009-03-12 05:59:15 +000014736 // If this is not the MMX case, i.e. we are just turning i64 load/store
14737 // into f64 load/store, avoid the transformation if there are multiple
14738 // uses of the loaded value.
14739 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14740 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014741
Evan Cheng536e6672009-03-12 05:59:15 +000014742 DebugLoc LdDL = Ld->getDebugLoc();
14743 DebugLoc StDL = N->getDebugLoc();
14744 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14745 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14746 // pair instead.
14747 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014748 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014749 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14750 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014751 Ld->isNonTemporal(), Ld->isInvariant(),
14752 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014753 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014754 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014755 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014756 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014757 Ops.size());
14758 }
Evan Cheng536e6672009-03-12 05:59:15 +000014759 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014760 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014761 St->isVolatile(), St->isNonTemporal(),
14762 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014763 }
Evan Cheng536e6672009-03-12 05:59:15 +000014764
14765 // Otherwise, lower to two pairs of 32-bit loads / stores.
14766 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014767 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14768 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014769
Owen Anderson825b72b2009-08-11 20:47:22 +000014770 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014771 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014772 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014773 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014774 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014775 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014776 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014777 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014778 MinAlign(Ld->getAlignment(), 4));
14779
14780 SDValue NewChain = LoLd.getValue(1);
14781 if (TokenFactorIndex != -1) {
14782 Ops.push_back(LoLd);
14783 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014784 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014785 Ops.size());
14786 }
14787
14788 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014789 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14790 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014791
14792 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014793 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014794 St->isVolatile(), St->isNonTemporal(),
14795 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014796 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014797 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014798 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014799 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014800 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014801 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014802 }
Dan Gohman475871a2008-07-27 21:46:04 +000014803 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014804}
14805
Duncan Sands17470be2011-09-22 20:15:48 +000014806/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14807/// and return the operands for the horizontal operation in LHS and RHS. A
14808/// horizontal operation performs the binary operation on successive elements
14809/// of its first operand, then on successive elements of its second operand,
14810/// returning the resulting values in a vector. For example, if
14811/// A = < float a0, float a1, float a2, float a3 >
14812/// and
14813/// B = < float b0, float b1, float b2, float b3 >
14814/// then the result of doing a horizontal operation on A and B is
14815/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14816/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14817/// A horizontal-op B, for some already available A and B, and if so then LHS is
14818/// set to A, RHS to B, and the routine returns 'true'.
14819/// Note that the binary operation should have the property that if one of the
14820/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014821static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014822 // Look for the following pattern: if
14823 // A = < float a0, float a1, float a2, float a3 >
14824 // B = < float b0, float b1, float b2, float b3 >
14825 // and
14826 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14827 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14828 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14829 // which is A horizontal-op B.
14830
14831 // At least one of the operands should be a vector shuffle.
14832 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14833 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14834 return false;
14835
14836 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014837
14838 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14839 "Unsupported vector type for horizontal add/sub");
14840
14841 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14842 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014843 unsigned NumElts = VT.getVectorNumElements();
14844 unsigned NumLanes = VT.getSizeInBits()/128;
14845 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014846 assert((NumLaneElts % 2 == 0) &&
14847 "Vector type should have an even number of elements in each lane");
14848 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014849
14850 // View LHS in the form
14851 // LHS = VECTOR_SHUFFLE A, B, LMask
14852 // If LHS is not a shuffle then pretend it is the shuffle
14853 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14854 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14855 // type VT.
14856 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014857 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014858 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14859 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14860 A = LHS.getOperand(0);
14861 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14862 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014863 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14864 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014865 } else {
14866 if (LHS.getOpcode() != ISD::UNDEF)
14867 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014868 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014869 LMask[i] = i;
14870 }
14871
14872 // Likewise, view RHS in the form
14873 // RHS = VECTOR_SHUFFLE C, D, RMask
14874 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014875 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014876 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14877 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14878 C = RHS.getOperand(0);
14879 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14880 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014881 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14882 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014883 } else {
14884 if (RHS.getOpcode() != ISD::UNDEF)
14885 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014886 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014887 RMask[i] = i;
14888 }
14889
14890 // Check that the shuffles are both shuffling the same vectors.
14891 if (!(A == C && B == D) && !(A == D && B == C))
14892 return false;
14893
14894 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14895 if (!A.getNode() && !B.getNode())
14896 return false;
14897
14898 // If A and B occur in reverse order in RHS, then "swap" them (which means
14899 // rewriting the mask).
14900 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014901 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014902
14903 // At this point LHS and RHS are equivalent to
14904 // LHS = VECTOR_SHUFFLE A, B, LMask
14905 // RHS = VECTOR_SHUFFLE A, B, RMask
14906 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014907 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014908 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014909
Craig Topperf8363302011-12-02 08:18:41 +000014910 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014911 if (LIdx < 0 || RIdx < 0 ||
14912 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14913 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014914 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014915
Craig Topperf8363302011-12-02 08:18:41 +000014916 // Check that successive elements are being operated on. If not, this is
14917 // not a horizontal operation.
14918 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14919 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014920 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014921 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014922 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014923 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014924 }
14925
14926 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14927 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14928 return true;
14929}
14930
14931/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14932static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14933 const X86Subtarget *Subtarget) {
14934 EVT VT = N->getValueType(0);
14935 SDValue LHS = N->getOperand(0);
14936 SDValue RHS = N->getOperand(1);
14937
14938 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014939 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014940 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014941 isHorizontalBinOp(LHS, RHS, true))
14942 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14943 return SDValue();
14944}
14945
14946/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14947static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14948 const X86Subtarget *Subtarget) {
14949 EVT VT = N->getValueType(0);
14950 SDValue LHS = N->getOperand(0);
14951 SDValue RHS = N->getOperand(1);
14952
14953 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014954 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014955 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014956 isHorizontalBinOp(LHS, RHS, false))
14957 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14958 return SDValue();
14959}
14960
Chris Lattner6cf73262008-01-25 06:14:17 +000014961/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14962/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014963static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014964 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14965 // F[X]OR(0.0, x) -> x
14966 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014967 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14968 if (C->getValueAPF().isPosZero())
14969 return N->getOperand(1);
14970 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14971 if (C->getValueAPF().isPosZero())
14972 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014973 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014974}
14975
14976/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014977static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014978 // FAND(0.0, x) -> 0.0
14979 // FAND(x, 0.0) -> 0.0
14980 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14981 if (C->getValueAPF().isPosZero())
14982 return N->getOperand(0);
14983 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14984 if (C->getValueAPF().isPosZero())
14985 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014986 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014987}
14988
Dan Gohmane5af2d32009-01-29 01:59:02 +000014989static SDValue PerformBTCombine(SDNode *N,
14990 SelectionDAG &DAG,
14991 TargetLowering::DAGCombinerInfo &DCI) {
14992 // BT ignores high bits in the bit index operand.
14993 SDValue Op1 = N->getOperand(1);
14994 if (Op1.hasOneUse()) {
14995 unsigned BitWidth = Op1.getValueSizeInBits();
14996 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14997 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014998 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14999 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015001 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15002 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15003 DCI.CommitTargetLoweringOpt(TLO);
15004 }
15005 return SDValue();
15006}
Chris Lattner83e6c992006-10-04 06:57:07 +000015007
Eli Friedman7a5e5552009-06-07 06:52:44 +000015008static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15009 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015010 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015011 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015012 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015013 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015014 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015015 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015016 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015017 }
15018 return SDValue();
15019}
15020
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015021static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15022 TargetLowering::DAGCombinerInfo &DCI,
15023 const X86Subtarget *Subtarget) {
15024 if (!DCI.isBeforeLegalizeOps())
15025 return SDValue();
15026
Craig Topper3ef43cf2012-04-24 06:36:35 +000015027 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015028 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015029
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015030 EVT VT = N->getValueType(0);
15031 SDValue Op = N->getOperand(0);
15032 EVT OpVT = Op.getValueType();
15033 DebugLoc dl = N->getDebugLoc();
15034
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015035 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15036 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015037
Craig Topper3ef43cf2012-04-24 06:36:35 +000015038 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015039 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015040
15041 // Optimize vectors in AVX mode
15042 // Sign extend v8i16 to v8i32 and
15043 // v4i32 to v4i64
15044 //
15045 // Divide input vector into two parts
15046 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15047 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15048 // concat the vectors to original VT
15049
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015050 unsigned NumElems = OpVT.getVectorNumElements();
15051 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015052 for (unsigned i = 0; i != NumElems/2; ++i)
15053 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015054
15055 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015056 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015057
15058 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015059 for (unsigned i = 0; i != NumElems/2; ++i)
15060 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015061
15062 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015063 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015064
Craig Topper3ef43cf2012-04-24 06:36:35 +000015065 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015066 VT.getVectorNumElements()/2);
15067
Craig Topper3ef43cf2012-04-24 06:36:35 +000015068 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015069 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15070
15071 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15072 }
15073 return SDValue();
15074}
15075
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015076static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015077 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015078 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015079 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15080 // (and (i32 x86isd::setcc_carry), 1)
15081 // This eliminates the zext. This transformation is necessary because
15082 // ISD::SETCC is always legalized to i8.
15083 DebugLoc dl = N->getDebugLoc();
15084 SDValue N0 = N->getOperand(0);
15085 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015086 EVT OpVT = N0.getValueType();
15087
Evan Cheng2e489c42009-12-16 00:53:11 +000015088 if (N0.getOpcode() == ISD::AND &&
15089 N0.hasOneUse() &&
15090 N0.getOperand(0).hasOneUse()) {
15091 SDValue N00 = N0.getOperand(0);
15092 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15093 return SDValue();
15094 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15095 if (!C || C->getZExtValue() != 1)
15096 return SDValue();
15097 return DAG.getNode(ISD::AND, dl, VT,
15098 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15099 N00.getOperand(0), N00.getOperand(1)),
15100 DAG.getConstant(1, VT));
15101 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015102
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015103 // Optimize vectors in AVX mode:
15104 //
15105 // v8i16 -> v8i32
15106 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15107 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15108 // Concat upper and lower parts.
15109 //
15110 // v4i32 -> v4i64
15111 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15112 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15113 // Concat upper and lower parts.
15114 //
Craig Topperc16f8512012-04-25 06:39:39 +000015115 if (!DCI.isBeforeLegalizeOps())
15116 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015117
Craig Topperc16f8512012-04-25 06:39:39 +000015118 if (!Subtarget->hasAVX())
15119 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015120
Craig Topperc16f8512012-04-25 06:39:39 +000015121 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15122 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015123
Craig Topperc16f8512012-04-25 06:39:39 +000015124 if (Subtarget->hasAVX2())
15125 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015126
Craig Topperc16f8512012-04-25 06:39:39 +000015127 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15128 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15129 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015130
Craig Topperc16f8512012-04-25 06:39:39 +000015131 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15132 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015133
Craig Topperc16f8512012-04-25 06:39:39 +000015134 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15135 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15136
15137 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015138 }
15139
Evan Cheng2e489c42009-12-16 00:53:11 +000015140 return SDValue();
15141}
15142
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015143// Optimize x == -y --> x+y == 0
15144// x != -y --> x+y != 0
15145static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15146 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15147 SDValue LHS = N->getOperand(0);
15148 SDValue RHS = N->getOperand(1);
15149
15150 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15151 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15152 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15153 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15154 LHS.getValueType(), RHS, LHS.getOperand(1));
15155 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15156 addV, DAG.getConstant(0, addV.getValueType()), CC);
15157 }
15158 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15159 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15160 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15161 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15162 RHS.getValueType(), LHS, RHS.getOperand(1));
15163 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15164 addV, DAG.getConstant(0, addV.getValueType()), CC);
15165 }
15166 return SDValue();
15167}
15168
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015169// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15170static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15171 unsigned X86CC = N->getConstantOperandVal(0);
15172 SDValue EFLAG = N->getOperand(1);
15173 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015174
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015175 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15176 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15177 // cases.
15178 if (X86CC == X86::COND_B)
15179 return DAG.getNode(ISD::AND, DL, MVT::i8,
15180 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15181 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15182 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015183
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015184 return SDValue();
15185}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015186
Craig Topper7fd5e162012-04-24 06:02:29 +000015187static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015188 SDValue Op0 = N->getOperand(0);
15189 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015190
15191 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015192 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015193 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015194 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015195 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15196 // Notice that we use SINT_TO_FP because we know that the high bits
15197 // are zero and SINT_TO_FP is better supported by the hardware.
15198 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15199 }
15200
15201 return SDValue();
15202}
15203
Benjamin Kramer1396c402011-06-18 11:09:41 +000015204static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15205 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015206 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015207 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015208
15209 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015210 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015211 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015212 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015213 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15214 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15215 }
15216
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015217 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15218 // a 32-bit target where SSE doesn't support i64->FP operations.
15219 if (Op0.getOpcode() == ISD::LOAD) {
15220 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15221 EVT VT = Ld->getValueType(0);
15222 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15223 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15224 !XTLI->getSubtarget()->is64Bit() &&
15225 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015226 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15227 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015228 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15229 return FILDChain;
15230 }
15231 }
15232 return SDValue();
15233}
15234
Craig Topper7fd5e162012-04-24 06:02:29 +000015235static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15236 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015237
15238 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015239 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15240 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015241 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015242 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15243 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15244 }
15245
15246 return SDValue();
15247}
15248
Chris Lattner23a01992010-12-20 01:37:09 +000015249// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15250static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15251 X86TargetLowering::DAGCombinerInfo &DCI) {
15252 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15253 // the result is either zero or one (depending on the input carry bit).
15254 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15255 if (X86::isZeroNode(N->getOperand(0)) &&
15256 X86::isZeroNode(N->getOperand(1)) &&
15257 // We don't have a good way to replace an EFLAGS use, so only do this when
15258 // dead right now.
15259 SDValue(N, 1).use_empty()) {
15260 DebugLoc DL = N->getDebugLoc();
15261 EVT VT = N->getValueType(0);
15262 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15263 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15264 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15265 DAG.getConstant(X86::COND_B,MVT::i8),
15266 N->getOperand(2)),
15267 DAG.getConstant(1, VT));
15268 return DCI.CombineTo(N, Res1, CarryOut);
15269 }
15270
15271 return SDValue();
15272}
15273
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015274// fold (add Y, (sete X, 0)) -> adc 0, Y
15275// (add Y, (setne X, 0)) -> sbb -1, Y
15276// (sub (sete X, 0), Y) -> sbb 0, Y
15277// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015278static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015279 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015280
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015281 // Look through ZExts.
15282 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15283 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15284 return SDValue();
15285
15286 SDValue SetCC = Ext.getOperand(0);
15287 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15288 return SDValue();
15289
15290 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15291 if (CC != X86::COND_E && CC != X86::COND_NE)
15292 return SDValue();
15293
15294 SDValue Cmp = SetCC.getOperand(1);
15295 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015296 !X86::isZeroNode(Cmp.getOperand(1)) ||
15297 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015298 return SDValue();
15299
15300 SDValue CmpOp0 = Cmp.getOperand(0);
15301 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15302 DAG.getConstant(1, CmpOp0.getValueType()));
15303
15304 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15305 if (CC == X86::COND_NE)
15306 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15307 DL, OtherVal.getValueType(), OtherVal,
15308 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15309 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15310 DL, OtherVal.getValueType(), OtherVal,
15311 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15312}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015313
Craig Topper54f952a2011-11-19 09:02:40 +000015314/// PerformADDCombine - Do target-specific dag combines on integer adds.
15315static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15316 const X86Subtarget *Subtarget) {
15317 EVT VT = N->getValueType(0);
15318 SDValue Op0 = N->getOperand(0);
15319 SDValue Op1 = N->getOperand(1);
15320
15321 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015322 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015323 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015324 isHorizontalBinOp(Op0, Op1, true))
15325 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15326
15327 return OptimizeConditionalInDecrement(N, DAG);
15328}
15329
15330static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15331 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015332 SDValue Op0 = N->getOperand(0);
15333 SDValue Op1 = N->getOperand(1);
15334
15335 // X86 can't encode an immediate LHS of a sub. See if we can push the
15336 // negation into a preceding instruction.
15337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015338 // If the RHS of the sub is a XOR with one use and a constant, invert the
15339 // immediate. Then add one to the LHS of the sub so we can turn
15340 // X-Y -> X+~Y+1, saving one register.
15341 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15342 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015343 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015344 EVT VT = Op0.getValueType();
15345 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15346 Op1.getOperand(0),
15347 DAG.getConstant(~XorC, VT));
15348 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015349 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015350 }
15351 }
15352
Craig Topper54f952a2011-11-19 09:02:40 +000015353 // Try to synthesize horizontal adds from adds of shuffles.
15354 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015355 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015356 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15357 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015358 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15359
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015360 return OptimizeConditionalInDecrement(N, DAG);
15361}
15362
Dan Gohman475871a2008-07-27 21:46:04 +000015363SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015364 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015365 SelectionDAG &DAG = DCI.DAG;
15366 switch (N->getOpcode()) {
15367 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015368 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015369 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015370 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015371 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015372 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015373 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15374 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015375 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015376 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015377 case ISD::SHL:
15378 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015379 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015380 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015381 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015382 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015383 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015384 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015385 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015386 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015387 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015388 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15389 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015390 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015391 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15392 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015393 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015394 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015395 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015396 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015397 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015398 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015399 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015400 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015401 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015402 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015403 case X86ISD::UNPCKH:
15404 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015405 case X86ISD::MOVHLPS:
15406 case X86ISD::MOVLHPS:
15407 case X86ISD::PSHUFD:
15408 case X86ISD::PSHUFHW:
15409 case X86ISD::PSHUFLW:
15410 case X86ISD::MOVSS:
15411 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015412 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015413 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015414 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015415 }
15416
Dan Gohman475871a2008-07-27 21:46:04 +000015417 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015418}
15419
Evan Chenge5b51ac2010-04-17 06:13:15 +000015420/// isTypeDesirableForOp - Return true if the target has native support for
15421/// the specified value type and it is 'desirable' to use the type for the
15422/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15423/// instruction encodings are longer and some i16 instructions are slow.
15424bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15425 if (!isTypeLegal(VT))
15426 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015427 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015428 return true;
15429
15430 switch (Opc) {
15431 default:
15432 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015433 case ISD::LOAD:
15434 case ISD::SIGN_EXTEND:
15435 case ISD::ZERO_EXTEND:
15436 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015437 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015438 case ISD::SRL:
15439 case ISD::SUB:
15440 case ISD::ADD:
15441 case ISD::MUL:
15442 case ISD::AND:
15443 case ISD::OR:
15444 case ISD::XOR:
15445 return false;
15446 }
15447}
15448
15449/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015450/// beneficial for dag combiner to promote the specified node. If true, it
15451/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015452bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015453 EVT VT = Op.getValueType();
15454 if (VT != MVT::i16)
15455 return false;
15456
Evan Cheng4c26e932010-04-19 19:29:22 +000015457 bool Promote = false;
15458 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015459 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015460 default: break;
15461 case ISD::LOAD: {
15462 LoadSDNode *LD = cast<LoadSDNode>(Op);
15463 // If the non-extending load has a single use and it's not live out, then it
15464 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015465 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15466 Op.hasOneUse()*/) {
15467 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15468 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15469 // The only case where we'd want to promote LOAD (rather then it being
15470 // promoted as an operand is when it's only use is liveout.
15471 if (UI->getOpcode() != ISD::CopyToReg)
15472 return false;
15473 }
15474 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015475 Promote = true;
15476 break;
15477 }
15478 case ISD::SIGN_EXTEND:
15479 case ISD::ZERO_EXTEND:
15480 case ISD::ANY_EXTEND:
15481 Promote = true;
15482 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015483 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015484 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015485 SDValue N0 = Op.getOperand(0);
15486 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015487 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015488 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015489 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015490 break;
15491 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015492 case ISD::ADD:
15493 case ISD::MUL:
15494 case ISD::AND:
15495 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015496 case ISD::XOR:
15497 Commute = true;
15498 // fallthrough
15499 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015500 SDValue N0 = Op.getOperand(0);
15501 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015502 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015503 return false;
15504 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015505 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015506 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015507 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015508 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015509 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015510 }
15511 }
15512
15513 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015514 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015515}
15516
Evan Cheng60c07e12006-07-05 22:17:51 +000015517//===----------------------------------------------------------------------===//
15518// X86 Inline Assembly Support
15519//===----------------------------------------------------------------------===//
15520
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015521namespace {
15522 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015523 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015524 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015525
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015526 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015527 StringRef piece(*args[i]);
15528 if (!s.startswith(piece)) // Check if the piece matches.
15529 return false;
15530
15531 s = s.substr(piece.size());
15532 StringRef::size_type pos = s.find_first_not_of(" \t");
15533 if (pos == 0) // We matched a prefix.
15534 return false;
15535
15536 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015537 }
15538
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015539 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015540 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015541 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015542}
15543
Chris Lattnerb8105652009-07-20 17:51:36 +000015544bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15545 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015546
15547 std::string AsmStr = IA->getAsmString();
15548
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015549 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15550 if (!Ty || Ty->getBitWidth() % 16 != 0)
15551 return false;
15552
Chris Lattnerb8105652009-07-20 17:51:36 +000015553 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015554 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015555 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015556
15557 switch (AsmPieces.size()) {
15558 default: return false;
15559 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015560 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015561 // we will turn this bswap into something that will be lowered to logical
15562 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15563 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015564 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015565 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15566 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15567 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15568 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15569 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15570 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015571 // No need to check constraints, nothing other than the equivalent of
15572 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015573 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015574 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015575
Chris Lattnerb8105652009-07-20 17:51:36 +000015576 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015577 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015578 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015579 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15580 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015581 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015582 const std::string &ConstraintsStr = IA->getConstraintString();
15583 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015584 std::sort(AsmPieces.begin(), AsmPieces.end());
15585 if (AsmPieces.size() == 4 &&
15586 AsmPieces[0] == "~{cc}" &&
15587 AsmPieces[1] == "~{dirflag}" &&
15588 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015589 AsmPieces[3] == "~{fpsr}")
15590 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015591 }
15592 break;
15593 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015594 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015595 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015596 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15597 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15598 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015599 AsmPieces.clear();
15600 const std::string &ConstraintsStr = IA->getConstraintString();
15601 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15602 std::sort(AsmPieces.begin(), AsmPieces.end());
15603 if (AsmPieces.size() == 4 &&
15604 AsmPieces[0] == "~{cc}" &&
15605 AsmPieces[1] == "~{dirflag}" &&
15606 AsmPieces[2] == "~{flags}" &&
15607 AsmPieces[3] == "~{fpsr}")
15608 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015609 }
Evan Cheng55d42002011-01-08 01:24:27 +000015610
15611 if (CI->getType()->isIntegerTy(64)) {
15612 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15613 if (Constraints.size() >= 2 &&
15614 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15615 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15616 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015617 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15618 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15619 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015620 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015621 }
15622 }
15623 break;
15624 }
15625 return false;
15626}
15627
15628
15629
Chris Lattnerf4dff842006-07-11 02:54:03 +000015630/// getConstraintType - Given a constraint letter, return the type of
15631/// constraint it is for this target.
15632X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015633X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15634 if (Constraint.size() == 1) {
15635 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015636 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015637 case 'q':
15638 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015639 case 'f':
15640 case 't':
15641 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015642 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015643 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015644 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015645 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015646 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015647 case 'a':
15648 case 'b':
15649 case 'c':
15650 case 'd':
15651 case 'S':
15652 case 'D':
15653 case 'A':
15654 return C_Register;
15655 case 'I':
15656 case 'J':
15657 case 'K':
15658 case 'L':
15659 case 'M':
15660 case 'N':
15661 case 'G':
15662 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015663 case 'e':
15664 case 'Z':
15665 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015666 default:
15667 break;
15668 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015669 }
Chris Lattner4234f572007-03-25 02:14:49 +000015670 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015671}
15672
John Thompson44ab89e2010-10-29 17:29:13 +000015673/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015674/// This object must already have been set up with the operand type
15675/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015676TargetLowering::ConstraintWeight
15677 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015678 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015679 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015680 Value *CallOperandVal = info.CallOperandVal;
15681 // If we don't have a value, we can't do a match,
15682 // but allow it at the lowest weight.
15683 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015684 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015685 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015686 // Look at the constraint type.
15687 switch (*constraint) {
15688 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015689 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15690 case 'R':
15691 case 'q':
15692 case 'Q':
15693 case 'a':
15694 case 'b':
15695 case 'c':
15696 case 'd':
15697 case 'S':
15698 case 'D':
15699 case 'A':
15700 if (CallOperandVal->getType()->isIntegerTy())
15701 weight = CW_SpecificReg;
15702 break;
15703 case 'f':
15704 case 't':
15705 case 'u':
15706 if (type->isFloatingPointTy())
15707 weight = CW_SpecificReg;
15708 break;
15709 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015710 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015711 weight = CW_SpecificReg;
15712 break;
15713 case 'x':
15714 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015715 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015716 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015717 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015718 break;
15719 case 'I':
15720 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15721 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015722 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015723 }
15724 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015725 case 'J':
15726 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15727 if (C->getZExtValue() <= 63)
15728 weight = CW_Constant;
15729 }
15730 break;
15731 case 'K':
15732 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15733 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15734 weight = CW_Constant;
15735 }
15736 break;
15737 case 'L':
15738 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15739 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15740 weight = CW_Constant;
15741 }
15742 break;
15743 case 'M':
15744 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15745 if (C->getZExtValue() <= 3)
15746 weight = CW_Constant;
15747 }
15748 break;
15749 case 'N':
15750 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15751 if (C->getZExtValue() <= 0xff)
15752 weight = CW_Constant;
15753 }
15754 break;
15755 case 'G':
15756 case 'C':
15757 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15758 weight = CW_Constant;
15759 }
15760 break;
15761 case 'e':
15762 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15763 if ((C->getSExtValue() >= -0x80000000LL) &&
15764 (C->getSExtValue() <= 0x7fffffffLL))
15765 weight = CW_Constant;
15766 }
15767 break;
15768 case 'Z':
15769 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15770 if (C->getZExtValue() <= 0xffffffff)
15771 weight = CW_Constant;
15772 }
15773 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015774 }
15775 return weight;
15776}
15777
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015778/// LowerXConstraint - try to replace an X constraint, which matches anything,
15779/// with another that has more specific requirements based on the type of the
15780/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015781const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015782LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015783 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15784 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015785 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015786 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015787 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015788 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015789 return "x";
15790 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015791
Chris Lattner5e764232008-04-26 23:02:14 +000015792 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015793}
15794
Chris Lattner48884cd2007-08-25 00:47:38 +000015795/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15796/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015797void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015798 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015799 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015800 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015801 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015802
Eric Christopher100c8332011-06-02 23:16:42 +000015803 // Only support length 1 constraints for now.
15804 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015805
Eric Christopher100c8332011-06-02 23:16:42 +000015806 char ConstraintLetter = Constraint[0];
15807 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015808 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015809 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015810 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015811 if (C->getZExtValue() <= 31) {
15812 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015813 break;
15814 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015815 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015816 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015817 case 'J':
15818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015819 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015820 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15821 break;
15822 }
15823 }
15824 return;
15825 case 'K':
15826 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015827 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015828 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15829 break;
15830 }
15831 }
15832 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015833 case 'N':
15834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015835 if (C->getZExtValue() <= 255) {
15836 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015837 break;
15838 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015839 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015840 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015841 case 'e': {
15842 // 32-bit signed value
15843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015844 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15845 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015846 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015847 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015848 break;
15849 }
15850 // FIXME gcc accepts some relocatable values here too, but only in certain
15851 // memory models; it's complicated.
15852 }
15853 return;
15854 }
15855 case 'Z': {
15856 // 32-bit unsigned value
15857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015858 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15859 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015860 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15861 break;
15862 }
15863 }
15864 // FIXME gcc accepts some relocatable values here too, but only in certain
15865 // memory models; it's complicated.
15866 return;
15867 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015868 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015869 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015870 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015871 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015872 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015873 break;
15874 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015875
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015876 // In any sort of PIC mode addresses need to be computed at runtime by
15877 // adding in a register or some sort of table lookup. These can't
15878 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015879 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015880 return;
15881
Chris Lattnerdc43a882007-05-03 16:52:29 +000015882 // If we are in non-pic codegen mode, we allow the address of a global (with
15883 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015884 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015885 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015886
Chris Lattner49921962009-05-08 18:23:14 +000015887 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15888 while (1) {
15889 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15890 Offset += GA->getOffset();
15891 break;
15892 } else if (Op.getOpcode() == ISD::ADD) {
15893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15894 Offset += C->getZExtValue();
15895 Op = Op.getOperand(0);
15896 continue;
15897 }
15898 } else if (Op.getOpcode() == ISD::SUB) {
15899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15900 Offset += -C->getZExtValue();
15901 Op = Op.getOperand(0);
15902 continue;
15903 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015904 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015905
Chris Lattner49921962009-05-08 18:23:14 +000015906 // Otherwise, this isn't something we can handle, reject it.
15907 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015908 }
Eric Christopherfd179292009-08-27 18:07:15 +000015909
Dan Gohman46510a72010-04-15 01:51:59 +000015910 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015911 // If we require an extra load to get this address, as in PIC mode, we
15912 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015913 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15914 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015915 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015916
Devang Patel0d881da2010-07-06 22:08:15 +000015917 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15918 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015919 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015920 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015921 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015922
Gabor Greifba36cb52008-08-28 21:40:38 +000015923 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015924 Ops.push_back(Result);
15925 return;
15926 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015927 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015928}
15929
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015930std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015931X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015932 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015933 // First, see if this is a constraint that directly corresponds to an LLVM
15934 // register class.
15935 if (Constraint.size() == 1) {
15936 // GCC Constraint Letters
15937 switch (Constraint[0]) {
15938 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015939 // TODO: Slight differences here in allocation order and leaving
15940 // RIP in the class. Do they matter any more here than they do
15941 // in the normal allocation?
15942 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15943 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015944 if (VT == MVT::i32 || VT == MVT::f32)
15945 return std::make_pair(0U, &X86::GR32RegClass);
15946 if (VT == MVT::i16)
15947 return std::make_pair(0U, &X86::GR16RegClass);
15948 if (VT == MVT::i8 || VT == MVT::i1)
15949 return std::make_pair(0U, &X86::GR8RegClass);
15950 if (VT == MVT::i64 || VT == MVT::f64)
15951 return std::make_pair(0U, &X86::GR64RegClass);
15952 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015953 }
15954 // 32-bit fallthrough
15955 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015956 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015957 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15958 if (VT == MVT::i16)
15959 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15960 if (VT == MVT::i8 || VT == MVT::i1)
15961 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15962 if (VT == MVT::i64)
15963 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015964 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015965 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015966 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015967 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015968 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015969 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015970 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015971 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015972 return std::make_pair(0U, &X86::GR32RegClass);
15973 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015974 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015975 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015976 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015977 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015978 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015979 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015980 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15981 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015982 case 'f': // FP Stack registers.
15983 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15984 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015985 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015986 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015987 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015988 return std::make_pair(0U, &X86::RFP64RegClass);
15989 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015990 case 'y': // MMX_REGS if MMX allowed.
15991 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015992 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015993 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015994 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015995 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015996 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015997 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015998
Owen Anderson825b72b2009-08-11 20:47:22 +000015999 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016000 default: break;
16001 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016002 case MVT::f32:
16003 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016004 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016005 case MVT::f64:
16006 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016007 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016008 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016009 case MVT::v16i8:
16010 case MVT::v8i16:
16011 case MVT::v4i32:
16012 case MVT::v2i64:
16013 case MVT::v4f32:
16014 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016015 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016016 // AVX types.
16017 case MVT::v32i8:
16018 case MVT::v16i16:
16019 case MVT::v8i32:
16020 case MVT::v4i64:
16021 case MVT::v8f32:
16022 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016023 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016024 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016025 break;
16026 }
16027 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016028
Chris Lattnerf76d1802006-07-31 23:26:50 +000016029 // Use the default implementation in TargetLowering to convert the register
16030 // constraint into a member of a register class.
16031 std::pair<unsigned, const TargetRegisterClass*> Res;
16032 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016033
16034 // Not found as a standard register?
16035 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016036 // Map st(0) -> st(7) -> ST0
16037 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16038 tolower(Constraint[1]) == 's' &&
16039 tolower(Constraint[2]) == 't' &&
16040 Constraint[3] == '(' &&
16041 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16042 Constraint[5] == ')' &&
16043 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016044
Chris Lattner56d77c72009-09-13 22:41:48 +000016045 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016046 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016047 return Res;
16048 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016049
Chris Lattner56d77c72009-09-13 22:41:48 +000016050 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016051 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016052 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016053 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016054 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016055 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016056
16057 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016058 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016059 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016060 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016061 return Res;
16062 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016063
Dale Johannesen330169f2008-11-13 21:52:36 +000016064 // 'A' means EAX + EDX.
16065 if (Constraint == "A") {
16066 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016067 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016068 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016069 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016070 return Res;
16071 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016072
Chris Lattnerf76d1802006-07-31 23:26:50 +000016073 // Otherwise, check to see if this is a register class of the wrong value
16074 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16075 // turn into {ax},{dx}.
16076 if (Res.second->hasType(VT))
16077 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016078
Chris Lattnerf76d1802006-07-31 23:26:50 +000016079 // All of the single-register GCC register classes map their values onto
16080 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16081 // really want an 8-bit or 32-bit register, map to the appropriate register
16082 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016083 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016084 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016085 unsigned DestReg = 0;
16086 switch (Res.first) {
16087 default: break;
16088 case X86::AX: DestReg = X86::AL; break;
16089 case X86::DX: DestReg = X86::DL; break;
16090 case X86::CX: DestReg = X86::CL; break;
16091 case X86::BX: DestReg = X86::BL; break;
16092 }
16093 if (DestReg) {
16094 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016095 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016096 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016097 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016098 unsigned DestReg = 0;
16099 switch (Res.first) {
16100 default: break;
16101 case X86::AX: DestReg = X86::EAX; break;
16102 case X86::DX: DestReg = X86::EDX; break;
16103 case X86::CX: DestReg = X86::ECX; break;
16104 case X86::BX: DestReg = X86::EBX; break;
16105 case X86::SI: DestReg = X86::ESI; break;
16106 case X86::DI: DestReg = X86::EDI; break;
16107 case X86::BP: DestReg = X86::EBP; break;
16108 case X86::SP: DestReg = X86::ESP; break;
16109 }
16110 if (DestReg) {
16111 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016112 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016113 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016114 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016115 unsigned DestReg = 0;
16116 switch (Res.first) {
16117 default: break;
16118 case X86::AX: DestReg = X86::RAX; break;
16119 case X86::DX: DestReg = X86::RDX; break;
16120 case X86::CX: DestReg = X86::RCX; break;
16121 case X86::BX: DestReg = X86::RBX; break;
16122 case X86::SI: DestReg = X86::RSI; break;
16123 case X86::DI: DestReg = X86::RDI; break;
16124 case X86::BP: DestReg = X86::RBP; break;
16125 case X86::SP: DestReg = X86::RSP; break;
16126 }
16127 if (DestReg) {
16128 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016129 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016130 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016131 }
Craig Topperc9099502012-04-20 06:31:50 +000016132 } else if (Res.second == &X86::FR32RegClass ||
16133 Res.second == &X86::FR64RegClass ||
16134 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016135 // Handle references to XMM physical registers that got mapped into the
16136 // wrong class. This can happen with constraints like {xmm0} where the
16137 // target independent register mapper will just pick the first match it can
16138 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016139
16140 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016141 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016142 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016143 Res.second = &X86::FR64RegClass;
16144 else if (X86::VR128RegClass.hasType(VT))
16145 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016146 else if (X86::VR256RegClass.hasType(VT))
16147 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016148 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016149
Chris Lattnerf76d1802006-07-31 23:26:50 +000016150 return Res;
16151}