blob: 6eaf1e60f27d5bb4252bf3ba46c1d3f89180d9a7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010053#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070054
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* General customization:
56 */
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
Daniel Vetteraed8bbd2015-10-23 11:57:40 +020060#define DRIVER_DATE "20151023"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Mika Kuoppalac883ef12014-10-28 17:32:30 +020062#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010063/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
Dave Gordon4eee4922015-08-17 17:30:52 +010071#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010072#endif
73
Jani Nikulacd9bfac2015-03-12 13:01:12 +020074#undef WARN_ON_ONCE
Dave Gordon4eee4922015-08-17 17:30:52 +010075#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010077#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020079
Rob Clarke2c719b2014-12-15 13:56:32 -050080/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020091 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050092 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200102 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700108
Jani Nikula42a8ca42015-08-27 16:23:30 +0300109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800118 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700121};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800122#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700123
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200130};
131#define transcoder_name(t) ((t) + 'A')
132
Damien Lespiau84139d12014-03-28 00:18:32 +0530133/*
Matt Roper31409e92015-09-24 15:53:09 -0700134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530138 */
Jesse Barnes80824002009-09-10 15:28:06 -0700139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700143 PLANE_CURSOR,
144 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700145};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800146#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800147
Damien Lespiaud615a162014-03-03 17:31:48 +0000148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300149
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300160#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
Paulo Zanonib97186f2013-05-03 12:15:36 -0300172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300182 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
Xiong Zhangd8e19f92015-08-13 18:00:12 +0800191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300195 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200196 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300197 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300202 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300203
204 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300205};
206
207#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300210#define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300213
Egbert Eich1d843f92013-02-25 12:06:49 -0500214enum hpd_pin {
215 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700220 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800224 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500225 HPD_NUM_PINS
226};
227
Jani Nikulac91711f2015-05-28 15:43:48 +0300228#define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
Jani Nikula5fcece82015-05-27 15:03:42 +0300231struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259};
260
Chris Wilson2a2d5482012-12-03 11:49:06 +0000261#define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700267
Damien Lespiau055e3932014-08-18 13:49:10 +0100268#define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000270#define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000274#define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800278
Damien Lespiaud79b8142014-05-13 23:32:23 +0100279#define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300282#define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300287#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
Damien Lespiaud063ae42014-05-13 23:32:21 +0100293#define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
Damien Lespiaub2784e12014-08-05 11:29:37 +0100296#define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200301#define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200306#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800310#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
Borun Fub04c5bd2014-07-12 10:02:27 +0530314#define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
Daniel Vettere7b903d2013-06-05 13:34:14 +0200318struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100319struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100320struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200321
Chris Wilsona6f766f2015-04-27 13:41:20 +0100322struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100329/* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100335 } mm;
336 struct idr context_idr;
337
Chris Wilson2e1b8732015-04-27 13:41:22 +0100338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100342
Chris Wilson2e1b8732015-04-27 13:41:22 +0100343 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100344};
345
Daniel Vettere2b78262013-06-07 23:10:03 +0200346enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000351 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200358};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000359#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100360
Daniel Vetter53589012013-06-05 13:34:16 +0200361struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100362 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200363 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200364 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200365 uint32_t fp0;
366 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100367
368 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300369 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100374 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530381
382 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200385};
386
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200387struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/* Interface history:
432 *
433 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100436 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000437 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 */
441#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000442#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443#define DRIVER_PATCHLEVEL 0
444
Chris Wilson23bc5982010-09-29 16:10:57 +0100445#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700446
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100452struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000453 struct opregion_header *header;
454 struct opregion_acpi *acpi;
455 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000458 struct opregion_asle *asle;
459 void *vbt;
460 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200461 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100462};
Chris Wilson44834a62010-08-19 16:09:23 +0100463#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100464
Chris Wilson6ef3d422010-08-04 20:26:07 +0100465struct intel_overlay;
466struct intel_overlay_error_state;
467
Jesse Barnesde151cf2008-11-12 10:03:55 -0800468#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300469#define I915_MAX_NUM_FENCES 32
470/* 32 fences + sign bit for FENCE_REG_NONE */
471#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800472
473struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200474 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000475 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100476 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800477};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000478
yakui_zhao9b9d1722009-05-31 17:17:17 +0800479struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100480 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100484 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400485 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800486};
487
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000488struct intel_display_error_state;
489
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700490struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200491 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800492 struct timeval time;
493
Mika Kuoppalacb383002014-02-25 17:11:25 +0200494 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100495 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200496 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200497 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200498
Ben Widawsky585b0282014-01-30 00:19:37 -0800499 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700500 u32 eir;
501 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700502 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700503 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700504 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000505 u32 derrmr;
506 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800511 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700520 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800521
Chris Wilson52d39a22012-02-15 11:25:37 +0000522 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000523 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100537 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000550 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800551 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700552 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
Chris Wilson52d39a22012-02-15 11:25:37 +0000556 struct drm_i915_error_object {
557 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100558 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000559 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800561
Chris Wilson52d39a22012-02-15 11:25:37 +0000562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000565 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000566 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000578 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100579
Chris Wilson9df30792010-02-18 10:24:56 +0000580 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000581 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000582 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100583 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100584 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000585 u32 read_domains;
586 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100592 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100593 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100594 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700595 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800596
Ben Widawsky95f53012013-07-31 17:00:15 -0700597 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100598 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700599};
600
Jani Nikula7bd688c2013-11-08 16:48:56 +0200601struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200602struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200603struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000604struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100605struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200606struct intel_limit;
607struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100608
Jesse Barnese70236a2009-09-21 10:42:27 -0700609struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700630 int (*compute_pipe_wm)(struct intel_crtc *crtc,
631 struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300632 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200638 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300647 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200648 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700649 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700650 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700653 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100654 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700655 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200656 void (*update_primary_plane)(struct drm_crtc *crtc,
657 struct drm_framebuffer *fb,
658 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100659 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700660 /* clock updates for mode set */
661 /* cursor updates */
662 /* render clock increase/decrease */
663 /* display clock increase/decrease */
664 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700665};
666
Mika Kuoppala48c10262015-01-16 11:34:41 +0200667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
Chris Wilson907b28c2013-07-19 20:36:52 +0100684struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200686 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200688 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700689
690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694
695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
696 uint8_t val, bool trace);
697 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
698 uint16_t val, bool trace);
699 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
700 uint32_t val, bool trace);
701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
702 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300703};
704
Chris Wilson907b28c2013-07-19 20:36:52 +0100705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200711 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100712
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200715 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200716 unsigned wake_count;
717 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200718 u32 reg_set;
719 u32 val_set;
720 u32 val_clear;
721 u32 reg_ack;
722 u32 reg_post;
723 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200724 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100725};
726
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200727/* Iterate over initialised fw domains */
728#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
732 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
733
734#define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
736
Suketu Shahdc174302015-04-17 19:46:16 +0530737enum csr_state {
738 FW_UNINITIALIZED = 0,
739 FW_LOADED,
740 FW_FAILED
741};
742
Daniel Vettereb805622015-05-04 14:58:44 +0200743struct intel_csr {
744 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530745 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200746 uint32_t dmc_fw_size;
747 uint32_t mmio_count;
748 uint32_t mmioaddr[8];
749 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530750 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200751};
752
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
766 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530767 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700768 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700769 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700770 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100771 func(has_fbc) sep \
772 func(has_pipe_cxsr) sep \
773 func(has_hotplug) sep \
774 func(cursor_needs_physical) sep \
775 func(has_overlay) sep \
776 func(overlay_needs_physical) sep \
777 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100778 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100779 func(has_ddi) sep \
780 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200781
Damien Lespiaua587f772013-04-22 18:40:38 +0100782#define DEFINE_FLAG(name) u8 name:1
783#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200784
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500785struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200786 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100787 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700788 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000789 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000790 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700791 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100792 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200793 /* Register offsets for the various display pipes and transcoders */
794 int pipe_offsets[I915_MAX_TRANSCODERS];
795 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200796 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300797 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600798
799 /* Slice/subslice/EU info */
800 u8 slice_total;
801 u8 subslice_total;
802 u8 subslice_per_slice;
803 u8 eu_total;
804 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000805 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
806 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600807 u8 has_slice_pg:1;
808 u8 has_subslice_pg:1;
809 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500810};
811
Damien Lespiaua587f772013-04-22 18:40:38 +0100812#undef DEFINE_FLAG
813#undef SEP_SEMICOLON
814
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800815enum i915_cache_level {
816 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100817 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
818 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
819 caches, eg sampler/render caches, and the
820 large Last-Level-Cache. LLC is coherent with
821 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100822 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800823};
824
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300825struct i915_ctx_hang_stats {
826 /* This context had batch pending when hang was declared */
827 unsigned batch_pending;
828
829 /* This context had batch active when hang was declared */
830 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300831
832 /* Time when this context was last blamed for a GPU reset */
833 unsigned long guilty_ts;
834
Chris Wilson676fa572014-12-24 08:13:39 -0800835 /* If the contexts causes a second GPU hang within this time,
836 * it is permanently banned from submitting any more work.
837 */
838 unsigned long ban_period_seconds;
839
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300840 /* This context is banned to submit more work */
841 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300842};
Ben Widawsky40521052012-06-04 14:42:43 -0700843
844/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100845#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300846
847#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100848/**
849 * struct intel_context - as the name implies, represents a context.
850 * @ref: reference count.
851 * @user_handle: userspace tracking identity for this context.
852 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300853 * @flags: context specific flags:
854 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100855 * @file_priv: filp associated with this context (NULL for global default
856 * context).
857 * @hang_stats: information about the role of this context in possible GPU
858 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100859 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100860 * @legacy_hw_ctx: render context backing object and whether it is correctly
861 * initialized (legacy ring submission mechanism only).
862 * @link: link in the global list of contexts.
863 *
864 * Contexts are memory images used by the hardware to store copies of their
865 * internal state.
866 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100867struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300868 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100869 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700870 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100871 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300872 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700873 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300874 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200875 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700876
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100877 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100878 struct {
879 struct drm_i915_gem_object *rcs_state;
880 bool initialized;
881 } legacy_hw_ctx;
882
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100883 /* Execlists */
884 struct {
885 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100886 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200887 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100888 } engine[I915_NUM_RINGS];
889
Ben Widawskya33afea2013-09-17 21:12:45 -0700890 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700891};
892
Paulo Zanonia4001f12015-02-13 17:23:44 -0200893enum fb_op_origin {
894 ORIGIN_GTT,
895 ORIGIN_CPU,
896 ORIGIN_CS,
897 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300898 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200899};
900
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700901struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300902 /* This is always the inner lock when overlapping with struct_mutex and
903 * it's the outer lock when overlapping with stolen_lock. */
904 struct mutex lock;
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200905 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700906 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700907 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200910 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700911 int y;
912
Ben Widawskyc4213882014-06-19 12:06:10 -0700913 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700914 struct drm_mm_node *compressed_llb;
915
Rodrigo Vivida46f932014-08-01 02:04:45 -0700916 bool false_color;
917
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300918 /* Tracks whether the HW is actually enabled, not whether the feature is
919 * possible. */
920 bool enabled;
921
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700922 struct intel_fbc_work {
923 struct delayed_work work;
Paulo Zanoni220285f2015-07-07 15:26:05 -0300924 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700925 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700926 } *fbc_work;
927
Chris Wilson29ebf902013-07-27 17:23:55 +0100928 enum no_fbc_reason {
929 FBC_OK, /* FBC is enabled */
930 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700931 FBC_NO_OUTPUT, /* no outputs enabled to compress */
932 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
933 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
934 FBC_MODE_TOO_LARGE, /* mode too large for compression */
935 FBC_BAD_PLANE, /* fbc not supported on plane */
936 FBC_NOT_TILED, /* buffer not tiled */
937 FBC_MULTIPLE_PIPES, /* more than one pipe active */
938 FBC_MODULE_PARAM,
939 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
Paulo Zanoni87f5ff02015-06-12 14:36:19 -0300940 FBC_ROTATION, /* rotation is not supported */
Paulo Zanoni89351082015-07-07 15:26:06 -0300941 FBC_IN_DBG_MASTER, /* kernel debugger is active */
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300942 FBC_BAD_STRIDE, /* stride is not supported */
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300943 FBC_PIXEL_RATE, /* pixel rate is too big */
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300944 FBC_PIXEL_FORMAT /* pixel format is invalid */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700945 } no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300946
Paulo Zanoni7733b492015-07-07 15:26:04 -0300947 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
Paulo Zanoni220285f2015-07-07 15:26:05 -0300948 void (*enable_fbc)(struct intel_crtc *crtc);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300949 void (*disable_fbc)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800950};
951
Vandana Kannan96178ee2015-01-10 02:25:56 +0530952/**
953 * HIGH_RR is the highest eDP panel refresh rate read from EDID
954 * LOW_RR is the lowest eDP panel refresh rate found from EDID
955 * parsing for same resolution.
956 */
957enum drrs_refresh_rate_type {
958 DRRS_HIGH_RR,
959 DRRS_LOW_RR,
960 DRRS_MAX_RR, /* RR count */
961};
962
963enum drrs_support_type {
964 DRRS_NOT_SUPPORTED = 0,
965 STATIC_DRRS_SUPPORT = 1,
966 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530967};
968
Daniel Vetter2807cf62014-07-11 10:30:11 -0700969struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530970struct i915_drrs {
971 struct mutex mutex;
972 struct delayed_work work;
973 struct intel_dp *dp;
974 unsigned busy_frontbuffer_bits;
975 enum drrs_refresh_rate_type refresh_rate_type;
976 enum drrs_support_type type;
977};
978
Rodrigo Vivia031d702013-10-03 16:15:06 -0300979struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700980 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300981 bool sink_support;
982 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700983 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700984 bool active;
985 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700986 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530987 bool psr2_support;
988 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300989};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700990
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800991enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300992 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300995 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530996 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700997 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800998};
999
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
Jesse Barnesb690e962010-07-19 13:53:12 -07001005#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001009#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001011
Dave Airlie8be48d92010-03-30 05:34:14 +00001012struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001013struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001014
Daniel Vetterc2b91522012-02-14 22:37:19 +01001015struct intel_gmbus {
1016 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001017 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001018 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +01001019 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001020 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001021 struct drm_i915_private *dev_priv;
1022};
1023
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001025 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001026 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001027 u32 savePP_ON_DELAYS;
1028 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001029 u32 savePP_ON;
1030 u32 savePP_OFF;
1031 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001032 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001033 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001034 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001035 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001036 u32 saveSWF0[16];
1037 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001038 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001039 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001040 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001041 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001042};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001043
Imre Deakddeea5b2014-05-05 15:19:56 +03001044struct vlv_s0ix_state {
1045 /* GAM */
1046 u32 wr_watermark;
1047 u32 gfx_prio_ctrl;
1048 u32 arb_mode;
1049 u32 gfx_pend_tlb0;
1050 u32 gfx_pend_tlb1;
1051 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1052 u32 media_max_req_count;
1053 u32 gfx_max_req_count;
1054 u32 render_hwsp;
1055 u32 ecochk;
1056 u32 bsd_hwsp;
1057 u32 blt_hwsp;
1058 u32 tlb_rd_addr;
1059
1060 /* MBC */
1061 u32 g3dctl;
1062 u32 gsckgctl;
1063 u32 mbctl;
1064
1065 /* GCP */
1066 u32 ucgctl1;
1067 u32 ucgctl3;
1068 u32 rcgctl1;
1069 u32 rcgctl2;
1070 u32 rstctl;
1071 u32 misccpctl;
1072
1073 /* GPM */
1074 u32 gfxpause;
1075 u32 rpdeuhwtc;
1076 u32 rpdeuc;
1077 u32 ecobus;
1078 u32 pwrdwnupctl;
1079 u32 rp_down_timeout;
1080 u32 rp_deucsw;
1081 u32 rcubmabdtmr;
1082 u32 rcedata;
1083 u32 spare2gh;
1084
1085 /* Display 1 CZ domain */
1086 u32 gt_imr;
1087 u32 gt_ier;
1088 u32 pm_imr;
1089 u32 pm_ier;
1090 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1091
1092 /* GT SA CZ domain */
1093 u32 tilectl;
1094 u32 gt_fifoctl;
1095 u32 gtlc_wake_ctrl;
1096 u32 gtlc_survive;
1097 u32 pmwgicz;
1098
1099 /* Display 2 CZ domain */
1100 u32 gu_ctl0;
1101 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001102 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001103 u32 clock_gate_dis2;
1104};
1105
Chris Wilsonbf225f22014-07-10 20:31:18 +01001106struct intel_rps_ei {
1107 u32 cz_clock;
1108 u32 render_c0;
1109 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001110};
1111
Daniel Vetterc85aa882012-11-02 19:55:03 +01001112struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001113 /*
1114 * work, interrupts_enabled and pm_iir are protected by
1115 * dev_priv->irq_lock
1116 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001117 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001118 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001119 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 /* Frequencies are stored in potentially platform dependent multiples.
1122 * In other words, *_freq needs to be multiplied by X to be interesting.
1123 * Soft limits are those which are used for the dynamic reclocking done
1124 * by the driver (raise frequencies under heavy loads, and lower for
1125 * lighter loads). Hard limits are those imposed by the hardware.
1126 *
1127 * A distinction is made for overclocking, which is never enabled by
1128 * default, and is considered to be above the hard limit if it's
1129 * possible at all.
1130 */
1131 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1132 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1133 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1134 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1135 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001136 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001137 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1138 u8 rp1_freq; /* "less than" RP0 power/freqency */
1139 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001140
Chris Wilson8fb55192015-04-07 16:20:28 +01001141 u8 up_threshold; /* Current %busy required to uplock */
1142 u8 down_threshold; /* Current %busy required to downclock */
1143
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001144 int last_adj;
1145 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1146
Chris Wilson8d3afd72015-05-21 21:01:47 +01001147 spinlock_t client_lock;
1148 struct list_head clients;
1149 bool client_boost;
1150
Chris Wilsonc0951f02013-10-10 21:58:50 +01001151 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001152 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001153 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001154
Chris Wilson2e1b8732015-04-27 13:41:22 +01001155 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001156
Chris Wilsonbf225f22014-07-10 20:31:18 +01001157 /* manual wa residency calculations */
1158 struct intel_rps_ei up_ei, down_ei;
1159
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001160 /*
1161 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001162 * Must be taken after struct_mutex if nested. Note that
1163 * this lock may be held for long periods of time when
1164 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001165 */
1166 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001167};
1168
Daniel Vetter1a240d42012-11-29 22:18:51 +01001169/* defined intel_pm.c */
1170extern spinlock_t mchdev_lock;
1171
Daniel Vetterc85aa882012-11-02 19:55:03 +01001172struct intel_ilk_power_mgmt {
1173 u8 cur_delay;
1174 u8 min_delay;
1175 u8 max_delay;
1176 u8 fmax;
1177 u8 fstart;
1178
1179 u64 last_count1;
1180 unsigned long last_time1;
1181 unsigned long chipset_power;
1182 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001183 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001184 unsigned long gfx_power;
1185 u8 corr;
1186
1187 int c_m;
1188 int r_t;
1189};
1190
Imre Deakc6cb5822014-03-04 19:22:55 +02001191struct drm_i915_private;
1192struct i915_power_well;
1193
1194struct i915_power_well_ops {
1195 /*
1196 * Synchronize the well's hw state to match the current sw state, for
1197 * example enable/disable it based on the current refcount. Called
1198 * during driver init and resume time, possibly after first calling
1199 * the enable/disable handlers.
1200 */
1201 void (*sync_hw)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /*
1204 * Enable the well and resources that depend on it (for example
1205 * interrupts located on the well). Called after the 0->1 refcount
1206 * transition.
1207 */
1208 void (*enable)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210 /*
1211 * Disable the well and resources that depend on it. Called after
1212 * the 1->0 refcount transition.
1213 */
1214 void (*disable)(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well);
1216 /* Returns the hw enabled state. */
1217 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219};
1220
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001221/* Power well structure for haswell */
1222struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001223 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001224 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001225 /* power well enable/disable usage count */
1226 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001227 /* cached hw enabled state */
1228 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001229 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001230 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001231 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001232};
1233
Imre Deak83c00f552013-10-25 17:36:47 +03001234struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001235 /*
1236 * Power wells needed for initialization at driver init and suspend
1237 * time are on. They are kept on until after the first modeset.
1238 */
1239 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001240 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001241 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001242
Imre Deak83c00f552013-10-25 17:36:47 +03001243 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001244 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001245 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001246};
1247
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001249struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001251 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001252 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001253};
1254
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001255struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001256 /** Memory allocator for GTT stolen memory */
1257 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001258 /** Protects the usage of the GTT stolen memory allocator. This is
1259 * always the inner lock when overlapping with struct_mutex. */
1260 struct mutex stolen_lock;
1261
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
1272 /** Usable portion of the GTT for GEM */
1273 unsigned long stolen_base; /* limited to low memory (32-bit) */
1274
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001275 /** PPGTT used for aliasing the PPGTT with the GTT */
1276 struct i915_hw_ppgtt *aliasing_ppgtt;
1277
Chris Wilson2cfcd322014-05-20 08:28:43 +01001278 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001279 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001280 bool shrinker_no_lock_stealing;
1281
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001282 /** LRU list of objects with fence regs on them. */
1283 struct list_head fence_list;
1284
1285 /**
1286 * We leave the user IRQ off as much as possible,
1287 * but this means that requests will finish and never
1288 * be retired once the system goes idle. Set a timer to
1289 * fire periodically while the ring is running. When it
1290 * fires, go retire requests.
1291 */
1292 struct delayed_work retire_work;
1293
1294 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001295 * When we detect an idle GPU, we want to turn on
1296 * powersaving features. So once we see that there
1297 * are no more requests outstanding and no more
1298 * arrive within a small period of time, we fire
1299 * off the idle_work.
1300 */
1301 struct delayed_work idle_work;
1302
1303 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 * Are we in a non-interruptible section of code like
1305 * modesetting?
1306 */
1307 bool interruptible;
1308
Chris Wilsonf62a0072014-02-21 17:55:39 +00001309 /**
1310 * Is the GPU currently considered idle, or busy executing userspace
1311 * requests? Whilst idle, we attempt to power down the hardware and
1312 * display clocks. In order to reduce the effect on performance, there
1313 * is a slight delay before we do so.
1314 */
1315 bool busy;
1316
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001317 /* the indicator for dispatch video commands on two BSD rings */
1318 int bsd_ring_dispatch_index;
1319
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001320 /** Bit 6 swizzling required for X tiling */
1321 uint32_t bit_6_swizzle_x;
1322 /** Bit 6 swizzling required for Y tiling */
1323 uint32_t bit_6_swizzle_y;
1324
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001325 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001326 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001327 size_t object_memory;
1328 u32 object_count;
1329};
1330
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001331struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001332 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001333 unsigned bytes;
1334 unsigned size;
1335 int err;
1336 u8 *buf;
1337 loff_t start;
1338 loff_t pos;
1339};
1340
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001341struct i915_error_state_file_priv {
1342 struct drm_device *dev;
1343 struct drm_i915_error_state *error;
1344};
1345
Daniel Vetter99584db2012-11-14 17:14:04 +01001346struct i915_gpu_error {
1347 /* For hangcheck timer */
1348#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1349#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001350 /* Hang gpu twice in this window and your context gets banned */
1351#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1352
Chris Wilson737b1502015-01-26 18:03:03 +02001353 struct workqueue_struct *hangcheck_wq;
1354 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001355
1356 /* For reset and error_state handling. */
1357 spinlock_t lock;
1358 /* Protected by the above dev->gpu_error.lock. */
1359 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001360
1361 unsigned long missed_irq_rings;
1362
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001363 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001364 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001365 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001366 * This is a counter which gets incremented when reset is triggered,
1367 * and again when reset has been handled. So odd values (lowest bit set)
1368 * means that reset is in progress and even values that
1369 * (reset_counter >> 1):th reset was successfully completed.
1370 *
1371 * If reset is not completed succesfully, the I915_WEDGE bit is
1372 * set meaning that hardware is terminally sour and there is no
1373 * recovery. All waiters on the reset_queue will be woken when
1374 * that happens.
1375 *
1376 * This counter is used by the wait_seqno code to notice that reset
1377 * event happened and it needs to restart the entire ioctl (since most
1378 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001379 *
1380 * This is important for lock-free wait paths, where no contended lock
1381 * naturally enforces the correct ordering between the bail-out of the
1382 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001383 */
1384 atomic_t reset_counter;
1385
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001386#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001387#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001388
1389 /**
1390 * Waitqueue to signal when the reset has completed. Used by clients
1391 * that wait for dev_priv->mm.wedged to settle.
1392 */
1393 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001394
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001395 /* Userspace knobs for gpu hang simulation;
1396 * combines both a ring mask, and extra flags
1397 */
1398 u32 stop_rings;
1399#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1400#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001401
1402 /* For missed irq/seqno simulation. */
1403 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001404
1405 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1406 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001407};
1408
Zhang Ruib8efb172013-02-05 15:41:53 +08001409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
Xiong Zhang11c1b652015-08-17 16:04:04 +08001420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
Paulo Zanoni6acab152013-09-12 17:06:24 -03001424struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001431 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001436
1437 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001438 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001442};
1443
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301449};
1450
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301463 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
Pradeep Bhat83a72802014-03-28 10:14:57 +05301467 enum drrs_support_type drrs_type;
1468
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001469 /* eDP */
1470 int edp_rate;
1471 int edp_lanes;
1472 int edp_preemphasis;
1473 int edp_vswing;
1474 bool edp_initialized;
1475 bool edp_support;
1476 int edp_bpp;
1477 struct edp_power_seq edp_pps;
1478
Jani Nikulaf00076d2013-12-14 20:38:29 -02001479 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001480 bool full_link;
1481 bool require_aux_wakeup;
1482 int idle_frames;
1483 enum psr_lines_to_wait lines_to_wait;
1484 int tp1_wakeup_time;
1485 int tp2_tp3_wakeup_time;
1486 } psr;
1487
1488 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001489 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001490 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001491 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001492 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001493 } backlight;
1494
Shobhit Kumard17c5442013-08-27 15:12:25 +03001495 /* MIPI DSI */
1496 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301497 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001498 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301499 struct mipi_config *config;
1500 struct mipi_pps_data *pps;
1501 u8 seq_version;
1502 u32 size;
1503 u8 *data;
1504 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001505 } dsi;
1506
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001507 int crt_ddc_pin;
1508
1509 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001510 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001511
1512 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001513};
1514
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001515enum intel_ddb_partitioning {
1516 INTEL_DDB_PART_1_2,
1517 INTEL_DDB_PART_5_6, /* IVB+ */
1518};
1519
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001520struct intel_wm_level {
1521 bool enable;
1522 uint32_t pri_val;
1523 uint32_t spr_val;
1524 uint32_t cur_val;
1525 uint32_t fbc_val;
1526};
1527
Imre Deak820c1982013-12-17 14:46:36 +02001528struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001529 uint32_t wm_pipe[3];
1530 uint32_t wm_lp[3];
1531 uint32_t wm_lp_spr[3];
1532 uint32_t wm_linetime[3];
1533 bool enable_fbc_wm;
1534 enum intel_ddb_partitioning partitioning;
1535};
1536
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001537struct vlv_pipe_wm {
1538 uint16_t primary;
1539 uint16_t sprite[2];
1540 uint8_t cursor;
1541};
1542
1543struct vlv_sr_wm {
1544 uint16_t plane;
1545 uint8_t cursor;
1546};
1547
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001548struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001549 struct vlv_pipe_wm pipe[3];
1550 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001551 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001552 uint8_t cursor;
1553 uint8_t sprite[2];
1554 uint8_t primary;
1555 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001556 uint8_t level;
1557 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001558};
1559
Damien Lespiauc1939242014-11-04 17:06:41 +00001560struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001561 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001562};
1563
1564static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1565{
Damien Lespiau16160e32014-11-04 17:06:53 +00001566 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001567}
1568
Damien Lespiau08db6652014-11-04 17:06:52 +00001569static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1570 const struct skl_ddb_entry *e2)
1571{
1572 if (e1->start == e2->start && e1->end == e2->end)
1573 return true;
1574
1575 return false;
1576}
1577
Damien Lespiauc1939242014-11-04 17:06:41 +00001578struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001579 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001580 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001581 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001582};
1583
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001584struct skl_wm_values {
1585 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001586 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001587 uint32_t wm_linetime[I915_MAX_PIPES];
1588 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001589 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001590};
1591
1592struct skl_wm_level {
1593 bool plane_en[I915_MAX_PLANES];
1594 uint16_t plane_res_b[I915_MAX_PLANES];
1595 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001596};
1597
Paulo Zanonic67a4702013-08-19 13:18:09 -03001598/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001599 * This struct helps tracking the state needed for runtime PM, which puts the
1600 * device in PCI D3 state. Notice that when this happens, nothing on the
1601 * graphics device works, even register access, so we don't get interrupts nor
1602 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001603 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001604 * Every piece of our code that needs to actually touch the hardware needs to
1605 * either call intel_runtime_pm_get or call intel_display_power_get with the
1606 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001607 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001608 * Our driver uses the autosuspend delay feature, which means we'll only really
1609 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001610 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001611 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001612 *
1613 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1614 * goes back to false exactly before we reenable the IRQs. We use this variable
1615 * to check if someone is trying to enable/disable IRQs while they're supposed
1616 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001617 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001618 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001619 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001620 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001621struct i915_runtime_pm {
1622 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001623 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001624};
1625
Daniel Vetter926321d2013-10-16 13:30:34 +02001626enum intel_pipe_crc_source {
1627 INTEL_PIPE_CRC_SOURCE_NONE,
1628 INTEL_PIPE_CRC_SOURCE_PLANE1,
1629 INTEL_PIPE_CRC_SOURCE_PLANE2,
1630 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001631 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001632 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1633 INTEL_PIPE_CRC_SOURCE_TV,
1634 INTEL_PIPE_CRC_SOURCE_DP_B,
1635 INTEL_PIPE_CRC_SOURCE_DP_C,
1636 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001637 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001638 INTEL_PIPE_CRC_SOURCE_MAX,
1639};
1640
Shuang He8bf1e9f2013-10-15 18:55:27 +01001641struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001642 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001643 uint32_t crc[5];
1644};
1645
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001646#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001647struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001648 spinlock_t lock;
1649 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001650 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001651 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001652 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001653 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001654};
1655
Daniel Vetterf99d7062014-06-19 16:01:59 +02001656struct i915_frontbuffer_tracking {
1657 struct mutex lock;
1658
1659 /*
1660 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1661 * scheduled flips.
1662 */
1663 unsigned busy_bits;
1664 unsigned flip_bits;
1665};
1666
Mika Kuoppala72253422014-10-07 17:21:26 +03001667struct i915_wa_reg {
1668 u32 addr;
1669 u32 value;
1670 /* bitmask representing WA bits */
1671 u32 mask;
1672};
1673
1674#define I915_MAX_WA_REGS 16
1675
1676struct i915_workarounds {
1677 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1678 u32 count;
1679};
1680
Yu Zhangcf9d2892015-02-10 19:05:47 +08001681struct i915_virtual_gpu {
1682 bool active;
1683};
1684
John Harrison5f19e2b2015-05-29 17:43:27 +01001685struct i915_execbuffer_params {
1686 struct drm_device *dev;
1687 struct drm_file *file;
1688 uint32_t dispatch_flags;
1689 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001690 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001691 struct intel_engine_cs *ring;
1692 struct drm_i915_gem_object *batch_obj;
1693 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001694 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001695};
1696
Matt Roperaa363132015-09-24 15:53:18 -07001697/* used in computing the new watermarks state */
1698struct intel_wm_config {
1699 unsigned int num_pipes_active;
1700 bool sprites_enabled;
1701 bool sprites_scaled;
1702};
1703
Jani Nikula77fec552014-03-31 14:27:22 +03001704struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001705 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001706 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001707 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001708 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001710 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001711
1712 int relative_constants_mode;
1713
1714 void __iomem *regs;
1715
Chris Wilson907b28c2013-07-19 20:36:52 +01001716 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001717
Yu Zhangcf9d2892015-02-10 19:05:47 +08001718 struct i915_virtual_gpu vgpu;
1719
Alex Dai33a732f2015-08-12 15:43:36 +01001720 struct intel_guc guc;
1721
Daniel Vettereb805622015-05-04 14:58:44 +02001722 struct intel_csr csr;
1723
1724 /* Display CSR-related protection */
1725 struct mutex csr_lock;
1726
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001727 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001728
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1730 * controller on different i2c buses. */
1731 struct mutex gmbus_mutex;
1732
1733 /**
1734 * Base address of the gmbus and gpio block.
1735 */
1736 uint32_t gpio_mmio_base;
1737
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301738 /* MMIO base address for MIPI regs */
1739 uint32_t mipi_mmio_base;
1740
Daniel Vetter28c70f12012-12-01 13:53:45 +01001741 wait_queue_head_t gmbus_wait_queue;
1742
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001744 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001745 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001746 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001747
Daniel Vetterba8286f2014-09-11 07:43:25 +02001748 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749 struct resource mch_res;
1750
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001751 /* protects the irq masks */
1752 spinlock_t irq_lock;
1753
Sourab Gupta84c33a62014-06-02 16:47:17 +05301754 /* protects the mmio flip data */
1755 spinlock_t mmio_flip_lock;
1756
Imre Deakf8b79e52014-03-04 19:23:07 +02001757 bool display_irqs_enabled;
1758
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001759 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1760 struct pm_qos_request pm_qos;
1761
Ville Syrjäläa5805162015-05-26 20:42:30 +03001762 /* Sideband mailbox protection */
1763 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001764
1765 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001766 union {
1767 u32 irq_mask;
1768 u32 de_irq_mask[I915_MAX_PIPES];
1769 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001771 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301772 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001773 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001774
Jani Nikula5fcece82015-05-27 15:03:42 +03001775 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001776 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301777 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001779 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001781 bool preserve_bios_swizzle;
1782
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001783 /* overlay */
1784 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001785
Jani Nikula58c68772013-11-08 16:48:54 +02001786 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001787 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001788
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001789 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001790 bool no_aux_handshake;
1791
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792 /* protects panel power sequencer state */
1793 struct mutex pps_mutex;
1794
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001795 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1796 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1797 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1798
1799 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001800 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001801 unsigned int cdclk_freq, max_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001802 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001803 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001804 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001805
Daniel Vetter645416f2013-09-02 16:22:25 +02001806 /**
1807 * wq - Driver workqueue for GEM.
1808 *
1809 * NOTE: Work items scheduled here are not allowed to grab any modeset
1810 * locks, for otherwise the flushing done in the pageflip code will
1811 * result in deadlocks.
1812 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001813 struct workqueue_struct *wq;
1814
1815 /* Display functions */
1816 struct drm_i915_display_funcs display;
1817
1818 /* PCH chipset type */
1819 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001820 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001821
1822 unsigned long quirks;
1823
Zhang Ruib8efb172013-02-05 15:41:53 +08001824 enum modeset_restore modeset_restore;
1825 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001826
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001827 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001828 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001829
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001830 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001831 DECLARE_HASHTABLE(mm_structs, 7);
1832 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001833
Daniel Vetter87813422012-05-02 11:49:32 +02001834 /* Kernel Modesetting */
1835
yakui_zhao9b9d1722009-05-31 17:17:17 +08001836 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001837
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001838 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1839 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001840 wait_queue_head_t pending_flip_queue;
1841
Daniel Vetterc4597872013-10-21 21:04:07 +02001842#ifdef CONFIG_DEBUG_FS
1843 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1844#endif
1845
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001846 int num_shared_dpll;
1847 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Mika Kuoppala72253422014-10-07 17:21:26 +03001850 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001851
Jesse Barnes652c3932009-08-17 13:31:43 -07001852 /* Reclocking support */
1853 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001854
1855 struct i915_frontbuffer_tracking fb_tracking;
1856
Jesse Barnes652c3932009-08-17 13:31:43 -07001857 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001858
Zhenyu Wangc48044112009-12-17 14:48:43 +08001859 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001860
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001861 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001862
Ben Widawsky59124502013-07-04 11:02:05 -07001863 /* Cannot be determined by PCIID. You must always read a register. */
1864 size_t ellc_size;
1865
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001866 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001867 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001868
Daniel Vetter20e4d402012-08-08 23:35:39 +02001869 /* ilk-only ips/rps state. Everything in here is protected by the global
1870 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001871 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001872
Imre Deak83c00f552013-10-25 17:36:47 +03001873 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001874
Rodrigo Vivia031d702013-10-03 16:15:06 -03001875 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001876
Daniel Vetter99584db2012-11-14 17:14:04 +01001877 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001878
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001879 struct drm_i915_gem_object *vlv_pctx;
1880
Daniel Vetter06957262015-08-10 13:34:08 +02001881#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001882 /* list of fbdev register on this device */
1883 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001884 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001885#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001886
1887 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001888 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001889
Imre Deak58fddc22015-01-08 17:54:14 +02001890 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001891 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001892 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001893 /**
1894 * av_mutex - mutex for audio/video sync
1895 *
1896 */
1897 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001898
Ben Widawsky254f9652012-06-04 14:42:42 -07001899 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001900 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001901
Damien Lespiau3e683202012-12-11 18:48:29 +00001902 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001903
Ville Syrjälä70722462015-04-10 18:21:28 +03001904 u32 chv_phy_control;
1905
Daniel Vetter842f1c82014-03-10 10:01:44 +01001906 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001907 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001908 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001909
Ville Syrjälä53615a52013-08-01 16:18:50 +03001910 struct {
1911 /*
1912 * Raw watermark latency values:
1913 * in 0.1us units for WM0,
1914 * in 0.5us units for WM1+.
1915 */
1916 /* primary */
1917 uint16_t pri_latency[5];
1918 /* sprite */
1919 uint16_t spr_latency[5];
1920 /* cursor */
1921 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001922 /*
1923 * Raw watermark memory latency values
1924 * for SKL for all 8 levels
1925 * in 1us units.
1926 */
1927 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001928
Matt Roperaa363132015-09-24 15:53:18 -07001929 /* Committed wm config */
1930 struct intel_wm_config config;
1931
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001932 /*
1933 * The skl_wm_values structure is a bit too big for stack
1934 * allocation, so we keep the staging struct where we store
1935 * intermediate results here instead.
1936 */
1937 struct skl_wm_values skl_results;
1938
Ville Syrjälä609cede2013-10-09 19:18:03 +03001939 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001940 union {
1941 struct ilk_wm_values hw;
1942 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001943 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001944 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001945
1946 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001947 } wm;
1948
Paulo Zanoni8a187452013-12-06 20:32:13 -02001949 struct i915_runtime_pm pm;
1950
Oscar Mateoa83014d2014-07-24 17:04:21 +01001951 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1952 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001953 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001954 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001955 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001956 int (*init_rings)(struct drm_device *dev);
1957 void (*cleanup_ring)(struct intel_engine_cs *ring);
1958 void (*stop_ring)(struct intel_engine_cs *ring);
1959 } gt;
1960
Sonika Jindal9e458032015-05-06 17:35:48 +05301961 bool edp_low_vswing;
1962
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001963 /* perform PHY state sanity checks? */
1964 bool chv_phy_assert[2];
1965
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001966 /*
1967 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1968 * will be rejected. Instead look for a better place.
1969 */
Jani Nikula77fec552014-03-31 14:27:22 +03001970};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Chris Wilson2c1792a2013-08-01 18:39:55 +01001972static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1973{
1974 return dev->dev_private;
1975}
1976
Imre Deak888d0d42015-01-08 17:54:13 +02001977static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1978{
1979 return to_i915(dev_get_drvdata(dev));
1980}
1981
Alex Dai33a732f2015-08-12 15:43:36 +01001982static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1983{
1984 return container_of(guc, struct drm_i915_private, guc);
1985}
1986
Chris Wilsonb4519512012-05-11 14:29:30 +01001987/* Iterate over initialised rings */
1988#define for_each_ring(ring__, dev_priv__, i__) \
1989 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1990 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1991
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001992enum hdmi_force_audio {
1993 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1994 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1995 HDMI_AUDIO_AUTO, /* trust EDID */
1996 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1997};
1998
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001999#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002000
Chris Wilson37e680a2012-06-07 15:38:42 +01002001struct drm_i915_gem_object_ops {
2002 /* Interface between the GEM object and its backing storage.
2003 * get_pages() is called once prior to the use of the associated set
2004 * of pages before to binding them into the GTT, and put_pages() is
2005 * called after we no longer need them. As we expect there to be
2006 * associated cost with migrating pages between the backing storage
2007 * and making them available for the GPU (e.g. clflush), we may hold
2008 * onto the pages after they are no longer referenced by the GPU
2009 * in case they may be used again shortly (for example migrating the
2010 * pages to a different memory domain within the GTT). put_pages()
2011 * will therefore most likely be called when the object itself is
2012 * being released or under memory pressure (where we attempt to
2013 * reap pages for the shrinker).
2014 */
2015 int (*get_pages)(struct drm_i915_gem_object *);
2016 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002017 int (*dmabuf_export)(struct drm_i915_gem_object *);
2018 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002019};
2020
Daniel Vettera071fa02014-06-18 23:28:09 +02002021/*
2022 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302023 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002024 * doesn't mean that the hw necessarily already scans it out, but that any
2025 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2026 *
2027 * We have one bit per pipe and per scanout plane type.
2028 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302029#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2030#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002031#define INTEL_FRONTBUFFER_BITS \
2032 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2033#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2034 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2035#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302036 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2037#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2038 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002039#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302040 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002041#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302042 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002043
Eric Anholt673a3942008-07-30 12:06:12 -07002044struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002045 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002046
Chris Wilson37e680a2012-06-07 15:38:42 +01002047 const struct drm_i915_gem_object_ops *ops;
2048
Ben Widawsky2f633152013-07-17 12:19:03 -07002049 /** List of VMAs backed by this object */
2050 struct list_head vma_list;
2051
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002052 /** Stolen memory for this object, instead of being backed by shmem. */
2053 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002054 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002055
Chris Wilsonb4716182015-04-27 13:41:17 +01002056 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002057 /** Used in execbuf to temporarily hold a ref */
2058 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002059
Chris Wilson8d9d5742015-04-07 16:20:38 +01002060 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002061
Eric Anholt673a3942008-07-30 12:06:12 -07002062 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002063 * This is set if the object is on the active lists (has pending
2064 * rendering and so a non-zero seqno), and is not set if it i s on
2065 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002066 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002067 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002068
2069 /**
2070 * This is set if the object has been written to since last bound
2071 * to the GTT
2072 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002073 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002074
2075 /**
2076 * Fence register bits (if any) for this object. Will be set
2077 * as needed when mapped into the GTT.
2078 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002079 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002080 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002081
2082 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002083 * Advice: are the backing pages purgeable?
2084 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002085 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002086
2087 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002088 * Current tiling mode for the object.
2089 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002090 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002091 /**
2092 * Whether the tiling parameters for the currently associated fence
2093 * register have changed. Note that for the purposes of tracking
2094 * tiling changes we also treat the unfenced register, the register
2095 * slot that the object occupies whilst it executes a fenced
2096 * command (such as BLT on gen2/3), as a "fence".
2097 */
2098 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002099
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002100 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002101 * Is the object at the current location in the gtt mappable and
2102 * fenceable? Used to avoid costly recalculations.
2103 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002104 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002105
2106 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002107 * Whether the current gtt mapping needs to be mappable (and isn't just
2108 * mappable by accident). Track pin and fault separate for a more
2109 * accurate mappable working set.
2110 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002111 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002112
Chris Wilsoncaea7472010-11-12 13:53:37 +00002113 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302114 * Is the object to be mapped as read-only to the GPU
2115 * Only honoured if hardware has relevant pte bit
2116 */
2117 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002118 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002119 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002120
Daniel Vettera071fa02014-06-18 23:28:09 +02002121 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2122
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002123 unsigned int pin_display;
2124
Chris Wilson9da3da62012-06-01 15:20:22 +01002125 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002126 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002127 struct get_page {
2128 struct scatterlist *sg;
2129 int last;
2130 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002131
Daniel Vetter1286ff72012-05-10 15:25:09 +02002132 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002133 void *dma_buf_vmapping;
2134 int vmapping_count;
2135
Chris Wilsonb4716182015-04-27 13:41:17 +01002136 /** Breadcrumb of last rendering to the buffer.
2137 * There can only be one writer, but we allow for multiple readers.
2138 * If there is a writer that necessarily implies that all other
2139 * read requests are complete - but we may only be lazily clearing
2140 * the read requests. A read request is naturally the most recent
2141 * request on a ring, so we may have two different write and read
2142 * requests on one ring where the write request is older than the
2143 * read request. This allows for the CPU to read from an active
2144 * buffer by only waiting for the write to complete.
2145 * */
2146 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002147 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002148 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002149 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002150
Daniel Vetter778c3542010-05-13 11:49:44 +02002151 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002152 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002153
Daniel Vetter80075d42013-10-09 21:23:52 +02002154 /** References from framebuffers, locks out tiling changes. */
2155 unsigned long framebuffer_references;
2156
Eric Anholt280b7132009-03-12 16:56:27 -07002157 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002158 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002159
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002160 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002161 /** for phy allocated objects */
2162 struct drm_dma_handle *phys_handle;
2163
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002164 struct i915_gem_userptr {
2165 uintptr_t ptr;
2166 unsigned read_only :1;
2167 unsigned workers :4;
2168#define I915_GEM_USERPTR_MAX_WORKERS 15
2169
Chris Wilsonad46cb52014-08-07 14:20:40 +01002170 struct i915_mm_struct *mm;
2171 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002172 struct work_struct *work;
2173 } userptr;
2174 };
2175};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002176#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002177
Daniel Vettera071fa02014-06-18 23:28:09 +02002178void i915_gem_track_fb(struct drm_i915_gem_object *old,
2179 struct drm_i915_gem_object *new,
2180 unsigned frontbuffer_bits);
2181
Eric Anholt673a3942008-07-30 12:06:12 -07002182/**
2183 * Request queue structure.
2184 *
2185 * The request queue allows us to note sequence numbers that have been emitted
2186 * and may be associated with active buffers to be retired.
2187 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002188 * By keeping this list, we can avoid having to do questionable sequence
2189 * number comparisons on buffer last_read|write_seqno. It also allows an
2190 * emission time to be associated with the request for tracking how far ahead
2191 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002192 *
2193 * The requests are reference counted, so upon creation they should have an
2194 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002195 */
2196struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002197 struct kref ref;
2198
Zou Nan hai852835f2010-05-21 09:08:56 +08002199 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002200 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002201 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002202
Eric Anholt673a3942008-07-30 12:06:12 -07002203 /** GEM sequence number associated with this request. */
2204 uint32_t seqno;
2205
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002206 /** Position in the ringbuffer of the start of the request */
2207 u32 head;
2208
Nick Hoath72f95af2015-01-15 13:10:37 +00002209 /**
2210 * Position in the ringbuffer of the start of the postfix.
2211 * This is required to calculate the maximum available ringbuffer
2212 * space without overwriting the postfix.
2213 */
2214 u32 postfix;
2215
2216 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002217 u32 tail;
2218
Nick Hoathb3a38992015-02-19 16:30:47 +00002219 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002220 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002221 * Contexts are refcounted, so when this request is associated with a
2222 * context, we must increment the context's refcount, to guarantee that
2223 * it persists while any request is linked to it. Requests themselves
2224 * are also refcounted, so the request will only be freed when the last
2225 * reference to it is dismissed, and the code in
2226 * i915_gem_request_free() will then decrement the refcount on the
2227 * context.
2228 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002229 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002230 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002231
John Harrisondc4be60712015-05-29 17:43:39 +01002232 /** Batch buffer related to this request if any (used for
2233 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002234 struct drm_i915_gem_object *batch_obj;
2235
Eric Anholt673a3942008-07-30 12:06:12 -07002236 /** Time at which this request was emitted, in jiffies. */
2237 unsigned long emitted_jiffies;
2238
Eric Anholtb9624422009-06-03 07:27:35 +00002239 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002240 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002241
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002242 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002243 /** file_priv list entry for this request */
2244 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002245
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002246 /** process identifier submitting this request */
2247 struct pid *pid;
2248
Nick Hoath6d3d8272015-01-15 13:10:39 +00002249 /**
2250 * The ELSP only accepts two elements at a time, so we queue
2251 * context/tail pairs on a given queue (ring->execlist_queue) until the
2252 * hardware is available. The queue serves a double purpose: we also use
2253 * it to keep track of the up to 2 contexts currently in the hardware
2254 * (usually one in execution and the other queued up by the GPU): We
2255 * only remove elements from the head of the queue when the hardware
2256 * informs us that an element has been completed.
2257 *
2258 * All accesses to the queue are mediated by a spinlock
2259 * (ring->execlist_lock).
2260 */
2261
2262 /** Execlist link in the submission queue.*/
2263 struct list_head execlist_link;
2264
2265 /** Execlists no. of times this request has been sent to the ELSP */
2266 int elsp_submitted;
2267
Eric Anholt673a3942008-07-30 12:06:12 -07002268};
2269
John Harrison6689cb22015-03-19 12:30:08 +00002270int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002271 struct intel_context *ctx,
2272 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002273void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002274void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002275int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2276 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002277
John Harrisonb793a002014-11-24 18:49:25 +00002278static inline uint32_t
2279i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2280{
2281 return req ? req->seqno : 0;
2282}
2283
2284static inline struct intel_engine_cs *
2285i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2286{
2287 return req ? req->ring : NULL;
2288}
2289
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002290static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002291i915_gem_request_reference(struct drm_i915_gem_request *req)
2292{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002293 if (req)
2294 kref_get(&req->ref);
2295 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002296}
2297
2298static inline void
2299i915_gem_request_unreference(struct drm_i915_gem_request *req)
2300{
Daniel Vetterf2458602014-11-26 10:26:05 +01002301 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002302 kref_put(&req->ref, i915_gem_request_free);
2303}
2304
Chris Wilson41037f92015-03-27 11:01:36 +00002305static inline void
2306i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2307{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002308 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002309
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002310 if (!req)
2311 return;
2312
2313 dev = req->ring->dev;
2314 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002315 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002316}
2317
John Harrisonabfe2622014-11-24 18:49:24 +00002318static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2319 struct drm_i915_gem_request *src)
2320{
2321 if (src)
2322 i915_gem_request_reference(src);
2323
2324 if (*pdst)
2325 i915_gem_request_unreference(*pdst);
2326
2327 *pdst = src;
2328}
2329
John Harrison1b5a4332014-11-24 18:49:42 +00002330/*
2331 * XXX: i915_gem_request_completed should be here but currently needs the
2332 * definition of i915_seqno_passed() which is below. It will be moved in
2333 * a later patch when the call to i915_seqno_passed() is obsoleted...
2334 */
2335
Brad Volkin351e3db2014-02-18 10:15:46 -08002336/*
2337 * A command that requires special handling by the command parser.
2338 */
2339struct drm_i915_cmd_descriptor {
2340 /*
2341 * Flags describing how the command parser processes the command.
2342 *
2343 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2344 * a length mask if not set
2345 * CMD_DESC_SKIP: The command is allowed but does not follow the
2346 * standard length encoding for the opcode range in
2347 * which it falls
2348 * CMD_DESC_REJECT: The command is never allowed
2349 * CMD_DESC_REGISTER: The command should be checked against the
2350 * register whitelist for the appropriate ring
2351 * CMD_DESC_MASTER: The command is allowed if the submitting process
2352 * is the DRM master
2353 */
2354 u32 flags;
2355#define CMD_DESC_FIXED (1<<0)
2356#define CMD_DESC_SKIP (1<<1)
2357#define CMD_DESC_REJECT (1<<2)
2358#define CMD_DESC_REGISTER (1<<3)
2359#define CMD_DESC_BITMASK (1<<4)
2360#define CMD_DESC_MASTER (1<<5)
2361
2362 /*
2363 * The command's unique identification bits and the bitmask to get them.
2364 * This isn't strictly the opcode field as defined in the spec and may
2365 * also include type, subtype, and/or subop fields.
2366 */
2367 struct {
2368 u32 value;
2369 u32 mask;
2370 } cmd;
2371
2372 /*
2373 * The command's length. The command is either fixed length (i.e. does
2374 * not include a length field) or has a length field mask. The flag
2375 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2376 * a length mask. All command entries in a command table must include
2377 * length information.
2378 */
2379 union {
2380 u32 fixed;
2381 u32 mask;
2382 } length;
2383
2384 /*
2385 * Describes where to find a register address in the command to check
2386 * against the ring's register whitelist. Only valid if flags has the
2387 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002388 *
2389 * A non-zero step value implies that the command may access multiple
2390 * registers in sequence (e.g. LRI), in that case step gives the
2391 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002392 */
2393 struct {
2394 u32 offset;
2395 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002396 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002397 } reg;
2398
2399#define MAX_CMD_DESC_BITMASKS 3
2400 /*
2401 * Describes command checks where a particular dword is masked and
2402 * compared against an expected value. If the command does not match
2403 * the expected value, the parser rejects it. Only valid if flags has
2404 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2405 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002406 *
2407 * If the check specifies a non-zero condition_mask then the parser
2408 * only performs the check when the bits specified by condition_mask
2409 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002410 */
2411 struct {
2412 u32 offset;
2413 u32 mask;
2414 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002415 u32 condition_offset;
2416 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002417 } bits[MAX_CMD_DESC_BITMASKS];
2418};
2419
2420/*
2421 * A table of commands requiring special handling by the command parser.
2422 *
2423 * Each ring has an array of tables. Each table consists of an array of command
2424 * descriptors, which must be sorted with command opcodes in ascending order.
2425 */
2426struct drm_i915_cmd_table {
2427 const struct drm_i915_cmd_descriptor *table;
2428 int count;
2429};
2430
Chris Wilsondbbe9122014-08-09 19:18:43 +01002431/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002432#define __I915__(p) ({ \
2433 struct drm_i915_private *__p; \
2434 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2435 __p = (struct drm_i915_private *)p; \
2436 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2437 __p = to_i915((struct drm_device *)p); \
2438 else \
2439 BUILD_BUG(); \
2440 __p; \
2441})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002442#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002443#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002444#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002445
Jani Nikulae87a0052015-10-20 15:22:02 +03002446#define REVID_FOREVER 0xff
2447/*
2448 * Return true if revision is in range [since,until] inclusive.
2449 *
2450 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2451 */
2452#define IS_REVID(p, since, until) \
2453 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2454
Chris Wilson87f1f462014-08-09 19:18:42 +01002455#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2456#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002457#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002458#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002459#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002460#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2461#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002462#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2463#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2464#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002465#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002466#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002467#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2468#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002469#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2470#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002471#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002472#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002473#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2474 INTEL_DEVID(dev) == 0x0152 || \
2475 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002476#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002477#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002478#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002479#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302480#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002481#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002482#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002483#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002484#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002485 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002486#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002487 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002488 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002489 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002490/* ULX machines are also considered ULT. */
2491#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2492 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002493#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2494 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002495#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002496 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002497#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002498 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002499/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002500#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2501 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002502#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2503 INTEL_DEVID(dev) == 0x1913 || \
2504 INTEL_DEVID(dev) == 0x1916 || \
2505 INTEL_DEVID(dev) == 0x1921 || \
2506 INTEL_DEVID(dev) == 0x1926)
2507#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2508 INTEL_DEVID(dev) == 0x1915 || \
2509 INTEL_DEVID(dev) == 0x191E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302510#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2511 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2512#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2513 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2514
Ben Widawskyb833d682013-08-23 16:00:07 -07002515#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002516
Jani Nikulaef712bb2015-10-20 15:22:00 +03002517#define SKL_REVID_A0 0x0
2518#define SKL_REVID_B0 0x1
2519#define SKL_REVID_C0 0x2
2520#define SKL_REVID_D0 0x3
2521#define SKL_REVID_E0 0x4
2522#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002523
Jani Nikulae87a0052015-10-20 15:22:02 +03002524#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2525
Jani Nikulaef712bb2015-10-20 15:22:00 +03002526#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002527#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002528#define BXT_REVID_B0 0x3
2529#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002530
Jani Nikulae87a0052015-10-20 15:22:02 +03002531#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2532
Jesse Barnes85436692011-04-06 12:11:14 -07002533/*
2534 * The genX designation typically refers to the render engine, so render
2535 * capability related checks should use IS_GEN, while display and other checks
2536 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2537 * chips, etc.).
2538 */
Zou Nan haicae58522010-11-09 17:17:32 +08002539#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2540#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2541#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2542#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2543#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002544#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002545#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002546#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002547
Ben Widawsky73ae4782013-10-15 10:02:57 -07002548#define RENDER_RING (1<<RCS)
2549#define BSD_RING (1<<VCS)
2550#define BLT_RING (1<<BCS)
2551#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002552#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002553#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002554#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002555#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2556#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2557#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2558#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002559 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002560#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2561
Ben Widawsky254f9652012-06-04 14:42:42 -07002562#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002563#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002564#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002565#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2566#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002567
Chris Wilson05394f32010-11-08 19:18:58 +00002568#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002569#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2570
Daniel Vetterb45305f2012-12-17 16:21:27 +01002571/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2572#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002573/*
2574 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2575 * even when in MSI mode. This results in spurious interrupt warnings if the
2576 * legacy irq no. is shared with another device. The kernel then disables that
2577 * interrupt source and so prevents the other device from working properly.
2578 */
2579#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2580#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002581
Zou Nan haicae58522010-11-09 17:17:32 +08002582/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2583 * rows, which changed the alignment requirements and fence programming.
2584 */
2585#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2586 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002587#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2588#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002589
2590#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2591#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002592#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002593
Damien Lespiaudbf77862014-10-01 20:04:14 +01002594#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002595
Jani Nikula0c9b3712015-05-18 17:10:01 +03002596#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2597 INTEL_INFO(dev)->gen >= 9)
2598
Damien Lespiaudd93be52013-04-22 18:40:39 +01002599#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002600#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002601#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302602 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002603 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002604#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302605 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002606 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002607#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2608#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002609
Animesh Manna7b403ff2015-08-04 22:02:42 +05302610#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002611
Alex Dai33a732f2015-08-12 15:43:36 +01002612#define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2613#define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2614
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002615#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2616 INTEL_INFO(dev)->gen >= 8)
2617
Akash Goel97d33082015-06-29 14:50:23 +05302618#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Akash Goel430b7ad2015-06-29 14:50:24 +05302619 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302620
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002621#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2622#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2623#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2624#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2625#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2626#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302627#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2628#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002629#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002630
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002631#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302632#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002633#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002634#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002635#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2636#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002637#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002638#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002639
Sonika Jindal5fafe292014-07-21 15:23:38 +05302640#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2641
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002642/* DPF == dynamic parity feature */
2643#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2644#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002645
Ben Widawskyc8735b02012-09-07 19:43:39 -07002646#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302647#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002648
Chris Wilson05394f32010-11-08 19:18:58 +00002649#include "i915_trace.h"
2650
Rob Clarkbaa70942013-08-02 13:27:49 -04002651extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002652extern int i915_max_ioctl;
2653
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002654extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2655extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002656
Jani Nikulad330a952014-01-21 11:24:25 +02002657/* i915_params.c */
2658struct i915_params {
2659 int modeset;
2660 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002661 int semaphores;
Jani Nikulad330a952014-01-21 11:24:25 +02002662 int lvds_channel_mode;
2663 int panel_use_ssc;
2664 int vbt_sdvo_panel_type;
2665 int enable_rc6;
2666 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002667 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002668 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002669 int enable_psr;
2670 unsigned int preliminary_hw_support;
2671 int disable_power_well;
2672 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002673 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002674 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002675 /* leave bools at the end to not create holes */
2676 bool enable_hangcheck;
Jani Nikulad330a952014-01-21 11:24:25 +02002677 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002678 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002679 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002680 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002681 bool disable_vtd_wa;
Alex Dai63dc0442015-07-09 19:29:03 +01002682 bool enable_guc_submission;
2683 int guc_log_level;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302684 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002685 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002686 bool verbose_state_checks;
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02002687 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302688 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002689};
2690extern struct i915_params i915 __read_mostly;
2691
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002693extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002694extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002695extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002696extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002697extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002698 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002699extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002700 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002701#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002702extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2703 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002704#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002705extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002706extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002707extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002708extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2709extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2710extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2711extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002712int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Daniel Vettereb805622015-05-04 14:58:44 +02002713void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002714
Jani Nikula77913b32015-06-18 13:06:16 +03002715/* intel_hotplug.c */
2716void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2717void intel_hpd_init(struct drm_i915_private *dev_priv);
2718void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2719void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002720bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002721
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002723void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002724__printf(3, 4)
2725void i915_handle_error(struct drm_device *dev, bool wedged,
2726 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727
Daniel Vetterb9632912014-09-30 10:56:44 +02002728extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002729int intel_irq_install(struct drm_i915_private *dev_priv);
2730void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002731
2732extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002733extern void intel_uncore_early_sanitize(struct drm_device *dev,
2734 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002735extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002736extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002737extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002738extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002739const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002740void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002741 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002742void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002743 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002744/* Like above but the caller must manage the uncore.lock itself.
2745 * Must be used with I915_READ_FW and friends.
2746 */
2747void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2748 enum forcewake_domains domains);
2749void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2750 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002751void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002752static inline bool intel_vgpu_active(struct drm_device *dev)
2753{
2754 return to_i915(dev)->vgpu.active;
2755}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002756
Keith Packard7c463582008-11-04 02:03:27 -08002757void
Jani Nikula50227e12014-03-31 14:27:21 +03002758i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002759 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002760
2761void
Jani Nikula50227e12014-03-31 14:27:21 +03002762i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002763 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002764
Imre Deakf8b79e52014-03-04 19:23:07 +02002765void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2766void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002767void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2768 uint32_t mask,
2769 uint32_t bits);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002770void
2771ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2772void
2773ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2774void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2775 uint32_t interrupt_mask,
2776 uint32_t enabled_irq_mask);
2777#define ibx_enable_display_interrupt(dev_priv, bits) \
2778 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2779#define ibx_disable_display_interrupt(dev_priv, bits) \
2780 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002781
Eric Anholt673a3942008-07-30 12:06:12 -07002782/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002783int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2784 struct drm_file *file_priv);
2785int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2786 struct drm_file *file_priv);
2787int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2788 struct drm_file *file_priv);
2789int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002791int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002793int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file_priv);
2795int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002797void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002798 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002799void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002800int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002801 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002802 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002803int i915_gem_execbuffer(struct drm_device *dev, void *data,
2804 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002805int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2806 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002807int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2808 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002809int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2810 struct drm_file *file);
2811int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2812 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002813int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002815int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002817int i915_gem_set_tiling(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
2819int i915_gem_get_tiling(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002821int i915_gem_init_userptr(struct drm_device *dev);
2822int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002824int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002826int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002828void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002829void *i915_gem_object_alloc(struct drm_device *dev);
2830void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002831void i915_gem_object_init(struct drm_i915_gem_object *obj,
2832 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002833struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2834 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002835struct drm_i915_gem_object *i915_gem_object_create_from_data(
2836 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002837void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002838void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002839
Daniel Vetter08755462015-04-20 09:04:05 -07002840/* Flags used by pin/bind&friends. */
2841#define PIN_MAPPABLE (1<<0)
2842#define PIN_NONBLOCK (1<<1)
2843#define PIN_GLOBAL (1<<2)
2844#define PIN_OFFSET_BIAS (1<<3)
2845#define PIN_USER (1<<4)
2846#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002847#define PIN_ZONE_4G (1<<6)
2848#define PIN_HIGH (1<<7)
Chris Wilsond23db882014-05-23 08:48:08 +02002849#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002850int __must_check
2851i915_gem_object_pin(struct drm_i915_gem_object *obj,
2852 struct i915_address_space *vm,
2853 uint32_t alignment,
2854 uint64_t flags);
2855int __must_check
2856i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2857 const struct i915_ggtt_view *view,
2858 uint32_t alignment,
2859 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002860
2861int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2862 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002863int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002864/*
2865 * BEWARE: Do not use the function below unless you can _absolutely_
2866 * _guarantee_ VMA in question is _not in use_ anywhere.
2867 */
2868int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002869int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002870void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002871void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002872
Brad Volkin4c914c02014-02-18 10:15:45 -08002873int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2874 int *needs_clflush);
2875
Chris Wilson37e680a2012-06-07 15:38:42 +01002876int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002877
2878static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002879{
Chris Wilsonee286372015-04-07 16:20:25 +01002880 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002881}
Chris Wilsonee286372015-04-07 16:20:25 +01002882
2883static inline struct page *
2884i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2885{
2886 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2887 return NULL;
2888
2889 if (n < obj->get_page.last) {
2890 obj->get_page.sg = obj->pages->sgl;
2891 obj->get_page.last = 0;
2892 }
2893
2894 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2895 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2896 if (unlikely(sg_is_chain(obj->get_page.sg)))
2897 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2898 }
2899
2900 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2901}
2902
Chris Wilsona5570172012-09-04 21:02:54 +01002903static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2904{
2905 BUG_ON(obj->pages == NULL);
2906 obj->pages_pin_count++;
2907}
2908static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2909{
2910 BUG_ON(obj->pages_pin_count == 0);
2911 obj->pages_pin_count--;
2912}
2913
Chris Wilson54cf91d2010-11-25 18:00:26 +00002914int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002915int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002916 struct intel_engine_cs *to,
2917 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002918void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002919 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002920int i915_gem_dumb_create(struct drm_file *file_priv,
2921 struct drm_device *dev,
2922 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002923int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2924 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002925/**
2926 * Returns true if seq1 is later than seq2.
2927 */
2928static inline bool
2929i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2930{
2931 return (int32_t)(seq1 - seq2) >= 0;
2932}
2933
John Harrison1b5a4332014-11-24 18:49:42 +00002934static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2935 bool lazy_coherency)
2936{
2937 u32 seqno;
2938
2939 BUG_ON(req == NULL);
2940
2941 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2942
2943 return i915_seqno_passed(seqno, req->seqno);
2944}
2945
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002946int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2947int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002948
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002949struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002950i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002951
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002952bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002953void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002954int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002955 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302956
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002957static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2958{
2959 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002960 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002961}
2962
2963static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2964{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002965 return atomic_read(&error->reset_counter) & I915_WEDGED;
2966}
2967
2968static inline u32 i915_reset_count(struct i915_gpu_error *error)
2969{
2970 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002971}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002972
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002973static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2974{
2975 return dev_priv->gpu_error.stop_rings == 0 ||
2976 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2977}
2978
2979static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2980{
2981 return dev_priv->gpu_error.stop_rings == 0 ||
2982 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2983}
2984
Chris Wilson069efc12010-09-30 16:53:18 +01002985void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002986bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002987int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002988int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002989int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01002990int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002991void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002992void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002993int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002994int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01002995void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01002996 struct drm_i915_gem_object *batch_obj,
2997 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01002998#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01002999 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003000#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003001 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003002int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003003 unsigned reset_counter,
3004 bool interruptible,
3005 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003006 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003007int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003008int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003009int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003010i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3011 bool readonly);
3012int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003013i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3014 bool write);
3015int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003016i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3017int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003018i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3019 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003020 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01003021 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003022 const struct i915_ggtt_view *view);
3023void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3024 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003025int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003026 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003027int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003028void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003029
Chris Wilson467cffb2011-03-07 10:42:03 +00003030uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003031i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3032uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003033i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3034 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003035
Chris Wilsone4ffd172011-04-04 09:44:39 +01003036int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3037 enum i915_cache_level cache_level);
3038
Daniel Vetter1286ff72012-05-10 15:25:09 +02003039struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3040 struct dma_buf *dma_buf);
3041
3042struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3043 struct drm_gem_object *gem_obj, int flags);
3044
Michel Thierry088e0df2015-08-07 17:40:17 +01003045u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3046 const struct i915_ggtt_view *view);
3047u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3048 struct i915_address_space *vm);
3049static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003050i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003051{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003052 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003053}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003054
Ben Widawskya70a3142013-07-31 16:59:56 -07003055bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003056bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003057 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003058bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003059 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003060
Ben Widawskya70a3142013-07-31 16:59:56 -07003061unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3062 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003063struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003064i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3065 struct i915_address_space *vm);
3066struct i915_vma *
3067i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3068 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003069
Ben Widawskyaccfef22013-08-14 11:38:35 +02003070struct i915_vma *
3071i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003072 struct i915_address_space *vm);
3073struct i915_vma *
3074i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3075 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003076
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003077static inline struct i915_vma *
3078i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3079{
3080 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003081}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003082bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003083
Ben Widawskya70a3142013-07-31 16:59:56 -07003084/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003085#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003086 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3087static inline bool i915_is_ggtt(struct i915_address_space *vm)
3088{
3089 struct i915_address_space *ggtt =
3090 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3091 return vm == ggtt;
3092}
3093
Daniel Vetter841cd772014-08-06 15:04:48 +02003094static inline struct i915_hw_ppgtt *
3095i915_vm_to_ppgtt(struct i915_address_space *vm)
3096{
3097 WARN_ON(i915_is_ggtt(vm));
3098
3099 return container_of(vm, struct i915_hw_ppgtt, base);
3100}
3101
3102
Ben Widawskya70a3142013-07-31 16:59:56 -07003103static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3104{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003105 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003106}
3107
3108static inline unsigned long
3109i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3110{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003111 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003112}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003113
3114static inline int __must_check
3115i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3116 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003117 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003118{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003119 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3120 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003121}
Ben Widawskya70a3142013-07-31 16:59:56 -07003122
Daniel Vetterb2871102014-02-14 14:01:19 +01003123static inline int
3124i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3125{
3126 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3127}
3128
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003129void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3130 const struct i915_ggtt_view *view);
3131static inline void
3132i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3133{
3134 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3135}
Daniel Vetterb2871102014-02-14 14:01:19 +01003136
Daniel Vetter41a36b72015-07-24 13:55:11 +02003137/* i915_gem_fence.c */
3138int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3139int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3140
3141bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3142void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3143
3144void i915_gem_restore_fences(struct drm_device *dev);
3145
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003146void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3147void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3148void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3149
Ben Widawsky254f9652012-06-04 14:42:42 -07003150/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003151int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003152void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003153void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003154int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003155int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003156void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003157int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003158struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003159i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003160void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003161struct drm_i915_gem_object *
3162i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003163static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003164{
Chris Wilson691e6412014-04-09 09:07:36 +01003165 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003166}
3167
Oscar Mateo273497e2014-05-22 14:13:37 +01003168static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003169{
Chris Wilson691e6412014-04-09 09:07:36 +01003170 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003171}
3172
Oscar Mateo273497e2014-05-22 14:13:37 +01003173static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003174{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003175 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003176}
3177
Ben Widawsky84624812012-06-04 14:42:54 -07003178int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file);
3180int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003182int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file_priv);
3184int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003186
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003187/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003188int __must_check i915_gem_evict_something(struct drm_device *dev,
3189 struct i915_address_space *vm,
3190 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003191 unsigned alignment,
3192 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003193 unsigned long start,
3194 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003195 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003196int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003197
Ben Widawsky0260c422014-03-22 22:47:21 -07003198/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003199static inline void i915_gem_chipset_flush(struct drm_device *dev)
3200{
Chris Wilson05394f32010-11-08 19:18:58 +00003201 if (INTEL_INFO(dev)->gen < 6)
3202 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003203}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003204
Chris Wilson9797fbf2012-04-24 15:47:39 +01003205/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003206int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3207 struct drm_mm_node *node, u64 size,
3208 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003209int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3210 struct drm_mm_node *node, u64 size,
3211 unsigned alignment, u64 start,
3212 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003213void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3214 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003215int i915_gem_init_stolen(struct drm_device *dev);
3216void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003217struct drm_i915_gem_object *
3218i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003219struct drm_i915_gem_object *
3220i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3221 u32 stolen_offset,
3222 u32 gtt_offset,
3223 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003224
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003225/* i915_gem_shrinker.c */
3226unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003227 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003228 unsigned flags);
3229#define I915_SHRINK_PURGEABLE 0x1
3230#define I915_SHRINK_UNBOUND 0x2
3231#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003232#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003233unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3234void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3235
3236
Eric Anholt673a3942008-07-30 12:06:12 -07003237/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003238static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003239{
Jani Nikula50227e12014-03-31 14:27:21 +03003240 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003241
3242 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3243 obj->tiling_mode != I915_TILING_NONE;
3244}
3245
Eric Anholt673a3942008-07-30 12:06:12 -07003246/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003247#if WATCH_LISTS
3248int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003249#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003250#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003251#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252
Ben Gamari20172632009-02-17 20:08:50 -05003253/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003254int i915_debugfs_init(struct drm_minor *minor);
3255void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003256#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003257int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003258void intel_display_crc_init(struct drm_device *dev);
3259#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003260static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3261{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003262static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003263#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003264
3265/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003266__printf(2, 3)
3267void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003268int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3269 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003270int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003271 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003272 size_t count, loff_t pos);
3273static inline void i915_error_state_buf_release(
3274 struct drm_i915_error_state_buf *eb)
3275{
3276 kfree(eb->buf);
3277}
Mika Kuoppala58174462014-02-25 17:11:26 +02003278void i915_capture_error_state(struct drm_device *dev, bool wedge,
3279 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003280void i915_error_state_get(struct drm_device *dev,
3281 struct i915_error_state_file_priv *error_priv);
3282void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3283void i915_destroy_error_state(struct drm_device *dev);
3284
3285void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003286const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003287
Brad Volkin351e3db2014-02-18 10:15:46 -08003288/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003289int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003290int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3291void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3292bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3293int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003294 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003295 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003296 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003297 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003298 bool is_master);
3299
Jesse Barnes317c35d2008-08-25 15:11:06 -07003300/* i915_suspend.c */
3301extern int i915_save_state(struct drm_device *dev);
3302extern int i915_restore_state(struct drm_device *dev);
3303
Ben Widawsky0136db582012-04-10 21:17:01 -07003304/* i915_sysfs.c */
3305void i915_setup_sysfs(struct drm_device *dev_priv);
3306void i915_teardown_sysfs(struct drm_device *dev_priv);
3307
Chris Wilsonf899fc62010-07-20 15:44:45 -07003308/* intel_i2c.c */
3309extern int intel_setup_gmbus(struct drm_device *dev);
3310extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003311extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3312 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003313
Jani Nikula0184df42015-03-27 00:20:20 +02003314extern struct i2c_adapter *
3315intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003316extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3317extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003318static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003319{
3320 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3321}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003322extern void intel_i2c_reset(struct drm_device *dev);
3323
Chris Wilson3b617962010-08-24 09:02:58 +01003324/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003325#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003326extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003327extern void intel_opregion_init(struct drm_device *dev);
3328extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003329extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003330extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3331 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003332extern int intel_opregion_notify_adapter(struct drm_device *dev,
3333 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003334#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003335static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003336static inline void intel_opregion_init(struct drm_device *dev) { return; }
3337static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003338static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003339static inline int
3340intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3341{
3342 return 0;
3343}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003344static inline int
3345intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3346{
3347 return 0;
3348}
Len Brown65e082c2008-10-24 17:18:10 -04003349#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003350
Jesse Barnes723bfd72010-10-07 16:01:13 -07003351/* intel_acpi.c */
3352#ifdef CONFIG_ACPI
3353extern void intel_register_dsm_handler(void);
3354extern void intel_unregister_dsm_handler(void);
3355#else
3356static inline void intel_register_dsm_handler(void) { return; }
3357static inline void intel_unregister_dsm_handler(void) { return; }
3358#endif /* CONFIG_ACPI */
3359
Jesse Barnes79e53942008-11-07 14:24:08 -08003360/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003361extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003362extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003363extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003364extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003365extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003366extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003367extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003368extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003369extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003370extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003371extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003372extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003373extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3374 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003375extern void intel_detect_pch(struct drm_device *dev);
3376extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003377extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003378
Ben Widawsky2911a352012-04-05 14:47:36 -07003379extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003380int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3381 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003382int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3383 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003384
Chris Wilson6ef3d422010-08-04 20:26:07 +01003385/* overlay */
3386extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003387extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3388 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003389
3390extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003391extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003392 struct drm_device *dev,
3393 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003394
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003395int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3396int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003397
3398/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303399u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3400void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003401u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003402u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3403void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3404u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3405void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3406u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3407void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003408u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3409void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003410u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3411void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003412u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3413void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003414u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3415 enum intel_sbi_destination destination);
3416void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3417 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303418u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3419void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003420
Ville Syrjälä616bc822015-01-23 21:04:25 +02003421int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3422int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303423
Ben Widawsky0b274482013-10-04 21:22:51 -07003424#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3425#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003426
Ben Widawsky0b274482013-10-04 21:22:51 -07003427#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3428#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3429#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3430#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003431
Ben Widawsky0b274482013-10-04 21:22:51 -07003432#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3433#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3434#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3435#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003436
Chris Wilson698b3132014-03-21 13:16:43 +00003437/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3438 * will be implemented using 2 32-bit writes in an arbitrary order with
3439 * an arbitrary delay between them. This can cause the hardware to
3440 * act upon the intermediate value, possibly leading to corruption and
3441 * machine death. You have been warned.
3442 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003443#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3444#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003445
Chris Wilson50877442014-03-21 12:41:53 +00003446#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003447 u32 upper, lower, old_upper, loop = 0; \
3448 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003449 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003450 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003451 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003452 upper = I915_READ(upper_reg); \
3453 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003454 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003455
Zou Nan haicae58522010-11-09 17:17:32 +08003456#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3457#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3458
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003459#define __raw_read(x, s) \
3460static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3461 uint32_t reg) \
3462{ \
3463 return read##s(dev_priv->regs + reg); \
3464}
3465
3466#define __raw_write(x, s) \
3467static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3468 uint32_t reg, uint##x##_t val) \
3469{ \
3470 write##s(val, dev_priv->regs + reg); \
3471}
3472__raw_read(8, b)
3473__raw_read(16, w)
3474__raw_read(32, l)
3475__raw_read(64, q)
3476
3477__raw_write(8, b)
3478__raw_write(16, w)
3479__raw_write(32, l)
3480__raw_write(64, q)
3481
3482#undef __raw_read
3483#undef __raw_write
3484
Chris Wilsona6111f72015-04-07 16:21:02 +01003485/* These are untraced mmio-accessors that are only valid to be used inside
3486 * criticial sections inside IRQ handlers where forcewake is explicitly
3487 * controlled.
3488 * Think twice, and think again, before using these.
3489 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3490 * intel_uncore_forcewake_irqunlock().
3491 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003492#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3493#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003494#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3495
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003496/* "Broadcast RGB" property */
3497#define INTEL_BROADCAST_RGB_AUTO 0
3498#define INTEL_BROADCAST_RGB_FULL 1
3499#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003500
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003501static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3502{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303503 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003504 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303505 else if (INTEL_INFO(dev)->gen >= 5)
3506 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003507 else
3508 return VGACNTRL;
3509}
3510
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003511static inline void __user *to_user_ptr(u64 address)
3512{
3513 return (void __user *)(uintptr_t)address;
3514}
3515
Imre Deakdf977292013-05-21 20:03:17 +03003516static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3517{
3518 unsigned long j = msecs_to_jiffies(m);
3519
3520 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3521}
3522
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003523static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3524{
3525 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3526}
3527
Imre Deakdf977292013-05-21 20:03:17 +03003528static inline unsigned long
3529timespec_to_jiffies_timeout(const struct timespec *value)
3530{
3531 unsigned long j = timespec_to_jiffies(value);
3532
3533 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3534}
3535
Paulo Zanonidce56b32013-12-19 14:29:40 -02003536/*
3537 * If you need to wait X milliseconds between events A and B, but event B
3538 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3539 * when event A happened, then just before event B you call this function and
3540 * pass the timestamp as the first argument, and X as the second argument.
3541 */
3542static inline void
3543wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3544{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003545 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003546
3547 /*
3548 * Don't re-read the value of "jiffies" every time since it may change
3549 * behind our back and break the math.
3550 */
3551 tmp_jiffies = jiffies;
3552 target_jiffies = timestamp_jiffies +
3553 msecs_to_jiffies_timeout(to_wait_ms);
3554
3555 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003556 remaining_jiffies = target_jiffies - tmp_jiffies;
3557 while (remaining_jiffies)
3558 remaining_jiffies =
3559 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003560 }
3561}
3562
John Harrison581c26e82014-11-24 18:49:39 +00003563static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3564 struct drm_i915_gem_request *req)
3565{
3566 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3567 i915_gem_request_assign(&ring->trace_irq_req, req);
3568}
3569
Linus Torvalds1da177e2005-04-16 15:20:36 -07003570#endif