blob: 9925bbb366ae61b09b3911f280f442f438de6145 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Andrew Trickac6d9be2013-05-25 02:42:55 +000058static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
Elena Demikhovsky83952512013-07-31 11:35:14 +000061static SDValue ExtractSubVector(SDValue Vec, unsigned IdxVal,
62 SelectionDAG &DAG, SDLoc dl,
63 unsigned vectorWidth) {
64 assert((vectorWidth == 128 || vectorWidth == 256) &&
65 "Unsupported vector width");
David Greenea5f26012011-02-07 19:36:54 +000066 EVT VT = Vec.getValueType();
David Greenea5f26012011-02-07 19:36:54 +000067 EVT ElVT = VT.getVectorElementType();
Elena Demikhovsky83952512013-07-31 11:35:14 +000068 unsigned Factor = VT.getSizeInBits()/vectorWidth;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000069 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
70 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000071
72 // Extract from UNDEF is UNDEF.
73 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000074 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000075
Elena Demikhovsky83952512013-07-31 11:35:14 +000076 // Extract the relevant vectorWidth bits. Generate an EXTRACT_SUBVECTOR
77 unsigned ElemsPerChunk = vectorWidth / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000078
Elena Demikhovsky83952512013-07-31 11:35:14 +000079 // This is the index of the first element of the vectorWidth-bit chunk
Craig Topperb14940a2012-04-22 20:55:18 +000080 // we want.
Elena Demikhovsky83952512013-07-31 11:35:14 +000081 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / vectorWidth)
Craig Topperb14940a2012-04-22 20:55:18 +000082 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000083
Benjamin Kramer02c2ecf2013-03-07 18:48:40 +000084 // If the input is a buildvector just emit a smaller one.
85 if (Vec.getOpcode() == ISD::BUILD_VECTOR)
86 return DAG.getNode(ISD::BUILD_VECTOR, dl, ResultVT,
87 Vec->op_begin()+NormalizedIdxVal, ElemsPerChunk);
88
Craig Topperb8d9da12012-09-06 06:09:01 +000089 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000090 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
91 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000092
Craig Topperb14940a2012-04-22 20:55:18 +000093 return Result;
Elena Demikhovsky83952512013-07-31 11:35:14 +000094
95}
96/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
97/// sets things up to match to an AVX VEXTRACTF128 / VEXTRACTI128
98/// or AVX-512 VEXTRACTF32x4 / VEXTRACTI32x4
99/// instructions or a simple subregister reference. Idx is an index in the
100/// 128 bits we want. It need not be aligned to a 128-bit bounday. That makes
101/// lowering EXTRACT_VECTOR_ELT operations easier.
102static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
103 SelectionDAG &DAG, SDLoc dl) {
Elena Demikhovsky093043c2013-07-31 12:03:08 +0000104 assert((Vec.getValueType().is256BitVector() ||
105 Vec.getValueType().is512BitVector()) && "Unexpected vector size!");
Elena Demikhovsky83952512013-07-31 11:35:14 +0000106 return ExtractSubVector(Vec, IdxVal, DAG, dl, 128);
David Greenea5f26012011-02-07 19:36:54 +0000107}
108
Elena Demikhovsky83952512013-07-31 11:35:14 +0000109/// Generate a DAG to grab 256-bits from a 512-bit vector.
110static SDValue Extract256BitVector(SDValue Vec, unsigned IdxVal,
111 SelectionDAG &DAG, SDLoc dl) {
112 assert(Vec.getValueType().is512BitVector() && "Unexpected vector size!");
113 return ExtractSubVector(Vec, IdxVal, DAG, dl, 256);
114}
115
116static SDValue InsertSubVector(SDValue Result, SDValue Vec,
117 unsigned IdxVal, SelectionDAG &DAG,
118 SDLoc dl, unsigned vectorWidth) {
119 assert((vectorWidth == 128 || vectorWidth == 256) &&
120 "Unsupported vector width");
121 // Inserting UNDEF is Result
122 if (Vec.getOpcode() == ISD::UNDEF)
123 return Result;
124 EVT VT = Vec.getValueType();
125 EVT ElVT = VT.getVectorElementType();
126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant vectorWidth bits.
129 unsigned ElemsPerChunk = vectorWidth/ElVT.getSizeInBits();
130
131 // This is the index of the first element of the vectorWidth-bit chunk
132 // we want.
133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/vectorWidth)
134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
137 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139}
David Greenea5f26012011-02-07 19:36:54 +0000140/// Generate a DAG to put 128-bits into a vector > 128 bits. This
Elena Demikhovsky83952512013-07-31 11:35:14 +0000141/// sets things up to match to an AVX VINSERTF128/VINSERTI128 or
142/// AVX-512 VINSERTF32x4/VINSERTI32x4 instructions or a
David Greene6b381262011-02-09 15:32:06 +0000143/// simple superregister reference. Idx is an index in the 128 bits
144/// we want. It need not be aligned to a 128-bit bounday. That makes
145/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000146static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
147 unsigned IdxVal, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000148 SDLoc dl) {
Elena Demikhovsky83952512013-07-31 11:35:14 +0000149 assert(Vec.getValueType().is128BitVector() && "Unexpected vector size!");
150 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 128);
151}
Craig Topper703c38b2012-06-20 05:39:26 +0000152
Elena Demikhovsky83952512013-07-31 11:35:14 +0000153static SDValue Insert256BitVector(SDValue Result, SDValue Vec,
154 unsigned IdxVal, SelectionDAG &DAG,
155 SDLoc dl) {
156 assert(Vec.getValueType().is256BitVector() && "Unexpected vector size!");
157 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 256);
David Greenea5f26012011-02-07 19:36:54 +0000158}
159
Craig Topper4c7972d2012-04-22 18:15:59 +0000160/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
161/// instructions. This is used because creating CONCAT_VECTOR nodes of
162/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
163/// large BUILD_VECTORS.
164static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
165 unsigned NumElems, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000166 SDLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000167 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
168 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000169}
170
Elena Demikhovsky83952512013-07-31 11:35:14 +0000171static SDValue Concat256BitVectors(SDValue V1, SDValue V2, EVT VT,
172 unsigned NumElems, SelectionDAG &DAG,
173 SDLoc dl) {
174 SDValue V = Insert256BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
175 return Insert256BitVector(V, V2, NumElems/2, DAG, dl);
176}
177
Chris Lattnerf0144122009-07-28 03:13:23 +0000178static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000179 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
180 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000181
Evan Cheng2bffee22011-02-01 01:14:13 +0000182 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000183 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000184 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000185 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000187
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000188 if (Subtarget->isTargetLinux())
189 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000190 if (Subtarget->isTargetELF())
191 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000192 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000193 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000194 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000195}
196
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000197X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000198 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000199 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000200 X86ScalarSSEf64 = Subtarget->hasSSE2();
201 X86ScalarSSEf32 = Subtarget->hasSSE1();
Micah Villmow3574eca2012-10-08 16:38:25 +0000202 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000203
Bill Wendling13bbe1f2013-04-05 21:52:40 +0000204 resetOperationActions();
205}
206
207void X86TargetLowering::resetOperationActions() {
208 const TargetMachine &TM = getTargetMachine();
209 static bool FirstTimeThrough = true;
210
211 // If none of the target options have changed, then we don't need to reset the
212 // operation actions.
213 if (!FirstTimeThrough && TO == TM.Options) return;
214
215 if (!FirstTimeThrough) {
216 // Reinitialize the actions.
217 initActions();
218 FirstTimeThrough = false;
219 }
220
221 TO = TM.Options;
222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000224 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
226 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000227 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000228 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
229 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000230
Eric Christopherde5e1012011-03-11 01:05:58 +0000231 // For 64-bit since we have so many registers use the ILP scheduler, for
232 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000233 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000234 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000235 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000236 else if (Subtarget->is64Bit())
237 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000238 else
239 setSchedulingPreference(Sched::RegPressure);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +0000240 const X86RegisterInfo *RegInfo =
241 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +0000242 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000243
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000244 // Bypass expensive divides on Atom when compiling with O2
245 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default) {
Preston Gurd8d662b52012-10-04 21:33:40 +0000246 addBypassSlowDiv(32, 8);
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000247 if (Subtarget->is64Bit())
248 addBypassSlowDiv(64, 16);
249 }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000250
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000251 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000252 // Setup Windows compiler runtime calls.
253 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000254 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000255 setLibcallName(RTLIB::SREM_I64, "_allrem");
256 setLibcallName(RTLIB::UREM_I64, "_aullrem");
257 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000258 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000259 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000260 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
261 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
262 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000263
264 // The _ftol2 runtime function has an unusual calling conv, which
265 // is modeled by a special pseudo-instruction.
266 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
267 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
268 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
269 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000270 }
271
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000272 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000273 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000274 setUseUnderscoreSetJmp(false);
275 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000276 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000277 // MS runtime is weird: it exports _setjmp, but longjmp!
278 setUseUnderscoreSetJmp(true);
279 setUseUnderscoreLongJmp(false);
280 } else {
281 setUseUnderscoreSetJmp(true);
282 setUseUnderscoreLongJmp(true);
283 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000286 addRegisterClass(MVT::i8, &X86::GR8RegClass);
287 addRegisterClass(MVT::i16, &X86::GR16RegClass);
288 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000290 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000293
Scott Michelfdc40a02009-02-17 22:15:04 +0000294 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000296 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000298 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
300 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000301
302 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
306 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
311 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
313 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
314 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000315
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000318 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000319 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000320 // We have an algorithm for SSE2->double, and we turn this into a
321 // 64-bit FILD followed by conditional FADD for other targets.
322 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000323 // We have an algorithm for SSE2, and we turn this into a 64-bit
324 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000325 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000327
328 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
329 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
331 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000332
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000333 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000334 // SSE has no i16 to fp conversion, only i32
335 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000337 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
341 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000342 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000343 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
345 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000346 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000347
Dale Johannesen73328d12007-09-19 23:55:34 +0000348 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
349 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
351 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000352
Evan Cheng02568ff2006-01-30 22:13:22 +0000353 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
354 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
356 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000357
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000358 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000360 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
364 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000365 }
366
367 // Handle FP_TO_UINT by promoting the destination to a larger signed
368 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
370 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
371 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000372
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
375 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000376 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000377 // Since AVX is a superset of SSE3, only check for SSE here.
378 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 // Expand FP_TO_UINT into a select.
380 // FIXME: We would like to use a Custom expander here eventually to do
381 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000383 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000384 // With SSE3 we can use fisttpll to convert to a signed i64; without
385 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000389 if (isTargetFTOL()) {
390 // Use the _ftol2 runtime function, which has a pseudo-instruction
391 // to handle its weird calling convention.
392 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
393 }
394
Chris Lattner399610a2006-12-05 18:22:22 +0000395 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000396 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000397 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
398 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000399 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000400 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000401 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000403 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000404 }
Chris Lattner21f66852005-12-23 05:15:23 +0000405
Dan Gohmanb00ee212008-02-18 19:34:53 +0000406 // Scalar integer divide and remainder are lowered to use operations that
407 // produce two results, to match the available instructions. This exposes
408 // the two-result form to trivial CSE, which is able to combine x/y and x%y
409 // into a single instruction.
410 //
411 // Scalar integer multiply-high is also lowered to use two-result
412 // operations, to match the available instructions. However, plain multiply
413 // (low) operations are left as Legal, as there are single-result
414 // instructions for this in x86. Using the two-result multiply instructions
415 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000416 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000417 MVT VT = IntVTs[i];
418 setOperationAction(ISD::MULHS, VT, Expand);
419 setOperationAction(ISD::MULHU, VT, Expand);
420 setOperationAction(ISD::SDIV, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::SREM, VT, Expand);
423 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000424
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000425 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000426 setOperationAction(ISD::ADDC, VT, Custom);
427 setOperationAction(ISD::ADDE, VT, Custom);
428 setOperationAction(ISD::SUBC, VT, Custom);
429 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000430 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
433 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Tom Stellard3ef53832013-03-08 15:36:57 +0000434 setOperationAction(ISD::BR_CC , MVT::f32, Expand);
435 setOperationAction(ISD::BR_CC , MVT::f64, Expand);
436 setOperationAction(ISD::BR_CC , MVT::f80, Expand);
437 setOperationAction(ISD::BR_CC , MVT::i8, Expand);
438 setOperationAction(ISD::BR_CC , MVT::i16, Expand);
439 setOperationAction(ISD::BR_CC , MVT::i32, Expand);
440 setOperationAction(ISD::BR_CC , MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000442 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
444 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
445 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
446 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
447 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
448 setOperationAction(ISD::FREM , MVT::f32 , Expand);
449 setOperationAction(ISD::FREM , MVT::f64 , Expand);
450 setOperationAction(ISD::FREM , MVT::f80 , Expand);
451 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Chandler Carruth77821022011-12-24 12:12:34 +0000453 // Promote the i8 variants and force them on up to i32 which has a shorter
454 // encoding.
455 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
456 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
457 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
458 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000459 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000460 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
461 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
462 if (Subtarget->is64Bit())
463 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000464 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000465 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
466 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
467 if (Subtarget->is64Bit())
468 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
469 }
Craig Topper37f21672011-10-11 06:44:02 +0000470
471 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000472 // When promoting the i8 variants, force them to i32 for a shorter
473 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000474 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000475 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
476 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
477 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000478 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
479 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
480 if (Subtarget->is64Bit())
481 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000482 } else {
483 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
484 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
485 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000486 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
487 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
488 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
489 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000490 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000491 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
492 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000493 }
494
Benjamin Kramer1292c222010-12-04 20:32:23 +0000495 if (Subtarget->hasPOPCNT()) {
496 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
497 } else {
498 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
499 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
500 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
501 if (Subtarget->is64Bit())
502 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
503 }
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
506 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000507
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000509 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000510 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000511 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000512 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
514 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
515 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
516 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
517 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000518 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
520 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
521 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
522 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000523 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000525 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000526 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Hal Finkele9150472013-03-27 19:10:42 +0000528 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Michael Liao6c0e04c2012-10-15 22:39:43 +0000529 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000530 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000531 // other SjLj exception interfaces are implemented and please don't build
532 // your own exception handling based on them.
533 // LLVM/Clang supports zero-cost DWARF exception handling.
534 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
535 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000536
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000537 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
539 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
540 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000542 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
544 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000545 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
548 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
549 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
550 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000551 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000553 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
555 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
556 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000557 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
559 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
560 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000561 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000562
Craig Topper1accb7e2012-01-10 06:54:16 +0000563 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000565
Eli Friedman14648462011-07-27 22:21:52 +0000566 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000567
Mon P Wang63307c32008-05-05 19:05:59 +0000568 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000569 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000570 MVT VT = IntVTs[i];
571 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000573 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000574 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000575
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000576 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000577 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
583 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
584 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000585 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
586 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
587 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
588 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000589 }
590
Eli Friedman43f51ae2011-08-26 21:21:21 +0000591 if (Subtarget->hasCmpxchg16b()) {
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
593 }
594
Evan Cheng3c992d22006-03-07 02:02:57 +0000595 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000596 if (!Subtarget->isTargetDarwin() &&
597 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000598 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000600 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000601
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000602 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000603 setExceptionPointerRegister(X86::RAX);
604 setExceptionSelectorRegister(X86::RDX);
605 } else {
606 setExceptionPointerRegister(X86::EAX);
607 setExceptionSelectorRegister(X86::EDX);
608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
610 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000611
Duncan Sands4a544a72011-09-06 13:37:06 +0000612 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
613 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000616 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000617
Nate Begemanacc398c2006-01-25 18:21:52 +0000618 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::VASTART , MVT::Other, Custom);
620 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Nico Rieck944061c2013-07-29 13:07:06 +0000621 if (Subtarget->is64Bit() && !Subtarget->isTargetWin64()) {
622 // TargetInfo::X86_64ABIBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::VAARG , MVT::Other, Custom);
624 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000625 } else {
Nico Rieck944061c2013-07-29 13:07:06 +0000626 // TargetInfo::CharPtrBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::VAARG , MVT::Other, Expand);
628 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000629 }
Evan Chengae642192007-03-02 23:16:35 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
632 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000633
634 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
635 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
636 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000638 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
639 MVT::i64 : MVT::i32, Custom);
640 else
641 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
642 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000647 addRegisterClass(MVT::f32, &X86::FR32RegClass);
648 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649
Evan Cheng223547a2006-01-31 22:28:30 +0000650 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FABS , MVT::f64, Custom);
652 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000653
654 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FNEG , MVT::f64, Custom);
656 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000657
Evan Cheng68c47cb2007-01-05 07:55:56 +0000658 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
660 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000661
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000662 // Lower this to FGETSIGNx86 plus an AND.
663 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
664 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
665
Evan Chengd25e9e82006-02-02 00:28:23 +0000666 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000667 setOperationAction(ISD::FSIN , MVT::f64, Expand);
668 setOperationAction(ISD::FCOS , MVT::f64, Expand);
669 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
670 setOperationAction(ISD::FSIN , MVT::f32, Expand);
671 setOperationAction(ISD::FCOS , MVT::f32, Expand);
672 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000673
Chris Lattnera54aa942006-01-29 06:26:08 +0000674 // Expand FP immediates into loads from the stack, except for the special
675 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000676 addLegalFPImmediate(APFloat(+0.0)); // xorpd
677 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000678 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000679 // Use SSE for f32, x87 for f64.
680 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000681 addRegisterClass(MVT::f32, &X86::FR32RegClass);
682 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000683
684 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000686
687 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000691
692 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
694 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000695
696 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000697 setOperationAction(ISD::FSIN , MVT::f32, Expand);
698 setOperationAction(ISD::FCOS , MVT::f32, Expand);
699 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000700
Nate Begemane1795842008-02-14 08:57:00 +0000701 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000702 addLegalFPImmediate(APFloat(+0.0f)); // xorps
703 addLegalFPImmediate(APFloat(+0.0)); // FLD0
704 addLegalFPImmediate(APFloat(+1.0)); // FLD1
705 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
706 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
707
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000708 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000709 setOperationAction(ISD::FSIN , MVT::f64, Expand);
710 setOperationAction(ISD::FCOS , MVT::f64, Expand);
711 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000712 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000713 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000714 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000715 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000716 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
717 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
720 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
721 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
722 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000723
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000724 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000725 setOperationAction(ISD::FSIN , MVT::f64, Expand);
726 setOperationAction(ISD::FSIN , MVT::f32, Expand);
727 setOperationAction(ISD::FCOS , MVT::f64, Expand);
728 setOperationAction(ISD::FCOS , MVT::f32, Expand);
729 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
730 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000731 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000732 addLegalFPImmediate(APFloat(+0.0)); // FLD0
733 addLegalFPImmediate(APFloat(+1.0)); // FLD1
734 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
735 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000736 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
737 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
738 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
739 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000740 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000741
Cameron Zwarich33390842011-07-08 21:39:21 +0000742 // We don't support FMA.
743 setOperationAction(ISD::FMA, MVT::f64, Expand);
744 setOperationAction(ISD::FMA, MVT::f32, Expand);
745
Dale Johannesen59a58732007-08-05 18:49:15 +0000746 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000747 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000748 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
750 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000751 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000752 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000753 addLegalFPImmediate(TmpFlt); // FLD0
754 TmpFlt.changeSign();
755 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000756
757 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758 APFloat TmpFlt2(+1.0);
759 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
760 &ignored);
761 addLegalFPImmediate(TmpFlt2); // FLD1
762 TmpFlt2.changeSign();
763 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000766 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000767 setOperationAction(ISD::FSIN , MVT::f80, Expand);
768 setOperationAction(ISD::FCOS , MVT::f80, Expand);
769 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000771
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000772 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
773 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
774 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
775 setOperationAction(ISD::FRINT, MVT::f80, Expand);
776 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000777 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000778 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000779
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000780 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
782 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
783 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000784
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::FLOG, MVT::f80, Expand);
786 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
787 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
788 setOperationAction(ISD::FEXP, MVT::f80, Expand);
789 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000790
Mon P Wangf007a8b2008-11-06 05:31:54 +0000791 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000792 // (for widening) or expand (for scalarization). Then we will selectively
793 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000794 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
795 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000796 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000797 setOperationAction(ISD::ADD , VT, Expand);
798 setOperationAction(ISD::SUB , VT, Expand);
799 setOperationAction(ISD::FADD, VT, Expand);
800 setOperationAction(ISD::FNEG, VT, Expand);
801 setOperationAction(ISD::FSUB, VT, Expand);
802 setOperationAction(ISD::MUL , VT, Expand);
803 setOperationAction(ISD::FMUL, VT, Expand);
804 setOperationAction(ISD::SDIV, VT, Expand);
805 setOperationAction(ISD::UDIV, VT, Expand);
806 setOperationAction(ISD::FDIV, VT, Expand);
807 setOperationAction(ISD::SREM, VT, Expand);
808 setOperationAction(ISD::UREM, VT, Expand);
809 setOperationAction(ISD::LOAD, VT, Expand);
810 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
812 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
813 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
814 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
815 setOperationAction(ISD::FABS, VT, Expand);
816 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000817 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000818 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000819 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000820 setOperationAction(ISD::FREM, VT, Expand);
821 setOperationAction(ISD::FMA, VT, Expand);
822 setOperationAction(ISD::FPOWI, VT, Expand);
823 setOperationAction(ISD::FSQRT, VT, Expand);
824 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
825 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000826 setOperationAction(ISD::FCEIL, VT, Expand);
827 setOperationAction(ISD::FTRUNC, VT, Expand);
828 setOperationAction(ISD::FRINT, VT, Expand);
829 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000830 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
831 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
832 setOperationAction(ISD::SDIVREM, VT, Expand);
833 setOperationAction(ISD::UDIVREM, VT, Expand);
834 setOperationAction(ISD::FPOW, VT, Expand);
835 setOperationAction(ISD::CTPOP, VT, Expand);
836 setOperationAction(ISD::CTTZ, VT, Expand);
837 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
838 setOperationAction(ISD::CTLZ, VT, Expand);
839 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
840 setOperationAction(ISD::SHL, VT, Expand);
841 setOperationAction(ISD::SRA, VT, Expand);
842 setOperationAction(ISD::SRL, VT, Expand);
843 setOperationAction(ISD::ROTL, VT, Expand);
844 setOperationAction(ISD::ROTR, VT, Expand);
845 setOperationAction(ISD::BSWAP, VT, Expand);
846 setOperationAction(ISD::SETCC, VT, Expand);
847 setOperationAction(ISD::FLOG, VT, Expand);
848 setOperationAction(ISD::FLOG2, VT, Expand);
849 setOperationAction(ISD::FLOG10, VT, Expand);
850 setOperationAction(ISD::FEXP, VT, Expand);
851 setOperationAction(ISD::FEXP2, VT, Expand);
852 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
853 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
854 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
855 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
856 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
857 setOperationAction(ISD::TRUNCATE, VT, Expand);
858 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
859 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
860 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
861 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000862 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
863 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000864 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000865 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000866 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
867 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
868 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000869 }
870
Evan Chengc7ce29b2009-02-13 22:36:38 +0000871 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
872 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000873 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000874 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000875 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000876 }
877
Dale Johannesen0488fb62010-09-30 23:57:10 +0000878 // MMX-sized vectors (other than x86mmx) are expected to be expanded
879 // into smaller operations.
880 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
881 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
882 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
883 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
884 setOperationAction(ISD::AND, MVT::v8i8, Expand);
885 setOperationAction(ISD::AND, MVT::v4i16, Expand);
886 setOperationAction(ISD::AND, MVT::v2i32, Expand);
887 setOperationAction(ISD::AND, MVT::v1i64, Expand);
888 setOperationAction(ISD::OR, MVT::v8i8, Expand);
889 setOperationAction(ISD::OR, MVT::v4i16, Expand);
890 setOperationAction(ISD::OR, MVT::v2i32, Expand);
891 setOperationAction(ISD::OR, MVT::v1i64, Expand);
892 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
893 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
894 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
895 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
896 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
897 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
898 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
899 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
901 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
902 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
903 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
904 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
906 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
907 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
908 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000909
Craig Topper1accb7e2012-01-10 06:54:16 +0000910 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000911 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
914 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
915 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
916 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
917 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
918 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000919 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
923 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
924 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000925 }
926
Craig Topper1accb7e2012-01-10 06:54:16 +0000927 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000928 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000930 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
931 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000932 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
933 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
934 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
935 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
938 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
939 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
940 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000941 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
943 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
944 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
945 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
946 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
947 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
948 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
949 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
950 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
951 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
952 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
953 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000954 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000955
Nadav Rotem354efd82011-09-18 14:57:03 +0000956 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000957 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
958 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
959 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
962 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000966
Evan Cheng2c3ae372006-04-12 21:21:57 +0000967 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000968 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000969 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000970 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000971 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000972 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000973 // Do not attempt to custom lower non-128-bit vectors
974 if (!VT.is128BitVector())
975 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000976 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
977 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000979 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
982 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
983 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
984 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
985 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
986 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000987
Nate Begemancdd1eec2008-02-12 22:51:28 +0000988 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000991 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000992
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000993 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000994 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000995 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000996
997 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000998 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000999 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001000
Craig Topper0d1f1762012-08-12 00:34:56 +00001001 setOperationAction(ISD::AND, VT, Promote);
1002 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
1003 setOperationAction(ISD::OR, VT, Promote);
1004 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
1005 setOperationAction(ISD::XOR, VT, Promote);
1006 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
1007 setOperationAction(ISD::LOAD, VT, Promote);
1008 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
1009 setOperationAction(ISD::SELECT, VT, Promote);
1010 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +00001011 }
Evan Cheng2c3ae372006-04-12 21:21:57 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +00001014
Evan Cheng2c3ae372006-04-12 21:21:57 +00001015 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
1018 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
1019 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
1022 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +00001023
Michael Liaoa7554632012-10-23 17:36:08 +00001024 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
1025 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +00001026 // As there is no 64-bit GPR available, we need build a special custom
1027 // sequence to convert from v2i32 to v2f32.
1028 if (!Subtarget->is64Bit())
1029 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +00001030
Michael Liao9d796db2012-10-10 16:32:15 +00001031 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +00001032 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +00001033
Michael Liaob8150d82012-09-10 18:33:51 +00001034 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +00001035 }
Evan Chengc7ce29b2009-02-13 22:36:38 +00001036
Justin Holewinski320185f2013-07-26 13:28:29 +00001037 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +00001038 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
1039 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
1040 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
1041 setOperationAction(ISD::FRINT, MVT::f32, Legal);
1042 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
1043 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
1044 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
1045 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
1046 setOperationAction(ISD::FRINT, MVT::f64, Legal);
1047 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
1048
Craig Topper12fb5c62012-09-08 17:42:27 +00001049 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001050 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
1051 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1052 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
1053 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001054 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001055 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
1056 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
1057 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
1058 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001059
Nate Begeman14d12ca2008-02-11 04:19:36 +00001060 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001062
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001063 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001068
Nate Begeman14d12ca2008-02-11 04:19:36 +00001069 // i8 and i16 vectors are custom , because the source register and source
1070 // source memory operand types are not the same width. f32 vectors are
1071 // custom since the immediate controlling the insert encodes additional
1072 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1074 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1075 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1076 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001077
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1081 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001082
Pete Coopera77214a2011-11-14 19:38:42 +00001083 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001084 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001085 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001086 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001088 }
1089 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Craig Topper1accb7e2012-01-10 06:54:16 +00001091 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001092 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001094
Nadav Rotem43012222011-05-11 08:12:09 +00001095 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001097
Nadav Rotem43012222011-05-11 08:12:09 +00001098 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001099 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
Michael Liao5c5f1902013-03-20 02:28:20 +00001101 // In the customized shift lowering, the legal cases in AVX2 will be
1102 // recognized.
1103 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1104 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001105
Michael Liao5c5f1902013-03-20 02:28:20 +00001106 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1107 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001108
Michael Liao5c5f1902013-03-20 02:28:20 +00001109 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001111 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1112 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001113 }
1114
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001115 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001116 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1117 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1118 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1119 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1120 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1121 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001122
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1125 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1129 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1130 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1131 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001132 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001133 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1134 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1135 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1136 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001138 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1141 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1142 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1143 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1144 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001145 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001146 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1147 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1148 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1149 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001151 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001152
Michael Liaobedcbd42012-10-16 18:14:11 +00001153 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001154 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001155
1156 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1157
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001158 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
Benjamin Kramerb8f0d892013-03-31 12:49:15 +00001159 setOperationAction(ISD::SINT_TO_FP, MVT::v8i16, Promote);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001160 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001161 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001162
Michael Liaoa7554632012-10-23 17:36:08 +00001163 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1164 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1165 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1166
Michael Liaob8150d82012-09-10 18:33:51 +00001167 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1168
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001169 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1170 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1171
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001172 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1173 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1174
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001175 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001176 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001177
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001178 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1179
Duncan Sands28b77e92011-09-06 19:07:46 +00001180 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1181 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1182 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1183 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001184
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001185 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1186 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1187 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1188
Craig Topperaaa643c2011-11-09 07:28:55 +00001189 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1190 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1191 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1192 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001193
Nadav Rotem0509db22012-12-28 05:45:24 +00001194 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1195 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1196 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1197 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1198 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1199 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001200
Craig Topperbf404372012-08-31 15:40:30 +00001201 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001202 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1203 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1204 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1205 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1206 setOperationAction(ISD::FMA, MVT::f32, Legal);
1207 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001208 }
Craig Topper880ef452012-08-11 22:34:26 +00001209
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001210 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001211 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1212 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1213 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1214 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001215
Craig Topperaaa643c2011-11-09 07:28:55 +00001216 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1217 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1218 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1219 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001220
Craig Topperaaa643c2011-11-09 07:28:55 +00001221 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1222 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1223 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001224 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001225
1226 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001227
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001228 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001229 } else {
1230 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1231 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1232 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1233 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1234
1235 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1236 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1237 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1238 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1239
1240 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1241 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1242 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1243 // Don't lower v32i8 because there is no 128-bit byte mul
1244 }
Craig Topper13894fa2011-08-24 06:14:18 +00001245
Michael Liao5c5f1902013-03-20 02:28:20 +00001246 // In the customized shift lowering, the legal cases in AVX2 will be
1247 // recognized.
1248 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1249 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1250
1251 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1252 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1253
1254 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1255
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001256 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001257 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1258 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001259 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001260
1261 // Extract subvector is special because the value type
1262 // (result) is 128-bit but the source is 256-bit wide.
1263 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001264 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001265
1266 // Do not attempt to custom lower other non-256-bit vectors
1267 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001268 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001269
Craig Topper0d1f1762012-08-12 00:34:56 +00001270 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1272 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1273 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1274 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1275 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1276 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001277 }
1278
David Greene54d8eba2011-01-27 22:38:56 +00001279 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001280 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001281 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001282
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001283 // Do not attempt to promote non-256-bit vectors
1284 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001285 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001286
Craig Topper0d1f1762012-08-12 00:34:56 +00001287 setOperationAction(ISD::AND, VT, Promote);
1288 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1289 setOperationAction(ISD::OR, VT, Promote);
1290 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1291 setOperationAction(ISD::XOR, VT, Promote);
1292 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1293 setOperationAction(ISD::LOAD, VT, Promote);
1294 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1295 setOperationAction(ISD::SELECT, VT, Promote);
1296 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001297 }
David Greene9b9838d2009-06-29 16:47:10 +00001298 }
1299
Elena Demikhovsky83952512013-07-31 11:35:14 +00001300 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX512()) {
1301 addRegisterClass(MVT::v16i32, &X86::VR512RegClass);
1302 addRegisterClass(MVT::v16f32, &X86::VR512RegClass);
1303 addRegisterClass(MVT::v8i64, &X86::VR512RegClass);
1304 addRegisterClass(MVT::v8f64, &X86::VR512RegClass);
1305
1306 addRegisterClass(MVT::v8i1, &X86::VK8RegClass);
1307 addRegisterClass(MVT::v16i1, &X86::VK16RegClass);
1308
1309 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, Legal);
1310 setOperationAction(ISD::LOAD, MVT::v16f32, Legal);
1311 setOperationAction(ISD::LOAD, MVT::v8f64, Legal);
1312 setOperationAction(ISD::LOAD, MVT::v8i64, Legal);
1313 setOperationAction(ISD::LOAD, MVT::v16i32, Legal);
1314 setOperationAction(ISD::LOAD, MVT::v16i1, Legal);
1315
1316 setOperationAction(ISD::FADD, MVT::v16f32, Legal);
1317 setOperationAction(ISD::FSUB, MVT::v16f32, Legal);
1318 setOperationAction(ISD::FMUL, MVT::v16f32, Legal);
1319 setOperationAction(ISD::FDIV, MVT::v16f32, Legal);
1320 setOperationAction(ISD::FSQRT, MVT::v16f32, Legal);
1321 setOperationAction(ISD::FNEG, MVT::v16f32, Custom);
1322
1323 setOperationAction(ISD::FADD, MVT::v8f64, Legal);
1324 setOperationAction(ISD::FSUB, MVT::v8f64, Legal);
1325 setOperationAction(ISD::FMUL, MVT::v8f64, Legal);
1326 setOperationAction(ISD::FDIV, MVT::v8f64, Legal);
1327 setOperationAction(ISD::FSQRT, MVT::v8f64, Legal);
1328 setOperationAction(ISD::FNEG, MVT::v8f64, Custom);
1329 setOperationAction(ISD::FMA, MVT::v8f64, Legal);
1330 setOperationAction(ISD::FMA, MVT::v16f32, Legal);
1331 setOperationAction(ISD::SDIV, MVT::v16i32, Custom);
1332
1333
1334 setOperationAction(ISD::FP_TO_SINT, MVT::v16i32, Legal);
1335 setOperationAction(ISD::FP_TO_UINT, MVT::v16i32, Legal);
1336 setOperationAction(ISD::FP_TO_UINT, MVT::v8i32, Legal);
1337 setOperationAction(ISD::SINT_TO_FP, MVT::v16i32, Legal);
1338 setOperationAction(ISD::UINT_TO_FP, MVT::v16i32, Legal);
1339 setOperationAction(ISD::UINT_TO_FP, MVT::v8i32, Legal);
1340 setOperationAction(ISD::FP_ROUND, MVT::v8f32, Legal);
1341 setOperationAction(ISD::FP_EXTEND, MVT::v8f32, Legal);
1342
1343 setOperationAction(ISD::TRUNCATE, MVT::i1, Legal);
1344 setOperationAction(ISD::TRUNCATE, MVT::v16i8, Custom);
1345 setOperationAction(ISD::TRUNCATE, MVT::v8i32, Custom);
1346 setOperationAction(ISD::TRUNCATE, MVT::v8i1, Custom);
1347 setOperationAction(ISD::TRUNCATE, MVT::v16i1, Custom);
1348 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
1349 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
1350 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
1351 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
1352 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i8, Custom);
1353 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i16, Custom);
1354 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i16, Custom);
1355
1356 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f64, Custom);
1357 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i64, Custom);
1358 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16f32, Custom);
1359 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i32, Custom);
1360 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i1, Custom);
1361
1362 setOperationAction(ISD::SETCC, MVT::v16i1, Custom);
1363 setOperationAction(ISD::SETCC, MVT::v8i1, Custom);
1364
1365 setOperationAction(ISD::MUL, MVT::v8i64, Custom);
1366
1367 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i1, Custom);
1368 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i1, Custom);
1369 setOperationAction(ISD::SELECT, MVT::v8f64, Custom);
1370 setOperationAction(ISD::SELECT, MVT::v8i64, Custom);
1371 setOperationAction(ISD::SELECT, MVT::v16f32, Custom);
1372
1373 setOperationAction(ISD::ADD, MVT::v8i64, Legal);
1374 setOperationAction(ISD::ADD, MVT::v16i32, Legal);
1375
1376 setOperationAction(ISD::SUB, MVT::v8i64, Legal);
1377 setOperationAction(ISD::SUB, MVT::v16i32, Legal);
1378
1379 setOperationAction(ISD::MUL, MVT::v16i32, Legal);
1380
1381 setOperationAction(ISD::SRL, MVT::v8i64, Custom);
1382 setOperationAction(ISD::SRL, MVT::v16i32, Custom);
1383
1384 setOperationAction(ISD::SHL, MVT::v8i64, Custom);
1385 setOperationAction(ISD::SHL, MVT::v16i32, Custom);
1386
1387 setOperationAction(ISD::SRA, MVT::v8i64, Custom);
1388 setOperationAction(ISD::SRA, MVT::v16i32, Custom);
1389
1390 setOperationAction(ISD::AND, MVT::v8i64, Legal);
1391 setOperationAction(ISD::OR, MVT::v8i64, Legal);
1392 setOperationAction(ISD::XOR, MVT::v8i64, Legal);
1393
1394 // Custom lower several nodes.
1395 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1396 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
1397 MVT VT = (MVT::SimpleValueType)i;
1398
Elena Demikhovsky07801792013-08-01 13:34:06 +00001399 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00001400 // Extract subvector is special because the value type
1401 // (result) is 256/128-bit but the source is 512-bit wide.
1402 if (VT.is128BitVector() || VT.is256BitVector())
1403 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
1404
1405 if (VT.getVectorElementType() == MVT::i1)
1406 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
1407
1408 // Do not attempt to custom lower other non-512-bit vectors
1409 if (!VT.is512BitVector())
1410 continue;
1411
1412 if (VT != MVT::v8i64) {
1413 setOperationAction(ISD::XOR, VT, Promote);
1414 AddPromotedToType (ISD::XOR, VT, MVT::v8i64);
1415 setOperationAction(ISD::OR, VT, Promote);
1416 AddPromotedToType (ISD::OR, VT, MVT::v8i64);
1417 setOperationAction(ISD::AND, VT, Promote);
1418 AddPromotedToType (ISD::AND, VT, MVT::v8i64);
1419 }
Elena Demikhovsky07801792013-08-01 13:34:06 +00001420 if ( EltSize >= 32) {
1421 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1422 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1423 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1424 setOperationAction(ISD::VSELECT, VT, Legal);
1425 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1426 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1427 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1428 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00001429 }
1430 for (int i = MVT::v32i8; i != MVT::v8i64; ++i) {
1431 MVT VT = (MVT::SimpleValueType)i;
1432
1433 // Do not attempt to promote non-256-bit vectors
1434 if (!VT.is512BitVector())
1435 continue;
1436
1437 setOperationAction(ISD::LOAD, VT, Promote);
1438 AddPromotedToType (ISD::LOAD, VT, MVT::v8i64);
1439 setOperationAction(ISD::SELECT, VT, Promote);
1440 AddPromotedToType (ISD::SELECT, VT, MVT::v8i64);
1441 }
1442 }// has AVX-512
1443
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001444 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1445 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001446 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1447 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001448 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1449 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001450 }
1451
Evan Cheng6be2c582006-04-05 23:38:46 +00001452 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001454 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001455
Eli Friedman962f5492010-06-02 19:35:46 +00001456 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1457 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001458 //
Eli Friedman962f5492010-06-02 19:35:46 +00001459 // FIXME: We really should do custom legalization for addition and
1460 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1461 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001462 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1463 // Add/Sub/Mul with overflow operations are custom lowered.
1464 MVT VT = IntVTs[i];
1465 setOperationAction(ISD::SADDO, VT, Custom);
1466 setOperationAction(ISD::UADDO, VT, Custom);
1467 setOperationAction(ISD::SSUBO, VT, Custom);
1468 setOperationAction(ISD::USUBO, VT, Custom);
1469 setOperationAction(ISD::SMULO, VT, Custom);
1470 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001471 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001472
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001473 // There are no 8-bit 3-address imul/mul instructions
1474 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1475 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001476
Evan Chengd54f2d52009-03-31 19:38:51 +00001477 if (!Subtarget->is64Bit()) {
1478 // These libcalls are not available in 32-bit.
1479 setLibcallName(RTLIB::SHL_I128, 0);
1480 setLibcallName(RTLIB::SRL_I128, 0);
1481 setLibcallName(RTLIB::SRA_I128, 0);
1482 }
1483
Evan Cheng8688a582013-01-29 02:32:37 +00001484 // Combine sin / cos into one node or libcall if possible.
1485 if (Subtarget->hasSinCos()) {
1486 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1487 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001488 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001489 // For MacOSX, we don't want to the normal expansion of a libcall to
1490 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1491 // traffic.
1492 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1493 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1494 }
1495 }
1496
Evan Cheng206ee9d2006-07-07 08:33:52 +00001497 // We have target-specific dag combine patterns for the following nodes:
1498 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001499 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001500 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001501 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001502 setTargetDAGCombine(ISD::SHL);
1503 setTargetDAGCombine(ISD::SRA);
1504 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001505 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001506 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001507 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001508 setTargetDAGCombine(ISD::FADD);
1509 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001510 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001511 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001512 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001513 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001514 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001515 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001516 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky52981c42013-02-20 12:42:54 +00001517 setTargetDAGCombine(ISD::SIGN_EXTEND_INREG);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001518 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001519 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001520 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001521 if (Subtarget->is64Bit())
1522 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001523 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001524
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001525 computeRegisterProperties();
1526
Evan Cheng05219282011-01-06 06:52:41 +00001527 // On Darwin, -Os means optimize for size without hurting performance,
1528 // do not reduce the limit.
Jim Grosbach3450f802013-02-20 21:13:59 +00001529 MaxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1530 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1531 MaxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1532 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1533 MaxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1534 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001535 setPrefLoopAlignment(4); // 2^4 bytes.
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001536
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001537 // Predictable cmov don't hurt on atom because it's in-order.
Jim Grosbach3450f802013-02-20 21:13:59 +00001538 PredictableSelectIsExpensive = !Subtarget->isAtom();
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001539
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001540 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001541}
1542
Matt Arsenault225ed702013-05-18 00:21:46 +00001543EVT X86TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00001544 if (!VT.isVector()) return MVT::i8;
1545 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001546}
1547
Evan Cheng29286502008-01-23 23:17:41 +00001548/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1549/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001550static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001551 if (MaxAlign == 16)
1552 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001553 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001554 if (VTy->getBitWidth() == 128)
1555 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001556 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001557 unsigned EltAlign = 0;
1558 getMaxByValAlign(ATy->getElementType(), EltAlign);
1559 if (EltAlign > MaxAlign)
1560 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001561 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001562 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1563 unsigned EltAlign = 0;
1564 getMaxByValAlign(STy->getElementType(i), EltAlign);
1565 if (EltAlign > MaxAlign)
1566 MaxAlign = EltAlign;
1567 if (MaxAlign == 16)
1568 break;
1569 }
1570 }
Evan Cheng29286502008-01-23 23:17:41 +00001571}
1572
1573/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1574/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001575/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1576/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001577unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001578 if (Subtarget->is64Bit()) {
1579 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001580 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001581 if (TyAlign > 8)
1582 return TyAlign;
1583 return 8;
1584 }
1585
Evan Cheng29286502008-01-23 23:17:41 +00001586 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001587 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001588 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001589 return Align;
1590}
Chris Lattner2b02a442007-02-25 08:29:00 +00001591
Evan Chengf0df0312008-05-15 08:39:06 +00001592/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001593/// and store operations as a result of memset, memcpy, and memmove
1594/// lowering. If DstAlign is zero that means it's safe to destination
1595/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1596/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001597/// probably because the source does not need to be loaded. If 'IsMemset' is
1598/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1599/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1600/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001601/// It returns EVT::Other if the type should be determined using generic
1602/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001603EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001604X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1605 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001606 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001607 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001608 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001609 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001610 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001611 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1612 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001613 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001614 (Subtarget->isUnalignedMemAccessFast() ||
1615 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001616 (SrcAlign == 0 || SrcAlign >= 16)))) {
1617 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001618 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001619 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001620 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001621 return MVT::v8f32;
1622 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001623 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001624 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001625 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001626 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001627 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001628 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001629 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001630 // Do not use f64 to lower memcpy if source is string constant. It's
1631 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001632 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001633 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001634 }
Evan Chengf0df0312008-05-15 08:39:06 +00001635 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 return MVT::i64;
1637 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001638}
1639
Evan Cheng7d342672012-12-12 01:32:07 +00001640bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001641 if (VT == MVT::f32)
1642 return X86ScalarSSEf32;
1643 else if (VT == MVT::f64)
1644 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001645 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001646}
1647
Evan Cheng376642e2012-12-10 23:21:26 +00001648bool
1649X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1650 if (Fast)
1651 *Fast = Subtarget->isUnalignedMemAccessFast();
1652 return true;
1653}
1654
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001655/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1656/// current function. The returned value is a member of the
1657/// MachineJumpTableInfo::JTEntryKind enum.
1658unsigned X86TargetLowering::getJumpTableEncoding() const {
1659 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1660 // symbol.
1661 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1662 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001663 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001664
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001665 // Otherwise, use the normal jump table encoding heuristics.
1666 return TargetLowering::getJumpTableEncoding();
1667}
1668
Chris Lattnerc64daab2010-01-26 05:02:42 +00001669const MCExpr *
1670X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1671 const MachineBasicBlock *MBB,
1672 unsigned uid,MCContext &Ctx) const{
1673 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1674 Subtarget->isPICStyleGOT());
1675 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1676 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001677 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1678 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001679}
1680
Evan Chengcc415862007-11-09 01:32:10 +00001681/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1682/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001683SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001684 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001685 if (!Subtarget->is64Bit())
Andrew Trickac6d9be2013-05-25 02:42:55 +00001686 // This doesn't have SDLoc associated with it, but is not really the
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001687 // same as a Register.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001688 return DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001689 return Table;
1690}
1691
Chris Lattner589c6f62010-01-26 06:28:43 +00001692/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1693/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1694/// MCExpr.
1695const MCExpr *X86TargetLowering::
1696getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1697 MCContext &Ctx) const {
1698 // X86-64 uses RIP relative addressing based on the jump table label.
1699 if (Subtarget->isPICStyleRIPRel())
1700 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1701
1702 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001703 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001704}
1705
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001706// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001707std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001708X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001709 const TargetRegisterClass *RRC = 0;
1710 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001711 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001712 default:
1713 return TargetLowering::findRepresentativeClass(VT);
1714 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001715 RRC = Subtarget->is64Bit() ?
1716 (const TargetRegisterClass*)&X86::GR64RegClass :
1717 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001718 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001719 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001720 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001721 break;
1722 case MVT::f32: case MVT::f64:
1723 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1724 case MVT::v4f32: case MVT::v2f64:
1725 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1726 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001727 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001728 break;
1729 }
1730 return std::make_pair(RRC, Cost);
1731}
1732
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001733bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1734 unsigned &Offset) const {
1735 if (!Subtarget->isTargetLinux())
1736 return false;
1737
1738 if (Subtarget->is64Bit()) {
1739 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1740 Offset = 0x28;
1741 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1742 AddressSpace = 256;
1743 else
1744 AddressSpace = 257;
1745 } else {
1746 // %gs:0x14 on i386
1747 Offset = 0x14;
1748 AddressSpace = 256;
1749 }
1750 return true;
1751}
1752
Chris Lattner2b02a442007-02-25 08:29:00 +00001753//===----------------------------------------------------------------------===//
1754// Return Value Calling Convention Implementation
1755//===----------------------------------------------------------------------===//
1756
Chris Lattner59ed56b2007-02-28 04:55:35 +00001757#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001758
Michael J. Spencerec38de22010-10-10 22:04:20 +00001759bool
Eric Christopher471e4222011-06-08 23:55:35 +00001760X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001761 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001762 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001763 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001764 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001765 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001766 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001767 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001768}
1769
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770SDValue
1771X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001772 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001774 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001775 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 MachineFunction &MF = DAG.getMachineFunction();
1777 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Chris Lattner9774c912007-02-27 05:28:59 +00001779 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001780 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 RVLocs, *DAG.getContext());
1782 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001786 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1787 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001788 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1789 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001791 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001792 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1793 CCValAssign &VA = RVLocs[i];
1794 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001795 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001796 EVT ValVT = ValToCopy.getValueType();
1797
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001798 // Promote values to the appropriate types
1799 if (VA.getLocInfo() == CCValAssign::SExt)
1800 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1801 else if (VA.getLocInfo() == CCValAssign::ZExt)
1802 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1803 else if (VA.getLocInfo() == CCValAssign::AExt)
1804 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1805 else if (VA.getLocInfo() == CCValAssign::BCvt)
1806 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1807
Dale Johannesenc4510512010-09-24 19:05:48 +00001808 // If this is x86-64, and we disabled SSE, we can't return FP values,
1809 // or SSE or MMX vectors.
1810 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1811 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001812 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001813 report_fatal_error("SSE register return with SSE disabled");
1814 }
1815 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1816 // llvm-gcc has never done it right and no one has noticed, so this
1817 // should be OK for now.
1818 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001819 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001820 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattner447ff682008-03-11 03:23:40 +00001822 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1823 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001824 if (VA.getLocReg() == X86::ST0 ||
1825 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001826 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1827 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001828 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001830 RetOps.push_back(ValToCopy);
1831 // Don't emit a copytoreg.
1832 continue;
1833 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001834
Evan Cheng242b38b2009-02-23 09:03:22 +00001835 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1836 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001837 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001838 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001839 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001841 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1842 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001843 // If we don't have SSE2 available, convert to v4f32 so the generated
1844 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001845 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001847 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001848 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001849 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001850
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001852 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001853 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001854 }
Dan Gohman61a92132008-04-21 23:59:07 +00001855
Eli Benderskya5597f02013-01-25 22:07:43 +00001856 // The x86-64 ABIs require that for returning structs by value we copy
1857 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001858 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00001859 // We saved the argument into a virtual register in the entry block,
1860 // so now we copy the value out and into %rax/%eax.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001861 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr() &&
1862 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00001863 MachineFunction &MF = DAG.getMachineFunction();
1864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001866 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001867 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001869
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001870 unsigned RetValReg
1871 = (Subtarget->is64Bit() && !Subtarget->isTarget64BitILP32()) ?
1872 X86::RAX : X86::EAX;
Eli Benderskya5597f02013-01-25 22:07:43 +00001873 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001874 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001875
Eli Benderskya5597f02013-01-25 22:07:43 +00001876 // RAX/EAX now acts like a return value.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001877 RetOps.push_back(DAG.getRegister(RetValReg, getPointerTy()));
Dan Gohman61a92132008-04-21 23:59:07 +00001878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Chris Lattner447ff682008-03-11 03:23:40 +00001880 RetOps[0] = Chain; // Update chain.
1881
1882 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001884 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
1886 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001888}
1889
Evan Chengbf010eb2012-04-10 01:51:00 +00001890bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001891 if (N->getNumValues() != 1)
1892 return false;
1893 if (!N->hasNUsesOfValue(1, 0))
1894 return false;
1895
Evan Chengbf010eb2012-04-10 01:51:00 +00001896 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001897 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001898 if (Copy->getOpcode() == ISD::CopyToReg) {
1899 // If the copy has a glue operand, we conservatively assume it isn't safe to
1900 // perform a tail call.
1901 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1902 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001903 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001904 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001905 return false;
1906
Evan Cheng1bf891a2010-12-01 22:59:46 +00001907 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001908 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001909 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001910 if (UI->getOpcode() != X86ISD::RET_FLAG)
1911 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001912 HasRet = true;
1913 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001914
Evan Chengbf010eb2012-04-10 01:51:00 +00001915 if (!HasRet)
1916 return false;
1917
1918 Chain = TCChain;
1919 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001920}
1921
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001922MVT
1923X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001924 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001925 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001926 // TODO: Is this also valid on 32-bit?
1927 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001928 ReturnMVT = MVT::i8;
1929 else
1930 ReturnMVT = MVT::i32;
1931
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001932 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001933 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001934}
1935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936/// LowerCallResult - Lower the result values of a call into the
1937/// appropriate copies out of appropriate physical registers.
1938///
1939SDValue
1940X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001941 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001943 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001944 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001945
Chris Lattnere32bbf62007-02-28 07:09:55 +00001946 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001947 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001948 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001949 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001950 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001952
Chris Lattner3085e152007-02-25 08:59:22 +00001953 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001954 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001955 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Torok Edwin3f142c32009-02-01 18:15:56 +00001958 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001961 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 }
1963
Evan Cheng79fb3b42009-02-20 20:43:02 +00001964 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001965
1966 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001967 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001968 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001969 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001970 // instead.
1971 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1972 // If we prefer to use the value in xmm registers, copy it out as f80 and
1973 // use a truncate to move it from fp stack reg to xmm reg.
1974 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001975 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001976 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
Michael Liao2a8bea72013-04-19 22:22:57 +00001977 MVT::Other, MVT::Glue, Ops), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001978 Val = Chain.getValue(0);
1979
1980 // Round the f80 to the right size, which also moves it to the appropriate
1981 // xmm register.
1982 if (CopyVT != VA.getValVT())
1983 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1984 // This truncation won't change the value.
1985 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001986 } else {
1987 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1988 CopyVT, InFlag).getValue(1);
1989 Val = Chain.getValue(0);
1990 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001991 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001993 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001994
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001996}
1997
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001998//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001999// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002000//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002001// StdCall calling convention seems to be standard for many Windows' API
2002// routines and around. It differs from C calling convention just a little:
2003// callee should clean up the stack, not caller. Symbols should be also
2004// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002005// For info on fast calling convention see Fast Calling Convention (tail call)
2006// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002007
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002009/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002010enum StructReturnType {
2011 NotStructReturn,
2012 RegStructReturn,
2013 StackStructReturn
2014};
2015static StructReturnType
2016callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002018 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002019
Rafael Espindola1cee7102012-07-25 13:41:10 +00002020 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
2021 if (!Flags.isSRet())
2022 return NotStructReturn;
2023 if (Flags.isInReg())
2024 return RegStructReturn;
2025 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002026}
2027
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002028/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002029/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002030static StructReturnType
2031argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002033 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002034
Rafael Espindola1cee7102012-07-25 13:41:10 +00002035 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
2036 if (!Flags.isSRet())
2037 return NotStructReturn;
2038 if (Flags.isInReg())
2039 return RegStructReturn;
2040 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002041}
2042
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002043/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2044/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002045/// the specific parameter attribute. The copy will be passed as a byval
2046/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00002047static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002048CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002049 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002050 SDLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00002051 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00002052
Dale Johannesendd64c412009-02-04 00:33:20 +00002053 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00002054 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002055 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002056}
2057
Chris Lattner29689432010-03-11 00:22:57 +00002058/// IsTailCallConvention - Return true if the calling convention is one that
2059/// supports tail call optimization.
2060static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002061 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
2062 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00002063}
2064
Charles Davisac226bb2013-07-12 06:02:35 +00002065/// \brief Return true if the calling convention is a C calling convention.
2066static bool IsCCallConvention(CallingConv::ID CC) {
2067 return (CC == CallingConv::C || CC == CallingConv::X86_64_Win64 ||
2068 CC == CallingConv::X86_64_SysV);
2069}
2070
Evan Cheng485fafc2011-03-21 01:19:09 +00002071bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00002072 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00002073 return false;
2074
2075 CallSite CS(CI);
2076 CallingConv::ID CalleeCC = CS.getCallingConv();
Charles Davisac226bb2013-07-12 06:02:35 +00002077 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Cheng485fafc2011-03-21 01:19:09 +00002078 return false;
2079
2080 return true;
2081}
2082
Evan Cheng0c439eb2010-01-27 00:07:07 +00002083/// FuncIsMadeTailCallSafe - Return true if the function is being made into
2084/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002085static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
2086 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002087 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00002088}
2089
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090SDValue
2091X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002092 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002094 SDLoc dl, SelectionDAG &DAG,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 const CCValAssign &VA,
2096 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00002098 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002100 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
2101 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002102 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00002103 EVT ValVT;
2104
2105 // If value is passed by pointer we have address passed instead of the value
2106 // itself.
2107 if (VA.getLocInfo() == CCValAssign::Indirect)
2108 ValVT = VA.getLocVT();
2109 else
2110 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00002111
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002112 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // In case of tail call optimization mark all arguments mutable. Since they
2115 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00002116 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00002117 unsigned Bytes = Flags.getByValSize();
2118 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
2119 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002120 return DAG.getFrameIndex(FI, getPointerTy());
2121 } else {
2122 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002123 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002124 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2125 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002126 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002127 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00002128 }
Rafael Espindola7effac52007-09-14 15:48:13 +00002129}
2130
Dan Gohman475871a2008-07-27 21:46:04 +00002131SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 bool isVarArg,
2135 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002136 SDLoc dl,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002138 SmallVectorImpl<SDValue> &InVals)
2139 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00002140 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 const Function* Fn = MF.getFunction();
2144 if (Fn->hasExternalLinkage() &&
2145 Subtarget->isTargetCygMing() &&
2146 Fn->getName() == "main")
2147 FuncInfo->setForceFramePointer(true);
2148
Evan Cheng1bc78042006-04-26 01:20:17 +00002149 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002151 bool IsWindows = Subtarget->isTargetWindows();
Charles Davisac226bb2013-07-12 06:02:35 +00002152 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002153
Chris Lattner29689432010-03-11 00:22:57 +00002154 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002155 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
Chris Lattner638402b2007-02-28 07:00:42 +00002157 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002158 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002159 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002161
2162 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002163 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002165
Duncan Sands45907662010-10-31 13:21:44 +00002166 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Chris Lattnerf39f7712007-02-28 05:46:49 +00002168 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002169 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002170 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2171 CCValAssign &VA = ArgLocs[i];
2172 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
2173 // places.
2174 assert(VA.getValNo() != LastVal &&
2175 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00002176 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002177 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Chris Lattnerf39f7712007-02-28 05:46:49 +00002179 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002180 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00002181 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00002183 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00002185 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00002187 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00002189 RC = &X86::FR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002190 else if (RegVT.is512BitVector())
2191 RC = &X86::VR512RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002192 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002193 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002194 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002195 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00002196 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00002197 RC = &X86::VR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002198 else if (RegVT == MVT::v8i1)
2199 RC = &X86::VK8RegClass;
2200 else if (RegVT == MVT::v16i1)
2201 RC = &X86::VK16RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002202 else
Torok Edwinc23197a2009-07-14 16:55:14 +00002203 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002204
Devang Patel68e6bee2011-02-21 23:21:26 +00002205 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattnerf39f7712007-02-28 05:46:49 +00002208 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2209 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2210 // right size.
2211 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002212 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002213 DAG.getValueType(VA.getValVT()));
2214 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002215 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002216 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002217 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002219
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002220 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002222 if (RegVT.isVector())
2223 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2224 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002226 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002227 } else {
2228 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002230 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231
2232 // If value is passed via pointer - do a load.
2233 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002234 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002235 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002238 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Eli Benderskya5597f02013-01-25 22:07:43 +00002240 // The x86-64 ABIs require that for returning structs by value we copy
2241 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002242 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00002243 // Save the argument into a virtual register so that we can access it
2244 // from the return points.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002245 if (MF.getFunction()->hasStructRetAttr() &&
2246 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00002247 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2248 unsigned Reg = FuncInfo->getSRetReturnReg();
2249 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002250 MVT PtrTy = getPointerTy();
2251 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002252 FuncInfo->setSRetReturnReg(Reg);
2253 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002256 }
2257
Chris Lattnerf39f7712007-02-28 05:46:49 +00002258 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002259 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002260 if (FuncIsMadeTailCallSafe(CallConv,
2261 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002263
Evan Cheng1bc78042006-04-26 01:20:17 +00002264 // If the function takes variable number of arguments, make a frame index for
2265 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002267 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2268 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002269 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 }
2271 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002272 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2273
2274 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002275 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002276 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002278 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002279 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2280 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002281 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2283 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2284 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002285 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002286 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002287
2288 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002289 // The XMM registers which might contain var arg parameters are shadowed
2290 // in their paired GPR. So we only need to save the GPR to their home
2291 // slots.
2292 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002293 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002294 } else {
2295 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2296 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002297
Chad Rosier30450e82011-12-22 22:35:21 +00002298 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2299 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002300 }
2301 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2302 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002303
Bill Wendling831737d2012-12-30 10:32:01 +00002304 bool NoImplicitFloatOps = Fn->getAttributes().
2305 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002306 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002307 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002308 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2309 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002310 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002311 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002312 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002313 // Kernel mode asks for SSE to be disabled, so don't push them
2314 // on the stack.
2315 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002316
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002317 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002318 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002319 // Get to the caller-allocated home save location. Add 8 to account
2320 // for the return address.
2321 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002322 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002323 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002324 // Fixup to set vararg frame on shadow area (4 x i64).
2325 if (NumIntRegs < 4)
2326 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002327 } else {
2328 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002329 // registers, then we must store them to their spots on the stack so
2330 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002331 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2332 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2333 FuncInfo->setRegSaveFrameIndex(
2334 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002335 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002336 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002337
Gordon Henriksen86737662008-01-05 16:56:59 +00002338 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002340 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2341 getPointerTy());
2342 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002343 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002344 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2345 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002346 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002347 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002350 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002351 MachinePointerInfo::getFixedStack(
2352 FuncInfo->getRegSaveFrameIndex(), Offset),
2353 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002355 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002357
Dan Gohmanface41a2009-08-16 21:24:25 +00002358 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2359 // Now store the XMM (fp + vector) parameter registers.
2360 SmallVector<SDValue, 11> SaveXMMOps;
2361 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002362
Craig Topperc9099502012-04-20 06:31:50 +00002363 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002364 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2365 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002366
Dan Gohman1e93df62010-04-17 14:41:14 +00002367 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2368 FuncInfo->getRegSaveFrameIndex()));
2369 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2370 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002371
Dan Gohmanface41a2009-08-16 21:24:25 +00002372 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002373 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002374 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002375 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2376 SaveXMMOps.push_back(Val);
2377 }
2378 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2379 MVT::Other,
2380 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002381 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002382
2383 if (!MemOps.empty())
2384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2385 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002388
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002390 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2391 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002392 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002393 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002394 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002395 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002396 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002397 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002398 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002399 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002400
Gordon Henriksen86737662008-01-05 16:56:59 +00002401 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002402 // RegSaveFrameIndex is X86-64 only.
2403 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002404 if (CallConv == CallingConv::X86_FastCall ||
2405 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002406 // fastcc functions can't have varargs.
2407 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
Evan Cheng25caf632006-05-23 21:06:34 +00002409
Rafael Espindola76927d752011-08-30 19:39:58 +00002410 FuncInfo->setArgumentStackSize(StackSize);
2411
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002413}
2414
Dan Gohman475871a2008-07-27 21:46:04 +00002415SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2417 SDValue StackPtr, SDValue Arg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002418 SDLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002419 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002420 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002421 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002423 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002424 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002425 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002426
2427 return DAG.getStore(Chain, dl, Arg, PtrOff,
2428 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002429 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002430}
2431
Bill Wendling64e87322009-01-16 19:25:27 +00002432/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002433/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002434SDValue
2435X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002436 SDValue &OutRetAddr, SDValue Chain,
2437 bool IsTailCall, bool Is64Bit,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002438 int FPDiff, SDLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002439 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002441 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002442
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002443 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002444 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002445 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002446 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002447}
2448
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002449/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002450/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002451static SDValue
2452EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002453 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002454 unsigned SlotSize, int FPDiff, SDLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002455 // Store the return address to the appropriate stack slot.
2456 if (!FPDiff) return Chain;
2457 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002458 int NewReturnAddrFI =
Tim Northovera54b6622013-08-04 09:35:57 +00002459 MF.getFrameInfo()->CreateFixedObject(SlotSize, (int64_t)FPDiff - SlotSize,
2460 false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002461 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002462 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002463 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002464 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002465 return Chain;
2466}
2467
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002469X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002470 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002471 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002472 SDLoc &dl = CLI.DL;
2473 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2474 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2475 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002476 SDValue Chain = CLI.Chain;
2477 SDValue Callee = CLI.Callee;
2478 CallingConv::ID CallConv = CLI.CallConv;
2479 bool &isTailCall = CLI.IsTailCall;
2480 bool isVarArg = CLI.IsVarArg;
2481
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 MachineFunction &MF = DAG.getMachineFunction();
2483 bool Is64Bit = Subtarget->is64Bit();
Charles Davisac226bb2013-07-12 06:02:35 +00002484 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Eli Friedman9a2478a2012-01-20 00:05:46 +00002485 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002486 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002487 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002488
Nick Lewycky22de16d2012-01-19 00:34:10 +00002489 if (MF.getTarget().Options.DisableTailCalls)
2490 isTailCall = false;
2491
Evan Cheng5f941932010-02-05 02:21:12 +00002492 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002493 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002494 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002495 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002496 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002497 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002498
2499 // Sibcalls are automatically detected tailcalls which do not require
2500 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002501 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002502 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002503
2504 if (isTailCall)
2505 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002506 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002507
Chris Lattner29689432010-03-11 00:22:57 +00002508 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002509 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002510
Chris Lattner638402b2007-02-28 07:00:42 +00002511 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002512 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002513 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002515
2516 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002517 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002518 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002519
Duncan Sands45907662010-10-31 13:21:44 +00002520 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Chris Lattner423c5f42007-02-28 05:31:48 +00002522 // Get a count of how many bytes are to be pushed on the stack.
2523 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002524 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002525 // This is a sibcall. The memory operands are available in caller's
2526 // own caller's stack.
2527 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002528 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2529 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002530 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002531
Gordon Henriksen86737662008-01-05 16:56:59 +00002532 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002533 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002535 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2536 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2537
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 FPDiff = NumBytesCallerPushed - NumBytes;
2539
2540 // Set the delta of movement of the returnaddr stackslot.
2541 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002542 if (FPDiff < X86Info->getTCReturnAddrDelta())
2543 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 }
2545
Evan Chengf22f9b32010-02-06 03:28:46 +00002546 if (!IsSibcall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002547 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
2548 dl);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002549
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002551 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002552 if (isTailCall && FPDiff)
2553 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2554 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002555
Dan Gohman475871a2008-07-27 21:46:04 +00002556 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2557 SmallVector<SDValue, 8> MemOpChains;
2558 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002559
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002560 // Walk the register/memloc assignments, inserting copies/loads. In the case
2561 // of tail call optimization arguments are handle later.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002562 const X86RegisterInfo *RegInfo =
2563 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Chris Lattner423c5f42007-02-28 05:31:48 +00002564 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2565 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002566 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002567 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002568 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002569 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002570
Chris Lattner423c5f42007-02-28 05:31:48 +00002571 // Promote the value if needed.
2572 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002573 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002574 case CCValAssign::Full: break;
2575 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002576 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002577 break;
2578 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002579 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002580 break;
2581 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002582 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002583 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2586 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002587 } else
2588 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2589 break;
2590 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002592 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002593 case CCValAssign::Indirect: {
2594 // Store the argument.
2595 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002596 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002597 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002598 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002599 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002600 Arg = SpillSlot;
2601 break;
2602 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002604
Chris Lattner423c5f42007-02-28 05:31:48 +00002605 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002606 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2607 if (isVarArg && IsWin64) {
2608 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2609 // shadow reg if callee is a varargs function.
2610 unsigned ShadowReg = 0;
2611 switch (VA.getLocReg()) {
2612 case X86::XMM0: ShadowReg = X86::RCX; break;
2613 case X86::XMM1: ShadowReg = X86::RDX; break;
2614 case X86::XMM2: ShadowReg = X86::R8; break;
2615 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002616 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002617 if (ShadowReg)
2618 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002619 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002620 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002621 assert(VA.isMemLoc());
2622 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002623 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2624 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002625 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2626 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002627 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002629
Evan Cheng32fe1032006-05-25 00:59:30 +00002630 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002631 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002632 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002633
Chris Lattner88e1fd52009-07-09 04:24:46 +00002634 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002635 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2636 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002637 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002638 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002639 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002640 } else {
2641 // If we are tail calling and generating PIC/GOT style code load the
2642 // address of the callee into ECX. The value in ecx is used as target of
2643 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2644 // for tail calls on PIC/GOT architectures. Normally we would just put the
2645 // address of GOT into ebx and then call target@PLT. But for tail calls
2646 // ebx would be restored (since ebx is callee saved) before jumping to the
2647 // target@PLT.
2648
2649 // Note: The actual moving to ECX is done further down.
2650 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2651 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2652 !G->getGlobal()->hasProtectedVisibility())
2653 Callee = LowerGlobalAddress(Callee, DAG);
2654 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002655 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002656 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002657 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002658
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002659 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002660 // From AMD64 ABI document:
2661 // For calls that may call functions that use varargs or stdargs
2662 // (prototype-less calls or calls to functions containing ellipsis (...) in
2663 // the declaration) %al is used as hidden argument to specify the number
2664 // of SSE registers used. The contents of %al do not need to match exactly
2665 // the number of registers, but must be an ubound on the number of SSE
2666 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002667
Gordon Henriksen86737662008-01-05 16:56:59 +00002668 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002669 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002670 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2671 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2672 };
2673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002674 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002675 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002676
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002677 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2678 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002679 }
2680
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002681 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682 if (isTailCall) {
2683 // Force all the incoming stack arguments to be loaded from the stack
2684 // before any new outgoing arguments are stored to the stack, because the
2685 // outgoing stack slots may alias the incoming argument stack slots, and
2686 // the alias isn't otherwise explicit. This is slightly more conservative
2687 // than necessary, because it means that each store effectively depends
2688 // on every argument instead of just those arguments it would clobber.
2689 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2690
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SmallVector<SDValue, 8> MemOpChains2;
2692 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002693 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002694 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002695 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2696 CCValAssign &VA = ArgLocs[i];
2697 if (VA.isRegLoc())
2698 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002699 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002700 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002702 // Create frame index.
2703 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002704 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002705 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002706 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002707
Duncan Sands276dcbd2008-03-21 09:14:45 +00002708 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002709 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002710 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002711 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002712 StackPtr = DAG.getCopyFromReg(Chain, dl,
2713 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002714 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002715 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002716
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2718 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002719 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002720 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002721 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002722 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002724 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002725 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002726 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002727 }
2728 }
2729
2730 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002731 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002732 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002733
2734 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002735 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2736 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002737 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002738 }
2739
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002740 // Build a sequence of copy-to-reg nodes chained together with token chain
2741 // and flag operands which copy the outgoing args into registers.
2742 SDValue InFlag;
2743 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2744 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2745 RegsToPass[i].second, InFlag);
2746 InFlag = Chain.getValue(1);
2747 }
2748
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002749 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2750 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2751 // In the 64-bit large code model, we have to make all calls
2752 // through a register, since the call instruction's 32-bit
2753 // pc-relative offset may not be large enough to hold the whole
2754 // address.
2755 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002756 // If the callee is a GlobalAddress node (quite common, every direct call
2757 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2758 // it.
2759
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002760 // We should use extra load for direct calls to dllimported functions in
2761 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002762 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002763 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002764 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002765 bool ExtraLoad = false;
2766 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002767
Chris Lattner48a7d022009-07-09 05:02:21 +00002768 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2769 // external symbols most go through the PLT in PIC mode. If the symbol
2770 // has hidden or protected visibility, or if it is static or local, then
2771 // we don't need to use the PLT - we can directly call it.
2772 if (Subtarget->isTargetELF() &&
2773 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002774 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002775 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002776 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002777 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002778 (!Subtarget->getTargetTriple().isMacOSX() ||
2779 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002780 // PC-relative references to external symbols should go through $stub,
2781 // unless we're building with the leopard linker or later, which
2782 // automatically synthesizes these stubs.
2783 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002784 } else if (Subtarget->isPICStyleRIPRel() &&
2785 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002786 cast<Function>(GV)->getAttributes().
2787 hasAttribute(AttributeSet::FunctionIndex,
2788 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002789 // If the function is marked as non-lazy, generate an indirect call
2790 // which loads from the GOT directly. This avoids runtime overhead
2791 // at the cost of eager binding (and one extra byte of encoding).
2792 OpFlags = X86II::MO_GOTPCREL;
2793 WrapperKind = X86ISD::WrapperRIP;
2794 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002795 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002796
Devang Patel0d881da2010-07-06 22:08:15 +00002797 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002798 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002799
2800 // Add a wrapper if needed.
2801 if (WrapperKind != ISD::DELETED_NODE)
2802 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2803 // Add extra indirection if needed.
2804 if (ExtraLoad)
2805 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2806 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002807 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002808 }
Bill Wendling056292f2008-09-16 21:48:12 +00002809 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002810 unsigned char OpFlags = 0;
2811
Evan Cheng1bf891a2010-12-01 22:59:46 +00002812 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2813 // external symbols should go through the PLT.
2814 if (Subtarget->isTargetELF() &&
2815 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2816 OpFlags = X86II::MO_PLT;
2817 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002818 (!Subtarget->getTargetTriple().isMacOSX() ||
2819 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002820 // PC-relative references to external symbols should go through $stub,
2821 // unless we're building with the leopard linker or later, which
2822 // automatically synthesizes these stubs.
2823 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002824 }
Eric Christopherfd179292009-08-27 18:07:15 +00002825
Chris Lattner48a7d022009-07-09 05:02:21 +00002826 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2827 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002828 }
2829
Chris Lattnerd96d0722007-02-25 06:40:16 +00002830 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002831 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002832 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002833
Evan Chengf22f9b32010-02-06 03:28:46 +00002834 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002835 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002836 DAG.getIntPtrConstant(0, true), InFlag, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002837 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002838 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002839
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002840 Ops.push_back(Chain);
2841 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002842
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002845
Gordon Henriksen86737662008-01-05 16:56:59 +00002846 // Add argument registers to the end of the list so that they are known live
2847 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002848 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2849 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2850 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002851
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002852 // Add a register mask operand representing the call-preserved registers.
2853 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2854 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2855 assert(Mask && "Missing call preserved mask for calling convention");
2856 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002857
Gabor Greifba36cb52008-08-28 21:40:38 +00002858 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002859 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002860
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002862 // We used to do:
2863 //// If this is the first return lowered for this function, add the regs
2864 //// to the liveout set for the function.
2865 // This isn't right, although it's probably harmless on x86; liveouts
2866 // should be computed from returns not tail calls. Consider a void
2867 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002868 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002869 }
2870
Dale Johannesenace16102009-02-03 19:33:06 +00002871 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002872 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002873
Chris Lattner2d297092006-05-23 18:50:38 +00002874 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002875 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002876 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2877 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002878 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002879 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002880 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002881 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002882 // pops the hidden struct pointer, so we have to push it back.
2883 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002884 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002885 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002886 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002887 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Gordon Henriksenae636f82008-01-03 16:47:34 +00002889 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002890 if (!IsSibcall) {
2891 Chain = DAG.getCALLSEQ_END(Chain,
2892 DAG.getIntPtrConstant(NumBytes, true),
2893 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2894 true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002895 InFlag, dl);
Evan Chengf22f9b32010-02-06 03:28:46 +00002896 InFlag = Chain.getValue(1);
2897 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002898
Chris Lattner3085e152007-02-25 08:59:22 +00002899 // Handle result values, copying them out of physregs into vregs that we
2900 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2902 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002903}
2904
Evan Cheng25ab6902006-09-08 06:48:29 +00002905//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002906// Fast Calling Convention (tail call) implementation
2907//===----------------------------------------------------------------------===//
2908
2909// Like std call, callee cleans arguments, convention except that ECX is
2910// reserved for storing the tail called function address. Only 2 registers are
2911// free for argument passing (inreg). Tail call optimization is performed
2912// provided:
2913// * tailcallopt is enabled
2914// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002915// On X86_64 architecture with GOT-style position independent code only local
2916// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002917// To keep the stack aligned according to platform abi the function
2918// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2919// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002920// If a tail called function callee has more arguments than the caller the
2921// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002922// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002923// original REtADDR, but before the saved framepointer or the spilled registers
2924// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2925// stack layout:
2926// arg1
2927// arg2
2928// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002929// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002930// move area ]
2931// (possible EBP)
2932// ESI
2933// EDI
2934// local1 ..
2935
2936/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2937/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002938unsigned
2939X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2940 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002941 MachineFunction &MF = DAG.getMachineFunction();
2942 const TargetMachine &TM = MF.getTarget();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002943 const X86RegisterInfo *RegInfo =
2944 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002945 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002946 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002947 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002948 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002949 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002950 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2951 // Number smaller than 12 so just add the difference.
2952 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2953 } else {
2954 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002955 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002956 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002957 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002958 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002959}
2960
Evan Cheng5f941932010-02-05 02:21:12 +00002961/// MatchingStackOffset - Return true if the given stack call argument is
2962/// already available in the same position (relatively) of the caller's
2963/// incoming argument stack.
2964static
2965bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2966 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2967 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002968 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2969 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002970 if (Arg.getOpcode() == ISD::CopyFromReg) {
2971 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002972 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002973 return false;
2974 MachineInstr *Def = MRI->getVRegDef(VR);
2975 if (!Def)
2976 return false;
2977 if (!Flags.isByVal()) {
2978 if (!TII->isLoadFromStackSlot(Def, FI))
2979 return false;
2980 } else {
2981 unsigned Opcode = Def->getOpcode();
2982 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2983 Def->getOperand(1).isFI()) {
2984 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002985 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002986 } else
2987 return false;
2988 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002989 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2990 if (Flags.isByVal())
2991 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002992 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002993 // define @foo(%struct.X* %A) {
2994 // tail call @bar(%struct.X* byval %A)
2995 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002996 return false;
2997 SDValue Ptr = Ld->getBasePtr();
2998 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2999 if (!FINode)
3000 return false;
3001 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00003002 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00003003 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00003004 FI = FINode->getIndex();
3005 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00003006 } else
3007 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00003008
Evan Cheng4cae1332010-03-05 08:38:04 +00003009 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00003010 if (!MFI->isFixedObjectIndex(FI))
3011 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00003012 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00003013}
3014
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3016/// for tail call optimization. Targets which want to do tail call
3017/// optimization should implement this function.
3018bool
3019X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003020 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003021 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00003022 bool isCalleeStructRet,
3023 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00003024 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00003025 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003026 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00003027 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003028 SelectionDAG &DAG) const {
Charles Davisac226bb2013-07-12 06:02:35 +00003029 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Chengb1712452010-01-27 06:25:16 +00003030 return false;
3031
Evan Cheng7096ae42010-01-29 06:45:59 +00003032 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00003033 const MachineFunction &MF = DAG.getMachineFunction();
Charles Davisac226bb2013-07-12 06:02:35 +00003034 const Function *CallerF = MF.getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00003035
3036 // If the function return type is x86_fp80 and the callee return type is not,
3037 // then the FP_EXTEND of the call result is not a nop. It's not safe to
3038 // perform a tailcall optimization here.
3039 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
3040 return false;
3041
Evan Cheng13617962010-04-30 01:12:32 +00003042 CallingConv::ID CallerCC = CallerF->getCallingConv();
3043 bool CCMatch = CallerCC == CalleeCC;
Charles Davisac226bb2013-07-12 06:02:35 +00003044 bool IsCalleeWin64 = Subtarget->isCallingConvWin64(CalleeCC);
3045 bool IsCallerWin64 = Subtarget->isCallingConvWin64(CallerCC);
Evan Cheng13617962010-04-30 01:12:32 +00003046
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003047 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00003048 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00003049 return true;
3050 return false;
3051 }
3052
Dale Johannesen2f05cc02010-05-28 23:24:28 +00003053 // Look for obvious safe cases to perform tail call optimization that do not
3054 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00003055
Evan Cheng2c12cb42010-03-26 16:26:03 +00003056 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
3057 // emit a special epilogue.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003058 const X86RegisterInfo *RegInfo =
3059 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Evan Cheng2c12cb42010-03-26 16:26:03 +00003060 if (RegInfo->needsStackRealignment(MF))
3061 return false;
3062
Evan Chenga375d472010-03-15 18:54:48 +00003063 // Also avoid sibcall optimization if either caller or callee uses struct
3064 // return semantics.
3065 if (isCalleeStructRet || isCallerStructRet)
3066 return false;
3067
Chad Rosier2416da32011-06-24 21:15:36 +00003068 // An stdcall caller is expected to clean up its arguments; the callee
3069 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003070 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00003071 return false;
3072
Chad Rosier871f6642011-05-18 19:59:50 +00003073 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00003074 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00003075 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00003076
3077 // Optimizing for varargs on Win64 is unlikely to be safe without
3078 // additional testing.
Charles Davisac226bb2013-07-12 06:02:35 +00003079 if (IsCalleeWin64 || IsCallerWin64)
Chad Rosiera1660892011-05-20 00:59:28 +00003080 return false;
3081
Chad Rosier871f6642011-05-18 19:59:50 +00003082 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003083 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003084 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00003085
Chad Rosier871f6642011-05-18 19:59:50 +00003086 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
3087 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
3088 if (!ArgLocs[i].isRegLoc())
3089 return false;
3090 }
3091
Chad Rosier30450e82011-12-22 22:35:21 +00003092 // If the call result is in ST0 / ST1, it needs to be popped off the x87
3093 // stack. Therefore, if it's not used by the call it is not safe to optimize
3094 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003095 bool Unused = false;
3096 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3097 if (!Ins[i].Used) {
3098 Unused = true;
3099 break;
3100 }
3101 }
3102 if (Unused) {
3103 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003104 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003105 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003106 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00003107 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003108 CCValAssign &VA = RVLocs[i];
3109 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
3110 return false;
3111 }
3112 }
3113
Evan Cheng13617962010-04-30 01:12:32 +00003114 // If the calling conventions do not match, then we'd better make sure the
3115 // results are returned in the same way as what the caller expects.
3116 if (!CCMatch) {
3117 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00003118 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003119 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003120 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
3121
3122 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00003123 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003124 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003125 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
3126
3127 if (RVLocs1.size() != RVLocs2.size())
3128 return false;
3129 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
3130 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
3131 return false;
3132 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
3133 return false;
3134 if (RVLocs1[i].isRegLoc()) {
3135 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
3136 return false;
3137 } else {
3138 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
3139 return false;
3140 }
3141 }
3142 }
3143
Evan Chenga6bff982010-01-30 01:22:00 +00003144 // If the callee takes no arguments then go on to check the results of the
3145 // call.
3146 if (!Outs.empty()) {
3147 // Check if stack adjustment is needed. For now, do not do this if any
3148 // argument is passed on the stack.
3149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003150 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003151 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003152
3153 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00003154 if (IsCalleeWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003155 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003156
Duncan Sands45907662010-10-31 13:21:44 +00003157 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00003158 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00003159 MachineFunction &MF = DAG.getMachineFunction();
3160 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
3161 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00003162
3163 // Check if the arguments are already laid out in the right way as
3164 // the caller's fixed stack objects.
3165 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00003166 const MachineRegisterInfo *MRI = &MF.getRegInfo();
3167 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00003168 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00003169 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3170 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003171 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00003172 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00003173 if (VA.getLocInfo() == CCValAssign::Indirect)
3174 return false;
3175 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00003176 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
3177 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00003178 return false;
3179 }
3180 }
3181 }
Evan Cheng9c044672010-05-29 01:35:22 +00003182
3183 // If the tailcall address may be in a register, then make sure it's
3184 // possible to register allocate for it. In 32-bit, the call address can
3185 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00003186 // callee-saved registers are restored. These happen to be the same
3187 // registers used to pass 'inreg' arguments so watch out for those.
3188 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003189 ((!isa<GlobalAddressSDNode>(Callee) &&
3190 !isa<ExternalSymbolSDNode>(Callee)) ||
3191 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00003192 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003193 // In PIC we need an extra register to formulate the address computation
3194 // for the callee.
3195 unsigned MaxInRegs =
3196 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
3197
Evan Cheng9c044672010-05-29 01:35:22 +00003198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3199 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00003200 if (!VA.isRegLoc())
3201 continue;
3202 unsigned Reg = VA.getLocReg();
3203 switch (Reg) {
3204 default: break;
3205 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003206 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00003207 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00003208 break;
Evan Cheng9c044672010-05-29 01:35:22 +00003209 }
3210 }
3211 }
Evan Chenga6bff982010-01-30 01:22:00 +00003212 }
Evan Chengb1712452010-01-27 06:25:16 +00003213
Evan Cheng86809cc2010-02-03 03:28:02 +00003214 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003215}
3216
Dan Gohman3df24e62008-09-03 23:12:08 +00003217FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003218X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3219 const TargetLibraryInfo *libInfo) const {
3220 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003221}
3222
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003223//===----------------------------------------------------------------------===//
3224// Other Lowering Hooks
3225//===----------------------------------------------------------------------===//
3226
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003227static bool MayFoldLoad(SDValue Op) {
3228 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3229}
3230
3231static bool MayFoldIntoStore(SDValue Op) {
3232 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3233}
3234
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003235static bool isTargetShuffle(unsigned Opcode) {
3236 switch(Opcode) {
3237 default: return false;
3238 case X86ISD::PSHUFD:
3239 case X86ISD::PSHUFHW:
3240 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003241 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003242 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003243 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003244 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003245 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003246 case X86ISD::MOVLPS:
3247 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003248 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003249 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003250 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003251 case X86ISD::MOVSS:
3252 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003253 case X86ISD::UNPCKL:
3254 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003255 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003256 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003257 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003258 return true;
3259 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003260}
3261
Andrew Trickac6d9be2013-05-25 02:42:55 +00003262static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003263 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003264 switch(Opc) {
3265 default: llvm_unreachable("Unknown x86 shuffle node");
3266 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003267 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003268 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003269 return DAG.getNode(Opc, dl, VT, V1);
3270 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003271}
3272
Andrew Trickac6d9be2013-05-25 02:42:55 +00003273static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003274 SDValue V1, unsigned TargetMask,
3275 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003276 switch(Opc) {
3277 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003278 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003279 case X86ISD::PSHUFHW:
3280 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003281 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003282 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003283 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3284 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003285}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003286
Andrew Trickac6d9be2013-05-25 02:42:55 +00003287static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003288 SDValue V1, SDValue V2, unsigned TargetMask,
3289 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003290 switch(Opc) {
3291 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003292 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003293 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003294 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003295 return DAG.getNode(Opc, dl, VT, V1, V2,
3296 DAG.getConstant(TargetMask, MVT::i8));
3297 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003298}
3299
Andrew Trickac6d9be2013-05-25 02:42:55 +00003300static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003301 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3302 switch(Opc) {
3303 default: llvm_unreachable("Unknown x86 shuffle node");
3304 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003305 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003306 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003307 case X86ISD::MOVLPS:
3308 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003309 case X86ISD::MOVSS:
3310 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003311 case X86ISD::UNPCKL:
3312 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003313 return DAG.getNode(Opc, dl, VT, V1, V2);
3314 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003315}
3316
Dan Gohmand858e902010-04-17 15:26:15 +00003317SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003318 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003319 const X86RegisterInfo *RegInfo =
3320 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003321 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3322 int ReturnAddrIndex = FuncInfo->getRAIndex();
3323
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003324 if (ReturnAddrIndex == 0) {
3325 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003326 unsigned SlotSize = RegInfo->getSlotSize();
Tim Northovera54b6622013-08-04 09:35:57 +00003327 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize,
3328 -(int64_t)SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003329 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003330 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003331 }
3332
Evan Cheng25ab6902006-09-08 06:48:29 +00003333 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003334}
3335
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003336bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3337 bool hasSymbolicDisplacement) {
3338 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003339 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003340 return false;
3341
3342 // If we don't have a symbolic displacement - we don't have any extra
3343 // restrictions.
3344 if (!hasSymbolicDisplacement)
3345 return true;
3346
3347 // FIXME: Some tweaks might be needed for medium code model.
3348 if (M != CodeModel::Small && M != CodeModel::Kernel)
3349 return false;
3350
3351 // For small code model we assume that latest object is 16MB before end of 31
3352 // bits boundary. We may also accept pretty large negative constants knowing
3353 // that all objects are in the positive half of address space.
3354 if (M == CodeModel::Small && Offset < 16*1024*1024)
3355 return true;
3356
3357 // For kernel code model we know that all object resist in the negative half
3358 // of 32bits address space. We may not accept negative offsets, since they may
3359 // be just off and we may accept pretty large positive ones.
3360 if (M == CodeModel::Kernel && Offset > 0)
3361 return true;
3362
3363 return false;
3364}
3365
Evan Chengef41ff62011-06-23 17:54:54 +00003366/// isCalleePop - Determines whether the callee is required to pop its
3367/// own arguments. Callee pop is necessary to support tail calls.
3368bool X86::isCalleePop(CallingConv::ID CallingConv,
3369 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3370 if (IsVarArg)
3371 return false;
3372
3373 switch (CallingConv) {
3374 default:
3375 return false;
3376 case CallingConv::X86_StdCall:
3377 return !is64Bit;
3378 case CallingConv::X86_FastCall:
3379 return !is64Bit;
3380 case CallingConv::X86_ThisCall:
3381 return !is64Bit;
3382 case CallingConv::Fast:
3383 return TailCallOpt;
3384 case CallingConv::GHC:
3385 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003386 case CallingConv::HiPE:
3387 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003388 }
3389}
3390
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003391/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3392/// specific condition code, returning the condition code and the LHS/RHS of the
3393/// comparison to make.
3394static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3395 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003396 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003397 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3398 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3399 // X > -1 -> X == 0, jump !sign.
3400 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003401 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003402 }
3403 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003404 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003405 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003406 }
3407 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003408 // X < 1 -> X <= 0
3409 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003410 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003411 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003412 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003413
Evan Chengd9558e02006-01-06 00:43:03 +00003414 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003415 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003416 case ISD::SETEQ: return X86::COND_E;
3417 case ISD::SETGT: return X86::COND_G;
3418 case ISD::SETGE: return X86::COND_GE;
3419 case ISD::SETLT: return X86::COND_L;
3420 case ISD::SETLE: return X86::COND_LE;
3421 case ISD::SETNE: return X86::COND_NE;
3422 case ISD::SETULT: return X86::COND_B;
3423 case ISD::SETUGT: return X86::COND_A;
3424 case ISD::SETULE: return X86::COND_BE;
3425 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003426 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattner4c78e022008-12-23 23:42:27 +00003429 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003430
Chris Lattner4c78e022008-12-23 23:42:27 +00003431 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003432 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3433 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003434 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3435 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003436 }
3437
Chris Lattner4c78e022008-12-23 23:42:27 +00003438 switch (SetCCOpcode) {
3439 default: break;
3440 case ISD::SETOLT:
3441 case ISD::SETOLE:
3442 case ISD::SETUGT:
3443 case ISD::SETUGE:
3444 std::swap(LHS, RHS);
3445 break;
3446 }
3447
3448 // On a floating point condition, the flags are set as follows:
3449 // ZF PF CF op
3450 // 0 | 0 | 0 | X > Y
3451 // 0 | 0 | 1 | X < Y
3452 // 1 | 0 | 0 | X == Y
3453 // 1 | 1 | 1 | unordered
3454 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003455 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003456 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003457 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003458 case ISD::SETOLT: // flipped
3459 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003460 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003461 case ISD::SETOLE: // flipped
3462 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003463 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003464 case ISD::SETUGT: // flipped
3465 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003466 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003467 case ISD::SETUGE: // flipped
3468 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003469 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003470 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003471 case ISD::SETNE: return X86::COND_NE;
3472 case ISD::SETUO: return X86::COND_P;
3473 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003474 case ISD::SETOEQ:
3475 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003476 }
Evan Chengd9558e02006-01-06 00:43:03 +00003477}
3478
Evan Cheng4a460802006-01-11 00:33:36 +00003479/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3480/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003481/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003482static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003483 switch (X86CC) {
3484 default:
3485 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003486 case X86::COND_B:
3487 case X86::COND_BE:
3488 case X86::COND_E:
3489 case X86::COND_P:
3490 case X86::COND_A:
3491 case X86::COND_AE:
3492 case X86::COND_NE:
3493 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003494 return true;
3495 }
3496}
3497
Evan Chengeb2f9692009-10-27 19:56:55 +00003498/// isFPImmLegal - Returns true if the target can instruction select the
3499/// specified FP immediate natively. If false, the legalizer will
3500/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003501bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003502 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3503 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3504 return true;
3505 }
3506 return false;
3507}
3508
Nate Begeman9008ca62009-04-27 18:41:29 +00003509/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3510/// the specified range (L, H].
3511static bool isUndefOrInRange(int Val, int Low, int Hi) {
3512 return (Val < 0) || (Val >= Low && Val < Hi);
3513}
3514
3515/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3516/// specified value.
3517static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003518 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003519}
3520
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003521/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003522/// from position Pos and ending in Pos+Size, falls within the specified
3523/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003524static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003525 unsigned Pos, unsigned Size, int Low) {
3526 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003527 if (!isUndefOrEqual(Mask[i], Low))
3528 return false;
3529 return true;
3530}
3531
Nate Begeman9008ca62009-04-27 18:41:29 +00003532/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3533/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3534/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003535static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003536 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 return (Mask[0] < 2 && Mask[1] < 2);
3540 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003541}
3542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3544/// is suitable for input to PSHUFHW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003545static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3546 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003547 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003548
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003550 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3551 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003552
Evan Cheng506d3df2006-03-29 23:07:14 +00003553 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003554 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003555 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003556 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003557
Craig Toppera9a568a2012-05-02 08:03:44 +00003558 if (VT == MVT::v16i16) {
3559 // Lower quadword copied in order or undef.
3560 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3561 return false;
3562
3563 // Upper quadword shuffled.
3564 for (unsigned i = 12; i != 16; ++i)
3565 if (!isUndefOrInRange(Mask[i], 12, 16))
3566 return false;
3567 }
3568
Evan Cheng506d3df2006-03-29 23:07:14 +00003569 return true;
3570}
3571
Nate Begeman9008ca62009-04-27 18:41:29 +00003572/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3573/// is suitable for input to PSHUFLW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003574static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3575 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003577
Rafael Espindola15684b22009-04-24 12:40:33 +00003578 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003579 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003581
Rafael Espindola15684b22009-04-24 12:40:33 +00003582 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003583 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003584 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003585 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003586
Craig Toppera9a568a2012-05-02 08:03:44 +00003587 if (VT == MVT::v16i16) {
3588 // Upper quadword copied in order.
3589 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3590 return false;
3591
3592 // Lower quadword shuffled.
3593 for (unsigned i = 8; i != 12; ++i)
3594 if (!isUndefOrInRange(Mask[i], 8, 12))
3595 return false;
3596 }
3597
Rafael Espindola15684b22009-04-24 12:40:33 +00003598 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003599}
3600
Nate Begemana09008b2009-10-19 02:17:23 +00003601/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3602/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003603static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3604 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003605 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3606 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003607 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003608
Craig Topper0e2037b2012-01-20 05:53:00 +00003609 unsigned NumElts = VT.getVectorNumElements();
3610 unsigned NumLanes = VT.getSizeInBits()/128;
3611 unsigned NumLaneElts = NumElts/NumLanes;
3612
3613 // Do not handle 64-bit element shuffles with palignr.
3614 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003615 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003616
Craig Topper0e2037b2012-01-20 05:53:00 +00003617 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3618 unsigned i;
3619 for (i = 0; i != NumLaneElts; ++i) {
3620 if (Mask[i+l] >= 0)
3621 break;
3622 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003623
Craig Topper0e2037b2012-01-20 05:53:00 +00003624 // Lane is all undef, go to next lane
3625 if (i == NumLaneElts)
3626 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003627
Craig Topper0e2037b2012-01-20 05:53:00 +00003628 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003629
Craig Topper0e2037b2012-01-20 05:53:00 +00003630 // Make sure its in this lane in one of the sources
3631 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3632 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003633 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003634
3635 // If not lane 0, then we must match lane 0
3636 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3637 return false;
3638
3639 // Correct second source to be contiguous with first source
3640 if (Start >= (int)NumElts)
3641 Start -= NumElts - NumLaneElts;
3642
3643 // Make sure we're shifting in the right direction.
3644 if (Start <= (int)(i+l))
3645 return false;
3646
3647 Start -= i;
3648
3649 // Check the rest of the elements to see if they are consecutive.
3650 for (++i; i != NumLaneElts; ++i) {
3651 int Idx = Mask[i+l];
3652
3653 // Make sure its in this lane
3654 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3655 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3656 return false;
3657
3658 // If not lane 0, then we must match lane 0
3659 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3660 return false;
3661
3662 if (Idx >= (int)NumElts)
3663 Idx -= NumElts - NumLaneElts;
3664
3665 if (!isUndefOrEqual(Idx, Start+i))
3666 return false;
3667
3668 }
Nate Begemana09008b2009-10-19 02:17:23 +00003669 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003670
Nate Begemana09008b2009-10-19 02:17:23 +00003671 return true;
3672}
3673
Craig Topper1a7700a2012-01-19 08:19:12 +00003674/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3675/// the two vector operands have swapped position.
3676static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3677 unsigned NumElems) {
3678 for (unsigned i = 0; i != NumElems; ++i) {
3679 int idx = Mask[i];
3680 if (idx < 0)
3681 continue;
3682 else if (idx < (int)NumElems)
3683 Mask[i] = idx + NumElems;
3684 else
3685 Mask[i] = idx - NumElems;
3686 }
3687}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003688
Craig Topper1a7700a2012-01-19 08:19:12 +00003689/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3690/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3691/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3692/// reverse of what x86 shuffles want.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003693static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 bool Commuted = false) {
Craig Topper5a529e42013-01-18 06:44:29 +00003695 if (!HasFp256 && VT.is256BitVector())
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003696 return false;
3697
Craig Topper1a7700a2012-01-19 08:19:12 +00003698 unsigned NumElems = VT.getVectorNumElements();
3699 unsigned NumLanes = VT.getSizeInBits()/128;
3700 unsigned NumLaneElems = NumElems/NumLanes;
3701
3702 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003703 return false;
3704
3705 // VSHUFPSY divides the resulting vector into 4 chunks.
3706 // The sources are also splitted into 4 chunks, and each destination
3707 // chunk must come from a different source chunk.
3708 //
3709 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3710 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3711 //
3712 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3713 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3714 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003715 // VSHUFPDY divides the resulting vector into 4 chunks.
3716 // The sources are also splitted into 4 chunks, and each destination
3717 // chunk must come from a different source chunk.
3718 //
3719 // SRC1 => X3 X2 X1 X0
3720 // SRC2 => Y3 Y2 Y1 Y0
3721 //
3722 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3723 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003724 unsigned HalfLaneElems = NumLaneElems/2;
3725 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3726 for (unsigned i = 0; i != NumLaneElems; ++i) {
3727 int Idx = Mask[i+l];
3728 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3729 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3730 return false;
3731 // For VSHUFPSY, the mask of the second half must be the same as the
3732 // first but with the appropriate offsets. This works in the same way as
3733 // VPERMILPS works with masks.
3734 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3735 continue;
3736 if (!isUndefOrEqual(Idx, Mask[i]+l))
3737 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003738 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003739 }
3740
3741 return true;
3742}
3743
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003744/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3745/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003746static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003747 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003748 return false;
3749
Craig Topper7a9a28b2012-08-12 02:23:29 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003752 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003753 return false;
3754
Evan Cheng2064a2b2006-03-28 06:50:32 +00003755 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 return isUndefOrEqual(Mask[0], 6) &&
3757 isUndefOrEqual(Mask[1], 7) &&
3758 isUndefOrEqual(Mask[2], 2) &&
3759 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003760}
3761
Nate Begeman0b10b912009-11-07 23:17:15 +00003762/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3763/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3764/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003765static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003766 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003767 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003768
Craig Topper7a9a28b2012-08-12 02:23:29 +00003769 unsigned NumElems = VT.getVectorNumElements();
3770
Nate Begeman0b10b912009-11-07 23:17:15 +00003771 if (NumElems != 4)
3772 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003773
Craig Topperdd637ae2012-02-19 05:41:45 +00003774 return isUndefOrEqual(Mask[0], 2) &&
3775 isUndefOrEqual(Mask[1], 3) &&
3776 isUndefOrEqual(Mask[2], 2) &&
3777 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003778}
3779
Evan Cheng5ced1d82006-04-06 23:23:56 +00003780/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003782static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003783 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003784 return false;
3785
Craig Topperdd637ae2012-02-19 05:41:45 +00003786 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003787
Evan Cheng5ced1d82006-04-06 23:23:56 +00003788 if (NumElems != 2 && NumElems != 4)
3789 return false;
3790
Chad Rosier238ae312012-04-30 17:47:15 +00003791 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003792 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003794
Chad Rosier238ae312012-04-30 17:47:15 +00003795 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003796 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003798
3799 return true;
3800}
3801
Nate Begeman0b10b912009-11-07 23:17:15 +00003802/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003804static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003805 if (!VT.is128BitVector())
3806 return false;
3807
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003809
Craig Topper7a9a28b2012-08-12 02:23:29 +00003810 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003811 return false;
3812
Chad Rosier238ae312012-04-30 17:47:15 +00003813 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003814 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003816
Chad Rosier238ae312012-04-30 17:47:15 +00003817 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3818 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820
3821 return true;
3822}
3823
Elena Demikhovsky15963732012-06-26 08:04:10 +00003824//
3825// Some special combinations that can be optimized.
3826//
3827static
3828SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3829 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00003830 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003831 SDLoc dl(SVOp);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003832
3833 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3834 return SDValue();
3835
3836 ArrayRef<int> Mask = SVOp->getMask();
3837
3838 // These are the special masks that may be optimized.
3839 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3840 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3841 bool MatchEvenMask = true;
3842 bool MatchOddMask = true;
3843 for (int i=0; i<8; ++i) {
3844 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3845 MatchEvenMask = false;
3846 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3847 MatchOddMask = false;
3848 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003849
Elena Demikhovsky32510202012-09-04 12:49:02 +00003850 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003851 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003852
Elena Demikhovsky15963732012-06-26 08:04:10 +00003853 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3854
Elena Demikhovsky32510202012-09-04 12:49:02 +00003855 SDValue Op0 = SVOp->getOperand(0);
3856 SDValue Op1 = SVOp->getOperand(1);
3857
3858 if (MatchEvenMask) {
3859 // Shift the second operand right to 32 bits.
3860 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3861 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3862 } else {
3863 // Shift the first operand left to 32 bits.
3864 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3865 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3866 }
3867 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3868 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003869}
3870
Evan Cheng0038e592006-03-28 00:39:58 +00003871/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003873static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003874 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003875 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003876
3877 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3878 "Unsupported vector type for unpckh");
3879
Craig Topper5a529e42013-01-18 06:44:29 +00003880 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003881 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003882 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003883
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003884 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3885 // independently on 128-bit lanes.
3886 unsigned NumLanes = VT.getSizeInBits()/128;
3887 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003888
Craig Topper94438ba2011-12-16 08:06:31 +00003889 for (unsigned l = 0; l != NumLanes; ++l) {
3890 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3891 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003892 i += 2, ++j) {
3893 int BitI = Mask[i];
3894 int BitI1 = Mask[i+1];
3895 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003896 return false;
David Greenea20244d2011-03-02 17:23:43 +00003897 if (V2IsSplat) {
3898 if (!isUndefOrEqual(BitI1, NumElts))
3899 return false;
3900 } else {
3901 if (!isUndefOrEqual(BitI1, j + NumElts))
3902 return false;
3903 }
Evan Cheng39623da2006-04-20 08:58:49 +00003904 }
Evan Cheng0038e592006-03-28 00:39:58 +00003905 }
David Greenea20244d2011-03-02 17:23:43 +00003906
Evan Cheng0038e592006-03-28 00:39:58 +00003907 return true;
3908}
3909
Evan Cheng4fcb9222006-03-28 02:43:26 +00003910/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3911/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003912static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003913 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003914 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003915
3916 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3917 "Unsupported vector type for unpckh");
3918
Craig Topper5a529e42013-01-18 06:44:29 +00003919 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003920 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003921 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003922
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003923 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3924 // independently on 128-bit lanes.
3925 unsigned NumLanes = VT.getSizeInBits()/128;
3926 unsigned NumLaneElts = NumElts/NumLanes;
3927
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003928 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003929 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3930 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003931 int BitI = Mask[i];
3932 int BitI1 = Mask[i+1];
3933 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003934 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003935 if (V2IsSplat) {
3936 if (isUndefOrEqual(BitI1, NumElts))
3937 return false;
3938 } else {
3939 if (!isUndefOrEqual(BitI1, j+NumElts))
3940 return false;
3941 }
Evan Cheng39623da2006-04-20 08:58:49 +00003942 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003943 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003944 return true;
3945}
3946
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003947/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3948/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3949/// <0, 0, 1, 1>
Craig Topper5a529e42013-01-18 06:44:29 +00003950static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003951 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003952 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003953
3954 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3955 "Unsupported vector type for unpckh");
3956
Craig Topper5a529e42013-01-18 06:44:29 +00003957 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003958 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003960
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003961 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3962 // FIXME: Need a better way to get rid of this, there's no latency difference
3963 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3964 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003965 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003966 return false;
3967
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003968 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3969 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003970 unsigned NumLanes = VT.getSizeInBits()/128;
3971 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003972
Craig Topper94438ba2011-12-16 08:06:31 +00003973 for (unsigned l = 0; l != NumLanes; ++l) {
3974 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3975 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003976 i += 2, ++j) {
3977 int BitI = Mask[i];
3978 int BitI1 = Mask[i+1];
3979
3980 if (!isUndefOrEqual(BitI, j))
3981 return false;
3982 if (!isUndefOrEqual(BitI1, j))
3983 return false;
3984 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003985 }
David Greenea20244d2011-03-02 17:23:43 +00003986
Rafael Espindola15684b22009-04-24 12:40:33 +00003987 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003988}
3989
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003990/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3991/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3992/// <2, 2, 3, 3>
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003993static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003994 unsigned NumElts = VT.getVectorNumElements();
3995
3996 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3997 "Unsupported vector type for unpckh");
3998
Craig Topper5a529e42013-01-18 06:44:29 +00003999 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004000 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004001 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004002
Craig Topper94438ba2011-12-16 08:06:31 +00004003 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
4004 // independently on 128-bit lanes.
4005 unsigned NumLanes = VT.getSizeInBits()/128;
4006 unsigned NumLaneElts = NumElts/NumLanes;
4007
4008 for (unsigned l = 0; l != NumLanes; ++l) {
4009 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
4010 i != (l+1)*NumLaneElts; i += 2, ++j) {
4011 int BitI = Mask[i];
4012 int BitI1 = Mask[i+1];
4013 if (!isUndefOrEqual(BitI, j))
4014 return false;
4015 if (!isUndefOrEqual(BitI1, j))
4016 return false;
4017 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004018 }
Rafael Espindola15684b22009-04-24 12:40:33 +00004019 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004020}
4021
Evan Cheng017dcc62006-04-21 01:05:10 +00004022/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
4023/// specifies a shuffle of elements that is suitable for input to MOVSS,
4024/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004025static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00004026 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004027 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004028 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00004029 return false;
Eli Friedman10415532009-06-06 06:05:10 +00004030
Craig Topperc612d792012-01-02 09:17:37 +00004031 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004032
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004034 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004035
Craig Topperc612d792012-01-02 09:17:37 +00004036 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004038 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004039
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004040 return true;
4041}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004042
Craig Topper70b883b2011-11-28 10:14:51 +00004043/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004044/// as permutations between 128-bit chunks or halves. As an example: this
4045/// shuffle bellow:
4046/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
4047/// The first half comes from the second half of V1 and the second half from the
4048/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004049static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4050 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004051 return false;
4052
4053 // The shuffle result is divided into half A and half B. In total the two
4054 // sources have 4 halves, namely: C, D, E, F. The final values of A and
4055 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00004056 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004057 bool MatchA = false, MatchB = false;
4058
4059 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004060 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004061 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
4062 MatchA = true;
4063 break;
4064 }
4065 }
4066
4067 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004068 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004069 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
4070 MatchB = true;
4071 break;
4072 }
4073 }
4074
4075 return MatchA && MatchB;
4076}
4077
Craig Topper70b883b2011-11-28 10:14:51 +00004078/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
4079/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00004080static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004081 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004082
Craig Topperc612d792012-01-02 09:17:37 +00004083 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004084
Craig Topperc612d792012-01-02 09:17:37 +00004085 unsigned FstHalf = 0, SndHalf = 0;
4086 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004087 if (SVOp->getMaskElt(i) > 0) {
4088 FstHalf = SVOp->getMaskElt(i)/HalfSize;
4089 break;
4090 }
4091 }
Craig Topperc612d792012-01-02 09:17:37 +00004092 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004093 if (SVOp->getMaskElt(i) > 0) {
4094 SndHalf = SVOp->getMaskElt(i)/HalfSize;
4095 break;
4096 }
4097 }
4098
4099 return (FstHalf | (SndHalf << 4));
4100}
4101
Craig Topper70b883b2011-11-28 10:14:51 +00004102/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004103/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
4104/// Note that VPERMIL mask matching is different depending whether theunderlying
4105/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
4106/// to the same elements of the low, but to the higher half of the source.
4107/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00004108/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004109static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4110 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004111 return false;
4112
Craig Topperc612d792012-01-02 09:17:37 +00004113 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00004114 // Only match 256-bit with 32/64-bit types
Craig Topper5a529e42013-01-18 06:44:29 +00004115 if (!VT.is256BitVector() || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004116 return false;
4117
Craig Topperc612d792012-01-02 09:17:37 +00004118 unsigned NumLanes = VT.getSizeInBits()/128;
4119 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00004120 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00004121 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004122 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00004123 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00004124 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00004125 continue;
4126 // VPERMILPS handling
4127 if (Mask[i] < 0)
4128 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00004129 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004130 return false;
4131 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004132 }
4133
4134 return true;
4135}
4136
Craig Topper5aaffa82012-02-19 02:53:47 +00004137/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00004138/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00004139/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004140static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004142 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00004143 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004144
4145 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00004146 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00004147 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00004150 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004151
Craig Topperc612d792012-01-02 09:17:37 +00004152 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
4154 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
4155 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00004156 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004157
Evan Cheng39623da2006-04-20 08:58:49 +00004158 return true;
4159}
4160
Evan Chengd9539472006-04-14 21:59:03 +00004161/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4162/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004163/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00004164static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004165 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004166 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004167 return false;
4168
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004169 unsigned NumElems = VT.getVectorNumElements();
4170
Craig Topper5a529e42013-01-18 06:44:29 +00004171 if ((VT.is128BitVector() && NumElems != 4) ||
4172 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004173 return false;
4174
4175 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00004176 for (unsigned i = 0; i != NumElems; i += 2)
4177 if (!isUndefOrEqual(Mask[i], i+1) ||
4178 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004180
4181 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004182}
4183
4184/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4185/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004186/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00004187static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004188 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004189 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004190 return false;
4191
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004192 unsigned NumElems = VT.getVectorNumElements();
4193
Craig Topper5a529e42013-01-18 06:44:29 +00004194 if ((VT.is128BitVector() && NumElems != 4) ||
4195 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004196 return false;
4197
4198 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00004199 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00004200 if (!isUndefOrEqual(Mask[i], i) ||
4201 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004203
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004204 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004205}
4206
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004207/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4208/// specifies a shuffle of elements that is suitable for input to 256-bit
4209/// version of MOVDDUP.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004210static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4211 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00004212 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004213
Craig Topper7a9a28b2012-08-12 02:23:29 +00004214 unsigned NumElts = VT.getVectorNumElements();
4215 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004216 return false;
4217
Craig Topperc612d792012-01-02 09:17:37 +00004218 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004219 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004220 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004221 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004222 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004223 return false;
4224 return true;
4225}
4226
Evan Cheng0b457f02008-09-25 20:50:48 +00004227/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004228/// specifies a shuffle of elements that is suitable for input to 128-bit
4229/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00004230static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004231 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004232 return false;
4233
Craig Topperc612d792012-01-02 09:17:37 +00004234 unsigned e = VT.getVectorNumElements() / 2;
4235 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004236 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004237 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004238 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004239 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004240 return false;
4241 return true;
4242}
4243
Elena Demikhovsky83952512013-07-31 11:35:14 +00004244/// isVEXTRACTIndex - Return true if the specified
David Greenec38a03e2011-02-03 15:50:00 +00004245/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky83952512013-07-31 11:35:14 +00004246/// suitable for instruction that extract 128 or 256 bit vectors
4247static bool isVEXTRACTIndex(SDNode *N, unsigned vecWidth) {
4248 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004249 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4250 return false;
4251
Elena Demikhovsky83952512013-07-31 11:35:14 +00004252 // The index should be aligned on a vecWidth-bit boundary.
David Greenec38a03e2011-02-03 15:50:00 +00004253 uint64_t Index =
4254 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4255
Craig Topper5141d972013-01-18 08:41:28 +00004256 MVT VT = N->getValueType(0).getSimpleVT();
4257 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004258 bool Result = (Index * ElSize) % vecWidth == 0;
David Greenec38a03e2011-02-03 15:50:00 +00004259
4260 return Result;
4261}
4262
Elena Demikhovsky83952512013-07-31 11:35:14 +00004263/// isVINSERTIndex - Return true if the specified INSERT_SUBVECTOR
David Greeneccacdc12011-02-04 16:08:29 +00004264/// operand specifies a subvector insert that is suitable for input to
Elena Demikhovsky83952512013-07-31 11:35:14 +00004265/// insertion of 128 or 256-bit subvectors
4266static bool isVINSERTIndex(SDNode *N, unsigned vecWidth) {
4267 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004268 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4269 return false;
Elena Demikhovsky83952512013-07-31 11:35:14 +00004270 // The index should be aligned on a vecWidth-bit boundary.
David Greeneccacdc12011-02-04 16:08:29 +00004271 uint64_t Index =
4272 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4273
Craig Topper5141d972013-01-18 08:41:28 +00004274 MVT VT = N->getValueType(0).getSimpleVT();
4275 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004276 bool Result = (Index * ElSize) % vecWidth == 0;
David Greeneccacdc12011-02-04 16:08:29 +00004277
4278 return Result;
4279}
4280
Elena Demikhovsky83952512013-07-31 11:35:14 +00004281bool X86::isVINSERT128Index(SDNode *N) {
4282 return isVINSERTIndex(N, 128);
4283}
4284
4285bool X86::isVINSERT256Index(SDNode *N) {
4286 return isVINSERTIndex(N, 256);
4287}
4288
4289bool X86::isVEXTRACT128Index(SDNode *N) {
4290 return isVEXTRACTIndex(N, 128);
4291}
4292
4293bool X86::isVEXTRACT256Index(SDNode *N) {
4294 return isVEXTRACTIndex(N, 256);
4295}
4296
Evan Cheng63d33002006-03-22 08:01:21 +00004297/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004298/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004299/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004300static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004301 MVT VT = N->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00004302
Craig Topper1a7700a2012-01-19 08:19:12 +00004303 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4304 "Unsupported vector type for PSHUF/SHUFP");
4305
4306 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4307 // independently on 128-bit lanes.
4308 unsigned NumElts = VT.getVectorNumElements();
4309 unsigned NumLanes = VT.getSizeInBits()/128;
4310 unsigned NumLaneElts = NumElts/NumLanes;
4311
4312 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4313 "Only supports 2 or 4 elements per lane");
4314
4315 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004316 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004317 for (unsigned i = 0; i != NumElts; ++i) {
4318 int Elt = N->getMaskElt(i);
4319 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004320 Elt &= NumLaneElts - 1;
4321 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004322 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004323 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004324
Evan Cheng63d33002006-03-22 08:01:21 +00004325 return Mask;
4326}
4327
Evan Cheng506d3df2006-03-29 23:07:14 +00004328/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004329/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004330static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004331 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004332
4333 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4334 "Unsupported vector type for PSHUFHW");
4335
4336 unsigned NumElts = VT.getVectorNumElements();
4337
Evan Cheng506d3df2006-03-29 23:07:14 +00004338 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004339 for (unsigned l = 0; l != NumElts; l += 8) {
4340 // 8 nodes per lane, but we only care about the last 4.
4341 for (unsigned i = 0; i < 4; ++i) {
4342 int Elt = N->getMaskElt(l+i+4);
4343 if (Elt < 0) continue;
4344 Elt &= 0x3; // only 2-bits.
4345 Mask |= Elt << (i * 2);
4346 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004347 }
Craig Topper6b28d352012-05-03 07:12:59 +00004348
Evan Cheng506d3df2006-03-29 23:07:14 +00004349 return Mask;
4350}
4351
4352/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004353/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004354static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004355 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004356
4357 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4358 "Unsupported vector type for PSHUFHW");
4359
4360 unsigned NumElts = VT.getVectorNumElements();
4361
Evan Cheng506d3df2006-03-29 23:07:14 +00004362 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004363 for (unsigned l = 0; l != NumElts; l += 8) {
4364 // 8 nodes per lane, but we only care about the first 4.
4365 for (unsigned i = 0; i < 4; ++i) {
4366 int Elt = N->getMaskElt(l+i);
4367 if (Elt < 0) continue;
4368 Elt &= 0x3; // only 2-bits
4369 Mask |= Elt << (i * 2);
4370 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004371 }
Craig Topper6b28d352012-05-03 07:12:59 +00004372
Evan Cheng506d3df2006-03-29 23:07:14 +00004373 return Mask;
4374}
4375
Nate Begemana09008b2009-10-19 02:17:23 +00004376/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4377/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004378static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004379 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topperd93e4c32011-12-11 19:12:35 +00004380 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004381
Craig Topper0e2037b2012-01-20 05:53:00 +00004382 unsigned NumElts = VT.getVectorNumElements();
4383 unsigned NumLanes = VT.getSizeInBits()/128;
4384 unsigned NumLaneElts = NumElts/NumLanes;
4385
4386 int Val = 0;
4387 unsigned i;
4388 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004389 Val = SVOp->getMaskElt(i);
4390 if (Val >= 0)
4391 break;
4392 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004393 if (Val >= (int)NumElts)
4394 Val -= NumElts - NumLaneElts;
4395
Eli Friedman63f8dde2011-07-25 21:36:45 +00004396 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004397 return (Val - i) * EltSize;
4398}
4399
Elena Demikhovsky83952512013-07-31 11:35:14 +00004400static unsigned getExtractVEXTRACTImmediate(SDNode *N, unsigned vecWidth) {
4401 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004402 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004403 llvm_unreachable("Illegal extract subvector for VEXTRACT");
David Greenec38a03e2011-02-03 15:50:00 +00004404
4405 uint64_t Index =
4406 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4407
Craig Toppercfcab212013-01-19 08:27:45 +00004408 MVT VecVT = N->getOperand(0).getValueType().getSimpleVT();
4409 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004410
Elena Demikhovsky83952512013-07-31 11:35:14 +00004411 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004412 return Index / NumElemsPerChunk;
4413}
4414
Elena Demikhovsky83952512013-07-31 11:35:14 +00004415static unsigned getInsertVINSERTImmediate(SDNode *N, unsigned vecWidth) {
4416 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004417 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004418 llvm_unreachable("Illegal insert subvector for VINSERT");
David Greeneccacdc12011-02-04 16:08:29 +00004419
4420 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004421 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004422
Craig Toppercfcab212013-01-19 08:27:45 +00004423 MVT VecVT = N->getValueType(0).getSimpleVT();
4424 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004425
Elena Demikhovsky83952512013-07-31 11:35:14 +00004426 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004427 return Index / NumElemsPerChunk;
4428}
4429
Elena Demikhovsky83952512013-07-31 11:35:14 +00004430/// getExtractVEXTRACT128Immediate - Return the appropriate immediate
4431/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4432/// and VINSERTI128 instructions.
4433unsigned X86::getExtractVEXTRACT128Immediate(SDNode *N) {
4434 return getExtractVEXTRACTImmediate(N, 128);
4435}
4436
4437/// getExtractVEXTRACT256Immediate - Return the appropriate immediate
4438/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF64x4
4439/// and VINSERTI64x4 instructions.
4440unsigned X86::getExtractVEXTRACT256Immediate(SDNode *N) {
4441 return getExtractVEXTRACTImmediate(N, 256);
4442}
4443
4444/// getInsertVINSERT128Immediate - Return the appropriate immediate
4445/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4446/// and VINSERTI128 instructions.
4447unsigned X86::getInsertVINSERT128Immediate(SDNode *N) {
4448 return getInsertVINSERTImmediate(N, 128);
4449}
4450
4451/// getInsertVINSERT256Immediate - Return the appropriate immediate
4452/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF46x4
4453/// and VINSERTI64x4 instructions.
4454unsigned X86::getInsertVINSERT256Immediate(SDNode *N) {
4455 return getInsertVINSERTImmediate(N, 256);
4456}
4457
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004458/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4459/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4460/// Handles 256-bit.
4461static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004462 MVT VT = N->getValueType(0).getSimpleVT();
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004463
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004464 unsigned NumElts = VT.getVectorNumElements();
4465
Craig Topper095c5282012-04-15 23:48:57 +00004466 assert((VT.is256BitVector() && NumElts == 4) &&
4467 "Unsupported vector type for VPERMQ/VPERMPD");
4468
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004469 unsigned Mask = 0;
4470 for (unsigned i = 0; i != NumElts; ++i) {
4471 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004472 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004473 continue;
4474 Mask |= Elt << (i*2);
4475 }
4476
4477 return Mask;
4478}
Evan Cheng37b73872009-07-30 08:33:02 +00004479/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4480/// constant +0.0.
4481bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004482 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4483 return CN->isNullValue();
4484 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4485 return CFP->getValueAPF().isPosZero();
4486 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004487}
4488
Nate Begeman9008ca62009-04-27 18:41:29 +00004489/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4490/// their permute mask.
4491static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4492 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00004493 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman5a5ca152009-04-29 05:20:52 +00004494 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004496
Nate Begeman5a5ca152009-04-29 05:20:52 +00004497 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004498 int Idx = SVOp->getMaskElt(i);
4499 if (Idx >= 0) {
4500 if (Idx < (int)NumElems)
4501 Idx += NumElems;
4502 else
4503 Idx -= NumElems;
4504 }
4505 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004506 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00004507 return DAG.getVectorShuffle(VT, SDLoc(SVOp), SVOp->getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004509}
4510
Evan Cheng533a0aa2006-04-19 20:35:22 +00004511/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4512/// match movhlps. The lower half elements should come from upper half of
4513/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004514/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004515static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004516 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004517 return false;
4518 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004519 return false;
4520 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004521 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004522 return false;
4523 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004524 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004525 return false;
4526 return true;
4527}
4528
Evan Cheng5ced1d82006-04-06 23:23:56 +00004529/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004530/// is promoted to a vector. It also returns the LoadSDNode by reference if
4531/// required.
4532static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004533 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4534 return false;
4535 N = N->getOperand(0).getNode();
4536 if (!ISD::isNON_EXTLoad(N))
4537 return false;
4538 if (LD)
4539 *LD = cast<LoadSDNode>(N);
4540 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004541}
4542
Dan Gohman65fd6562011-11-03 21:49:52 +00004543// Test whether the given value is a vector value which will be legalized
4544// into a load.
4545static bool WillBeConstantPoolLoad(SDNode *N) {
4546 if (N->getOpcode() != ISD::BUILD_VECTOR)
4547 return false;
4548
4549 // Check for any non-constant elements.
4550 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4551 switch (N->getOperand(i).getNode()->getOpcode()) {
4552 case ISD::UNDEF:
4553 case ISD::ConstantFP:
4554 case ISD::Constant:
4555 break;
4556 default:
4557 return false;
4558 }
4559
4560 // Vectors of all-zeros and all-ones are materialized with special
4561 // instructions rather than being loaded.
4562 return !ISD::isBuildVectorAllZeros(N) &&
4563 !ISD::isBuildVectorAllOnes(N);
4564}
4565
Evan Cheng533a0aa2006-04-19 20:35:22 +00004566/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4567/// match movlp{s|d}. The lower half elements should come from lower half of
4568/// V1 (and in order), and the upper half elements should come from the upper
4569/// half of V2 (and in order). And since V1 will become the source of the
4570/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004571static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004572 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004573 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004574 return false;
4575
Evan Cheng466685d2006-10-09 20:57:25 +00004576 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004577 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004578 // Is V2 is a vector load, don't do this transformation. We will try to use
4579 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004580 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004581 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004582
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004583 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004584
Evan Cheng533a0aa2006-04-19 20:35:22 +00004585 if (NumElems != 2 && NumElems != 4)
4586 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004587 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004588 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004589 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004590 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004591 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004592 return false;
4593 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004594}
4595
Evan Cheng39623da2006-04-20 08:58:49 +00004596/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4597/// all the same.
4598static bool isSplatVector(SDNode *N) {
4599 if (N->getOpcode() != ISD::BUILD_VECTOR)
4600 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004601
Dan Gohman475871a2008-07-27 21:46:04 +00004602 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004603 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4604 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004605 return false;
4606 return true;
4607}
4608
Evan Cheng213d2cf2007-05-17 18:45:50 +00004609/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004610/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004611/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004612static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue V1 = N->getOperand(0);
4614 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004615 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4616 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004618 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004620 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4621 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004622 if (Opc != ISD::BUILD_VECTOR ||
4623 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 return false;
4625 } else if (Idx >= 0) {
4626 unsigned Opc = V1.getOpcode();
4627 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4628 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004629 if (Opc != ISD::BUILD_VECTOR ||
4630 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004631 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004632 }
4633 }
4634 return true;
4635}
4636
4637/// getZeroVector - Returns a vector of specified type with all zero elements.
4638///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004639static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004640 SelectionDAG &DAG, SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004641 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004642
Dale Johannesen0488fb62010-09-30 23:57:10 +00004643 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004644 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004646 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004647 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004648 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4649 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4650 } else { // SSE1
4651 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4652 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4653 }
Craig Topper5a529e42013-01-18 06:44:29 +00004654 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004655 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004656 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4657 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004658 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4659 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004660 } else {
4661 // 256-bit logic and arithmetic instructions in AVX are all
4662 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4663 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4664 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004665 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops,
4666 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004667 }
Craig Topper9d352402012-04-23 07:24:41 +00004668 } else
4669 llvm_unreachable("Unexpected vector type");
4670
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004671 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004672}
4673
Chris Lattner8a594482007-11-25 00:24:49 +00004674/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004675/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4676/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4677/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004678static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004679 SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004680 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004681
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004683 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004684 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004685 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004686 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004687 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4688 array_lengthof(Ops));
Craig Topper745a86b2011-11-19 22:34:59 +00004689 } else { // AVX
4690 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004691 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004692 }
Craig Topper5a529e42013-01-18 06:44:29 +00004693 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004694 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004695 } else
4696 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004697
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004699}
4700
Evan Cheng39623da2006-04-20 08:58:49 +00004701/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4702/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004703static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004704 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004705 if (Mask[i] > (int)NumElems) {
4706 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004707 }
Evan Cheng39623da2006-04-20 08:58:49 +00004708 }
Evan Cheng39623da2006-04-20 08:58:49 +00004709}
4710
Evan Cheng017dcc62006-04-21 01:05:10 +00004711/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4712/// operation of specified width.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004713static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 SDValue V2) {
4715 unsigned NumElems = VT.getVectorNumElements();
4716 SmallVector<int, 8> Mask;
4717 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004718 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 Mask.push_back(i);
4720 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004721}
4722
Nate Begeman9008ca62009-04-27 18:41:29 +00004723/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004724static SDValue getUnpackl(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004725 SDValue V2) {
4726 unsigned NumElems = VT.getVectorNumElements();
4727 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004728 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 Mask.push_back(i);
4730 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004731 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004733}
4734
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004735/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004736static SDValue getUnpackh(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 SDValue V2) {
4738 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004739 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004740 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 Mask.push_back(i + Half);
4742 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004743 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004745}
4746
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004747// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004748// a generic shuffle instruction because the target has no such instructions.
4749// Generate shuffles which repeat i16 and i8 several times until they can be
4750// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004751static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004752 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004753 int NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004754 SDLoc dl(V);
Rafael Espindola15684b22009-04-24 12:40:33 +00004755
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 while (NumElems > 4) {
4757 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004758 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004760 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 EltNo -= NumElems/2;
4762 }
4763 NumElems >>= 1;
4764 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004765 return V;
4766}
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004768/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4769static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4770 EVT VT = V.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004771 SDLoc dl(V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004772
Craig Topper5a529e42013-01-18 06:44:29 +00004773 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004774 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004775 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004776 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4777 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004778 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004779 // To use VPERMILPS to splat scalars, the second half of indicies must
4780 // refer to the higher part, which is a duplication of the lower one,
4781 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004782 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4783 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004784
4785 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4786 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4787 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004788 } else
4789 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004790
4791 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4792}
4793
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004794/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004795static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4796 EVT SrcVT = SV->getValueType(0);
4797 SDValue V1 = SV->getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004798 SDLoc dl(SV);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004799
4800 int EltNo = SV->getSplatIndex();
4801 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004802 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004803
Craig Topper5a529e42013-01-18 06:44:29 +00004804 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4805 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004806
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004807 // Extract the 128-bit part containing the splat element and update
4808 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004809 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004810 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4811 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004812 EltNo -= NumElems/2;
4813 }
4814
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004815 // All i16 and i8 vector types can't be used directly by a generic shuffle
4816 // instruction because the target has no such instruction. Generate shuffles
4817 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004818 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004819 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004820 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004821 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004822
4823 // Recreate the 256-bit vector and place the same 128-bit vector
4824 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004825 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004826 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004827 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004828 }
4829
4830 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004831}
4832
Evan Chengba05f722006-04-21 23:03:30 +00004833/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004834/// vector of zero or undef vector. This produces a shuffle where the low
4835/// element of V2 is swizzled into the zero/undef vector, landing at element
4836/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004837static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004838 bool IsZero,
4839 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004840 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004841 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004842 SDValue V1 = IsZero
Andrew Trickac6d9be2013-05-25 02:42:55 +00004843 ? getZeroVector(VT, Subtarget, DAG, SDLoc(V2)) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004844 unsigned NumElems = VT.getVectorNumElements();
4845 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004846 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004847 // If this is the insertion idx, put the low elt of V2 here.
4848 MaskVec.push_back(i == Idx ? NumElems : i);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004849 return DAG.getVectorShuffle(VT, SDLoc(V2), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004850}
4851
Craig Toppera1ffc682012-03-20 06:42:26 +00004852/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4853/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004854/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004855static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004856 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004857 unsigned NumElems = VT.getVectorNumElements();
4858 SDValue ImmN;
4859
Craig Topper89f4e662012-03-20 07:17:59 +00004860 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004861 switch(N->getOpcode()) {
4862 case X86ISD::SHUFP:
4863 ImmN = N->getOperand(N->getNumOperands()-1);
4864 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4865 break;
4866 case X86ISD::UNPCKH:
4867 DecodeUNPCKHMask(VT, Mask);
4868 break;
4869 case X86ISD::UNPCKL:
4870 DecodeUNPCKLMask(VT, Mask);
4871 break;
4872 case X86ISD::MOVHLPS:
4873 DecodeMOVHLPSMask(NumElems, Mask);
4874 break;
4875 case X86ISD::MOVLHPS:
4876 DecodeMOVLHPSMask(NumElems, Mask);
4877 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004878 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004879 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004880 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004881 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004882 case X86ISD::PSHUFD:
4883 case X86ISD::VPERMILP:
4884 ImmN = N->getOperand(N->getNumOperands()-1);
4885 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004886 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004887 break;
4888 case X86ISD::PSHUFHW:
4889 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004890 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004891 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004892 break;
4893 case X86ISD::PSHUFLW:
4894 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004895 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004896 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004897 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004898 case X86ISD::VPERMI:
4899 ImmN = N->getOperand(N->getNumOperands()-1);
4900 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4901 IsUnary = true;
4902 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004903 case X86ISD::MOVSS:
4904 case X86ISD::MOVSD: {
4905 // The index 0 always comes from the first element of the second source,
4906 // this is why MOVSS and MOVSD are used in the first place. The other
4907 // elements come from the other positions of the first source vector
4908 Mask.push_back(NumElems);
4909 for (unsigned i = 1; i != NumElems; ++i) {
4910 Mask.push_back(i);
4911 }
4912 break;
4913 }
4914 case X86ISD::VPERM2X128:
4915 ImmN = N->getOperand(N->getNumOperands()-1);
4916 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004917 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004918 break;
4919 case X86ISD::MOVDDUP:
4920 case X86ISD::MOVLHPD:
4921 case X86ISD::MOVLPD:
4922 case X86ISD::MOVLPS:
4923 case X86ISD::MOVSHDUP:
4924 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004925 // Not yet implemented
4926 return false;
4927 default: llvm_unreachable("unknown target shuffle node");
4928 }
4929
4930 return true;
4931}
4932
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004933/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4934/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004935static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004936 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004937 if (Depth == 6)
4938 return SDValue(); // Limit search depth.
4939
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004940 SDValue V = SDValue(N, 0);
4941 EVT VT = V.getValueType();
4942 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004943
4944 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4945 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004946 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004947
Craig Topper3d092db2012-03-21 02:14:01 +00004948 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004949 return DAG.getUNDEF(VT.getVectorElementType());
4950
Craig Topperd156dc12012-02-06 07:17:51 +00004951 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004952 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4953 : SV->getOperand(1);
4954 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004955 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004956
4957 // Recurse into target specific vector shuffles to find scalars.
4958 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004959 MVT ShufVT = V.getValueType().getSimpleVT();
4960 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004961 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004962 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004963
Craig Topperd978c542012-05-06 19:46:21 +00004964 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004965 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004966
Craig Topper3d092db2012-03-21 02:14:01 +00004967 int Elt = ShuffleMask[Index];
4968 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004969 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004970
Craig Topper3d092db2012-03-21 02:14:01 +00004971 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004972 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004973 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004974 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004975 }
4976
4977 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004978 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004979 V = V.getOperand(0);
4980 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004981 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004982
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004983 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004984 return SDValue();
4985 }
4986
4987 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4988 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004989 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004990
4991 if (V.getOpcode() == ISD::BUILD_VECTOR)
4992 return V.getOperand(Index);
4993
4994 return SDValue();
4995}
4996
4997/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4998/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004999/// search can start in two different directions, from left or right.
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005000/// We count undefs as zeros until PreferredNum is reached.
5001static unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp,
5002 unsigned NumElems, bool ZerosFromLeft,
5003 SelectionDAG &DAG,
5004 unsigned PreferredNum = -1U) {
5005 unsigned NumZeros = 0;
5006 for (unsigned i = 0; i != NumElems; ++i) {
5007 unsigned Index = ZerosFromLeft ? i : NumElems - i - 1;
Craig Topper3d092db2012-03-21 02:14:01 +00005008 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005009 if (!Elt.getNode())
5010 break;
5011
5012 if (X86::isZeroNode(Elt))
5013 ++NumZeros;
5014 else if (Elt.getOpcode() == ISD::UNDEF) // Undef as zero up to PreferredNum.
5015 NumZeros = std::min(NumZeros + 1, PreferredNum);
5016 else
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005017 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005018 }
5019
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005020 return NumZeros;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005021}
5022
Craig Topper3d092db2012-03-21 02:14:01 +00005023/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
5024/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005025/// starting from its index OpIdx. Also tell OpNum which source vector operand.
5026static
Craig Topper3d092db2012-03-21 02:14:01 +00005027bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
5028 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
5029 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005030 bool SeenV1 = false;
5031 bool SeenV2 = false;
5032
Craig Topper3d092db2012-03-21 02:14:01 +00005033 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005034 int Idx = SVOp->getMaskElt(i);
5035 // Ignore undef indicies
5036 if (Idx < 0)
5037 continue;
5038
Craig Topper3d092db2012-03-21 02:14:01 +00005039 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005040 SeenV1 = true;
5041 else
5042 SeenV2 = true;
5043
5044 // Only accept consecutive elements from the same vector
5045 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
5046 return false;
5047 }
5048
5049 OpNum = SeenV1 ? 0 : 1;
5050 return true;
5051}
5052
5053/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
5054/// logical left shift of a vector.
5055static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5056 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
5057 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005058 unsigned NumZeros = getNumOfConsecutiveZeros(
5059 SVOp, NumElems, false /* check zeros from right */, DAG,
5060 SVOp->getMaskElt(0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005061 unsigned OpSrc;
5062
5063 if (!NumZeros)
5064 return false;
5065
5066 // Considering the elements in the mask that are not consecutive zeros,
5067 // check if they consecutively come from only one of the source vectors.
5068 //
5069 // V1 = {X, A, B, C} 0
5070 // \ \ \ /
5071 // vector_shuffle V1, V2 <1, 2, 3, X>
5072 //
5073 if (!isShuffleMaskConsecutive(SVOp,
5074 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005075 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005076 NumZeros, // Where to start looking in the src vector
5077 NumElems, // Number of elements in vector
5078 OpSrc)) // Which source operand ?
5079 return false;
5080
5081 isLeft = false;
5082 ShAmt = NumZeros;
5083 ShVal = SVOp->getOperand(OpSrc);
5084 return true;
5085}
5086
5087/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
5088/// logical left shift of a vector.
5089static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5090 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
5091 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005092 unsigned NumZeros = getNumOfConsecutiveZeros(
5093 SVOp, NumElems, true /* check zeros from left */, DAG,
5094 NumElems - SVOp->getMaskElt(NumElems - 1) - 1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005095 unsigned OpSrc;
5096
5097 if (!NumZeros)
5098 return false;
5099
5100 // Considering the elements in the mask that are not consecutive zeros,
5101 // check if they consecutively come from only one of the source vectors.
5102 //
5103 // 0 { A, B, X, X } = V2
5104 // / \ / /
5105 // vector_shuffle V1, V2 <X, X, 4, 5>
5106 //
5107 if (!isShuffleMaskConsecutive(SVOp,
5108 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005109 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005110 0, // Where to start looking in the src vector
5111 NumElems, // Number of elements in vector
5112 OpSrc)) // Which source operand ?
5113 return false;
5114
5115 isLeft = true;
5116 ShAmt = NumZeros;
5117 ShVal = SVOp->getOperand(OpSrc);
5118 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005119}
5120
5121/// isVectorShift - Returns true if the shuffle can be implemented as a
5122/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00005123static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00005124 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005125 // Although the logic below support any bitwidth size, there are no
5126 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005127 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005128 return false;
5129
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005130 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
5131 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
5132 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005133
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005134 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00005135}
5136
Evan Chengc78d3b42006-04-24 18:01:45 +00005137/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
5138///
Dan Gohman475871a2008-07-27 21:46:04 +00005139static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00005140 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00005141 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005142 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005143 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005144 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00005145 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005146
Andrew Trickac6d9be2013-05-25 02:42:55 +00005147 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005148 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005149 bool First = true;
5150 for (unsigned i = 0; i < 16; ++i) {
5151 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
5152 if (ThisIsNonZero && First) {
5153 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005154 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005155 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005157 First = false;
5158 }
5159
5160 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00005161 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005162 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
5163 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005164 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00005166 }
5167 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
5169 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
5170 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00005171 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00005173 } else
5174 ThisElt = LastElt;
5175
Gabor Greifba36cb52008-08-28 21:40:38 +00005176 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00005178 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00005179 }
5180 }
5181
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005182 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00005183}
5184
Bill Wendlinga348c562007-03-22 18:42:45 +00005185/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00005186///
Dan Gohman475871a2008-07-27 21:46:04 +00005187static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00005188 unsigned NumNonZero, unsigned NumZero,
5189 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005190 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005191 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005192 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00005193 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005194
Andrew Trickac6d9be2013-05-25 02:42:55 +00005195 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005196 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005197 bool First = true;
5198 for (unsigned i = 0; i < 8; ++i) {
5199 bool isNonZero = (NonZeros & (1 << i)) != 0;
5200 if (isNonZero) {
5201 if (First) {
5202 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005203 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005204 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005206 First = false;
5207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005208 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00005210 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00005211 }
5212 }
5213
5214 return V;
5215}
5216
Evan Chengf26ffe92008-05-29 08:22:04 +00005217/// getVShift - Return a vector logical shift node.
5218///
Owen Andersone50ed302009-08-10 22:56:29 +00005219static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00005220 unsigned NumBits, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005221 const TargetLowering &TLI, SDLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005222 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00005223 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00005224 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005225 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
5226 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005227 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00005228 DAG.getConstant(NumBits,
Michael Liaoa6b20ce2013-03-01 18:40:30 +00005229 TLI.getScalarShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00005230}
5231
Dan Gohman475871a2008-07-27 21:46:04 +00005232SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00005233X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, SDLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00005234 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00005235
Evan Chengc3630942009-12-09 21:00:30 +00005236 // Check if the scalar load can be widened into a vector load. And if
5237 // the address is "base + cst" see if the cst can be "absorbed" into
5238 // the shuffle mask.
5239 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
5240 SDValue Ptr = LD->getBasePtr();
5241 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5242 return SDValue();
5243 EVT PVT = LD->getValueType(0);
5244 if (PVT != MVT::i32 && PVT != MVT::f32)
5245 return SDValue();
5246
5247 int FI = -1;
5248 int64_t Offset = 0;
5249 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5250 FI = FINode->getIndex();
5251 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005252 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005253 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5254 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5255 Offset = Ptr.getConstantOperandVal(1);
5256 Ptr = Ptr.getOperand(0);
5257 } else {
5258 return SDValue();
5259 }
5260
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005261 // FIXME: 256-bit vector instructions don't require a strict alignment,
5262 // improve this code to support it better.
5263 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005264 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005265 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005266 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005267 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005268 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005269 // Can't change the alignment. FIXME: It's possible to compute
5270 // the exact stack offset and reference FI + adjust offset instead.
5271 // If someone *really* cares about this. That's the way to implement it.
5272 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005273 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005274 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005275 }
5276 }
5277
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005278 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005279 // Ptr + (Offset & ~15).
5280 if (Offset < 0)
5281 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005282 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005283 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005284 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005285 if (StartOffset)
Andrew Trickac6d9be2013-05-25 02:42:55 +00005286 Ptr = DAG.getNode(ISD::ADD, SDLoc(Ptr), Ptr.getValueType(),
Evan Chengc3630942009-12-09 21:00:30 +00005287 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5288
5289 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005290 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005291
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005292 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5293 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005294 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005295 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005296
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005297 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00005298 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005299 Mask.push_back(EltNo);
5300
Craig Toppercc3000632012-01-30 07:50:31 +00005301 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005302 }
5303
5304 return SDValue();
5305}
5306
Michael J. Spencerec38de22010-10-10 22:04:20 +00005307/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5308/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005309/// load which has the same value as a build_vector whose operands are 'elts'.
5310///
5311/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005312///
Nate Begeman1449f292010-03-24 22:19:06 +00005313/// FIXME: we'd also like to handle the case where the last elements are zero
5314/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5315/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005316static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005317 SDLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005318 EVT EltVT = VT.getVectorElementType();
5319 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005320
Nate Begemanfdea31a2010-03-24 20:49:50 +00005321 LoadSDNode *LDBase = NULL;
5322 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005323
Nate Begeman1449f292010-03-24 22:19:06 +00005324 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005325 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005326 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005327 for (unsigned i = 0; i < NumElems; ++i) {
5328 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005329
Nate Begemanfdea31a2010-03-24 20:49:50 +00005330 if (!Elt.getNode() ||
5331 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5332 return SDValue();
5333 if (!LDBase) {
5334 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5335 return SDValue();
5336 LDBase = cast<LoadSDNode>(Elt.getNode());
5337 LastLoadedElt = i;
5338 continue;
5339 }
5340 if (Elt.getOpcode() == ISD::UNDEF)
5341 continue;
5342
5343 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5344 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5345 return SDValue();
5346 LastLoadedElt = i;
5347 }
Nate Begeman1449f292010-03-24 22:19:06 +00005348
5349 // If we have found an entire vector of loads and undefs, then return a large
5350 // load of the entire vector width starting at the base pointer. If we found
5351 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005352 if (LastLoadedElt == NumElems - 1) {
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005353 SDValue NewLd = SDValue();
Nate Begemanfdea31a2010-03-24 20:49:50 +00005354 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005355 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5356 LDBase->getPointerInfo(),
5357 LDBase->isVolatile(), LDBase->isNonTemporal(),
5358 LDBase->isInvariant(), 0);
5359 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5360 LDBase->getPointerInfo(),
5361 LDBase->isVolatile(), LDBase->isNonTemporal(),
5362 LDBase->isInvariant(), LDBase->getAlignment());
5363
5364 if (LDBase->hasAnyUseOfValue(1)) {
5365 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5366 SDValue(LDBase, 1),
5367 SDValue(NewLd.getNode(), 1));
5368 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5369 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5370 SDValue(NewLd.getNode(), 1));
5371 }
5372
5373 return NewLd;
Craig Topper69947b92012-04-23 06:57:04 +00005374 }
5375 if (NumElems == 4 && LastLoadedElt == 1 &&
5376 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005377 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5378 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005379 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +00005380 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops,
5381 array_lengthof(Ops), MVT::i64,
Eli Friedman322ea082011-09-14 23:42:45 +00005382 LDBase->getPointerInfo(),
5383 LDBase->getAlignment(),
5384 false/*isVolatile*/, true/*ReadMem*/,
5385 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005386
5387 // Make sure the newly-created LOAD is in the same position as LDBase in
5388 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5389 // update uses of LDBase's output chain to use the TokenFactor.
5390 if (LDBase->hasAnyUseOfValue(1)) {
5391 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5392 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5393 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5394 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5395 SDValue(ResNode.getNode(), 1));
5396 }
5397
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005398 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005399 }
5400 return SDValue();
5401}
5402
Nadav Rotem9d68b062012-04-08 12:54:54 +00005403/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5404/// to generate a splat value for the following cases:
5405/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005406/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005407/// a scalar load, or a constant.
5408/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005409/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005410SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005411X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005412 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005413 return SDValue();
5414
Craig Topper45e1c752013-01-20 00:38:18 +00005415 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005416 SDLoc dl(Op);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005417
Craig Topper5da8a802012-05-04 05:49:51 +00005418 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5419 "Unsupported vector type for broadcast.");
5420
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005421 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005422 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005423
Nadav Rotem9d68b062012-04-08 12:54:54 +00005424 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005425 default:
5426 // Unknown pattern found.
5427 return SDValue();
5428
5429 case ISD::BUILD_VECTOR: {
5430 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005431 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005432 return SDValue();
5433
Nadav Rotem9d68b062012-04-08 12:54:54 +00005434 Ld = Op.getOperand(0);
5435 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5436 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005437
5438 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005439 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005440 // Constants may have multiple users.
5441 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005442 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005443 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005444 }
5445
5446 case ISD::VECTOR_SHUFFLE: {
5447 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5448
5449 // Shuffles must have a splat mask where the first element is
5450 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005451 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005452 return SDValue();
5453
5454 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005455 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005456 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5457
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005458 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005459 return SDValue();
5460
5461 // Use the register form of the broadcast instruction available on AVX2.
5462 if (VT.is256BitVector())
5463 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5464 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5465 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005466
5467 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005468 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005469 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005470
5471 // The scalar_to_vector node and the suspected
5472 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005473 // Constants may have multiple users.
5474 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005475 return SDValue();
5476 break;
5477 }
5478 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005479
Craig Topper7a9a28b2012-08-12 02:23:29 +00005480 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005481
5482 // Handle the broadcasting a single constant scalar from the constant pool
5483 // into a vector. On Sandybridge it is still better to load a constant vector
5484 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005485 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005486 EVT CVT = Ld.getValueType();
5487 assert(!CVT.isVector() && "Must not broadcast a vector type");
5488 unsigned ScalarSize = CVT.getSizeInBits();
5489
Craig Topper5da8a802012-05-04 05:49:51 +00005490 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005491 const Constant *C = 0;
5492 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5493 C = CI->getConstantIntValue();
5494 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5495 C = CF->getConstantFPValue();
5496
5497 assert(C && "Invalid constant type");
5498
Nadav Rotem154819d2012-04-09 07:45:58 +00005499 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005500 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005501 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005502 MachinePointerInfo::getConstantPool(),
5503 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005504
Nadav Rotem9d68b062012-04-08 12:54:54 +00005505 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5506 }
5507 }
5508
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005509 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005510 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5511
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005512 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005513 if (!IsLoad && Subtarget->hasInt256() &&
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005514 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5515 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5516
5517 // The scalar source must be a normal load.
5518 if (!IsLoad)
5519 return SDValue();
5520
Craig Topper5da8a802012-05-04 05:49:51 +00005521 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005522 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005523
Craig Toppera9376332012-01-10 08:23:59 +00005524 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005525 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005526 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005527 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005528 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005529 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005530
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005531 // Unsupported broadcast.
5532 return SDValue();
5533}
5534
Evan Chengc3630942009-12-09 21:00:30 +00005535SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005536X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5537 EVT VT = Op.getValueType();
5538
5539 // Skip if insert_vec_elt is not supported.
5540 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5541 return SDValue();
5542
Andrew Trickac6d9be2013-05-25 02:42:55 +00005543 SDLoc DL(Op);
Michael Liaofacace82012-10-19 17:15:18 +00005544 unsigned NumElems = Op.getNumOperands();
5545
5546 SDValue VecIn1;
5547 SDValue VecIn2;
5548 SmallVector<unsigned, 4> InsertIndices;
5549 SmallVector<int, 8> Mask(NumElems, -1);
5550
5551 for (unsigned i = 0; i != NumElems; ++i) {
5552 unsigned Opc = Op.getOperand(i).getOpcode();
5553
5554 if (Opc == ISD::UNDEF)
5555 continue;
5556
5557 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5558 // Quit if more than 1 elements need inserting.
5559 if (InsertIndices.size() > 1)
5560 return SDValue();
5561
5562 InsertIndices.push_back(i);
5563 continue;
5564 }
5565
5566 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5567 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5568
5569 // Quit if extracted from vector of different type.
5570 if (ExtractedFromVec.getValueType() != VT)
5571 return SDValue();
5572
5573 // Quit if non-constant index.
5574 if (!isa<ConstantSDNode>(ExtIdx))
5575 return SDValue();
5576
5577 if (VecIn1.getNode() == 0)
5578 VecIn1 = ExtractedFromVec;
5579 else if (VecIn1 != ExtractedFromVec) {
5580 if (VecIn2.getNode() == 0)
5581 VecIn2 = ExtractedFromVec;
5582 else if (VecIn2 != ExtractedFromVec)
5583 // Quit if more than 2 vectors to shuffle
5584 return SDValue();
5585 }
5586
5587 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5588
5589 if (ExtractedFromVec == VecIn1)
5590 Mask[i] = Idx;
5591 else if (ExtractedFromVec == VecIn2)
5592 Mask[i] = Idx + NumElems;
5593 }
5594
5595 if (VecIn1.getNode() == 0)
5596 return SDValue();
5597
5598 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5599 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5600 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5601 unsigned Idx = InsertIndices[i];
5602 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5603 DAG.getIntPtrConstant(Idx));
5604 }
5605
5606 return NV;
5607}
5608
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005609// Lower BUILD_VECTOR operation for v8i1 and v16i1 types.
5610SDValue
5611X86TargetLowering::LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const {
5612
5613 EVT VT = Op.getValueType();
5614 assert((VT.getVectorElementType() == MVT::i1) && (VT.getSizeInBits() <= 16) &&
5615 "Unexpected type in LowerBUILD_VECTORvXi1!");
5616
5617 SDLoc dl(Op);
5618 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5619 SDValue Cst = DAG.getTargetConstant(0, MVT::i1);
5620 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5621 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5622 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5623 Ops, VT.getVectorNumElements());
5624 }
5625
5626 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5627 SDValue Cst = DAG.getTargetConstant(1, MVT::i1);
5628 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5629 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5630 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5631 Ops, VT.getVectorNumElements());
5632 }
5633
5634 bool AllContants = true;
5635 uint64_t Immediate = 0;
5636 for (unsigned idx = 0, e = Op.getNumOperands(); idx < e; ++idx) {
5637 SDValue In = Op.getOperand(idx);
5638 if (In.getOpcode() == ISD::UNDEF)
5639 continue;
5640 if (!isa<ConstantSDNode>(In)) {
5641 AllContants = false;
5642 break;
5643 }
5644 if (cast<ConstantSDNode>(In)->getZExtValue())
Aaron Ballman2a37c7e2013-08-05 13:47:03 +00005645 Immediate |= (1ULL << idx);
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005646 }
5647
5648 if (AllContants) {
5649 SDValue FullMask = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1,
5650 DAG.getConstant(Immediate, MVT::i16));
5651 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, FullMask,
5652 DAG.getIntPtrConstant(0));
5653 }
5654
5655 if (!isSplatVector(Op.getNode()))
5656 llvm_unreachable("Unsupported predicate operation");
5657
5658 SDValue In = Op.getOperand(0);
5659 SDValue EFLAGS, X86CC;
5660 if (In.getOpcode() == ISD::SETCC) {
5661 SDValue Op0 = In.getOperand(0);
5662 SDValue Op1 = In.getOperand(1);
5663 ISD::CondCode CC = cast<CondCodeSDNode>(In.getOperand(2))->get();
5664 bool isFP = Op1.getValueType().isFloatingPoint();
5665 unsigned X86CCVal = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
5666
5667 assert(X86CCVal != X86::COND_INVALID && "Unsupported predicate operation");
5668
5669 X86CC = DAG.getConstant(X86CCVal, MVT::i8);
5670 EFLAGS = EmitCmp(Op0, Op1, X86CCVal, DAG);
5671 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
5672 } else if (In.getOpcode() == X86ISD::SETCC) {
5673 X86CC = In.getOperand(0);
5674 EFLAGS = In.getOperand(1);
5675 } else {
5676 // The algorithm:
5677 // Bit1 = In & 0x1
5678 // if (Bit1 != 0)
5679 // ZF = 0
5680 // else
5681 // ZF = 1
5682 // if (ZF == 0)
5683 // res = allOnes ### CMOVNE -1, %res
5684 // else
5685 // res = allZero
5686 MVT InVT = In.getValueType().getSimpleVT();
5687 SDValue Bit1 = DAG.getNode(ISD::AND, dl, InVT, In, DAG.getConstant(1, InVT));
5688 EFLAGS = EmitTest(Bit1, X86::COND_NE, DAG);
5689 X86CC = DAG.getConstant(X86::COND_NE, MVT::i8);
5690 }
5691
5692 if (VT == MVT::v16i1) {
5693 SDValue Cst1 = DAG.getConstant(-1, MVT::i16);
5694 SDValue Cst0 = DAG.getConstant(0, MVT::i16);
5695 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i16,
5696 Cst0, Cst1, X86CC, EFLAGS);
5697 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5698 }
5699
5700 if (VT == MVT::v8i1) {
5701 SDValue Cst1 = DAG.getConstant(-1, MVT::i32);
5702 SDValue Cst0 = DAG.getConstant(0, MVT::i32);
5703 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i32,
5704 Cst0, Cst1, X86CC, EFLAGS);
5705 CmovOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, CmovOp);
5706 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5707 }
5708 llvm_unreachable("Unsupported predicate operation");
5709}
5710
Michael Liaofacace82012-10-19 17:15:18 +00005711SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005712X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005713 SDLoc dl(Op);
David Greenea5f26012011-02-07 19:36:54 +00005714
Craig Topper45e1c752013-01-20 00:38:18 +00005715 MVT VT = Op.getValueType().getSimpleVT();
5716 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005717 unsigned NumElems = Op.getNumOperands();
5718
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005719 // Generate vectors for predicate vectors.
5720 if (VT.getScalarType() == MVT::i1 && Subtarget->hasAVX512())
5721 return LowerBUILD_VECTORvXi1(Op, DAG);
5722
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005723 // Vectors containing all zeros can be matched by pxor and xorps later
5724 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5725 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5726 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005727 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005728 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005729
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005730 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005731 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005732
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005733 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005734 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5735 // vpcmpeqd on 256-bit vectors.
Michael Liaod09318f2013-02-25 23:16:36 +00005736 if (Subtarget->hasSSE2() && ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005737 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005738 return Op;
5739
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005740 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005741 }
5742
Nadav Rotem154819d2012-04-09 07:45:58 +00005743 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005744 if (Broadcast.getNode())
5745 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005746
Owen Andersone50ed302009-08-10 22:56:29 +00005747 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748
Evan Cheng0db9fe62006-04-25 20:13:52 +00005749 unsigned NumZero = 0;
5750 unsigned NumNonZero = 0;
5751 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005752 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005753 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005755 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005756 if (Elt.getOpcode() == ISD::UNDEF)
5757 continue;
5758 Values.insert(Elt);
5759 if (Elt.getOpcode() != ISD::Constant &&
5760 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005761 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005762 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005763 NumZero++;
5764 else {
5765 NonZeros |= (1 << i);
5766 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005767 }
5768 }
5769
Chris Lattner97a2a562010-08-26 05:24:29 +00005770 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5771 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005772 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005773
Chris Lattner67f453a2008-03-09 05:42:06 +00005774 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005775 if (NumNonZero == 1) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005776 unsigned Idx = countTrailingZeros(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005777 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005778
Chris Lattner62098042008-03-09 01:05:04 +00005779 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5780 // the value are obviously zero, truncate the value to i32 and do the
5781 // insertion that way. Only do this if the value is non-constant or if the
5782 // value is a constant being inserted into element 0. It is cheaper to do
5783 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005785 (!IsAllConstants || Idx == 0)) {
5786 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005787 // Handle SSE only.
5788 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5789 EVT VecVT = MVT::v4i32;
5790 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005791
Chris Lattner62098042008-03-09 01:05:04 +00005792 // Truncate the value (which may itself be a constant) to i32, and
5793 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005795 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005796 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005797
Chris Lattner62098042008-03-09 01:05:04 +00005798 // Now we have our 32-bit value zero extended in the low element of
5799 // a vector. If Idx != 0, swizzle it into place.
5800 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005801 SmallVector<int, 4> Mask;
5802 Mask.push_back(Idx);
5803 for (unsigned i = 1; i != VecElts; ++i)
5804 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005805 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005806 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005807 }
Craig Topper07a27622012-01-22 03:07:48 +00005808 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005809 }
5810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
Chris Lattner19f79692008-03-08 22:59:52 +00005812 // If we have a constant or non-constant insertion into the low element of
5813 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5814 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005815 // depending on what the source datatype is.
5816 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005817 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005818 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005819
5820 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005822 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005823 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005824 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5825 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005826 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005827 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005828 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5829 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005830 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005831 }
5832
5833 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005835 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005836 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005837 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005838 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005839 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005840 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005841 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005842 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005843 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005844 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005845 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005846
5847 // Is it a vector logical left shift?
5848 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005849 X86::isZeroNode(Op.getOperand(0)) &&
5850 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005851 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005852 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005853 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005854 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005855 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005856 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005857
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005858 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005859 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860
Chris Lattner19f79692008-03-08 22:59:52 +00005861 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5862 // is a non-constant being inserted into an element other than the low one,
5863 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5864 // movd/movss) to move this into the low element, then shuffle it into
5865 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005867 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005868
Evan Cheng0db9fe62006-04-25 20:13:52 +00005869 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005870 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005872 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005873 MaskVec.push_back(i == Idx ? 0 : 1);
5874 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005875 }
5876 }
5877
Chris Lattner67f453a2008-03-09 05:42:06 +00005878 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005879 if (Values.size() == 1) {
5880 if (EVTBits == 32) {
5881 // Instead of a shuffle like this:
5882 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5883 // Check if it's possible to issue this instead.
5884 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005885 unsigned Idx = countTrailingZeros(NonZeros);
Evan Chengc3630942009-12-09 21:00:30 +00005886 SDValue Item = Op.getOperand(Idx);
5887 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5888 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5889 }
Dan Gohman475871a2008-07-27 21:46:04 +00005890 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005892
Dan Gohmana3941172007-07-24 22:55:08 +00005893 // A vector full of immediates; various special cases are already
5894 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005895 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005896 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005897
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005898 // For AVX-length vectors, build the individual 128-bit pieces and use
5899 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005900 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005901 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005902 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005903 V.push_back(Op.getOperand(i));
5904
5905 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5906
5907 // Build both the lower and upper subvector.
5908 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5909 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5910 NumElems/2);
5911
5912 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005913 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005914 }
5915
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005916 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005917 if (EVTBits == 64) {
5918 if (NumNonZero == 1) {
5919 // One half is zero or undef.
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005920 unsigned Idx = countTrailingZeros(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005921 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005922 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005923 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005924 }
Dan Gohman475871a2008-07-27 21:46:04 +00005925 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927
5928 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005929 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005930 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005931 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005932 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 }
5934
Bill Wendling826f36f2007-03-28 00:57:11 +00005935 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005936 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005937 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005938 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005939 }
5940
5941 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005942 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005943 if (NumElems == 4 && NumZero > 0) {
5944 for (unsigned i = 0; i < 4; ++i) {
5945 bool isZero = !(NonZeros & (1 << i));
5946 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005947 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948 else
Dale Johannesenace16102009-02-03 19:33:06 +00005949 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 }
5951
5952 for (unsigned i = 0; i < 2; ++i) {
5953 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5954 default: break;
5955 case 0:
5956 V[i] = V[i*2]; // Must be a zero vector.
5957 break;
5958 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960 break;
5961 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005962 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005963 break;
5964 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005965 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966 break;
5967 }
5968 }
5969
Benjamin Kramer9c683542012-01-30 15:16:21 +00005970 bool Reverse1 = (NonZeros & 0x3) == 2;
5971 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5972 int MaskVec[] = {
5973 Reverse1 ? 1 : 0,
5974 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005975 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5976 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005977 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005978 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005979 }
5980
Craig Topper7a9a28b2012-08-12 02:23:29 +00005981 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005982 // Check for a build vector of consecutive loads.
5983 for (unsigned i = 0; i < NumElems; ++i)
5984 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005985
Nate Begemanfdea31a2010-03-24 20:49:50 +00005986 // Check for elements which are consecutive loads.
5987 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5988 if (LD.getNode())
5989 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005990
Michael Liaofacace82012-10-19 17:15:18 +00005991 // Check for a build vector from mostly shuffle plus few inserting.
5992 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5993 if (Sh.getNode())
5994 return Sh;
5995
Michael J. Spencerec38de22010-10-10 22:04:20 +00005996 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005997 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005998 SDValue Result;
5999 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
6000 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
6001 else
6002 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006003
Chris Lattner24faf612010-08-28 17:59:08 +00006004 for (unsigned i = 1; i < NumElems; ++i) {
6005 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
6006 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00006007 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00006008 }
6009 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00006010 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006011
Chris Lattner6e80e442010-08-28 17:15:43 +00006012 // Otherwise, expand into a number of unpckl*, start by extending each of
6013 // our (non-undef) elements to the full vector width with the element in the
6014 // bottom slot of the vector (which generates no code for SSE).
6015 for (unsigned i = 0; i < NumElems; ++i) {
6016 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
6017 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
6018 else
6019 V[i] = DAG.getUNDEF(VT);
6020 }
6021
6022 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
6024 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
6025 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00006026 unsigned EltStride = NumElems >> 1;
6027 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00006028 for (unsigned i = 0; i < EltStride; ++i) {
6029 // If V[i+EltStride] is undef and this is the first round of mixing,
6030 // then it is safe to just drop this shuffle: V[i] is already in the
6031 // right place, the one element (since it's the first round) being
6032 // inserted as undef can be dropped. This isn't safe for successive
6033 // rounds because they will permute elements within both vectors.
6034 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
6035 EltStride == NumElems/2)
6036 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006037
Chris Lattner6e80e442010-08-28 17:15:43 +00006038 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00006039 }
Chris Lattner6e80e442010-08-28 17:15:43 +00006040 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006041 }
6042 return V[0];
6043 }
Dan Gohman475871a2008-07-27 21:46:04 +00006044 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006045}
6046
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006047// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
6048// to create 256-bit vectors from two other 128-bit ones.
6049static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006050 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00006051 MVT ResVT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006052
Elena Demikhovsky83952512013-07-31 11:35:14 +00006053 assert((ResVT.is256BitVector() ||
6054 ResVT.is512BitVector()) && "Value type must be 256-/512-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006055
6056 SDValue V1 = Op.getOperand(0);
6057 SDValue V2 = Op.getOperand(1);
6058 unsigned NumElems = ResVT.getVectorNumElements();
Elena Demikhovsky83952512013-07-31 11:35:14 +00006059 if(ResVT.is256BitVector())
6060 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006061
Elena Demikhovsky83952512013-07-31 11:35:14 +00006062 return Concat256BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006063}
6064
Craig Topper55b24052012-09-11 06:15:32 +00006065static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006066 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006067
Elena Demikhovsky83952512013-07-31 11:35:14 +00006068 // AVX/AVX-512 can use the vinsertf128 instruction to create 256-bit vectors
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006069 // from two other 128-bit ones.
6070 return LowerAVXCONCAT_VECTORS(Op, DAG);
6071}
6072
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006073// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00006074static SDValue
6075LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
6076 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006077 SDValue V1 = SVOp->getOperand(0);
6078 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006079 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006080 MVT VT = SVOp->getValueType(0).getSimpleVT();
6081 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00006082 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006083
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006084 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
6085 return SDValue();
6086 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006087 return SDValue();
6088
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006089 // Check the mask for BLEND and build the value.
6090 unsigned MaskValue = 0;
6091 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00006092 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006093 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00006094
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006095 // Blend for v16i16 should be symetric for the both lanes.
6096 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00006097
Craig Topper9b33ef72013-01-21 06:57:59 +00006098 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006099 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006100 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006101
Craig Topper04f74a12013-01-21 07:25:16 +00006102 if ((EltIdx < 0 || EltIdx == (int)i) &&
6103 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006104 continue;
6105
Craig Topper9b33ef72013-01-21 06:57:59 +00006106 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00006107 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006108 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
6109 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00006110 else
Craig Topper1842ba02012-04-23 06:38:28 +00006111 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006112 }
6113
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006114 // Convert i32 vectors to floating point if it is not AVX2.
6115 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006116 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006117 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006118 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
6119 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006120 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
6121 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
6122 }
Craig Topper9b33ef72013-01-21 06:57:59 +00006123
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006124 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
6125 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00006126 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006127}
6128
Nate Begemanb9a47b82009-02-23 08:49:38 +00006129// v8i16 shuffles - Prefer shuffles in the following order:
6130// 1. [all] pshuflw, pshufhw, optional move
6131// 2. [ssse3] 1 x pshufb
6132// 3. [ssse3] 2 x pshufb + 1 x por
6133// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00006134static SDValue
6135LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
6136 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00006137 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 SDValue V1 = SVOp->getOperand(0);
6139 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006140 SDLoc dl(SVOp);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006141 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00006142
Nate Begemanb9a47b82009-02-23 08:49:38 +00006143 // Determine if more than 1 of the words in each of the low and high quadwords
6144 // of the result come from the same quadword of one of the two inputs. Undef
6145 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00006146 unsigned LoQuad[] = { 0, 0, 0, 0 };
6147 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006148 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006149 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00006150 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006152 MaskVals.push_back(EltIdx);
6153 if (EltIdx < 0) {
6154 ++Quad[0];
6155 ++Quad[1];
6156 ++Quad[2];
6157 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00006158 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006159 }
6160 ++Quad[EltIdx / 4];
6161 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00006162 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006163
Nate Begemanb9a47b82009-02-23 08:49:38 +00006164 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006165 unsigned MaxQuad = 1;
6166 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006167 if (LoQuad[i] > MaxQuad) {
6168 BestLoQuad = i;
6169 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006170 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006171 }
6172
Nate Begemanb9a47b82009-02-23 08:49:38 +00006173 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006174 MaxQuad = 1;
6175 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006176 if (HiQuad[i] > MaxQuad) {
6177 BestHiQuad = i;
6178 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006179 }
6180 }
6181
Nate Begemanb9a47b82009-02-23 08:49:38 +00006182 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00006183 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00006184 // single pshufb instruction is necessary. If There are more than 2 input
6185 // quads, disable the next transformation since it does not help SSSE3.
6186 bool V1Used = InputQuads[0] || InputQuads[1];
6187 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00006188 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006189 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006190 BestLoQuad = InputQuads[0] ? 0 : 1;
6191 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006192 }
6193 if (InputQuads.count() > 2) {
6194 BestLoQuad = -1;
6195 BestHiQuad = -1;
6196 }
6197 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006198
Nate Begemanb9a47b82009-02-23 08:49:38 +00006199 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
6200 // the shuffle mask. If a quad is scored as -1, that means that it contains
6201 // words from all 4 input quadwords.
6202 SDValue NewV;
6203 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006204 int MaskV[] = {
6205 BestLoQuad < 0 ? 0 : BestLoQuad,
6206 BestHiQuad < 0 ? 1 : BestHiQuad
6207 };
Eric Christopherfd179292009-08-27 18:07:15 +00006208 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006209 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
6210 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
6211 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006212
Nate Begemanb9a47b82009-02-23 08:49:38 +00006213 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
6214 // source words for the shuffle, to aid later transformations.
6215 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00006216 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00006217 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006218 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00006219 if (idx != (int)i)
6220 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006221 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00006222 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006223 AllWordsInNewV = false;
6224 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00006225 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006226
Nate Begemanb9a47b82009-02-23 08:49:38 +00006227 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
6228 if (AllWordsInNewV) {
6229 for (int i = 0; i != 8; ++i) {
6230 int idx = MaskVals[i];
6231 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006232 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006233 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006234 if ((idx != i) && idx < 4)
6235 pshufhw = false;
6236 if ((idx != i) && idx > 3)
6237 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00006238 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006239 V1 = NewV;
6240 V2Used = false;
6241 BestLoQuad = 0;
6242 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006243 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006244
Nate Begemanb9a47b82009-02-23 08:49:38 +00006245 // If we've eliminated the use of V2, and the new mask is a pshuflw or
6246 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00006247 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006248 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
6249 unsigned TargetMask = 0;
6250 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00006251 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00006252 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
6253 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
6254 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006255 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006256 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00006257 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006258 }
Eric Christopherfd179292009-08-27 18:07:15 +00006259
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006260 // Promote splats to a larger type which usually leads to more efficient code.
6261 // FIXME: Is this true if pshufb is available?
6262 if (SVOp->isSplat())
6263 return PromoteSplat(SVOp, DAG);
6264
Nate Begemanb9a47b82009-02-23 08:49:38 +00006265 // If we have SSSE3, and all words of the result are from 1 input vector,
6266 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
6267 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00006268 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006269 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006270
Nate Begemanb9a47b82009-02-23 08:49:38 +00006271 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00006272 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00006273 // mask, and elements that come from V1 in the V2 mask, so that the two
6274 // results can be OR'd together.
6275 bool TwoInputs = V1Used && V2Used;
6276 for (unsigned i = 0; i != 8; ++i) {
6277 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006278 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
6279 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00006280 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00006281 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006282 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006283 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006284 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006285 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006286 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006287 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006288 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006289
Nate Begemanb9a47b82009-02-23 08:49:38 +00006290 // Calculate the shuffle mask for the second input, shuffle it, and
6291 // OR it with the first shuffled input.
6292 pshufbMask.clear();
6293 for (unsigned i = 0; i != 8; ++i) {
6294 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006295 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
6296 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
6297 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
6298 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006299 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006300 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00006301 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006302 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 MVT::v16i8, &pshufbMask[0], 16));
6304 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006305 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006306 }
6307
6308 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
6309 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006310 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006311 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006312 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006313 for (int i = 0; i != 4; ++i) {
6314 int idx = MaskVals[i];
6315 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006316 InOrder.set(i);
6317 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006318 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006319 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006320 }
6321 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006323 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006324
Craig Topperdd637ae2012-02-19 05:41:45 +00006325 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6326 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006327 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006328 NewV.getOperand(0),
6329 getShufflePSHUFLWImmediate(SVOp), DAG);
6330 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006331 }
Eric Christopherfd179292009-08-27 18:07:15 +00006332
Nate Begemanb9a47b82009-02-23 08:49:38 +00006333 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
6334 // and update MaskVals with the new element order.
6335 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006336 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006337 for (unsigned i = 4; i != 8; ++i) {
6338 int idx = MaskVals[i];
6339 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006340 InOrder.set(i);
6341 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006342 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006343 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006344 }
6345 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006347 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006348
Craig Topperdd637ae2012-02-19 05:41:45 +00006349 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6350 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006351 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006352 NewV.getOperand(0),
6353 getShufflePSHUFHWImmediate(SVOp), DAG);
6354 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006355 }
Eric Christopherfd179292009-08-27 18:07:15 +00006356
Nate Begemanb9a47b82009-02-23 08:49:38 +00006357 // In case BestHi & BestLo were both -1, which means each quadword has a word
6358 // from each of the four input quadwords, calculate the InOrder bitvector now
6359 // before falling through to the insert/extract cleanup.
6360 if (BestLoQuad == -1 && BestHiQuad == -1) {
6361 NewV = V1;
6362 for (int i = 0; i != 8; ++i)
6363 if (MaskVals[i] < 0 || MaskVals[i] == i)
6364 InOrder.set(i);
6365 }
Eric Christopherfd179292009-08-27 18:07:15 +00006366
Nate Begemanb9a47b82009-02-23 08:49:38 +00006367 // The other elements are put in the right place using pextrw and pinsrw.
6368 for (unsigned i = 0; i != 8; ++i) {
6369 if (InOrder[i])
6370 continue;
6371 int EltIdx = MaskVals[i];
6372 if (EltIdx < 0)
6373 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00006374 SDValue ExtOp = (EltIdx < 8) ?
6375 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
6376 DAG.getIntPtrConstant(EltIdx)) :
6377 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006378 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006380 DAG.getIntPtrConstant(i));
6381 }
6382 return NewV;
6383}
6384
6385// v16i8 shuffles - Prefer shuffles in the following order:
6386// 1. [ssse3] 1 x pshufb
6387// 2. [ssse3] 2 x pshufb + 1 x por
6388// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
6389static
Nate Begeman9008ca62009-04-27 18:41:29 +00006390SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00006391 SelectionDAG &DAG,
6392 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006393 SDValue V1 = SVOp->getOperand(0);
6394 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006395 SDLoc dl(SVOp);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006396 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006397
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006398 // Promote splats to a larger type which usually leads to more efficient code.
6399 // FIXME: Is this true if pshufb is available?
6400 if (SVOp->isSplat())
6401 return PromoteSplat(SVOp, DAG);
6402
Nate Begemanb9a47b82009-02-23 08:49:38 +00006403 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006404 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006405 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006406
Nate Begemanb9a47b82009-02-23 08:49:38 +00006407 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00006408 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006409 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006410
Nate Begemanb9a47b82009-02-23 08:49:38 +00006411 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006412 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006413 //
6414 // Otherwise, we have elements from both input vectors, and must zero out
6415 // elements that come from V2 in the first mask, and V1 in the second mask
6416 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006417 for (unsigned i = 0; i != 16; ++i) {
6418 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006419 if (EltIdx < 0 || EltIdx >= 16)
6420 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006422 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006423 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006424 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006425 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006426
6427 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6428 // the 2nd operand if it's undefined or zero.
6429 if (V2.getOpcode() == ISD::UNDEF ||
6430 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006431 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006432
Nate Begemanb9a47b82009-02-23 08:49:38 +00006433 // Calculate the shuffle mask for the second input, shuffle it, and
6434 // OR it with the first shuffled input.
6435 pshufbMask.clear();
6436 for (unsigned i = 0; i != 16; ++i) {
6437 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006438 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006439 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006440 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006442 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006443 MVT::v16i8, &pshufbMask[0], 16));
6444 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006445 }
Eric Christopherfd179292009-08-27 18:07:15 +00006446
Nate Begemanb9a47b82009-02-23 08:49:38 +00006447 // No SSSE3 - Calculate in place words and then fix all out of place words
6448 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6449 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006450 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6451 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006452 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006453 for (int i = 0; i != 8; ++i) {
6454 int Elt0 = MaskVals[i*2];
6455 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006456
Nate Begemanb9a47b82009-02-23 08:49:38 +00006457 // This word of the result is all undef, skip it.
6458 if (Elt0 < 0 && Elt1 < 0)
6459 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006460
Nate Begemanb9a47b82009-02-23 08:49:38 +00006461 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006462 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006463 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006464
Nate Begemanb9a47b82009-02-23 08:49:38 +00006465 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6466 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6467 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006468
6469 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6470 // using a single extract together, load it and store it.
6471 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006473 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006475 DAG.getIntPtrConstant(i));
6476 continue;
6477 }
6478
Nate Begemanb9a47b82009-02-23 08:49:38 +00006479 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006480 // source byte is not also odd, shift the extracted word left 8 bits
6481 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006482 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006484 DAG.getIntPtrConstant(Elt1 / 2));
6485 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006486 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006487 DAG.getConstant(8,
6488 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006489 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6491 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006492 }
6493 // If Elt0 is defined, extract it from the appropriate source. If the
6494 // source byte is not also even, shift the extracted word right 8 bits. If
6495 // Elt1 was also defined, OR the extracted values together before
6496 // inserting them in the result.
6497 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006499 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6500 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006502 DAG.getConstant(8,
6503 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006504 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6506 DAG.getConstant(0x00FF, MVT::i16));
6507 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006508 : InsElt0;
6509 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006511 DAG.getIntPtrConstant(i));
6512 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006513 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006514}
6515
Elena Demikhovsky41789462012-09-06 12:42:01 +00006516// v32i8 shuffles - Translate to VPSHUFB if possible.
6517static
6518SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006519 const X86Subtarget *Subtarget,
6520 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00006521 MVT VT = SVOp->getValueType(0).getSimpleVT();
Elena Demikhovsky41789462012-09-06 12:42:01 +00006522 SDValue V1 = SVOp->getOperand(0);
6523 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006524 SDLoc dl(SVOp);
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006525 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006526
6527 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006528 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6529 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006530
Michael Liao471b9172012-10-03 23:43:52 +00006531 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006532 // (1) one of input vector is undefined or zeroinitializer.
6533 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6534 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006535 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006536 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006537 return SDValue();
6538
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006539 if (V1IsAllZero && !V2IsAllZero) {
6540 CommuteVectorShuffleMask(MaskVals, 32);
6541 V1 = V2;
6542 }
6543 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006544 for (unsigned i = 0; i != 32; i++) {
6545 int EltIdx = MaskVals[i];
6546 if (EltIdx < 0 || EltIdx >= 32)
6547 EltIdx = 0x80;
6548 else {
6549 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6550 // Cross lane is not allowed.
6551 return SDValue();
6552 EltIdx &= 0xf;
6553 }
6554 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6555 }
6556 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6557 DAG.getNode(ISD::BUILD_VECTOR, dl,
6558 MVT::v32i8, &pshufbMask[0], 32));
6559}
6560
Evan Cheng7a831ce2007-12-15 03:00:47 +00006561/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006562/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006563/// done when every pair / quad of shuffle mask elements point to elements in
6564/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006565/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006566static
Nate Begeman9008ca62009-04-27 18:41:29 +00006567SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006568 SelectionDAG &DAG) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006569 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006570 SDLoc dl(SVOp);
Nate Begeman9008ca62009-04-27 18:41:29 +00006571 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006572 MVT NewVT;
6573 unsigned Scale;
6574 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006575 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006576 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6577 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6578 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6579 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6580 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6581 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006582 }
6583
Nate Begeman9008ca62009-04-27 18:41:29 +00006584 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006585 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006586 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006587 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006588 int EltIdx = SVOp->getMaskElt(i+j);
6589 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006590 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006591 if (StartIdx < 0)
6592 StartIdx = (EltIdx / Scale);
6593 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006594 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006595 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006596 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006597 }
6598
Craig Topper11ac1f82012-05-04 04:08:44 +00006599 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6600 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006602}
6603
Evan Chengd880b972008-05-09 21:53:03 +00006604/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006605///
Craig Topperf84b7502013-01-20 00:50:58 +00006606static SDValue getVZextMovL(MVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006607 SDValue SrcOp, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006608 const X86Subtarget *Subtarget, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006610 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006611 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006612 LD = dyn_cast<LoadSDNode>(SrcOp);
6613 if (!LD) {
6614 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6615 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006616 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006617 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006618 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006619 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006620 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006621 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006622 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006623 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006624 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6625 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6626 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006627 SrcOp.getOperand(0)
6628 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006629 }
6630 }
6631 }
6632
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006633 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006634 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006635 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006636 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006637}
6638
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006639/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6640/// which could not be matched by any known target speficic shuffle
6641static SDValue
6642LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006643
6644 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6645 if (NewOp.getNode())
6646 return NewOp;
6647
Craig Topper657a99c2013-01-19 23:36:09 +00006648 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006649
Craig Topper8f35c132012-01-20 09:29:03 +00006650 unsigned NumElems = VT.getVectorNumElements();
6651 unsigned NumLaneElems = NumElems / 2;
6652
Andrew Trickac6d9be2013-05-25 02:42:55 +00006653 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006654 MVT EltVT = VT.getVectorElementType();
6655 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006656 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006657
Craig Topper9a2b6e12012-04-06 07:45:23 +00006658 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006659 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006660 // Build a shuffle mask for the output, discovering on the fly which
6661 // input vectors to use as shuffle operands (recorded in InputUsed).
6662 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006663 // out with UseBuildVector set.
6664 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006665 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006666 unsigned LaneStart = l * NumLaneElems;
6667 for (unsigned i = 0; i != NumLaneElems; ++i) {
6668 // The mask element. This indexes into the input.
6669 int Idx = SVOp->getMaskElt(i+LaneStart);
6670 if (Idx < 0) {
6671 // the mask element does not index into any input vector.
6672 Mask.push_back(-1);
6673 continue;
6674 }
Craig Topper8f35c132012-01-20 09:29:03 +00006675
Craig Topper9a2b6e12012-04-06 07:45:23 +00006676 // The input vector this mask element indexes into.
6677 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006678
Craig Topper9a2b6e12012-04-06 07:45:23 +00006679 // Turn the index into an offset from the start of the input vector.
6680 Idx -= Input * NumLaneElems;
6681
6682 // Find or create a shuffle vector operand to hold this input.
6683 unsigned OpNo;
6684 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6685 if (InputUsed[OpNo] == Input)
6686 // This input vector is already an operand.
6687 break;
6688 if (InputUsed[OpNo] < 0) {
6689 // Create a new operand for this input vector.
6690 InputUsed[OpNo] = Input;
6691 break;
6692 }
6693 }
6694
6695 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006696 // More than two input vectors used! Give up on trying to create a
6697 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6698 UseBuildVector = true;
6699 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006700 }
6701
6702 // Add the mask index for the new shuffle vector.
6703 Mask.push_back(Idx + OpNo * NumLaneElems);
6704 }
6705
Craig Topper8ae97ba2012-05-21 06:40:16 +00006706 if (UseBuildVector) {
6707 SmallVector<SDValue, 16> SVOps;
6708 for (unsigned i = 0; i != NumLaneElems; ++i) {
6709 // The mask element. This indexes into the input.
6710 int Idx = SVOp->getMaskElt(i+LaneStart);
6711 if (Idx < 0) {
6712 SVOps.push_back(DAG.getUNDEF(EltVT));
6713 continue;
6714 }
6715
6716 // The input vector this mask element indexes into.
6717 int Input = Idx / NumElems;
6718
6719 // Turn the index into an offset from the start of the input vector.
6720 Idx -= Input * NumElems;
6721
6722 // Extract the vector element by hand.
6723 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6724 SVOp->getOperand(Input),
6725 DAG.getIntPtrConstant(Idx)));
6726 }
6727
6728 // Construct the output using a BUILD_VECTOR.
6729 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6730 SVOps.size());
6731 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006732 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006733 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006734 } else {
6735 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006736 (InputUsed[0] % 2) * NumLaneElems,
6737 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006738 // If only one input was used, use an undefined vector for the other.
6739 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6740 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006741 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006742 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006743 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006744 }
6745
6746 Mask.clear();
6747 }
Craig Topper8f35c132012-01-20 09:29:03 +00006748
6749 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006750 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006751}
6752
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006753/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6754/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006755static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006756LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006757 SDValue V1 = SVOp->getOperand(0);
6758 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006759 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006760 MVT VT = SVOp->getValueType(0).getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00006761
Craig Topper7a9a28b2012-08-12 02:23:29 +00006762 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006763
Benjamin Kramer9c683542012-01-30 15:16:21 +00006764 std::pair<int, int> Locs[4];
6765 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006766 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006767
Evan Chengace3c172008-07-22 21:13:36 +00006768 unsigned NumHi = 0;
6769 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006770 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006771 int Idx = PermMask[i];
6772 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006773 Locs[i] = std::make_pair(-1, -1);
6774 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006775 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6776 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006777 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006778 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006779 NumLo++;
6780 } else {
6781 Locs[i] = std::make_pair(1, NumHi);
6782 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006783 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006784 NumHi++;
6785 }
6786 }
6787 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006788
Evan Chengace3c172008-07-22 21:13:36 +00006789 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006790 // If no more than two elements come from either vector. This can be
6791 // implemented with two shuffles. First shuffle gather the elements.
6792 // The second shuffle, which takes the first shuffle as both of its
6793 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006794 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006795
Benjamin Kramer9c683542012-01-30 15:16:21 +00006796 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006797
Benjamin Kramer9c683542012-01-30 15:16:21 +00006798 for (unsigned i = 0; i != 4; ++i)
6799 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006800 unsigned Idx = (i < 2) ? 0 : 4;
6801 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006802 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006803 }
Evan Chengace3c172008-07-22 21:13:36 +00006804
Nate Begeman9008ca62009-04-27 18:41:29 +00006805 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006806 }
6807
6808 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006809 // Otherwise, we must have three elements from one vector, call it X, and
6810 // one element from the other, call it Y. First, use a shufps to build an
6811 // intermediate vector with the one element from Y and the element from X
6812 // that will be in the same half in the final destination (the indexes don't
6813 // matter). Then, use a shufps to build the final vector, taking the half
6814 // containing the element from Y from the intermediate, and the other half
6815 // from X.
6816 if (NumHi == 3) {
6817 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006818 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006819 std::swap(V1, V2);
6820 }
6821
6822 // Find the element from V2.
6823 unsigned HiIndex;
6824 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006825 int Val = PermMask[HiIndex];
6826 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006827 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006828 if (Val >= 4)
6829 break;
6830 }
6831
Nate Begeman9008ca62009-04-27 18:41:29 +00006832 Mask1[0] = PermMask[HiIndex];
6833 Mask1[1] = -1;
6834 Mask1[2] = PermMask[HiIndex^1];
6835 Mask1[3] = -1;
6836 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006837
6838 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006839 Mask1[0] = PermMask[0];
6840 Mask1[1] = PermMask[1];
6841 Mask1[2] = HiIndex & 1 ? 6 : 4;
6842 Mask1[3] = HiIndex & 1 ? 4 : 6;
6843 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006844 }
Craig Topper69947b92012-04-23 06:57:04 +00006845
6846 Mask1[0] = HiIndex & 1 ? 2 : 0;
6847 Mask1[1] = HiIndex & 1 ? 0 : 2;
6848 Mask1[2] = PermMask[2];
6849 Mask1[3] = PermMask[3];
6850 if (Mask1[2] >= 0)
6851 Mask1[2] += 4;
6852 if (Mask1[3] >= 0)
6853 Mask1[3] += 4;
6854 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006855 }
6856
6857 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006858 int LoMask[] = { -1, -1, -1, -1 };
6859 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006860
Benjamin Kramer9c683542012-01-30 15:16:21 +00006861 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006862 unsigned MaskIdx = 0;
6863 unsigned LoIdx = 0;
6864 unsigned HiIdx = 2;
6865 for (unsigned i = 0; i != 4; ++i) {
6866 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006867 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006868 MaskIdx = 1;
6869 LoIdx = 0;
6870 HiIdx = 2;
6871 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006872 int Idx = PermMask[i];
6873 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006874 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006875 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006876 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006877 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006878 LoIdx++;
6879 } else {
6880 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006881 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006882 HiIdx++;
6883 }
6884 }
6885
Nate Begeman9008ca62009-04-27 18:41:29 +00006886 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6887 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006888 int MaskOps[] = { -1, -1, -1, -1 };
6889 for (unsigned i = 0; i != 4; ++i)
6890 if (Locs[i].first != -1)
6891 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006892 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006893}
6894
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006895static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006896 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006897 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006898
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006899 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6900 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006901 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6902 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6903 // BUILD_VECTOR (load), undef
6904 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006905
6906 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006907}
6908
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006909static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006910SDValue getMOVDDup(SDValue &Op, SDLoc &dl, SDValue V1, SelectionDAG &DAG) {
Evan Cheng835580f2010-10-07 20:50:20 +00006911 EVT VT = Op.getValueType();
6912
6913 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006914 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6915 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006916 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6917 V1, DAG));
6918}
6919
6920static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006921SDValue getMOVLowToHigh(SDValue &Op, SDLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006922 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006923 SDValue V1 = Op.getOperand(0);
6924 SDValue V2 = Op.getOperand(1);
6925 EVT VT = Op.getValueType();
6926
6927 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6928
Craig Topper1accb7e2012-01-10 06:54:16 +00006929 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006930 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6931
Evan Cheng0899f5c2011-08-31 02:05:24 +00006932 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6933 return DAG.getNode(ISD::BITCAST, dl, VT,
6934 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6935 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6936 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006937}
6938
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006939static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006940SDValue getMOVHighToLow(SDValue &Op, SDLoc &dl, SelectionDAG &DAG) {
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006941 SDValue V1 = Op.getOperand(0);
6942 SDValue V2 = Op.getOperand(1);
6943 EVT VT = Op.getValueType();
6944
6945 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6946 "unsupported shuffle type");
6947
6948 if (V2.getOpcode() == ISD::UNDEF)
6949 V2 = V1;
6950
6951 // v4i32 or v4f32
6952 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6953}
6954
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006955static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006956SDValue getMOVLP(SDValue &Op, SDLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006957 SDValue V1 = Op.getOperand(0);
6958 SDValue V2 = Op.getOperand(1);
6959 EVT VT = Op.getValueType();
6960 unsigned NumElems = VT.getVectorNumElements();
6961
6962 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6963 // operand of these instructions is only memory, so check if there's a
6964 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6965 // same masks.
6966 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006967
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006968 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006969 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006970 CanFoldLoad = true;
6971
6972 // When V1 is a load, it can be folded later into a store in isel, example:
6973 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6974 // turns into:
6975 // (MOVLPSmr addr:$src1, VR128:$src2)
6976 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006977 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006978 CanFoldLoad = true;
6979
Dan Gohman65fd6562011-11-03 21:49:52 +00006980 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006981 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006982 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006983 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6984
6985 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006986 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006987 if (SVOp->getMaskElt(1) != -1)
6988 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006989 }
6990
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006991 // movl and movlp will both match v2i64, but v2i64 is never matched by
6992 // movl earlier because we make it strict to avoid messing with the movlp load
6993 // folding logic (see the code above getMOVLP call). Match it here then,
6994 // this is horrible, but will stay like this until we move all shuffle
6995 // matching to x86 specific nodes. Note that for the 1st condition all
6996 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006997 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006998 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6999 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00007000 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007001 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007002 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007003 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007004
7005 assert(VT != MVT::v4i32 && "unsupported shuffle type");
7006
7007 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00007008 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007009 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007010}
7011
Michael Liaod9d09602012-10-23 17:34:00 +00007012// Reduce a vector shuffle to zext.
7013SDValue
Craig Topper00a312c2013-01-19 23:14:09 +00007014X86TargetLowering::LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
Michael Liaod9d09602012-10-23 17:34:00 +00007015 // PMOVZX is only available from SSE41.
7016 if (!Subtarget->hasSSE41())
7017 return SDValue();
7018
7019 EVT VT = Op.getValueType();
7020
7021 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007022 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00007023 return SDValue();
7024
7025 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007026 SDLoc DL(Op);
Michael Liaod9d09602012-10-23 17:34:00 +00007027 SDValue V1 = Op.getOperand(0);
7028 SDValue V2 = Op.getOperand(1);
7029 unsigned NumElems = VT.getVectorNumElements();
7030
7031 // Extending is an unary operation and the element type of the source vector
7032 // won't be equal to or larger than i64.
7033 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
7034 VT.getVectorElementType() == MVT::i64)
7035 return SDValue();
7036
7037 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
7038 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00007039 while ((1U << Shift) < NumElems) {
7040 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00007041 break;
7042 Shift += 1;
7043 // The maximal ratio is 8, i.e. from i8 to i64.
7044 if (Shift > 3)
7045 return SDValue();
7046 }
7047
7048 // Check the shuffle mask.
7049 unsigned Mask = (1U << Shift) - 1;
7050 for (unsigned i = 0; i != NumElems; ++i) {
7051 int EltIdx = SVOp->getMaskElt(i);
7052 if ((i & Mask) != 0 && EltIdx != -1)
7053 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00007054 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00007055 return SDValue();
7056 }
7057
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007058 LLVMContext *Context = DAG.getContext();
Michael Liaod9d09602012-10-23 17:34:00 +00007059 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007060 EVT NeVT = EVT::getIntegerVT(*Context, NBits);
7061 EVT NVT = EVT::getVectorVT(*Context, NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00007062
7063 if (!isTypeLegal(NVT))
7064 return SDValue();
7065
7066 // Simplify the operand as it's prepared to be fed into shuffle.
7067 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
7068 if (V1.getOpcode() == ISD::BITCAST &&
7069 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
7070 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
7071 V1.getOperand(0)
7072 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
7073 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
7074 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00007075 ConstantSDNode *CIdx =
7076 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00007077 // If it's foldable, i.e. normal load with single use, we will let code
7078 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00007079 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007080 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
7081 if (V.getValueSizeInBits() > V1.getValueSizeInBits()) {
7082 // The "ext_vec_elt" node is wider than the result node.
7083 // In this case we should extract subvector from V.
7084 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
7085 unsigned Ratio = V.getValueSizeInBits() / V1.getValueSizeInBits();
7086 EVT FullVT = V.getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00007087 EVT SubVecVT = EVT::getVectorVT(*Context,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007088 FullVT.getVectorElementType(),
7089 FullVT.getVectorNumElements()/Ratio);
Matt Arsenault225ed702013-05-18 00:21:46 +00007090 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007091 DAG.getIntPtrConstant(0));
7092 }
Michael Liaod9d09602012-10-23 17:34:00 +00007093 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007094 }
Michael Liaod9d09602012-10-23 17:34:00 +00007095 }
7096
7097 return DAG.getNode(ISD::BITCAST, DL, VT,
7098 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
7099}
7100
Nadav Rotem154819d2012-04-09 07:45:58 +00007101SDValue
7102X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007103 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper657a99c2013-01-19 23:36:09 +00007104 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007105 SDLoc dl(Op);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007106 SDValue V1 = Op.getOperand(0);
7107 SDValue V2 = Op.getOperand(1);
7108
7109 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00007110 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007111
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007112 // Handle splat operations
7113 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00007114 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00007115 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00007116 if (Broadcast.getNode())
7117 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007118 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007119
Michael Liaod9d09602012-10-23 17:34:00 +00007120 // Check integer expanding shuffles.
Craig Topper00a312c2013-01-19 23:14:09 +00007121 SDValue NewOp = LowerVectorIntExtend(Op, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00007122 if (NewOp.getNode())
7123 return NewOp;
7124
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007125 // If the shuffle can be profitably rewritten as a narrower shuffle, then
7126 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00007127 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
7128 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007129 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007130 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007131 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007132 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00007133 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007134 // FIXME: Figure out a cleaner way to do this.
7135 // Try to make use of movq to zero out the top part.
7136 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007137 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007138 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00007139 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00007140 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
7141 NewVT, true, false))
7142 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007143 DAG, Subtarget, dl);
7144 }
7145 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007146 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00007147 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00007148 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00007149 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
7150 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
7151 DAG, Subtarget, dl);
7152 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007153 }
7154 }
7155 return SDValue();
7156}
7157
Dan Gohman475871a2008-07-27 21:46:04 +00007158SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007159X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007160 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00007161 SDValue V1 = Op.getOperand(0);
7162 SDValue V2 = Op.getOperand(1);
Craig Topper657a99c2013-01-19 23:36:09 +00007163 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007164 SDLoc dl(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00007165 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007166 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007167 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00007168 bool V1IsSplat = false;
7169 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00007170 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007171 bool HasFp256 = Subtarget->hasFp256();
7172 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007173 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00007174 bool OptForSize = MF.getFunction()->getAttributes().
7175 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176
Craig Topper3426a3e2011-11-14 06:46:21 +00007177 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00007178
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007179 if (V1IsUndef && V2IsUndef)
7180 return DAG.getUNDEF(VT);
7181
7182 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00007183
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007184 // Vector shuffle lowering takes 3 steps:
7185 //
7186 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
7187 // narrowing and commutation of operands should be handled.
7188 // 2) Matching of shuffles with known shuffle masks to x86 target specific
7189 // shuffle nodes.
7190 // 3) Rewriting of unmatched masks into new generic shuffle operations,
7191 // so the shuffle can be broken into other shuffles and the legalizer can
7192 // try the lowering again.
7193 //
Craig Topper3426a3e2011-11-14 06:46:21 +00007194 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007195 // be matched during isel, all of them must be converted to a target specific
7196 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00007197
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007198 // Normalize the input vectors. Here splats, zeroed vectors, profitable
7199 // narrowing and commutation of operands should be handled. The actual code
7200 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00007201 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007202 if (NewOp.getNode())
7203 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00007204
Craig Topper5aaffa82012-02-19 02:53:47 +00007205 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
7206
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007207 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
7208 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007209 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007210 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007211 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007212 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00007213
Craig Topperdd637ae2012-02-19 05:41:45 +00007214 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00007215 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00007216 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007217
Craig Topperdd637ae2012-02-19 05:41:45 +00007218 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007219 return getMOVHighToLow(Op, dl, DAG);
7220
7221 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007222 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007223 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00007224 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007225
Craig Topper5aaffa82012-02-19 02:53:47 +00007226 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007227 // The actual implementation will match the mask in the if above and then
7228 // during isel it can match several different instructions, not only pshufd
7229 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00007230 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
7231 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007232
Craig Topper5aaffa82012-02-19 02:53:47 +00007233 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007234
Craig Topper1accb7e2012-01-10 06:54:16 +00007235 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007236 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
7237
Nadav Roteme4ccfef2012-12-07 19:01:13 +00007238 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
7239 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
7240 DAG);
7241
Craig Topperb3982da2011-12-31 23:50:21 +00007242 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00007243 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007244 }
Eric Christopherfd179292009-08-27 18:07:15 +00007245
Benjamin Kramera0de26c2013-05-17 14:48:34 +00007246 if (isPALIGNRMask(M, VT, Subtarget))
7247 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
7248 getShufflePALIGNRImmediate(SVOp),
7249 DAG);
7250
Evan Chengf26ffe92008-05-29 08:22:04 +00007251 // Check if this can be converted into a logical shift.
7252 bool isLeft = false;
7253 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00007254 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00007255 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00007256 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007257 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00007258 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00007259 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007260 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007261 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007262 }
Eric Christopherfd179292009-08-27 18:07:15 +00007263
Craig Topper5aaffa82012-02-19 02:53:47 +00007264 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007265 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00007266 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00007267 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007268 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007269 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
7270
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00007271 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007272 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
7273 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00007274 }
Eric Christopherfd179292009-08-27 18:07:15 +00007275
Nate Begeman9008ca62009-04-27 18:41:29 +00007276 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007277 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00007278 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00007279
Craig Topperdd637ae2012-02-19 05:41:45 +00007280 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007281 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007282
Craig Topperdd637ae2012-02-19 05:41:45 +00007283 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007284 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00007285
Craig Topperdd637ae2012-02-19 05:41:45 +00007286 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007287 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00007288
Craig Topperdd637ae2012-02-19 05:41:45 +00007289 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00007290 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007291
Craig Topperdd637ae2012-02-19 05:41:45 +00007292 if (ShouldXformToMOVHLPS(M, VT) ||
7293 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00007294 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007295
Evan Chengf26ffe92008-05-29 08:22:04 +00007296 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00007297 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00007298 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007299 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007300 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007301 }
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Evan Cheng9eca5e82006-10-25 21:49:50 +00007303 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00007304 // FIXME: This should also accept a bitcast of a splat? Be careful, not
7305 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00007306 V1IsSplat = isSplatVector(V1.getNode());
7307 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Chris Lattner8a594482007-11-25 00:24:49 +00007309 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00007310 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
7311 CommuteVectorShuffleMask(M, NumElems);
7312 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00007313 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007314 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00007315 }
7316
Craig Topperbeabc6c2011-12-05 06:56:46 +00007317 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007318 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00007319 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00007320 return V1;
7321 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
7322 // the instruction selector will not match, so get a canonical MOVL with
7323 // swapped operands to undo the commute.
7324 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00007325 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007326
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007327 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007328 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007329
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007330 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007331 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00007332
Evan Cheng9bbbb982006-10-25 20:48:19 +00007333 if (V2IsSplat) {
7334 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007335 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00007336 // new vector_shuffle with the corrected mask.p
7337 SmallVector<int, 8> NewMask(M.begin(), M.end());
7338 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007339 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007340 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007341 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007342 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007343 }
7344
Evan Cheng9eca5e82006-10-25 21:49:50 +00007345 if (Commuted) {
7346 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00007347 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00007348 CommuteVectorShuffleMask(M, NumElems);
7349 std::swap(V1, V2);
7350 std::swap(V1IsSplat, V2IsSplat);
7351 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007352
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007353 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007354 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007355
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007356 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007357 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007358 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007359
Nate Begeman9008ca62009-04-27 18:41:29 +00007360 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007361 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00007362 return CommuteVectorShuffle(SVOp, DAG);
7363
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007364 // The checks below are all present in isShuffleMaskLegal, but they are
7365 // inlined here right now to enable us to directly emit target specific
7366 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007367
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007368 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
7369 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00007370 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00007371 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007372 }
7373
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007374 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007375 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007376 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007377 DAG);
7378
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007379 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007380 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007381 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007382 DAG);
7383
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007384 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00007385 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00007386 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00007387
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007388 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007389 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007390 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007391 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007392
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007393 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007394 // Generate target specific nodes for 128 or 256-bit shuffles only
7395 // supported in the AVX instruction set.
7396 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007397
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007398 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007399 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007400 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7401
Craig Topper70b883b2011-11-28 10:14:51 +00007402 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007403 if (isVPERMILPMask(M, VT, HasFp256)) {
7404 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007405 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007406 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007407 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007408 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007409 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007410
Craig Topper70b883b2011-11-28 10:14:51 +00007411 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007412 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007413 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007414 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007415
Craig Topper1842ba02012-04-23 06:38:28 +00007416 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007417 if (BlendOp.getNode())
7418 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007419
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007420 if (V2IsUndef && HasInt256 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00007421 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007422 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00007423 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007424 }
Craig Topper92040742012-04-16 06:43:40 +00007425 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
7426 &permclMask[0], 8);
7427 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00007428 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00007429 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007430 }
Craig Topper095c5282012-04-15 23:48:57 +00007431
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007432 if (V2IsUndef && HasInt256 && (VT == MVT::v4i64 || VT == MVT::v4f64))
Craig Topper8325c112012-04-16 00:41:45 +00007433 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007434 getShuffleCLImmediate(SVOp), DAG);
7435
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007436 //===--------------------------------------------------------------------===//
7437 // Since no target specific shuffle was selected for this generic one,
7438 // lower it into other known shuffles. FIXME: this isn't true yet, but
7439 // this is the plan.
7440 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007441
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007442 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7443 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007444 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007445 if (NewOp.getNode())
7446 return NewOp;
7447 }
7448
7449 if (VT == MVT::v16i8) {
7450 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7451 if (NewOp.getNode())
7452 return NewOp;
7453 }
7454
Elena Demikhovsky41789462012-09-06 12:42:01 +00007455 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007456 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007457 if (NewOp.getNode())
7458 return NewOp;
7459 }
7460
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007461 // Handle all 128-bit wide vectors with 4 elements, and match them with
7462 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007463 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007464 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7465
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007466 // Handle general 256-bit shuffles
7467 if (VT.is256BitVector())
7468 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7469
Dan Gohman475871a2008-07-27 21:46:04 +00007470 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471}
7472
Craig Topperf84b7502013-01-20 00:50:58 +00007473static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007474 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007475 SDLoc dl(Op);
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007476
Craig Topper45e1c752013-01-20 00:38:18 +00007477 if (!Op.getOperand(0).getValueType().getSimpleVT().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007478 return SDValue();
7479
Duncan Sands83ec4b62008-06-06 12:08:01 +00007480 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007482 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007484 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007485 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007486 }
7487
7488 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007489 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7490 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7491 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7493 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007494 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007496 Op.getOperand(0)),
7497 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007499 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007501 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007502 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007503 }
7504
7505 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007506 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7507 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007508 // result has a single use which is a store or a bitcast to i32. And in
7509 // the case of a store, it's not worth it if the index is a constant 0,
7510 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007511 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007512 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007513 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007514 if ((User->getOpcode() != ISD::STORE ||
7515 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7516 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007517 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007519 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007521 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007522 Op.getOperand(0)),
7523 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007524 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007525 }
7526
7527 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007528 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007529 if (isa<ConstantSDNode>(Op.getOperand(1)))
7530 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007531 }
Dan Gohman475871a2008-07-27 21:46:04 +00007532 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007533}
7534
Dan Gohman475871a2008-07-27 21:46:04 +00007535SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007536X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7537 SelectionDAG &DAG) const {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007538 SDLoc dl(Op);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007539 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007540 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007541
David Greene74a579d2011-02-10 16:57:36 +00007542 SDValue Vec = Op.getOperand(0);
Craig Topper45e1c752013-01-20 00:38:18 +00007543 MVT VecVT = Vec.getValueType().getSimpleVT();
David Greene74a579d2011-02-10 16:57:36 +00007544
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007545 // If this is a 256-bit vector result, first extract the 128-bit vector and
7546 // then extract the element from the 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007547 if (VecVT.is256BitVector() || VecVT.is512BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007548 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007549 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7550
7551 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007552 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
Elena Demikhovsky83952512013-07-31 11:35:14 +00007553 EVT EltVT = VecVT.getVectorElementType();
David Greene74a579d2011-02-10 16:57:36 +00007554
Elena Demikhovsky83952512013-07-31 11:35:14 +00007555 unsigned ElemsPerChunk = 128 / EltVT.getSizeInBits();
7556
7557 //if (IdxVal >= NumElems/2)
7558 // IdxVal -= NumElems/2;
7559 IdxVal -= (IdxVal/ElemsPerChunk)*ElemsPerChunk;
David Greene74a579d2011-02-10 16:57:36 +00007560 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007561 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007562 }
7563
Craig Topper7a9a28b2012-08-12 02:23:29 +00007564 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007565
Craig Topperd0a31172012-01-10 06:37:29 +00007566 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007568 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007569 return Res;
7570 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007571
Craig Topper45e1c752013-01-20 00:38:18 +00007572 MVT VT = Op.getValueType().getSimpleVT();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007573 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007574 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007575 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007576 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007577 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7579 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007580 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007581 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007582 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007584 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007585 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007586 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007587 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007588 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007589 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007590 }
7591
7592 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007593 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594 if (Idx == 0)
7595 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007596
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007598 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007599 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007600 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007601 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007602 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007603 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007604 }
7605
7606 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007607 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7608 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7609 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007610 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007611 if (Idx == 0)
7612 return Op;
7613
7614 // UNPCKHPD the element to the lowest double word, then movsd.
7615 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7616 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007617 int Mask[2] = { 1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007618 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007619 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007620 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007621 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007622 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 }
7624
Dan Gohman475871a2008-07-27 21:46:04 +00007625 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626}
7627
Craig Topperf84b7502013-01-20 00:50:58 +00007628static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007629 MVT VT = Op.getValueType().getSimpleVT();
7630 MVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007631 SDLoc dl(Op);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007632
Dan Gohman475871a2008-07-27 21:46:04 +00007633 SDValue N0 = Op.getOperand(0);
7634 SDValue N1 = Op.getOperand(1);
7635 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007636
Craig Topper7a9a28b2012-08-12 02:23:29 +00007637 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007638 return SDValue();
7639
Dan Gohman8a55ce42009-09-23 21:02:20 +00007640 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007641 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007642 unsigned Opc;
7643 if (VT == MVT::v8i16)
7644 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007645 else if (VT == MVT::v16i8)
7646 Opc = X86ISD::PINSRB;
7647 else
7648 Opc = X86ISD::PINSRB;
7649
Nate Begeman14d12ca2008-02-11 04:19:36 +00007650 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7651 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 if (N1.getValueType() != MVT::i32)
7653 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7654 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007655 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007656 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007657 }
7658
7659 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007660 // Bits [7:6] of the constant are the source select. This will always be
7661 // zero here. The DAG Combiner may combine an extract_elt index into these
7662 // bits. For example (insert (extract, 3), 2) could be matched by putting
7663 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007664 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007665 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007666 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007667 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007668 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007669 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007671 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007672 }
7673
7674 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007675 // PINSR* works with constant index.
7676 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007677 }
Dan Gohman475871a2008-07-27 21:46:04 +00007678 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007679}
7680
Dan Gohman475871a2008-07-27 21:46:04 +00007681SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007682X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper45e1c752013-01-20 00:38:18 +00007683 MVT VT = Op.getValueType().getSimpleVT();
7684 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007685
Andrew Trickac6d9be2013-05-25 02:42:55 +00007686 SDLoc dl(Op);
David Greene6b381262011-02-09 15:32:06 +00007687 SDValue N0 = Op.getOperand(0);
7688 SDValue N1 = Op.getOperand(1);
7689 SDValue N2 = Op.getOperand(2);
7690
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007691 // If this is a 256-bit vector result, first extract the 128-bit vector,
7692 // insert the element into the extracted half and then place it back.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007693 if (VT.is256BitVector() || VT.is512BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007694 if (!isa<ConstantSDNode>(N2))
7695 return SDValue();
7696
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007697 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007698 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007699 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007700
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007701 // Insert the element into the desired half.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007702 unsigned NumEltsIn128 = 128/EltVT.getSizeInBits();
7703 unsigned IdxIn128 = IdxVal - (IdxVal/NumEltsIn128) * NumEltsIn128;
7704
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007705 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
Elena Demikhovsky83952512013-07-31 11:35:14 +00007706 DAG.getConstant(IdxIn128, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007707
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007708 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007709 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007710 }
7711
Craig Topperd0a31172012-01-10 06:37:29 +00007712 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007713 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7714
Dan Gohman8a55ce42009-09-23 21:02:20 +00007715 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007716 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007717
Dan Gohman8a55ce42009-09-23 21:02:20 +00007718 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007719 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7720 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007721 if (N1.getValueType() != MVT::i32)
7722 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7723 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007724 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007725 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726 }
Dan Gohman475871a2008-07-27 21:46:04 +00007727 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007728}
7729
Craig Topper55b24052012-09-11 06:15:32 +00007730static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007731 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007732 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00007733 MVT OpVT = Op.getValueType().getSimpleVT();
David Greene2fcdfb42011-02-10 23:11:29 +00007734
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007735 // If this is a 256-bit vector result, first insert into a 128-bit
7736 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007737 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007738 // Insert into a 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007739 unsigned SizeFactor = OpVT.getSizeInBits()/128;
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007740 EVT VT128 = EVT::getVectorVT(*Context,
7741 OpVT.getVectorElementType(),
Elena Demikhovsky83952512013-07-31 11:35:14 +00007742 OpVT.getVectorNumElements() / SizeFactor);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007743
7744 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7745
7746 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007747 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007748 }
7749
Craig Topperd77d2fe2012-04-29 20:22:05 +00007750 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007751 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007753
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007755 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007756 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007757 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007758}
7759
David Greene91585092011-01-26 15:38:49 +00007760// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7761// a simple subregister reference or explicit instructions to grab
7762// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007763static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7764 SelectionDAG &DAG) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007765 SDLoc dl(Op);
7766 SDValue In = Op.getOperand(0);
7767 SDValue Idx = Op.getOperand(1);
7768 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7769 EVT ResVT = Op.getValueType();
7770 EVT InVT = In.getValueType();
David Greenea5f26012011-02-07 19:36:54 +00007771
Elena Demikhovsky83952512013-07-31 11:35:14 +00007772 if (Subtarget->hasFp256()) {
7773 if (ResVT.is128BitVector() &&
7774 (InVT.is256BitVector() || InVT.is512BitVector()) &&
Craig Topperb14940a2012-04-22 20:55:18 +00007775 isa<ConstantSDNode>(Idx)) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007776 return Extract128BitVector(In, IdxVal, DAG, dl);
7777 }
7778 if (ResVT.is256BitVector() && InVT.is512BitVector() &&
7779 isa<ConstantSDNode>(Idx)) {
7780 return Extract256BitVector(In, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007781 }
David Greene91585092011-01-26 15:38:49 +00007782 }
7783 return SDValue();
7784}
7785
David Greenecfe33c42011-01-26 19:13:22 +00007786// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7787// simple superregister reference or explicit instructions to insert
7788// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007789static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7790 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007791 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007792 SDLoc dl(Op.getNode());
David Greenecfe33c42011-01-26 19:13:22 +00007793 SDValue Vec = Op.getNode()->getOperand(0);
7794 SDValue SubVec = Op.getNode()->getOperand(1);
7795 SDValue Idx = Op.getNode()->getOperand(2);
7796
Elena Demikhovsky83952512013-07-31 11:35:14 +00007797 if ((Op.getNode()->getValueType(0).is256BitVector() ||
7798 Op.getNode()->getValueType(0).is512BitVector()) &&
Craig Topper7a9a28b2012-08-12 02:23:29 +00007799 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007800 isa<ConstantSDNode>(Idx)) {
7801 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7802 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007803 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00007804
7805 if (Op.getNode()->getValueType(0).is512BitVector() &&
7806 SubVec.getNode()->getValueType(0).is256BitVector() &&
7807 isa<ConstantSDNode>(Idx)) {
7808 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7809 return Insert256BitVector(Vec, SubVec, IdxVal, DAG, dl);
7810 }
David Greenecfe33c42011-01-26 19:13:22 +00007811 }
7812 return SDValue();
7813}
7814
Bill Wendling056292f2008-09-16 21:48:12 +00007815// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7816// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7817// one of the above mentioned nodes. It has to be wrapped because otherwise
7818// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7819// be used to form addressing mode. These wrapped nodes will be selected
7820// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007821SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007822X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007823 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007824
Chris Lattner41621a22009-06-26 19:22:52 +00007825 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7826 // global base reg.
7827 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007828 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007829 CodeModel::Model M = getTargetMachine().getCodeModel();
7830
Chris Lattner4f066492009-07-11 20:29:19 +00007831 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007832 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007833 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007834 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007835 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007836 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007837 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007838
Evan Cheng1606e8e2009-03-13 07:51:59 +00007839 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007840 CP->getAlignment(),
7841 CP->getOffset(), OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007842 SDLoc DL(CP);
Chris Lattner18c59872009-06-27 04:16:01 +00007843 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007844 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007845 if (OpFlag) {
7846 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007847 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007848 SDLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007849 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850 }
7851
7852 return Result;
7853}
7854
Dan Gohmand858e902010-04-17 15:26:15 +00007855SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007856 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007857
Chris Lattner18c59872009-06-27 04:16:01 +00007858 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7859 // global base reg.
7860 unsigned char OpFlag = 0;
7861 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007862 CodeModel::Model M = getTargetMachine().getCodeModel();
7863
Chris Lattner4f066492009-07-11 20:29:19 +00007864 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007866 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007867 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007868 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007869 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007870 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007871
Chris Lattner18c59872009-06-27 04:16:01 +00007872 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7873 OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007874 SDLoc DL(JT);
Chris Lattner18c59872009-06-27 04:16:01 +00007875 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007876
Chris Lattner18c59872009-06-27 04:16:01 +00007877 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007878 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007879 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7880 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007881 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007882 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007883
Chris Lattner18c59872009-06-27 04:16:01 +00007884 return Result;
7885}
7886
7887SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007888X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007889 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007890
Chris Lattner18c59872009-06-27 04:16:01 +00007891 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7892 // global base reg.
7893 unsigned char OpFlag = 0;
7894 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007895 CodeModel::Model M = getTargetMachine().getCodeModel();
7896
Chris Lattner4f066492009-07-11 20:29:19 +00007897 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007898 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7899 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7900 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007901 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007902 } else if (Subtarget->isPICStyleGOT()) {
7903 OpFlag = X86II::MO_GOT;
7904 } else if (Subtarget->isPICStyleStubPIC()) {
7905 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7906 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7907 OpFlag = X86II::MO_DARWIN_NONLAZY;
7908 }
Eric Christopherfd179292009-08-27 18:07:15 +00007909
Chris Lattner18c59872009-06-27 04:16:01 +00007910 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007911
Andrew Trickac6d9be2013-05-25 02:42:55 +00007912 SDLoc DL(Op);
Chris Lattner18c59872009-06-27 04:16:01 +00007913 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007914
Chris Lattner18c59872009-06-27 04:16:01 +00007915 // With PIC, the address is actually $g + Offset.
7916 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007917 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007918 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7919 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007920 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007921 Result);
7922 }
Eric Christopherfd179292009-08-27 18:07:15 +00007923
Eli Friedman586272d2011-08-11 01:48:05 +00007924 // For symbols that require a load from a stub to get the address, emit the
7925 // load.
7926 if (isGlobalStubReference(OpFlag))
7927 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007928 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007929
Chris Lattner18c59872009-06-27 04:16:01 +00007930 return Result;
7931}
7932
Dan Gohman475871a2008-07-27 21:46:04 +00007933SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007934X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007935 // Create the TargetBlockAddressAddress node.
7936 unsigned char OpFlags =
7937 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007938 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007939 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007940 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007941 SDLoc dl(Op);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007942 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7943 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007944
Dan Gohmanf705adb2009-10-30 01:28:02 +00007945 if (Subtarget->isPICStyleRIPRel() &&
7946 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007947 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7948 else
7949 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007950
Dan Gohman29cbade2009-11-20 23:18:13 +00007951 // With PIC, the address is actually $g + Offset.
7952 if (isGlobalRelativeToPICBase(OpFlags)) {
7953 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7954 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7955 Result);
7956 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007957
7958 return Result;
7959}
7960
7961SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00007962X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00007963 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007964 // Create the TargetGlobalAddress node, folding in the constant
7965 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007966 unsigned char OpFlags =
7967 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007968 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007969 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007970 if (OpFlags == X86II::MO_NO_FLAG &&
7971 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007972 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007973 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007974 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007975 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007976 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007977 }
Eric Christopherfd179292009-08-27 18:07:15 +00007978
Chris Lattner4f066492009-07-11 20:29:19 +00007979 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007980 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007981 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7982 else
7983 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007984
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007985 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007986 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007987 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7988 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007989 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007990 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007991
Chris Lattner36c25012009-07-10 07:34:39 +00007992 // For globals that require a load from a stub to get the address, emit the
7993 // load.
7994 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007995 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007996 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007997
Dan Gohman6520e202008-10-18 02:06:02 +00007998 // If there was a non-zero offset that we didn't fold, create an explicit
7999 // addition for it.
8000 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00008001 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00008002 DAG.getConstant(Offset, getPointerTy()));
8003
Evan Cheng0db9fe62006-04-25 20:13:52 +00008004 return Result;
8005}
8006
Evan Chengda43bcf2008-09-24 00:05:32 +00008007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008008X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00008009 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008010 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008011 return LowerGlobalAddress(GV, SDLoc(Op), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00008012}
8013
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008014static SDValue
8015GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00008016 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008017 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008018 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008019 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008020 SDLoc dl(GA);
Devang Patel0d881da2010-07-06 22:08:15 +00008021 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008022 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008023 GA->getOffset(),
8024 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008025
8026 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
8027 : X86ISD::TLSADDR;
8028
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008029 if (InFlag) {
8030 SDValue Ops[] = { Chain, TGA, *InFlag };
Michael Liao0ee17002013-04-19 04:03:37 +00008031 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008032 } else {
8033 SDValue Ops[] = { Chain, TGA };
Michael Liao0ee17002013-04-19 04:03:37 +00008034 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008035 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008036
8037 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00008038 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008039
Rafael Espindola15f1b662009-04-24 12:59:40 +00008040 SDValue Flag = Chain.getValue(1);
8041 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008042}
8043
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008044// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008045static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008046LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008047 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00008048 SDValue InFlag;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008049 SDLoc dl(GA); // ? function entry point might be better
Dale Johannesendd64c412009-02-04 00:33:20 +00008050 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00008051 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008052 SDLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008053 InFlag = Chain.getValue(1);
8054
Chris Lattnerb903bed2009-06-26 21:20:29 +00008055 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008056}
8057
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008058// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008059static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008060LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008061 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008062 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
8063 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008064}
8065
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008066static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
8067 SelectionDAG &DAG,
8068 const EVT PtrVT,
8069 bool is64Bit) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008070 SDLoc dl(GA);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008071
8072 // Get the start address of the TLS block for this module.
8073 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
8074 .getInfo<X86MachineFunctionInfo>();
8075 MFI->incNumLocalDynamicTLSAccesses();
8076
8077 SDValue Base;
8078 if (is64Bit) {
8079 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
8080 X86II::MO_TLSLD, /*LocalDynamic=*/true);
8081 } else {
8082 SDValue InFlag;
8083 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008084 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT), InFlag);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008085 InFlag = Chain.getValue(1);
8086 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
8087 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
8088 }
8089
8090 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
8091 // of Base.
8092
8093 // Build x@dtpoff.
8094 unsigned char OperandFlags = X86II::MO_DTPOFF;
8095 unsigned WrapperKind = X86ISD::Wrapper;
8096 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8097 GA->getValueType(0),
8098 GA->getOffset(), OperandFlags);
8099 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
8100
8101 // Add x@dtpoff with the base.
8102 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
8103}
8104
Hans Wennborg228756c2012-05-11 10:11:01 +00008105// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00008106static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008107 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008108 bool is64Bit, bool isPIC) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008109 SDLoc dl(GA);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008110
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008111 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
8112 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
8113 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00008114
Michael J. Spencerec38de22010-10-10 22:04:20 +00008115 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008116 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008117 MachinePointerInfo(Ptr),
8118 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00008119
Chris Lattnerb903bed2009-06-26 21:20:29 +00008120 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008121 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
8122 // initialexec.
8123 unsigned WrapperKind = X86ISD::Wrapper;
8124 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008125 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00008126 } else if (model == TLSModel::InitialExec) {
8127 if (is64Bit) {
8128 OperandFlags = X86II::MO_GOTTPOFF;
8129 WrapperKind = X86ISD::WrapperRIP;
8130 } else {
8131 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
8132 }
Chris Lattner18c59872009-06-27 04:16:01 +00008133 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00008134 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00008135 }
Eric Christopherfd179292009-08-27 18:07:15 +00008136
Hans Wennborg228756c2012-05-11 10:11:01 +00008137 // emit "addl x@ntpoff,%eax" (local exec)
8138 // or "addl x@indntpoff,%eax" (initial exec)
8139 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00008140 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00008141 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008142 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008143 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008144
Hans Wennborg228756c2012-05-11 10:11:01 +00008145 if (model == TLSModel::InitialExec) {
8146 if (isPIC && !is64Bit) {
8147 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008148 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT),
Hans Wennborg228756c2012-05-11 10:11:01 +00008149 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00008150 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00008151
8152 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
8153 MachinePointerInfo::getGOT(), false, false, false,
8154 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00008155 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008156
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008157 // The address of the thread local variable is the add of the thread
8158 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00008159 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008160}
8161
Dan Gohman475871a2008-07-27 21:46:04 +00008162SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008163X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00008164
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008165 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00008166 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00008167
Eric Christopher30ef0e52010-06-03 04:07:48 +00008168 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00008169 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008170
Eric Christopher30ef0e52010-06-03 04:07:48 +00008171 switch (model) {
8172 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00008173 if (Subtarget->is64Bit())
8174 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
8175 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008176 case TLSModel::LocalDynamic:
8177 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
8178 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008179 case TLSModel::InitialExec:
8180 case TLSModel::LocalExec:
8181 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008182 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00008183 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008184 }
Craig Toppere8eb1162012-04-23 03:26:18 +00008185 llvm_unreachable("Unknown TLS model.");
8186 }
8187
8188 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00008189 // Darwin only has one model of TLS. Lower to that.
8190 unsigned char OpFlag = 0;
8191 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
8192 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008193
Eric Christopher30ef0e52010-06-03 04:07:48 +00008194 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
8195 // global base reg.
8196 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
8197 !Subtarget->is64Bit();
8198 if (PIC32)
8199 OpFlag = X86II::MO_TLVP_PIC_BASE;
8200 else
8201 OpFlag = X86II::MO_TLVP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008202 SDLoc DL(Op);
Devang Patel0d881da2010-07-06 22:08:15 +00008203 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00008204 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008205 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008206 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008207
Eric Christopher30ef0e52010-06-03 04:07:48 +00008208 // With PIC32, the address is actually $g + Offset.
8209 if (PIC32)
8210 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8211 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008212 SDLoc(), getPointerTy()),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008213 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008214
Eric Christopher30ef0e52010-06-03 04:07:48 +00008215 // Lowering the machine isd will make sure everything is in the right
8216 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008217 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008218 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00008219 SDValue Args[] = { Chain, Offset };
8220 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008221
Eric Christopher30ef0e52010-06-03 04:07:48 +00008222 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
8223 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8224 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008225
Eric Christopher30ef0e52010-06-03 04:07:48 +00008226 // And our return value (tls address) is in the standard call return value
8227 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008228 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00008229 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
8230 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00008231 }
8232
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008233 if (Subtarget->isTargetWindows() || Subtarget->isTargetMingw()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008234 // Just use the implicit TLS architecture
8235 // Need to generate someting similar to:
8236 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
8237 // ; from TEB
8238 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
8239 // mov rcx, qword [rdx+rcx*8]
8240 // mov eax, .tls$:tlsvar
8241 // [rax+rcx] contains the address
8242 // Windows 64bit: gs:0x58
8243 // Windows 32bit: fs:__tls_array
8244
8245 // If GV is an alias then use the aliasee for determining
8246 // thread-localness.
8247 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
8248 GV = GA->resolveAliasedGlobal(false);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008249 SDLoc dl(GA);
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008250 SDValue Chain = DAG.getEntryNode();
8251
8252 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008253 // %gs:0x58 (64-bit). On MinGW, __tls_array is not available, so directly
8254 // use its literal value of 0x2C.
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008255 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
8256 ? Type::getInt8PtrTy(*DAG.getContext(),
8257 256)
8258 : Type::getInt32PtrTy(*DAG.getContext(),
8259 257));
8260
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008261 SDValue TlsArray = Subtarget->is64Bit() ? DAG.getIntPtrConstant(0x58) :
8262 (Subtarget->isTargetMingw() ? DAG.getIntPtrConstant(0x2C) :
8263 DAG.getExternalSymbol("_tls_array", getPointerTy()));
8264
8265 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain, TlsArray,
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008266 MachinePointerInfo(Ptr),
8267 false, false, false, 0);
8268
8269 // Load the _tls_index variable
8270 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
8271 if (Subtarget->is64Bit())
8272 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
8273 IDX, MachinePointerInfo(), MVT::i32,
8274 false, false, 0);
8275 else
8276 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
8277 false, false, false, 0);
8278
Chandler Carruth426c2bf2012-11-01 09:14:31 +00008279 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00008280 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008281 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
8282
8283 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
8284 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
8285 false, false, false, 0);
8286
8287 // Get the offset of start of .tls section
8288 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8289 GA->getValueType(0),
8290 GA->getOffset(), X86II::MO_SECREL);
8291 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
8292
8293 // The address of the thread local variable is the add of the thread
8294 // pointer with the offset of the variable.
8295 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008296 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008297
David Blaikie4d6ccb52012-01-20 21:51:11 +00008298 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008299}
8300
Chad Rosierb90d2a92012-01-03 23:19:12 +00008301/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
8302/// and take a 2 x i32 value to shift plus a shift amount.
8303SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00008304 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00008305 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00008306 unsigned VTBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008307 SDLoc dl(Op);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008308 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00008309 SDValue ShOpLo = Op.getOperand(0);
8310 SDValue ShOpHi = Op.getOperand(1);
8311 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00008312 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00008313 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00008314 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00008315
Dan Gohman475871a2008-07-27 21:46:04 +00008316 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008317 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008318 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
8319 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008320 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008321 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
8322 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008323 }
Evan Chenge3413162006-01-09 18:33:28 +00008324
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
8326 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00008327 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00008328 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00008329
Dan Gohman475871a2008-07-27 21:46:04 +00008330 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00008331 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00008332 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
8333 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00008334
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008335 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008336 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8337 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008338 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008339 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8340 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008341 }
8342
Dan Gohman475871a2008-07-27 21:46:04 +00008343 SDValue Ops[2] = { Lo, Hi };
Michael Liao0ee17002013-04-19 04:03:37 +00008344 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008345}
Evan Chenga3195e82006-01-12 22:54:21 +00008346
Dan Gohmand858e902010-04-17 15:26:15 +00008347SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
8348 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008349 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00008350
Dale Johannesen0488fb62010-09-30 23:57:10 +00008351 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008352 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008353
Owen Anderson825b72b2009-08-11 20:47:22 +00008354 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00008355 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00008356
Eli Friedman36df4992009-05-27 00:47:34 +00008357 // These are really Legal; return the operand so the caller accepts it as
8358 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00008360 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00008361 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00008362 Subtarget->is64Bit()) {
8363 return Op;
8364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008365
Andrew Trickac6d9be2013-05-25 02:42:55 +00008366 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008367 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008368 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00008369 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008370 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00008371 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00008372 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008373 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008374 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008375 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
8376}
Evan Cheng0db9fe62006-04-25 20:13:52 +00008377
Owen Andersone50ed302009-08-10 22:56:29 +00008378SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008379 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00008380 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008381 // Build the FILD
Andrew Trickac6d9be2013-05-25 02:42:55 +00008382 SDLoc DL(Op);
Chris Lattner5a88b832007-02-25 07:10:00 +00008383 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00008384 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008385 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008386 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00008387 else
Owen Anderson825b72b2009-08-11 20:47:22 +00008388 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008389
Chris Lattner492a43e2010-09-22 01:28:21 +00008390 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008391
Stuart Hastings84be9582011-06-02 15:57:11 +00008392 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
8393 MachineMemOperand *MMO;
8394 if (FI) {
8395 int SSFI = FI->getIndex();
8396 MMO =
8397 DAG.getMachineFunction()
8398 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8399 MachineMemOperand::MOLoad, ByteSize, ByteSize);
8400 } else {
8401 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
8402 StackSlot = StackSlot.getOperand(1);
8403 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008404 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008405 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
8406 X86ISD::FILD, DL,
8407 Tys, Ops, array_lengthof(Ops),
8408 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008409
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008410 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008411 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008412 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008413
8414 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8415 // shouldn't be necessary except that RFP cannot be live across
8416 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008417 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008418 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8419 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008420 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008421 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008422 SDValue Ops[] = {
8423 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8424 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008425 MachineMemOperand *MMO =
8426 DAG.getMachineFunction()
8427 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008428 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008429
Chris Lattner492a43e2010-09-22 01:28:21 +00008430 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8431 Ops, array_lengthof(Ops),
8432 Op.getValueType(), MMO);
8433 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008434 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008435 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008436 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008437
Evan Cheng0db9fe62006-04-25 20:13:52 +00008438 return Result;
8439}
8440
Bill Wendling8b8a6362009-01-17 03:56:04 +00008441// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008442SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8443 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008444 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008445 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008446 movq %rax, %xmm0
8447 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8448 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8449 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008450 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008451 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008452 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008453 addpd %xmm1, %xmm0
8454 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008455 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008456
Andrew Trickac6d9be2013-05-25 02:42:55 +00008457 SDLoc dl(Op);
Owen Andersona90b3dc2009-07-15 21:51:10 +00008458 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008459
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008460 // Build some magic constants.
Craig Topperda129a22013-07-15 06:54:12 +00008461 static const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
Chris Lattner7302d802012-02-06 21:56:39 +00008462 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008463 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008464
Chris Lattner97484792012-01-25 09:56:22 +00008465 SmallVector<Constant*,2> CV1;
8466 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008467 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8468 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008469 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008470 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8471 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008472 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008473 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008474
Bill Wendling397ae212012-01-05 02:13:20 +00008475 // Load the 64-bit value into an XMM register.
8476 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8477 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008478 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008479 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008480 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008481 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8482 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8483 CLod0);
8484
Owen Anderson825b72b2009-08-11 20:47:22 +00008485 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008486 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008487 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008488 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008489 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008490 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008491
Craig Topperd0a31172012-01-10 06:37:29 +00008492 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008493 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8494 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8495 } else {
8496 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8497 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8498 S2F, 0x4E, DAG);
8499 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8500 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8501 Sub);
8502 }
8503
8504 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008505 DAG.getIntPtrConstant(0));
8506}
8507
Bill Wendling8b8a6362009-01-17 03:56:04 +00008508// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008509SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8510 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008511 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008512 // FP constant to bias correct the final result.
8513 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008515
8516 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008517 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008518 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008519
Eli Friedmanf3704762011-08-29 21:15:46 +00008520 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008521 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008522
Owen Anderson825b72b2009-08-11 20:47:22 +00008523 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008524 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008525 DAG.getIntPtrConstant(0));
8526
8527 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008528 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008529 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008530 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008531 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008532 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008533 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008534 MVT::v2f64, Bias)));
8535 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008536 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008537 DAG.getIntPtrConstant(0));
8538
8539 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008540 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008541
8542 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008543 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008544
Craig Topper69947b92012-04-23 06:57:04 +00008545 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008546 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008547 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008548 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008549 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008550
8551 // Handle final rounding.
8552 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008553}
8554
Michael Liaoa7554632012-10-23 17:36:08 +00008555SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8556 SelectionDAG &DAG) const {
8557 SDValue N0 = Op.getOperand(0);
8558 EVT SVT = N0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008559 SDLoc dl(Op);
Michael Liaoa7554632012-10-23 17:36:08 +00008560
8561 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8562 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8563 "Custom UINT_TO_FP is not supported!");
8564
Craig Topperb99bafe2013-01-21 06:21:54 +00008565 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8566 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008567 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8568 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8569}
8570
Dan Gohmand858e902010-04-17 15:26:15 +00008571SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8572 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008573 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008574 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008575
Michael Liaoa7554632012-10-23 17:36:08 +00008576 if (Op.getValueType().isVector())
8577 return lowerUINT_TO_FP_vec(Op, DAG);
8578
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008579 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008580 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8581 // the optimization here.
8582 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008583 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008584
Owen Andersone50ed302009-08-10 22:56:29 +00008585 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008586 EVT DstVT = Op.getValueType();
8587 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008588 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008589 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008590 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008591 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008592 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008593
8594 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008595 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008596 if (SrcVT == MVT::i32) {
8597 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8598 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8599 getPointerTy(), StackSlot, WordOff);
8600 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008601 StackSlot, MachinePointerInfo(),
8602 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008603 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008604 OffsetSlot, MachinePointerInfo(),
8605 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008606 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8607 return Fild;
8608 }
8609
8610 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8611 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008612 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008613 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008614 // For i64 source, we need to add the appropriate power of 2 if the input
8615 // was negative. This is the same as the optimization in
8616 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8617 // we must be careful to do the computation in x87 extended precision, not
8618 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008619 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8620 MachineMemOperand *MMO =
8621 DAG.getMachineFunction()
8622 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8623 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008624
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008625 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8626 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Michael Liao0ee17002013-04-19 04:03:37 +00008627 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops,
8628 array_lengthof(Ops), MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008629
8630 APInt FF(32, 0x5F800000ULL);
8631
8632 // Check whether the sign bit is set.
Matt Arsenault225ed702013-05-18 00:21:46 +00008633 SDValue SignSet = DAG.getSetCC(dl,
8634 getSetCCResultType(*DAG.getContext(), MVT::i64),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008635 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8636 ISD::SETLT);
8637
8638 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8639 SDValue FudgePtr = DAG.getConstantPool(
8640 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8641 getPointerTy());
8642
8643 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8644 SDValue Zero = DAG.getIntPtrConstant(0);
8645 SDValue Four = DAG.getIntPtrConstant(4);
8646 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8647 Zero, Four);
8648 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8649
8650 // Load the value out, extending it from f32 to f80.
8651 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008652 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008653 FudgePtr, MachinePointerInfo::getConstantPool(),
8654 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008655 // Extend everything to 80 bits to force it to be done on x87.
8656 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8657 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008658}
8659
Craig Topperb99bafe2013-01-21 06:21:54 +00008660std::pair<SDValue,SDValue>
8661X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8662 bool IsSigned, bool IsReplace) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008663 SDLoc DL(Op);
Eli Friedman948e95a2009-05-23 09:59:16 +00008664
Owen Andersone50ed302009-08-10 22:56:29 +00008665 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008666
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008667 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8669 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008670 }
8671
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8673 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008674 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008675
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008676 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008678 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008679 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008680 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008681 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008682 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008683 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008684
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008685 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8686 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008687 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008688 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008689 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008690 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008691
Evan Cheng0db9fe62006-04-25 20:13:52 +00008692 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008693 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8694 Opc = X86ISD::WIN_FTOL;
8695 else
8696 switch (DstTy.getSimpleVT().SimpleTy) {
8697 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8698 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8699 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8700 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8701 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008702
Dan Gohman475871a2008-07-27 21:46:04 +00008703 SDValue Chain = DAG.getEntryNode();
8704 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008705 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008706 // FIXME This causes a redundant load/store if the SSE-class value is already
8707 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008708 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008709 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008710 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008711 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008712 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008713 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008714 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008715 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008716 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008717
Chris Lattner492a43e2010-09-22 01:28:21 +00008718 MachineMemOperand *MMO =
8719 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8720 MachineMemOperand::MOLoad, MemSize, MemSize);
Michael Liao0ee17002013-04-19 04:03:37 +00008721 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops,
8722 array_lengthof(Ops), DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008723 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008724 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008725 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8726 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008727
Chris Lattner07290932010-09-22 01:05:16 +00008728 MachineMemOperand *MMO =
8729 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8730 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008731
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008732 if (Opc != X86ISD::WIN_FTOL) {
8733 // Build the FP_TO_INT*_IN_MEM
8734 SDValue Ops[] = { Chain, Value, StackSlot };
8735 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +00008736 Ops, array_lengthof(Ops), DstTy,
8737 MMO);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008738 return std::make_pair(FIST, StackSlot);
8739 } else {
8740 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8741 DAG.getVTList(MVT::Other, MVT::Glue),
8742 Chain, Value);
8743 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8744 MVT::i32, ftol.getValue(1));
8745 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8746 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008747 SDValue Ops[] = { eax, edx };
8748 SDValue pair = IsReplace
Michael Liao0ee17002013-04-19 04:03:37 +00008749 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, array_lengthof(Ops))
8750 : DAG.getMergeValues(Ops, array_lengthof(Ops), DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008751 return std::make_pair(pair, SDValue());
8752 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008753}
8754
Nadav Rotem0509db22012-12-28 05:45:24 +00008755static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8756 const X86Subtarget *Subtarget) {
Craig Toppera080daf2013-01-20 21:50:27 +00008757 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem0509db22012-12-28 05:45:24 +00008758 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008759 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008760 SDLoc dl(Op);
Nadav Rotem0509db22012-12-28 05:45:24 +00008761
8762 // Optimize vectors in AVX mode:
8763 //
8764 // v8i16 -> v8i32
8765 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8766 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8767 // Concat upper and lower parts.
8768 //
8769 // v4i32 -> v4i64
8770 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8771 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8772 // Concat upper and lower parts.
8773 //
8774
8775 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8776 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8777 return SDValue();
8778
8779 if (Subtarget->hasInt256())
8780 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8781
8782 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8783 SDValue Undef = DAG.getUNDEF(InVT);
8784 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8785 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8786 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8787
Craig Toppera080daf2013-01-20 21:50:27 +00008788 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008789 VT.getVectorNumElements()/2);
8790
8791 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8792 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8793
8794 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8795}
8796
8797SDValue X86TargetLowering::LowerANY_EXTEND(SDValue Op,
8798 SelectionDAG &DAG) const {
8799 if (Subtarget->hasFp256()) {
8800 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8801 if (Res.getNode())
8802 return Res;
8803 }
8804
8805 return SDValue();
8806}
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008807SDValue X86TargetLowering::LowerZERO_EXTEND(SDValue Op,
8808 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008809 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008810 MVT VT = Op.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008811 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008812 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008813
Nadav Rotem0509db22012-12-28 05:45:24 +00008814 if (Subtarget->hasFp256()) {
8815 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8816 if (Res.getNode())
8817 return Res;
8818 }
8819
Michael Liaoa7554632012-10-23 17:36:08 +00008820 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8821 VT.getVectorNumElements() != SVT.getVectorNumElements())
8822 return SDValue();
8823
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008824 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008825
8826 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008827 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008828 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8829
8830 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8831 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8832 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008833 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8834 DAG.getUNDEF(MVT::v8i16),
8835 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008836
8837 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8838}
8839
Craig Topperd713c0f2013-01-20 21:34:37 +00008840SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008841 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008842 MVT VT = Op.getValueType().getSimpleVT();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008843 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008844 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaobedcbd42012-10-16 18:14:11 +00008845
Nadav Rotem3c22a442012-12-27 07:45:10 +00008846 if ((VT == MVT::v4i32) && (SVT == MVT::v4i64)) {
8847 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8848 if (Subtarget->hasInt256()) {
8849 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
8850 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
8851 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
8852 ShufMask);
8853 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
8854 DAG.getIntPtrConstant(0));
8855 }
8856
8857 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
8858 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8859 DAG.getIntPtrConstant(0));
8860 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8861 DAG.getIntPtrConstant(2));
8862
8863 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8864 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8865
8866 // The PSHUFD mask:
8867 static const int ShufMask1[] = {0, 2, 0, 0};
8868 SDValue Undef = DAG.getUNDEF(VT);
8869 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
8870 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
8871
8872 // The MOVLHPS mask:
8873 static const int ShufMask2[] = {0, 1, 4, 5};
8874 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
8875 }
8876
8877 if ((VT == MVT::v8i16) && (SVT == MVT::v8i32)) {
8878 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
8879 if (Subtarget->hasInt256()) {
8880 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
8881
8882 SmallVector<SDValue,32> pshufbMask;
8883 for (unsigned i = 0; i < 2; ++i) {
8884 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
8885 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
8886 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
8887 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
8888 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
8889 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
8890 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
8891 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
8892 for (unsigned j = 0; j < 8; ++j)
8893 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
8894 }
8895 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
8896 &pshufbMask[0], 32);
8897 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
8898 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
8899
8900 static const int ShufMask[] = {0, 2, -1, -1};
8901 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
8902 &ShufMask[0]);
8903 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8904 DAG.getIntPtrConstant(0));
8905 return DAG.getNode(ISD::BITCAST, DL, VT, In);
8906 }
8907
8908 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8909 DAG.getIntPtrConstant(0));
8910
8911 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8912 DAG.getIntPtrConstant(4));
8913
8914 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
8915 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
8916
8917 // The PSHUFB mask:
8918 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
8919 -1, -1, -1, -1, -1, -1, -1, -1};
8920
8921 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
8922 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
8923 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
8924
8925 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8926 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8927
8928 // The MOVLHPS Mask:
8929 static const int ShufMask2[] = {0, 1, 4, 5};
8930 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
8931 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
8932 }
8933
8934 // Handle truncation of V256 to V128 using shuffles.
8935 if (!VT.is128BitVector() || !SVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00008936 return SDValue();
8937
Nadav Rotem3c22a442012-12-27 07:45:10 +00008938 assert(VT.getVectorNumElements() != SVT.getVectorNumElements() &&
8939 "Invalid op");
8940 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008941
8942 unsigned NumElems = VT.getVectorNumElements();
8943 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8944 NumElems * 2);
8945
Michael Liaobedcbd42012-10-16 18:14:11 +00008946 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8947 // Prepare truncation shuffle mask
8948 for (unsigned i = 0; i != NumElems; ++i)
8949 MaskVec[i] = i * 2;
8950 SDValue V = DAG.getVectorShuffle(NVT, DL,
8951 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8952 DAG.getUNDEF(NVT), &MaskVec[0]);
8953 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8954 DAG.getIntPtrConstant(0));
8955}
8956
Dan Gohmand858e902010-04-17 15:26:15 +00008957SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8958 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00008959 MVT VT = Op.getValueType().getSimpleVT();
8960 if (VT.isVector()) {
8961 if (VT == MVT::v8i16)
Andrew Trickac6d9be2013-05-25 02:42:55 +00008962 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT,
8963 DAG.getNode(ISD::FP_TO_SINT, SDLoc(Op),
Michael Liaobedcbd42012-10-16 18:14:11 +00008964 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008965 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008966 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008967
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008968 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8969 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008970 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008971 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8972 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008973
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008974 if (StackSlot.getNode())
8975 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00008976 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008977 FIST, StackSlot, MachinePointerInfo(),
8978 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008979
8980 // The node is the result.
8981 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008982}
8983
Dan Gohmand858e902010-04-17 15:26:15 +00008984SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8985 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008986 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8987 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008988 SDValue FIST = Vals.first, StackSlot = Vals.second;
8989 assert(FIST.getNode() && "Unexpected failure");
8990
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008991 if (StackSlot.getNode())
8992 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00008993 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008994 FIST, StackSlot, MachinePointerInfo(),
8995 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008996
8997 // The node is the result.
8998 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008999}
9000
Craig Topperb84b4232013-01-21 06:13:28 +00009001static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009002 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009003 MVT VT = Op.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00009004 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00009005 MVT SVT = In.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00009006
9007 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
9008
9009 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
9010 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
9011 In, DAG.getUNDEF(SVT)));
9012}
9013
Craig Topper43620672012-09-08 07:31:51 +00009014SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009015 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009016 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009017 MVT VT = Op.getValueType().getSimpleVT();
9018 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00009019 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9020 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009021 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00009022 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009023 }
Craig Topper43620672012-09-08 07:31:51 +00009024 Constant *C;
9025 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009026 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9027 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00009028 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009029 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9030 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00009031 C = ConstantVector::getSplat(NumElts, C);
9032 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9033 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009034 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009035 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00009036 false, false, false, Alignment);
9037 if (VT.isVector()) {
9038 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9039 return DAG.getNode(ISD::BITCAST, dl, VT,
9040 DAG.getNode(ISD::AND, dl, ANDVT,
9041 DAG.getNode(ISD::BITCAST, dl, ANDVT,
9042 Op.getOperand(0)),
9043 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
9044 }
Dale Johannesenace16102009-02-03 19:33:06 +00009045 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009046}
9047
Dan Gohmand858e902010-04-17 15:26:15 +00009048SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009049 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009050 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009051 MVT VT = Op.getValueType().getSimpleVT();
9052 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00009053 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9054 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009055 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00009056 NumElts = VT.getVectorNumElements();
9057 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00009058 Constant *C;
9059 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009060 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9061 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009062 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009063 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9064 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009065 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00009066 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9067 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009068 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009069 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00009070 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00009071 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00009072 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009073 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00009074 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00009075 DAG.getNode(ISD::BITCAST, dl, XORVT,
9076 Op.getOperand(0)),
9077 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00009078 }
Craig Topper69947b92012-04-23 06:57:04 +00009079
9080 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009081}
9082
Dan Gohmand858e902010-04-17 15:26:15 +00009083SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009084 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00009085 SDValue Op0 = Op.getOperand(0);
9086 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009087 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009088 MVT VT = Op.getValueType().getSimpleVT();
9089 MVT SrcVT = Op1.getValueType().getSimpleVT();
Evan Cheng73d6cf12007-01-05 21:37:56 +00009090
9091 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009092 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009093 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009094 SrcVT = VT;
9095 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009096 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009097 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009098 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009099 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009100 }
9101
9102 // At this point the operands and the result should have the same
9103 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00009104
Evan Cheng68c47cb2007-01-05 07:55:56 +00009105 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00009106 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00009107 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009108 const fltSemantics &Sem = APFloat::IEEEdouble;
9109 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
9110 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009111 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009112 const fltSemantics &Sem = APFloat::IEEEsingle;
9113 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
9114 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9115 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9116 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009117 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009118 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009119 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009120 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009121 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009122 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009123 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009124
9125 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009126 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009127 // Op0 is MVT::f32, Op1 is MVT::f64.
9128 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
9129 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
9130 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009131 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00009132 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00009133 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009134 }
9135
Evan Cheng73d6cf12007-01-05 21:37:56 +00009136 // Clear first operand sign bit.
9137 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009139 const fltSemantics &Sem = APFloat::IEEEdouble;
9140 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9141 APInt(64, ~(1ULL << 63)))));
9142 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009143 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009144 const fltSemantics &Sem = APFloat::IEEEsingle;
9145 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9146 APInt(32, ~(1U << 31)))));
9147 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9148 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9149 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009150 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009151 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009152 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009153 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009154 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009155 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009156 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009157
9158 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00009159 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009160}
9161
Craig Topper55b24052012-09-11 06:15:32 +00009162static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009163 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009164 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009165 MVT VT = Op.getValueType().getSimpleVT();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009166
9167 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
9168 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
9169 DAG.getConstant(1, VT));
9170 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
9171}
9172
Michael Liaof966e4e2012-09-13 20:24:54 +00009173// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
9174//
Craig Topperb99bafe2013-01-21 06:21:54 +00009175SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op,
9176 SelectionDAG &DAG) const {
Michael Liaof966e4e2012-09-13 20:24:54 +00009177 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
9178
9179 if (!Subtarget->hasSSE41())
9180 return SDValue();
9181
9182 if (!Op->hasOneUse())
9183 return SDValue();
9184
9185 SDNode *N = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009186 SDLoc DL(N);
Michael Liaof966e4e2012-09-13 20:24:54 +00009187
9188 SmallVector<SDValue, 8> Opnds;
9189 DenseMap<SDValue, unsigned> VecInMap;
9190 EVT VT = MVT::Other;
9191
9192 // Recognize a special case where a vector is casted into wide integer to
9193 // test all 0s.
9194 Opnds.push_back(N->getOperand(0));
9195 Opnds.push_back(N->getOperand(1));
9196
9197 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
Craig Topper365ef0b2013-07-03 15:07:05 +00009198 SmallVectorImpl<SDValue>::const_iterator I = Opnds.begin() + Slot;
Michael Liaof966e4e2012-09-13 20:24:54 +00009199 // BFS traverse all OR'd operands.
9200 if (I->getOpcode() == ISD::OR) {
9201 Opnds.push_back(I->getOperand(0));
9202 Opnds.push_back(I->getOperand(1));
9203 // Re-evaluate the number of nodes to be traversed.
9204 e += 2; // 2 more nodes (LHS and RHS) are pushed.
9205 continue;
9206 }
9207
9208 // Quit if a non-EXTRACT_VECTOR_ELT
9209 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9210 return SDValue();
9211
9212 // Quit if without a constant index.
9213 SDValue Idx = I->getOperand(1);
9214 if (!isa<ConstantSDNode>(Idx))
9215 return SDValue();
9216
9217 SDValue ExtractedFromVec = I->getOperand(0);
9218 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
9219 if (M == VecInMap.end()) {
9220 VT = ExtractedFromVec.getValueType();
9221 // Quit if not 128/256-bit vector.
9222 if (!VT.is128BitVector() && !VT.is256BitVector())
9223 return SDValue();
9224 // Quit if not the same type.
9225 if (VecInMap.begin() != VecInMap.end() &&
9226 VT != VecInMap.begin()->first.getValueType())
9227 return SDValue();
9228 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
9229 }
9230 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
9231 }
9232
9233 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00009234 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00009235
9236 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
9237 SmallVector<SDValue, 8> VecIns;
9238
9239 for (DenseMap<SDValue, unsigned>::const_iterator
9240 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
9241 // Quit if not all elements are used.
9242 if (I->second != FullMask)
9243 return SDValue();
9244 VecIns.push_back(I->first);
9245 }
9246
9247 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9248
9249 // Cast all vectors into TestVT for PTEST.
9250 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
9251 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
9252
9253 // If more than one full vectors are evaluated, OR them first before PTEST.
9254 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
9255 // Each iteration will OR 2 nodes and append the result until there is only
9256 // 1 node left, i.e. the final OR'd value of all vectors.
9257 SDValue LHS = VecIns[Slot];
9258 SDValue RHS = VecIns[Slot + 1];
9259 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
9260 }
9261
9262 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
9263 VecIns.back(), VecIns.back());
9264}
9265
Dan Gohman076aee32009-03-04 19:44:21 +00009266/// Emit nodes that will be selected as "test Op0,Op0", or something
9267/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009268SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009269 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009270 SDLoc dl(Op);
Dan Gohman076aee32009-03-04 19:44:21 +00009271
Dan Gohman31125812009-03-07 01:58:32 +00009272 // CF and OF aren't always set the way we want. Determine which
9273 // of these we need.
9274 bool NeedCF = false;
9275 bool NeedOF = false;
9276 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009277 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00009278 case X86::COND_A: case X86::COND_AE:
9279 case X86::COND_B: case X86::COND_BE:
9280 NeedCF = true;
9281 break;
9282 case X86::COND_G: case X86::COND_GE:
9283 case X86::COND_L: case X86::COND_LE:
9284 case X86::COND_O: case X86::COND_NO:
9285 NeedOF = true;
9286 break;
Dan Gohman31125812009-03-07 01:58:32 +00009287 }
9288
Dan Gohman076aee32009-03-04 19:44:21 +00009289 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00009290 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
9291 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009292 if (Op.getResNo() != 0 || NeedOF || NeedCF)
9293 // Emit a CMP with 0, which is the TEST pattern.
9294 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9295 DAG.getConstant(0, Op.getValueType()));
9296
9297 unsigned Opcode = 0;
9298 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009299
9300 // Truncate operations may prevent the merge of the SETCC instruction
9301 // and the arithmetic intruction before it. Attempt to truncate the operands
9302 // of the arithmetic instruction and use a reduced bit-width instruction.
9303 bool NeedTruncation = false;
9304 SDValue ArithOp = Op;
9305 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
9306 SDValue Arith = Op->getOperand(0);
9307 // Both the trunc and the arithmetic op need to have one user each.
9308 if (Arith->hasOneUse())
9309 switch (Arith.getOpcode()) {
9310 default: break;
9311 case ISD::ADD:
9312 case ISD::SUB:
9313 case ISD::AND:
9314 case ISD::OR:
9315 case ISD::XOR: {
9316 NeedTruncation = true;
9317 ArithOp = Arith;
9318 }
9319 }
9320 }
9321
9322 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
9323 // which may be the result of a CAST. We use the variable 'Op', which is the
9324 // non-casted variable when we check for possible users.
9325 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009326 case ISD::ADD:
9327 // Due to an isel shortcoming, be conservative if this add is likely to be
9328 // selected as part of a load-modify-store instruction. When the root node
9329 // in a match is a store, isel doesn't know how to remap non-chain non-flag
9330 // uses of other nodes in the match, such as the ADD in this case. This
9331 // leads to the ADD being left around and reselected, with the result being
9332 // two adds in the output. Alas, even if none our users are stores, that
9333 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
9334 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
9335 // climbing the DAG back to the root, and it doesn't seem to be worth the
9336 // effort.
9337 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00009338 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9339 if (UI->getOpcode() != ISD::CopyToReg &&
9340 UI->getOpcode() != ISD::SETCC &&
9341 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009342 goto default_case;
9343
9344 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009345 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009346 // An add of one will be selected as an INC.
9347 if (C->getAPIntValue() == 1) {
9348 Opcode = X86ISD::INC;
9349 NumOperands = 1;
9350 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00009351 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009352
9353 // An add of negative one (subtract of one) will be selected as a DEC.
9354 if (C->getAPIntValue().isAllOnesValue()) {
9355 Opcode = X86ISD::DEC;
9356 NumOperands = 1;
9357 break;
9358 }
Dan Gohman076aee32009-03-04 19:44:21 +00009359 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009360
9361 // Otherwise use a regular EFLAGS-setting add.
9362 Opcode = X86ISD::ADD;
9363 NumOperands = 2;
9364 break;
9365 case ISD::AND: {
9366 // If the primary and result isn't used, don't bother using X86ISD::AND,
9367 // because a TEST instruction will be better.
9368 bool NonFlagUse = false;
9369 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9370 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9371 SDNode *User = *UI;
9372 unsigned UOpNo = UI.getOperandNo();
9373 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
9374 // Look pass truncate.
9375 UOpNo = User->use_begin().getOperandNo();
9376 User = *User->use_begin();
9377 }
9378
9379 if (User->getOpcode() != ISD::BRCOND &&
9380 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009381 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009382 NonFlagUse = true;
9383 break;
9384 }
Dan Gohman076aee32009-03-04 19:44:21 +00009385 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009386
9387 if (!NonFlagUse)
9388 break;
9389 }
9390 // FALL THROUGH
9391 case ISD::SUB:
9392 case ISD::OR:
9393 case ISD::XOR:
9394 // Due to the ISEL shortcoming noted above, be conservative if this op is
9395 // likely to be selected as part of a load-modify-store instruction.
9396 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9397 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9398 if (UI->getOpcode() == ISD::STORE)
9399 goto default_case;
9400
9401 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009402 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009403 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009404 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009405 case ISD::XOR: Opcode = X86ISD::XOR; break;
9406 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00009407 case ISD::OR: {
9408 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
9409 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
9410 if (EFLAGS.getNode())
9411 return EFLAGS;
9412 }
9413 Opcode = X86ISD::OR;
9414 break;
9415 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009416 }
9417
9418 NumOperands = 2;
9419 break;
9420 case X86ISD::ADD:
9421 case X86ISD::SUB:
9422 case X86ISD::INC:
9423 case X86ISD::DEC:
9424 case X86ISD::OR:
9425 case X86ISD::XOR:
9426 case X86ISD::AND:
9427 return SDValue(Op.getNode(), 1);
9428 default:
9429 default_case:
9430 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009431 }
9432
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009433 // If we found that truncation is beneficial, perform the truncation and
9434 // update 'Op'.
9435 if (NeedTruncation) {
9436 EVT VT = Op.getValueType();
9437 SDValue WideVal = Op->getOperand(0);
9438 EVT WideVT = WideVal.getValueType();
9439 unsigned ConvertedOp = 0;
9440 // Use a target machine opcode to prevent further DAGCombine
9441 // optimizations that may separate the arithmetic operations
9442 // from the setcc node.
9443 switch (WideVal.getOpcode()) {
9444 default: break;
9445 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9446 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9447 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9448 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9449 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9450 }
9451
9452 if (ConvertedOp) {
9453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9454 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9455 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9456 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9457 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9458 }
9459 }
9460 }
9461
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009462 if (Opcode == 0)
9463 // Emit a CMP with 0, which is the TEST pattern.
9464 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9465 DAG.getConstant(0, Op.getValueType()));
9466
9467 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9468 SmallVector<SDValue, 4> Ops;
9469 for (unsigned i = 0; i != NumOperands; ++i)
9470 Ops.push_back(Op.getOperand(i));
9471
9472 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9473 DAG.ReplaceAllUsesWith(Op, New);
9474 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009475}
9476
9477/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9478/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009479SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009480 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9482 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009483 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009484
Andrew Trickac6d9be2013-05-25 02:42:55 +00009485 SDLoc dl(Op0);
Manman Ren39ad5682012-08-08 00:51:41 +00009486 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9487 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9488 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9489 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9490 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9491 Op0, Op1);
9492 return SDValue(Sub.getNode(), 1);
9493 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009495}
9496
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009497/// Convert a comparison if required by the subtarget.
9498SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9499 SelectionDAG &DAG) const {
9500 // If the subtarget does not support the FUCOMI instruction, floating-point
9501 // comparisons have to be converted.
9502 if (Subtarget->hasCMov() ||
9503 Cmp.getOpcode() != X86ISD::CMP ||
9504 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9505 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9506 return Cmp;
9507
9508 // The instruction selector will select an FUCOM instruction instead of
9509 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9510 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9511 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
Andrew Trickac6d9be2013-05-25 02:42:55 +00009512 SDLoc dl(Cmp);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009513 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9514 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9515 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9516 DAG.getConstant(8, MVT::i8));
9517 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9518 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9519}
9520
Evan Cheng4e544802012-12-05 00:10:38 +00009521static bool isAllOnes(SDValue V) {
9522 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9523 return C && C->isAllOnesValue();
9524}
9525
Evan Chengd40d03e2010-01-06 19:38:29 +00009526/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9527/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009528SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00009529 SDLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009530 SDValue Op0 = And.getOperand(0);
9531 SDValue Op1 = And.getOperand(1);
9532 if (Op0.getOpcode() == ISD::TRUNCATE)
9533 Op0 = Op0.getOperand(0);
9534 if (Op1.getOpcode() == ISD::TRUNCATE)
9535 Op1 = Op1.getOperand(0);
9536
Evan Chengd40d03e2010-01-06 19:38:29 +00009537 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009538 if (Op1.getOpcode() == ISD::SHL)
9539 std::swap(Op0, Op1);
9540 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009541 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9542 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009543 // If we looked past a truncate, check that it's only truncating away
9544 // known zeros.
9545 unsigned BitWidth = Op0.getValueSizeInBits();
9546 unsigned AndBitWidth = And.getValueSizeInBits();
9547 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009548 APInt Zeros, Ones;
9549 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009550 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9551 return SDValue();
9552 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009553 LHS = Op1;
9554 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009555 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009556 } else if (Op1.getOpcode() == ISD::Constant) {
9557 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009558 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009559 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009560
9561 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009562 LHS = AndLHS.getOperand(0);
9563 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009564 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009565
9566 // Use BT if the immediate can't be encoded in a TEST instruction.
9567 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9568 LHS = AndLHS;
9569 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9570 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009571 }
Evan Cheng0488db92007-09-25 01:57:46 +00009572
Evan Chengd40d03e2010-01-06 19:38:29 +00009573 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009574 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009575 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009576 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009577 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009578 // Also promote i16 to i32 for performance / code size reason.
9579 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009580 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009581 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009582
Evan Chengd40d03e2010-01-06 19:38:29 +00009583 // If the operand types disagree, extend the shift amount to match. Since
9584 // BT ignores high bits (like shifts) we can use anyextend.
9585 if (LHS.getValueType() != RHS.getValueType())
9586 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009587
Evan Chengd40d03e2010-01-06 19:38:29 +00009588 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009589 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Evan Chengd40d03e2010-01-06 19:38:29 +00009590 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9591 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009592 }
9593
Evan Cheng54de3ea2010-01-05 06:52:31 +00009594 return SDValue();
9595}
9596
Benjamin Kramer75311b72013-08-04 12:05:16 +00009597/// \brief - Turns an ISD::CondCode into a value suitable for SSE floating point
9598/// mask CMPs.
9599static int translateX86FSETCC(ISD::CondCode SetCCOpcode, SDValue &Op0,
9600 SDValue &Op1) {
9601 unsigned SSECC;
9602 bool Swap = false;
9603
9604 // SSE Condition code mapping:
9605 // 0 - EQ
9606 // 1 - LT
9607 // 2 - LE
9608 // 3 - UNORD
9609 // 4 - NEQ
9610 // 5 - NLT
9611 // 6 - NLE
9612 // 7 - ORD
9613 switch (SetCCOpcode) {
9614 default: llvm_unreachable("Unexpected SETCC condition");
9615 case ISD::SETOEQ:
9616 case ISD::SETEQ: SSECC = 0; break;
9617 case ISD::SETOGT:
9618 case ISD::SETGT: Swap = true; // Fallthrough
9619 case ISD::SETLT:
9620 case ISD::SETOLT: SSECC = 1; break;
9621 case ISD::SETOGE:
9622 case ISD::SETGE: Swap = true; // Fallthrough
9623 case ISD::SETLE:
9624 case ISD::SETOLE: SSECC = 2; break;
9625 case ISD::SETUO: SSECC = 3; break;
9626 case ISD::SETUNE:
9627 case ISD::SETNE: SSECC = 4; break;
9628 case ISD::SETULE: Swap = true; // Fallthrough
9629 case ISD::SETUGE: SSECC = 5; break;
9630 case ISD::SETULT: Swap = true; // Fallthrough
9631 case ISD::SETUGT: SSECC = 6; break;
9632 case ISD::SETO: SSECC = 7; break;
9633 case ISD::SETUEQ:
9634 case ISD::SETONE: SSECC = 8; break;
9635 }
9636 if (Swap)
9637 std::swap(Op0, Op1);
9638
9639 return SSECC;
9640}
9641
Craig Topper89af15e2011-09-18 08:03:58 +00009642// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009643// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009644static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper26827f32013-01-20 09:02:22 +00009645 MVT VT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009646
Craig Topper7a9a28b2012-08-12 02:23:29 +00009647 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009648 "Unsupported value type for operation");
9649
Craig Topper66ddd152012-04-27 22:54:43 +00009650 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009651 SDLoc dl(Op);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009652 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009653
9654 // Extract the LHS vectors
9655 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009656 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9657 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009658
9659 // Extract the RHS vectors
9660 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009661 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9662 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009663
9664 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009665 MVT EltVT = VT.getVectorElementType();
9666 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009667 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9668 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9669 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9670}
9671
Craig Topper26827f32013-01-20 09:02:22 +00009672static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9673 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009674 SDValue Cond;
9675 SDValue Op0 = Op.getOperand(0);
9676 SDValue Op1 = Op.getOperand(1);
9677 SDValue CC = Op.getOperand(2);
Craig Topper26827f32013-01-20 09:02:22 +00009678 MVT VT = Op.getValueType().getSimpleVT();
Nate Begeman30a0de92008-07-17 16:51:19 +00009679 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper26827f32013-01-20 09:02:22 +00009680 bool isFP = Op.getOperand(1).getValueType().getSimpleVT().isFloatingPoint();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009681 SDLoc dl(Op);
Nate Begeman30a0de92008-07-17 16:51:19 +00009682
9683 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009684#ifndef NDEBUG
Craig Topper26827f32013-01-20 09:02:22 +00009685 MVT EltVT = Op0.getValueType().getVectorElementType().getSimpleVT();
Craig Topper523908d2012-08-13 02:34:03 +00009686 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9687#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009688
Benjamin Kramer75311b72013-08-04 12:05:16 +00009689 unsigned SSECC = translateX86FSETCC(SetCCOpcode, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009690
Nate Begemanfb8ead02008-07-25 19:05:58 +00009691 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009692 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009693 unsigned CC0, CC1;
9694 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009695 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009696 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9697 } else {
9698 assert(SetCCOpcode == ISD::SETONE);
9699 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009700 }
Craig Topper523908d2012-08-13 02:34:03 +00009701
9702 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9703 DAG.getConstant(CC0, MVT::i8));
9704 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9705 DAG.getConstant(CC1, MVT::i8));
9706 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009707 }
9708 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009709 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9710 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009712
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009713 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009714 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009715 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009716
Nate Begeman30a0de92008-07-17 16:51:19 +00009717 // We are handling one of the integer comparisons here. Since SSE only has
9718 // GT and EQ comparisons for integer, swapping operands and multiple
9719 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009720 unsigned Opc;
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009721 bool Swap = false, Invert = false, FlipSigns = false, MinMax = false;
9722
Nate Begeman30a0de92008-07-17 16:51:19 +00009723 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009724 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009725 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009726 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009727 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009728 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009729 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009730 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009731 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009732 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009733 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009734 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009735 }
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009736
9737 // Special case: Use min/max operations for SETULE/SETUGE
9738 MVT VET = VT.getVectorElementType();
9739 bool hasMinMax =
9740 (Subtarget->hasSSE41() && (VET >= MVT::i8 && VET <= MVT::i32))
9741 || (Subtarget->hasSSE2() && (VET == MVT::i8));
9742
9743 if (hasMinMax) {
9744 switch (SetCCOpcode) {
9745 default: break;
9746 case ISD::SETULE: Opc = X86ISD::UMIN; MinMax = true; break;
9747 case ISD::SETUGE: Opc = X86ISD::UMAX; MinMax = true; break;
9748 }
9749
9750 if (MinMax) { Swap = false; Invert = false; FlipSigns = false; }
9751 }
9752
Nate Begeman30a0de92008-07-17 16:51:19 +00009753 if (Swap)
9754 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009755
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009756 // Check that the operation in question is available (most are plain SSE2,
9757 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009758 if (VT == MVT::v2i64) {
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009759 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42()) {
9760 assert(Subtarget->hasSSE2() && "Don't know how to lower!");
9761
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009762 // First cast everything to the right type.
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009763 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9764 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9765
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009766 // Since SSE has no unsigned integer comparisons, we need to flip the sign
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009767 // bits of the inputs before performing those operations. The lower
9768 // compare is always unsigned.
9769 SDValue SB;
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009770 if (FlipSigns) {
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009771 SB = DAG.getConstant(0x80000000U, MVT::v4i32);
9772 } else {
9773 SDValue Sign = DAG.getConstant(0x80000000U, MVT::i32);
9774 SDValue Zero = DAG.getConstant(0x00000000U, MVT::i32);
9775 SB = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
9776 Sign, Zero, Sign, Zero);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009777 }
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009778 Op0 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op0, SB);
9779 Op1 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op1, SB);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009780
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009781 // Emulate PCMPGTQ with (hi1 > hi2) | ((hi1 == hi2) & (lo1 > lo2))
9782 SDValue GT = DAG.getNode(X86ISD::PCMPGT, dl, MVT::v4i32, Op0, Op1);
9783 SDValue EQ = DAG.getNode(X86ISD::PCMPEQ, dl, MVT::v4i32, Op0, Op1);
9784
9785 // Create masks for only the low parts/high parts of the 64 bit integers.
Craig Topperda129a22013-07-15 06:54:12 +00009786 static const int MaskHi[] = { 1, 1, 3, 3 };
9787 static const int MaskLo[] = { 0, 0, 2, 2 };
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009788 SDValue EQHi = DAG.getVectorShuffle(MVT::v4i32, dl, EQ, EQ, MaskHi);
9789 SDValue GTLo = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskLo);
9790 SDValue GTHi = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskHi);
9791
9792 SDValue Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, EQHi, GTLo);
9793 Result = DAG.getNode(ISD::OR, dl, MVT::v4i32, Result, GTHi);
9794
9795 if (Invert)
9796 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9797
9798 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9799 }
9800
Benjamin Kramer382ed782012-12-25 12:54:19 +00009801 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
9802 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +00009803 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009804 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
9805
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009806 // First cast everything to the right type.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009807 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9808 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9809
9810 // Do the compare.
9811 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
9812
9813 // Make sure the lower and upper halves are both all-ones.
Craig Topperda129a22013-07-15 06:54:12 +00009814 static const int Mask[] = { 1, 0, 3, 2 };
Benjamin Kramer99f78062012-12-25 13:09:08 +00009815 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
9816 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +00009817
9818 if (Invert)
9819 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9820
9821 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9822 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009823 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009824
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009825 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9826 // bits of the inputs before performing those operations.
9827 if (FlipSigns) {
9828 EVT EltVT = VT.getVectorElementType();
9829 SDValue SB = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), VT);
9830 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SB);
9831 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SB);
9832 }
9833
Dale Johannesenace16102009-02-03 19:33:06 +00009834 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009835
9836 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009837 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009838 Result = DAG.getNOT(dl, Result, VT);
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009839
9840 if (MinMax)
9841 Result = DAG.getNode(X86ISD::PCMPEQ, dl, VT, Op0, Result);
Bob Wilson4c245462009-01-22 17:39:32 +00009842
Nate Begeman30a0de92008-07-17 16:51:19 +00009843 return Result;
9844}
Evan Cheng0488db92007-09-25 01:57:46 +00009845
Craig Topper26827f32013-01-20 09:02:22 +00009846SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
9847
9848 MVT VT = Op.getValueType().getSimpleVT();
9849
9850 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
9851
9852 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
9853 SDValue Op0 = Op.getOperand(0);
9854 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009855 SDLoc dl(Op);
Craig Topper26827f32013-01-20 09:02:22 +00009856 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
9857
9858 // Optimize to BT if possible.
9859 // Lower (X & (1 << N)) == 0 to BT(X, N).
9860 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
9861 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
9862 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
9863 Op1.getOpcode() == ISD::Constant &&
9864 cast<ConstantSDNode>(Op1)->isNullValue() &&
9865 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9866 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
9867 if (NewSetCC.getNode())
9868 return NewSetCC;
9869 }
9870
9871 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9872 // these.
9873 if (Op1.getOpcode() == ISD::Constant &&
9874 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
9875 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9876 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9877
9878 // If the input is a setcc, then reuse the input setcc or use a new one with
9879 // the inverted condition.
9880 if (Op0.getOpcode() == X86ISD::SETCC) {
9881 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9882 bool Invert = (CC == ISD::SETNE) ^
9883 cast<ConstantSDNode>(Op1)->isNullValue();
9884 if (!Invert) return Op0;
9885
9886 CCode = X86::GetOppositeBranchCondition(CCode);
9887 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9888 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9889 }
9890 }
9891
9892 bool isFP = Op1.getValueType().getSimpleVT().isFloatingPoint();
9893 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
9894 if (X86CC == X86::COND_INVALID)
9895 return SDValue();
9896
9897 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
9898 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
9899 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9900 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
9901}
9902
Evan Cheng370e5342008-12-03 08:38:43 +00009903// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009904static bool isX86LogicalCmp(SDValue Op) {
9905 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009906 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9907 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009908 return true;
9909 if (Op.getResNo() == 1 &&
9910 (Opc == X86ISD::ADD ||
9911 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009912 Opc == X86ISD::ADC ||
9913 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009914 Opc == X86ISD::SMUL ||
9915 Opc == X86ISD::UMUL ||
9916 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009917 Opc == X86ISD::DEC ||
9918 Opc == X86ISD::OR ||
9919 Opc == X86ISD::XOR ||
9920 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009921 return true;
9922
Chris Lattner9637d5b2010-12-05 07:49:54 +00009923 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9924 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009925
Dan Gohman076aee32009-03-04 19:44:21 +00009926 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009927}
9928
Chris Lattnera2b56002010-12-05 01:23:24 +00009929static bool isZero(SDValue V) {
9930 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9931 return C && C->isNullValue();
9932}
9933
Evan Chengb64dd5f2012-08-07 22:21:00 +00009934static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9935 if (V.getOpcode() != ISD::TRUNCATE)
9936 return false;
9937
9938 SDValue VOp0 = V.getOperand(0);
9939 unsigned InBits = VOp0.getValueSizeInBits();
9940 unsigned Bits = V.getValueSizeInBits();
9941 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9942}
9943
Dan Gohmand858e902010-04-17 15:26:15 +00009944SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009945 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009946 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009947 SDValue Op1 = Op.getOperand(1);
9948 SDValue Op2 = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009949 SDLoc DL(Op);
Benjamin Kramer75311b72013-08-04 12:05:16 +00009950 EVT VT = Op1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00009951 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009952
Benjamin Kramer75311b72013-08-04 12:05:16 +00009953 // Lower fp selects into a CMP/AND/ANDN/OR sequence when the necessary SSE ops
9954 // are available. Otherwise fp cmovs get lowered into a less efficient branch
9955 // sequence later on.
9956 if (Cond.getOpcode() == ISD::SETCC &&
9957 ((Subtarget->hasSSE2() && (VT == MVT::f32 || VT == MVT::f64)) ||
9958 (Subtarget->hasSSE1() && VT == MVT::f32)) &&
9959 VT == Cond.getOperand(0).getValueType() && Cond->hasOneUse()) {
9960 SDValue CondOp0 = Cond.getOperand(0), CondOp1 = Cond.getOperand(1);
9961 int SSECC = translateX86FSETCC(
9962 cast<CondCodeSDNode>(Cond.getOperand(2))->get(), CondOp0, CondOp1);
9963
9964 if (SSECC != 8) {
9965 unsigned Opcode = VT == MVT::f32 ? X86ISD::FSETCCss : X86ISD::FSETCCsd;
9966 SDValue Cmp = DAG.getNode(Opcode, DL, VT, CondOp0, CondOp1,
9967 DAG.getConstant(SSECC, MVT::i8));
9968 SDValue AndN = DAG.getNode(X86ISD::FANDN, DL, VT, Cmp, Op2);
9969 SDValue And = DAG.getNode(X86ISD::FAND, DL, VT, Cmp, Op1);
9970 return DAG.getNode(X86ISD::FOR, DL, VT, AndN, And);
9971 }
9972 }
9973
Dan Gohman1a492952009-10-20 16:22:37 +00009974 if (Cond.getOpcode() == ISD::SETCC) {
9975 SDValue NewCond = LowerSETCC(Cond, DAG);
9976 if (NewCond.getNode())
9977 Cond = NewCond;
9978 }
Evan Cheng734503b2006-09-11 02:19:56 +00009979
Chris Lattnera2b56002010-12-05 01:23:24 +00009980 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009981 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009982 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009983 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009984 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009985 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9986 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009987 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009988
Chris Lattnera2b56002010-12-05 01:23:24 +00009989 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009990
9991 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009992 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9993 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009994
9995 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009996 // Apply further optimizations for special cases
9997 // (select (x != 0), -1, 0) -> neg & sbb
9998 // (select (x == 0), 0, -1) -> neg & sbb
9999 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +000010000 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +000010001 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
10002 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +000010003 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
10004 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +000010005 CmpOp0);
10006 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10007 DAG.getConstant(X86::COND_B, MVT::i8),
10008 SDValue(Neg.getNode(), 1));
10009 return Res;
10010 }
10011
Chris Lattnera2b56002010-12-05 01:23:24 +000010012 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
10013 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010014 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010015
Chris Lattner96908b12010-12-05 02:00:51 +000010016 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +000010017 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10018 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010019
Chris Lattner96908b12010-12-05 02:00:51 +000010020 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
10021 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010022
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010023 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +000010024 if (N2C == 0 || !N2C->isNullValue())
10025 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
10026 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010027 }
10028 }
10029
Chris Lattnera2b56002010-12-05 01:23:24 +000010030 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +000010031 if (Cond.getOpcode() == ISD::AND &&
10032 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10033 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010034 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010035 Cond = Cond.getOperand(0);
10036 }
10037
Evan Cheng3f41d662007-10-08 22:16:29 +000010038 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10039 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010040 unsigned CondOpcode = Cond.getOpcode();
10041 if (CondOpcode == X86ISD::SETCC ||
10042 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010043 CC = Cond.getOperand(0);
10044
Dan Gohman475871a2008-07-27 21:46:04 +000010045 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010046 unsigned Opc = Cmp.getOpcode();
Craig Toppera080daf2013-01-20 21:50:27 +000010047 MVT VT = Op.getValueType().getSimpleVT();
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Evan Cheng3f41d662007-10-08 22:16:29 +000010049 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010050 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +000010051 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +000010052 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +000010053
Chris Lattnerd1980a52009-03-12 06:52:53 +000010054 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
10055 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +000010056 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010057 addTest = false;
10058 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010059 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10060 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10061 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10062 Cond.getOperand(0).getValueType() != MVT::i8)) {
10063 SDValue LHS = Cond.getOperand(0);
10064 SDValue RHS = Cond.getOperand(1);
10065 unsigned X86Opcode;
10066 unsigned X86Cond;
10067 SDVTList VTs;
10068 switch (CondOpcode) {
10069 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10070 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10071 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10072 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10073 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10074 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10075 default: llvm_unreachable("unexpected overflowing operator");
10076 }
10077 if (CondOpcode == ISD::UMULO)
10078 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10079 MVT::i32);
10080 else
10081 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10082
10083 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
10084
10085 if (CondOpcode == ISD::UMULO)
10086 Cond = X86Op.getValue(2);
10087 else
10088 Cond = X86Op.getValue(1);
10089
10090 CC = DAG.getConstant(X86Cond, MVT::i8);
10091 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +000010092 }
10093
10094 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010095 // Look pass the truncate if the high bits are known zero.
10096 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10097 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010098
10099 // We know the result of AND is compared against zero. Try to match
10100 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010101 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +000010102 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +000010103 if (NewSetCC.getNode()) {
10104 CC = NewSetCC.getOperand(0);
10105 Cond = NewSetCC.getOperand(1);
10106 addTest = false;
10107 }
10108 }
10109 }
10110
10111 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010113 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010114 }
10115
Benjamin Kramere915ff32010-12-22 23:09:28 +000010116 // a < b ? -1 : 0 -> RES = ~setcc_carry
10117 // a < b ? 0 : -1 -> RES = setcc_carry
10118 // a >= b ? -1 : 0 -> RES = setcc_carry
10119 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +000010120 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010121 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +000010122 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
10123
10124 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
10125 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
10126 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10127 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
10128 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
10129 return DAG.getNOT(DL, Res, Res.getValueType());
10130 return Res;
10131 }
10132 }
10133
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010134 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
10135 // widen the cmov and push the truncate through. This avoids introducing a new
10136 // branch during isel and doesn't add any extensions.
10137 if (Op.getValueType() == MVT::i8 &&
10138 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
10139 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
10140 if (T1.getValueType() == T2.getValueType() &&
10141 // Blacklist CopyFromReg to avoid partial register stalls.
10142 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
10143 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +000010144 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010145 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
10146 }
10147 }
10148
Evan Cheng0488db92007-09-25 01:57:46 +000010149 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
10150 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010151 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010152 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +000010153 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +000010154}
10155
Nadav Rotem1a330af2012-12-27 22:47:16 +000010156SDValue X86TargetLowering::LowerSIGN_EXTEND(SDValue Op,
10157 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +000010158 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010159 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +000010160 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010161 SDLoc dl(Op);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010162
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010163 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
10164 (VT != MVT::v8i32 || InVT != MVT::v8i16))
10165 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010166
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010167 if (Subtarget->hasInt256())
10168 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010169
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010170 // Optimize vectors in AVX mode
10171 // Sign extend v8i16 to v8i32 and
10172 // v4i32 to v4i64
10173 //
10174 // Divide input vector into two parts
10175 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
10176 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
10177 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +000010178
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010179 unsigned NumElems = InVT.getVectorNumElements();
10180 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010181
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010182 SmallVector<int,8> ShufMask1(NumElems, -1);
10183 for (unsigned i = 0; i != NumElems/2; ++i)
10184 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010185
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010186 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010187
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010188 SmallVector<int,8> ShufMask2(NumElems, -1);
10189 for (unsigned i = 0; i != NumElems/2; ++i)
10190 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010191
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010192 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010193
Craig Toppera080daf2013-01-20 21:50:27 +000010194 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010195 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010196
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010197 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
10198 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010199
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010200 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010201}
10202
Evan Cheng370e5342008-12-03 08:38:43 +000010203// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
10204// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
10205// from the AND / OR.
10206static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
10207 Opc = Op.getOpcode();
10208 if (Opc != ISD::OR && Opc != ISD::AND)
10209 return false;
10210 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10211 Op.getOperand(0).hasOneUse() &&
10212 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
10213 Op.getOperand(1).hasOneUse());
10214}
10215
Evan Cheng961d6d42009-02-02 08:19:07 +000010216// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
10217// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +000010218static bool isXor1OfSetCC(SDValue Op) {
10219 if (Op.getOpcode() != ISD::XOR)
10220 return false;
10221 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
10222 if (N1C && N1C->getAPIntValue() == 1) {
10223 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10224 Op.getOperand(0).hasOneUse();
10225 }
10226 return false;
10227}
10228
Dan Gohmand858e902010-04-17 15:26:15 +000010229SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010230 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010231 SDValue Chain = Op.getOperand(0);
10232 SDValue Cond = Op.getOperand(1);
10233 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010234 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +000010235 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +000010236 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +000010237
Dan Gohman1a492952009-10-20 16:22:37 +000010238 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +000010239 // Check for setcc([su]{add,sub,mul}o == 0).
10240 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
10241 isa<ConstantSDNode>(Cond.getOperand(1)) &&
10242 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
10243 Cond.getOperand(0).getResNo() == 1 &&
10244 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
10245 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
10246 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
10247 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
10248 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
10249 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
10250 Inverted = true;
10251 Cond = Cond.getOperand(0);
10252 } else {
10253 SDValue NewCond = LowerSETCC(Cond, DAG);
10254 if (NewCond.getNode())
10255 Cond = NewCond;
10256 }
Dan Gohman1a492952009-10-20 16:22:37 +000010257 }
Chris Lattnere55484e2008-12-25 05:34:37 +000010258#if 0
10259 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +000010260 else if (Cond.getOpcode() == X86ISD::ADD ||
10261 Cond.getOpcode() == X86ISD::SUB ||
10262 Cond.getOpcode() == X86ISD::SMUL ||
10263 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +000010264 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +000010265#endif
Scott Michelfdc40a02009-02-17 22:15:04 +000010266
Evan Chengad9c0a32009-12-15 00:53:42 +000010267 // Look pass (and (setcc_carry (cmp ...)), 1).
10268 if (Cond.getOpcode() == ISD::AND &&
10269 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10270 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010271 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010272 Cond = Cond.getOperand(0);
10273 }
10274
Evan Cheng3f41d662007-10-08 22:16:29 +000010275 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10276 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010277 unsigned CondOpcode = Cond.getOpcode();
10278 if (CondOpcode == X86ISD::SETCC ||
10279 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010280 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010281
Dan Gohman475871a2008-07-27 21:46:04 +000010282 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010283 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +000010284 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +000010285 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +000010286 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010287 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +000010288 } else {
Evan Cheng370e5342008-12-03 08:38:43 +000010289 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010290 default: break;
10291 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +000010292 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +000010293 // These can only come from an arithmetic instruction with overflow,
10294 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010295 Cond = Cond.getNode()->getOperand(1);
10296 addTest = false;
10297 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010298 }
Evan Cheng0488db92007-09-25 01:57:46 +000010299 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010300 }
10301 CondOpcode = Cond.getOpcode();
10302 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10303 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10304 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10305 Cond.getOperand(0).getValueType() != MVT::i8)) {
10306 SDValue LHS = Cond.getOperand(0);
10307 SDValue RHS = Cond.getOperand(1);
10308 unsigned X86Opcode;
10309 unsigned X86Cond;
10310 SDVTList VTs;
10311 switch (CondOpcode) {
10312 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10313 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10314 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10315 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10316 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10317 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10318 default: llvm_unreachable("unexpected overflowing operator");
10319 }
10320 if (Inverted)
10321 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
10322 if (CondOpcode == ISD::UMULO)
10323 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10324 MVT::i32);
10325 else
10326 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10327
10328 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
10329
10330 if (CondOpcode == ISD::UMULO)
10331 Cond = X86Op.getValue(2);
10332 else
10333 Cond = X86Op.getValue(1);
10334
10335 CC = DAG.getConstant(X86Cond, MVT::i8);
10336 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +000010337 } else {
10338 unsigned CondOpc;
10339 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
10340 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +000010341 if (CondOpc == ISD::OR) {
10342 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
10343 // two branches instead of an explicit OR instruction with a
10344 // separate test.
10345 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010346 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +000010347 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010348 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010349 Chain, Dest, CC, Cmp);
10350 CC = Cond.getOperand(1).getOperand(0);
10351 Cond = Cmp;
10352 addTest = false;
10353 }
10354 } else { // ISD::AND
10355 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
10356 // two branches instead of an explicit AND instruction with a
10357 // separate test. However, we only do this if this block doesn't
10358 // have a fall-through edge, because this requires an explicit
10359 // jmp when the condition is false.
10360 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010361 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +000010362 Op.getNode()->hasOneUse()) {
10363 X86::CondCode CCode =
10364 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10365 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +000010367 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +000010368 // Look for an unconditional branch following this conditional branch.
10369 // We need this because we need to reverse the successors in order
10370 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +000010371 if (User->getOpcode() == ISD::BR) {
10372 SDValue FalseBB = User->getOperand(1);
10373 SDNode *NewBR =
10374 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +000010375 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +000010376 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +000010377 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +000010378
Dale Johannesene4d209d2009-02-03 20:21:25 +000010379 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010380 Chain, Dest, CC, Cmp);
10381 X86::CondCode CCode =
10382 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
10383 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +000010385 Cond = Cmp;
10386 addTest = false;
10387 }
10388 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010389 }
Evan Cheng67ad9db2009-02-02 08:07:36 +000010390 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
10391 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
10392 // It should be transformed during dag combiner except when the condition
10393 // is set by a arithmetics with overflow node.
10394 X86::CondCode CCode =
10395 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10396 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010397 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +000010398 Cond = Cond.getOperand(0).getOperand(1);
10399 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +000010400 } else if (Cond.getOpcode() == ISD::SETCC &&
10401 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
10402 // For FCMP_OEQ, we can emit
10403 // two branches instead of an explicit AND instruction with a
10404 // separate test. However, we only do this if this block doesn't
10405 // have a fall-through edge, because this requires an explicit
10406 // jmp when the condition is false.
10407 if (Op.getNode()->hasOneUse()) {
10408 SDNode *User = *Op.getNode()->use_begin();
10409 // Look for an unconditional branch following this conditional branch.
10410 // We need this because we need to reverse the successors in order
10411 // to implement FCMP_OEQ.
10412 if (User->getOpcode() == ISD::BR) {
10413 SDValue FalseBB = User->getOperand(1);
10414 SDNode *NewBR =
10415 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10416 assert(NewBR == User);
10417 (void)NewBR;
10418 Dest = FalseBB;
10419
10420 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10421 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010422 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010423 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10424 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10425 Chain, Dest, CC, Cmp);
10426 CC = DAG.getConstant(X86::COND_P, MVT::i8);
10427 Cond = Cmp;
10428 addTest = false;
10429 }
10430 }
10431 } else if (Cond.getOpcode() == ISD::SETCC &&
10432 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
10433 // For FCMP_UNE, we can emit
10434 // two branches instead of an explicit AND instruction with a
10435 // separate test. However, we only do this if this block doesn't
10436 // have a fall-through edge, because this requires an explicit
10437 // jmp when the condition is false.
10438 if (Op.getNode()->hasOneUse()) {
10439 SDNode *User = *Op.getNode()->use_begin();
10440 // Look for an unconditional branch following this conditional branch.
10441 // We need this because we need to reverse the successors in order
10442 // to implement FCMP_UNE.
10443 if (User->getOpcode() == ISD::BR) {
10444 SDValue FalseBB = User->getOperand(1);
10445 SDNode *NewBR =
10446 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10447 assert(NewBR == User);
10448 (void)NewBR;
10449
10450 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10451 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010452 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010453 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10454 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10455 Chain, Dest, CC, Cmp);
10456 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
10457 Cond = Cmp;
10458 addTest = false;
10459 Dest = FalseBB;
10460 }
10461 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010462 }
Evan Cheng0488db92007-09-25 01:57:46 +000010463 }
10464
10465 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010466 // Look pass the truncate if the high bits are known zero.
10467 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10468 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010469
10470 // We know the result of AND is compared against zero. Try to match
10471 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010472 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +000010473 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
10474 if (NewSetCC.getNode()) {
10475 CC = NewSetCC.getOperand(0);
10476 Cond = NewSetCC.getOperand(1);
10477 addTest = false;
10478 }
10479 }
10480 }
10481
10482 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010483 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010484 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010485 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010486 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010487 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +000010488 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +000010489}
10490
Anton Korobeynikove060b532007-04-17 19:34:00 +000010491// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10492// Calls to _alloca is needed to probe the stack when allocating more than 4k
10493// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10494// that the guard pages used by the OS virtual memory manager are allocated in
10495// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010496SDValue
10497X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010498 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010499 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010500 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010501 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010502 "are being used");
10503 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Andrew Trickac6d9be2013-05-25 02:42:55 +000010504 SDLoc dl(Op);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010505
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010506 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010507 SDValue Chain = Op.getOperand(0);
10508 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010509 // FIXME: Ensure alignment here
10510
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010511 bool Is64Bit = Subtarget->is64Bit();
10512 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010513
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010514 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010515 MachineFunction &MF = DAG.getMachineFunction();
10516 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010517
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010518 if (Is64Bit) {
10519 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010520 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010521 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010522
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010523 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010524 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010525 if (I->hasNestAttr())
10526 report_fatal_error("Cannot use segmented stacks with functions that "
10527 "have nested arguments.");
10528 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010529
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010530 const TargetRegisterClass *AddrRegClass =
10531 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10532 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10533 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10534 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10535 DAG.getRegister(Vreg, SPTy));
10536 SDValue Ops1[2] = { Value, Chain };
10537 return DAG.getMergeValues(Ops1, 2, dl);
10538 } else {
10539 SDValue Flag;
10540 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010541
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010542 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10543 Flag = Chain.getValue(1);
10544 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010545
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010546 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10547 Flag = Chain.getValue(1);
10548
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000010549 const X86RegisterInfo *RegInfo =
10550 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +000010551 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10552 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010553
10554 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10555 return DAG.getMergeValues(Ops1, 2, dl);
10556 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010557}
10558
Dan Gohmand858e902010-04-17 15:26:15 +000010559SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010560 MachineFunction &MF = DAG.getMachineFunction();
10561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10562
Dan Gohman69de1932008-02-06 22:27:42 +000010563 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010564 SDLoc DL(Op);
Evan Cheng8b2794a2006-10-13 21:14:26 +000010565
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010566 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010567 // vastart just stores the address of the VarArgsFrameIndex slot into the
10568 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010569 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10570 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010571 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10572 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010573 }
10574
10575 // __va_list_tag:
10576 // gp_offset (0 - 6 * 8)
10577 // fp_offset (48 - 48 + 8 * 16)
10578 // overflow_arg_area (point to parameters coming in memory).
10579 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010580 SmallVector<SDValue, 8> MemOps;
10581 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010582 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010583 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010584 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10585 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010586 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010587 MemOps.push_back(Store);
10588
10589 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010590 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010591 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010592 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010593 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10594 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010595 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010596 MemOps.push_back(Store);
10597
10598 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010599 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010600 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010601 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10602 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010603 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10604 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010605 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010606 MemOps.push_back(Store);
10607
10608 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010609 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010610 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010611 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10612 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010613 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10614 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010615 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010616 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010617 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010618}
10619
Dan Gohmand858e902010-04-17 15:26:15 +000010620SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010621 assert(Subtarget->is64Bit() &&
10622 "LowerVAARG only handles 64-bit va_arg!");
10623 assert((Subtarget->isTargetLinux() ||
10624 Subtarget->isTargetDarwin()) &&
10625 "Unhandled target in LowerVAARG");
10626 assert(Op.getNode()->getNumOperands() == 4);
10627 SDValue Chain = Op.getOperand(0);
10628 SDValue SrcPtr = Op.getOperand(1);
10629 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10630 unsigned Align = Op.getConstantOperandVal(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010631 SDLoc dl(Op);
Dan Gohman9018e832008-05-10 01:26:14 +000010632
Dan Gohman320afb82010-10-12 18:00:49 +000010633 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010634 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010635 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010636 uint8_t ArgMode;
10637
10638 // Decide which area this value should be read from.
10639 // TODO: Implement the AMD64 ABI in its entirety. This simple
10640 // selection mechanism works only for the basic types.
10641 if (ArgVT == MVT::f80) {
10642 llvm_unreachable("va_arg for f80 not yet implemented");
10643 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10644 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10645 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10646 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10647 } else {
10648 llvm_unreachable("Unhandled argument type in LowerVAARG");
10649 }
10650
10651 if (ArgMode == 2) {
10652 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010653 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010654 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010655 .getFunction()->getAttributes()
10656 .hasAttribute(AttributeSet::FunctionIndex,
10657 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010658 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010659 }
10660
10661 // Insert VAARG_64 node into the DAG
10662 // VAARG_64 returns two values: Variable Argument Address, Chain
10663 SmallVector<SDValue, 11> InstOps;
10664 InstOps.push_back(Chain);
10665 InstOps.push_back(SrcPtr);
10666 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10667 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10668 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10669 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10670 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10671 VTs, &InstOps[0], InstOps.size(),
10672 MVT::i64,
10673 MachinePointerInfo(SV),
10674 /*Align=*/0,
10675 /*Volatile=*/false,
10676 /*ReadMem=*/true,
10677 /*WriteMem=*/true);
10678 Chain = VAARG.getValue(1);
10679
10680 // Load the next argument and return it
10681 return DAG.getLoad(ArgVT, dl,
10682 Chain,
10683 VAARG,
10684 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010685 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010686}
10687
Craig Topper55b24052012-09-11 06:15:32 +000010688static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10689 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010690 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010691 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010692 SDValue Chain = Op.getOperand(0);
10693 SDValue DstPtr = Op.getOperand(1);
10694 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010695 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10696 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010697 SDLoc DL(Op);
Evan Chengae642192007-03-02 23:16:35 +000010698
Chris Lattnere72f2022010-09-21 05:40:29 +000010699 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010700 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010701 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010702 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010703}
10704
Craig Topperff3139f2013-02-19 07:43:59 +000010705// getTargetVShiftNode - Handle vector element shifts where the shift amount
Craig Topper80e46362012-01-23 06:16:53 +000010706// may or may not be a constant. Takes immediate version of shift as input.
Andrew Trickac6d9be2013-05-25 02:42:55 +000010707static SDValue getTargetVShiftNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper80e46362012-01-23 06:16:53 +000010708 SDValue SrcOp, SDValue ShAmt,
10709 SelectionDAG &DAG) {
10710 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10711
10712 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010713 // Constant may be a TargetConstant. Use a regular constant.
10714 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010715 switch (Opc) {
10716 default: llvm_unreachable("Unknown target vector shift node");
10717 case X86ISD::VSHLI:
10718 case X86ISD::VSRLI:
10719 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010720 return DAG.getNode(Opc, dl, VT, SrcOp,
10721 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010722 }
10723 }
10724
10725 // Change opcode to non-immediate version
10726 switch (Opc) {
10727 default: llvm_unreachable("Unknown target vector shift node");
10728 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10729 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10730 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10731 }
10732
10733 // Need to build a vector containing shift amount
10734 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10735 SDValue ShOps[4];
10736 ShOps[0] = ShAmt;
10737 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010738 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010739 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010740
10741 // The return type has to be a 128-bit type with the same element
10742 // type as the input type.
10743 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10744 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10745
10746 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010747 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10748}
10749
Craig Topper55b24052012-09-11 06:15:32 +000010750static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010751 SDLoc dl(Op);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010752 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010753 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010754 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010755 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010756 case Intrinsic::x86_sse_comieq_ss:
10757 case Intrinsic::x86_sse_comilt_ss:
10758 case Intrinsic::x86_sse_comile_ss:
10759 case Intrinsic::x86_sse_comigt_ss:
10760 case Intrinsic::x86_sse_comige_ss:
10761 case Intrinsic::x86_sse_comineq_ss:
10762 case Intrinsic::x86_sse_ucomieq_ss:
10763 case Intrinsic::x86_sse_ucomilt_ss:
10764 case Intrinsic::x86_sse_ucomile_ss:
10765 case Intrinsic::x86_sse_ucomigt_ss:
10766 case Intrinsic::x86_sse_ucomige_ss:
10767 case Intrinsic::x86_sse_ucomineq_ss:
10768 case Intrinsic::x86_sse2_comieq_sd:
10769 case Intrinsic::x86_sse2_comilt_sd:
10770 case Intrinsic::x86_sse2_comile_sd:
10771 case Intrinsic::x86_sse2_comigt_sd:
10772 case Intrinsic::x86_sse2_comige_sd:
10773 case Intrinsic::x86_sse2_comineq_sd:
10774 case Intrinsic::x86_sse2_ucomieq_sd:
10775 case Intrinsic::x86_sse2_ucomilt_sd:
10776 case Intrinsic::x86_sse2_ucomile_sd:
10777 case Intrinsic::x86_sse2_ucomigt_sd:
10778 case Intrinsic::x86_sse2_ucomige_sd:
10779 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010780 unsigned Opc;
10781 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010782 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010783 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010784 case Intrinsic::x86_sse_comieq_ss:
10785 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010786 Opc = X86ISD::COMI;
10787 CC = ISD::SETEQ;
10788 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010789 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010790 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010791 Opc = X86ISD::COMI;
10792 CC = ISD::SETLT;
10793 break;
10794 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010795 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010796 Opc = X86ISD::COMI;
10797 CC = ISD::SETLE;
10798 break;
10799 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010800 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010801 Opc = X86ISD::COMI;
10802 CC = ISD::SETGT;
10803 break;
10804 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010805 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010806 Opc = X86ISD::COMI;
10807 CC = ISD::SETGE;
10808 break;
10809 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010810 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010811 Opc = X86ISD::COMI;
10812 CC = ISD::SETNE;
10813 break;
10814 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010815 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 Opc = X86ISD::UCOMI;
10817 CC = ISD::SETEQ;
10818 break;
10819 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010820 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821 Opc = X86ISD::UCOMI;
10822 CC = ISD::SETLT;
10823 break;
10824 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010825 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010826 Opc = X86ISD::UCOMI;
10827 CC = ISD::SETLE;
10828 break;
10829 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010830 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010831 Opc = X86ISD::UCOMI;
10832 CC = ISD::SETGT;
10833 break;
10834 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010835 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010836 Opc = X86ISD::UCOMI;
10837 CC = ISD::SETGE;
10838 break;
10839 case Intrinsic::x86_sse_ucomineq_ss:
10840 case Intrinsic::x86_sse2_ucomineq_sd:
10841 Opc = X86ISD::UCOMI;
10842 CC = ISD::SETNE;
10843 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010844 }
Evan Cheng734503b2006-09-11 02:19:56 +000010845
Dan Gohman475871a2008-07-27 21:46:04 +000010846 SDValue LHS = Op.getOperand(1);
10847 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010848 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010849 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010850 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10851 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10852 DAG.getConstant(X86CC, MVT::i8), Cond);
10853 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010854 }
Craig Topper6d688152012-08-14 07:43:25 +000010855
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010856 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010857 case Intrinsic::x86_sse2_pmulu_dq:
10858 case Intrinsic::x86_avx2_pmulu_dq:
10859 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10860 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010861
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000010862 // SSE2/AVX2 sub with unsigned saturation intrinsics
10863 case Intrinsic::x86_sse2_psubus_b:
10864 case Intrinsic::x86_sse2_psubus_w:
10865 case Intrinsic::x86_avx2_psubus_b:
10866 case Intrinsic::x86_avx2_psubus_w:
10867 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
10868 Op.getOperand(1), Op.getOperand(2));
10869
Craig Topper6d688152012-08-14 07:43:25 +000010870 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010871 case Intrinsic::x86_sse3_hadd_ps:
10872 case Intrinsic::x86_sse3_hadd_pd:
10873 case Intrinsic::x86_avx_hadd_ps_256:
10874 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010875 case Intrinsic::x86_sse3_hsub_ps:
10876 case Intrinsic::x86_sse3_hsub_pd:
10877 case Intrinsic::x86_avx_hsub_ps_256:
10878 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010879 case Intrinsic::x86_ssse3_phadd_w_128:
10880 case Intrinsic::x86_ssse3_phadd_d_128:
10881 case Intrinsic::x86_avx2_phadd_w:
10882 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010883 case Intrinsic::x86_ssse3_phsub_w_128:
10884 case Intrinsic::x86_ssse3_phsub_d_128:
10885 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010886 case Intrinsic::x86_avx2_phsub_d: {
10887 unsigned Opcode;
10888 switch (IntNo) {
10889 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10890 case Intrinsic::x86_sse3_hadd_ps:
10891 case Intrinsic::x86_sse3_hadd_pd:
10892 case Intrinsic::x86_avx_hadd_ps_256:
10893 case Intrinsic::x86_avx_hadd_pd_256:
10894 Opcode = X86ISD::FHADD;
10895 break;
10896 case Intrinsic::x86_sse3_hsub_ps:
10897 case Intrinsic::x86_sse3_hsub_pd:
10898 case Intrinsic::x86_avx_hsub_ps_256:
10899 case Intrinsic::x86_avx_hsub_pd_256:
10900 Opcode = X86ISD::FHSUB;
10901 break;
10902 case Intrinsic::x86_ssse3_phadd_w_128:
10903 case Intrinsic::x86_ssse3_phadd_d_128:
10904 case Intrinsic::x86_avx2_phadd_w:
10905 case Intrinsic::x86_avx2_phadd_d:
10906 Opcode = X86ISD::HADD;
10907 break;
10908 case Intrinsic::x86_ssse3_phsub_w_128:
10909 case Intrinsic::x86_ssse3_phsub_d_128:
10910 case Intrinsic::x86_avx2_phsub_w:
10911 case Intrinsic::x86_avx2_phsub_d:
10912 Opcode = X86ISD::HSUB;
10913 break;
10914 }
10915 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010916 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010917 }
10918
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010919 // SSE2/SSE41/AVX2 integer max/min intrinsics.
10920 case Intrinsic::x86_sse2_pmaxu_b:
10921 case Intrinsic::x86_sse41_pmaxuw:
10922 case Intrinsic::x86_sse41_pmaxud:
10923 case Intrinsic::x86_avx2_pmaxu_b:
10924 case Intrinsic::x86_avx2_pmaxu_w:
10925 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010926 case Intrinsic::x86_sse2_pminu_b:
10927 case Intrinsic::x86_sse41_pminuw:
10928 case Intrinsic::x86_sse41_pminud:
10929 case Intrinsic::x86_avx2_pminu_b:
10930 case Intrinsic::x86_avx2_pminu_w:
10931 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010932 case Intrinsic::x86_sse41_pmaxsb:
10933 case Intrinsic::x86_sse2_pmaxs_w:
10934 case Intrinsic::x86_sse41_pmaxsd:
10935 case Intrinsic::x86_avx2_pmaxs_b:
10936 case Intrinsic::x86_avx2_pmaxs_w:
10937 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010938 case Intrinsic::x86_sse41_pminsb:
10939 case Intrinsic::x86_sse2_pmins_w:
10940 case Intrinsic::x86_sse41_pminsd:
10941 case Intrinsic::x86_avx2_pmins_b:
10942 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000010943 case Intrinsic::x86_avx2_pmins_d: {
10944 unsigned Opcode;
10945 switch (IntNo) {
10946 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10947 case Intrinsic::x86_sse2_pmaxu_b:
10948 case Intrinsic::x86_sse41_pmaxuw:
10949 case Intrinsic::x86_sse41_pmaxud:
10950 case Intrinsic::x86_avx2_pmaxu_b:
10951 case Intrinsic::x86_avx2_pmaxu_w:
10952 case Intrinsic::x86_avx2_pmaxu_d:
10953 Opcode = X86ISD::UMAX;
10954 break;
10955 case Intrinsic::x86_sse2_pminu_b:
10956 case Intrinsic::x86_sse41_pminuw:
10957 case Intrinsic::x86_sse41_pminud:
10958 case Intrinsic::x86_avx2_pminu_b:
10959 case Intrinsic::x86_avx2_pminu_w:
10960 case Intrinsic::x86_avx2_pminu_d:
10961 Opcode = X86ISD::UMIN;
10962 break;
10963 case Intrinsic::x86_sse41_pmaxsb:
10964 case Intrinsic::x86_sse2_pmaxs_w:
10965 case Intrinsic::x86_sse41_pmaxsd:
10966 case Intrinsic::x86_avx2_pmaxs_b:
10967 case Intrinsic::x86_avx2_pmaxs_w:
10968 case Intrinsic::x86_avx2_pmaxs_d:
10969 Opcode = X86ISD::SMAX;
10970 break;
10971 case Intrinsic::x86_sse41_pminsb:
10972 case Intrinsic::x86_sse2_pmins_w:
10973 case Intrinsic::x86_sse41_pminsd:
10974 case Intrinsic::x86_avx2_pmins_b:
10975 case Intrinsic::x86_avx2_pmins_w:
10976 case Intrinsic::x86_avx2_pmins_d:
10977 Opcode = X86ISD::SMIN;
10978 break;
10979 }
10980 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010981 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000010982 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010983
Craig Topper6d183e42012-12-29 16:44:25 +000010984 // SSE/SSE2/AVX floating point max/min intrinsics.
10985 case Intrinsic::x86_sse_max_ps:
10986 case Intrinsic::x86_sse2_max_pd:
10987 case Intrinsic::x86_avx_max_ps_256:
10988 case Intrinsic::x86_avx_max_pd_256:
10989 case Intrinsic::x86_sse_min_ps:
10990 case Intrinsic::x86_sse2_min_pd:
10991 case Intrinsic::x86_avx_min_ps_256:
10992 case Intrinsic::x86_avx_min_pd_256: {
10993 unsigned Opcode;
10994 switch (IntNo) {
10995 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10996 case Intrinsic::x86_sse_max_ps:
10997 case Intrinsic::x86_sse2_max_pd:
10998 case Intrinsic::x86_avx_max_ps_256:
10999 case Intrinsic::x86_avx_max_pd_256:
11000 Opcode = X86ISD::FMAX;
11001 break;
11002 case Intrinsic::x86_sse_min_ps:
11003 case Intrinsic::x86_sse2_min_pd:
11004 case Intrinsic::x86_avx_min_ps_256:
11005 case Intrinsic::x86_avx_min_pd_256:
11006 Opcode = X86ISD::FMIN;
11007 break;
11008 }
11009 return DAG.getNode(Opcode, dl, Op.getValueType(),
11010 Op.getOperand(1), Op.getOperand(2));
11011 }
11012
Craig Topper6d688152012-08-14 07:43:25 +000011013 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000011014 case Intrinsic::x86_avx2_psllv_d:
11015 case Intrinsic::x86_avx2_psllv_q:
11016 case Intrinsic::x86_avx2_psllv_d_256:
11017 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011018 case Intrinsic::x86_avx2_psrlv_d:
11019 case Intrinsic::x86_avx2_psrlv_q:
11020 case Intrinsic::x86_avx2_psrlv_d_256:
11021 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011022 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000011023 case Intrinsic::x86_avx2_psrav_d_256: {
11024 unsigned Opcode;
11025 switch (IntNo) {
11026 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11027 case Intrinsic::x86_avx2_psllv_d:
11028 case Intrinsic::x86_avx2_psllv_q:
11029 case Intrinsic::x86_avx2_psllv_d_256:
11030 case Intrinsic::x86_avx2_psllv_q_256:
11031 Opcode = ISD::SHL;
11032 break;
11033 case Intrinsic::x86_avx2_psrlv_d:
11034 case Intrinsic::x86_avx2_psrlv_q:
11035 case Intrinsic::x86_avx2_psrlv_d_256:
11036 case Intrinsic::x86_avx2_psrlv_q_256:
11037 Opcode = ISD::SRL;
11038 break;
11039 case Intrinsic::x86_avx2_psrav_d:
11040 case Intrinsic::x86_avx2_psrav_d_256:
11041 Opcode = ISD::SRA;
11042 break;
11043 }
11044 return DAG.getNode(Opcode, dl, Op.getValueType(),
11045 Op.getOperand(1), Op.getOperand(2));
11046 }
11047
Craig Topper969ba282012-01-25 06:43:11 +000011048 case Intrinsic::x86_ssse3_pshuf_b_128:
11049 case Intrinsic::x86_avx2_pshuf_b:
11050 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
11051 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011052
Craig Topper969ba282012-01-25 06:43:11 +000011053 case Intrinsic::x86_ssse3_psign_b_128:
11054 case Intrinsic::x86_ssse3_psign_w_128:
11055 case Intrinsic::x86_ssse3_psign_d_128:
11056 case Intrinsic::x86_avx2_psign_b:
11057 case Intrinsic::x86_avx2_psign_w:
11058 case Intrinsic::x86_avx2_psign_d:
11059 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
11060 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011061
Craig Toppere566cd02012-01-26 07:18:03 +000011062 case Intrinsic::x86_sse41_insertps:
11063 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
11064 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011065
Craig Toppere566cd02012-01-26 07:18:03 +000011066 case Intrinsic::x86_avx_vperm2f128_ps_256:
11067 case Intrinsic::x86_avx_vperm2f128_pd_256:
11068 case Intrinsic::x86_avx_vperm2f128_si_256:
11069 case Intrinsic::x86_avx2_vperm2i128:
11070 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
11071 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011072
Craig Topperffa6c402012-04-16 07:13:00 +000011073 case Intrinsic::x86_avx2_permd:
11074 case Intrinsic::x86_avx2_permps:
11075 // Operands intentionally swapped. Mask is last operand to intrinsic,
11076 // but second operand for node/intruction.
11077 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
11078 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000011079
Craig Topper22d8f0d2012-12-29 18:18:20 +000011080 case Intrinsic::x86_sse_sqrt_ps:
11081 case Intrinsic::x86_sse2_sqrt_pd:
11082 case Intrinsic::x86_avx_sqrt_ps_256:
11083 case Intrinsic::x86_avx_sqrt_pd_256:
11084 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
11085
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011086 // ptest and testp intrinsics. The intrinsic these come from are designed to
11087 // return an integer value, not just an instruction so lower it to the ptest
11088 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000011089 case Intrinsic::x86_sse41_ptestz:
11090 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011091 case Intrinsic::x86_sse41_ptestnzc:
11092 case Intrinsic::x86_avx_ptestz_256:
11093 case Intrinsic::x86_avx_ptestc_256:
11094 case Intrinsic::x86_avx_ptestnzc_256:
11095 case Intrinsic::x86_avx_vtestz_ps:
11096 case Intrinsic::x86_avx_vtestc_ps:
11097 case Intrinsic::x86_avx_vtestnzc_ps:
11098 case Intrinsic::x86_avx_vtestz_pd:
11099 case Intrinsic::x86_avx_vtestc_pd:
11100 case Intrinsic::x86_avx_vtestnzc_pd:
11101 case Intrinsic::x86_avx_vtestz_ps_256:
11102 case Intrinsic::x86_avx_vtestc_ps_256:
11103 case Intrinsic::x86_avx_vtestnzc_ps_256:
11104 case Intrinsic::x86_avx_vtestz_pd_256:
11105 case Intrinsic::x86_avx_vtestc_pd_256:
11106 case Intrinsic::x86_avx_vtestnzc_pd_256: {
11107 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000011108 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000011109 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000011110 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011111 case Intrinsic::x86_avx_vtestz_ps:
11112 case Intrinsic::x86_avx_vtestz_pd:
11113 case Intrinsic::x86_avx_vtestz_ps_256:
11114 case Intrinsic::x86_avx_vtestz_pd_256:
11115 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011116 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011117 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011118 // ZF = 1
11119 X86CC = X86::COND_E;
11120 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011121 case Intrinsic::x86_avx_vtestc_ps:
11122 case Intrinsic::x86_avx_vtestc_pd:
11123 case Intrinsic::x86_avx_vtestc_ps_256:
11124 case Intrinsic::x86_avx_vtestc_pd_256:
11125 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011126 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011127 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011128 // CF = 1
11129 X86CC = X86::COND_B;
11130 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011131 case Intrinsic::x86_avx_vtestnzc_ps:
11132 case Intrinsic::x86_avx_vtestnzc_pd:
11133 case Intrinsic::x86_avx_vtestnzc_ps_256:
11134 case Intrinsic::x86_avx_vtestnzc_pd_256:
11135 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000011136 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011137 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011138 // ZF and CF = 0
11139 X86CC = X86::COND_A;
11140 break;
11141 }
Eric Christopherfd179292009-08-27 18:07:15 +000011142
Eric Christopher71c67532009-07-29 00:28:05 +000011143 SDValue LHS = Op.getOperand(1);
11144 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011145 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
11146 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000011147 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11148 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11149 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000011150 }
Evan Cheng5759f972008-05-04 09:15:50 +000011151
Craig Topper80e46362012-01-23 06:16:53 +000011152 // SSE/AVX shift intrinsics
11153 case Intrinsic::x86_sse2_psll_w:
11154 case Intrinsic::x86_sse2_psll_d:
11155 case Intrinsic::x86_sse2_psll_q:
11156 case Intrinsic::x86_avx2_psll_w:
11157 case Intrinsic::x86_avx2_psll_d:
11158 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000011159 case Intrinsic::x86_sse2_psrl_w:
11160 case Intrinsic::x86_sse2_psrl_d:
11161 case Intrinsic::x86_sse2_psrl_q:
11162 case Intrinsic::x86_avx2_psrl_w:
11163 case Intrinsic::x86_avx2_psrl_d:
11164 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000011165 case Intrinsic::x86_sse2_psra_w:
11166 case Intrinsic::x86_sse2_psra_d:
11167 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000011168 case Intrinsic::x86_avx2_psra_d: {
11169 unsigned Opcode;
11170 switch (IntNo) {
11171 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11172 case Intrinsic::x86_sse2_psll_w:
11173 case Intrinsic::x86_sse2_psll_d:
11174 case Intrinsic::x86_sse2_psll_q:
11175 case Intrinsic::x86_avx2_psll_w:
11176 case Intrinsic::x86_avx2_psll_d:
11177 case Intrinsic::x86_avx2_psll_q:
11178 Opcode = X86ISD::VSHL;
11179 break;
11180 case Intrinsic::x86_sse2_psrl_w:
11181 case Intrinsic::x86_sse2_psrl_d:
11182 case Intrinsic::x86_sse2_psrl_q:
11183 case Intrinsic::x86_avx2_psrl_w:
11184 case Intrinsic::x86_avx2_psrl_d:
11185 case Intrinsic::x86_avx2_psrl_q:
11186 Opcode = X86ISD::VSRL;
11187 break;
11188 case Intrinsic::x86_sse2_psra_w:
11189 case Intrinsic::x86_sse2_psra_d:
11190 case Intrinsic::x86_avx2_psra_w:
11191 case Intrinsic::x86_avx2_psra_d:
11192 Opcode = X86ISD::VSRA;
11193 break;
11194 }
11195 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011196 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011197 }
11198
11199 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000011200 case Intrinsic::x86_sse2_pslli_w:
11201 case Intrinsic::x86_sse2_pslli_d:
11202 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011203 case Intrinsic::x86_avx2_pslli_w:
11204 case Intrinsic::x86_avx2_pslli_d:
11205 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011206 case Intrinsic::x86_sse2_psrli_w:
11207 case Intrinsic::x86_sse2_psrli_d:
11208 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011209 case Intrinsic::x86_avx2_psrli_w:
11210 case Intrinsic::x86_avx2_psrli_d:
11211 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011212 case Intrinsic::x86_sse2_psrai_w:
11213 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000011214 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000011215 case Intrinsic::x86_avx2_psrai_d: {
11216 unsigned Opcode;
11217 switch (IntNo) {
11218 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11219 case Intrinsic::x86_sse2_pslli_w:
11220 case Intrinsic::x86_sse2_pslli_d:
11221 case Intrinsic::x86_sse2_pslli_q:
11222 case Intrinsic::x86_avx2_pslli_w:
11223 case Intrinsic::x86_avx2_pslli_d:
11224 case Intrinsic::x86_avx2_pslli_q:
11225 Opcode = X86ISD::VSHLI;
11226 break;
11227 case Intrinsic::x86_sse2_psrli_w:
11228 case Intrinsic::x86_sse2_psrli_d:
11229 case Intrinsic::x86_sse2_psrli_q:
11230 case Intrinsic::x86_avx2_psrli_w:
11231 case Intrinsic::x86_avx2_psrli_d:
11232 case Intrinsic::x86_avx2_psrli_q:
11233 Opcode = X86ISD::VSRLI;
11234 break;
11235 case Intrinsic::x86_sse2_psrai_w:
11236 case Intrinsic::x86_sse2_psrai_d:
11237 case Intrinsic::x86_avx2_psrai_w:
11238 case Intrinsic::x86_avx2_psrai_d:
11239 Opcode = X86ISD::VSRAI;
11240 break;
11241 }
11242 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011243 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000011244 }
11245
Craig Topper4feb6472012-08-06 06:22:36 +000011246 case Intrinsic::x86_sse42_pcmpistria128:
11247 case Intrinsic::x86_sse42_pcmpestria128:
11248 case Intrinsic::x86_sse42_pcmpistric128:
11249 case Intrinsic::x86_sse42_pcmpestric128:
11250 case Intrinsic::x86_sse42_pcmpistrio128:
11251 case Intrinsic::x86_sse42_pcmpestrio128:
11252 case Intrinsic::x86_sse42_pcmpistris128:
11253 case Intrinsic::x86_sse42_pcmpestris128:
11254 case Intrinsic::x86_sse42_pcmpistriz128:
11255 case Intrinsic::x86_sse42_pcmpestriz128: {
11256 unsigned Opcode;
11257 unsigned X86CC;
11258 switch (IntNo) {
11259 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11260 case Intrinsic::x86_sse42_pcmpistria128:
11261 Opcode = X86ISD::PCMPISTRI;
11262 X86CC = X86::COND_A;
11263 break;
11264 case Intrinsic::x86_sse42_pcmpestria128:
11265 Opcode = X86ISD::PCMPESTRI;
11266 X86CC = X86::COND_A;
11267 break;
11268 case Intrinsic::x86_sse42_pcmpistric128:
11269 Opcode = X86ISD::PCMPISTRI;
11270 X86CC = X86::COND_B;
11271 break;
11272 case Intrinsic::x86_sse42_pcmpestric128:
11273 Opcode = X86ISD::PCMPESTRI;
11274 X86CC = X86::COND_B;
11275 break;
11276 case Intrinsic::x86_sse42_pcmpistrio128:
11277 Opcode = X86ISD::PCMPISTRI;
11278 X86CC = X86::COND_O;
11279 break;
11280 case Intrinsic::x86_sse42_pcmpestrio128:
11281 Opcode = X86ISD::PCMPESTRI;
11282 X86CC = X86::COND_O;
11283 break;
11284 case Intrinsic::x86_sse42_pcmpistris128:
11285 Opcode = X86ISD::PCMPISTRI;
11286 X86CC = X86::COND_S;
11287 break;
11288 case Intrinsic::x86_sse42_pcmpestris128:
11289 Opcode = X86ISD::PCMPESTRI;
11290 X86CC = X86::COND_S;
11291 break;
11292 case Intrinsic::x86_sse42_pcmpistriz128:
11293 Opcode = X86ISD::PCMPISTRI;
11294 X86CC = X86::COND_E;
11295 break;
11296 case Intrinsic::x86_sse42_pcmpestriz128:
11297 Opcode = X86ISD::PCMPESTRI;
11298 X86CC = X86::COND_E;
11299 break;
11300 }
Craig Topper20b46b02013-08-06 04:12:40 +000011301 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011302 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11303 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11304 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11305 DAG.getConstant(X86CC, MVT::i8),
11306 SDValue(PCMP.getNode(), 1));
11307 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11308 }
Craig Topper6d688152012-08-14 07:43:25 +000011309
Craig Topper4feb6472012-08-06 06:22:36 +000011310 case Intrinsic::x86_sse42_pcmpistri128:
11311 case Intrinsic::x86_sse42_pcmpestri128: {
11312 unsigned Opcode;
11313 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
11314 Opcode = X86ISD::PCMPISTRI;
11315 else
11316 Opcode = X86ISD::PCMPESTRI;
11317
Craig Topper20b46b02013-08-06 04:12:40 +000011318 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011319 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11320 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11321 }
Craig Topper0e292372012-08-24 04:03:22 +000011322 case Intrinsic::x86_fma_vfmadd_ps:
11323 case Intrinsic::x86_fma_vfmadd_pd:
11324 case Intrinsic::x86_fma_vfmsub_ps:
11325 case Intrinsic::x86_fma_vfmsub_pd:
11326 case Intrinsic::x86_fma_vfnmadd_ps:
11327 case Intrinsic::x86_fma_vfnmadd_pd:
11328 case Intrinsic::x86_fma_vfnmsub_ps:
11329 case Intrinsic::x86_fma_vfnmsub_pd:
11330 case Intrinsic::x86_fma_vfmaddsub_ps:
11331 case Intrinsic::x86_fma_vfmaddsub_pd:
11332 case Intrinsic::x86_fma_vfmsubadd_ps:
11333 case Intrinsic::x86_fma_vfmsubadd_pd:
11334 case Intrinsic::x86_fma_vfmadd_ps_256:
11335 case Intrinsic::x86_fma_vfmadd_pd_256:
11336 case Intrinsic::x86_fma_vfmsub_ps_256:
11337 case Intrinsic::x86_fma_vfmsub_pd_256:
11338 case Intrinsic::x86_fma_vfnmadd_ps_256:
11339 case Intrinsic::x86_fma_vfnmadd_pd_256:
11340 case Intrinsic::x86_fma_vfnmsub_ps_256:
11341 case Intrinsic::x86_fma_vfnmsub_pd_256:
11342 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11343 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11344 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11345 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000011346 unsigned Opc;
11347 switch (IntNo) {
11348 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11349 case Intrinsic::x86_fma_vfmadd_ps:
11350 case Intrinsic::x86_fma_vfmadd_pd:
11351 case Intrinsic::x86_fma_vfmadd_ps_256:
11352 case Intrinsic::x86_fma_vfmadd_pd_256:
11353 Opc = X86ISD::FMADD;
11354 break;
11355 case Intrinsic::x86_fma_vfmsub_ps:
11356 case Intrinsic::x86_fma_vfmsub_pd:
11357 case Intrinsic::x86_fma_vfmsub_ps_256:
11358 case Intrinsic::x86_fma_vfmsub_pd_256:
11359 Opc = X86ISD::FMSUB;
11360 break;
11361 case Intrinsic::x86_fma_vfnmadd_ps:
11362 case Intrinsic::x86_fma_vfnmadd_pd:
11363 case Intrinsic::x86_fma_vfnmadd_ps_256:
11364 case Intrinsic::x86_fma_vfnmadd_pd_256:
11365 Opc = X86ISD::FNMADD;
11366 break;
11367 case Intrinsic::x86_fma_vfnmsub_ps:
11368 case Intrinsic::x86_fma_vfnmsub_pd:
11369 case Intrinsic::x86_fma_vfnmsub_ps_256:
11370 case Intrinsic::x86_fma_vfnmsub_pd_256:
11371 Opc = X86ISD::FNMSUB;
11372 break;
11373 case Intrinsic::x86_fma_vfmaddsub_ps:
11374 case Intrinsic::x86_fma_vfmaddsub_pd:
11375 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11376 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11377 Opc = X86ISD::FMADDSUB;
11378 break;
11379 case Intrinsic::x86_fma_vfmsubadd_ps:
11380 case Intrinsic::x86_fma_vfmsubadd_pd:
11381 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11382 case Intrinsic::x86_fma_vfmsubadd_pd_256:
11383 Opc = X86ISD::FMSUBADD;
11384 break;
11385 }
11386
11387 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
11388 Op.getOperand(2), Op.getOperand(3));
11389 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000011390 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000011391}
Evan Cheng72261582005-12-20 06:22:03 +000011392
Craig Topper55b24052012-09-11 06:15:32 +000011393static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011394 SDLoc dl(Op);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011395 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11396 switch (IntNo) {
11397 default: return SDValue(); // Don't custom lower most intrinsics.
11398
Michael Liaoc26392a2013-03-28 23:41:26 +000011399 // RDRAND/RDSEED intrinsics.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011400 case Intrinsic::x86_rdrand_16:
11401 case Intrinsic::x86_rdrand_32:
Michael Liaoc26392a2013-03-28 23:41:26 +000011402 case Intrinsic::x86_rdrand_64:
11403 case Intrinsic::x86_rdseed_16:
11404 case Intrinsic::x86_rdseed_32:
11405 case Intrinsic::x86_rdseed_64: {
11406 unsigned Opcode = (IntNo == Intrinsic::x86_rdseed_16 ||
11407 IntNo == Intrinsic::x86_rdseed_32 ||
11408 IntNo == Intrinsic::x86_rdseed_64) ? X86ISD::RDSEED :
11409 X86ISD::RDRAND;
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011410 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011411 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
Michael Liaoc26392a2013-03-28 23:41:26 +000011412 SDValue Result = DAG.getNode(Opcode, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011413
Michael Liaoc26392a2013-03-28 23:41:26 +000011414 // If the value returned by RDRAND/RDSEED was valid (CF=1), return 1.
11415 // Otherwise return the value from Rand, which is always 0, casted to i32.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011416 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
11417 DAG.getConstant(1, Op->getValueType(1)),
11418 DAG.getConstant(X86::COND_B, MVT::i32),
11419 SDValue(Result.getNode(), 1) };
11420 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
11421 DAG.getVTList(Op->getValueType(1), MVT::Glue),
Michael Liao0ee17002013-04-19 04:03:37 +000011422 Ops, array_lengthof(Ops));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011423
11424 // Return { result, isValid, chain }.
11425 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011426 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011427 }
Michael Liaof8fd8832013-03-26 22:47:01 +000011428
11429 // XTEST intrinsics.
11430 case Intrinsic::x86_xtest: {
11431 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Other);
11432 SDValue InTrans = DAG.getNode(X86ISD::XTEST, dl, VTs, Op.getOperand(0));
11433 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11434 DAG.getConstant(X86::COND_NE, MVT::i8),
11435 InTrans);
11436 SDValue Ret = DAG.getNode(ISD::ZERO_EXTEND, dl, Op->getValueType(0), SetCC);
11437 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(),
11438 Ret, SDValue(InTrans.getNode(), 1));
11439 }
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011440 }
11441}
11442
Dan Gohmand858e902010-04-17 15:26:15 +000011443SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
11444 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000011445 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11446 MFI->setReturnAddressIsTaken(true);
11447
Bill Wendling64e87322009-01-16 19:25:27 +000011448 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011449 SDLoc dl(Op);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011450 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000011451
11452 if (Depth > 0) {
11453 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011454 const X86RegisterInfo *RegInfo =
11455 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
11456 SDValue Offset = DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011457 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11458 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000011459 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011460 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000011461 }
11462
11463 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000011464 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011465 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011466 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011467}
11468
Dan Gohmand858e902010-04-17 15:26:15 +000011469SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000011470 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11471 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000011472
Owen Andersone50ed302009-08-10 22:56:29 +000011473 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011474 SDLoc dl(Op); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000011475 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011476 const X86RegisterInfo *RegInfo =
11477 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaob9cca132013-05-02 08:21:56 +000011478 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11479 assert(((FrameReg == X86::RBP && VT == MVT::i64) ||
Michael Liao299eb2e2013-05-02 09:22:04 +000011480 (FrameReg == X86::EBP && VT == MVT::i32)) &&
11481 "Invalid Frame Register!");
Dale Johannesendd64c412009-02-04 00:33:20 +000011482 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000011483 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000011484 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
11485 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011486 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000011487 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000011488}
11489
Dan Gohman475871a2008-07-27 21:46:04 +000011490SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000011491 SelectionDAG &DAG) const {
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011492 const X86RegisterInfo *RegInfo =
11493 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011494 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011495}
11496
Dan Gohmand858e902010-04-17 15:26:15 +000011497SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011498 SDValue Chain = Op.getOperand(0);
11499 SDValue Offset = Op.getOperand(1);
11500 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011501 SDLoc dl (Op);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011502
Michael Liaodb7da202013-05-02 09:18:38 +000011503 EVT PtrVT = getPointerTy();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011504 const X86RegisterInfo *RegInfo =
11505 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaodb7da202013-05-02 09:18:38 +000011506 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11507 assert(((FrameReg == X86::RBP && PtrVT == MVT::i64) ||
11508 (FrameReg == X86::EBP && PtrVT == MVT::i32)) &&
11509 "Invalid Frame Register!");
11510 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, PtrVT);
11511 unsigned StoreAddrReg = (PtrVT == MVT::i64) ? X86::RCX : X86::ECX;
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011512
Michael Liaodb7da202013-05-02 09:18:38 +000011513 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Frame,
Michael Liao299eb2e2013-05-02 09:22:04 +000011514 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Michael Liaodb7da202013-05-02 09:18:38 +000011515 StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000011516 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
11517 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000011518 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011519
Michael Liaodb7da202013-05-02 09:18:38 +000011520 return DAG.getNode(X86ISD::EH_RETURN, dl, MVT::Other, Chain,
11521 DAG.getRegister(StoreAddrReg, PtrVT));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011522}
11523
Michael Liao6c0e04c2012-10-15 22:39:43 +000011524SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
11525 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011526 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011527 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
11528 DAG.getVTList(MVT::i32, MVT::Other),
11529 Op.getOperand(0), Op.getOperand(1));
11530}
11531
11532SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
11533 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011534 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011535 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
11536 Op.getOperand(0), Op.getOperand(1));
11537}
11538
Craig Topper55b24052012-09-11 06:15:32 +000011539static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000011540 return Op.getOperand(0);
11541}
11542
11543SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
11544 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011545 SDValue Root = Op.getOperand(0);
11546 SDValue Trmp = Op.getOperand(1); // trampoline
11547 SDValue FPtr = Op.getOperand(2); // nested function
11548 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +000011549 SDLoc dl (Op);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011550
Dan Gohman69de1932008-02-06 22:27:42 +000011551 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000011552 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011553
11554 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000011555 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000011556
11557 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000011558 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
11559 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000011560
Michael Liao7abf67a2012-10-04 19:50:43 +000011561 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
11562 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000011563
11564 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
11565
11566 // Load the pointer to the nested function into R11.
11567 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000011568 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000011569 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011570 Addr, MachinePointerInfo(TrmpAddr),
11571 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011572
Owen Anderson825b72b2009-08-11 20:47:22 +000011573 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11574 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011575 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
11576 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000011577 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011578
11579 // Load the 'nest' parameter value into R10.
11580 // R10 is specified in X86CallingConv.td
11581 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000011582 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11583 DAG.getConstant(10, MVT::i64));
11584 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011585 Addr, MachinePointerInfo(TrmpAddr, 10),
11586 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011587
Owen Anderson825b72b2009-08-11 20:47:22 +000011588 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11589 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011590 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
11591 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000011592 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011593
11594 // Jump to the nested function.
11595 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000011596 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11597 DAG.getConstant(20, MVT::i64));
11598 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011599 Addr, MachinePointerInfo(TrmpAddr, 20),
11600 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011601
11602 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000011603 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11604 DAG.getConstant(22, MVT::i64));
11605 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011606 MachinePointerInfo(TrmpAddr, 22),
11607 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011608
Duncan Sands4a544a72011-09-06 13:37:06 +000011609 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011610 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000011611 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000011612 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000011613 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000011614 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011615
11616 switch (CC) {
11617 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011618 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011619 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011620 case CallingConv::X86_StdCall: {
11621 // Pass 'nest' parameter in ECX.
11622 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011623 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011624
11625 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011626 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000011627 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011628
Chris Lattner58d74912008-03-12 17:45:29 +000011629 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000011630 unsigned InRegCount = 0;
11631 unsigned Idx = 1;
11632
11633 for (FunctionType::param_iterator I = FTy->param_begin(),
11634 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000011635 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000011636 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000011637 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011638
11639 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000011640 report_fatal_error("Nest register in use - reduce number of inreg"
11641 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011642 }
11643 }
11644 break;
11645 }
11646 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000011647 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000011648 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011649 // Pass 'nest' parameter in EAX.
11650 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011651 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011652 break;
11653 }
11654
Dan Gohman475871a2008-07-27 21:46:04 +000011655 SDValue OutChains[4];
11656 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011657
Owen Anderson825b72b2009-08-11 20:47:22 +000011658 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11659 DAG.getConstant(10, MVT::i32));
11660 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011661
Chris Lattnera62fe662010-02-05 19:20:30 +000011662 // This is storing the opcode for MOV32ri.
11663 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000011664 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000011665 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000011666 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011667 Trmp, MachinePointerInfo(TrmpAddr),
11668 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011669
Owen Anderson825b72b2009-08-11 20:47:22 +000011670 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11671 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011672 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
11673 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000011674 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011675
Chris Lattnera62fe662010-02-05 19:20:30 +000011676 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000011677 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11678 DAG.getConstant(5, MVT::i32));
11679 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011680 MachinePointerInfo(TrmpAddr, 5),
11681 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011682
Owen Anderson825b72b2009-08-11 20:47:22 +000011683 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11684 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011685 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
11686 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000011687 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011688
Duncan Sands4a544a72011-09-06 13:37:06 +000011689 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011690 }
11691}
11692
Dan Gohmand858e902010-04-17 15:26:15 +000011693SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
11694 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011695 /*
11696 The rounding mode is in bits 11:10 of FPSR, and has the following
11697 settings:
11698 00 Round to nearest
11699 01 Round to -inf
11700 10 Round to +inf
11701 11 Round to 0
11702
11703 FLT_ROUNDS, on the other hand, expects the following:
11704 -1 Undefined
11705 0 Round to 0
11706 1 Round to nearest
11707 2 Round to +inf
11708 3 Round to -inf
11709
11710 To perform the conversion, we do:
11711 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
11712 */
11713
11714 MachineFunction &MF = DAG.getMachineFunction();
11715 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000011716 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011717 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000011718 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011719 SDLoc DL(Op);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011720
11721 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000011722 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000011723 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011724
Chris Lattner2156b792010-09-22 01:11:26 +000011725 MachineMemOperand *MMO =
11726 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
11727 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011728
Chris Lattner2156b792010-09-22 01:11:26 +000011729 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
11730 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
11731 DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +000011732 Ops, array_lengthof(Ops), MVT::i16,
11733 MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011734
11735 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000011736 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011737 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011738
11739 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000011740 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000011741 DAG.getNode(ISD::SRL, DL, MVT::i16,
11742 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011743 CWD, DAG.getConstant(0x800, MVT::i16)),
11744 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000011745 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000011746 DAG.getNode(ISD::SRL, DL, MVT::i16,
11747 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011748 CWD, DAG.getConstant(0x400, MVT::i16)),
11749 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011750
Dan Gohman475871a2008-07-27 21:46:04 +000011751 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000011752 DAG.getNode(ISD::AND, DL, MVT::i16,
11753 DAG.getNode(ISD::ADD, DL, MVT::i16,
11754 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000011755 DAG.getConstant(1, MVT::i16)),
11756 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011757
Duncan Sands83ec4b62008-06-06 12:08:01 +000011758 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000011759 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011760}
11761
Craig Topper55b24052012-09-11 06:15:32 +000011762static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011763 EVT VT = Op.getValueType();
11764 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011765 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011766 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011767
11768 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011769 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000011770 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000011771 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000011772 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011773 }
Evan Cheng18efe262007-12-14 02:13:44 +000011774
Evan Cheng152804e2007-12-14 08:30:15 +000011775 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011776 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011777 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011778
11779 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011780 SDValue Ops[] = {
11781 Op,
11782 DAG.getConstant(NumBits+NumBits-1, OpVT),
11783 DAG.getConstant(X86::COND_E, MVT::i8),
11784 Op.getValue(1)
11785 };
11786 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000011787
11788 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000011789 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000011790
Owen Anderson825b72b2009-08-11 20:47:22 +000011791 if (VT == MVT::i8)
11792 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011793 return Op;
11794}
11795
Craig Topper55b24052012-09-11 06:15:32 +000011796static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000011797 EVT VT = Op.getValueType();
11798 EVT OpVT = VT;
11799 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011800 SDLoc dl(Op);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011801
11802 Op = Op.getOperand(0);
11803 if (VT == MVT::i8) {
11804 // Zero extend to i32 since there is not an i8 bsr.
11805 OpVT = MVT::i32;
11806 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
11807 }
11808
11809 // Issue a bsr (scan bits in reverse).
11810 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
11811 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
11812
11813 // And xor with NumBits-1.
11814 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
11815
11816 if (VT == MVT::i8)
11817 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
11818 return Op;
11819}
11820
Craig Topper55b24052012-09-11 06:15:32 +000011821static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011822 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000011823 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011824 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011825 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000011826
11827 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000011828 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011829 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011830
11831 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011832 SDValue Ops[] = {
11833 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000011834 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011835 DAG.getConstant(X86::COND_E, MVT::i8),
11836 Op.getValue(1)
11837 };
Chandler Carruth77821022011-12-24 12:12:34 +000011838 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000011839}
11840
Craig Topper13894fa2011-08-24 06:14:18 +000011841// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
11842// ones, and then concatenate the result back.
11843static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011844 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000011845
Craig Topper7a9a28b2012-08-12 02:23:29 +000011846 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011847 "Unsupported value type for operation");
11848
Craig Topper66ddd152012-04-27 22:54:43 +000011849 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011850 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000011851
11852 // Extract the LHS vectors
11853 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011854 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11855 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011856
11857 // Extract the RHS vectors
11858 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000011859 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
11860 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011861
11862 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11863 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11864
11865 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
11866 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
11867 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
11868}
11869
Craig Topper55b24052012-09-11 06:15:32 +000011870static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011871 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011872 Op.getValueType().isInteger() &&
11873 "Only handle AVX 256-bit vector integer operation");
11874 return Lower256IntArith(Op, DAG);
11875}
11876
Craig Topper55b24052012-09-11 06:15:32 +000011877static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011878 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011879 Op.getValueType().isInteger() &&
11880 "Only handle AVX 256-bit vector integer operation");
11881 return Lower256IntArith(Op, DAG);
11882}
11883
Craig Topper55b24052012-09-11 06:15:32 +000011884static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
11885 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011886 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000011887 EVT VT = Op.getValueType();
11888
11889 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011890 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000011891 return Lower256IntArith(Op, DAG);
11892
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011893 SDValue A = Op.getOperand(0);
11894 SDValue B = Op.getOperand(1);
11895
11896 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
11897 if (VT == MVT::v4i32) {
11898 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
11899 "Should not custom lower when pmuldq is available!");
11900
11901 // Extract the odd parts.
Craig Topperda129a22013-07-15 06:54:12 +000011902 static const int UnpackMask[] = { 1, -1, 3, -1 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011903 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
11904 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
11905
11906 // Multiply the even parts.
11907 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
11908 // Now multiply odd parts.
11909 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
11910
11911 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
11912 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
11913
11914 // Merge the two vectors back together with a shuffle. This expands into 2
11915 // shuffles.
Craig Topperda129a22013-07-15 06:54:12 +000011916 static const int ShufMask[] = { 0, 4, 2, 6 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011917 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
11918 }
11919
Craig Topper5b209e82012-02-05 03:14:49 +000011920 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
11921 "Only know how to lower V2I64/V4I64 multiply");
11922
Craig Topper5b209e82012-02-05 03:14:49 +000011923 // Ahi = psrlqi(a, 32);
11924 // Bhi = psrlqi(b, 32);
11925 //
11926 // AloBlo = pmuludq(a, b);
11927 // AloBhi = pmuludq(a, Bhi);
11928 // AhiBlo = pmuludq(Ahi, b);
11929
11930 // AloBhi = psllqi(AloBhi, 32);
11931 // AhiBlo = psllqi(AhiBlo, 32);
11932 // return AloBlo + AloBhi + AhiBlo;
11933
Craig Topper5b209e82012-02-05 03:14:49 +000011934 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000011935
Craig Topper5b209e82012-02-05 03:14:49 +000011936 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11937 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011938
Craig Topper5b209e82012-02-05 03:14:49 +000011939 // Bit cast to 32-bit vectors for MULUDQ
11940 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11941 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11942 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11943 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11944 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011945
Craig Topper5b209e82012-02-05 03:14:49 +000011946 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11947 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11948 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011949
Craig Topper5b209e82012-02-05 03:14:49 +000011950 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11951 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011952
Dale Johannesene4d209d2009-02-03 20:21:25 +000011953 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011954 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011955}
11956
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011957SDValue X86TargetLowering::LowerSDIV(SDValue Op, SelectionDAG &DAG) const {
11958 EVT VT = Op.getValueType();
11959 EVT EltTy = VT.getVectorElementType();
11960 unsigned NumElts = VT.getVectorNumElements();
11961 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011962 SDLoc dl(Op);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011963
11964 // Lower sdiv X, pow2-const.
11965 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
11966 if (!C)
11967 return SDValue();
11968
11969 APInt SplatValue, SplatUndef;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000011970 unsigned SplatBitSize;
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011971 bool HasAnyUndefs;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000011972 if (!C->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
11973 HasAnyUndefs) ||
11974 EltTy.getSizeInBits() < SplatBitSize)
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011975 return SDValue();
11976
11977 if ((SplatValue != 0) &&
11978 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
11979 unsigned lg2 = SplatValue.countTrailingZeros();
11980 // Splat the sign bit.
11981 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
11982 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
11983 // Add (N0 < 0) ? abs2 - 1 : 0;
11984 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
11985 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
11986 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
11987 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
11988 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
11989
11990 // If we're dividing by a positive value, we're done. Otherwise, we must
11991 // negate the result.
11992 if (SplatValue.isNonNegative())
11993 return SRA;
11994
11995 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
11996 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
11997 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
11998 }
11999 return SDValue();
12000}
12001
Michael Liao4b7ab122013-03-20 02:20:36 +000012002static SDValue LowerScalarImmediateShift(SDValue Op, SelectionDAG &DAG,
12003 const X86Subtarget *Subtarget) {
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012004 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012005 SDLoc dl(Op);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012006 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000012007 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012008
Nadav Rotem43012222011-05-11 08:12:09 +000012009 // Optimize shl/srl/sra with constant shift amount.
12010 if (isSplatVector(Amt.getNode())) {
12011 SDValue SclrAmt = Amt->getOperand(0);
12012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
12013 uint64_t ShiftAmt = C->getZExtValue();
12014
Craig Toppered2e13d2012-01-22 19:15:14 +000012015 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012016 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000012017 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
12018 if (Op.getOpcode() == ISD::SHL)
12019 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12020 DAG.getConstant(ShiftAmt, MVT::i32));
12021 if (Op.getOpcode() == ISD::SRL)
12022 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12023 DAG.getConstant(ShiftAmt, MVT::i32));
12024 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
12025 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12026 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000012027 }
12028
Craig Toppered2e13d2012-01-22 19:15:14 +000012029 if (VT == MVT::v16i8) {
12030 if (Op.getOpcode() == ISD::SHL) {
12031 // Make a large shift.
12032 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
12033 DAG.getConstant(ShiftAmt, MVT::i32));
12034 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
12035 // Zero out the rightmost bits.
12036 SmallVector<SDValue, 16> V(16,
12037 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12038 MVT::i8));
12039 return DAG.getNode(ISD::AND, dl, VT, SHL,
12040 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012041 }
Craig Toppered2e13d2012-01-22 19:15:14 +000012042 if (Op.getOpcode() == ISD::SRL) {
12043 // Make a large shift.
12044 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
12045 DAG.getConstant(ShiftAmt, MVT::i32));
12046 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
12047 // Zero out the leftmost bits.
12048 SmallVector<SDValue, 16> V(16,
12049 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12050 MVT::i8));
12051 return DAG.getNode(ISD::AND, dl, VT, SRL,
12052 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
12053 }
12054 if (Op.getOpcode() == ISD::SRA) {
12055 if (ShiftAmt == 7) {
12056 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012057 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012058 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000012059 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012060
Craig Toppered2e13d2012-01-22 19:15:14 +000012061 // R s>> a === ((R u>> a) ^ m) - m
12062 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12063 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
12064 MVT::i8));
12065 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
12066 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12067 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12068 return Res;
12069 }
Craig Topper731dfd02012-04-23 03:42:40 +000012070 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012071 }
Craig Topper46154eb2011-11-11 07:39:23 +000012072
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012073 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000012074 if (Op.getOpcode() == ISD::SHL) {
12075 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012076 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
12077 DAG.getConstant(ShiftAmt, MVT::i32));
12078 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000012079 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012080 SmallVector<SDValue, 32> V(32,
12081 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12082 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012083 return DAG.getNode(ISD::AND, dl, VT, SHL,
12084 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000012085 }
Craig Topper0d86d462011-11-20 00:12:05 +000012086 if (Op.getOpcode() == ISD::SRL) {
12087 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012088 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
12089 DAG.getConstant(ShiftAmt, MVT::i32));
12090 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000012091 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012092 SmallVector<SDValue, 32> V(32,
12093 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12094 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012095 return DAG.getNode(ISD::AND, dl, VT, SRL,
12096 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
12097 }
12098 if (Op.getOpcode() == ISD::SRA) {
12099 if (ShiftAmt == 7) {
12100 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012101 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012102 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000012103 }
12104
12105 // R s>> a === ((R u>> a) ^ m) - m
12106 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12107 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
12108 MVT::i8));
12109 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
12110 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12111 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12112 return Res;
12113 }
Craig Topper731dfd02012-04-23 03:42:40 +000012114 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000012115 }
Nadav Rotem43012222011-05-11 08:12:09 +000012116 }
12117 }
12118
Michael Liao42317cc2013-03-20 02:33:21 +000012119 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12120 if (!Subtarget->is64Bit() &&
12121 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12122 Amt.getOpcode() == ISD::BITCAST &&
12123 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12124 Amt = Amt.getOperand(0);
12125 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12126 VT.getVectorNumElements();
12127 unsigned RatioInLog2 = Log2_32_Ceil(Ratio);
12128 uint64_t ShiftAmt = 0;
12129 for (unsigned i = 0; i != Ratio; ++i) {
12130 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Amt.getOperand(i));
12131 if (C == 0)
12132 return SDValue();
12133 // 6 == Log2(64)
12134 ShiftAmt |= C->getZExtValue() << (i * (1 << (6 - RatioInLog2)));
12135 }
12136 // Check remaining shift amounts.
12137 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12138 uint64_t ShAmt = 0;
12139 for (unsigned j = 0; j != Ratio; ++j) {
12140 ConstantSDNode *C =
12141 dyn_cast<ConstantSDNode>(Amt.getOperand(i + j));
12142 if (C == 0)
12143 return SDValue();
12144 // 6 == Log2(64)
12145 ShAmt |= C->getZExtValue() << (j * (1 << (6 - RatioInLog2)));
12146 }
12147 if (ShAmt != ShiftAmt)
12148 return SDValue();
12149 }
12150 switch (Op.getOpcode()) {
12151 default:
12152 llvm_unreachable("Unknown shift opcode!");
12153 case ISD::SHL:
12154 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12155 DAG.getConstant(ShiftAmt, MVT::i32));
12156 case ISD::SRL:
12157 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12158 DAG.getConstant(ShiftAmt, MVT::i32));
12159 case ISD::SRA:
12160 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12161 DAG.getConstant(ShiftAmt, MVT::i32));
12162 }
12163 }
12164
12165 return SDValue();
12166}
12167
12168static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
12169 const X86Subtarget* Subtarget) {
12170 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012171 SDLoc dl(Op);
Michael Liao42317cc2013-03-20 02:33:21 +000012172 SDValue R = Op.getOperand(0);
12173 SDValue Amt = Op.getOperand(1);
12174
12175 if ((VT == MVT::v2i64 && Op.getOpcode() != ISD::SRA) ||
12176 VT == MVT::v4i32 || VT == MVT::v8i16 ||
12177 (Subtarget->hasInt256() &&
12178 ((VT == MVT::v4i64 && Op.getOpcode() != ISD::SRA) ||
12179 VT == MVT::v8i32 || VT == MVT::v16i16))) {
12180 SDValue BaseShAmt;
12181 EVT EltVT = VT.getVectorElementType();
12182
12183 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12184 unsigned NumElts = VT.getVectorNumElements();
12185 unsigned i, j;
12186 for (i = 0; i != NumElts; ++i) {
12187 if (Amt.getOperand(i).getOpcode() == ISD::UNDEF)
12188 continue;
12189 break;
12190 }
12191 for (j = i; j != NumElts; ++j) {
12192 SDValue Arg = Amt.getOperand(j);
12193 if (Arg.getOpcode() == ISD::UNDEF) continue;
12194 if (Arg != Amt.getOperand(i))
12195 break;
12196 }
12197 if (i != NumElts && j == NumElts)
12198 BaseShAmt = Amt.getOperand(i);
12199 } else {
12200 if (Amt.getOpcode() == ISD::EXTRACT_SUBVECTOR)
12201 Amt = Amt.getOperand(0);
12202 if (Amt.getOpcode() == ISD::VECTOR_SHUFFLE &&
12203 cast<ShuffleVectorSDNode>(Amt)->isSplat()) {
12204 SDValue InVec = Amt.getOperand(0);
12205 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12206 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12207 unsigned i = 0;
12208 for (; i != NumElts; ++i) {
12209 SDValue Arg = InVec.getOperand(i);
12210 if (Arg.getOpcode() == ISD::UNDEF) continue;
12211 BaseShAmt = Arg;
12212 break;
12213 }
12214 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12215 if (ConstantSDNode *C =
12216 dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
12217 unsigned SplatIdx =
12218 cast<ShuffleVectorSDNode>(Amt)->getSplatIndex();
12219 if (C->getZExtValue() == SplatIdx)
12220 BaseShAmt = InVec.getOperand(1);
12221 }
12222 }
12223 if (BaseShAmt.getNode() == 0)
12224 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Amt,
12225 DAG.getIntPtrConstant(0));
12226 }
12227 }
12228
12229 if (BaseShAmt.getNode()) {
12230 if (EltVT.bitsGT(MVT::i32))
12231 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
12232 else if (EltVT.bitsLT(MVT::i32))
12233 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, BaseShAmt);
12234
12235 switch (Op.getOpcode()) {
12236 default:
12237 llvm_unreachable("Unknown shift opcode!");
12238 case ISD::SHL:
12239 switch (VT.getSimpleVT().SimpleTy) {
12240 default: return SDValue();
12241 case MVT::v2i64:
12242 case MVT::v4i32:
12243 case MVT::v8i16:
12244 case MVT::v4i64:
12245 case MVT::v8i32:
12246 case MVT::v16i16:
12247 return getTargetVShiftNode(X86ISD::VSHLI, dl, VT, R, BaseShAmt, DAG);
12248 }
12249 case ISD::SRA:
12250 switch (VT.getSimpleVT().SimpleTy) {
12251 default: return SDValue();
12252 case MVT::v4i32:
12253 case MVT::v8i16:
12254 case MVT::v8i32:
12255 case MVT::v16i16:
12256 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, R, BaseShAmt, DAG);
12257 }
12258 case ISD::SRL:
12259 switch (VT.getSimpleVT().SimpleTy) {
12260 default: return SDValue();
12261 case MVT::v2i64:
12262 case MVT::v4i32:
12263 case MVT::v8i16:
12264 case MVT::v4i64:
12265 case MVT::v8i32:
12266 case MVT::v16i16:
12267 return getTargetVShiftNode(X86ISD::VSRLI, dl, VT, R, BaseShAmt, DAG);
12268 }
12269 }
12270 }
12271 }
12272
12273 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12274 if (!Subtarget->is64Bit() &&
12275 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12276 Amt.getOpcode() == ISD::BITCAST &&
12277 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12278 Amt = Amt.getOperand(0);
12279 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12280 VT.getVectorNumElements();
12281 std::vector<SDValue> Vals(Ratio);
12282 for (unsigned i = 0; i != Ratio; ++i)
12283 Vals[i] = Amt.getOperand(i);
12284 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12285 for (unsigned j = 0; j != Ratio; ++j)
12286 if (Vals[j] != Amt.getOperand(i + j))
12287 return SDValue();
12288 }
12289 switch (Op.getOpcode()) {
12290 default:
12291 llvm_unreachable("Unknown shift opcode!");
12292 case ISD::SHL:
12293 return DAG.getNode(X86ISD::VSHL, dl, VT, R, Op.getOperand(1));
12294 case ISD::SRL:
12295 return DAG.getNode(X86ISD::VSRL, dl, VT, R, Op.getOperand(1));
12296 case ISD::SRA:
12297 return DAG.getNode(X86ISD::VSRA, dl, VT, R, Op.getOperand(1));
12298 }
12299 }
12300
Michael Liao4b7ab122013-03-20 02:20:36 +000012301 return SDValue();
12302}
12303
12304SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
12305
12306 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012307 SDLoc dl(Op);
Michael Liao4b7ab122013-03-20 02:20:36 +000012308 SDValue R = Op.getOperand(0);
12309 SDValue Amt = Op.getOperand(1);
12310 SDValue V;
12311
12312 if (!Subtarget->hasSSE2())
12313 return SDValue();
12314
12315 V = LowerScalarImmediateShift(Op, DAG, Subtarget);
12316 if (V.getNode())
12317 return V;
12318
Michael Liao42317cc2013-03-20 02:33:21 +000012319 V = LowerScalarVariableShift(Op, DAG, Subtarget);
12320 if (V.getNode())
12321 return V;
12322
Michael Liao5c5f1902013-03-20 02:28:20 +000012323 // AVX2 has VPSLLV/VPSRAV/VPSRLV.
12324 if (Subtarget->hasInt256()) {
12325 if (Op.getOpcode() == ISD::SRL &&
12326 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12327 VT == MVT::v4i64 || VT == MVT::v8i32))
12328 return Op;
12329 if (Op.getOpcode() == ISD::SHL &&
12330 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12331 VT == MVT::v4i64 || VT == MVT::v8i32))
12332 return Op;
12333 if (Op.getOpcode() == ISD::SRA && (VT == MVT::v4i32 || VT == MVT::v8i32))
12334 return Op;
12335 }
12336
Nadav Rotem43012222011-05-11 08:12:09 +000012337 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000012338 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012339 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000012340
Benjamin Kramer9fa92512013-02-04 15:19:25 +000012341 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012342 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012343 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
12344 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
12345 }
Nadav Rotem43012222011-05-11 08:12:09 +000012346 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000012347 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000012348
Nate Begeman51409212010-07-28 00:21:48 +000012349 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012350 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000012351 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012352
Lang Hames8b99c1e2011-12-17 01:08:46 +000012353 // Turn 'a' into a mask suitable for VSELECT
12354 SDValue VSelM = DAG.getConstant(0x80, VT);
12355 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012356 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000012357
Lang Hames8b99c1e2011-12-17 01:08:46 +000012358 SDValue CM1 = DAG.getConstant(0x0f, VT);
12359 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000012360
Lang Hames8b99c1e2011-12-17 01:08:46 +000012361 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
12362 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000012363 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12364 DAG.getConstant(4, MVT::i32), DAG);
12365 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012366 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12367
Nate Begeman51409212010-07-28 00:21:48 +000012368 // a += a
12369 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012370 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012371 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012372
Lang Hames8b99c1e2011-12-17 01:08:46 +000012373 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
12374 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012375 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12376 DAG.getConstant(2, MVT::i32), DAG);
12377 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012378 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12379
Nate Begeman51409212010-07-28 00:21:48 +000012380 // a += a
12381 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012382 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012383 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012384
Lang Hames8b99c1e2011-12-17 01:08:46 +000012385 // return VSELECT(r, r+r, a);
12386 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000012387 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000012388 return R;
12389 }
Craig Topper46154eb2011-11-11 07:39:23 +000012390
12391 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000012392 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012393 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000012394 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12395 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12396
12397 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000012398 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
12399 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012400
12401 // Recreate the shift amount vectors
12402 SDValue Amt1, Amt2;
12403 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12404 // Constant shift amount
12405 SmallVector<SDValue, 4> Amt1Csts;
12406 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000012407 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012408 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000012409 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012410 Amt2Csts.push_back(Amt->getOperand(i));
12411
12412 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12413 &Amt1Csts[0], NumElems/2);
12414 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12415 &Amt2Csts[0], NumElems/2);
12416 } else {
12417 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000012418 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
12419 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012420 }
12421
12422 // Issue new vector shifts for the smaller types
12423 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
12424 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
12425
12426 // Concatenate the result back
12427 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
12428 }
12429
Nate Begeman51409212010-07-28 00:21:48 +000012430 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012431}
Mon P Wangaf9b9522008-12-18 21:42:19 +000012432
Craig Topper55b24052012-09-11 06:15:32 +000012433static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000012434 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
12435 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000012436 // looks for this combo and may remove the "setcc" instruction if the "setcc"
12437 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000012438 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000012439 SDValue LHS = N->getOperand(0);
12440 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000012441 unsigned BaseOp = 0;
12442 unsigned Cond = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +000012443 SDLoc DL(Op);
Bill Wendling74c37652008-12-09 22:08:41 +000012444 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012445 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000012446 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000012447 // A subtract of one will be selected as a INC. Note that INC doesn't
12448 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12450 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012451 BaseOp = X86ISD::INC;
12452 Cond = X86::COND_O;
12453 break;
12454 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012455 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000012456 Cond = X86::COND_O;
12457 break;
12458 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012459 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000012460 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012461 break;
12462 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000012463 // A subtract of one will be selected as a DEC. Note that DEC doesn't
12464 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012465 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12466 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012467 BaseOp = X86ISD::DEC;
12468 Cond = X86::COND_O;
12469 break;
12470 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012471 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000012472 Cond = X86::COND_O;
12473 break;
12474 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012475 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000012476 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012477 break;
12478 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000012479 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000012480 Cond = X86::COND_O;
12481 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012482 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
12483 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
12484 MVT::i32);
12485 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012486
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012487 SDValue SetCC =
12488 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12489 DAG.getConstant(X86::COND_O, MVT::i32),
12490 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012491
Dan Gohman6e5fda22011-07-22 18:45:15 +000012492 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012493 }
Bill Wendling74c37652008-12-09 22:08:41 +000012494 }
Bill Wendling3fafd932008-11-26 22:37:40 +000012495
Bill Wendling61edeb52008-12-02 01:06:39 +000012496 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012497 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012498 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000012499
Bill Wendling61edeb52008-12-02 01:06:39 +000012500 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012501 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
12502 DAG.getConstant(Cond, MVT::i32),
12503 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000012504
Dan Gohman6e5fda22011-07-22 18:45:15 +000012505 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000012506}
12507
Chad Rosier30450e82011-12-22 22:35:21 +000012508SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
12509 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012510 SDLoc dl(Op);
Craig Toppera124f942011-11-21 01:12:36 +000012511 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
12512 EVT VT = Op.getValueType();
12513
Craig Toppered2e13d2012-01-22 19:15:14 +000012514 if (!Subtarget->hasSSE2() || !VT.isVector())
12515 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012516
Craig Toppered2e13d2012-01-22 19:15:14 +000012517 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
12518 ExtraVT.getScalarType().getSizeInBits();
12519 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
12520
12521 switch (VT.getSimpleVT().SimpleTy) {
12522 default: return SDValue();
12523 case MVT::v8i32:
12524 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012525 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012526 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012527 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012528 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000012529 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000012530
Craig Toppered2e13d2012-01-22 19:15:14 +000012531 // Extract the LHS vectors
12532 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000012533 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
12534 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000012535
Craig Toppered2e13d2012-01-22 19:15:14 +000012536 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12537 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000012538
Craig Toppered2e13d2012-01-22 19:15:14 +000012539 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000012540 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000012541 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
12542 ExtraNumElems/2);
12543 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000012544
Craig Toppered2e13d2012-01-22 19:15:14 +000012545 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
12546 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000012547
Dmitri Gribenko2de05722012-09-10 21:26:47 +000012548 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012549 }
12550 // fall through
12551 case MVT::v4i32:
12552 case MVT::v8i16: {
Nadav Rotemb05130e2013-03-19 18:38:27 +000012553 // (sext (vzext x)) -> (vsext x)
12554 SDValue Op0 = Op.getOperand(0);
12555 SDValue Op00 = Op0.getOperand(0);
12556 SDValue Tmp1;
12557 // Hopefully, this VECTOR_SHUFFLE is just a VZEXT.
12558 if (Op0.getOpcode() == ISD::BITCAST &&
12559 Op00.getOpcode() == ISD::VECTOR_SHUFFLE)
12560 Tmp1 = LowerVectorIntExtend(Op00, DAG);
12561 if (Tmp1.getNode()) {
12562 SDValue Tmp1Op0 = Tmp1.getOperand(0);
12563 assert(Tmp1Op0.getOpcode() == X86ISD::VZEXT &&
12564 "This optimization is invalid without a VZEXT.");
12565 return DAG.getNode(X86ISD::VSEXT, dl, VT, Tmp1Op0.getOperand(0));
12566 }
12567
12568 // If the above didn't work, then just use Shift-Left + Shift-Right.
12569 Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT, Op0, ShAmt, DAG);
Craig Toppered2e13d2012-01-22 19:15:14 +000012570 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012571 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012572 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012573}
12574
Craig Topper55b24052012-09-11 06:15:32 +000012575static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
12576 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012577 SDLoc dl(Op);
Eli Friedman14648462011-07-27 22:21:52 +000012578 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
12579 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
12580 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
12581 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
12582
12583 // The only fence that needs an instruction is a sequentially-consistent
12584 // cross-thread fence.
12585 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
12586 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
12587 // no-sse2). There isn't any reason to disable it if the target processor
12588 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000012589 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000012590 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
12591
12592 SDValue Chain = Op.getOperand(0);
12593 SDValue Zero = DAG.getConstant(0, MVT::i32);
12594 SDValue Ops[] = {
12595 DAG.getRegister(X86::ESP, MVT::i32), // Base
12596 DAG.getTargetConstant(1, MVT::i8), // Scale
12597 DAG.getRegister(0, MVT::i32), // Index
12598 DAG.getTargetConstant(0, MVT::i32), // Disp
12599 DAG.getRegister(0, MVT::i32), // Segment.
12600 Zero,
12601 Chain
12602 };
Michael Liao2a8bea72013-04-19 22:22:57 +000012603 SDNode *Res = DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops);
Eli Friedman14648462011-07-27 22:21:52 +000012604 return SDValue(Res, 0);
12605 }
12606
12607 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
12608 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
12609}
12610
Craig Topper55b24052012-09-11 06:15:32 +000012611static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
12612 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012613 EVT T = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012614 SDLoc DL(Op);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000012615 unsigned Reg = 0;
12616 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000012617 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000012618 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000012619 case MVT::i8: Reg = X86::AL; size = 1; break;
12620 case MVT::i16: Reg = X86::AX; size = 2; break;
12621 case MVT::i32: Reg = X86::EAX; size = 4; break;
12622 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000012623 assert(Subtarget->is64Bit() && "Node not type legal!");
12624 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000012625 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000012626 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012627 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000012628 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000012629 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012630 Op.getOperand(1),
12631 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000012632 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012633 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012634 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012635 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
12636 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000012637 Ops, array_lengthof(Ops), T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000012638 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012639 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000012640 return cpOut;
12641}
12642
Craig Topper55b24052012-09-11 06:15:32 +000012643static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
12644 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000012645 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012646 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012647 SDValue TheChain = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012648 SDLoc dl(Op);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012649 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012650 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
12651 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000012652 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000012653 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
12654 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000012655 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000012656 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000012657 rdx.getValue(1)
12658 };
Michael Liao0ee17002013-04-19 04:03:37 +000012659 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012660}
12661
Craig Topper55b24052012-09-11 06:15:32 +000012662SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000012663 EVT SrcVT = Op.getOperand(0).getValueType();
12664 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000012665 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000012666 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012667 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000012668 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012669 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000012670 // i64 <=> MMX conversions are Legal.
12671 if (SrcVT==MVT::i64 && DstVT.isVector())
12672 return Op;
12673 if (DstVT==MVT::i64 && SrcVT.isVector())
12674 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000012675 // MMX <=> MMX conversions are Legal.
12676 if (SrcVT.isVector() && DstVT.isVector())
12677 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000012678 // All other conversions need to be expanded.
12679 return SDValue();
12680}
Chris Lattner5b856542010-12-20 00:59:46 +000012681
Craig Topper55b24052012-09-11 06:15:32 +000012682static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012683 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012684 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +000012685 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012686 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000012687 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000012688 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012689 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012690 Node->getOperand(0),
12691 Node->getOperand(1), negOp,
12692 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000012693 cast<AtomicSDNode>(Node)->getAlignment(),
12694 cast<AtomicSDNode>(Node)->getOrdering(),
12695 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000012696}
12697
Eli Friedman327236c2011-08-24 20:50:09 +000012698static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
12699 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012700 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012701 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000012702
12703 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012704 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
12705 // FIXME: On 32-bit, store -> fist or movq would be more efficient
12706 // (The only way to get a 16-byte store is cmpxchg16b)
12707 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
12708 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
12709 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000012710 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
12711 cast<AtomicSDNode>(Node)->getMemoryVT(),
12712 Node->getOperand(0),
12713 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012714 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000012715 cast<AtomicSDNode>(Node)->getOrdering(),
12716 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000012717 return Swap.getValue(1);
12718 }
12719 // Other atomic stores have a simple pattern.
12720 return Op;
12721}
12722
Chris Lattner5b856542010-12-20 00:59:46 +000012723static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
12724 EVT VT = Op.getNode()->getValueType(0);
12725
12726 // Let legalize expand this if it isn't a legal type yet.
12727 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
12728 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012729
Chris Lattner5b856542010-12-20 00:59:46 +000012730 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012731
Chris Lattner5b856542010-12-20 00:59:46 +000012732 unsigned Opc;
12733 bool ExtraOp = false;
12734 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012735 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000012736 case ISD::ADDC: Opc = X86ISD::ADD; break;
12737 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
12738 case ISD::SUBC: Opc = X86ISD::SUB; break;
12739 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
12740 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012741
Chris Lattner5b856542010-12-20 00:59:46 +000012742 if (!ExtraOp)
Andrew Trickac6d9be2013-05-25 02:42:55 +000012743 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012744 Op.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000012745 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012746 Op.getOperand(1), Op.getOperand(2));
12747}
12748
Evan Cheng8688a582013-01-29 02:32:37 +000012749SDValue X86TargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga66f40a2013-01-30 22:56:35 +000012750 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000012751
Evan Cheng8688a582013-01-29 02:32:37 +000012752 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012753 // which returns the values as { float, float } (in XMM0) or
12754 // { double, double } (which is returned in XMM0, XMM1).
Andrew Trickac6d9be2013-05-25 02:42:55 +000012755 SDLoc dl(Op);
Evan Cheng8688a582013-01-29 02:32:37 +000012756 SDValue Arg = Op.getOperand(0);
12757 EVT ArgVT = Arg.getValueType();
12758 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000012759
Evan Cheng8688a582013-01-29 02:32:37 +000012760 ArgListTy Args;
12761 ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000012762
Evan Cheng8688a582013-01-29 02:32:37 +000012763 Entry.Node = Arg;
12764 Entry.Ty = ArgTy;
12765 Entry.isSExt = false;
12766 Entry.isZExt = false;
12767 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000012768
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012769 bool isF64 = ArgVT == MVT::f64;
Evan Chenga66f40a2013-01-30 22:56:35 +000012770 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
12771 // the small struct {f32, f32} is returned in (eax, edx). For f64,
12772 // the results are returned via SRet in memory.
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012773 const char *LibcallName = isF64 ? "__sincos_stret" : "__sincosf_stret";
Evan Cheng8688a582013-01-29 02:32:37 +000012774 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000012775
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012776 Type *RetTy = isF64
12777 ? (Type*)StructType::get(ArgTy, ArgTy, NULL)
12778 : (Type*)VectorType::get(ArgTy, 4);
Evan Cheng8688a582013-01-29 02:32:37 +000012779 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000012780 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
12781 false, false, false, false, 0,
12782 CallingConv::C, /*isTaillCall=*/false,
12783 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
12784 Callee, Args, DAG, dl);
Evan Cheng8688a582013-01-29 02:32:37 +000012785 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012786
12787 if (isF64)
12788 // Returned in xmm0 and xmm1.
12789 return CallResult.first;
12790
12791 // Returned in bits 0:31 and 32:64 xmm0.
12792 SDValue SinVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12793 CallResult.first, DAG.getIntPtrConstant(0));
12794 SDValue CosVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12795 CallResult.first, DAG.getIntPtrConstant(1));
12796 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
12797 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys, SinVal, CosVal);
Evan Cheng8688a582013-01-29 02:32:37 +000012798}
12799
Evan Cheng0db9fe62006-04-25 20:13:52 +000012800/// LowerOperation - Provide custom lowering hooks for some operations.
12801///
Dan Gohmand858e902010-04-17 15:26:15 +000012802SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000012803 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012804 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012805 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012806 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
12807 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012808 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000012809 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012810 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000012811 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012812 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
12813 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
12814 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012815 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
12816 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012817 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
12818 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
12819 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012820 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000012821 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000012822 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012823 case ISD::SHL_PARTS:
12824 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000012825 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012826 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000012827 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000012828 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Nadav Rotem0509db22012-12-28 05:45:24 +000012829 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, DAG);
12830 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
12831 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012832 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000012833 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000012834 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012835 case ISD::FABS: return LowerFABS(Op, DAG);
12836 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000012837 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000012838 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000012839 case ISD::SETCC: return LowerSETCC(Op, DAG);
12840 case ISD::SELECT: return LowerSELECT(Op, DAG);
12841 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012842 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012843 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000012844 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012845 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012846 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012847 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000012848 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
12849 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012850 case ISD::FRAME_TO_ARGS_OFFSET:
12851 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000012852 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012853 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012854 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
12855 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000012856 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
12857 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000012858 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012859 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012860 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012861 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012862 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000012863 case ISD::SRA:
12864 case ISD::SRL:
12865 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000012866 case ISD::SADDO:
12867 case ISD::UADDO:
12868 case ISD::SSUBO:
12869 case ISD::USUBO:
12870 case ISD::SMULO:
12871 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012872 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012873 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000012874 case ISD::ADDC:
12875 case ISD::ADDE:
12876 case ISD::SUBC:
12877 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000012878 case ISD::ADD: return LowerADD(Op, DAG);
12879 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012880 case ISD::SDIV: return LowerSDIV(Op, DAG);
Evan Cheng8688a582013-01-29 02:32:37 +000012881 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012882 }
Chris Lattner27a6c732007-11-24 07:07:01 +000012883}
12884
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012885static void ReplaceATOMIC_LOAD(SDNode *Node,
12886 SmallVectorImpl<SDValue> &Results,
12887 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012888 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012889 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
12890
12891 // Convert wide load -> cmpxchg8b/cmpxchg16b
12892 // FIXME: On 32-bit, load -> fild or movq would be more efficient
12893 // (The only way to get a 16-byte load is cmpxchg16b)
12894 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000012895 SDValue Zero = DAG.getConstant(0, VT);
12896 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012897 Node->getOperand(0),
12898 Node->getOperand(1), Zero, Zero,
12899 cast<AtomicSDNode>(Node)->getMemOperand(),
12900 cast<AtomicSDNode>(Node)->getOrdering(),
12901 cast<AtomicSDNode>(Node)->getSynchScope());
12902 Results.push_back(Swap.getValue(0));
12903 Results.push_back(Swap.getValue(1));
12904}
12905
Craig Topperc0878702012-08-17 06:55:11 +000012906static void
Duncan Sands1607f052008-12-01 11:39:25 +000012907ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000012908 SelectionDAG &DAG, unsigned NewOp) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012909 SDLoc dl(Node);
Duncan Sands17001ce2011-10-18 12:44:00 +000012910 assert (Node->getValueType(0) == MVT::i64 &&
12911 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000012912
12913 SDValue Chain = Node->getOperand(0);
12914 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012915 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012916 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000012917 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012918 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000012919 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000012920 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000012921 SDValue Result =
Michael Liao0ee17002013-04-19 04:03:37 +000012922 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, array_lengthof(Ops), MVT::i64,
Dan Gohmanc76909a2009-09-25 20:36:54 +000012923 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000012924 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000012925 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012926 Results.push_back(Result.getValue(2));
12927}
12928
Duncan Sands126d9072008-07-04 11:47:58 +000012929/// ReplaceNodeResults - Replace a node with an illegal result type
12930/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000012931void X86TargetLowering::ReplaceNodeResults(SDNode *N,
12932 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000012933 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012934 SDLoc dl(N);
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012935 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000012936 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000012937 default:
Craig Topperabb94d02012-02-05 03:43:23 +000012938 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012939 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000012940 case ISD::ADDC:
12941 case ISD::ADDE:
12942 case ISD::SUBC:
12943 case ISD::SUBE:
12944 // We don't want to expand or promote these.
12945 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012946 case ISD::FP_TO_SINT:
12947 case ISD::FP_TO_UINT: {
12948 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
12949
12950 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
12951 return;
12952
Eli Friedman948e95a2009-05-23 09:59:16 +000012953 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000012954 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000012955 SDValue FIST = Vals.first, StackSlot = Vals.second;
12956 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000012957 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000012958 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012959 if (StackSlot.getNode() != 0)
12960 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
12961 MachinePointerInfo(),
12962 false, false, false, 0));
12963 else
12964 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000012965 }
12966 return;
12967 }
Michael Liao991b6a22012-10-24 04:09:32 +000012968 case ISD::UINT_TO_FP: {
Michael Liao6f8c6852013-03-14 06:57:42 +000012969 assert(Subtarget->hasSSE2() && "Requires at least SSE2!");
12970 if (N->getOperand(0).getValueType() != MVT::v2i32 ||
Michael Liao991b6a22012-10-24 04:09:32 +000012971 N->getValueType(0) != MVT::v2f32)
12972 return;
12973 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
12974 N->getOperand(0));
12975 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
12976 MVT::f64);
12977 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
12978 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
12979 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
12980 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
12981 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
12982 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
12983 return;
12984 }
Michael Liao44c2d612012-10-10 16:53:28 +000012985 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012986 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
12987 return;
Michael Liao44c2d612012-10-10 16:53:28 +000012988 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
12989 Results.push_back(V);
12990 return;
12991 }
Duncan Sands1607f052008-12-01 11:39:25 +000012992 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012993 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012994 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012995 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012996 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000012997 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000012998 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012999 eax.getValue(2));
13000 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
13001 SDValue Ops[] = { eax, edx };
Michael Liao0ee17002013-04-19 04:03:37 +000013002 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops,
13003 array_lengthof(Ops)));
Duncan Sands1607f052008-12-01 11:39:25 +000013004 Results.push_back(edx.getValue(1));
13005 return;
13006 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013007 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000013008 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013009 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000013010 bool Regs64bit = T == MVT::i128;
13011 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000013012 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013013 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13014 DAG.getConstant(0, HalfT));
13015 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13016 DAG.getConstant(1, HalfT));
13017 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
13018 Regs64bit ? X86::RAX : X86::EAX,
13019 cpInL, SDValue());
13020 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
13021 Regs64bit ? X86::RDX : X86::EDX,
13022 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013023 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013024 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13025 DAG.getConstant(0, HalfT));
13026 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13027 DAG.getConstant(1, HalfT));
13028 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
13029 Regs64bit ? X86::RBX : X86::EBX,
13030 swapInL, cpInH.getValue(1));
13031 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000013032 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000013033 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013034 SDValue Ops[] = { swapInH.getValue(0),
13035 N->getOperand(1),
13036 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013037 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000013038 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000013039 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
13040 X86ISD::LCMPXCHG8_DAG;
13041 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013042 Ops, array_lengthof(Ops), T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000013043 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
13044 Regs64bit ? X86::RAX : X86::EAX,
13045 HalfT, Result.getValue(1));
13046 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
13047 Regs64bit ? X86::RDX : X86::EDX,
13048 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000013049 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000013050 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013051 Results.push_back(cpOutH.getValue(1));
13052 return;
13053 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013054 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013055 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013056 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013057 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013058 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013059 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000013060 case ISD::ATOMIC_LOAD_MAX:
13061 case ISD::ATOMIC_LOAD_MIN:
13062 case ISD::ATOMIC_LOAD_UMAX:
13063 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000013064 case ISD::ATOMIC_SWAP: {
13065 unsigned Opc;
13066 switch (N->getOpcode()) {
13067 default: llvm_unreachable("Unexpected opcode");
13068 case ISD::ATOMIC_LOAD_ADD:
13069 Opc = X86ISD::ATOMADD64_DAG;
13070 break;
13071 case ISD::ATOMIC_LOAD_AND:
13072 Opc = X86ISD::ATOMAND64_DAG;
13073 break;
13074 case ISD::ATOMIC_LOAD_NAND:
13075 Opc = X86ISD::ATOMNAND64_DAG;
13076 break;
13077 case ISD::ATOMIC_LOAD_OR:
13078 Opc = X86ISD::ATOMOR64_DAG;
13079 break;
13080 case ISD::ATOMIC_LOAD_SUB:
13081 Opc = X86ISD::ATOMSUB64_DAG;
13082 break;
13083 case ISD::ATOMIC_LOAD_XOR:
13084 Opc = X86ISD::ATOMXOR64_DAG;
13085 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013086 case ISD::ATOMIC_LOAD_MAX:
13087 Opc = X86ISD::ATOMMAX64_DAG;
13088 break;
13089 case ISD::ATOMIC_LOAD_MIN:
13090 Opc = X86ISD::ATOMMIN64_DAG;
13091 break;
13092 case ISD::ATOMIC_LOAD_UMAX:
13093 Opc = X86ISD::ATOMUMAX64_DAG;
13094 break;
13095 case ISD::ATOMIC_LOAD_UMIN:
13096 Opc = X86ISD::ATOMUMIN64_DAG;
13097 break;
Craig Topperc0878702012-08-17 06:55:11 +000013098 case ISD::ATOMIC_SWAP:
13099 Opc = X86ISD::ATOMSWAP64_DAG;
13100 break;
13101 }
13102 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000013103 return;
Craig Topperc0878702012-08-17 06:55:11 +000013104 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013105 case ISD::ATOMIC_LOAD:
13106 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000013107 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000013108}
13109
Evan Cheng72261582005-12-20 06:22:03 +000013110const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
13111 switch (Opcode) {
13112 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000013113 case X86ISD::BSF: return "X86ISD::BSF";
13114 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000013115 case X86ISD::SHLD: return "X86ISD::SHLD";
13116 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000013117 case X86ISD::FAND: return "X86ISD::FAND";
Benjamin Kramer75311b72013-08-04 12:05:16 +000013118 case X86ISD::FANDN: return "X86ISD::FANDN";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013119 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000013120 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013121 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000013122 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000013123 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000013124 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
13125 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
13126 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000013127 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000013128 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000013129 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000013130 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000013131 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000013132 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000013133 case X86ISD::COMI: return "X86ISD::COMI";
13134 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000013135 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000013136 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000013137 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
13138 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000013139 case X86ISD::CMOV: return "X86ISD::CMOV";
13140 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000013141 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000013142 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
13143 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000013144 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000013145 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000013146 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013147 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000013148 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013149 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
13150 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000013151 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000013152 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013153 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000013154 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000013155 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000013156 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000013157 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000013158 case X86ISD::HADD: return "X86ISD::HADD";
13159 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000013160 case X86ISD::FHADD: return "X86ISD::FHADD";
13161 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000013162 case X86ISD::UMAX: return "X86ISD::UMAX";
13163 case X86ISD::UMIN: return "X86ISD::UMIN";
13164 case X86ISD::SMAX: return "X86ISD::SMAX";
13165 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000013166 case X86ISD::FMAX: return "X86ISD::FMAX";
13167 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000013168 case X86ISD::FMAXC: return "X86ISD::FMAXC";
13169 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000013170 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
13171 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013172 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000013173 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000013174 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000013175 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
13176 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013177 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000013178 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000013179 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013180 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000013181 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
13182 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013183 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
13184 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
13185 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
13186 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
13187 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
13188 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000013189 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000013190 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000013191 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000013192 case X86ISD::VZEXT: return "X86ISD::VZEXT";
13193 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000013194 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000013195 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000013196 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
13197 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000013198 case X86ISD::VSHL: return "X86ISD::VSHL";
13199 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000013200 case X86ISD::VSRA: return "X86ISD::VSRA";
13201 case X86ISD::VSHLI: return "X86ISD::VSHLI";
13202 case X86ISD::VSRLI: return "X86ISD::VSRLI";
13203 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000013204 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000013205 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
13206 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000013207 case X86ISD::ADD: return "X86ISD::ADD";
13208 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000013209 case X86ISD::ADC: return "X86ISD::ADC";
13210 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000013211 case X86ISD::SMUL: return "X86ISD::SMUL";
13212 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000013213 case X86ISD::INC: return "X86ISD::INC";
13214 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000013215 case X86ISD::OR: return "X86ISD::OR";
13216 case X86ISD::XOR: return "X86ISD::XOR";
13217 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000013218 case X86ISD::BLSI: return "X86ISD::BLSI";
13219 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
13220 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000013221 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000013222 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000013223 case X86ISD::TESTP: return "X86ISD::TESTP";
Craig Topper4aee1bb2013-01-28 06:48:25 +000013224 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013225 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
13226 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013227 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000013228 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013229 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013230 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000013231 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000013232 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
13233 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013234 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
13235 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
13236 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013237 case X86ISD::MOVSD: return "X86ISD::MOVSD";
13238 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000013239 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
13240 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000013241 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000013242 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000013243 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000013244 case X86ISD::VPERMV: return "X86ISD::VPERMV";
13245 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000013246 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000013247 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000013248 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013249 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000013250 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000013251 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013252 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013253 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000013254 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Michael Liaoc26392a2013-03-28 23:41:26 +000013255 case X86ISD::RDSEED: return "X86ISD::RDSEED";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000013256 case X86ISD::FMADD: return "X86ISD::FMADD";
13257 case X86ISD::FMSUB: return "X86ISD::FMSUB";
13258 case X86ISD::FNMADD: return "X86ISD::FNMADD";
13259 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
13260 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
13261 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000013262 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
13263 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Michael Liaof8fd8832013-03-26 22:47:01 +000013264 case X86ISD::XTEST: return "X86ISD::XTEST";
Evan Cheng72261582005-12-20 06:22:03 +000013265 }
13266}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013267
Chris Lattnerc9addb72007-03-30 23:15:24 +000013268// isLegalAddressingMode - Return true if the addressing mode represented
13269// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000013270bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013271 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000013272 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013273 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000013274 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000013275
Chris Lattnerc9addb72007-03-30 23:15:24 +000013276 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013277 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013278 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000013279
Chris Lattnerc9addb72007-03-30 23:15:24 +000013280 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000013281 unsigned GVFlags =
13282 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013283
Chris Lattnerdfed4132009-07-10 07:38:24 +000013284 // If a reference to this global requires an extra load, we can't fold it.
13285 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013286 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013287
Chris Lattnerdfed4132009-07-10 07:38:24 +000013288 // If BaseGV requires a register for the PIC base, we cannot also have a
13289 // BaseReg specified.
13290 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000013291 return false;
Evan Cheng52787842007-08-01 23:46:47 +000013292
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013293 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000013294 if ((M != CodeModel::Small || R != Reloc::Static) &&
13295 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013296 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000013297 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013298
Chris Lattnerc9addb72007-03-30 23:15:24 +000013299 switch (AM.Scale) {
13300 case 0:
13301 case 1:
13302 case 2:
13303 case 4:
13304 case 8:
13305 // These scales always work.
13306 break;
13307 case 3:
13308 case 5:
13309 case 9:
13310 // These scales are formed with basereg+scalereg. Only accept if there is
13311 // no basereg yet.
13312 if (AM.HasBaseReg)
13313 return false;
13314 break;
13315 default: // Other stuff never works.
13316 return false;
13317 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013318
Chris Lattnerc9addb72007-03-30 23:15:24 +000013319 return true;
13320}
13321
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013322bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013323 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000013324 return false;
Evan Chenge127a732007-10-29 07:57:50 +000013325 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
13326 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013327 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000013328}
13329
Evan Cheng70e10d32012-07-17 06:53:39 +000013330bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000013331 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013332}
13333
13334bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000013335 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000013336 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013337}
13338
Owen Andersone50ed302009-08-10 22:56:29 +000013339bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000013340 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013341 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013342 unsigned NumBits1 = VT1.getSizeInBits();
13343 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013344 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013345}
Evan Cheng2bd122c2007-10-26 01:56:11 +000013346
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013347bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013348 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013349 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013350}
13351
Owen Andersone50ed302009-08-10 22:56:29 +000013352bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013353 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000013354 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013355}
13356
Evan Cheng2766a472012-12-06 19:13:27 +000013357bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
13358 EVT VT1 = Val.getValueType();
13359 if (isZExtFree(VT1, VT2))
13360 return true;
13361
13362 if (Val.getOpcode() != ISD::LOAD)
13363 return false;
13364
13365 if (!VT1.isSimple() || !VT1.isInteger() ||
13366 !VT2.isSimple() || !VT2.isInteger())
13367 return false;
13368
13369 switch (VT1.getSimpleVT().SimpleTy) {
13370 default: break;
13371 case MVT::i8:
13372 case MVT::i16:
13373 case MVT::i32:
13374 // X86 has 8, 16, and 32-bit zero-extending loads.
13375 return true;
13376 }
13377
13378 return false;
13379}
13380
Stephen Line54885a2013-07-09 18:16:56 +000013381bool
13382X86TargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
13383 if (!(Subtarget->hasFMA() || Subtarget->hasFMA4()))
13384 return false;
13385
13386 VT = VT.getScalarType();
13387
13388 if (!VT.isSimple())
13389 return false;
13390
13391 switch (VT.getSimpleVT().SimpleTy) {
13392 case MVT::f32:
13393 case MVT::f64:
13394 return true;
13395 default:
13396 break;
13397 }
13398
13399 return false;
13400}
13401
Owen Andersone50ed302009-08-10 22:56:29 +000013402bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000013403 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000013404 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000013405}
13406
Evan Cheng60c07e12006-07-05 22:17:51 +000013407/// isShuffleMaskLegal - Targets can use this to indicate that they only
13408/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
13409/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
13410/// are assumed to be legal.
13411bool
Eric Christopherfd179292009-08-27 18:07:15 +000013412X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000013413 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000013414 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000013415 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000013416 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000013417
Nate Begemana09008b2009-10-19 02:17:23 +000013418 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000013419 return (VT.getVectorNumElements() == 2 ||
13420 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
13421 isMOVLMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013422 isSHUFPMask(M, VT, Subtarget->hasFp256()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000013423 isPSHUFDMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013424 isPSHUFHWMask(M, VT, Subtarget->hasInt256()) ||
13425 isPSHUFLWMask(M, VT, Subtarget->hasInt256()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000013426 isPALIGNRMask(M, VT, Subtarget) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013427 isUNPCKLMask(M, VT, Subtarget->hasInt256()) ||
13428 isUNPCKHMask(M, VT, Subtarget->hasInt256()) ||
13429 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasInt256()) ||
13430 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000013431}
13432
Dan Gohman7d8143f2008-04-09 20:09:42 +000013433bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000013434X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000013435 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000013436 unsigned NumElts = VT.getVectorNumElements();
13437 // FIXME: This collection of masks seems suspect.
13438 if (NumElts == 2)
13439 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000013440 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000013441 return (isMOVLMask(Mask, VT) ||
13442 isCommutedMOVLMask(Mask, VT, true) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013443 isSHUFPMask(Mask, VT, Subtarget->hasFp256()) ||
13444 isSHUFPMask(Mask, VT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000013445 }
13446 return false;
13447}
13448
13449//===----------------------------------------------------------------------===//
13450// X86 Scheduler Hooks
13451//===----------------------------------------------------------------------===//
13452
Michael Liaobe02a902012-11-08 07:28:54 +000013453/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000013454static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
13455 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000013456 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000013457
13458 const BasicBlock *BB = MBB->getBasicBlock();
13459 MachineFunction::iterator I = MBB;
13460 ++I;
13461
13462 // For the v = xbegin(), we generate
13463 //
13464 // thisMBB:
13465 // xbegin sinkMBB
13466 //
13467 // mainMBB:
13468 // eax = -1
13469 //
13470 // sinkMBB:
13471 // v = eax
13472
13473 MachineBasicBlock *thisMBB = MBB;
13474 MachineFunction *MF = MBB->getParent();
13475 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13476 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13477 MF->insert(I, mainMBB);
13478 MF->insert(I, sinkMBB);
13479
13480 // Transfer the remainder of BB and its successor edges to sinkMBB.
13481 sinkMBB->splice(sinkMBB->begin(), MBB,
13482 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13483 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13484
13485 // thisMBB:
13486 // xbegin sinkMBB
13487 // # fallthrough to mainMBB
13488 // # abortion to sinkMBB
13489 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
13490 thisMBB->addSuccessor(mainMBB);
13491 thisMBB->addSuccessor(sinkMBB);
13492
13493 // mainMBB:
13494 // EAX = -1
13495 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
13496 mainMBB->addSuccessor(sinkMBB);
13497
13498 // sinkMBB:
13499 // EAX is live into the sinkMBB
13500 sinkMBB->addLiveIn(X86::EAX);
13501 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13502 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
13503 .addReg(X86::EAX);
13504
13505 MI->eraseFromParent();
13506 return sinkMBB;
13507}
13508
Michael Liaob118a072012-09-20 03:06:15 +000013509// Get CMPXCHG opcode for the specified data type.
13510static unsigned getCmpXChgOpcode(EVT VT) {
13511 switch (VT.getSimpleVT().SimpleTy) {
13512 case MVT::i8: return X86::LCMPXCHG8;
13513 case MVT::i16: return X86::LCMPXCHG16;
13514 case MVT::i32: return X86::LCMPXCHG32;
13515 case MVT::i64: return X86::LCMPXCHG64;
13516 default:
13517 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000013518 }
Michael Liaob118a072012-09-20 03:06:15 +000013519 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000013520}
13521
Michael Liaob118a072012-09-20 03:06:15 +000013522// Get LOAD opcode for the specified data type.
13523static unsigned getLoadOpcode(EVT VT) {
13524 switch (VT.getSimpleVT().SimpleTy) {
13525 case MVT::i8: return X86::MOV8rm;
13526 case MVT::i16: return X86::MOV16rm;
13527 case MVT::i32: return X86::MOV32rm;
13528 case MVT::i64: return X86::MOV64rm;
13529 default:
13530 break;
13531 }
13532 llvm_unreachable("Invalid operand size!");
13533}
13534
13535// Get opcode of the non-atomic one from the specified atomic instruction.
13536static unsigned getNonAtomicOpcode(unsigned Opc) {
13537 switch (Opc) {
13538 case X86::ATOMAND8: return X86::AND8rr;
13539 case X86::ATOMAND16: return X86::AND16rr;
13540 case X86::ATOMAND32: return X86::AND32rr;
13541 case X86::ATOMAND64: return X86::AND64rr;
13542 case X86::ATOMOR8: return X86::OR8rr;
13543 case X86::ATOMOR16: return X86::OR16rr;
13544 case X86::ATOMOR32: return X86::OR32rr;
13545 case X86::ATOMOR64: return X86::OR64rr;
13546 case X86::ATOMXOR8: return X86::XOR8rr;
13547 case X86::ATOMXOR16: return X86::XOR16rr;
13548 case X86::ATOMXOR32: return X86::XOR32rr;
13549 case X86::ATOMXOR64: return X86::XOR64rr;
13550 }
13551 llvm_unreachable("Unhandled atomic-load-op opcode!");
13552}
13553
13554// Get opcode of the non-atomic one from the specified atomic instruction with
13555// extra opcode.
13556static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
13557 unsigned &ExtraOpc) {
13558 switch (Opc) {
13559 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
13560 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
13561 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
13562 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013563 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013564 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
13565 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
13566 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013567 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013568 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
13569 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
13570 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013571 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013572 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
13573 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
13574 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013575 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013576 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
13577 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
13578 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
13579 }
13580 llvm_unreachable("Unhandled atomic-load-op opcode!");
13581}
13582
13583// Get opcode of the non-atomic one from the specified atomic instruction for
13584// 64-bit data type on 32-bit target.
13585static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
13586 switch (Opc) {
13587 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
13588 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
13589 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
13590 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
13591 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
13592 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013593 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
13594 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
13595 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
13596 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000013597 }
13598 llvm_unreachable("Unhandled atomic-load-op opcode!");
13599}
13600
13601// Get opcode of the non-atomic one from the specified atomic instruction for
13602// 64-bit data type on 32-bit target with extra opcode.
13603static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
13604 unsigned &HiOpc,
13605 unsigned &ExtraOpc) {
13606 switch (Opc) {
13607 case X86::ATOMNAND6432:
13608 ExtraOpc = X86::NOT32r;
13609 HiOpc = X86::AND32rr;
13610 return X86::AND32rr;
13611 }
13612 llvm_unreachable("Unhandled atomic-load-op opcode!");
13613}
13614
13615// Get pseudo CMOV opcode from the specified data type.
13616static unsigned getPseudoCMOVOpc(EVT VT) {
13617 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000013618 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000013619 case MVT::i16: return X86::CMOV_GR16;
13620 case MVT::i32: return X86::CMOV_GR32;
13621 default:
13622 break;
13623 }
13624 llvm_unreachable("Unknown CMOV opcode!");
13625}
13626
13627// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
13628// They will be translated into a spin-loop or compare-exchange loop from
13629//
13630// ...
13631// dst = atomic-fetch-op MI.addr, MI.val
13632// ...
13633//
13634// to
13635//
13636// ...
Michael Liaoc537f792013-03-06 00:17:04 +000013637// t1 = LOAD MI.addr
Michael Liaob118a072012-09-20 03:06:15 +000013638// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000013639// t4 = phi(t1, t3 / loop)
13640// t2 = OP MI.val, t4
13641// EAX = t4
13642// LCMPXCHG [MI.addr], t2, [EAX is implicitly used & defined]
13643// t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013644// JNE loop
13645// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000013646// dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013647// ...
Mon P Wang63307c32008-05-05 19:05:59 +000013648MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000013649X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
13650 MachineBasicBlock *MBB) const {
13651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13652 DebugLoc DL = MI->getDebugLoc();
13653
13654 MachineFunction *MF = MBB->getParent();
13655 MachineRegisterInfo &MRI = MF->getRegInfo();
13656
13657 const BasicBlock *BB = MBB->getBasicBlock();
13658 MachineFunction::iterator I = MBB;
13659 ++I;
13660
Michael Liao13d08bf2013-01-22 21:47:38 +000013661 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000013662 "Unexpected number of operands");
13663
13664 assert(MI->hasOneMemOperand() &&
13665 "Expected atomic-load-op to have one memoperand");
13666
13667 // Memory Reference
13668 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13669 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13670
13671 unsigned DstReg, SrcReg;
13672 unsigned MemOpndSlot;
13673
13674 unsigned CurOp = 0;
13675
13676 DstReg = MI->getOperand(CurOp++).getReg();
13677 MemOpndSlot = CurOp;
13678 CurOp += X86::AddrNumOperands;
13679 SrcReg = MI->getOperand(CurOp++).getReg();
13680
13681 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000013682 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaoc537f792013-03-06 00:17:04 +000013683 unsigned t1 = MRI.createVirtualRegister(RC);
13684 unsigned t2 = MRI.createVirtualRegister(RC);
13685 unsigned t3 = MRI.createVirtualRegister(RC);
13686 unsigned t4 = MRI.createVirtualRegister(RC);
13687 unsigned PhyReg = getX86SubSuperRegister(X86::EAX, VT);
Michael Liaob118a072012-09-20 03:06:15 +000013688
13689 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
13690 unsigned LOADOpc = getLoadOpcode(VT);
13691
13692 // For the atomic load-arith operator, we generate
13693 //
13694 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013695 // t1 = LOAD [MI.addr]
Michael Liaob118a072012-09-20 03:06:15 +000013696 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013697 // t4 = phi(t1 / thisMBB, t3 / mainMBB)
Michael Liaob118a072012-09-20 03:06:15 +000013698 // t1 = OP MI.val, EAX
Michael Liaoc537f792013-03-06 00:17:04 +000013699 // EAX = t4
Michael Liaob118a072012-09-20 03:06:15 +000013700 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013701 // t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013702 // JNE mainMBB
13703 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013704 // dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013705
13706 MachineBasicBlock *thisMBB = MBB;
13707 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13708 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13709 MF->insert(I, mainMBB);
13710 MF->insert(I, sinkMBB);
13711
13712 MachineInstrBuilder MIB;
13713
13714 // Transfer the remainder of BB and its successor edges to sinkMBB.
13715 sinkMBB->splice(sinkMBB->begin(), MBB,
13716 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13717 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13718
13719 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013720 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1);
13721 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13722 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13723 if (NewMO.isReg())
13724 NewMO.setIsKill(false);
13725 MIB.addOperand(NewMO);
13726 }
13727 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
13728 unsigned flags = (*MMOI)->getFlags();
13729 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
13730 MachineMemOperand *MMO =
13731 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
13732 (*MMOI)->getSize(),
13733 (*MMOI)->getBaseAlignment(),
13734 (*MMOI)->getTBAAInfo(),
13735 (*MMOI)->getRanges());
13736 MIB.addMemOperand(MMO);
13737 }
Michael Liaob118a072012-09-20 03:06:15 +000013738
13739 thisMBB->addSuccessor(mainMBB);
13740
13741 // mainMBB:
13742 MachineBasicBlock *origMainMBB = mainMBB;
Michael Liaob118a072012-09-20 03:06:15 +000013743
Michael Liaoc537f792013-03-06 00:17:04 +000013744 // Add a PHI.
Michael Liaofe9dbe02013-03-07 01:01:29 +000013745 MachineInstr *Phi = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4)
13746 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
Michael Liaob118a072012-09-20 03:06:15 +000013747
Michael Liaob118a072012-09-20 03:06:15 +000013748 unsigned Opc = MI->getOpcode();
13749 switch (Opc) {
13750 default:
13751 llvm_unreachable("Unhandled atomic-load-op opcode!");
13752 case X86::ATOMAND8:
13753 case X86::ATOMAND16:
13754 case X86::ATOMAND32:
13755 case X86::ATOMAND64:
13756 case X86::ATOMOR8:
13757 case X86::ATOMOR16:
13758 case X86::ATOMOR32:
13759 case X86::ATOMOR64:
13760 case X86::ATOMXOR8:
13761 case X86::ATOMXOR16:
13762 case X86::ATOMXOR32:
13763 case X86::ATOMXOR64: {
13764 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
Michael Liaoc537f792013-03-06 00:17:04 +000013765 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t2).addReg(SrcReg)
13766 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013767 break;
13768 }
13769 case X86::ATOMNAND8:
13770 case X86::ATOMNAND16:
13771 case X86::ATOMNAND32:
13772 case X86::ATOMNAND64: {
Michael Liaoc537f792013-03-06 00:17:04 +000013773 unsigned Tmp = MRI.createVirtualRegister(RC);
Michael Liaob118a072012-09-20 03:06:15 +000013774 unsigned NOTOpc;
13775 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013776 BuildMI(mainMBB, DL, TII->get(ANDOpc), Tmp).addReg(SrcReg)
13777 .addReg(t4);
13778 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2).addReg(Tmp);
Michael Liaob118a072012-09-20 03:06:15 +000013779 break;
13780 }
Michael Liao08382492012-09-21 03:00:17 +000013781 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013782 case X86::ATOMMAX16:
13783 case X86::ATOMMAX32:
13784 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013785 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013786 case X86::ATOMMIN16:
13787 case X86::ATOMMIN32:
13788 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000013789 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013790 case X86::ATOMUMAX16:
13791 case X86::ATOMUMAX32:
13792 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013793 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013794 case X86::ATOMUMIN16:
13795 case X86::ATOMUMIN32:
13796 case X86::ATOMUMIN64: {
13797 unsigned CMPOpc;
13798 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
13799
13800 BuildMI(mainMBB, DL, TII->get(CMPOpc))
13801 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013802 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013803
13804 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000013805 if (VT != MVT::i8) {
13806 // Native support
Michael Liaoc537f792013-03-06 00:17:04 +000013807 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
Michael Liaofe87c302012-09-21 03:18:52 +000013808 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013809 .addReg(t4);
Michael Liaofe87c302012-09-21 03:18:52 +000013810 } else {
13811 // Promote i8 to i32 to use CMOV32
Michael Liaoc537f792013-03-06 00:17:04 +000013812 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13813 const TargetRegisterClass *RC32 =
13814 TRI->getSubClassWithSubReg(getRegClassFor(MVT::i32), X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013815 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
13816 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
Michael Liaoc537f792013-03-06 00:17:04 +000013817 unsigned Tmp = MRI.createVirtualRegister(RC32);
Michael Liaofe87c302012-09-21 03:18:52 +000013818
13819 unsigned Undef = MRI.createVirtualRegister(RC32);
13820 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
13821
13822 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
13823 .addReg(Undef)
13824 .addReg(SrcReg)
13825 .addImm(X86::sub_8bit);
13826 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
13827 .addReg(Undef)
Michael Liaoc537f792013-03-06 00:17:04 +000013828 .addReg(t4)
Michael Liaofe87c302012-09-21 03:18:52 +000013829 .addImm(X86::sub_8bit);
13830
Michael Liaoc537f792013-03-06 00:17:04 +000013831 BuildMI(mainMBB, DL, TII->get(CMOVOpc), Tmp)
Michael Liaofe87c302012-09-21 03:18:52 +000013832 .addReg(SrcReg32)
13833 .addReg(AccReg32);
13834
Michael Liaoc537f792013-03-06 00:17:04 +000013835 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t2)
13836 .addReg(Tmp, 0, X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013837 }
Michael Liaob118a072012-09-20 03:06:15 +000013838 } else {
13839 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000013840 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000013841 "Invalid atomic-load-op transformation!");
13842 unsigned SelOpc = getPseudoCMOVOpc(VT);
13843 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
13844 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
Michael Liaoc537f792013-03-06 00:17:04 +000013845 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t2)
13846 .addReg(SrcReg).addReg(t4)
Michael Liaob118a072012-09-20 03:06:15 +000013847 .addImm(CC);
13848 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000013849 // Replace the original PHI node as mainMBB is changed after CMOV
13850 // lowering.
13851 BuildMI(*origMainMBB, Phi, DL, TII->get(X86::PHI), t4)
13852 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
13853 Phi->eraseFromParent();
Michael Liaob118a072012-09-20 03:06:15 +000013854 }
13855 break;
13856 }
13857 }
13858
Michael Liaoc537f792013-03-06 00:17:04 +000013859 // Copy PhyReg back from virtual register.
13860 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), PhyReg)
13861 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013862
13863 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000013864 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13865 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13866 if (NewMO.isReg())
13867 NewMO.setIsKill(false);
13868 MIB.addOperand(NewMO);
13869 }
13870 MIB.addReg(t2);
Michael Liaob118a072012-09-20 03:06:15 +000013871 MIB.setMemRefs(MMOBegin, MMOEnd);
13872
Michael Liaoc537f792013-03-06 00:17:04 +000013873 // Copy PhyReg back to virtual register.
13874 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3)
13875 .addReg(PhyReg);
13876
Michael Liaob118a072012-09-20 03:06:15 +000013877 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
13878
13879 mainMBB->addSuccessor(origMainMBB);
13880 mainMBB->addSuccessor(sinkMBB);
13881
13882 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000013883 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13884 TII->get(TargetOpcode::COPY), DstReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013885 .addReg(t3);
Michael Liaob118a072012-09-20 03:06:15 +000013886
13887 MI->eraseFromParent();
13888 return sinkMBB;
13889}
13890
13891// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
13892// instructions. They will be translated into a spin-loop or compare-exchange
13893// loop from
13894//
13895// ...
13896// dst = atomic-fetch-op MI.addr, MI.val
13897// ...
13898//
13899// to
13900//
13901// ...
Michael Liaoc537f792013-03-06 00:17:04 +000013902// t1L = LOAD [MI.addr + 0]
13903// t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000013904// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000013905// t4L = phi(t1L, t3L / loop)
13906// t4H = phi(t1H, t3H / loop)
13907// t2L = OP MI.val.lo, t4L
13908// t2H = OP MI.val.hi, t4H
13909// EAX = t4L
13910// EDX = t4H
13911// EBX = t2L
13912// ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000013913// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013914// t3L = EAX
13915// t3H = EDX
Michael Liaob118a072012-09-20 03:06:15 +000013916// JNE loop
13917// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000013918// dstL = t3L
13919// dstH = t3H
Michael Liaob118a072012-09-20 03:06:15 +000013920// ...
13921MachineBasicBlock *
13922X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
13923 MachineBasicBlock *MBB) const {
13924 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13925 DebugLoc DL = MI->getDebugLoc();
13926
13927 MachineFunction *MF = MBB->getParent();
13928 MachineRegisterInfo &MRI = MF->getRegInfo();
13929
13930 const BasicBlock *BB = MBB->getBasicBlock();
13931 MachineFunction::iterator I = MBB;
13932 ++I;
13933
Michael Liao13d08bf2013-01-22 21:47:38 +000013934 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000013935 "Unexpected number of operands");
13936
13937 assert(MI->hasOneMemOperand() &&
13938 "Expected atomic-load-op32 to have one memoperand");
13939
13940 // Memory Reference
13941 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13942 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13943
13944 unsigned DstLoReg, DstHiReg;
13945 unsigned SrcLoReg, SrcHiReg;
13946 unsigned MemOpndSlot;
13947
13948 unsigned CurOp = 0;
13949
13950 DstLoReg = MI->getOperand(CurOp++).getReg();
13951 DstHiReg = MI->getOperand(CurOp++).getReg();
13952 MemOpndSlot = CurOp;
13953 CurOp += X86::AddrNumOperands;
13954 SrcLoReg = MI->getOperand(CurOp++).getReg();
13955 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013956
Craig Topperc9099502012-04-20 06:31:50 +000013957 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013958 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000013959
Michael Liaoc537f792013-03-06 00:17:04 +000013960 unsigned t1L = MRI.createVirtualRegister(RC);
13961 unsigned t1H = MRI.createVirtualRegister(RC);
13962 unsigned t2L = MRI.createVirtualRegister(RC);
13963 unsigned t2H = MRI.createVirtualRegister(RC);
13964 unsigned t3L = MRI.createVirtualRegister(RC);
13965 unsigned t3H = MRI.createVirtualRegister(RC);
13966 unsigned t4L = MRI.createVirtualRegister(RC);
13967 unsigned t4H = MRI.createVirtualRegister(RC);
13968
Michael Liaob118a072012-09-20 03:06:15 +000013969 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
13970 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000013971
Michael Liaob118a072012-09-20 03:06:15 +000013972 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000013973 //
Michael Liaob118a072012-09-20 03:06:15 +000013974 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013975 // t1L = LOAD [MI.addr + 0]
13976 // t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000013977 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013978 // t4L = phi(t1L / thisMBB, t3L / mainMBB)
13979 // t4H = phi(t1H / thisMBB, t3H / mainMBB)
13980 // t2L = OP MI.val.lo, t4L
13981 // t2H = OP MI.val.hi, t4H
13982 // EBX = t2L
13983 // ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000013984 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013985 // t3L = EAX
13986 // t3H = EDX
13987 // JNE loop
Michael Liaob118a072012-09-20 03:06:15 +000013988 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013989 // dstL = t3L
13990 // dstH = t3H
Scott Michelfdc40a02009-02-17 22:15:04 +000013991
Mon P Wang63307c32008-05-05 19:05:59 +000013992 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000013993 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13994 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13995 MF->insert(I, mainMBB);
13996 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013997
Michael Liaob118a072012-09-20 03:06:15 +000013998 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000013999
Michael Liaob118a072012-09-20 03:06:15 +000014000 // Transfer the remainder of BB and its successor edges to sinkMBB.
14001 sinkMBB->splice(sinkMBB->begin(), MBB,
14002 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14003 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014004
Michael Liaob118a072012-09-20 03:06:15 +000014005 // thisMBB:
14006 // Lo
Michael Liaoc537f792013-03-06 00:17:04 +000014007 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1L);
Michael Liaob118a072012-09-20 03:06:15 +000014008 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Michael Liaoc537f792013-03-06 00:17:04 +000014009 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14010 if (NewMO.isReg())
14011 NewMO.setIsKill(false);
14012 MIB.addOperand(NewMO);
Michael Liaob118a072012-09-20 03:06:15 +000014013 }
Michael Liaoc537f792013-03-06 00:17:04 +000014014 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14015 unsigned flags = (*MMOI)->getFlags();
14016 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14017 MachineMemOperand *MMO =
14018 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14019 (*MMOI)->getSize(),
14020 (*MMOI)->getBaseAlignment(),
14021 (*MMOI)->getTBAAInfo(),
14022 (*MMOI)->getRanges());
14023 MIB.addMemOperand(MMO);
14024 };
14025 MachineInstr *LowMI = MIB;
14026
14027 // Hi
14028 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1H);
14029 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14030 if (i == X86::AddrDisp) {
14031 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
14032 } else {
14033 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14034 if (NewMO.isReg())
14035 NewMO.setIsKill(false);
14036 MIB.addOperand(NewMO);
14037 }
14038 }
14039 MIB.setMemRefs(LowMI->memoperands_begin(), LowMI->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000014040
Michael Liaob118a072012-09-20 03:06:15 +000014041 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014042
Michael Liaob118a072012-09-20 03:06:15 +000014043 // mainMBB:
14044 MachineBasicBlock *origMainMBB = mainMBB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014045
Michael Liaoc537f792013-03-06 00:17:04 +000014046 // Add PHIs.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014047 MachineInstr *PhiL = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4L)
14048 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14049 MachineInstr *PhiH = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4H)
14050 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014051
Michael Liaob118a072012-09-20 03:06:15 +000014052 unsigned Opc = MI->getOpcode();
14053 switch (Opc) {
14054 default:
14055 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
14056 case X86::ATOMAND6432:
14057 case X86::ATOMOR6432:
14058 case X86::ATOMXOR6432:
14059 case X86::ATOMADD6432:
14060 case X86::ATOMSUB6432: {
14061 unsigned HiOpc;
14062 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014063 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(t4L)
14064 .addReg(SrcLoReg);
14065 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(t4H)
14066 .addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014067 break;
14068 }
14069 case X86::ATOMNAND6432: {
14070 unsigned HiOpc, NOTOpc;
14071 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014072 unsigned TmpL = MRI.createVirtualRegister(RC);
14073 unsigned TmpH = MRI.createVirtualRegister(RC);
14074 BuildMI(mainMBB, DL, TII->get(LoOpc), TmpL).addReg(SrcLoReg)
14075 .addReg(t4L);
14076 BuildMI(mainMBB, DL, TII->get(HiOpc), TmpH).addReg(SrcHiReg)
14077 .addReg(t4H);
14078 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2L).addReg(TmpL);
14079 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2H).addReg(TmpH);
Michael Liaob118a072012-09-20 03:06:15 +000014080 break;
14081 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000014082 case X86::ATOMMAX6432:
14083 case X86::ATOMMIN6432:
14084 case X86::ATOMUMAX6432:
14085 case X86::ATOMUMIN6432: {
14086 unsigned HiOpc;
14087 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
14088 unsigned cL = MRI.createVirtualRegister(RC8);
14089 unsigned cH = MRI.createVirtualRegister(RC8);
14090 unsigned cL32 = MRI.createVirtualRegister(RC);
14091 unsigned cH32 = MRI.createVirtualRegister(RC);
14092 unsigned cc = MRI.createVirtualRegister(RC);
14093 // cl := cmp src_lo, lo
14094 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014095 .addReg(SrcLoReg).addReg(t4L);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014096 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
14097 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
14098 // ch := cmp src_hi, hi
14099 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014100 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014101 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
14102 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
14103 // cc := if (src_hi == hi) ? cl : ch;
14104 if (Subtarget->hasCMov()) {
14105 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
14106 .addReg(cH32).addReg(cL32);
14107 } else {
14108 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
14109 .addReg(cH32).addReg(cL32)
14110 .addImm(X86::COND_E);
14111 mainMBB = EmitLoweredSelect(MIB, mainMBB);
14112 }
14113 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
14114 if (Subtarget->hasCMov()) {
Michael Liaoc537f792013-03-06 00:17:04 +000014115 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2L)
14116 .addReg(SrcLoReg).addReg(t4L);
14117 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2H)
14118 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014119 } else {
Michael Liaoc537f792013-03-06 00:17:04 +000014120 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2L)
14121 .addReg(SrcLoReg).addReg(t4L)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014122 .addImm(X86::COND_NE);
14123 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014124 // As the lowered CMOV won't clobber EFLAGS, we could reuse it for the
14125 // 2nd CMOV lowering.
14126 mainMBB->addLiveIn(X86::EFLAGS);
Michael Liaoc537f792013-03-06 00:17:04 +000014127 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2H)
14128 .addReg(SrcHiReg).addReg(t4H)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014129 .addImm(X86::COND_NE);
14130 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014131 // Replace the original PHI node as mainMBB is changed after CMOV
14132 // lowering.
14133 BuildMI(*origMainMBB, PhiL, DL, TII->get(X86::PHI), t4L)
14134 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14135 BuildMI(*origMainMBB, PhiH, DL, TII->get(X86::PHI), t4H)
14136 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
14137 PhiL->eraseFromParent();
14138 PhiH->eraseFromParent();
Michael Liaoe5e8f762012-09-25 18:08:13 +000014139 }
14140 break;
14141 }
Michael Liaob118a072012-09-20 03:06:15 +000014142 case X86::ATOMSWAP6432: {
14143 unsigned HiOpc;
14144 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014145 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg);
14146 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014147 break;
14148 }
14149 }
Mon P Wang63307c32008-05-05 19:05:59 +000014150
Michael Liaob118a072012-09-20 03:06:15 +000014151 // Copy EDX:EAX back from HiReg:LoReg
Michael Liaoc537f792013-03-06 00:17:04 +000014152 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(t4L);
14153 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(t4H);
Michael Liaob118a072012-09-20 03:06:15 +000014154 // Copy ECX:EBX from t1H:t1L
Michael Liaoc537f792013-03-06 00:17:04 +000014155 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t2L);
14156 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t2H);
Mon P Wangab3e7472008-05-05 22:56:23 +000014157
Michael Liaob118a072012-09-20 03:06:15 +000014158 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014159 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14160 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14161 if (NewMO.isReg())
14162 NewMO.setIsKill(false);
14163 MIB.addOperand(NewMO);
14164 }
Michael Liaob118a072012-09-20 03:06:15 +000014165 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000014166
Michael Liaoc537f792013-03-06 00:17:04 +000014167 // Copy EDX:EAX back to t3H:t3L
14168 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3L).addReg(X86::EAX);
14169 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3H).addReg(X86::EDX);
14170
Michael Liaob118a072012-09-20 03:06:15 +000014171 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000014172
Michael Liaob118a072012-09-20 03:06:15 +000014173 mainMBB->addSuccessor(origMainMBB);
14174 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014175
Michael Liaob118a072012-09-20 03:06:15 +000014176 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014177 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14178 TII->get(TargetOpcode::COPY), DstLoReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014179 .addReg(t3L);
Michael Liaob118a072012-09-20 03:06:15 +000014180 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14181 TII->get(TargetOpcode::COPY), DstHiReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014182 .addReg(t3H);
Mon P Wang63307c32008-05-05 19:05:59 +000014183
Michael Liaob118a072012-09-20 03:06:15 +000014184 MI->eraseFromParent();
14185 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000014186}
14187
Eric Christopherf83a5de2009-08-27 18:08:16 +000014188// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014189// or XMM0_V32I8 in AVX all of this code can be replaced with that
14190// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000014191static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
14192 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000014193 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014194 switch (MI->getOpcode()) {
14195 default: llvm_unreachable("illegal opcode!");
14196 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
14197 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
14198 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
14199 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
14200 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
14201 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
14202 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
14203 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014204 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014205
Craig Topper8aae8dd2012-11-10 08:57:41 +000014206 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000014207 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014208
Craig Topper52ea2452012-11-10 09:25:36 +000014209 unsigned NumArgs = MI->getNumOperands();
14210 for (unsigned i = 1; i < NumArgs; ++i) {
14211 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000014212 if (!(Op.isReg() && Op.isImplicit()))
14213 MIB.addOperand(Op);
14214 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014215 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014216 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14217
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014218 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000014219 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000014220 .addReg(X86::XMM0);
14221
Dan Gohman14152b42010-07-06 20:24:04 +000014222 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000014223 return BB;
14224}
14225
Craig Topper9c7ae012012-11-10 01:23:36 +000014226// FIXME: Custom handling because TableGen doesn't support multiple implicit
14227// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000014228static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
14229 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000014230 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014231 switch (MI->getOpcode()) {
14232 default: llvm_unreachable("illegal opcode!");
14233 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
14234 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
14235 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
14236 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
14237 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
14238 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
14239 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
14240 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000014241 }
14242
Craig Topper8aae8dd2012-11-10 08:57:41 +000014243 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000014244 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014245
Craig Topper52ea2452012-11-10 09:25:36 +000014246 unsigned NumArgs = MI->getNumOperands(); // remove the results
14247 for (unsigned i = 1; i < NumArgs; ++i) {
14248 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000014249 if (!(Op.isReg() && Op.isImplicit()))
14250 MIB.addOperand(Op);
14251 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014252 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014253 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14254
14255 BuildMI(*BB, MI, dl,
14256 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14257 .addReg(X86::ECX);
14258
14259 MI->eraseFromParent();
14260 return BB;
14261}
14262
Craig Topper2da36912012-11-11 22:45:02 +000014263static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
14264 const TargetInstrInfo *TII,
14265 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000014266 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014267
Eric Christopher228232b2010-11-30 07:20:12 +000014268 // Address into RAX/EAX, other two args into ECX, EDX.
14269 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
14270 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
14271 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
14272 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000014273 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014274
Eric Christopher228232b2010-11-30 07:20:12 +000014275 unsigned ValOps = X86::AddrNumOperands;
14276 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
14277 .addReg(MI->getOperand(ValOps).getReg());
14278 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
14279 .addReg(MI->getOperand(ValOps+1).getReg());
14280
14281 // The instruction doesn't actually take any operands though.
14282 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014283
Eric Christopher228232b2010-11-30 07:20:12 +000014284 MI->eraseFromParent(); // The pseudo is gone now.
14285 return BB;
14286}
14287
14288MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000014289X86TargetLowering::EmitVAARG64WithCustomInserter(
14290 MachineInstr *MI,
14291 MachineBasicBlock *MBB) const {
14292 // Emit va_arg instruction on X86-64.
14293
14294 // Operands to this pseudo-instruction:
14295 // 0 ) Output : destination address (reg)
14296 // 1-5) Input : va_list address (addr, i64mem)
14297 // 6 ) ArgSize : Size (in bytes) of vararg type
14298 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
14299 // 8 ) Align : Alignment of type
14300 // 9 ) EFLAGS (implicit-def)
14301
14302 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
14303 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
14304
14305 unsigned DestReg = MI->getOperand(0).getReg();
14306 MachineOperand &Base = MI->getOperand(1);
14307 MachineOperand &Scale = MI->getOperand(2);
14308 MachineOperand &Index = MI->getOperand(3);
14309 MachineOperand &Disp = MI->getOperand(4);
14310 MachineOperand &Segment = MI->getOperand(5);
14311 unsigned ArgSize = MI->getOperand(6).getImm();
14312 unsigned ArgMode = MI->getOperand(7).getImm();
14313 unsigned Align = MI->getOperand(8).getImm();
14314
14315 // Memory Reference
14316 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
14317 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14318 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14319
14320 // Machine Information
14321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14322 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
14323 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
14324 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
14325 DebugLoc DL = MI->getDebugLoc();
14326
14327 // struct va_list {
14328 // i32 gp_offset
14329 // i32 fp_offset
14330 // i64 overflow_area (address)
14331 // i64 reg_save_area (address)
14332 // }
14333 // sizeof(va_list) = 24
14334 // alignment(va_list) = 8
14335
14336 unsigned TotalNumIntRegs = 6;
14337 unsigned TotalNumXMMRegs = 8;
14338 bool UseGPOffset = (ArgMode == 1);
14339 bool UseFPOffset = (ArgMode == 2);
14340 unsigned MaxOffset = TotalNumIntRegs * 8 +
14341 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
14342
14343 /* Align ArgSize to a multiple of 8 */
14344 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
14345 bool NeedsAlign = (Align > 8);
14346
14347 MachineBasicBlock *thisMBB = MBB;
14348 MachineBasicBlock *overflowMBB;
14349 MachineBasicBlock *offsetMBB;
14350 MachineBasicBlock *endMBB;
14351
14352 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
14353 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
14354 unsigned OffsetReg = 0;
14355
14356 if (!UseGPOffset && !UseFPOffset) {
14357 // If we only pull from the overflow region, we don't create a branch.
14358 // We don't need to alter control flow.
14359 OffsetDestReg = 0; // unused
14360 OverflowDestReg = DestReg;
14361
14362 offsetMBB = NULL;
14363 overflowMBB = thisMBB;
14364 endMBB = thisMBB;
14365 } else {
14366 // First emit code to check if gp_offset (or fp_offset) is below the bound.
14367 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
14368 // If not, pull from overflow_area. (branch to overflowMBB)
14369 //
14370 // thisMBB
14371 // | .
14372 // | .
14373 // offsetMBB overflowMBB
14374 // | .
14375 // | .
14376 // endMBB
14377
14378 // Registers for the PHI in endMBB
14379 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
14380 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
14381
14382 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14383 MachineFunction *MF = MBB->getParent();
14384 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14385 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14386 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14387
14388 MachineFunction::iterator MBBIter = MBB;
14389 ++MBBIter;
14390
14391 // Insert the new basic blocks
14392 MF->insert(MBBIter, offsetMBB);
14393 MF->insert(MBBIter, overflowMBB);
14394 MF->insert(MBBIter, endMBB);
14395
14396 // Transfer the remainder of MBB and its successor edges to endMBB.
14397 endMBB->splice(endMBB->begin(), thisMBB,
14398 llvm::next(MachineBasicBlock::iterator(MI)),
14399 thisMBB->end());
14400 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
14401
14402 // Make offsetMBB and overflowMBB successors of thisMBB
14403 thisMBB->addSuccessor(offsetMBB);
14404 thisMBB->addSuccessor(overflowMBB);
14405
14406 // endMBB is a successor of both offsetMBB and overflowMBB
14407 offsetMBB->addSuccessor(endMBB);
14408 overflowMBB->addSuccessor(endMBB);
14409
14410 // Load the offset value into a register
14411 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14412 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
14413 .addOperand(Base)
14414 .addOperand(Scale)
14415 .addOperand(Index)
14416 .addDisp(Disp, UseFPOffset ? 4 : 0)
14417 .addOperand(Segment)
14418 .setMemRefs(MMOBegin, MMOEnd);
14419
14420 // Check if there is enough room left to pull this argument.
14421 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
14422 .addReg(OffsetReg)
14423 .addImm(MaxOffset + 8 - ArgSizeA8);
14424
14425 // Branch to "overflowMBB" if offset >= max
14426 // Fall through to "offsetMBB" otherwise
14427 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
14428 .addMBB(overflowMBB);
14429 }
14430
14431 // In offsetMBB, emit code to use the reg_save_area.
14432 if (offsetMBB) {
14433 assert(OffsetReg != 0);
14434
14435 // Read the reg_save_area address.
14436 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
14437 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
14438 .addOperand(Base)
14439 .addOperand(Scale)
14440 .addOperand(Index)
14441 .addDisp(Disp, 16)
14442 .addOperand(Segment)
14443 .setMemRefs(MMOBegin, MMOEnd);
14444
14445 // Zero-extend the offset
14446 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
14447 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
14448 .addImm(0)
14449 .addReg(OffsetReg)
14450 .addImm(X86::sub_32bit);
14451
14452 // Add the offset to the reg_save_area to get the final address.
14453 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
14454 .addReg(OffsetReg64)
14455 .addReg(RegSaveReg);
14456
14457 // Compute the offset for the next argument
14458 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14459 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
14460 .addReg(OffsetReg)
14461 .addImm(UseFPOffset ? 16 : 8);
14462
14463 // Store it back into the va_list.
14464 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
14465 .addOperand(Base)
14466 .addOperand(Scale)
14467 .addOperand(Index)
14468 .addDisp(Disp, UseFPOffset ? 4 : 0)
14469 .addOperand(Segment)
14470 .addReg(NextOffsetReg)
14471 .setMemRefs(MMOBegin, MMOEnd);
14472
14473 // Jump to endMBB
14474 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
14475 .addMBB(endMBB);
14476 }
14477
14478 //
14479 // Emit code to use overflow area
14480 //
14481
14482 // Load the overflow_area address into a register.
14483 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
14484 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
14485 .addOperand(Base)
14486 .addOperand(Scale)
14487 .addOperand(Index)
14488 .addDisp(Disp, 8)
14489 .addOperand(Segment)
14490 .setMemRefs(MMOBegin, MMOEnd);
14491
14492 // If we need to align it, do so. Otherwise, just copy the address
14493 // to OverflowDestReg.
14494 if (NeedsAlign) {
14495 // Align the overflow address
14496 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
14497 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
14498
14499 // aligned_addr = (addr + (align-1)) & ~(align-1)
14500 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
14501 .addReg(OverflowAddrReg)
14502 .addImm(Align-1);
14503
14504 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
14505 .addReg(TmpReg)
14506 .addImm(~(uint64_t)(Align-1));
14507 } else {
14508 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
14509 .addReg(OverflowAddrReg);
14510 }
14511
14512 // Compute the next overflow address after this argument.
14513 // (the overflow address should be kept 8-byte aligned)
14514 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
14515 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
14516 .addReg(OverflowDestReg)
14517 .addImm(ArgSizeA8);
14518
14519 // Store the new overflow address.
14520 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
14521 .addOperand(Base)
14522 .addOperand(Scale)
14523 .addOperand(Index)
14524 .addDisp(Disp, 8)
14525 .addOperand(Segment)
14526 .addReg(NextAddrReg)
14527 .setMemRefs(MMOBegin, MMOEnd);
14528
14529 // If we branched, emit the PHI to the front of endMBB.
14530 if (offsetMBB) {
14531 BuildMI(*endMBB, endMBB->begin(), DL,
14532 TII->get(X86::PHI), DestReg)
14533 .addReg(OffsetDestReg).addMBB(offsetMBB)
14534 .addReg(OverflowDestReg).addMBB(overflowMBB);
14535 }
14536
14537 // Erase the pseudo instruction
14538 MI->eraseFromParent();
14539
14540 return endMBB;
14541}
14542
14543MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000014544X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
14545 MachineInstr *MI,
14546 MachineBasicBlock *MBB) const {
14547 // Emit code to save XMM registers to the stack. The ABI says that the
14548 // number of registers to save is given in %al, so it's theoretically
14549 // possible to do an indirect jump trick to avoid saving all of them,
14550 // however this code takes a simpler approach and just executes all
14551 // of the stores if %al is non-zero. It's less code, and it's probably
14552 // easier on the hardware branch predictor, and stores aren't all that
14553 // expensive anyway.
14554
14555 // Create the new basic blocks. One block contains all the XMM stores,
14556 // and one block is the final destination regardless of whether any
14557 // stores were performed.
14558 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14559 MachineFunction *F = MBB->getParent();
14560 MachineFunction::iterator MBBIter = MBB;
14561 ++MBBIter;
14562 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
14563 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
14564 F->insert(MBBIter, XMMSaveMBB);
14565 F->insert(MBBIter, EndMBB);
14566
Dan Gohman14152b42010-07-06 20:24:04 +000014567 // Transfer the remainder of MBB and its successor edges to EndMBB.
14568 EndMBB->splice(EndMBB->begin(), MBB,
14569 llvm::next(MachineBasicBlock::iterator(MI)),
14570 MBB->end());
14571 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
14572
Dan Gohmand6708ea2009-08-15 01:38:56 +000014573 // The original block will now fall through to the XMM save block.
14574 MBB->addSuccessor(XMMSaveMBB);
14575 // The XMMSaveMBB will fall through to the end block.
14576 XMMSaveMBB->addSuccessor(EndMBB);
14577
14578 // Now add the instructions.
14579 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14580 DebugLoc DL = MI->getDebugLoc();
14581
14582 unsigned CountReg = MI->getOperand(0).getReg();
14583 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
14584 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
14585
14586 if (!Subtarget->isTargetWin64()) {
14587 // If %al is 0, branch around the XMM save block.
14588 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000014589 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014590 MBB->addSuccessor(EndMBB);
14591 }
14592
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014593 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000014594 // In the XMM save block, save all the XMM argument registers.
14595 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
14596 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000014597 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000014598 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000014599 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000014600 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000014601 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014602 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000014603 .addFrameIndex(RegSaveFrameIndex)
14604 .addImm(/*Scale=*/1)
14605 .addReg(/*IndexReg=*/0)
14606 .addImm(/*Disp=*/Offset)
14607 .addReg(/*Segment=*/0)
14608 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000014609 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014610 }
14611
Dan Gohman14152b42010-07-06 20:24:04 +000014612 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000014613
14614 return EndMBB;
14615}
Mon P Wang63307c32008-05-05 19:05:59 +000014616
Lang Hames6e3f7e42012-02-03 01:13:49 +000014617// The EFLAGS operand of SelectItr might be missing a kill marker
14618// because there were multiple uses of EFLAGS, and ISel didn't know
14619// which to mark. Figure out whether SelectItr should have had a
14620// kill marker, and set it if it should. Returns the correct kill
14621// marker value.
14622static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
14623 MachineBasicBlock* BB,
14624 const TargetRegisterInfo* TRI) {
14625 // Scan forward through BB for a use/def of EFLAGS.
14626 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
14627 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000014628 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014629 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000014630 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014631 if (mi.definesRegister(X86::EFLAGS))
14632 break; // Should have kill-flag - update below.
14633 }
14634
14635 // If we hit the end of the block, check whether EFLAGS is live into a
14636 // successor.
14637 if (miI == BB->end()) {
14638 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
14639 sEnd = BB->succ_end();
14640 sItr != sEnd; ++sItr) {
14641 MachineBasicBlock* succ = *sItr;
14642 if (succ->isLiveIn(X86::EFLAGS))
14643 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000014644 }
14645 }
14646
Lang Hames6e3f7e42012-02-03 01:13:49 +000014647 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
14648 // out. SelectMI should have a kill flag on EFLAGS.
14649 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000014650 return true;
14651}
14652
Evan Cheng60c07e12006-07-05 22:17:51 +000014653MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000014654X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014655 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000014656 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14657 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000014658
Chris Lattner52600972009-09-02 05:57:00 +000014659 // To "insert" a SELECT_CC instruction, we actually have to insert the
14660 // diamond control-flow pattern. The incoming instruction knows the
14661 // destination vreg to set, the condition code register to branch on, the
14662 // true/false values to select between, and a branch opcode to use.
14663 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14664 MachineFunction::iterator It = BB;
14665 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000014666
Chris Lattner52600972009-09-02 05:57:00 +000014667 // thisMBB:
14668 // ...
14669 // TrueVal = ...
14670 // cmpTY ccX, r1, r2
14671 // bCC copy1MBB
14672 // fallthrough --> copy0MBB
14673 MachineBasicBlock *thisMBB = BB;
14674 MachineFunction *F = BB->getParent();
14675 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
14676 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000014677 F->insert(It, copy0MBB);
14678 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000014679
Bill Wendling730c07e2010-06-25 20:48:10 +000014680 // If the EFLAGS register isn't dead in the terminator, then claim that it's
14681 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000014682 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
14683 if (!MI->killsRegister(X86::EFLAGS) &&
14684 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
14685 copy0MBB->addLiveIn(X86::EFLAGS);
14686 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000014687 }
14688
Dan Gohman14152b42010-07-06 20:24:04 +000014689 // Transfer the remainder of BB and its successor edges to sinkMBB.
14690 sinkMBB->splice(sinkMBB->begin(), BB,
14691 llvm::next(MachineBasicBlock::iterator(MI)),
14692 BB->end());
14693 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
14694
14695 // Add the true and fallthrough blocks as its successors.
14696 BB->addSuccessor(copy0MBB);
14697 BB->addSuccessor(sinkMBB);
14698
14699 // Create the conditional branch instruction.
14700 unsigned Opc =
14701 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
14702 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
14703
Chris Lattner52600972009-09-02 05:57:00 +000014704 // copy0MBB:
14705 // %FalseValue = ...
14706 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000014707 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000014708
Chris Lattner52600972009-09-02 05:57:00 +000014709 // sinkMBB:
14710 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
14711 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000014712 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14713 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000014714 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
14715 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
14716
Dan Gohman14152b42010-07-06 20:24:04 +000014717 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000014718 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000014719}
14720
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014721MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014722X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
14723 bool Is64Bit) const {
14724 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14725 DebugLoc DL = MI->getDebugLoc();
14726 MachineFunction *MF = BB->getParent();
14727 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14728
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014729 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014730
14731 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
14732 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
14733
14734 // BB:
14735 // ... [Till the alloca]
14736 // If stacklet is not large enough, jump to mallocMBB
14737 //
14738 // bumpMBB:
14739 // Allocate by subtracting from RSP
14740 // Jump to continueMBB
14741 //
14742 // mallocMBB:
14743 // Allocate by call to runtime
14744 //
14745 // continueMBB:
14746 // ...
14747 // [rest of original BB]
14748 //
14749
14750 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14751 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14752 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14753
14754 MachineRegisterInfo &MRI = MF->getRegInfo();
14755 const TargetRegisterClass *AddrRegClass =
14756 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
14757
14758 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14759 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14760 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000014761 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014762 sizeVReg = MI->getOperand(1).getReg(),
14763 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
14764
14765 MachineFunction::iterator MBBIter = BB;
14766 ++MBBIter;
14767
14768 MF->insert(MBBIter, bumpMBB);
14769 MF->insert(MBBIter, mallocMBB);
14770 MF->insert(MBBIter, continueMBB);
14771
14772 continueMBB->splice(continueMBB->begin(), BB, llvm::next
14773 (MachineBasicBlock::iterator(MI)), BB->end());
14774 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
14775
14776 // Add code to the main basic block to check if the stack limit has been hit,
14777 // and if so, jump to mallocMBB otherwise to bumpMBB.
14778 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000014779 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014780 .addReg(tmpSPVReg).addReg(sizeVReg);
14781 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000014782 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014783 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014784 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
14785
14786 // bumpMBB simply decreases the stack pointer, since we know the current
14787 // stacklet has enough space.
14788 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014789 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014790 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014791 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014792 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14793
14794 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014795 const uint32_t *RegMask =
14796 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014797 if (Is64Bit) {
14798 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
14799 .addReg(sizeVReg);
14800 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014801 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014802 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014803 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014804 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014805 } else {
14806 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
14807 .addImm(12);
14808 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
14809 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014810 .addExternalSymbol("__morestack_allocate_stack_space")
14811 .addRegMask(RegMask)
14812 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014813 }
14814
14815 if (!Is64Bit)
14816 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
14817 .addImm(16);
14818
14819 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
14820 .addReg(Is64Bit ? X86::RAX : X86::EAX);
14821 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14822
14823 // Set up the CFG correctly.
14824 BB->addSuccessor(bumpMBB);
14825 BB->addSuccessor(mallocMBB);
14826 mallocMBB->addSuccessor(continueMBB);
14827 bumpMBB->addSuccessor(continueMBB);
14828
14829 // Take care of the PHI nodes.
14830 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
14831 MI->getOperand(0).getReg())
14832 .addReg(mallocPtrVReg).addMBB(mallocMBB)
14833 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
14834
14835 // Delete the original pseudo instruction.
14836 MI->eraseFromParent();
14837
14838 // And we're done.
14839 return continueMBB;
14840}
14841
14842MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014843X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014844 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14846 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014847
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014848 assert(!Subtarget->isTargetEnvMacho());
14849
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014850 // The lowering is pretty easy: we're just emitting the call to _alloca. The
14851 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014852
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014853 if (Subtarget->isTargetWin64()) {
14854 if (Subtarget->isTargetCygMing()) {
14855 // ___chkstk(Mingw64):
14856 // Clobbers R10, R11, RAX and EFLAGS.
14857 // Updates RSP.
14858 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14859 .addExternalSymbol("___chkstk")
14860 .addReg(X86::RAX, RegState::Implicit)
14861 .addReg(X86::RSP, RegState::Implicit)
14862 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
14863 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
14864 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14865 } else {
14866 // __chkstk(MSVCRT): does not update stack pointer.
14867 // Clobbers R10, R11 and EFLAGS.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014868 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14869 .addExternalSymbol("__chkstk")
14870 .addReg(X86::RAX, RegState::Implicit)
14871 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Nico Rieck40101102013-07-08 11:20:11 +000014872 // RAX has the offset to be subtracted from RSP.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014873 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
14874 .addReg(X86::RSP)
14875 .addReg(X86::RAX);
14876 }
14877 } else {
14878 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014879 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
14880
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014881 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
14882 .addExternalSymbol(StackProbeSymbol)
14883 .addReg(X86::EAX, RegState::Implicit)
14884 .addReg(X86::ESP, RegState::Implicit)
14885 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
14886 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
14887 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14888 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014889
Dan Gohman14152b42010-07-06 20:24:04 +000014890 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014891 return BB;
14892}
Chris Lattner52600972009-09-02 05:57:00 +000014893
14894MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000014895X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
14896 MachineBasicBlock *BB) const {
14897 // This is pretty easy. We're taking the value that we received from
14898 // our load from the relocation, sticking it in either RDI (x86-64)
14899 // or EAX and doing an indirect call. The return value will then
14900 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000014901 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000014902 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000014903 DebugLoc DL = MI->getDebugLoc();
14904 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000014905
14906 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000014907 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000014908
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014909 // Get a register mask for the lowered call.
14910 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
14911 // proper register mask.
14912 const uint32_t *RegMask =
14913 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014914 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000014915 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14916 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000014917 .addReg(X86::RIP)
14918 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014919 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014920 MI->getOperand(3).getTargetFlags())
14921 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000014922 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000014923 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014924 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000014925 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000014926 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14927 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000014928 .addReg(0)
14929 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014930 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000014931 MI->getOperand(3).getTargetFlags())
14932 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014933 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014934 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014935 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014936 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000014937 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14938 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000014939 .addReg(TII->getGlobalBaseReg(F))
14940 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014941 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014942 MI->getOperand(3).getTargetFlags())
14943 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014944 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014945 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014946 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014947 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000014948
Dan Gohman14152b42010-07-06 20:24:04 +000014949 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000014950 return BB;
14951}
14952
14953MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000014954X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
14955 MachineBasicBlock *MBB) const {
14956 DebugLoc DL = MI->getDebugLoc();
14957 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14958
14959 MachineFunction *MF = MBB->getParent();
14960 MachineRegisterInfo &MRI = MF->getRegInfo();
14961
14962 const BasicBlock *BB = MBB->getBasicBlock();
14963 MachineFunction::iterator I = MBB;
14964 ++I;
14965
14966 // Memory Reference
14967 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14968 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14969
14970 unsigned DstReg;
14971 unsigned MemOpndSlot = 0;
14972
14973 unsigned CurOp = 0;
14974
14975 DstReg = MI->getOperand(CurOp++).getReg();
14976 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
14977 assert(RC->hasType(MVT::i32) && "Invalid destination!");
14978 unsigned mainDstReg = MRI.createVirtualRegister(RC);
14979 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
14980
14981 MemOpndSlot = CurOp;
14982
14983 MVT PVT = getPointerTy();
14984 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
14985 "Invalid Pointer Size!");
14986
14987 // For v = setjmp(buf), we generate
14988 //
14989 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000014990 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000014991 // SjLjSetup restoreMBB
14992 //
14993 // mainMBB:
14994 // v_main = 0
14995 //
14996 // sinkMBB:
14997 // v = phi(main, restore)
14998 //
14999 // restoreMBB:
15000 // v_restore = 1
15001
15002 MachineBasicBlock *thisMBB = MBB;
15003 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
15004 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
15005 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
15006 MF->insert(I, mainMBB);
15007 MF->insert(I, sinkMBB);
15008 MF->push_back(restoreMBB);
15009
15010 MachineInstrBuilder MIB;
15011
15012 // Transfer the remainder of BB and its successor edges to sinkMBB.
15013 sinkMBB->splice(sinkMBB->begin(), MBB,
15014 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
15015 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
15016
15017 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015018 unsigned PtrStoreOpc = 0;
15019 unsigned LabelReg = 0;
15020 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15021 Reloc::Model RM = getTargetMachine().getRelocationModel();
15022 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
15023 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015024
Michael Liao281ae5a2012-10-17 02:22:27 +000015025 // Prepare IP either in reg or imm.
15026 if (!UseImmLabel) {
15027 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
15028 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
15029 LabelReg = MRI.createVirtualRegister(PtrRC);
15030 if (Subtarget->is64Bit()) {
15031 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
15032 .addReg(X86::RIP)
15033 .addImm(0)
15034 .addReg(0)
15035 .addMBB(restoreMBB)
15036 .addReg(0);
15037 } else {
15038 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
15039 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
15040 .addReg(XII->getGlobalBaseReg(MF))
15041 .addImm(0)
15042 .addReg(0)
15043 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
15044 .addReg(0);
15045 }
15046 } else
15047 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000015048 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000015049 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000015050 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15051 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015052 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015053 else
15054 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
15055 }
Michael Liao281ae5a2012-10-17 02:22:27 +000015056 if (!UseImmLabel)
15057 MIB.addReg(LabelReg);
15058 else
15059 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015060 MIB.setMemRefs(MMOBegin, MMOEnd);
15061 // Setup
15062 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
15063 .addMBB(restoreMBB);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015064
15065 const X86RegisterInfo *RegInfo =
15066 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015067 MIB.addRegMask(RegInfo->getNoPreservedMask());
15068 thisMBB->addSuccessor(mainMBB);
15069 thisMBB->addSuccessor(restoreMBB);
15070
15071 // mainMBB:
15072 // EAX = 0
15073 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
15074 mainMBB->addSuccessor(sinkMBB);
15075
15076 // sinkMBB:
15077 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15078 TII->get(X86::PHI), DstReg)
15079 .addReg(mainDstReg).addMBB(mainMBB)
15080 .addReg(restoreDstReg).addMBB(restoreMBB);
15081
15082 // restoreMBB:
15083 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
15084 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
15085 restoreMBB->addSuccessor(sinkMBB);
15086
15087 MI->eraseFromParent();
15088 return sinkMBB;
15089}
15090
15091MachineBasicBlock *
15092X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
15093 MachineBasicBlock *MBB) const {
15094 DebugLoc DL = MI->getDebugLoc();
15095 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15096
15097 MachineFunction *MF = MBB->getParent();
15098 MachineRegisterInfo &MRI = MF->getRegInfo();
15099
15100 // Memory Reference
15101 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15102 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15103
15104 MVT PVT = getPointerTy();
15105 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15106 "Invalid Pointer Size!");
15107
15108 const TargetRegisterClass *RC =
15109 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
15110 unsigned Tmp = MRI.createVirtualRegister(RC);
15111 // Since FP is only updated here but NOT referenced, it's treated as GPR.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015112 const X86RegisterInfo *RegInfo =
15113 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015114 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
15115 unsigned SP = RegInfo->getStackRegister();
15116
15117 MachineInstrBuilder MIB;
15118
Michael Liao281ae5a2012-10-17 02:22:27 +000015119 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15120 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000015121
15122 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
15123 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
15124
15125 // Reload FP
15126 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
15127 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
15128 MIB.addOperand(MI->getOperand(i));
15129 MIB.setMemRefs(MMOBegin, MMOEnd);
15130 // Reload IP
15131 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
15132 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15133 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015134 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015135 else
15136 MIB.addOperand(MI->getOperand(i));
15137 }
15138 MIB.setMemRefs(MMOBegin, MMOEnd);
15139 // Reload SP
15140 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
15141 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15142 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015143 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015144 else
15145 MIB.addOperand(MI->getOperand(i));
15146 }
15147 MIB.setMemRefs(MMOBegin, MMOEnd);
15148 // Jump
15149 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
15150
15151 MI->eraseFromParent();
15152 return MBB;
15153}
15154
15155MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000015156X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015157 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000015158 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000015159 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015160 case X86::TAILJMPd64:
15161 case X86::TAILJMPr64:
15162 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000015163 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015164 case X86::TCRETURNdi64:
15165 case X86::TCRETURNri64:
15166 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015167 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015168 case X86::WIN_ALLOCA:
15169 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015170 case X86::SEG_ALLOCA_32:
15171 return EmitLoweredSegAlloca(MI, BB, false);
15172 case X86::SEG_ALLOCA_64:
15173 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015174 case X86::TLSCall_32:
15175 case X86::TLSCall_64:
15176 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000015177 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000015178 case X86::CMOV_FR32:
15179 case X86::CMOV_FR64:
15180 case X86::CMOV_V4F32:
15181 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000015182 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000015183 case X86::CMOV_V8F32:
15184 case X86::CMOV_V4F64:
15185 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000015186 case X86::CMOV_GR16:
15187 case X86::CMOV_GR32:
15188 case X86::CMOV_RFP32:
15189 case X86::CMOV_RFP64:
15190 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015191 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015192
Dale Johannesen849f2142007-07-03 00:53:03 +000015193 case X86::FP32_TO_INT16_IN_MEM:
15194 case X86::FP32_TO_INT32_IN_MEM:
15195 case X86::FP32_TO_INT64_IN_MEM:
15196 case X86::FP64_TO_INT16_IN_MEM:
15197 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000015198 case X86::FP64_TO_INT64_IN_MEM:
15199 case X86::FP80_TO_INT16_IN_MEM:
15200 case X86::FP80_TO_INT32_IN_MEM:
15201 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000015202 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15203 DebugLoc DL = MI->getDebugLoc();
15204
Evan Cheng60c07e12006-07-05 22:17:51 +000015205 // Change the floating point control register to use "round towards zero"
15206 // mode when truncating to an integer value.
15207 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000015208 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000015209 addFrameReference(BuildMI(*BB, MI, DL,
15210 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015211
15212 // Load the old value of the high byte of the control word...
15213 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000015214 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000015215 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000015216 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015217
15218 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000015219 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015220 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000015221
15222 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000015223 addFrameReference(BuildMI(*BB, MI, DL,
15224 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015225
15226 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000015227 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015228 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000015229
15230 // Get the X86 opcode to use.
15231 unsigned Opc;
15232 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000015233 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000015234 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
15235 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
15236 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
15237 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
15238 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
15239 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000015240 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
15241 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
15242 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000015243 }
15244
15245 X86AddressMode AM;
15246 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000015247 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015248 AM.BaseType = X86AddressMode::RegBase;
15249 AM.Base.Reg = Op.getReg();
15250 } else {
15251 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000015252 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000015253 }
15254 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000015255 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015256 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015257 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000015258 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015259 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015260 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000015261 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015262 AM.GV = Op.getGlobal();
15263 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000015264 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015265 }
Dan Gohman14152b42010-07-06 20:24:04 +000015266 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000015267 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000015268
15269 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000015270 addFrameReference(BuildMI(*BB, MI, DL,
15271 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015272
Dan Gohman14152b42010-07-06 20:24:04 +000015273 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000015274 return BB;
15275 }
Eric Christopherb120ab42009-08-18 22:50:32 +000015276 // String/text processing lowering.
15277 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015278 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015279 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015280 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000015281 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015282 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015283 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015284 case X86::VPCMPESTRM128MEM:
15285 assert(Subtarget->hasSSE42() &&
15286 "Target must have SSE4.2 or AVX features enabled");
15287 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000015288
15289 // String/text processing lowering.
15290 case X86::PCMPISTRIREG:
15291 case X86::VPCMPISTRIREG:
15292 case X86::PCMPISTRIMEM:
15293 case X86::VPCMPISTRIMEM:
15294 case X86::PCMPESTRIREG:
15295 case X86::VPCMPESTRIREG:
15296 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015297 case X86::VPCMPESTRIMEM:
15298 assert(Subtarget->hasSSE42() &&
15299 "Target must have SSE4.2 or AVX features enabled");
15300 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000015301
Craig Topper8aae8dd2012-11-10 08:57:41 +000015302 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000015303 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000015304 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000015305
Michael Liaobe02a902012-11-08 07:28:54 +000015306 // xbegin
15307 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000015308 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000015309
Craig Topper8aae8dd2012-11-10 08:57:41 +000015310 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000015311 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000015312 case X86::ATOMAND16:
15313 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015314 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000015315 // Fall through
15316 case X86::ATOMOR8:
15317 case X86::ATOMOR16:
15318 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015319 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015320 // Fall through
15321 case X86::ATOMXOR16:
15322 case X86::ATOMXOR8:
15323 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015324 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015325 // Fall through
15326 case X86::ATOMNAND8:
15327 case X86::ATOMNAND16:
15328 case X86::ATOMNAND32:
15329 case X86::ATOMNAND64:
15330 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015331 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015332 case X86::ATOMMAX16:
15333 case X86::ATOMMAX32:
15334 case X86::ATOMMAX64:
15335 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015336 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015337 case X86::ATOMMIN16:
15338 case X86::ATOMMIN32:
15339 case X86::ATOMMIN64:
15340 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015341 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015342 case X86::ATOMUMAX16:
15343 case X86::ATOMUMAX32:
15344 case X86::ATOMUMAX64:
15345 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015346 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015347 case X86::ATOMUMIN16:
15348 case X86::ATOMUMIN32:
15349 case X86::ATOMUMIN64:
15350 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015351
15352 // This group does 64-bit operations on a 32-bit host.
15353 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015354 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015355 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015356 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015357 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015358 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000015359 case X86::ATOMMAX6432:
15360 case X86::ATOMMIN6432:
15361 case X86::ATOMUMAX6432:
15362 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000015363 case X86::ATOMSWAP6432:
15364 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000015365
Dan Gohmand6708ea2009-08-15 01:38:56 +000015366 case X86::VASTART_SAVE_XMM_REGS:
15367 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000015368
15369 case X86::VAARG_64:
15370 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015371
15372 case X86::EH_SjLj_SetJmp32:
15373 case X86::EH_SjLj_SetJmp64:
15374 return emitEHSjLjSetJmp(MI, BB);
15375
15376 case X86::EH_SjLj_LongJmp32:
15377 case X86::EH_SjLj_LongJmp64:
15378 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015379 }
15380}
15381
15382//===----------------------------------------------------------------------===//
15383// X86 Optimization Hooks
15384//===----------------------------------------------------------------------===//
15385
Dan Gohman475871a2008-07-27 21:46:04 +000015386void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000015387 APInt &KnownZero,
15388 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000015389 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000015390 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015391 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015392 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000015393 assert((Opc >= ISD::BUILTIN_OP_END ||
15394 Opc == ISD::INTRINSIC_WO_CHAIN ||
15395 Opc == ISD::INTRINSIC_W_CHAIN ||
15396 Opc == ISD::INTRINSIC_VOID) &&
15397 "Should use MaskedValueIsZero if you don't know whether Op"
15398 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015399
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015400 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015401 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000015402 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015403 case X86ISD::ADD:
15404 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000015405 case X86ISD::ADC:
15406 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015407 case X86ISD::SMUL:
15408 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000015409 case X86ISD::INC:
15410 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000015411 case X86ISD::OR:
15412 case X86ISD::XOR:
15413 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015414 // These nodes' second result is a boolean.
15415 if (Op.getResNo() == 0)
15416 break;
15417 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015418 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015419 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000015420 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015421 case ISD::INTRINSIC_WO_CHAIN: {
15422 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
15423 unsigned NumLoBits = 0;
15424 switch (IntId) {
15425 default: break;
15426 case Intrinsic::x86_sse_movmsk_ps:
15427 case Intrinsic::x86_avx_movmsk_ps_256:
15428 case Intrinsic::x86_sse2_movmsk_pd:
15429 case Intrinsic::x86_avx_movmsk_pd_256:
15430 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000015431 case Intrinsic::x86_sse2_pmovmskb_128:
15432 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000015433 // High bits of movmskp{s|d}, pmovmskb are known zero.
15434 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000015435 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000015436 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
15437 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
15438 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
15439 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
15440 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
15441 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000015442 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015443 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015444 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000015445 break;
15446 }
15447 }
15448 break;
15449 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015450 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015451}
Chris Lattner259e97c2006-01-31 19:43:35 +000015452
Owen Andersonbc146b02010-09-21 20:42:50 +000015453unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
15454 unsigned Depth) const {
15455 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
15456 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
15457 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000015458
Owen Andersonbc146b02010-09-21 20:42:50 +000015459 // Fallback case.
15460 return 1;
15461}
15462
Evan Cheng206ee9d2006-07-07 08:33:52 +000015463/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000015464/// node is a GlobalAddress + offset.
15465bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000015466 const GlobalValue* &GA,
15467 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000015468 if (N->getOpcode() == X86ISD::Wrapper) {
15469 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015470 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000015471 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015472 return true;
15473 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000015474 }
Evan Chengad4196b2008-05-12 19:56:52 +000015475 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015476}
15477
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015478/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
15479/// same as extracting the high 128-bit part of 256-bit vector and then
15480/// inserting the result into the low part of a new 256-bit vector
15481static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
15482 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015483 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015484
15485 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000015486 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015487 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15488 SVOp->getMaskElt(j) >= 0)
15489 return false;
15490
15491 return true;
15492}
15493
15494/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
15495/// same as extracting the low 128-bit part of 256-bit vector and then
15496/// inserting the result into the high part of a new 256-bit vector
15497static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
15498 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015499 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015500
15501 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000015502 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015503 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15504 SVOp->getMaskElt(j) >= 0)
15505 return false;
15506
15507 return true;
15508}
15509
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015510/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
15511static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000015512 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015513 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015514 SDLoc dl(N);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015515 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
15516 SDValue V1 = SVOp->getOperand(0);
15517 SDValue V2 = SVOp->getOperand(1);
15518 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015519 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015520
15521 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
15522 V2.getOpcode() == ISD::CONCAT_VECTORS) {
15523 //
15524 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000015525 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015526 // V UNDEF BUILD_VECTOR UNDEF
15527 // \ / \ /
15528 // CONCAT_VECTOR CONCAT_VECTOR
15529 // \ /
15530 // \ /
15531 // RESULT: V + zero extended
15532 //
15533 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
15534 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
15535 V1.getOperand(1).getOpcode() != ISD::UNDEF)
15536 return SDValue();
15537
15538 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
15539 return SDValue();
15540
15541 // To match the shuffle mask, the first half of the mask should
15542 // be exactly the first vector, and all the rest a splat with the
15543 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000015544 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015545 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
15546 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
15547 return SDValue();
15548
Chad Rosier3d1161e2012-01-03 21:05:52 +000015549 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
15550 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000015551 if (Ld->hasNUsesOfValue(1, 0)) {
15552 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
15553 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
15554 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +000015555 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops,
15556 array_lengthof(Ops),
Chad Rosier42726832012-05-07 18:47:44 +000015557 Ld->getMemoryVT(),
15558 Ld->getPointerInfo(),
15559 Ld->getAlignment(),
15560 false/*isVolatile*/, true/*ReadMem*/,
15561 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000015562
15563 // Make sure the newly-created LOAD is in the same position as Ld in
15564 // terms of dependency. We create a TokenFactor for Ld and ResNode,
15565 // and update uses of Ld's output chain to use the TokenFactor.
15566 if (Ld->hasAnyUseOfValue(1)) {
15567 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
15568 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
15569 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
15570 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
15571 SDValue(ResNode.getNode(), 1));
15572 }
15573
Chad Rosier42726832012-05-07 18:47:44 +000015574 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
15575 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000015576 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000015577
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015578 // Emit a zeroed vector and insert the desired subvector on its
15579 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015580 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000015581 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015582 return DCI.CombineTo(N, InsV);
15583 }
15584
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015585 //===--------------------------------------------------------------------===//
15586 // Combine some shuffles into subvector extracts and inserts:
15587 //
15588
15589 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
15590 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015591 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
15592 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015593 return DCI.CombineTo(N, InsV);
15594 }
15595
15596 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
15597 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015598 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
15599 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015600 return DCI.CombineTo(N, InsV);
15601 }
15602
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015603 return SDValue();
15604}
15605
15606/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000015607static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015608 TargetLowering::DAGCombinerInfo &DCI,
15609 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015610 SDLoc dl(N);
Owen Andersone50ed302009-08-10 22:56:29 +000015611 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000015612
Mon P Wanga0fd0d52010-12-19 23:55:53 +000015613 // Don't create instructions with illegal types after legalize types has run.
15614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15615 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
15616 return SDValue();
15617
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015618 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015619 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015620 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015621 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015622
15623 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000015624 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015625 return SDValue();
15626
15627 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
15628 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
15629 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000015630 SmallVector<SDValue, 16> Elts;
15631 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015632 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000015633
Nate Begemanfdea31a2010-03-24 20:49:50 +000015634 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000015635}
Evan Chengd880b972008-05-09 21:53:03 +000015636
Nadav Roteme12bf182013-01-04 17:35:21 +000015637/// PerformTruncateCombine - Converts truncate operation to
15638/// a sequence of vector shuffle operations.
15639/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000015640static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
15641 TargetLowering::DAGCombinerInfo &DCI,
15642 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015643 return SDValue();
15644}
15645
Craig Topper89f4e662012-03-20 07:17:59 +000015646/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
15647/// specific shuffle of a load can be folded into a single element load.
15648/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
15649/// shuffles have been customed lowered so we need to handle those here.
15650static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
15651 TargetLowering::DAGCombinerInfo &DCI) {
15652 if (DCI.isBeforeLegalizeOps())
15653 return SDValue();
15654
15655 SDValue InVec = N->getOperand(0);
15656 SDValue EltNo = N->getOperand(1);
15657
15658 if (!isa<ConstantSDNode>(EltNo))
15659 return SDValue();
15660
15661 EVT VT = InVec.getValueType();
15662
15663 bool HasShuffleIntoBitcast = false;
15664 if (InVec.getOpcode() == ISD::BITCAST) {
15665 // Don't duplicate a load with other uses.
15666 if (!InVec.hasOneUse())
15667 return SDValue();
15668 EVT BCVT = InVec.getOperand(0).getValueType();
15669 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
15670 return SDValue();
15671 InVec = InVec.getOperand(0);
15672 HasShuffleIntoBitcast = true;
15673 }
15674
15675 if (!isTargetShuffle(InVec.getOpcode()))
15676 return SDValue();
15677
15678 // Don't duplicate a load with other uses.
15679 if (!InVec.hasOneUse())
15680 return SDValue();
15681
15682 SmallVector<int, 16> ShuffleMask;
15683 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000015684 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
15685 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000015686 return SDValue();
15687
15688 // Select the input vector, guarding against out of range extract vector.
15689 unsigned NumElems = VT.getVectorNumElements();
15690 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
15691 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
15692 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
15693 : InVec.getOperand(1);
15694
15695 // If inputs to shuffle are the same for both ops, then allow 2 uses
15696 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
15697
15698 if (LdNode.getOpcode() == ISD::BITCAST) {
15699 // Don't duplicate a load with other uses.
15700 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
15701 return SDValue();
15702
15703 AllowedUses = 1; // only allow 1 load use if we have a bitcast
15704 LdNode = LdNode.getOperand(0);
15705 }
15706
15707 if (!ISD::isNormalLoad(LdNode.getNode()))
15708 return SDValue();
15709
15710 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
15711
15712 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
15713 return SDValue();
15714
15715 if (HasShuffleIntoBitcast) {
15716 // If there's a bitcast before the shuffle, check if the load type and
15717 // alignment is valid.
15718 unsigned Align = LN0->getAlignment();
15719 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000015720 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000015721 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
15722
15723 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
15724 return SDValue();
15725 }
15726
15727 // All checks match so transform back to vector_shuffle so that DAG combiner
15728 // can finish the job
Andrew Trickac6d9be2013-05-25 02:42:55 +000015729 SDLoc dl(N);
Craig Topper89f4e662012-03-20 07:17:59 +000015730
15731 // Create shuffle node taking into account the case that its a unary shuffle
15732 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
15733 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
15734 InVec.getOperand(0), Shuffle,
15735 &ShuffleMask[0]);
15736 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
15737 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
15738 EltNo);
15739}
15740
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000015741/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
15742/// generation and convert it from being a bunch of shuffles and extracts
15743/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015744static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000015745 TargetLowering::DAGCombinerInfo &DCI) {
15746 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
15747 if (NewOp.getNode())
15748 return NewOp;
15749
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015750 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000015751 // Detect whether we are trying to convert from mmx to i32 and the bitcast
15752 // from mmx to v2i32 has a single usage.
15753 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
15754 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
15755 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
Andrew Trickac6d9be2013-05-25 02:42:55 +000015756 return DAG.getNode(X86ISD::MMX_MOVD2W, SDLoc(InputVector),
Manman Ren4c74a952012-10-30 22:15:38 +000015757 N->getValueType(0),
15758 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015759
15760 // Only operate on vectors of 4 elements, where the alternative shuffling
15761 // gets to be more expensive.
15762 if (InputVector.getValueType() != MVT::v4i32)
15763 return SDValue();
15764
15765 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
15766 // single use which is a sign-extend or zero-extend, and all elements are
15767 // used.
15768 SmallVector<SDNode *, 4> Uses;
15769 unsigned ExtractedElements = 0;
15770 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
15771 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
15772 if (UI.getUse().getResNo() != InputVector.getResNo())
15773 return SDValue();
15774
15775 SDNode *Extract = *UI;
15776 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
15777 return SDValue();
15778
15779 if (Extract->getValueType(0) != MVT::i32)
15780 return SDValue();
15781 if (!Extract->hasOneUse())
15782 return SDValue();
15783 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
15784 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
15785 return SDValue();
15786 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
15787 return SDValue();
15788
15789 // Record which element was extracted.
15790 ExtractedElements |=
15791 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
15792
15793 Uses.push_back(Extract);
15794 }
15795
15796 // If not all the elements were used, this may not be worthwhile.
15797 if (ExtractedElements != 15)
15798 return SDValue();
15799
15800 // Ok, we've now decided to do the transformation.
Andrew Trickac6d9be2013-05-25 02:42:55 +000015801 SDLoc dl(InputVector);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015802
15803 // Store the value to a temporary stack slot.
15804 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000015805 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
15806 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015807
15808 // Replace each use (extract) with a load of the appropriate element.
15809 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
15810 UE = Uses.end(); UI != UE; ++UI) {
15811 SDNode *Extract = *UI;
15812
Nadav Rotem86694292011-05-17 08:31:57 +000015813 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015814 SDValue Idx = Extract->getOperand(1);
15815 unsigned EltSize =
15816 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
15817 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000015818 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015819 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
15820
Nadav Rotem86694292011-05-17 08:31:57 +000015821 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000015822 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015823
15824 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000015825 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000015826 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015827 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015828
15829 // Replace the exact with the load.
15830 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
15831 }
15832
15833 // The replacement was made in place; don't return anything.
15834 return SDValue();
15835}
15836
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000015837/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
15838static unsigned matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS,
15839 SDValue RHS, SelectionDAG &DAG,
15840 const X86Subtarget *Subtarget) {
15841 if (!VT.isVector())
15842 return 0;
15843
15844 switch (VT.getSimpleVT().SimpleTy) {
15845 default: return 0;
15846 case MVT::v32i8:
15847 case MVT::v16i16:
15848 case MVT::v8i32:
15849 if (!Subtarget->hasAVX2())
15850 return 0;
15851 case MVT::v16i8:
15852 case MVT::v8i16:
15853 case MVT::v4i32:
15854 if (!Subtarget->hasSSE2())
15855 return 0;
15856 }
15857
15858 // SSE2 has only a small subset of the operations.
15859 bool hasUnsigned = Subtarget->hasSSE41() ||
15860 (Subtarget->hasSSE2() && VT == MVT::v16i8);
15861 bool hasSigned = Subtarget->hasSSE41() ||
15862 (Subtarget->hasSSE2() && VT == MVT::v8i16);
15863
15864 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15865
15866 // Check for x CC y ? x : y.
15867 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15868 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
15869 switch (CC) {
15870 default: break;
15871 case ISD::SETULT:
15872 case ISD::SETULE:
15873 return hasUnsigned ? X86ISD::UMIN : 0;
15874 case ISD::SETUGT:
15875 case ISD::SETUGE:
15876 return hasUnsigned ? X86ISD::UMAX : 0;
15877 case ISD::SETLT:
15878 case ISD::SETLE:
15879 return hasSigned ? X86ISD::SMIN : 0;
15880 case ISD::SETGT:
15881 case ISD::SETGE:
15882 return hasSigned ? X86ISD::SMAX : 0;
15883 }
15884 // Check for x CC y ? y : x -- a min/max with reversed arms.
15885 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15886 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
15887 switch (CC) {
15888 default: break;
15889 case ISD::SETULT:
15890 case ISD::SETULE:
15891 return hasUnsigned ? X86ISD::UMAX : 0;
15892 case ISD::SETUGT:
15893 case ISD::SETUGE:
15894 return hasUnsigned ? X86ISD::UMIN : 0;
15895 case ISD::SETLT:
15896 case ISD::SETLE:
15897 return hasSigned ? X86ISD::SMAX : 0;
15898 case ISD::SETGT:
15899 case ISD::SETGE:
15900 return hasSigned ? X86ISD::SMIN : 0;
15901 }
15902 }
15903
15904 return 0;
15905}
15906
Duncan Sands6bcd2192011-09-17 16:49:39 +000015907/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
15908/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015909static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000015910 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000015911 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015912 SDLoc DL(N);
Dan Gohman475871a2008-07-27 21:46:04 +000015913 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000015914 // Get the LHS/RHS of the select.
15915 SDValue LHS = N->getOperand(1);
15916 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000015917 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000015918
Dan Gohman670e5392009-09-21 18:03:22 +000015919 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000015920 // instructions match the semantics of the common C idiom x<y?x:y but not
15921 // x<=y?x:y, because of how they handle negative zero (which can be
15922 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000015923 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
15924 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000015925 (Subtarget->hasSSE2() ||
15926 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015927 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015928
Chris Lattner47b4ce82009-03-11 05:48:52 +000015929 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000015930 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000015931 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15932 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015933 switch (CC) {
15934 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000015935 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000015936 // Converting this to a min would handle NaNs incorrectly, and swapping
15937 // the operands would cause it to handle comparisons between positive
15938 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015939 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015940 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015941 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15942 break;
15943 std::swap(LHS, RHS);
15944 }
Dan Gohman670e5392009-09-21 18:03:22 +000015945 Opcode = X86ISD::FMIN;
15946 break;
15947 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000015948 // Converting this to a min would handle comparisons between positive
15949 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015950 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015951 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
15952 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015953 Opcode = X86ISD::FMIN;
15954 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015955 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000015956 // Converting this to a min would handle both negative zeros and NaNs
15957 // incorrectly, but we can swap the operands to fix both.
15958 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015959 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015960 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000015961 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015962 Opcode = X86ISD::FMIN;
15963 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015964
Dan Gohman670e5392009-09-21 18:03:22 +000015965 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015966 // Converting this to a max would handle comparisons between positive
15967 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015968 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000015969 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015970 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015971 Opcode = X86ISD::FMAX;
15972 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015973 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000015974 // Converting this to a max would handle NaNs incorrectly, and swapping
15975 // the operands would cause it to handle comparisons between positive
15976 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015977 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015978 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015979 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15980 break;
15981 std::swap(LHS, RHS);
15982 }
Dan Gohman670e5392009-09-21 18:03:22 +000015983 Opcode = X86ISD::FMAX;
15984 break;
15985 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015986 // Converting this to a max would handle both negative zeros and NaNs
15987 // incorrectly, but we can swap the operands to fix both.
15988 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015989 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015990 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015991 case ISD::SETGE:
15992 Opcode = X86ISD::FMAX;
15993 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000015994 }
Dan Gohman670e5392009-09-21 18:03:22 +000015995 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000015996 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15997 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015998 switch (CC) {
15999 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016000 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016001 // Converting this to a min would handle comparisons between positive
16002 // and negative zero incorrectly, and swapping the operands would
16003 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016004 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016005 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000016006 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016007 break;
16008 std::swap(LHS, RHS);
16009 }
Dan Gohman670e5392009-09-21 18:03:22 +000016010 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000016011 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016012 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016013 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016014 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016015 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
16016 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016017 Opcode = X86ISD::FMIN;
16018 break;
16019 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016020 // Converting this to a min would handle both negative zeros and NaNs
16021 // incorrectly, but we can swap the operands to fix both.
16022 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016023 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016024 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016025 case ISD::SETGE:
16026 Opcode = X86ISD::FMIN;
16027 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016028
Dan Gohman670e5392009-09-21 18:03:22 +000016029 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016030 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016031 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016032 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016033 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000016034 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016035 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016036 // Converting this to a max would handle comparisons between positive
16037 // and negative zero incorrectly, and swapping the operands would
16038 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016039 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016040 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000016041 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016042 break;
16043 std::swap(LHS, RHS);
16044 }
Dan Gohman670e5392009-09-21 18:03:22 +000016045 Opcode = X86ISD::FMAX;
16046 break;
16047 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016048 // Converting this to a max would handle both negative zeros and NaNs
16049 // incorrectly, but we can swap the operands to fix both.
16050 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016051 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016052 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016053 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016054 Opcode = X86ISD::FMAX;
16055 break;
16056 }
Chris Lattner83e6c992006-10-04 06:57:07 +000016057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016058
Chris Lattner47b4ce82009-03-11 05:48:52 +000016059 if (Opcode)
16060 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000016061 }
Eric Christopherfd179292009-08-27 18:07:15 +000016062
Chris Lattnerd1980a52009-03-12 06:52:53 +000016063 // If this is a select between two integer constants, try to do some
16064 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000016065 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
16066 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000016067 // Don't do this for crazy integer types.
16068 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
16069 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000016070 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016071 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000016072
Chris Lattnercee56e72009-03-13 05:53:31 +000016073 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000016074 // Efficiently invertible.
16075 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
16076 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
16077 isa<ConstantSDNode>(Cond.getOperand(1))))) {
16078 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000016079 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016080 }
Eric Christopherfd179292009-08-27 18:07:15 +000016081
Chris Lattnerd1980a52009-03-12 06:52:53 +000016082 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016083 if (FalseC->getAPIntValue() == 0 &&
16084 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016085 if (NeedsCondInvert) // Invert the condition if needed.
16086 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16087 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016088
Chris Lattnerd1980a52009-03-12 06:52:53 +000016089 // Zero extend the condition if needed.
16090 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016091
Chris Lattnercee56e72009-03-13 05:53:31 +000016092 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000016093 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016094 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016095 }
Eric Christopherfd179292009-08-27 18:07:15 +000016096
Chris Lattner97a29a52009-03-13 05:22:11 +000016097 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000016098 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000016099 if (NeedsCondInvert) // Invert the condition if needed.
16100 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16101 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016102
Chris Lattner97a29a52009-03-13 05:22:11 +000016103 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016104 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16105 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016106 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000016107 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000016108 }
Eric Christopherfd179292009-08-27 18:07:15 +000016109
Chris Lattnercee56e72009-03-13 05:53:31 +000016110 // Optimize cases that will turn into an LEA instruction. This requires
16111 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016112 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016113 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016114 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016115
Chris Lattnercee56e72009-03-13 05:53:31 +000016116 bool isFastMultiplier = false;
16117 if (Diff < 10) {
16118 switch ((unsigned char)Diff) {
16119 default: break;
16120 case 1: // result = add base, cond
16121 case 2: // result = lea base( , cond*2)
16122 case 3: // result = lea base(cond, cond*2)
16123 case 4: // result = lea base( , cond*4)
16124 case 5: // result = lea base(cond, cond*4)
16125 case 8: // result = lea base( , cond*8)
16126 case 9: // result = lea base(cond, cond*8)
16127 isFastMultiplier = true;
16128 break;
16129 }
16130 }
Eric Christopherfd179292009-08-27 18:07:15 +000016131
Chris Lattnercee56e72009-03-13 05:53:31 +000016132 if (isFastMultiplier) {
16133 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
16134 if (NeedsCondInvert) // Invert the condition if needed.
16135 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16136 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016137
Chris Lattnercee56e72009-03-13 05:53:31 +000016138 // Zero extend the condition if needed.
16139 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16140 Cond);
16141 // Scale the condition by the difference.
16142 if (Diff != 1)
16143 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16144 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016145
Chris Lattnercee56e72009-03-13 05:53:31 +000016146 // Add the base if non-zero.
16147 if (FalseC->getAPIntValue() != 0)
16148 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16149 SDValue(FalseC, 0));
16150 return Cond;
16151 }
Eric Christopherfd179292009-08-27 18:07:15 +000016152 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016153 }
16154 }
Eric Christopherfd179292009-08-27 18:07:15 +000016155
Evan Cheng56f582d2012-01-04 01:41:39 +000016156 // Canonicalize max and min:
16157 // (x > y) ? x : y -> (x >= y) ? x : y
16158 // (x < y) ? x : y -> (x <= y) ? x : y
16159 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
16160 // the need for an extra compare
16161 // against zero. e.g.
16162 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
16163 // subl %esi, %edi
16164 // testl %edi, %edi
16165 // movl $0, %eax
16166 // cmovgl %edi, %eax
16167 // =>
16168 // xorl %eax, %eax
16169 // subl %esi, $edi
16170 // cmovsl %eax, %edi
16171 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
16172 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16173 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16174 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16175 switch (CC) {
16176 default: break;
16177 case ISD::SETLT:
16178 case ISD::SETGT: {
16179 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
Andrew Trickac6d9be2013-05-25 02:42:55 +000016180 Cond = DAG.getSetCC(SDLoc(Cond), Cond.getValueType(),
Evan Cheng56f582d2012-01-04 01:41:39 +000016181 Cond.getOperand(0), Cond.getOperand(1), NewCC);
16182 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
16183 }
16184 }
16185 }
16186
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016187 // Match VSELECTs into subs with unsigned saturation.
16188 if (!DCI.isBeforeLegalize() &&
16189 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
16190 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
16191 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
16192 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
16193 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16194
16195 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
16196 // left side invert the predicate to simplify logic below.
16197 SDValue Other;
16198 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
16199 Other = RHS;
16200 CC = ISD::getSetCCInverse(CC, true);
16201 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
16202 Other = LHS;
16203 }
16204
16205 if (Other.getNode() && Other->getNumOperands() == 2 &&
16206 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
16207 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
16208 SDValue CondRHS = Cond->getOperand(1);
16209
16210 // Look for a general sub with unsigned saturation first.
16211 // x >= y ? x-y : 0 --> subus x, y
16212 // x > y ? x-y : 0 --> subus x, y
16213 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
16214 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
16215 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16216
16217 // If the RHS is a constant we have to reverse the const canonicalization.
16218 // x > C-1 ? x+-C : 0 --> subus x, C
16219 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
16220 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
16221 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016222 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016223 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016224 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016225 }
16226
16227 // Another special case: If C was a sign bit, the sub has been
16228 // canonicalized into a xor.
16229 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
16230 // it's safe to decanonicalize the xor?
16231 // x s< 0 ? x^C : 0 --> subus x, C
16232 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
16233 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
16234 isSplatVector(OpRHS.getNode())) {
16235 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
16236 if (A.isSignBit())
16237 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16238 }
16239 }
16240 }
16241
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016242 // Try to match a min/max vector operation.
16243 if (!DCI.isBeforeLegalize() &&
16244 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC)
16245 if (unsigned Op = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget))
16246 return DAG.getNode(Op, DL, N->getValueType(0), LHS, RHS);
16247
Michael Liaobf538412013-04-11 05:15:54 +000016248 // Simplify vector selection if the selector will be produced by CMPP*/PCMP*.
16249 if (!DCI.isBeforeLegalize() && N->getOpcode() == ISD::VSELECT &&
16250 Cond.getOpcode() == ISD::SETCC) {
16251
16252 assert(Cond.getValueType().isVector() &&
16253 "vector select expects a vector selector!");
16254
16255 EVT IntVT = Cond.getValueType();
16256 bool TValIsAllOnes = ISD::isBuildVectorAllOnes(LHS.getNode());
16257 bool FValIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
16258
16259 if (!TValIsAllOnes && !FValIsAllZeros) {
16260 // Try invert the condition if true value is not all 1s and false value
16261 // is not all 0s.
16262 bool TValIsAllZeros = ISD::isBuildVectorAllZeros(LHS.getNode());
16263 bool FValIsAllOnes = ISD::isBuildVectorAllOnes(RHS.getNode());
16264
16265 if (TValIsAllZeros || FValIsAllOnes) {
16266 SDValue CC = Cond.getOperand(2);
16267 ISD::CondCode NewCC =
16268 ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
16269 Cond.getOperand(0).getValueType().isInteger());
16270 Cond = DAG.getSetCC(DL, IntVT, Cond.getOperand(0), Cond.getOperand(1), NewCC);
16271 std::swap(LHS, RHS);
16272 TValIsAllOnes = FValIsAllOnes;
16273 FValIsAllZeros = TValIsAllZeros;
16274 }
16275 }
16276
16277 if (TValIsAllOnes || FValIsAllZeros) {
16278 SDValue Ret;
16279
16280 if (TValIsAllOnes && FValIsAllZeros)
16281 Ret = Cond;
16282 else if (TValIsAllOnes)
16283 Ret = DAG.getNode(ISD::OR, DL, IntVT, Cond,
16284 DAG.getNode(ISD::BITCAST, DL, IntVT, RHS));
16285 else if (FValIsAllZeros)
16286 Ret = DAG.getNode(ISD::AND, DL, IntVT, Cond,
16287 DAG.getNode(ISD::BITCAST, DL, IntVT, LHS));
16288
16289 return DAG.getNode(ISD::BITCAST, DL, VT, Ret);
16290 }
16291 }
16292
Nadav Rotemcc616562012-01-15 19:27:55 +000016293 // If we know that this node is legal then we know that it is going to be
16294 // matched by one of the SSE/AVX BLEND instructions. These instructions only
16295 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
16296 // to simplify previous instructions.
16297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16298 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000016299 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000016300 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000016301
16302 // Don't optimize vector selects that map to mask-registers.
16303 if (BitWidth == 1)
16304 return SDValue();
16305
Nadav Rotemcc616562012-01-15 19:27:55 +000016306 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
16307 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
16308
16309 APInt KnownZero, KnownOne;
16310 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
16311 DCI.isBeforeLegalizeOps());
16312 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
16313 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
16314 DCI.CommitTargetLoweringOpt(TLO);
16315 }
16316
Dan Gohman475871a2008-07-27 21:46:04 +000016317 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000016318}
16319
Michael Liao2a33cec2012-08-10 19:58:13 +000016320// Check whether a boolean test is testing a boolean value generated by
16321// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
16322// code.
16323//
16324// Simplify the following patterns:
16325// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
16326// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
16327// to (Op EFLAGS Cond)
16328//
16329// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
16330// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
16331// to (Op EFLAGS !Cond)
16332//
16333// where Op could be BRCOND or CMOV.
16334//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016335static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016336 // Quit if not CMP and SUB with its value result used.
16337 if (Cmp.getOpcode() != X86ISD::CMP &&
16338 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
16339 return SDValue();
16340
16341 // Quit if not used as a boolean value.
16342 if (CC != X86::COND_E && CC != X86::COND_NE)
16343 return SDValue();
16344
16345 // Check CMP operands. One of them should be 0 or 1 and the other should be
16346 // an SetCC or extended from it.
16347 SDValue Op1 = Cmp.getOperand(0);
16348 SDValue Op2 = Cmp.getOperand(1);
16349
16350 SDValue SetCC;
16351 const ConstantSDNode* C = 0;
16352 bool needOppositeCond = (CC == X86::COND_E);
Michael Liao959ddbb2013-04-11 04:43:09 +000016353 bool checkAgainstTrue = false; // Is it a comparison against 1?
Michael Liao2a33cec2012-08-10 19:58:13 +000016354
16355 if ((C = dyn_cast<ConstantSDNode>(Op1)))
16356 SetCC = Op2;
16357 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
16358 SetCC = Op1;
16359 else // Quit if all operands are not constants.
16360 return SDValue();
16361
Michael Liao959ddbb2013-04-11 04:43:09 +000016362 if (C->getZExtValue() == 1) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016363 needOppositeCond = !needOppositeCond;
Michael Liao959ddbb2013-04-11 04:43:09 +000016364 checkAgainstTrue = true;
16365 } else if (C->getZExtValue() != 0)
Michael Liao2a33cec2012-08-10 19:58:13 +000016366 // Quit if the constant is neither 0 or 1.
16367 return SDValue();
16368
Michael Liao959ddbb2013-04-11 04:43:09 +000016369 bool truncatedToBoolWithAnd = false;
16370 // Skip (zext $x), (trunc $x), or (and $x, 1) node.
16371 while (SetCC.getOpcode() == ISD::ZERO_EXTEND ||
16372 SetCC.getOpcode() == ISD::TRUNCATE ||
16373 SetCC.getOpcode() == ISD::AND) {
16374 if (SetCC.getOpcode() == ISD::AND) {
16375 int OpIdx = -1;
16376 ConstantSDNode *CS;
16377 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(0))) &&
16378 CS->getZExtValue() == 1)
16379 OpIdx = 1;
16380 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(1))) &&
16381 CS->getZExtValue() == 1)
16382 OpIdx = 0;
16383 if (OpIdx == -1)
16384 break;
16385 SetCC = SetCC.getOperand(OpIdx);
16386 truncatedToBoolWithAnd = true;
16387 } else
16388 SetCC = SetCC.getOperand(0);
16389 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016390
Michael Liao7fdc66b2012-09-10 16:36:16 +000016391 switch (SetCC.getOpcode()) {
Michael Liao959ddbb2013-04-11 04:43:09 +000016392 case X86ISD::SETCC_CARRY:
16393 // Since SETCC_CARRY gives output based on R = CF ? ~0 : 0, it's unsafe to
16394 // simplify it if the result of SETCC_CARRY is not canonicalized to 0 or 1,
16395 // i.e. it's a comparison against true but the result of SETCC_CARRY is not
16396 // truncated to i1 using 'and'.
16397 if (checkAgainstTrue && !truncatedToBoolWithAnd)
16398 break;
16399 assert(X86::CondCode(SetCC.getConstantOperandVal(0)) == X86::COND_B &&
16400 "Invalid use of SETCC_CARRY!");
16401 // FALL THROUGH
Michael Liao7fdc66b2012-09-10 16:36:16 +000016402 case X86ISD::SETCC:
16403 // Set the condition code or opposite one if necessary.
16404 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
16405 if (needOppositeCond)
16406 CC = X86::GetOppositeBranchCondition(CC);
16407 return SetCC.getOperand(1);
16408 case X86ISD::CMOV: {
16409 // Check whether false/true value has canonical one, i.e. 0 or 1.
16410 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
16411 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
16412 // Quit if true value is not a constant.
16413 if (!TVal)
16414 return SDValue();
16415 // Quit if false value is not a constant.
16416 if (!FVal) {
Michael Liao7fdc66b2012-09-10 16:36:16 +000016417 SDValue Op = SetCC.getOperand(0);
Michael Liao258d9b72013-03-28 23:38:52 +000016418 // Skip 'zext' or 'trunc' node.
16419 if (Op.getOpcode() == ISD::ZERO_EXTEND ||
16420 Op.getOpcode() == ISD::TRUNCATE)
16421 Op = Op.getOperand(0);
Michael Liaoc26392a2013-03-28 23:41:26 +000016422 // A special case for rdrand/rdseed, where 0 is set if false cond is
16423 // found.
16424 if ((Op.getOpcode() != X86ISD::RDRAND &&
16425 Op.getOpcode() != X86ISD::RDSEED) || Op.getResNo() != 0)
Michael Liao7fdc66b2012-09-10 16:36:16 +000016426 return SDValue();
16427 }
16428 // Quit if false value is not the constant 0 or 1.
16429 bool FValIsFalse = true;
16430 if (FVal && FVal->getZExtValue() != 0) {
16431 if (FVal->getZExtValue() != 1)
16432 return SDValue();
16433 // If FVal is 1, opposite cond is needed.
16434 needOppositeCond = !needOppositeCond;
16435 FValIsFalse = false;
16436 }
16437 // Quit if TVal is not the constant opposite of FVal.
16438 if (FValIsFalse && TVal->getZExtValue() != 1)
16439 return SDValue();
16440 if (!FValIsFalse && TVal->getZExtValue() != 0)
16441 return SDValue();
16442 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
16443 if (needOppositeCond)
16444 CC = X86::GetOppositeBranchCondition(CC);
16445 return SetCC.getOperand(3);
16446 }
16447 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016448
Michael Liao7fdc66b2012-09-10 16:36:16 +000016449 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000016450}
16451
Chris Lattnerd1980a52009-03-12 06:52:53 +000016452/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
16453static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016454 TargetLowering::DAGCombinerInfo &DCI,
16455 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016456 SDLoc DL(N);
Eric Christopherfd179292009-08-27 18:07:15 +000016457
Chris Lattnerd1980a52009-03-12 06:52:53 +000016458 // If the flag operand isn't dead, don't touch this CMOV.
16459 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
16460 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000016461
Evan Chengb5a55d92011-05-24 01:48:22 +000016462 SDValue FalseOp = N->getOperand(0);
16463 SDValue TrueOp = N->getOperand(1);
16464 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
16465 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000016466
Evan Chengb5a55d92011-05-24 01:48:22 +000016467 if (CC == X86::COND_E || CC == X86::COND_NE) {
16468 switch (Cond.getOpcode()) {
16469 default: break;
16470 case X86ISD::BSR:
16471 case X86ISD::BSF:
16472 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
16473 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
16474 return (CC == X86::COND_E) ? FalseOp : TrueOp;
16475 }
16476 }
16477
Michael Liao2a33cec2012-08-10 19:58:13 +000016478 SDValue Flags;
16479
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016480 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000016481 if (Flags.getNode() &&
16482 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000016483 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016484 SDValue Ops[] = { FalseOp, TrueOp,
16485 DAG.getConstant(CC, MVT::i8), Flags };
16486 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
16487 Ops, array_lengthof(Ops));
16488 }
16489
Chris Lattnerd1980a52009-03-12 06:52:53 +000016490 // If this is a select between two integer constants, try to do some
16491 // optimizations. Note that the operands are ordered the opposite of SELECT
16492 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000016493 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
16494 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016495 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
16496 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000016497 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
16498 CC = X86::GetOppositeBranchCondition(CC);
16499 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016500 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016501 }
Eric Christopherfd179292009-08-27 18:07:15 +000016502
Chris Lattnerd1980a52009-03-12 06:52:53 +000016503 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016504 // This is efficient for any integer data type (including i8/i16) and
16505 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016506 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016507 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16508 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016509
Chris Lattnerd1980a52009-03-12 06:52:53 +000016510 // Zero extend the condition if needed.
16511 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016512
Chris Lattnerd1980a52009-03-12 06:52:53 +000016513 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
16514 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016515 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016516 if (N->getNumValues() == 2) // Dead flag value?
16517 return DCI.CombineTo(N, Cond, SDValue());
16518 return Cond;
16519 }
Eric Christopherfd179292009-08-27 18:07:15 +000016520
Chris Lattnercee56e72009-03-13 05:53:31 +000016521 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
16522 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000016523 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016524 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16525 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016526
Chris Lattner97a29a52009-03-13 05:22:11 +000016527 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016528 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16529 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016530 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16531 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000016532
Chris Lattner97a29a52009-03-13 05:22:11 +000016533 if (N->getNumValues() == 2) // Dead flag value?
16534 return DCI.CombineTo(N, Cond, SDValue());
16535 return Cond;
16536 }
Eric Christopherfd179292009-08-27 18:07:15 +000016537
Chris Lattnercee56e72009-03-13 05:53:31 +000016538 // Optimize cases that will turn into an LEA instruction. This requires
16539 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016540 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016541 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016542 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016543
Chris Lattnercee56e72009-03-13 05:53:31 +000016544 bool isFastMultiplier = false;
16545 if (Diff < 10) {
16546 switch ((unsigned char)Diff) {
16547 default: break;
16548 case 1: // result = add base, cond
16549 case 2: // result = lea base( , cond*2)
16550 case 3: // result = lea base(cond, cond*2)
16551 case 4: // result = lea base( , cond*4)
16552 case 5: // result = lea base(cond, cond*4)
16553 case 8: // result = lea base( , cond*8)
16554 case 9: // result = lea base(cond, cond*8)
16555 isFastMultiplier = true;
16556 break;
16557 }
16558 }
Eric Christopherfd179292009-08-27 18:07:15 +000016559
Chris Lattnercee56e72009-03-13 05:53:31 +000016560 if (isFastMultiplier) {
16561 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016562 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16563 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000016564 // Zero extend the condition if needed.
16565 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16566 Cond);
16567 // Scale the condition by the difference.
16568 if (Diff != 1)
16569 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16570 DAG.getConstant(Diff, Cond.getValueType()));
16571
16572 // Add the base if non-zero.
16573 if (FalseC->getAPIntValue() != 0)
16574 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16575 SDValue(FalseC, 0));
16576 if (N->getNumValues() == 2) // Dead flag value?
16577 return DCI.CombineTo(N, Cond, SDValue());
16578 return Cond;
16579 }
Eric Christopherfd179292009-08-27 18:07:15 +000016580 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016581 }
16582 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016583
16584 // Handle these cases:
16585 // (select (x != c), e, c) -> select (x != c), e, x),
16586 // (select (x == c), c, e) -> select (x == c), x, e)
16587 // where the c is an integer constant, and the "select" is the combination
16588 // of CMOV and CMP.
16589 //
16590 // The rationale for this change is that the conditional-move from a constant
16591 // needs two instructions, however, conditional-move from a register needs
16592 // only one instruction.
16593 //
16594 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
16595 // some instruction-combining opportunities. This opt needs to be
16596 // postponed as late as possible.
16597 //
16598 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
16599 // the DCI.xxxx conditions are provided to postpone the optimization as
16600 // late as possible.
16601
16602 ConstantSDNode *CmpAgainst = 0;
16603 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
16604 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016605 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016606
16607 if (CC == X86::COND_NE &&
16608 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
16609 CC = X86::GetOppositeBranchCondition(CC);
16610 std::swap(TrueOp, FalseOp);
16611 }
16612
16613 if (CC == X86::COND_E &&
16614 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
16615 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
16616 DAG.getConstant(CC, MVT::i8), Cond };
16617 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
16618 array_lengthof(Ops));
16619 }
16620 }
16621 }
16622
Chris Lattnerd1980a52009-03-12 06:52:53 +000016623 return SDValue();
16624}
16625
Evan Cheng0b0cd912009-03-28 05:57:29 +000016626/// PerformMulCombine - Optimize a single multiply with constant into two
16627/// in order to implement it with two cheaper instructions, e.g.
16628/// LEA + SHL, LEA + LEA.
16629static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
16630 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000016631 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
16632 return SDValue();
16633
Owen Andersone50ed302009-08-10 22:56:29 +000016634 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000016635 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000016636 return SDValue();
16637
16638 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
16639 if (!C)
16640 return SDValue();
16641 uint64_t MulAmt = C->getZExtValue();
16642 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
16643 return SDValue();
16644
16645 uint64_t MulAmt1 = 0;
16646 uint64_t MulAmt2 = 0;
16647 if ((MulAmt % 9) == 0) {
16648 MulAmt1 = 9;
16649 MulAmt2 = MulAmt / 9;
16650 } else if ((MulAmt % 5) == 0) {
16651 MulAmt1 = 5;
16652 MulAmt2 = MulAmt / 5;
16653 } else if ((MulAmt % 3) == 0) {
16654 MulAmt1 = 3;
16655 MulAmt2 = MulAmt / 3;
16656 }
16657 if (MulAmt2 &&
16658 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
Andrew Trickac6d9be2013-05-25 02:42:55 +000016659 SDLoc DL(N);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016660
16661 if (isPowerOf2_64(MulAmt2) &&
16662 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
16663 // If second multiplifer is pow2, issue it first. We want the multiply by
16664 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
16665 // is an add.
16666 std::swap(MulAmt1, MulAmt2);
16667
16668 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000016669 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016670 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000016671 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000016672 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016673 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000016674 DAG.getConstant(MulAmt1, VT));
16675
Eric Christopherfd179292009-08-27 18:07:15 +000016676 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016677 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000016678 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000016679 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016680 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000016681 DAG.getConstant(MulAmt2, VT));
16682
16683 // Do not add new nodes to DAG combiner worklist.
16684 DCI.CombineTo(N, NewMul, false);
16685 }
16686 return SDValue();
16687}
16688
Evan Chengad9c0a32009-12-15 00:53:42 +000016689static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
16690 SDValue N0 = N->getOperand(0);
16691 SDValue N1 = N->getOperand(1);
16692 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
16693 EVT VT = N0.getValueType();
16694
16695 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
16696 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016697 if (VT.isInteger() && !VT.isVector() &&
16698 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000016699 N0.getOperand(1).getOpcode() == ISD::Constant) {
16700 SDValue N00 = N0.getOperand(0);
16701 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
16702 ((N00.getOpcode() == ISD::ANY_EXTEND ||
16703 N00.getOpcode() == ISD::ZERO_EXTEND) &&
16704 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
16705 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
16706 APInt ShAmt = N1C->getAPIntValue();
16707 Mask = Mask.shl(ShAmt);
16708 if (Mask != 0)
Andrew Trickac6d9be2013-05-25 02:42:55 +000016709 return DAG.getNode(ISD::AND, SDLoc(N), VT,
Evan Chengad9c0a32009-12-15 00:53:42 +000016710 N00, DAG.getConstant(Mask, VT));
16711 }
16712 }
16713
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016714 // Hardware support for vector shifts is sparse which makes us scalarize the
16715 // vector operations in many cases. Also, on sandybridge ADD is faster than
16716 // shl.
16717 // (shl V, 1) -> add V,V
16718 if (isSplatVector(N1.getNode())) {
16719 assert(N0.getValueType().isVector() && "Invalid vector shift type");
16720 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
16721 // We shift all of the values by one. In many cases we do not have
16722 // hardware support for this operation. This is better expressed as an ADD
16723 // of two values.
16724 if (N1C && (1 == N1C->getZExtValue())) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016725 return DAG.getNode(ISD::ADD, SDLoc(N), VT, N0, N0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016726 }
16727 }
16728
Evan Chengad9c0a32009-12-15 00:53:42 +000016729 return SDValue();
16730}
Evan Cheng0b0cd912009-03-28 05:57:29 +000016731
Stephen Linfff96732013-07-12 15:31:36 +000016732/// \brief Returns a vector of 0s if the node in input is a vector logical
16733/// shift by a constant amount which is known to be bigger than or equal
16734/// to the vector element size in bits.
16735static SDValue performShiftToAllZeros(SDNode *N, SelectionDAG &DAG,
16736 const X86Subtarget *Subtarget) {
16737 EVT VT = N->getValueType(0);
16738
16739 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
16740 (!Subtarget->hasInt256() ||
16741 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
16742 return SDValue();
16743
16744 SDValue Amt = N->getOperand(1);
16745 SDLoc DL(N);
16746 if (isSplatVector(Amt.getNode())) {
16747 SDValue SclrAmt = Amt->getOperand(0);
16748 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
16749 APInt ShiftAmt = C->getAPIntValue();
16750 unsigned MaxAmount = VT.getVectorElementType().getSizeInBits();
16751
16752 // SSE2/AVX2 logical shifts always return a vector of 0s
16753 // if the shift amount is bigger than or equal to
16754 // the element size. The constant shift amount will be
16755 // encoded as a 8-bit immediate.
16756 if (ShiftAmt.trunc(8).uge(MaxAmount))
16757 return getZeroVector(VT, Subtarget, DAG, DL);
16758 }
16759 }
16760
16761 return SDValue();
16762}
16763
Nadav Rotem0fb65232013-05-04 23:24:56 +000016764/// PerformShiftCombine - Combine shifts.
Nate Begeman740ab032009-01-26 00:52:55 +000016765static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000016766 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000016767 const X86Subtarget *Subtarget) {
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016768 if (N->getOpcode() == ISD::SHL) {
16769 SDValue V = PerformSHLCombine(N, DAG);
16770 if (V.getNode()) return V;
16771 }
Evan Chengad9c0a32009-12-15 00:53:42 +000016772
Stephen Linfff96732013-07-12 15:31:36 +000016773 if (N->getOpcode() != ISD::SRA) {
16774 // Try to fold this logical shift into a zero vector.
16775 SDValue V = performShiftToAllZeros(N, DAG, Subtarget);
16776 if (V.getNode()) return V;
16777 }
16778
Michael Liao42317cc2013-03-20 02:33:21 +000016779 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000016780}
16781
Stuart Hastings865f0932011-06-03 23:53:54 +000016782// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
16783// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
16784// and friends. Likewise for OR -> CMPNEQSS.
16785static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
16786 TargetLowering::DAGCombinerInfo &DCI,
16787 const X86Subtarget *Subtarget) {
16788 unsigned opcode;
16789
16790 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
16791 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000016792 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000016793 SDValue N0 = N->getOperand(0);
16794 SDValue N1 = N->getOperand(1);
16795 SDValue CMP0 = N0->getOperand(1);
16796 SDValue CMP1 = N1->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016797 SDLoc DL(N);
Stuart Hastings865f0932011-06-03 23:53:54 +000016798
16799 // The SETCCs should both refer to the same CMP.
16800 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
16801 return SDValue();
16802
16803 SDValue CMP00 = CMP0->getOperand(0);
16804 SDValue CMP01 = CMP0->getOperand(1);
16805 EVT VT = CMP00.getValueType();
16806
16807 if (VT == MVT::f32 || VT == MVT::f64) {
16808 bool ExpectingFlags = false;
16809 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016810 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000016811 !ExpectingFlags && UI != UE; ++UI)
16812 switch (UI->getOpcode()) {
16813 default:
16814 case ISD::BR_CC:
16815 case ISD::BRCOND:
16816 case ISD::SELECT:
16817 ExpectingFlags = true;
16818 break;
16819 case ISD::CopyToReg:
16820 case ISD::SIGN_EXTEND:
16821 case ISD::ZERO_EXTEND:
16822 case ISD::ANY_EXTEND:
16823 break;
16824 }
16825
16826 if (!ExpectingFlags) {
16827 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
16828 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
16829
16830 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
16831 X86::CondCode tmp = cc0;
16832 cc0 = cc1;
16833 cc1 = tmp;
16834 }
16835
16836 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
16837 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
16838 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
16839 X86ISD::NodeType NTOperator = is64BitFP ?
16840 X86ISD::FSETCCsd : X86ISD::FSETCCss;
16841 // FIXME: need symbolic constants for these magic numbers.
16842 // See X86ATTInstPrinter.cpp:printSSECC().
16843 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
16844 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
16845 DAG.getConstant(x86cc, MVT::i8));
16846 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
16847 OnesOrZeroesF);
16848 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
16849 DAG.getConstant(1, MVT::i32));
16850 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
16851 return OneBitOfTruth;
16852 }
16853 }
16854 }
16855 }
16856 return SDValue();
16857}
16858
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016859/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
16860/// so it can be folded inside ANDNP.
16861static bool CanFoldXORWithAllOnes(const SDNode *N) {
16862 EVT VT = N->getValueType(0);
16863
16864 // Match direct AllOnes for 128 and 256-bit vectors
16865 if (ISD::isBuildVectorAllOnes(N))
16866 return true;
16867
16868 // Look through a bit convert.
16869 if (N->getOpcode() == ISD::BITCAST)
16870 N = N->getOperand(0).getNode();
16871
16872 // Sometimes the operand may come from a insert_subvector building a 256-bit
16873 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000016874 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000016875 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
16876 SDValue V1 = N->getOperand(0);
16877 SDValue V2 = N->getOperand(1);
16878
16879 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
16880 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
16881 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
16882 ISD::isBuildVectorAllOnes(V2.getNode()))
16883 return true;
16884 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016885
16886 return false;
16887}
16888
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016889// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
16890// register. In most cases we actually compare or select YMM-sized registers
16891// and mixing the two types creates horrible code. This method optimizes
16892// some of the transition sequences.
16893static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
16894 TargetLowering::DAGCombinerInfo &DCI,
16895 const X86Subtarget *Subtarget) {
16896 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016897 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016898 return SDValue();
16899
16900 assert((N->getOpcode() == ISD::ANY_EXTEND ||
16901 N->getOpcode() == ISD::ZERO_EXTEND ||
16902 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
16903
16904 SDValue Narrow = N->getOperand(0);
16905 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016906 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016907 return SDValue();
16908
16909 if (Narrow->getOpcode() != ISD::XOR &&
16910 Narrow->getOpcode() != ISD::AND &&
16911 Narrow->getOpcode() != ISD::OR)
16912 return SDValue();
16913
16914 SDValue N0 = Narrow->getOperand(0);
16915 SDValue N1 = Narrow->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016916 SDLoc DL(Narrow);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016917
16918 // The Left side has to be a trunc.
16919 if (N0.getOpcode() != ISD::TRUNCATE)
16920 return SDValue();
16921
16922 // The type of the truncated inputs.
16923 EVT WideVT = N0->getOperand(0)->getValueType(0);
16924 if (WideVT != VT)
16925 return SDValue();
16926
16927 // The right side has to be a 'trunc' or a constant vector.
16928 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
16929 bool RHSConst = (isSplatVector(N1.getNode()) &&
16930 isa<ConstantSDNode>(N1->getOperand(0)));
16931 if (!RHSTrunc && !RHSConst)
16932 return SDValue();
16933
16934 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16935
16936 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
16937 return SDValue();
16938
16939 // Set N0 and N1 to hold the inputs to the new wide operation.
16940 N0 = N0->getOperand(0);
16941 if (RHSConst) {
16942 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
16943 N1->getOperand(0));
16944 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
16945 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
16946 } else if (RHSTrunc) {
16947 N1 = N1->getOperand(0);
16948 }
16949
16950 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000016951 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016952 unsigned Opcode = N->getOpcode();
16953 switch (Opcode) {
16954 case ISD::ANY_EXTEND:
16955 return Op;
16956 case ISD::ZERO_EXTEND: {
16957 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
16958 APInt Mask = APInt::getAllOnesValue(InBits);
16959 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
16960 return DAG.getNode(ISD::AND, DL, VT,
16961 Op, DAG.getConstant(Mask, VT));
16962 }
16963 case ISD::SIGN_EXTEND:
16964 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
16965 Op, DAG.getValueType(NarrowVT));
16966 default:
16967 llvm_unreachable("Unexpected opcode");
16968 }
16969}
16970
Nate Begemanb65c1752010-12-17 22:55:37 +000016971static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
16972 TargetLowering::DAGCombinerInfo &DCI,
16973 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016974 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000016975 if (DCI.isBeforeLegalizeOps())
16976 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016977
Stuart Hastings865f0932011-06-03 23:53:54 +000016978 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
16979 if (R.getNode())
16980 return R;
16981
Craig Topperb926afc2012-12-17 05:12:30 +000016982 // Create BLSI, and BLSR instructions
Craig Topperb4c94572011-10-21 06:55:01 +000016983 // BLSI is X & (-X)
16984 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000016985 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
16986 SDValue N0 = N->getOperand(0);
16987 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016988 SDLoc DL(N);
Craig Topper54a11172011-10-14 07:06:56 +000016989
Craig Topperb4c94572011-10-21 06:55:01 +000016990 // Check LHS for neg
16991 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
16992 isZero(N0.getOperand(0)))
16993 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
16994
16995 // Check RHS for neg
16996 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
16997 isZero(N1.getOperand(0)))
16998 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
16999
17000 // Check LHS for X-1
17001 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17002 isAllOnes(N0.getOperand(1)))
17003 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
17004
17005 // Check RHS for X-1
17006 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17007 isAllOnes(N1.getOperand(1)))
17008 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
17009
Craig Topper54a11172011-10-14 07:06:56 +000017010 return SDValue();
17011 }
17012
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017013 // Want to form ANDNP nodes:
17014 // 1) In the hopes of then easily combining them with OR and AND nodes
17015 // to form PBLEND/PSIGN.
17016 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017017 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000017018 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017019
Nate Begemanb65c1752010-12-17 22:55:37 +000017020 SDValue N0 = N->getOperand(0);
17021 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017022 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017023
Nate Begemanb65c1752010-12-17 22:55:37 +000017024 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017025 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017026 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
17027 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017028 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000017029
17030 // Check RHS for vnot
17031 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017032 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
17033 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017034 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017035
Nate Begemanb65c1752010-12-17 22:55:37 +000017036 return SDValue();
17037}
17038
Evan Cheng760d1942010-01-04 21:22:48 +000017039static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000017040 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000017041 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017042 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000017043 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000017044 return SDValue();
17045
Stuart Hastings865f0932011-06-03 23:53:54 +000017046 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17047 if (R.getNode())
17048 return R;
17049
Evan Cheng760d1942010-01-04 21:22:48 +000017050 SDValue N0 = N->getOperand(0);
17051 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017052
Nate Begemanb65c1752010-12-17 22:55:37 +000017053 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000017054 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000017055 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017056 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000017057 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017058
Craig Topper1666cb62011-11-19 07:07:26 +000017059 // Canonicalize pandn to RHS
17060 if (N0.getOpcode() == X86ISD::ANDNP)
17061 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000017062 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000017063 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
17064 SDValue Mask = N1.getOperand(0);
17065 SDValue X = N1.getOperand(1);
17066 SDValue Y;
17067 if (N0.getOperand(0) == Mask)
17068 Y = N0.getOperand(1);
17069 if (N0.getOperand(1) == Mask)
17070 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017071
Craig Topper1666cb62011-11-19 07:07:26 +000017072 // Check to see if the mask appeared in both the AND and ANDNP and
17073 if (!Y.getNode())
17074 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017075
Craig Topper1666cb62011-11-19 07:07:26 +000017076 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000017077 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000017078 if (Mask.getOpcode() == ISD::BITCAST)
17079 Mask = Mask.getOperand(0);
17080 if (X.getOpcode() == ISD::BITCAST)
17081 X = X.getOperand(0);
17082 if (Y.getOpcode() == ISD::BITCAST)
17083 Y = Y.getOperand(0);
17084
Craig Topper1666cb62011-11-19 07:07:26 +000017085 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017086
Craig Toppered2e13d2012-01-22 19:15:14 +000017087 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000017088 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
17089 // there is no psrai.b
Craig Topper1666cb62011-11-19 07:07:26 +000017090 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
Michael Liao42317cc2013-03-20 02:33:21 +000017091 unsigned SraAmt = ~0;
17092 if (Mask.getOpcode() == ISD::SRA) {
17093 SDValue Amt = Mask.getOperand(1);
17094 if (isSplatVector(Amt.getNode())) {
17095 SDValue SclrAmt = Amt->getOperand(0);
17096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt))
17097 SraAmt = C->getZExtValue();
17098 }
17099 } else if (Mask.getOpcode() == X86ISD::VSRAI) {
17100 SDValue SraC = Mask.getOperand(1);
17101 SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
17102 }
Craig Topper1666cb62011-11-19 07:07:26 +000017103 if ((SraAmt + 1) != EltBits)
17104 return SDValue();
17105
Andrew Trickac6d9be2013-05-25 02:42:55 +000017106 SDLoc DL(N);
Craig Topper1666cb62011-11-19 07:07:26 +000017107
17108 // Now we know we at least have a plendvb with the mask val. See if
17109 // we can form a psignb/w/d.
17110 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000017111 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
17112 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000017113 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
17114 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
17115 "Unsupported VT for PSIGN");
Nadav Rotemf8db4472013-02-24 07:09:35 +000017116 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000017117 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000017118 }
17119 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000017120 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000017121 return SDValue();
17122
17123 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
17124
17125 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
17126 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
17127 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000017128 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000017129 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000017130 }
17131 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017132
Craig Topper1666cb62011-11-19 07:07:26 +000017133 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
17134 return SDValue();
17135
Nate Begemanb65c1752010-12-17 22:55:37 +000017136 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000017137 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
17138 std::swap(N0, N1);
17139 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
17140 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000017141 if (!N0.hasOneUse() || !N1.hasOneUse())
17142 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000017143
17144 SDValue ShAmt0 = N0.getOperand(1);
17145 if (ShAmt0.getValueType() != MVT::i8)
17146 return SDValue();
17147 SDValue ShAmt1 = N1.getOperand(1);
17148 if (ShAmt1.getValueType() != MVT::i8)
17149 return SDValue();
17150 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
17151 ShAmt0 = ShAmt0.getOperand(0);
17152 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
17153 ShAmt1 = ShAmt1.getOperand(0);
17154
Andrew Trickac6d9be2013-05-25 02:42:55 +000017155 SDLoc DL(N);
Evan Cheng760d1942010-01-04 21:22:48 +000017156 unsigned Opc = X86ISD::SHLD;
17157 SDValue Op0 = N0.getOperand(0);
17158 SDValue Op1 = N1.getOperand(0);
17159 if (ShAmt0.getOpcode() == ISD::SUB) {
17160 Opc = X86ISD::SHRD;
17161 std::swap(Op0, Op1);
17162 std::swap(ShAmt0, ShAmt1);
17163 }
17164
Evan Cheng8b1190a2010-04-28 01:18:01 +000017165 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000017166 if (ShAmt1.getOpcode() == ISD::SUB) {
17167 SDValue Sum = ShAmt1.getOperand(0);
17168 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000017169 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
17170 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
17171 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
17172 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000017173 return DAG.getNode(Opc, DL, VT,
17174 Op0, Op1,
17175 DAG.getNode(ISD::TRUNCATE, DL,
17176 MVT::i8, ShAmt0));
17177 }
17178 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
17179 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
17180 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000017181 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000017182 return DAG.getNode(Opc, DL, VT,
17183 N0.getOperand(0), N1.getOperand(0),
17184 DAG.getNode(ISD::TRUNCATE, DL,
17185 MVT::i8, ShAmt0));
17186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017187
Evan Cheng760d1942010-01-04 21:22:48 +000017188 return SDValue();
17189}
17190
Manman Ren92363622012-06-07 22:39:10 +000017191// Generate NEG and CMOV for integer abs.
17192static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
17193 EVT VT = N->getValueType(0);
17194
17195 // Since X86 does not have CMOV for 8-bit integer, we don't convert
17196 // 8-bit integer abs to NEG and CMOV.
17197 if (VT.isInteger() && VT.getSizeInBits() == 8)
17198 return SDValue();
17199
17200 SDValue N0 = N->getOperand(0);
17201 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017202 SDLoc DL(N);
Manman Ren92363622012-06-07 22:39:10 +000017203
17204 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
17205 // and change it to SUB and CMOV.
17206 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
17207 N0.getOpcode() == ISD::ADD &&
17208 N0.getOperand(1) == N1 &&
17209 N1.getOpcode() == ISD::SRA &&
17210 N1.getOperand(0) == N0.getOperand(0))
17211 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
17212 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
17213 // Generate SUB & CMOV.
17214 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
17215 DAG.getConstant(0, VT), N0.getOperand(0));
17216
17217 SDValue Ops[] = { N0.getOperand(0), Neg,
17218 DAG.getConstant(X86::COND_GE, MVT::i8),
17219 SDValue(Neg.getNode(), 1) };
17220 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
17221 Ops, array_lengthof(Ops));
17222 }
17223 return SDValue();
17224}
17225
Craig Topper3738ccd2011-12-27 06:27:23 +000017226// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000017227static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
17228 TargetLowering::DAGCombinerInfo &DCI,
17229 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017230 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000017231 if (DCI.isBeforeLegalizeOps())
17232 return SDValue();
17233
Manman Ren45d53b82012-06-08 18:58:26 +000017234 if (Subtarget->hasCMov()) {
17235 SDValue RV = performIntegerAbsCombine(N, DAG);
17236 if (RV.getNode())
17237 return RV;
17238 }
Manman Ren92363622012-06-07 22:39:10 +000017239
17240 // Try forming BMI if it is available.
17241 if (!Subtarget->hasBMI())
17242 return SDValue();
17243
Craig Topperb4c94572011-10-21 06:55:01 +000017244 if (VT != MVT::i32 && VT != MVT::i64)
17245 return SDValue();
17246
Craig Topper3738ccd2011-12-27 06:27:23 +000017247 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
17248
Craig Topperb4c94572011-10-21 06:55:01 +000017249 // Create BLSMSK instructions by finding X ^ (X-1)
17250 SDValue N0 = N->getOperand(0);
17251 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017252 SDLoc DL(N);
Craig Topperb4c94572011-10-21 06:55:01 +000017253
17254 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17255 isAllOnes(N0.getOperand(1)))
17256 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
17257
17258 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17259 isAllOnes(N1.getOperand(1)))
17260 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
17261
17262 return SDValue();
17263}
17264
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017265/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
17266static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017267 TargetLowering::DAGCombinerInfo &DCI,
17268 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017269 LoadSDNode *Ld = cast<LoadSDNode>(N);
17270 EVT RegVT = Ld->getValueType(0);
17271 EVT MemVT = Ld->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017272 SDLoc dl(Ld);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017273 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017274 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017275
Michael Liaod4584c92013-03-25 23:50:10 +000017276 // On Sandybridge unaligned 256bit loads are inefficient.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017277 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017278 unsigned Alignment = Ld->getAlignment();
Michael Liaod4584c92013-03-25 23:50:10 +000017279 bool IsAligned = Alignment == 0 || Alignment >= MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000017280 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017281 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000017282 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000017283 if (NumElems < 2)
17284 return SDValue();
17285
Nadav Rotem48177ac2013-01-18 23:10:30 +000017286 SDValue Ptr = Ld->getBasePtr();
17287 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
17288
17289 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
17290 NumElems/2);
17291 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17292 Ld->getPointerInfo(), Ld->isVolatile(),
17293 Ld->isNonTemporal(), Ld->isInvariant(),
17294 Alignment);
17295 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17296 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17297 Ld->getPointerInfo(), Ld->isVolatile(),
17298 Ld->isNonTemporal(), Ld->isInvariant(),
Michael Liaod4584c92013-03-25 23:50:10 +000017299 std::min(16U, Alignment));
Nadav Rotem48177ac2013-01-18 23:10:30 +000017300 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
17301 Load1.getValue(1),
17302 Load2.getValue(1));
17303
17304 SDValue NewVec = DAG.getUNDEF(RegVT);
17305 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
17306 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
17307 return DCI.CombineTo(N, NewVec, TF, true);
17308 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017309
Nadav Rotemca6f2962011-09-18 19:00:23 +000017310 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000017311 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
17312 // expansion is still better than scalar code.
17313 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
17314 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017315 // TODO: It is possible to support ZExt by zeroing the undef values
17316 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000017317 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
17318 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017319 assert(MemVT != RegVT && "Cannot extend to the same type");
17320 assert(MemVT.isVector() && "Must load a vector from memory");
17321
17322 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017323 unsigned MemSz = MemVT.getSizeInBits();
17324 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017325
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017326 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
17327 return SDValue();
17328
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017329 // All sizes must be a power of two.
17330 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
17331 return SDValue();
17332
17333 // Attempt to load the original value using scalar loads.
17334 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017335 MVT SclrLoadTy = MVT::i8;
17336 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17337 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17338 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017339 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017340 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017341 }
17342 }
17343
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017344 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17345 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
17346 (64 <= MemSz))
17347 SclrLoadTy = MVT::f64;
17348
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017349 // Calculate the number of scalar loads that we need to perform
17350 // in order to load our vector from memory.
17351 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017352 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
17353 return SDValue();
17354
17355 unsigned loadRegZize = RegSz;
17356 if (Ext == ISD::SEXTLOAD && RegSz == 256)
17357 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017358
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017359 // Represent our vector as a sequence of elements which are the
17360 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017361 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017362 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017363
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017364 // Represent the data using the same element type that is stored in
17365 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000017366 EVT WideVecVT =
17367 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017368 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017369
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017370 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
17371 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017372
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017373 // We can't shuffle using an illegal type.
17374 if (!TLI.isTypeLegal(WideVecVT))
17375 return SDValue();
17376
17377 SmallVector<SDValue, 8> Chains;
17378 SDValue Ptr = Ld->getBasePtr();
17379 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
17380 TLI.getPointerTy());
17381 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
17382
17383 for (unsigned i = 0; i < NumLoads; ++i) {
17384 // Perform a single load.
17385 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
17386 Ptr, Ld->getPointerInfo(),
17387 Ld->isVolatile(), Ld->isNonTemporal(),
17388 Ld->isInvariant(), Ld->getAlignment());
17389 Chains.push_back(ScalarLoad.getValue(1));
17390 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
17391 // another round of DAGCombining.
17392 if (i == 0)
17393 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
17394 else
17395 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
17396 ScalarLoad, DAG.getIntPtrConstant(i));
17397
17398 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17399 }
17400
17401 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
17402 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017403
17404 // Bitcast the loaded value to a vector of the original element type, in
17405 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017406 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017407 unsigned SizeRatio = RegSz/MemSz;
17408
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017409 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000017410 // If we have SSE4.1 we can directly emit a VSEXT node.
17411 if (Subtarget->hasSSE41()) {
17412 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
17413 return DCI.CombineTo(N, Sext, TF, true);
17414 }
17415
17416 // Otherwise we'll shuffle the small elements in the high bits of the
17417 // larger type and perform an arithmetic shift. If the shift is not legal
17418 // it's better to scalarize.
17419 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
17420 return SDValue();
17421
17422 // Redistribute the loaded elements into the different locations.
17423 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
17424 for (unsigned i = 0; i != NumElems; ++i)
17425 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
17426
17427 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
17428 DAG.getUNDEF(WideVecVT),
17429 &ShuffleVec[0]);
17430
17431 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
17432
17433 // Build the arithmetic shift.
17434 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
17435 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000017436 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
17437 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000017438
17439 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017440 }
Benjamin Kramer17347912012-12-22 11:34:28 +000017441
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017442 // Redistribute the loaded elements into the different locations.
17443 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000017444 for (unsigned i = 0; i != NumElems; ++i)
17445 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017446
17447 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000017448 DAG.getUNDEF(WideVecVT),
17449 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017450
17451 // Bitcast to the requested type.
17452 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
17453 // Replace the original load with the new sequence
17454 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017455 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017456 }
17457
17458 return SDValue();
17459}
17460
Chris Lattner149a4e52008-02-22 02:09:43 +000017461/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017462static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000017463 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000017464 StoreSDNode *St = cast<StoreSDNode>(N);
17465 EVT VT = St->getValue().getValueType();
17466 EVT StVT = St->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017467 SDLoc dl(St);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017468 SDValue StoredVal = St->getOperand(1);
17469 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17470
Nick Lewycky8a8d4792011-12-02 22:16:29 +000017471 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000017472 // On Sandy Bridge, 256-bit memory operations are executed by two
17473 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
17474 // memory operation.
Michael Liaod4584c92013-03-25 23:50:10 +000017475 unsigned Alignment = St->getAlignment();
17476 bool IsAligned = Alignment == 0 || Alignment >= VT.getSizeInBits()/8;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017477 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017478 StVT == VT && !IsAligned) {
17479 unsigned NumElems = VT.getVectorNumElements();
17480 if (NumElems < 2)
17481 return SDValue();
17482
17483 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
17484 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017485
17486 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
17487 SDValue Ptr0 = St->getBasePtr();
17488 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
17489
17490 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
17491 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017492 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017493 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
17494 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017495 St->isNonTemporal(),
Michael Liaod4584c92013-03-25 23:50:10 +000017496 std::min(16U, Alignment));
Nadav Rotem5e742a32011-08-11 16:41:21 +000017497 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
17498 }
Nadav Rotem614061b2011-08-10 19:30:14 +000017499
17500 // Optimize trunc store (of multiple scalars) to shuffle and store.
17501 // First, pack all of the elements in one place. Next, store to memory
17502 // in fewer chunks.
17503 if (St->isTruncatingStore() && VT.isVector()) {
17504 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17505 unsigned NumElems = VT.getVectorNumElements();
17506 assert(StVT != VT && "Cannot truncate to the same type");
17507 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
17508 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
17509
17510 // From, To sizes and ElemCount must be pow of two
17511 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017512 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000017513 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017514 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017515
Nadav Rotem614061b2011-08-10 19:30:14 +000017516 unsigned SizeRatio = FromSz / ToSz;
17517
17518 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
17519
17520 // Create a type on which we perform the shuffle
17521 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
17522 StVT.getScalarType(), NumElems*SizeRatio);
17523
17524 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
17525
17526 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
17527 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000017528 for (unsigned i = 0; i != NumElems; ++i)
17529 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000017530
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017531 // Can't shuffle using an illegal type.
17532 if (!TLI.isTypeLegal(WideVecVT))
17533 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000017534
17535 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000017536 DAG.getUNDEF(WideVecVT),
17537 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000017538 // At this point all of the data is stored at the bottom of the
17539 // register. We now need to save it to mem.
17540
17541 // Find the largest store unit
17542 MVT StoreType = MVT::i8;
17543 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17544 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17545 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017546 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000017547 StoreType = Tp;
17548 }
17549
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017550 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17551 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
17552 (64 <= NumElems * ToSz))
17553 StoreType = MVT::f64;
17554
Nadav Rotem614061b2011-08-10 19:30:14 +000017555 // Bitcast the original vector into a vector of store-size units
17556 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017557 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000017558 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
17559 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
17560 SmallVector<SDValue, 8> Chains;
17561 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
17562 TLI.getPointerTy());
17563 SDValue Ptr = St->getBasePtr();
17564
17565 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000017566 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000017567 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
17568 StoreType, ShuffWide,
17569 DAG.getIntPtrConstant(i));
17570 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
17571 St->getPointerInfo(), St->isVolatile(),
17572 St->isNonTemporal(), St->getAlignment());
17573 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17574 Chains.push_back(Ch);
17575 }
17576
17577 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
17578 Chains.size());
17579 }
17580
Chris Lattner149a4e52008-02-22 02:09:43 +000017581 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
17582 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000017583 // A preferable solution to the general problem is to figure out the right
17584 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000017585
17586 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000017587 if (VT.getSizeInBits() != 64)
17588 return SDValue();
17589
Devang Patel578efa92009-06-05 21:57:13 +000017590 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000017591 bool NoImplicitFloatOps = F->getAttributes().
17592 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000017593 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000017594 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000017595 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000017596 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000017597 isa<LoadSDNode>(St->getValue()) &&
17598 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
17599 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017600 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017601 LoadSDNode *Ld = 0;
17602 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000017603 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000017604 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017605 // Must be a store of a load. We currently handle two cases: the load
17606 // is a direct child, and it's under an intervening TokenFactor. It is
17607 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000017608 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000017609 Ld = cast<LoadSDNode>(St->getChain());
17610 else if (St->getValue().hasOneUse() &&
17611 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000017612 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017613 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000017614 TokenFactorIndex = i;
17615 Ld = cast<LoadSDNode>(St->getValue());
17616 } else
17617 Ops.push_back(ChainVal->getOperand(i));
17618 }
17619 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000017620
Evan Cheng536e6672009-03-12 05:59:15 +000017621 if (!Ld || !ISD::isNormalLoad(Ld))
17622 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017623
Evan Cheng536e6672009-03-12 05:59:15 +000017624 // If this is not the MMX case, i.e. we are just turning i64 load/store
17625 // into f64 load/store, avoid the transformation if there are multiple
17626 // uses of the loaded value.
17627 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
17628 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017629
Andrew Trickac6d9be2013-05-25 02:42:55 +000017630 SDLoc LdDL(Ld);
17631 SDLoc StDL(N);
Evan Cheng536e6672009-03-12 05:59:15 +000017632 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
17633 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
17634 // pair instead.
17635 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017636 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000017637 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
17638 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017639 Ld->isNonTemporal(), Ld->isInvariant(),
17640 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017641 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000017642 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000017643 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000017644 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000017645 Ops.size());
17646 }
Evan Cheng536e6672009-03-12 05:59:15 +000017647 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000017648 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017649 St->isVolatile(), St->isNonTemporal(),
17650 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000017651 }
Evan Cheng536e6672009-03-12 05:59:15 +000017652
17653 // Otherwise, lower to two pairs of 32-bit loads / stores.
17654 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017655 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
17656 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017657
Owen Anderson825b72b2009-08-11 20:47:22 +000017658 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017659 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017660 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017661 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000017662 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017663 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000017664 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017665 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000017666 MinAlign(Ld->getAlignment(), 4));
17667
17668 SDValue NewChain = LoLd.getValue(1);
17669 if (TokenFactorIndex != -1) {
17670 Ops.push_back(LoLd);
17671 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000017672 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000017673 Ops.size());
17674 }
17675
17676 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017677 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
17678 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017679
17680 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017681 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017682 St->isVolatile(), St->isNonTemporal(),
17683 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017684 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017685 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000017686 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000017687 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000017688 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000017689 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000017690 }
Dan Gohman475871a2008-07-27 21:46:04 +000017691 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000017692}
17693
Duncan Sands17470be2011-09-22 20:15:48 +000017694/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
17695/// and return the operands for the horizontal operation in LHS and RHS. A
17696/// horizontal operation performs the binary operation on successive elements
17697/// of its first operand, then on successive elements of its second operand,
17698/// returning the resulting values in a vector. For example, if
17699/// A = < float a0, float a1, float a2, float a3 >
17700/// and
17701/// B = < float b0, float b1, float b2, float b3 >
17702/// then the result of doing a horizontal operation on A and B is
17703/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
17704/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
17705/// A horizontal-op B, for some already available A and B, and if so then LHS is
17706/// set to A, RHS to B, and the routine returns 'true'.
17707/// Note that the binary operation should have the property that if one of the
17708/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000017709static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000017710 // Look for the following pattern: if
17711 // A = < float a0, float a1, float a2, float a3 >
17712 // B = < float b0, float b1, float b2, float b3 >
17713 // and
17714 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
17715 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
17716 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
17717 // which is A horizontal-op B.
17718
17719 // At least one of the operands should be a vector shuffle.
17720 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
17721 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
17722 return false;
17723
Craig Topperaa0f4202013-08-06 06:05:05 +000017724 MVT VT = LHS.getValueType().getSimpleVT();
Craig Topperf8363302011-12-02 08:18:41 +000017725
17726 assert((VT.is128BitVector() || VT.is256BitVector()) &&
17727 "Unsupported vector type for horizontal add/sub");
17728
17729 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
17730 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000017731 unsigned NumElts = VT.getVectorNumElements();
17732 unsigned NumLanes = VT.getSizeInBits()/128;
17733 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000017734 assert((NumLaneElts % 2 == 0) &&
17735 "Vector type should have an even number of elements in each lane");
17736 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000017737
17738 // View LHS in the form
17739 // LHS = VECTOR_SHUFFLE A, B, LMask
17740 // If LHS is not a shuffle then pretend it is the shuffle
17741 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
17742 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
17743 // type VT.
17744 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000017745 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017746 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17747 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
17748 A = LHS.getOperand(0);
17749 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
17750 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017751 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
17752 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017753 } else {
17754 if (LHS.getOpcode() != ISD::UNDEF)
17755 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017756 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017757 LMask[i] = i;
17758 }
17759
17760 // Likewise, view RHS in the form
17761 // RHS = VECTOR_SHUFFLE C, D, RMask
17762 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000017763 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017764 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17765 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
17766 C = RHS.getOperand(0);
17767 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
17768 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017769 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
17770 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017771 } else {
17772 if (RHS.getOpcode() != ISD::UNDEF)
17773 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017774 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017775 RMask[i] = i;
17776 }
17777
17778 // Check that the shuffles are both shuffling the same vectors.
17779 if (!(A == C && B == D) && !(A == D && B == C))
17780 return false;
17781
17782 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
17783 if (!A.getNode() && !B.getNode())
17784 return false;
17785
17786 // If A and B occur in reverse order in RHS, then "swap" them (which means
17787 // rewriting the mask).
17788 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000017789 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017790
17791 // At this point LHS and RHS are equivalent to
17792 // LHS = VECTOR_SHUFFLE A, B, LMask
17793 // RHS = VECTOR_SHUFFLE A, B, RMask
17794 // Check that the masks correspond to performing a horizontal operation.
Craig Topper57bc5a02013-08-06 06:54:25 +000017795 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
17796 for (unsigned i = 0; i != NumLaneElts; ++i) {
17797 int LIdx = LMask[i+l], RIdx = RMask[i+l];
Duncan Sands17470be2011-09-22 20:15:48 +000017798
Craig Topper57bc5a02013-08-06 06:54:25 +000017799 // Ignore any UNDEF components.
17800 if (LIdx < 0 || RIdx < 0 ||
17801 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
17802 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
17803 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000017804
Craig Topper57bc5a02013-08-06 06:54:25 +000017805 // Check that successive elements are being operated on. If not, this is
17806 // not a horizontal operation.
17807 unsigned Src = (i/HalfLaneElts); // each lane is split between srcs
17808 int Index = 2*(i%HalfLaneElts) + NumElts*Src + l;
17809 if (!(LIdx == Index && RIdx == Index + 1) &&
17810 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
17811 return false;
17812 }
Duncan Sands17470be2011-09-22 20:15:48 +000017813 }
17814
17815 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
17816 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
17817 return true;
17818}
17819
17820/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
17821static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
17822 const X86Subtarget *Subtarget) {
17823 EVT VT = N->getValueType(0);
17824 SDValue LHS = N->getOperand(0);
17825 SDValue RHS = N->getOperand(1);
17826
17827 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017828 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017829 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000017830 isHorizontalBinOp(LHS, RHS, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017831 return DAG.getNode(X86ISD::FHADD, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000017832 return SDValue();
17833}
17834
17835/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
17836static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
17837 const X86Subtarget *Subtarget) {
17838 EVT VT = N->getValueType(0);
17839 SDValue LHS = N->getOperand(0);
17840 SDValue RHS = N->getOperand(1);
17841
17842 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017843 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017844 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000017845 isHorizontalBinOp(LHS, RHS, false))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017846 return DAG.getNode(X86ISD::FHSUB, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000017847 return SDValue();
17848}
17849
Chris Lattner6cf73262008-01-25 06:14:17 +000017850/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
17851/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017852static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000017853 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
17854 // F[X]OR(0.0, x) -> x
17855 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000017856 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17857 if (C->getValueAPF().isPosZero())
17858 return N->getOperand(1);
17859 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17860 if (C->getValueAPF().isPosZero())
17861 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000017862 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017863}
17864
Nadav Rotemd60cb112012-08-19 13:06:16 +000017865/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
17866/// X86ISD::FMAX nodes.
17867static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
17868 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
17869
17870 // Only perform optimizations if UnsafeMath is used.
17871 if (!DAG.getTarget().Options.UnsafeFPMath)
17872 return SDValue();
17873
17874 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000017875 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000017876 unsigned NewOp = 0;
17877 switch (N->getOpcode()) {
17878 default: llvm_unreachable("unknown opcode");
17879 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
17880 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
17881 }
17882
Andrew Trickac6d9be2013-05-25 02:42:55 +000017883 return DAG.getNode(NewOp, SDLoc(N), N->getValueType(0),
Nadav Rotemd60cb112012-08-19 13:06:16 +000017884 N->getOperand(0), N->getOperand(1));
17885}
17886
Chris Lattneraf723b92008-01-25 05:46:26 +000017887/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017888static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000017889 // FAND(0.0, x) -> 0.0
17890 // FAND(x, 0.0) -> 0.0
17891 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17892 if (C->getValueAPF().isPosZero())
17893 return N->getOperand(0);
17894 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17895 if (C->getValueAPF().isPosZero())
17896 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000017897 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017898}
17899
Benjamin Kramer75311b72013-08-04 12:05:16 +000017900/// PerformFANDNCombine - Do target-specific dag combines on X86ISD::FANDN nodes
17901static SDValue PerformFANDNCombine(SDNode *N, SelectionDAG &DAG) {
17902 // FANDN(x, 0.0) -> 0.0
17903 // FANDN(0.0, x) -> x
17904 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17905 if (C->getValueAPF().isPosZero())
17906 return N->getOperand(1);
17907 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17908 if (C->getValueAPF().isPosZero())
17909 return N->getOperand(1);
17910 return SDValue();
17911}
17912
Dan Gohmane5af2d32009-01-29 01:59:02 +000017913static SDValue PerformBTCombine(SDNode *N,
17914 SelectionDAG &DAG,
17915 TargetLowering::DAGCombinerInfo &DCI) {
17916 // BT ignores high bits in the bit index operand.
17917 SDValue Op1 = N->getOperand(1);
17918 if (Op1.hasOneUse()) {
17919 unsigned BitWidth = Op1.getValueSizeInBits();
17920 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
17921 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017922 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
17923 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000017924 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000017925 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
17926 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
17927 DCI.CommitTargetLoweringOpt(TLO);
17928 }
17929 return SDValue();
17930}
Chris Lattner83e6c992006-10-04 06:57:07 +000017931
Eli Friedman7a5e5552009-06-07 06:52:44 +000017932static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
17933 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000017934 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000017935 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000017936 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000017937 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000017938 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000017939 OpVT.getVectorElementType().getSizeInBits()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017940 return DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000017941 }
17942 return SDValue();
17943}
17944
Matt Arsenault225ed702013-05-18 00:21:46 +000017945static SDValue PerformSIGN_EXTEND_INREGCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017946 const X86Subtarget *Subtarget) {
17947 EVT VT = N->getValueType(0);
17948 if (!VT.isVector())
17949 return SDValue();
17950
17951 SDValue N0 = N->getOperand(0);
17952 SDValue N1 = N->getOperand(1);
17953 EVT ExtraVT = cast<VTSDNode>(N1)->getVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017954 SDLoc dl(N);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017955
17956 // The SIGN_EXTEND_INREG to v4i64 is expensive operation on the
17957 // both SSE and AVX2 since there is no sign-extended shift right
17958 // operation on a vector with 64-bit elements.
17959 //(sext_in_reg (v4i64 anyext (v4i32 x )), ExtraVT) ->
17960 // (v4i64 sext (v4i32 sext_in_reg (v4i32 x , ExtraVT)))
17961 if (VT == MVT::v4i64 && (N0.getOpcode() == ISD::ANY_EXTEND ||
17962 N0.getOpcode() == ISD::SIGN_EXTEND)) {
17963 SDValue N00 = N0.getOperand(0);
17964
Matt Arsenault225ed702013-05-18 00:21:46 +000017965 // EXTLOAD has a better solution on AVX2,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017966 // it may be replaced with X86ISD::VSEXT node.
17967 if (N00.getOpcode() == ISD::LOAD && Subtarget->hasInt256())
17968 if (!ISD::isNormalLoad(N00.getNode()))
17969 return SDValue();
17970
17971 if (N00.getValueType() == MVT::v4i32 && ExtraVT.getSizeInBits() < 128) {
Matt Arsenault225ed702013-05-18 00:21:46 +000017972 SDValue Tmp = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017973 N00, N1);
17974 return DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i64, Tmp);
17975 }
17976 }
17977 return SDValue();
17978}
17979
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017980static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
17981 TargetLowering::DAGCombinerInfo &DCI,
17982 const X86Subtarget *Subtarget) {
17983 if (!DCI.isBeforeLegalizeOps())
17984 return SDValue();
17985
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017986 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000017987 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017988
Nadav Rotem0c8607b2013-01-20 08:35:56 +000017989 EVT VT = N->getValueType(0);
17990 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017991 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
17992 if (R.getNode())
17993 return R;
17994 }
17995
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017996 return SDValue();
17997}
17998
Michael Liaof6c24ee2012-08-10 14:39:24 +000017999static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018000 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018001 SDLoc dl(N);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018002 EVT VT = N->getValueType(0);
18003
Craig Topperb1bdd7d2012-08-30 06:56:15 +000018004 // Let legalize expand this if it isn't a legal type yet.
18005 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
18006 return SDValue();
18007
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018008 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000018009 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
18010 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018011 return SDValue();
18012
18013 SDValue A = N->getOperand(0);
18014 SDValue B = N->getOperand(1);
18015 SDValue C = N->getOperand(2);
18016
18017 bool NegA = (A.getOpcode() == ISD::FNEG);
18018 bool NegB = (B.getOpcode() == ISD::FNEG);
18019 bool NegC = (C.getOpcode() == ISD::FNEG);
18020
Michael Liaof6c24ee2012-08-10 14:39:24 +000018021 // Negative multiplication when NegA xor NegB
18022 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018023 if (NegA)
18024 A = A.getOperand(0);
18025 if (NegB)
18026 B = B.getOperand(0);
18027 if (NegC)
18028 C = C.getOperand(0);
18029
18030 unsigned Opcode;
18031 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000018032 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018033 else
Craig Topperbf404372012-08-31 15:40:30 +000018034 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
18035
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018036 return DAG.getNode(Opcode, dl, VT, A, B, C);
18037}
18038
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018039static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000018040 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018041 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000018042 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
18043 // (and (i32 x86isd::setcc_carry), 1)
18044 // This eliminates the zext. This transformation is necessary because
18045 // ISD::SETCC is always legalized to i8.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018046 SDLoc dl(N);
Evan Cheng2e489c42009-12-16 00:53:11 +000018047 SDValue N0 = N->getOperand(0);
18048 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018049
Evan Cheng2e489c42009-12-16 00:53:11 +000018050 if (N0.getOpcode() == ISD::AND &&
18051 N0.hasOneUse() &&
18052 N0.getOperand(0).hasOneUse()) {
18053 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018054 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
18055 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
18056 if (!C || C->getZExtValue() != 1)
18057 return SDValue();
18058 return DAG.getNode(ISD::AND, dl, VT,
18059 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
18060 N00.getOperand(0), N00.getOperand(1)),
18061 DAG.getConstant(1, VT));
18062 }
18063 }
18064
Craig Topper5a529e42013-01-18 06:44:29 +000018065 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018066 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18067 if (R.getNode())
18068 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000018069 }
Craig Topperd0cf5652012-04-21 18:13:35 +000018070
Evan Cheng2e489c42009-12-16 00:53:11 +000018071 return SDValue();
18072}
18073
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018074// Optimize x == -y --> x+y == 0
18075// x != -y --> x+y != 0
18076static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
18077 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
18078 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000018079 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018080
18081 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
18082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
18083 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018084 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018085 LHS.getValueType(), RHS, LHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018086 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018087 addV, DAG.getConstant(0, addV.getValueType()), CC);
18088 }
18089 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
18090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
18091 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018092 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018093 RHS.getValueType(), LHS, RHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018094 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018095 addV, DAG.getConstant(0, addV.getValueType()), CC);
18096 }
18097 return SDValue();
18098}
18099
Eric Christophere187e252013-01-31 00:50:48 +000018100// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
18101// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000018102// an all-ones bit which is more useful than 0/1 in some cases.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018103static SDValue MaterializeSETB(SDLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
Shuxin Yanga5526a92012-10-31 23:11:48 +000018104 return DAG.getNode(ISD::AND, DL, MVT::i8,
18105 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
18106 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
18107 DAG.getConstant(1, MVT::i8));
18108}
18109
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018110// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018111static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
18112 TargetLowering::DAGCombinerInfo &DCI,
18113 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018114 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018115 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
18116 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018117
Shuxin Yanga5526a92012-10-31 23:11:48 +000018118 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000018119 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000018120 // materializing "setb reg".
18121 //
18122 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
18123 // cannot take an immediate as its first operand.
18124 //
Eric Christophere187e252013-01-31 00:50:48 +000018125 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000018126 EFLAGS.getValueType().isInteger() &&
18127 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018128 SDValue NewSub = DAG.getNode(X86ISD::SUB, SDLoc(EFLAGS),
Shuxin Yanga5526a92012-10-31 23:11:48 +000018129 EFLAGS.getNode()->getVTList(),
18130 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
18131 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
18132 return MaterializeSETB(DL, NewEFLAGS, DAG);
18133 }
18134 }
18135
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018136 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
18137 // a zext and produces an all-ones bit which is more useful than 0/1 in some
18138 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000018139 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000018140 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018141
Michael Liao2a33cec2012-08-10 19:58:13 +000018142 SDValue Flags;
18143
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018144 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18145 if (Flags.getNode()) {
18146 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18147 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
18148 }
18149
Michael Liao2a33cec2012-08-10 19:58:13 +000018150 return SDValue();
18151}
18152
18153// Optimize branch condition evaluation.
18154//
18155static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
18156 TargetLowering::DAGCombinerInfo &DCI,
18157 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018158 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018159 SDValue Chain = N->getOperand(0);
18160 SDValue Dest = N->getOperand(1);
18161 SDValue EFLAGS = N->getOperand(3);
18162 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
18163
18164 SDValue Flags;
18165
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018166 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18167 if (Flags.getNode()) {
18168 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18169 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
18170 Flags);
18171 }
18172
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018173 return SDValue();
18174}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018175
Benjamin Kramer1396c402011-06-18 11:09:41 +000018176static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
18177 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018178 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018179 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018180
18181 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000018182 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018183 SDLoc dl(N);
Craig Topper7fd5e162012-04-24 06:02:29 +000018184 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000018185 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
18186 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
18187 }
18188
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018189 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
18190 // a 32-bit target where SSE doesn't support i64->FP operations.
18191 if (Op0.getOpcode() == ISD::LOAD) {
18192 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
18193 EVT VT = Ld->getValueType(0);
18194 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
18195 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
18196 !XTLI->getSubtarget()->is64Bit() &&
18197 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000018198 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
18199 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018200 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
18201 return FILDChain;
18202 }
18203 }
18204 return SDValue();
18205}
18206
Chris Lattner23a01992010-12-20 01:37:09 +000018207// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
18208static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
18209 X86TargetLowering::DAGCombinerInfo &DCI) {
18210 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
18211 // the result is either zero or one (depending on the input carry bit).
18212 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
18213 if (X86::isZeroNode(N->getOperand(0)) &&
18214 X86::isZeroNode(N->getOperand(1)) &&
18215 // We don't have a good way to replace an EFLAGS use, so only do this when
18216 // dead right now.
18217 SDValue(N, 1).use_empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018218 SDLoc DL(N);
Chris Lattner23a01992010-12-20 01:37:09 +000018219 EVT VT = N->getValueType(0);
18220 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
18221 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
18222 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
18223 DAG.getConstant(X86::COND_B,MVT::i8),
18224 N->getOperand(2)),
18225 DAG.getConstant(1, VT));
18226 return DCI.CombineTo(N, Res1, CarryOut);
18227 }
18228
18229 return SDValue();
18230}
18231
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018232// fold (add Y, (sete X, 0)) -> adc 0, Y
18233// (add Y, (setne X, 0)) -> sbb -1, Y
18234// (sub (sete X, 0), Y) -> sbb 0, Y
18235// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018236static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018237 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018238
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018239 // Look through ZExts.
18240 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
18241 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
18242 return SDValue();
18243
18244 SDValue SetCC = Ext.getOperand(0);
18245 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
18246 return SDValue();
18247
18248 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
18249 if (CC != X86::COND_E && CC != X86::COND_NE)
18250 return SDValue();
18251
18252 SDValue Cmp = SetCC.getOperand(1);
18253 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000018254 !X86::isZeroNode(Cmp.getOperand(1)) ||
18255 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018256 return SDValue();
18257
18258 SDValue CmpOp0 = Cmp.getOperand(0);
18259 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
18260 DAG.getConstant(1, CmpOp0.getValueType()));
18261
18262 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
18263 if (CC == X86::COND_NE)
18264 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
18265 DL, OtherVal.getValueType(), OtherVal,
18266 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
18267 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
18268 DL, OtherVal.getValueType(), OtherVal,
18269 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
18270}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018271
Craig Topper54f952a2011-11-19 09:02:40 +000018272/// PerformADDCombine - Do target-specific dag combines on integer adds.
18273static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
18274 const X86Subtarget *Subtarget) {
18275 EVT VT = N->getValueType(0);
18276 SDValue Op0 = N->getOperand(0);
18277 SDValue Op1 = N->getOperand(1);
18278
18279 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018280 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018281 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000018282 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018283 return DAG.getNode(X86ISD::HADD, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018284
18285 return OptimizeConditionalInDecrement(N, DAG);
18286}
18287
18288static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
18289 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018290 SDValue Op0 = N->getOperand(0);
18291 SDValue Op1 = N->getOperand(1);
18292
18293 // X86 can't encode an immediate LHS of a sub. See if we can push the
18294 // negation into a preceding instruction.
18295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018296 // If the RHS of the sub is a XOR with one use and a constant, invert the
18297 // immediate. Then add one to the LHS of the sub so we can turn
18298 // X-Y -> X+~Y+1, saving one register.
18299 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
18300 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000018301 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018302 EVT VT = Op0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018303 SDValue NewXor = DAG.getNode(ISD::XOR, SDLoc(Op1), VT,
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018304 Op1.getOperand(0),
18305 DAG.getConstant(~XorC, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018306 return DAG.getNode(ISD::ADD, SDLoc(N), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000018307 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018308 }
18309 }
18310
Craig Topper54f952a2011-11-19 09:02:40 +000018311 // Try to synthesize horizontal adds from adds of shuffles.
18312 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000018313 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018314 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000018315 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018316 return DAG.getNode(X86ISD::HSUB, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018317
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018318 return OptimizeConditionalInDecrement(N, DAG);
18319}
18320
Michael Liaod9d09602012-10-23 17:34:00 +000018321/// performVZEXTCombine - Performs build vector combines
18322static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
18323 TargetLowering::DAGCombinerInfo &DCI,
18324 const X86Subtarget *Subtarget) {
18325 // (vzext (bitcast (vzext (x)) -> (vzext x)
18326 SDValue In = N->getOperand(0);
18327 while (In.getOpcode() == ISD::BITCAST)
18328 In = In.getOperand(0);
18329
18330 if (In.getOpcode() != X86ISD::VZEXT)
18331 return SDValue();
18332
Andrew Trickac6d9be2013-05-25 02:42:55 +000018333 return DAG.getNode(X86ISD::VZEXT, SDLoc(N), N->getValueType(0),
Nadav Rotemb39a5522013-02-14 18:20:48 +000018334 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000018335}
18336
Dan Gohman475871a2008-07-27 21:46:04 +000018337SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000018338 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000018339 SelectionDAG &DAG = DCI.DAG;
18340 switch (N->getOpcode()) {
18341 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000018342 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000018343 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000018344 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000018345 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018346 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000018347 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
18348 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000018349 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000018350 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000018351 case ISD::SHL:
18352 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000018353 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000018354 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000018355 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000018356 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018357 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000018358 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018359 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000018360 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
18361 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000018362 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000018363 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000018364 case X86ISD::FMIN:
18365 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000018366 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Benjamin Kramer75311b72013-08-04 12:05:16 +000018367 case X86ISD::FANDN: return PerformFANDNCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000018368 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018369 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000018370 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000018371 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018372 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018373 case ISD::SIGN_EXTEND_INREG: return PerformSIGN_EXTEND_INREGCombine(N, DAG, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000018374 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018375 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018376 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000018377 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000018378 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000018379 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000018380 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000018381 case X86ISD::UNPCKH:
18382 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000018383 case X86ISD::MOVHLPS:
18384 case X86ISD::MOVLHPS:
18385 case X86ISD::PSHUFD:
18386 case X86ISD::PSHUFHW:
18387 case X86ISD::PSHUFLW:
18388 case X86ISD::MOVSS:
18389 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000018390 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000018391 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000018392 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018393 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000018394 }
18395
Dan Gohman475871a2008-07-27 21:46:04 +000018396 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000018397}
18398
Evan Chenge5b51ac2010-04-17 06:13:15 +000018399/// isTypeDesirableForOp - Return true if the target has native support for
18400/// the specified value type and it is 'desirable' to use the type for the
18401/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
18402/// instruction encodings are longer and some i16 instructions are slow.
18403bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
18404 if (!isTypeLegal(VT))
18405 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018406 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000018407 return true;
18408
18409 switch (Opc) {
18410 default:
18411 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000018412 case ISD::LOAD:
18413 case ISD::SIGN_EXTEND:
18414 case ISD::ZERO_EXTEND:
18415 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000018416 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000018417 case ISD::SRL:
18418 case ISD::SUB:
18419 case ISD::ADD:
18420 case ISD::MUL:
18421 case ISD::AND:
18422 case ISD::OR:
18423 case ISD::XOR:
18424 return false;
18425 }
18426}
18427
18428/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000018429/// beneficial for dag combiner to promote the specified node. If true, it
18430/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000018431bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000018432 EVT VT = Op.getValueType();
18433 if (VT != MVT::i16)
18434 return false;
18435
Evan Cheng4c26e932010-04-19 19:29:22 +000018436 bool Promote = false;
18437 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018438 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000018439 default: break;
18440 case ISD::LOAD: {
18441 LoadSDNode *LD = cast<LoadSDNode>(Op);
18442 // If the non-extending load has a single use and it's not live out, then it
18443 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018444 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
18445 Op.hasOneUse()*/) {
18446 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
18447 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
18448 // The only case where we'd want to promote LOAD (rather then it being
18449 // promoted as an operand is when it's only use is liveout.
18450 if (UI->getOpcode() != ISD::CopyToReg)
18451 return false;
18452 }
18453 }
Evan Cheng4c26e932010-04-19 19:29:22 +000018454 Promote = true;
18455 break;
18456 }
18457 case ISD::SIGN_EXTEND:
18458 case ISD::ZERO_EXTEND:
18459 case ISD::ANY_EXTEND:
18460 Promote = true;
18461 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018462 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018463 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000018464 SDValue N0 = Op.getOperand(0);
18465 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000018466 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000018467 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000018468 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018469 break;
18470 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000018471 case ISD::ADD:
18472 case ISD::MUL:
18473 case ISD::AND:
18474 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000018475 case ISD::XOR:
18476 Commute = true;
18477 // fallthrough
18478 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000018479 SDValue N0 = Op.getOperand(0);
18480 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000018481 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018482 return false;
18483 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000018484 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018485 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000018486 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018487 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000018488 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018489 }
18490 }
18491
18492 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000018493 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018494}
18495
Evan Cheng60c07e12006-07-05 22:17:51 +000018496//===----------------------------------------------------------------------===//
18497// X86 Inline Assembly Support
18498//===----------------------------------------------------------------------===//
18499
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018500namespace {
18501 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018502 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018503 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018504
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018505 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018506 StringRef piece(*args[i]);
18507 if (!s.startswith(piece)) // Check if the piece matches.
18508 return false;
18509
18510 s = s.substr(piece.size());
18511 StringRef::size_type pos = s.find_first_not_of(" \t");
18512 if (pos == 0) // We matched a prefix.
18513 return false;
18514
18515 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018516 }
18517
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018518 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018519 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018520 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018521}
18522
Chris Lattnerb8105652009-07-20 17:51:36 +000018523bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
18524 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000018525
18526 std::string AsmStr = IA->getAsmString();
18527
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018528 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
18529 if (!Ty || Ty->getBitWidth() % 16 != 0)
18530 return false;
18531
Chris Lattnerb8105652009-07-20 17:51:36 +000018532 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000018533 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000018534 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000018535
18536 switch (AsmPieces.size()) {
18537 default: return false;
18538 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000018539 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018540 // we will turn this bswap into something that will be lowered to logical
18541 // ops instead of emitting the bswap asm. For now, we don't support 486 or
18542 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000018543 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018544 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
18545 matchAsm(AsmPieces[0], "bswapl", "$0") ||
18546 matchAsm(AsmPieces[0], "bswapq", "$0") ||
18547 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
18548 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
18549 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000018550 // No need to check constraints, nothing other than the equivalent of
18551 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000018552 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018553 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018554
Chris Lattnerb8105652009-07-20 17:51:36 +000018555 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000018556 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018557 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018558 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
18559 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000018560 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000018561 const std::string &ConstraintsStr = IA->getConstraintString();
18562 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018563 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000018564 if (AsmPieces.size() == 4 &&
18565 AsmPieces[0] == "~{cc}" &&
18566 AsmPieces[1] == "~{dirflag}" &&
18567 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018568 AsmPieces[3] == "~{fpsr}")
18569 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018570 }
18571 break;
18572 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000018573 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018574 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018575 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
18576 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
18577 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018578 AsmPieces.clear();
18579 const std::string &ConstraintsStr = IA->getConstraintString();
18580 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018581 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018582 if (AsmPieces.size() == 4 &&
18583 AsmPieces[0] == "~{cc}" &&
18584 AsmPieces[1] == "~{dirflag}" &&
18585 AsmPieces[2] == "~{flags}" &&
18586 AsmPieces[3] == "~{fpsr}")
18587 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000018588 }
Evan Cheng55d42002011-01-08 01:24:27 +000018589
18590 if (CI->getType()->isIntegerTy(64)) {
18591 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
18592 if (Constraints.size() >= 2 &&
18593 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
18594 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
18595 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018596 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
18597 matchAsm(AsmPieces[1], "bswap", "%edx") &&
18598 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018599 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018600 }
18601 }
18602 break;
18603 }
18604 return false;
18605}
18606
Chris Lattnerf4dff842006-07-11 02:54:03 +000018607/// getConstraintType - Given a constraint letter, return the type of
18608/// constraint it is for this target.
18609X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000018610X86TargetLowering::getConstraintType(const std::string &Constraint) const {
18611 if (Constraint.size() == 1) {
18612 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000018613 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000018614 case 'q':
18615 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000018616 case 'f':
18617 case 't':
18618 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000018619 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000018620 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000018621 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000018622 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000018623 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000018624 case 'a':
18625 case 'b':
18626 case 'c':
18627 case 'd':
18628 case 'S':
18629 case 'D':
18630 case 'A':
18631 return C_Register;
18632 case 'I':
18633 case 'J':
18634 case 'K':
18635 case 'L':
18636 case 'M':
18637 case 'N':
18638 case 'G':
18639 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000018640 case 'e':
18641 case 'Z':
18642 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000018643 default:
18644 break;
18645 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000018646 }
Chris Lattner4234f572007-03-25 02:14:49 +000018647 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000018648}
18649
John Thompson44ab89e2010-10-29 17:29:13 +000018650/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000018651/// This object must already have been set up with the operand type
18652/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000018653TargetLowering::ConstraintWeight
18654 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000018655 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000018656 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018657 Value *CallOperandVal = info.CallOperandVal;
18658 // If we don't have a value, we can't do a match,
18659 // but allow it at the lowest weight.
18660 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000018661 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000018662 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000018663 // Look at the constraint type.
18664 switch (*constraint) {
18665 default:
John Thompson44ab89e2010-10-29 17:29:13 +000018666 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
18667 case 'R':
18668 case 'q':
18669 case 'Q':
18670 case 'a':
18671 case 'b':
18672 case 'c':
18673 case 'd':
18674 case 'S':
18675 case 'D':
18676 case 'A':
18677 if (CallOperandVal->getType()->isIntegerTy())
18678 weight = CW_SpecificReg;
18679 break;
18680 case 'f':
18681 case 't':
18682 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018683 if (type->isFloatingPointTy())
18684 weight = CW_SpecificReg;
18685 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018686 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018687 if (type->isX86_MMXTy() && Subtarget->hasMMX())
18688 weight = CW_SpecificReg;
18689 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018690 case 'x':
18691 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000018692 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018693 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000018694 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018695 break;
18696 case 'I':
18697 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
18698 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000018699 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018700 }
18701 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018702 case 'J':
18703 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18704 if (C->getZExtValue() <= 63)
18705 weight = CW_Constant;
18706 }
18707 break;
18708 case 'K':
18709 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18710 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
18711 weight = CW_Constant;
18712 }
18713 break;
18714 case 'L':
18715 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18716 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
18717 weight = CW_Constant;
18718 }
18719 break;
18720 case 'M':
18721 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18722 if (C->getZExtValue() <= 3)
18723 weight = CW_Constant;
18724 }
18725 break;
18726 case 'N':
18727 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18728 if (C->getZExtValue() <= 0xff)
18729 weight = CW_Constant;
18730 }
18731 break;
18732 case 'G':
18733 case 'C':
18734 if (dyn_cast<ConstantFP>(CallOperandVal)) {
18735 weight = CW_Constant;
18736 }
18737 break;
18738 case 'e':
18739 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18740 if ((C->getSExtValue() >= -0x80000000LL) &&
18741 (C->getSExtValue() <= 0x7fffffffLL))
18742 weight = CW_Constant;
18743 }
18744 break;
18745 case 'Z':
18746 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18747 if (C->getZExtValue() <= 0xffffffff)
18748 weight = CW_Constant;
18749 }
18750 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018751 }
18752 return weight;
18753}
18754
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018755/// LowerXConstraint - try to replace an X constraint, which matches anything,
18756/// with another that has more specific requirements based on the type of the
18757/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000018758const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000018759LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000018760 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
18761 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000018762 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000018763 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000018764 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000018765 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000018766 return "x";
18767 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018768
Chris Lattner5e764232008-04-26 23:02:14 +000018769 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018770}
18771
Chris Lattner48884cd2007-08-25 00:47:38 +000018772/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
18773/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000018774void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000018775 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000018776 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000018777 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000018778 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000018779
Eric Christopher100c8332011-06-02 23:16:42 +000018780 // Only support length 1 constraints for now.
18781 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000018782
Eric Christopher100c8332011-06-02 23:16:42 +000018783 char ConstraintLetter = Constraint[0];
18784 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018785 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000018786 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000018787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018788 if (C->getZExtValue() <= 31) {
18789 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018790 break;
18791 }
Devang Patel84f7fd22007-03-17 00:13:28 +000018792 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018793 return;
Evan Cheng364091e2008-09-22 23:57:37 +000018794 case 'J':
18795 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000018796 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000018797 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18798 break;
18799 }
18800 }
18801 return;
18802 case 'K':
18803 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000018804 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000018805 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18806 break;
18807 }
18808 }
18809 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000018810 case 'N':
18811 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018812 if (C->getZExtValue() <= 255) {
18813 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018814 break;
18815 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000018816 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018817 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000018818 case 'e': {
18819 // 32-bit signed value
18820 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018821 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18822 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018823 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000018824 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000018825 break;
18826 }
18827 // FIXME gcc accepts some relocatable values here too, but only in certain
18828 // memory models; it's complicated.
18829 }
18830 return;
18831 }
18832 case 'Z': {
18833 // 32-bit unsigned value
18834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018835 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18836 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018837 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18838 break;
18839 }
18840 }
18841 // FIXME gcc accepts some relocatable values here too, but only in certain
18842 // memory models; it's complicated.
18843 return;
18844 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018845 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018846 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000018847 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018848 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000018849 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000018850 break;
18851 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018852
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000018853 // In any sort of PIC mode addresses need to be computed at runtime by
18854 // adding in a register or some sort of table lookup. These can't
18855 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000018856 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000018857 return;
18858
Chris Lattnerdc43a882007-05-03 16:52:29 +000018859 // If we are in non-pic codegen mode, we allow the address of a global (with
18860 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000018861 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000018862 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000018863
Chris Lattner49921962009-05-08 18:23:14 +000018864 // Match either (GA), (GA+C), (GA+C1+C2), etc.
18865 while (1) {
18866 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
18867 Offset += GA->getOffset();
18868 break;
18869 } else if (Op.getOpcode() == ISD::ADD) {
18870 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
18871 Offset += C->getZExtValue();
18872 Op = Op.getOperand(0);
18873 continue;
18874 }
18875 } else if (Op.getOpcode() == ISD::SUB) {
18876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
18877 Offset += -C->getZExtValue();
18878 Op = Op.getOperand(0);
18879 continue;
18880 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018881 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018882
Chris Lattner49921962009-05-08 18:23:14 +000018883 // Otherwise, this isn't something we can handle, reject it.
18884 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000018885 }
Eric Christopherfd179292009-08-27 18:07:15 +000018886
Dan Gohman46510a72010-04-15 01:51:59 +000018887 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018888 // If we require an extra load to get this address, as in PIC mode, we
18889 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000018890 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
18891 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018892 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000018893
Andrew Trickac6d9be2013-05-25 02:42:55 +000018894 Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patel0d881da2010-07-06 22:08:15 +000018895 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000018896 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018897 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018898 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018899
Gabor Greifba36cb52008-08-28 21:40:38 +000018900 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000018901 Ops.push_back(Result);
18902 return;
18903 }
Dale Johannesen1784d162010-06-25 21:55:36 +000018904 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018905}
18906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018907std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000018908X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +000018909 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000018910 // First, see if this is a constraint that directly corresponds to an LLVM
18911 // register class.
18912 if (Constraint.size() == 1) {
18913 // GCC Constraint Letters
18914 switch (Constraint[0]) {
18915 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000018916 // TODO: Slight differences here in allocation order and leaving
18917 // RIP in the class. Do they matter any more here than they do
18918 // in the normal allocation?
18919 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
18920 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000018921 if (VT == MVT::i32 || VT == MVT::f32)
18922 return std::make_pair(0U, &X86::GR32RegClass);
18923 if (VT == MVT::i16)
18924 return std::make_pair(0U, &X86::GR16RegClass);
18925 if (VT == MVT::i8 || VT == MVT::i1)
18926 return std::make_pair(0U, &X86::GR8RegClass);
18927 if (VT == MVT::i64 || VT == MVT::f64)
18928 return std::make_pair(0U, &X86::GR64RegClass);
18929 break;
Eric Christopherd176af82011-06-29 17:23:50 +000018930 }
18931 // 32-bit fallthrough
18932 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000018933 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000018934 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
18935 if (VT == MVT::i16)
18936 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
18937 if (VT == MVT::i8 || VT == MVT::i1)
18938 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
18939 if (VT == MVT::i64)
18940 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000018941 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018942 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000018943 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018944 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018945 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018946 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018947 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000018948 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018949 return std::make_pair(0U, &X86::GR32RegClass);
18950 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018951 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018952 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018953 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018954 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018955 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018956 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018957 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
18958 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000018959 case 'f': // FP Stack registers.
18960 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
18961 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000018962 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018963 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018964 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018965 return std::make_pair(0U, &X86::RFP64RegClass);
18966 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000018967 case 'y': // MMX_REGS if MMX allowed.
18968 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000018969 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018970 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018971 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018972 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000018973 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018974 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000018975
Chad Rosier5b3fca52013-06-22 18:37:38 +000018976 switch (VT.SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000018977 default: break;
18978 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018979 case MVT::f32:
18980 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000018981 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018982 case MVT::f64:
18983 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000018984 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018985 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018986 case MVT::v16i8:
18987 case MVT::v8i16:
18988 case MVT::v4i32:
18989 case MVT::v2i64:
18990 case MVT::v4f32:
18991 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000018992 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000018993 // AVX types.
18994 case MVT::v32i8:
18995 case MVT::v16i16:
18996 case MVT::v8i32:
18997 case MVT::v4i64:
18998 case MVT::v8f32:
18999 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000019000 return std::make_pair(0U, &X86::VR256RegClass);
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019001 case MVT::v8f64:
19002 case MVT::v16f32:
19003 case MVT::v16i32:
19004 case MVT::v8i64:
19005 return std::make_pair(0U, &X86::VR512RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019006 }
Chris Lattnerad043e82007-04-09 05:11:28 +000019007 break;
19008 }
19009 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019010
Chris Lattnerf76d1802006-07-31 23:26:50 +000019011 // Use the default implementation in TargetLowering to convert the register
19012 // constraint into a member of a register class.
19013 std::pair<unsigned, const TargetRegisterClass*> Res;
19014 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000019015
19016 // Not found as a standard register?
19017 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019018 // Map st(0) -> st(7) -> ST0
19019 if (Constraint.size() == 7 && Constraint[0] == '{' &&
19020 tolower(Constraint[1]) == 's' &&
19021 tolower(Constraint[2]) == 't' &&
19022 Constraint[3] == '(' &&
19023 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
19024 Constraint[5] == ')' &&
19025 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000019026
Chris Lattner56d77c72009-09-13 22:41:48 +000019027 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000019028 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019029 return Res;
19030 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019031
Chris Lattner56d77c72009-09-13 22:41:48 +000019032 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019033 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000019034 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000019035 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019036 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000019037 }
Chris Lattner56d77c72009-09-13 22:41:48 +000019038
19039 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019040 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019041 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000019042 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019043 return Res;
19044 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019045
Dale Johannesen330169f2008-11-13 21:52:36 +000019046 // 'A' means EAX + EDX.
19047 if (Constraint == "A") {
19048 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000019049 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019050 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000019051 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000019052 return Res;
19053 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019054
Chris Lattnerf76d1802006-07-31 23:26:50 +000019055 // Otherwise, check to see if this is a register class of the wrong value
19056 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
19057 // turn into {ax},{dx}.
19058 if (Res.second->hasType(VT))
19059 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019060
Chris Lattnerf76d1802006-07-31 23:26:50 +000019061 // All of the single-register GCC register classes map their values onto
19062 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
19063 // really want an 8-bit or 32-bit register, map to the appropriate register
19064 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000019065 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000019066 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019067 unsigned DestReg = 0;
19068 switch (Res.first) {
19069 default: break;
19070 case X86::AX: DestReg = X86::AL; break;
19071 case X86::DX: DestReg = X86::DL; break;
19072 case X86::CX: DestReg = X86::CL; break;
19073 case X86::BX: DestReg = X86::BL; break;
19074 }
19075 if (DestReg) {
19076 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019077 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019078 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019079 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019080 unsigned DestReg = 0;
19081 switch (Res.first) {
19082 default: break;
19083 case X86::AX: DestReg = X86::EAX; break;
19084 case X86::DX: DestReg = X86::EDX; break;
19085 case X86::CX: DestReg = X86::ECX; break;
19086 case X86::BX: DestReg = X86::EBX; break;
19087 case X86::SI: DestReg = X86::ESI; break;
19088 case X86::DI: DestReg = X86::EDI; break;
19089 case X86::BP: DestReg = X86::EBP; break;
19090 case X86::SP: DestReg = X86::ESP; break;
19091 }
19092 if (DestReg) {
19093 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019094 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019095 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019096 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019097 unsigned DestReg = 0;
19098 switch (Res.first) {
19099 default: break;
19100 case X86::AX: DestReg = X86::RAX; break;
19101 case X86::DX: DestReg = X86::RDX; break;
19102 case X86::CX: DestReg = X86::RCX; break;
19103 case X86::BX: DestReg = X86::RBX; break;
19104 case X86::SI: DestReg = X86::RSI; break;
19105 case X86::DI: DestReg = X86::RDI; break;
19106 case X86::BP: DestReg = X86::RBP; break;
19107 case X86::SP: DestReg = X86::RSP; break;
19108 }
19109 if (DestReg) {
19110 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019111 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019112 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000019113 }
Craig Topperc9099502012-04-20 06:31:50 +000019114 } else if (Res.second == &X86::FR32RegClass ||
19115 Res.second == &X86::FR64RegClass ||
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019116 Res.second == &X86::VR128RegClass ||
19117 Res.second == &X86::VR256RegClass ||
19118 Res.second == &X86::FR32XRegClass ||
19119 Res.second == &X86::FR64XRegClass ||
19120 Res.second == &X86::VR128XRegClass ||
19121 Res.second == &X86::VR256XRegClass ||
19122 Res.second == &X86::VR512RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019123 // Handle references to XMM physical registers that got mapped into the
19124 // wrong class. This can happen with constraints like {xmm0} where the
19125 // target independent register mapper will just pick the first match it can
19126 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000019127
19128 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000019129 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019130 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000019131 Res.second = &X86::FR64RegClass;
19132 else if (X86::VR128RegClass.hasType(VT))
19133 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019134 else if (X86::VR256RegClass.hasType(VT))
19135 Res.second = &X86::VR256RegClass;
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019136 else if (X86::VR512RegClass.hasType(VT))
19137 Res.second = &X86::VR512RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000019138 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019139
Chris Lattnerf76d1802006-07-31 23:26:50 +000019140 return Res;
19141}