blob: e59f6193703652171f36e825a37396061a6a4f67 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/CallingConv.h"
Evan Cheng55d42002011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000034#include "llvm/Constants.h"
35#include "llvm/DerivedTypes.h"
36#include "llvm/Function.h"
37#include "llvm/GlobalAlias.h"
38#include "llvm/GlobalVariable.h"
39#include "llvm/Instructions.h"
40#include "llvm/Intrinsics.h"
41#include "llvm/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb8d9da12012-09-06 06:09:01 +000088 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000089 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb8d9da12012-09-06 06:09:01 +0000121 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000163 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Michael Liaoc5c970e2012-10-31 04:14:09 +0000182 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Preston Gurd2e2efd92012-09-04 18:22:17 +0000184 // Bypass i32 with i8 on Atom when compiling with O2
185 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default)
Preston Gurd8d662b52012-10-04 21:33:40 +0000186 addBypassSlowDiv(32, 8);
Preston Gurd2e2efd92012-09-04 18:22:17 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000200
201 // The _ftol2 runtime function has an unusual calling conv, which
202 // is modeled by a special pseudo-instruction.
203 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
204 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
205 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
206 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i8, &X86::GR8RegClass);
224 addRegisterClass(MVT::i16, &X86::GR16RegClass);
225 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000227 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000326 if (isTargetFTOL()) {
327 // Use the _ftol2 runtime function, which has a pseudo-instruction
328 // to handle its weird calling convention.
329 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
330 }
331
Chris Lattner399610a2006-12-05 18:22:22 +0000332 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000333 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
335 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000336 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000338 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000339 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000340 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000341 }
Chris Lattner21f66852005-12-23 05:15:23 +0000342
Dan Gohmanb00ee212008-02-18 19:34:53 +0000343 // Scalar integer divide and remainder are lowered to use operations that
344 // produce two results, to match the available instructions. This exposes
345 // the two-result form to trivial CSE, which is able to combine x/y and x%y
346 // into a single instruction.
347 //
348 // Scalar integer multiply-high is also lowered to use two-result
349 // operations, to match the available instructions. However, plain multiply
350 // (low) operations are left as Legal, as there are single-result
351 // instructions for this in x86. Using the two-result multiply instructions
352 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000353 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 MVT VT = IntVTs[i];
355 setOperationAction(ISD::MULHS, VT, Expand);
356 setOperationAction(ISD::MULHU, VT, Expand);
357 setOperationAction(ISD::SDIV, VT, Expand);
358 setOperationAction(ISD::UDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000361
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000362 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000363 setOperationAction(ISD::ADDC, VT, Custom);
364 setOperationAction(ISD::ADDE, VT, Custom);
365 setOperationAction(ISD::SUBC, VT, Custom);
366 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
370 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
371 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
372 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
378 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
379 setOperationAction(ISD::FREM , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f64 , Expand);
381 setOperationAction(ISD::FREM , MVT::f80 , Expand);
382 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chandler Carruth77821022011-12-24 12:12:34 +0000384 // Promote the i8 variants and force them on up to i32 which has a shorter
385 // encoding.
386 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
389 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000390 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000395 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000396 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
397 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
400 }
Craig Topper37f21672011-10-11 06:44:02 +0000401
402 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000403 // When promoting the i8 variants, force them to i32 for a shorter
404 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000405 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000406 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
408 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
411 if (Subtarget->is64Bit())
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000413 } else {
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
420 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000422 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
423 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000424 }
425
Benjamin Kramer1292c222010-12-04 20:32:23 +0000426 if (Subtarget->hasPOPCNT()) {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
428 } else {
429 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
432 if (Subtarget->is64Bit())
433 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
434 }
435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
437 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000438
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000439 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000441 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000442 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000443 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
448 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000449 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000456 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000457 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Michael Liao6c0e04c2012-10-15 22:39:43 +0000459 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
460 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000461 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000462 // other SjLj exception interfaces are implemented and please don't build
463 // your own exception handling based on them.
464 // LLVM/Clang supports zero-cost DWARF exception handling.
465 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
466 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000467
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000468 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
472 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000473 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
475 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000476 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
479 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
480 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
481 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000482 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000484 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
486 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
487 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000488 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
490 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
491 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000492 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493
Craig Topper1accb7e2012-01-10 06:54:16 +0000494 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000496
Eric Christopher9a9d2752010-07-22 02:48:34 +0000497 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000498 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000499
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000500 // On X86 and X86-64, atomic operations are lowered to locked instructions.
501 // Locked instructions, in turn, have implicit fence semantics (all memory
502 // operations are flushed before issuing the locked instruction, and they
503 // are not buffered), so we can fold away the common pattern of
504 // fence-atomic-fence.
505 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000506
Mon P Wang63307c32008-05-05 19:05:59 +0000507 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000508 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000509 MVT VT = IntVTs[i];
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000512 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000514
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000515 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
521 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
522 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
523 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000524 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
525 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
526 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
527 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000528 }
529
Eli Friedman43f51ae2011-08-26 21:21:21 +0000530 if (Subtarget->hasCmpxchg16b()) {
531 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
532 }
533
Evan Cheng3c992d22006-03-07 02:02:57 +0000534 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000535 if (!Subtarget->isTargetDarwin() &&
536 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000537 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000539 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
542 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
543 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
544 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000545 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000546 setExceptionPointerRegister(X86::RAX);
547 setExceptionSelectorRegister(X86::RDX);
548 } else {
549 setExceptionPointerRegister(X86::EAX);
550 setExceptionSelectorRegister(X86::EDX);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
553 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000554
Duncan Sands4a544a72011-09-06 13:37:06 +0000555 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
556 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000557
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000559 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000560
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::VASTART , MVT::Other, Custom);
563 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000564 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
566 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000567 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::VAARG , MVT::Other, Expand);
569 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000570 }
Evan Chengae642192007-03-02 23:16:35 +0000571
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
573 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000574
575 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
576 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
577 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000578 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000579 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
580 MVT::i64 : MVT::i32, Custom);
581 else
582 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
583 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000584
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000585 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000587 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000588 addRegisterClass(MVT::f32, &X86::FR32RegClass);
589 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Evan Cheng223547a2006-01-31 22:28:30 +0000591 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FABS , MVT::f64, Custom);
593 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000594
595 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FNEG , MVT::f64, Custom);
597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000598
Evan Cheng68c47cb2007-01-05 07:55:56 +0000599 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
601 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000602
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000603 // Lower this to FGETSIGNx86 plus an AND.
604 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
605 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
606
Evan Chengd25e9e82006-02-02 00:28:23 +0000607 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FSIN , MVT::f64, Expand);
609 setOperationAction(ISD::FCOS , MVT::f64, Expand);
610 setOperationAction(ISD::FSIN , MVT::f32, Expand);
611 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000612
Chris Lattnera54aa942006-01-29 06:26:08 +0000613 // Expand FP immediates into loads from the stack, except for the special
614 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615 addLegalFPImmediate(APFloat(+0.0)); // xorpd
616 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000617 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 // Use SSE for f32, x87 for f64.
619 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000620 addRegisterClass(MVT::f32, &X86::FR32RegClass);
621 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625
626 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630
631 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
633 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634
635 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::FSIN , MVT::f32, Expand);
637 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000638
Nate Begemane1795842008-02-14 08:57:00 +0000639 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000640 addLegalFPImmediate(APFloat(+0.0f)); // xorps
641 addLegalFPImmediate(APFloat(+0.0)); // FLD0
642 addLegalFPImmediate(APFloat(+1.0)); // FLD1
643 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
644 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000649 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000650 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000653 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
654 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
657 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
658 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000660
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UnsafeFPMath) {
Benjamin Kramer562b2402012-09-15 12:44:27 +0000662 setOperationAction(ISD::FSIN , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
Benjamin Kramer562b2402012-09-15 12:44:27 +0000664 setOperationAction(ISD::FCOS , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000666 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000667 addLegalFPImmediate(APFloat(+0.0)); // FLD0
668 addLegalFPImmediate(APFloat(+1.0)); // FLD1
669 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
670 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000671 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
672 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
673 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
674 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000675 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676
Cameron Zwarich33390842011-07-08 21:39:21 +0000677 // We don't support FMA.
678 setOperationAction(ISD::FMA, MVT::f64, Expand);
679 setOperationAction(ISD::FMA, MVT::f32, Expand);
680
Dale Johannesen59a58732007-08-05 18:49:15 +0000681 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000683 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
685 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000687 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000688 addLegalFPImmediate(TmpFlt); // FLD0
689 TmpFlt.changeSign();
690 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000691
692 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000693 APFloat TmpFlt2(+1.0);
694 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
695 &ignored);
696 addLegalFPImmediate(TmpFlt2); // FLD1
697 TmpFlt2.changeSign();
698 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
699 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000701 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
703 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000705
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000706 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
707 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
708 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
709 setOperationAction(ISD::FRINT, MVT::f80, Expand);
710 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000711 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000712 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000713
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000714 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
716 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
717 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::FLOG, MVT::f80, Expand);
720 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
721 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
722 setOperationAction(ISD::FEXP, MVT::f80, Expand);
723 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000724
Mon P Wangf007a8b2008-11-06 05:31:54 +0000725 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000726 // (for widening) or expand (for scalarization). Then we will selectively
727 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000728 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
729 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000730 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000731 setOperationAction(ISD::ADD , VT, Expand);
732 setOperationAction(ISD::SUB , VT, Expand);
733 setOperationAction(ISD::FADD, VT, Expand);
734 setOperationAction(ISD::FNEG, VT, Expand);
735 setOperationAction(ISD::FSUB, VT, Expand);
736 setOperationAction(ISD::MUL , VT, Expand);
737 setOperationAction(ISD::FMUL, VT, Expand);
738 setOperationAction(ISD::SDIV, VT, Expand);
739 setOperationAction(ISD::UDIV, VT, Expand);
740 setOperationAction(ISD::FDIV, VT, Expand);
741 setOperationAction(ISD::SREM, VT, Expand);
742 setOperationAction(ISD::UREM, VT, Expand);
743 setOperationAction(ISD::LOAD, VT, Expand);
744 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
746 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
747 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
748 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
749 setOperationAction(ISD::FABS, VT, Expand);
750 setOperationAction(ISD::FSIN, VT, Expand);
751 setOperationAction(ISD::FCOS, VT, Expand);
752 setOperationAction(ISD::FREM, VT, Expand);
753 setOperationAction(ISD::FMA, VT, Expand);
754 setOperationAction(ISD::FPOWI, VT, Expand);
755 setOperationAction(ISD::FSQRT, VT, Expand);
756 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
757 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000758 setOperationAction(ISD::FCEIL, VT, Expand);
759 setOperationAction(ISD::FTRUNC, VT, Expand);
760 setOperationAction(ISD::FRINT, VT, Expand);
761 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000762 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
763 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
764 setOperationAction(ISD::SDIVREM, VT, Expand);
765 setOperationAction(ISD::UDIVREM, VT, Expand);
766 setOperationAction(ISD::FPOW, VT, Expand);
767 setOperationAction(ISD::CTPOP, VT, Expand);
768 setOperationAction(ISD::CTTZ, VT, Expand);
769 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
770 setOperationAction(ISD::CTLZ, VT, Expand);
771 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
772 setOperationAction(ISD::SHL, VT, Expand);
773 setOperationAction(ISD::SRA, VT, Expand);
774 setOperationAction(ISD::SRL, VT, Expand);
775 setOperationAction(ISD::ROTL, VT, Expand);
776 setOperationAction(ISD::ROTR, VT, Expand);
777 setOperationAction(ISD::BSWAP, VT, Expand);
778 setOperationAction(ISD::SETCC, VT, Expand);
779 setOperationAction(ISD::FLOG, VT, Expand);
780 setOperationAction(ISD::FLOG2, VT, Expand);
781 setOperationAction(ISD::FLOG10, VT, Expand);
782 setOperationAction(ISD::FEXP, VT, Expand);
783 setOperationAction(ISD::FEXP2, VT, Expand);
784 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
785 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
786 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
787 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
788 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
789 setOperationAction(ISD::TRUNCATE, VT, Expand);
790 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
791 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
792 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
793 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000794 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
795 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000796 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000797 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000798 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
799 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
800 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000801 }
802
Evan Chengc7ce29b2009-02-13 22:36:38 +0000803 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
804 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000805 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000806 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000807 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000808 }
809
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810 // MMX-sized vectors (other than x86mmx) are expected to be expanded
811 // into smaller operations.
812 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
813 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
814 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
815 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
816 setOperationAction(ISD::AND, MVT::v8i8, Expand);
817 setOperationAction(ISD::AND, MVT::v4i16, Expand);
818 setOperationAction(ISD::AND, MVT::v2i32, Expand);
819 setOperationAction(ISD::AND, MVT::v1i64, Expand);
820 setOperationAction(ISD::OR, MVT::v8i8, Expand);
821 setOperationAction(ISD::OR, MVT::v4i16, Expand);
822 setOperationAction(ISD::OR, MVT::v2i32, Expand);
823 setOperationAction(ISD::OR, MVT::v1i64, Expand);
824 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
825 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
826 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
827 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
828 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
829 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
830 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
831 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
832 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
833 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
834 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
835 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
836 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000837 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
838 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
839 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
840 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000841
Craig Topper1accb7e2012-01-10 06:54:16 +0000842 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000843 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000851 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
853 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
854 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
856 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857 }
858
Craig Topper1accb7e2012-01-10 06:54:16 +0000859 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000860 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000861
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000862 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
863 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000864 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
865 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
866 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
867 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
870 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
871 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
872 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
873 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
874 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
875 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
876 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
877 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
878 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
879 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
880 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
881 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
882 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
883 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
884 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000885 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000886
Nadav Rotem354efd82011-09-18 14:57:03 +0000887 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000888 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
889 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
890 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000891
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
893 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
894 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
896 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000899 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000900 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000901 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000902 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000903 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000904 // Do not attempt to custom lower non-128-bit vectors
905 if (!VT.is128BitVector())
906 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000907 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
908 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
913 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000918
Nate Begemancdd1eec2008-02-12 22:51:28 +0000919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000922 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000923
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000924 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000925 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000926 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000927
928 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000929 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000930 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000931
Craig Topper0d1f1762012-08-12 00:34:56 +0000932 setOperationAction(ISD::AND, VT, Promote);
933 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
934 setOperationAction(ISD::OR, VT, Promote);
935 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
936 setOperationAction(ISD::XOR, VT, Promote);
937 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
938 setOperationAction(ISD::LOAD, VT, Promote);
939 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
940 setOperationAction(ISD::SELECT, VT, Promote);
941 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000942 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000943
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000945
Evan Cheng2c3ae372006-04-12 21:21:57 +0000946 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
948 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
949 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
950 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
953 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000954
Michael Liaoa7554632012-10-23 17:36:08 +0000955 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
956 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +0000957 // As there is no 64-bit GPR available, we need build a special custom
958 // sequence to convert from v2i32 to v2f32.
959 if (!Subtarget->is64Bit())
960 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +0000961
Michael Liao9d796db2012-10-10 16:32:15 +0000962 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000963 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000964
Michael Liaob8150d82012-09-10 18:33:51 +0000965 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000966 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000967
Craig Topperd0a31172012-01-10 06:37:29 +0000968 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000969 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
970 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
971 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
972 setOperationAction(ISD::FRINT, MVT::f32, Legal);
973 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
974 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
975 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
976 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
977 setOperationAction(ISD::FRINT, MVT::f64, Legal);
978 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
979
Craig Topper12fb5c62012-09-08 17:42:27 +0000980 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000981 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
982 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
983 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
984 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +0000985 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000986 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
987 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
988 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
989 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +0000990
Nate Begeman14d12ca2008-02-11 04:19:36 +0000991 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000993
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000994 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
995 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
996 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
997 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
998 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000999
Nate Begeman14d12ca2008-02-11 04:19:36 +00001000 // i8 and i16 vectors are custom , because the source register and source
1001 // source memory operand types are not the same width. f32 vectors are
1002 // custom since the immediate controlling the insert encodes additional
1003 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1005 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1006 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1007 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001008
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1010 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1011 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1012 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001013
Pete Coopera77214a2011-11-14 19:38:42 +00001014 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001015 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001016 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001017 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1018 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001019 }
1020 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001021
Craig Topper1accb7e2012-01-10 06:54:16 +00001022 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001024 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001025
Nadav Rotem43012222011-05-11 08:12:09 +00001026 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001027 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001028
Nadav Rotem43012222011-05-11 08:12:09 +00001029 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001030 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001031
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001032 if (Subtarget->hasInt256()) {
Craig Topper7be5dfd2011-11-12 09:58:49 +00001033 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1034 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1035
1036 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1037 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1038
1039 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1040 } else {
1041 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1042 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1043
1044 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1045 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1046
1047 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1048 }
Nadav Rotem43012222011-05-11 08:12:09 +00001049 }
1050
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001051 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001052 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1053 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1054 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1055 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1056 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1057 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001058
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1061 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001062
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1064 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1065 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1066 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1067 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001068 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001069 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1070 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1071 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1072 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001074 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001075
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1077 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1078 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1079 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1080 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001081 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001082 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1083 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1084 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1085 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001087 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001088
Michael Liaobedcbd42012-10-16 18:14:11 +00001089 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
1090
1091 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1092
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001093 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1094 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001095 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001096
Michael Liaoa7554632012-10-23 17:36:08 +00001097 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1098 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1099 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1100
Michael Liaob8150d82012-09-10 18:33:51 +00001101 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1102
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001103 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1104 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1105
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001106 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1108
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001109 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001111
Duncan Sands28b77e92011-09-06 19:07:46 +00001112 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1113 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1114 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1115 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001116
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001117 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1118 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1120
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1122 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1123 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1124 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001125
Craig Topperbf404372012-08-31 15:40:30 +00001126 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001127 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1129 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1130 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1131 setOperationAction(ISD::FMA, MVT::f32, Legal);
1132 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001133 }
Craig Topper880ef452012-08-11 22:34:26 +00001134
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001135 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001136 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1137 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1138 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1139 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001140
Craig Topperaaa643c2011-11-09 07:28:55 +00001141 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1142 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1143 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1144 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001145
Craig Topperaaa643c2011-11-09 07:28:55 +00001146 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1147 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1148 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001149 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001150
1151 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001152
1153 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1154 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1155
1156 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1157 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1158
1159 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001160 } else {
1161 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1162 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1163 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1164 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1165
1166 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1167 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1168 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1169 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1170
1171 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1172 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1173 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1174 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001175
1176 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1177 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1178
1179 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1180 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1181
1182 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001183 }
Craig Topper13894fa2011-08-24 06:14:18 +00001184
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001185 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001186 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1187 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001188 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001189
1190 // Extract subvector is special because the value type
1191 // (result) is 128-bit but the source is 256-bit wide.
1192 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001193 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001194
1195 // Do not attempt to custom lower other non-256-bit vectors
1196 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001197 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001198
Craig Topper0d1f1762012-08-12 00:34:56 +00001199 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1200 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1201 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1202 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1203 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1204 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1205 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001206 }
1207
David Greene54d8eba2011-01-27 22:38:56 +00001208 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001209 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001210 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001211
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001212 // Do not attempt to promote non-256-bit vectors
1213 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001214 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001215
Craig Topper0d1f1762012-08-12 00:34:56 +00001216 setOperationAction(ISD::AND, VT, Promote);
1217 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1218 setOperationAction(ISD::OR, VT, Promote);
1219 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1220 setOperationAction(ISD::XOR, VT, Promote);
1221 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1222 setOperationAction(ISD::LOAD, VT, Promote);
1223 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1224 setOperationAction(ISD::SELECT, VT, Promote);
1225 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001226 }
David Greene9b9838d2009-06-29 16:47:10 +00001227 }
1228
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001229 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1230 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001231 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1232 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001233 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1234 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001235 }
1236
Evan Cheng6be2c582006-04-05 23:38:46 +00001237 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001239 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001240
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001241
Eli Friedman962f5492010-06-02 19:35:46 +00001242 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1243 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001244 //
Eli Friedman962f5492010-06-02 19:35:46 +00001245 // FIXME: We really should do custom legalization for addition and
1246 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1247 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001248 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1249 // Add/Sub/Mul with overflow operations are custom lowered.
1250 MVT VT = IntVTs[i];
1251 setOperationAction(ISD::SADDO, VT, Custom);
1252 setOperationAction(ISD::UADDO, VT, Custom);
1253 setOperationAction(ISD::SSUBO, VT, Custom);
1254 setOperationAction(ISD::USUBO, VT, Custom);
1255 setOperationAction(ISD::SMULO, VT, Custom);
1256 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001257 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001258
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001259 // There are no 8-bit 3-address imul/mul instructions
1260 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1261 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001262
Evan Chengd54f2d52009-03-31 19:38:51 +00001263 if (!Subtarget->is64Bit()) {
1264 // These libcalls are not available in 32-bit.
1265 setLibcallName(RTLIB::SHL_I128, 0);
1266 setLibcallName(RTLIB::SRL_I128, 0);
1267 setLibcallName(RTLIB::SRA_I128, 0);
1268 }
1269
Evan Cheng206ee9d2006-07-07 08:33:52 +00001270 // We have target-specific dag combine patterns for the following nodes:
1271 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001272 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001273 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001274 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001275 setTargetDAGCombine(ISD::SHL);
1276 setTargetDAGCombine(ISD::SRA);
1277 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001278 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001279 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001280 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001281 setTargetDAGCombine(ISD::FADD);
1282 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001283 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001284 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001285 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001286 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001287 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001288 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001289 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001290 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001291 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001292 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001293 if (Subtarget->is64Bit())
1294 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001295 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001297 computeRegisterProperties();
1298
Evan Cheng05219282011-01-06 06:52:41 +00001299 // On Darwin, -Os means optimize for size without hurting performance,
1300 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001301 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001302 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001303 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001304 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1305 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1306 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001307 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001308 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001309
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001310 // Predictable cmov don't hurt on atom because it's in-order.
1311 predictableSelectIsExpensive = !Subtarget->isAtom();
1312
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001313 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001314}
1315
Scott Michel5b8f82e2008-03-10 15:42:14 +00001316
Duncan Sands28b77e92011-09-06 19:07:46 +00001317EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1318 if (!VT.isVector()) return MVT::i8;
1319 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001320}
1321
1322
Evan Cheng29286502008-01-23 23:17:41 +00001323/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1324/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001325static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001326 if (MaxAlign == 16)
1327 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001328 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001329 if (VTy->getBitWidth() == 128)
1330 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001331 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001332 unsigned EltAlign = 0;
1333 getMaxByValAlign(ATy->getElementType(), EltAlign);
1334 if (EltAlign > MaxAlign)
1335 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001336 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001337 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1338 unsigned EltAlign = 0;
1339 getMaxByValAlign(STy->getElementType(i), EltAlign);
1340 if (EltAlign > MaxAlign)
1341 MaxAlign = EltAlign;
1342 if (MaxAlign == 16)
1343 break;
1344 }
1345 }
Evan Cheng29286502008-01-23 23:17:41 +00001346}
1347
1348/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1349/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001350/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1351/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001352unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001353 if (Subtarget->is64Bit()) {
1354 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001355 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001356 if (TyAlign > 8)
1357 return TyAlign;
1358 return 8;
1359 }
1360
Evan Cheng29286502008-01-23 23:17:41 +00001361 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001362 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001363 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001364 return Align;
1365}
Chris Lattner2b02a442007-02-25 08:29:00 +00001366
Evan Chengf0df0312008-05-15 08:39:06 +00001367/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001368/// and store operations as a result of memset, memcpy, and memmove
1369/// lowering. If DstAlign is zero that means it's safe to destination
1370/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1371/// means there isn't a need to check it against alignment requirement,
1372/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001373/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001374/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1375/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1376/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001377/// It returns EVT::Other if the type should be determined using generic
1378/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001379EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001380X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1381 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001382 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001383 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001384 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001385 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001386 if (IsZeroVal &&
Bill Wendling67658342012-10-09 07:45:08 +00001387 !F->getFnAttributes().hasAttribute(Attributes::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001388 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001389 (Subtarget->isUnalignedMemAccessFast() ||
1390 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001391 (SrcAlign == 0 || SrcAlign >= 16)))) {
1392 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001393 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001394 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001395 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001396 return MVT::v8f32;
1397 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001398 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001399 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001400 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001401 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001402 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001403 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001404 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001405 // Do not use f64 to lower memcpy if source is string constant. It's
1406 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001407 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001408 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001409 }
Evan Chengf0df0312008-05-15 08:39:06 +00001410 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 return MVT::i64;
1412 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001413}
1414
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001415/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1416/// current function. The returned value is a member of the
1417/// MachineJumpTableInfo::JTEntryKind enum.
1418unsigned X86TargetLowering::getJumpTableEncoding() const {
1419 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1420 // symbol.
1421 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1422 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001423 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001424
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001425 // Otherwise, use the normal jump table encoding heuristics.
1426 return TargetLowering::getJumpTableEncoding();
1427}
1428
Chris Lattnerc64daab2010-01-26 05:02:42 +00001429const MCExpr *
1430X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1431 const MachineBasicBlock *MBB,
1432 unsigned uid,MCContext &Ctx) const{
1433 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1434 Subtarget->isPICStyleGOT());
1435 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1436 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001437 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1438 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001439}
1440
Evan Chengcc415862007-11-09 01:32:10 +00001441/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1442/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001443SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001444 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001445 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001446 // This doesn't have DebugLoc associated with it, but is not really the
1447 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001448 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001449 return Table;
1450}
1451
Chris Lattner589c6f62010-01-26 06:28:43 +00001452/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1453/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1454/// MCExpr.
1455const MCExpr *X86TargetLowering::
1456getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1457 MCContext &Ctx) const {
1458 // X86-64 uses RIP relative addressing based on the jump table label.
1459 if (Subtarget->isPICStyleRIPRel())
1460 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1461
1462 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001463 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001464}
1465
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001466// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001467std::pair<const TargetRegisterClass*, uint8_t>
1468X86TargetLowering::findRepresentativeClass(EVT VT) const{
1469 const TargetRegisterClass *RRC = 0;
1470 uint8_t Cost = 1;
1471 switch (VT.getSimpleVT().SimpleTy) {
1472 default:
1473 return TargetLowering::findRepresentativeClass(VT);
1474 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001475 RRC = Subtarget->is64Bit() ?
1476 (const TargetRegisterClass*)&X86::GR64RegClass :
1477 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001478 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001479 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001480 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001481 break;
1482 case MVT::f32: case MVT::f64:
1483 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1484 case MVT::v4f32: case MVT::v2f64:
1485 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1486 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001487 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001488 break;
1489 }
1490 return std::make_pair(RRC, Cost);
1491}
1492
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001493bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1494 unsigned &Offset) const {
1495 if (!Subtarget->isTargetLinux())
1496 return false;
1497
1498 if (Subtarget->is64Bit()) {
1499 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1500 Offset = 0x28;
1501 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1502 AddressSpace = 256;
1503 else
1504 AddressSpace = 257;
1505 } else {
1506 // %gs:0x14 on i386
1507 Offset = 0x14;
1508 AddressSpace = 256;
1509 }
1510 return true;
1511}
1512
1513
Chris Lattner2b02a442007-02-25 08:29:00 +00001514//===----------------------------------------------------------------------===//
1515// Return Value Calling Convention Implementation
1516//===----------------------------------------------------------------------===//
1517
Chris Lattner59ed56b2007-02-28 04:55:35 +00001518#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001519
Michael J. Spencerec38de22010-10-10 22:04:20 +00001520bool
Eric Christopher471e4222011-06-08 23:55:35 +00001521X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001522 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001523 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001524 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001525 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001526 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001527 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001528 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001529}
1530
Dan Gohman98ca4f22009-08-05 01:29:28 +00001531SDValue
1532X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001533 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001535 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001536 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001537 MachineFunction &MF = DAG.getMachineFunction();
1538 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Chris Lattner9774c912007-02-27 05:28:59 +00001540 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001541 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001542 RVLocs, *DAG.getContext());
1543 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
Evan Chengdcea1632010-02-04 02:40:39 +00001545 // Add the regs to the liveout set for the function.
1546 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1547 for (unsigned i = 0; i != RVLocs.size(); ++i)
1548 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1549 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001550
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001552
Dan Gohman475871a2008-07-27 21:46:04 +00001553 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001554 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1555 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001556 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1557 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001559 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001560 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1561 CCValAssign &VA = RVLocs[i];
1562 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001563 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001564 EVT ValVT = ValToCopy.getValueType();
1565
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001566 // Promote values to the appropriate types
1567 if (VA.getLocInfo() == CCValAssign::SExt)
1568 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1569 else if (VA.getLocInfo() == CCValAssign::ZExt)
1570 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1571 else if (VA.getLocInfo() == CCValAssign::AExt)
1572 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1573 else if (VA.getLocInfo() == CCValAssign::BCvt)
1574 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1575
Dale Johannesenc4510512010-09-24 19:05:48 +00001576 // If this is x86-64, and we disabled SSE, we can't return FP values,
1577 // or SSE or MMX vectors.
1578 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1579 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001580 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001581 report_fatal_error("SSE register return with SSE disabled");
1582 }
1583 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1584 // llvm-gcc has never done it right and no one has noticed, so this
1585 // should be OK for now.
1586 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001587 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001588 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001589
Chris Lattner447ff682008-03-11 03:23:40 +00001590 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1591 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001592 if (VA.getLocReg() == X86::ST0 ||
1593 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001594 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1595 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001596 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001598 RetOps.push_back(ValToCopy);
1599 // Don't emit a copytoreg.
1600 continue;
1601 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001602
Evan Cheng242b38b2009-02-23 09:03:22 +00001603 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1604 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001605 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001606 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001607 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001608 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001609 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1610 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001611 // If we don't have SSE2 available, convert to v4f32 so the generated
1612 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001613 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001615 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001616 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001617 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001618
Dale Johannesendd64c412009-02-04 00:33:20 +00001619 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001620 Flag = Chain.getValue(1);
1621 }
Dan Gohman61a92132008-04-21 23:59:07 +00001622
1623 // The x86-64 ABI for returning structs by value requires that we copy
1624 // the sret argument into %rax for the return. We saved the argument into
1625 // a virtual register in the entry block, so now we copy the value out
1626 // and into %rax.
1627 if (Subtarget->is64Bit() &&
1628 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1629 MachineFunction &MF = DAG.getMachineFunction();
1630 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1631 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001632 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001633 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001635
Dale Johannesendd64c412009-02-04 00:33:20 +00001636 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001637 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001638
1639 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001640 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001641 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Chris Lattner447ff682008-03-11 03:23:40 +00001643 RetOps[0] = Chain; // Update chain.
1644
1645 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001646 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001647 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
1649 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001651}
1652
Evan Chengbf010eb2012-04-10 01:51:00 +00001653bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001654 if (N->getNumValues() != 1)
1655 return false;
1656 if (!N->hasNUsesOfValue(1, 0))
1657 return false;
1658
Evan Chengbf010eb2012-04-10 01:51:00 +00001659 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001660 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001661 if (Copy->getOpcode() == ISD::CopyToReg) {
1662 // If the copy has a glue operand, we conservatively assume it isn't safe to
1663 // perform a tail call.
1664 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1665 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001666 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001667 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001668 return false;
1669
Evan Cheng1bf891a2010-12-01 22:59:46 +00001670 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001671 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001672 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001673 if (UI->getOpcode() != X86ISD::RET_FLAG)
1674 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001675 HasRet = true;
1676 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001677
Evan Chengbf010eb2012-04-10 01:51:00 +00001678 if (!HasRet)
1679 return false;
1680
1681 Chain = TCChain;
1682 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001683}
1684
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001685EVT
1686X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001687 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001688 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001689 // TODO: Is this also valid on 32-bit?
1690 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001691 ReturnMVT = MVT::i8;
1692 else
1693 ReturnMVT = MVT::i32;
1694
1695 EVT MinVT = getRegisterType(Context, ReturnMVT);
1696 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001697}
1698
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699/// LowerCallResult - Lower the result values of a call into the
1700/// appropriate copies out of appropriate physical registers.
1701///
1702SDValue
1703X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001704 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 const SmallVectorImpl<ISD::InputArg> &Ins,
1706 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001707 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001708
Chris Lattnere32bbf62007-02-28 07:09:55 +00001709 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001710 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001711 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001712 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001713 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001715
Chris Lattner3085e152007-02-25 08:59:22 +00001716 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001717 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001718 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001719 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Torok Edwin3f142c32009-02-01 18:15:56 +00001721 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001723 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001724 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001725 }
1726
Evan Cheng79fb3b42009-02-20 20:43:02 +00001727 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001728
1729 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001730 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001731 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001732 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001733 // instead.
1734 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1735 // If we prefer to use the value in xmm registers, copy it out as f80 and
1736 // use a truncate to move it from fp stack reg to xmm reg.
1737 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001738 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001739 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1740 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001741 Val = Chain.getValue(0);
1742
1743 // Round the f80 to the right size, which also moves it to the appropriate
1744 // xmm register.
1745 if (CopyVT != VA.getValVT())
1746 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1747 // This truncation won't change the value.
1748 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001749 } else {
1750 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1751 CopyVT, InFlag).getValue(1);
1752 Val = Chain.getValue(0);
1753 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001754 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001756 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001757
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001759}
1760
1761
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001762//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001763// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001764//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001765// StdCall calling convention seems to be standard for many Windows' API
1766// routines and around. It differs from C calling convention just a little:
1767// callee should clean up the stack, not caller. Symbols should be also
1768// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001769// For info on fast calling convention see Fast Calling Convention (tail call)
1770// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001773/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001774enum StructReturnType {
1775 NotStructReturn,
1776 RegStructReturn,
1777 StackStructReturn
1778};
1779static StructReturnType
1780callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001782 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001783
Rafael Espindola1cee7102012-07-25 13:41:10 +00001784 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1785 if (!Flags.isSRet())
1786 return NotStructReturn;
1787 if (Flags.isInReg())
1788 return RegStructReturn;
1789 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001790}
1791
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001792/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001793/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001794static StructReturnType
1795argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001797 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001798
Rafael Espindola1cee7102012-07-25 13:41:10 +00001799 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1800 if (!Flags.isSRet())
1801 return NotStructReturn;
1802 if (Flags.isInReg())
1803 return RegStructReturn;
1804 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001805}
1806
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001807/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1808/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001809/// the specific parameter attribute. The copy will be passed as a byval
1810/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001811static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001812CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001813 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1814 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001815 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001816
Dale Johannesendd64c412009-02-04 00:33:20 +00001817 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001818 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001819 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001820}
1821
Chris Lattner29689432010-03-11 00:22:57 +00001822/// IsTailCallConvention - Return true if the calling convention is one that
1823/// supports tail call optimization.
1824static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001825 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
1826 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00001827}
1828
Evan Cheng485fafc2011-03-21 01:19:09 +00001829bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001830 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001831 return false;
1832
1833 CallSite CS(CI);
1834 CallingConv::ID CalleeCC = CS.getCallingConv();
1835 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1836 return false;
1837
1838 return true;
1839}
1840
Evan Cheng0c439eb2010-01-27 00:07:07 +00001841/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1842/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001843static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1844 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001845 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001846}
1847
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848SDValue
1849X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001850 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 const SmallVectorImpl<ISD::InputArg> &Ins,
1852 DebugLoc dl, SelectionDAG &DAG,
1853 const CCValAssign &VA,
1854 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001855 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001856 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001858 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1859 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001860 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001861 EVT ValVT;
1862
1863 // If value is passed by pointer we have address passed instead of the value
1864 // itself.
1865 if (VA.getLocInfo() == CCValAssign::Indirect)
1866 ValVT = VA.getLocVT();
1867 else
1868 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001869
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001870 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001871 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001872 // In case of tail call optimization mark all arguments mutable. Since they
1873 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001874 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001875 unsigned Bytes = Flags.getByValSize();
1876 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1877 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001878 return DAG.getFrameIndex(FI, getPointerTy());
1879 } else {
1880 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001881 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001882 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1883 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001884 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001885 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001886 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001887}
1888
Dan Gohman475871a2008-07-27 21:46:04 +00001889SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001891 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 bool isVarArg,
1893 const SmallVectorImpl<ISD::InputArg> &Ins,
1894 DebugLoc dl,
1895 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001896 SmallVectorImpl<SDValue> &InVals)
1897 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001900
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 const Function* Fn = MF.getFunction();
1902 if (Fn->hasExternalLinkage() &&
1903 Subtarget->isTargetCygMing() &&
1904 Fn->getName() == "main")
1905 FuncInfo->setForceFramePointer(true);
1906
Evan Cheng1bc78042006-04-26 01:20:17 +00001907 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001908 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001909 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001910 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911
Chris Lattner29689432010-03-11 00:22:57 +00001912 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001913 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001914
Chris Lattner638402b2007-02-28 07:00:42 +00001915 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001917 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001919
1920 // Allocate shadow area for Win64
1921 if (IsWin64) {
1922 CCInfo.AllocateStack(32, 8);
1923 }
1924
Duncan Sands45907662010-10-31 13:21:44 +00001925 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001926
Chris Lattnerf39f7712007-02-28 05:46:49 +00001927 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001928 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001929 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1930 CCValAssign &VA = ArgLocs[i];
1931 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1932 // places.
1933 assert(VA.getValNo() != LastVal &&
1934 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001935 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattnerf39f7712007-02-28 05:46:49 +00001938 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001940 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001942 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001944 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001946 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001948 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001949 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001950 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001951 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001952 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001953 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001954 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001955 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001956 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001960
Chris Lattnerf39f7712007-02-28 05:46:49 +00001961 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1962 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1963 // right size.
1964 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001965 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001966 DAG.getValueType(VA.getValVT()));
1967 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001968 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001969 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001970 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001971 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001972
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001973 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001974 // Handle MMX values passed in XMM regs.
1975 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001976 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1977 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001978 } else
1979 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001980 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001981 } else {
1982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001984 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001985
1986 // If value is passed via pointer - do a load.
1987 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001988 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001989 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001990
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001992 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001993
Dan Gohman61a92132008-04-21 23:59:07 +00001994 // The x86-64 ABI for returning structs by value requires that we copy
1995 // the sret argument into %rax for the return. Save the argument into
1996 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001997 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001998 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1999 unsigned Reg = FuncInfo->getSRetReturnReg();
2000 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00002002 FuncInfo->setSRetReturnReg(Reg);
2003 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002006 }
2007
Chris Lattnerf39f7712007-02-28 05:46:49 +00002008 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002009 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002010 if (FuncIsMadeTailCallSafe(CallConv,
2011 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002012 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002013
Evan Cheng1bc78042006-04-26 01:20:17 +00002014 // If the function takes variable number of arguments, make a frame index for
2015 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002016 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002017 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2018 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002019 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 }
2021 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002022 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2023
2024 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002025 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002026 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002028 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002029 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2030 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002031 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2033 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2034 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002035 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002037
2038 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002039 // The XMM registers which might contain var arg parameters are shadowed
2040 // in their paired GPR. So we only need to save the GPR to their home
2041 // slots.
2042 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002043 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002044 } else {
2045 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2046 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002047
Chad Rosier30450e82011-12-22 22:35:21 +00002048 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2049 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002050 }
2051 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2052 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002053
Bill Wendling67658342012-10-09 07:45:08 +00002054 bool NoImplicitFloatOps = Fn->getFnAttributes().
2055 hasAttribute(Attributes::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002056 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002057 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002058 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2059 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002060 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002061 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002062 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002063 // Kernel mode asks for SSE to be disabled, so don't push them
2064 // on the stack.
2065 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002066
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002067 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002068 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002069 // Get to the caller-allocated home save location. Add 8 to account
2070 // for the return address.
2071 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002072 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002073 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002074 // Fixup to set vararg frame on shadow area (4 x i64).
2075 if (NumIntRegs < 4)
2076 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002077 } else {
2078 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002079 // registers, then we must store them to their spots on the stack so
2080 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002081 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2082 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2083 FuncInfo->setRegSaveFrameIndex(
2084 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002085 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002086 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002087
Gordon Henriksen86737662008-01-05 16:56:59 +00002088 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002090 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2091 getPointerTy());
2092 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002093 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002094 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2095 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002096 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002097 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002100 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002101 MachinePointerInfo::getFixedStack(
2102 FuncInfo->getRegSaveFrameIndex(), Offset),
2103 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002105 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002107
Dan Gohmanface41a2009-08-16 21:24:25 +00002108 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2109 // Now store the XMM (fp + vector) parameter registers.
2110 SmallVector<SDValue, 11> SaveXMMOps;
2111 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002112
Craig Topperc9099502012-04-20 06:31:50 +00002113 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002114 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2115 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002116
Dan Gohman1e93df62010-04-17 14:41:14 +00002117 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2118 FuncInfo->getRegSaveFrameIndex()));
2119 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2120 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002121
Dan Gohmanface41a2009-08-16 21:24:25 +00002122 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002123 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002124 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002125 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2126 SaveXMMOps.push_back(Val);
2127 }
2128 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2129 MVT::Other,
2130 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002132
2133 if (!MemOps.empty())
2134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2135 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002138
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2141 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002142 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002143 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002144 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002145 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002146 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002147 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002148 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002149 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002152 // RegSaveFrameIndex is X86-64 only.
2153 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002154 if (CallConv == CallingConv::X86_FastCall ||
2155 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002156 // fastcc functions can't have varargs.
2157 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 }
Evan Cheng25caf632006-05-23 21:06:34 +00002159
Rafael Espindola76927d752011-08-30 19:39:58 +00002160 FuncInfo->setArgumentStackSize(StackSize);
2161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002163}
2164
Dan Gohman475871a2008-07-27 21:46:04 +00002165SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2167 SDValue StackPtr, SDValue Arg,
2168 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002169 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002170 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002171 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002172 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002173 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002174 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002175 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002176
2177 return DAG.getStore(Chain, dl, Arg, PtrOff,
2178 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002179 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002180}
2181
Bill Wendling64e87322009-01-16 19:25:27 +00002182/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002183/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002184SDValue
2185X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002186 SDValue &OutRetAddr, SDValue Chain,
2187 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002188 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002189 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002190 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002191 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002192
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002193 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002194 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002195 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002196 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002197}
2198
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002200/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002201static SDValue
2202EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002203 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
2204 unsigned SlotSize, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002205 // Store the return address to the appropriate stack slot.
2206 if (!FPDiff) return Chain;
2207 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002209 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002210 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002211 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002212 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002213 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002214 return Chain;
2215}
2216
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002218X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002219 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002220 SelectionDAG &DAG = CLI.DAG;
2221 DebugLoc &dl = CLI.DL;
2222 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2223 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2224 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2225 SDValue Chain = CLI.Chain;
2226 SDValue Callee = CLI.Callee;
2227 CallingConv::ID CallConv = CLI.CallConv;
2228 bool &isTailCall = CLI.IsTailCall;
2229 bool isVarArg = CLI.IsVarArg;
2230
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002233 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002234 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002235 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002236 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237
Nick Lewycky22de16d2012-01-19 00:34:10 +00002238 if (MF.getTarget().Options.DisableTailCalls)
2239 isTailCall = false;
2240
Evan Cheng5f941932010-02-05 02:21:12 +00002241 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002242 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002243 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002244 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002245 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002246 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002247
2248 // Sibcalls are automatically detected tailcalls which do not require
2249 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002250 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002251 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002252
2253 if (isTailCall)
2254 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002255 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002256
Chris Lattner29689432010-03-11 00:22:57 +00002257 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002258 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002259
Chris Lattner638402b2007-02-28 07:00:42 +00002260 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002261 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002262 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002264
2265 // Allocate shadow area for Win64
2266 if (IsWin64) {
2267 CCInfo.AllocateStack(32, 8);
2268 }
2269
Duncan Sands45907662010-10-31 13:21:44 +00002270 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Chris Lattner423c5f42007-02-28 05:31:48 +00002272 // Get a count of how many bytes are to be pushed on the stack.
2273 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002274 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002275 // This is a sibcall. The memory operands are available in caller's
2276 // own caller's stack.
2277 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002278 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2279 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002280 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002283 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002284 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002285 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2286 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2287
Gordon Henriksen86737662008-01-05 16:56:59 +00002288 FPDiff = NumBytesCallerPushed - NumBytes;
2289
2290 // Set the delta of movement of the returnaddr stackslot.
2291 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002292 if (FPDiff < X86Info->getTCReturnAddrDelta())
2293 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002294 }
2295
Evan Chengf22f9b32010-02-06 03:28:46 +00002296 if (!IsSibcall)
2297 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002300 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002301 if (isTailCall && FPDiff)
2302 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2303 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002304
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2306 SmallVector<SDValue, 8> MemOpChains;
2307 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002308
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 // Walk the register/memloc assignments, inserting copies/loads. In the case
2310 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002311 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2312 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002313 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002316 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002317
Chris Lattner423c5f42007-02-28 05:31:48 +00002318 // Promote the value if needed.
2319 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002320 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002321 case CCValAssign::Full: break;
2322 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002323 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002324 break;
2325 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002326 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002327 break;
2328 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002329 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002330 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002331 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2333 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002334 } else
2335 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2336 break;
2337 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002338 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002339 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002340 case CCValAssign::Indirect: {
2341 // Store the argument.
2342 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002343 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002344 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002345 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002346 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002347 Arg = SpillSlot;
2348 break;
2349 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002351
Chris Lattner423c5f42007-02-28 05:31:48 +00002352 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002353 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2354 if (isVarArg && IsWin64) {
2355 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2356 // shadow reg if callee is a varargs function.
2357 unsigned ShadowReg = 0;
2358 switch (VA.getLocReg()) {
2359 case X86::XMM0: ShadowReg = X86::RCX; break;
2360 case X86::XMM1: ShadowReg = X86::RDX; break;
2361 case X86::XMM2: ShadowReg = X86::R8; break;
2362 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002363 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002364 if (ShadowReg)
2365 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002366 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002367 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002368 assert(VA.isMemLoc());
2369 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002370 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2371 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002372 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2373 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002374 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002376
Evan Cheng32fe1032006-05-25 00:59:30 +00002377 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002379 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002380
Chris Lattner88e1fd52009-07-09 04:24:46 +00002381 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002382 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2383 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002384 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002385 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2386 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002387 } else {
2388 // If we are tail calling and generating PIC/GOT style code load the
2389 // address of the callee into ECX. The value in ecx is used as target of
2390 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2391 // for tail calls on PIC/GOT architectures. Normally we would just put the
2392 // address of GOT into ebx and then call target@PLT. But for tail calls
2393 // ebx would be restored (since ebx is callee saved) before jumping to the
2394 // target@PLT.
2395
2396 // Note: The actual moving to ECX is done further down.
2397 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2398 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2399 !G->getGlobal()->hasProtectedVisibility())
2400 Callee = LowerGlobalAddress(Callee, DAG);
2401 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002402 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002403 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002404 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002405
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002406 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002407 // From AMD64 ABI document:
2408 // For calls that may call functions that use varargs or stdargs
2409 // (prototype-less calls or calls to functions containing ellipsis (...) in
2410 // the declaration) %al is used as hidden argument to specify the number
2411 // of SSE registers used. The contents of %al do not need to match exactly
2412 // the number of registers, but must be an ubound on the number of SSE
2413 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002414
Gordon Henriksen86737662008-01-05 16:56:59 +00002415 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002416 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2418 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2419 };
2420 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002421 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002422 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002423
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002424 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2425 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002426 }
2427
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002428 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 if (isTailCall) {
2430 // Force all the incoming stack arguments to be loaded from the stack
2431 // before any new outgoing arguments are stored to the stack, because the
2432 // outgoing stack slots may alias the incoming argument stack slots, and
2433 // the alias isn't otherwise explicit. This is slightly more conservative
2434 // than necessary, because it means that each store effectively depends
2435 // on every argument instead of just those arguments it would clobber.
2436 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2437
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SmallVector<SDValue, 8> MemOpChains2;
2439 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002440 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002441 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002442 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2443 CCValAssign &VA = ArgLocs[i];
2444 if (VA.isRegLoc())
2445 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002446 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002447 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002448 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002449 // Create frame index.
2450 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002451 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002452 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002453 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002454
Duncan Sands276dcbd2008-03-21 09:14:45 +00002455 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002456 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002458 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002459 StackPtr = DAG.getCopyFromReg(Chain, dl,
2460 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002461 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002462 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002463
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2465 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002466 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002467 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002468 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002469 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002471 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002472 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002473 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002474 }
2475 }
2476
2477 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002479 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002480
2481 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002482 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2483 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002484 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002485 }
2486
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002487 // Build a sequence of copy-to-reg nodes chained together with token chain
2488 // and flag operands which copy the outgoing args into registers.
2489 SDValue InFlag;
2490 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2491 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2492 RegsToPass[i].second, InFlag);
2493 InFlag = Chain.getValue(1);
2494 }
2495
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002496 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2497 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2498 // In the 64-bit large code model, we have to make all calls
2499 // through a register, since the call instruction's 32-bit
2500 // pc-relative offset may not be large enough to hold the whole
2501 // address.
2502 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002503 // If the callee is a GlobalAddress node (quite common, every direct call
2504 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2505 // it.
2506
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002507 // We should use extra load for direct calls to dllimported functions in
2508 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002509 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002510 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002511 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002512 bool ExtraLoad = false;
2513 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002514
Chris Lattner48a7d022009-07-09 05:02:21 +00002515 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2516 // external symbols most go through the PLT in PIC mode. If the symbol
2517 // has hidden or protected visibility, or if it is static or local, then
2518 // we don't need to use the PLT - we can directly call it.
2519 if (Subtarget->isTargetELF() &&
2520 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002521 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002522 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002523 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002524 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002525 (!Subtarget->getTargetTriple().isMacOSX() ||
2526 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002527 // PC-relative references to external symbols should go through $stub,
2528 // unless we're building with the leopard linker or later, which
2529 // automatically synthesizes these stubs.
2530 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002531 } else if (Subtarget->isPICStyleRIPRel() &&
2532 isa<Function>(GV) &&
Bill Wendling67658342012-10-09 07:45:08 +00002533 cast<Function>(GV)->getFnAttributes().
2534 hasAttribute(Attributes::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002535 // If the function is marked as non-lazy, generate an indirect call
2536 // which loads from the GOT directly. This avoids runtime overhead
2537 // at the cost of eager binding (and one extra byte of encoding).
2538 OpFlags = X86II::MO_GOTPCREL;
2539 WrapperKind = X86ISD::WrapperRIP;
2540 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002541 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002542
Devang Patel0d881da2010-07-06 22:08:15 +00002543 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002544 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002545
2546 // Add a wrapper if needed.
2547 if (WrapperKind != ISD::DELETED_NODE)
2548 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2549 // Add extra indirection if needed.
2550 if (ExtraLoad)
2551 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2552 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002553 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002554 }
Bill Wendling056292f2008-09-16 21:48:12 +00002555 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002556 unsigned char OpFlags = 0;
2557
Evan Cheng1bf891a2010-12-01 22:59:46 +00002558 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2559 // external symbols should go through the PLT.
2560 if (Subtarget->isTargetELF() &&
2561 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2562 OpFlags = X86II::MO_PLT;
2563 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002564 (!Subtarget->getTargetTriple().isMacOSX() ||
2565 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002566 // PC-relative references to external symbols should go through $stub,
2567 // unless we're building with the leopard linker or later, which
2568 // automatically synthesizes these stubs.
2569 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002570 }
Eric Christopherfd179292009-08-27 18:07:15 +00002571
Chris Lattner48a7d022009-07-09 05:02:21 +00002572 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2573 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002574 }
2575
Chris Lattnerd96d0722007-02-25 06:40:16 +00002576 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002577 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002578 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002579
Evan Chengf22f9b32010-02-06 03:28:46 +00002580 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002581 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2582 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002583 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002585
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002586 Ops.push_back(Chain);
2587 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002588
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002591
Gordon Henriksen86737662008-01-05 16:56:59 +00002592 // Add argument registers to the end of the list so that they are known live
2593 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002594 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2595 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2596 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002597
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002598 // Add a register mask operand representing the call-preserved registers.
2599 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2600 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2601 assert(Mask && "Missing call preserved mask for calling convention");
2602 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002603
Gabor Greifba36cb52008-08-28 21:40:38 +00002604 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002605 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002606
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002608 // We used to do:
2609 //// If this is the first return lowered for this function, add the regs
2610 //// to the liveout set for the function.
2611 // This isn't right, although it's probably harmless on x86; liveouts
2612 // should be computed from returns not tail calls. Consider a void
2613 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614 return DAG.getNode(X86ISD::TC_RETURN, dl,
2615 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002616 }
2617
Dale Johannesenace16102009-02-03 19:33:06 +00002618 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002619 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002620
Chris Lattner2d297092006-05-23 18:50:38 +00002621 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002622 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002623 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2624 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002625 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002626 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002627 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002628 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002629 // pops the hidden struct pointer, so we have to push it back.
2630 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002631 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002632 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002633 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002634 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002635
Gordon Henriksenae636f82008-01-03 16:47:34 +00002636 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002637 if (!IsSibcall) {
2638 Chain = DAG.getCALLSEQ_END(Chain,
2639 DAG.getIntPtrConstant(NumBytes, true),
2640 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2641 true),
2642 InFlag);
2643 InFlag = Chain.getValue(1);
2644 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002645
Chris Lattner3085e152007-02-25 08:59:22 +00002646 // Handle result values, copying them out of physregs into vregs that we
2647 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2649 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002650}
2651
Evan Cheng25ab6902006-09-08 06:48:29 +00002652
2653//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654// Fast Calling Convention (tail call) implementation
2655//===----------------------------------------------------------------------===//
2656
2657// Like std call, callee cleans arguments, convention except that ECX is
2658// reserved for storing the tail called function address. Only 2 registers are
2659// free for argument passing (inreg). Tail call optimization is performed
2660// provided:
2661// * tailcallopt is enabled
2662// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002663// On X86_64 architecture with GOT-style position independent code only local
2664// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002665// To keep the stack aligned according to platform abi the function
2666// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2667// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002668// If a tail called function callee has more arguments than the caller the
2669// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002670// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002671// original REtADDR, but before the saved framepointer or the spilled registers
2672// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2673// stack layout:
2674// arg1
2675// arg2
2676// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002677// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002678// move area ]
2679// (possible EBP)
2680// ESI
2681// EDI
2682// local1 ..
2683
2684/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2685/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002686unsigned
2687X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2688 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002689 MachineFunction &MF = DAG.getMachineFunction();
2690 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002691 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002692 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002693 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002694 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002695 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002696 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2697 // Number smaller than 12 so just add the difference.
2698 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2699 } else {
2700 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002701 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002702 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002703 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002704 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002705}
2706
Evan Cheng5f941932010-02-05 02:21:12 +00002707/// MatchingStackOffset - Return true if the given stack call argument is
2708/// already available in the same position (relatively) of the caller's
2709/// incoming argument stack.
2710static
2711bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2712 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2713 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002714 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2715 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002716 if (Arg.getOpcode() == ISD::CopyFromReg) {
2717 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002718 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002719 return false;
2720 MachineInstr *Def = MRI->getVRegDef(VR);
2721 if (!Def)
2722 return false;
2723 if (!Flags.isByVal()) {
2724 if (!TII->isLoadFromStackSlot(Def, FI))
2725 return false;
2726 } else {
2727 unsigned Opcode = Def->getOpcode();
2728 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2729 Def->getOperand(1).isFI()) {
2730 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002731 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002732 } else
2733 return false;
2734 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002735 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2736 if (Flags.isByVal())
2737 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002738 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002739 // define @foo(%struct.X* %A) {
2740 // tail call @bar(%struct.X* byval %A)
2741 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002742 return false;
2743 SDValue Ptr = Ld->getBasePtr();
2744 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2745 if (!FINode)
2746 return false;
2747 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002748 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002749 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002750 FI = FINode->getIndex();
2751 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002752 } else
2753 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002754
Evan Cheng4cae1332010-03-05 08:38:04 +00002755 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002756 if (!MFI->isFixedObjectIndex(FI))
2757 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002758 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002759}
2760
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2762/// for tail call optimization. Targets which want to do tail call
2763/// optimization should implement this function.
2764bool
2765X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002766 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002768 bool isCalleeStructRet,
2769 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002770 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002771 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002772 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002773 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002775 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002776 CalleeCC != CallingConv::C)
2777 return false;
2778
Evan Cheng7096ae42010-01-29 06:45:59 +00002779 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002780 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002781 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002782
2783 // If the function return type is x86_fp80 and the callee return type is not,
2784 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2785 // perform a tailcall optimization here.
2786 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2787 return false;
2788
Evan Cheng13617962010-04-30 01:12:32 +00002789 CallingConv::ID CallerCC = CallerF->getCallingConv();
2790 bool CCMatch = CallerCC == CalleeCC;
2791
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002792 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002793 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002794 return true;
2795 return false;
2796 }
2797
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002798 // Look for obvious safe cases to perform tail call optimization that do not
2799 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002800
Evan Cheng2c12cb42010-03-26 16:26:03 +00002801 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2802 // emit a special epilogue.
2803 if (RegInfo->needsStackRealignment(MF))
2804 return false;
2805
Evan Chenga375d472010-03-15 18:54:48 +00002806 // Also avoid sibcall optimization if either caller or callee uses struct
2807 // return semantics.
2808 if (isCalleeStructRet || isCallerStructRet)
2809 return false;
2810
Chad Rosier2416da32011-06-24 21:15:36 +00002811 // An stdcall caller is expected to clean up its arguments; the callee
2812 // isn't going to do that.
2813 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2814 return false;
2815
Chad Rosier871f6642011-05-18 19:59:50 +00002816 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002817 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002818 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002819
2820 // Optimizing for varargs on Win64 is unlikely to be safe without
2821 // additional testing.
2822 if (Subtarget->isTargetWin64())
2823 return false;
2824
Chad Rosier871f6642011-05-18 19:59:50 +00002825 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002826 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002827 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002828
Chad Rosier871f6642011-05-18 19:59:50 +00002829 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2830 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2831 if (!ArgLocs[i].isRegLoc())
2832 return false;
2833 }
2834
Chad Rosier30450e82011-12-22 22:35:21 +00002835 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2836 // stack. Therefore, if it's not used by the call it is not safe to optimize
2837 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002838 bool Unused = false;
2839 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2840 if (!Ins[i].Used) {
2841 Unused = true;
2842 break;
2843 }
2844 }
2845 if (Unused) {
2846 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002847 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002848 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002849 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002850 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002851 CCValAssign &VA = RVLocs[i];
2852 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2853 return false;
2854 }
2855 }
2856
Evan Cheng13617962010-04-30 01:12:32 +00002857 // If the calling conventions do not match, then we'd better make sure the
2858 // results are returned in the same way as what the caller expects.
2859 if (!CCMatch) {
2860 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002861 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002862 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002863 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2864
2865 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002866 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002867 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002868 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2869
2870 if (RVLocs1.size() != RVLocs2.size())
2871 return false;
2872 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2873 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2874 return false;
2875 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2876 return false;
2877 if (RVLocs1[i].isRegLoc()) {
2878 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2879 return false;
2880 } else {
2881 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2882 return false;
2883 }
2884 }
2885 }
2886
Evan Chenga6bff982010-01-30 01:22:00 +00002887 // If the callee takes no arguments then go on to check the results of the
2888 // call.
2889 if (!Outs.empty()) {
2890 // Check if stack adjustment is needed. For now, do not do this if any
2891 // argument is passed on the stack.
2892 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002893 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002894 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002895
2896 // Allocate shadow area for Win64
2897 if (Subtarget->isTargetWin64()) {
2898 CCInfo.AllocateStack(32, 8);
2899 }
2900
Duncan Sands45907662010-10-31 13:21:44 +00002901 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002902 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002903 MachineFunction &MF = DAG.getMachineFunction();
2904 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2905 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002906
2907 // Check if the arguments are already laid out in the right way as
2908 // the caller's fixed stack objects.
2909 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002910 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2911 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002912 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002913 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2914 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002915 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002916 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002917 if (VA.getLocInfo() == CCValAssign::Indirect)
2918 return false;
2919 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002920 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2921 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002922 return false;
2923 }
2924 }
2925 }
Evan Cheng9c044672010-05-29 01:35:22 +00002926
2927 // If the tailcall address may be in a register, then make sure it's
2928 // possible to register allocate for it. In 32-bit, the call address can
2929 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002930 // callee-saved registers are restored. These happen to be the same
2931 // registers used to pass 'inreg' arguments so watch out for those.
2932 if (!Subtarget->is64Bit() &&
2933 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002934 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002935 unsigned NumInRegs = 0;
2936 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2937 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002938 if (!VA.isRegLoc())
2939 continue;
2940 unsigned Reg = VA.getLocReg();
2941 switch (Reg) {
2942 default: break;
2943 case X86::EAX: case X86::EDX: case X86::ECX:
2944 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002945 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002946 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002947 }
2948 }
2949 }
Evan Chenga6bff982010-01-30 01:22:00 +00002950 }
Evan Chengb1712452010-01-27 06:25:16 +00002951
Evan Cheng86809cc2010-02-03 03:28:02 +00002952 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002953}
2954
Dan Gohman3df24e62008-09-03 23:12:08 +00002955FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002956X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2957 const TargetLibraryInfo *libInfo) const {
2958 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002959}
2960
2961
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002962//===----------------------------------------------------------------------===//
2963// Other Lowering Hooks
2964//===----------------------------------------------------------------------===//
2965
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002966static bool MayFoldLoad(SDValue Op) {
2967 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2968}
2969
2970static bool MayFoldIntoStore(SDValue Op) {
2971 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2972}
2973
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002974static bool isTargetShuffle(unsigned Opcode) {
2975 switch(Opcode) {
2976 default: return false;
2977 case X86ISD::PSHUFD:
2978 case X86ISD::PSHUFHW:
2979 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002980 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002981 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002982 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002983 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002984 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002985 case X86ISD::MOVLPS:
2986 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002987 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002988 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002989 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002990 case X86ISD::MOVSS:
2991 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002992 case X86ISD::UNPCKL:
2993 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002994 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002995 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002996 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002997 return true;
2998 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002999}
3000
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003001static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003002 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003003 switch(Opc) {
3004 default: llvm_unreachable("Unknown x86 shuffle node");
3005 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003006 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003007 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003008 return DAG.getNode(Opc, dl, VT, V1);
3009 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003010}
3011
3012static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003013 SDValue V1, unsigned TargetMask,
3014 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003015 switch(Opc) {
3016 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003017 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003018 case X86ISD::PSHUFHW:
3019 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003020 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003021 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003022 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3023 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003024}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003025
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003026static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003027 SDValue V1, SDValue V2, unsigned TargetMask,
3028 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003029 switch(Opc) {
3030 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00003031 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00003032 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003033 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003034 return DAG.getNode(Opc, dl, VT, V1, V2,
3035 DAG.getConstant(TargetMask, MVT::i8));
3036 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003037}
3038
3039static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
3040 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3041 switch(Opc) {
3042 default: llvm_unreachable("Unknown x86 shuffle node");
3043 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003044 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003045 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003046 case X86ISD::MOVLPS:
3047 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003048 case X86ISD::MOVSS:
3049 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003050 case X86ISD::UNPCKL:
3051 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003052 return DAG.getNode(Opc, dl, VT, V1, V2);
3053 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003054}
3055
Dan Gohmand858e902010-04-17 15:26:15 +00003056SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003057 MachineFunction &MF = DAG.getMachineFunction();
3058 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3059 int ReturnAddrIndex = FuncInfo->getRAIndex();
3060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003061 if (ReturnAddrIndex == 0) {
3062 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003063 unsigned SlotSize = RegInfo->getSlotSize();
David Greene3f2bf852009-11-12 20:49:22 +00003064 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003065 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003066 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003067 }
3068
Evan Cheng25ab6902006-09-08 06:48:29 +00003069 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003070}
3071
3072
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003073bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3074 bool hasSymbolicDisplacement) {
3075 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003076 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003077 return false;
3078
3079 // If we don't have a symbolic displacement - we don't have any extra
3080 // restrictions.
3081 if (!hasSymbolicDisplacement)
3082 return true;
3083
3084 // FIXME: Some tweaks might be needed for medium code model.
3085 if (M != CodeModel::Small && M != CodeModel::Kernel)
3086 return false;
3087
3088 // For small code model we assume that latest object is 16MB before end of 31
3089 // bits boundary. We may also accept pretty large negative constants knowing
3090 // that all objects are in the positive half of address space.
3091 if (M == CodeModel::Small && Offset < 16*1024*1024)
3092 return true;
3093
3094 // For kernel code model we know that all object resist in the negative half
3095 // of 32bits address space. We may not accept negative offsets, since they may
3096 // be just off and we may accept pretty large positive ones.
3097 if (M == CodeModel::Kernel && Offset > 0)
3098 return true;
3099
3100 return false;
3101}
3102
Evan Chengef41ff62011-06-23 17:54:54 +00003103/// isCalleePop - Determines whether the callee is required to pop its
3104/// own arguments. Callee pop is necessary to support tail calls.
3105bool X86::isCalleePop(CallingConv::ID CallingConv,
3106 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3107 if (IsVarArg)
3108 return false;
3109
3110 switch (CallingConv) {
3111 default:
3112 return false;
3113 case CallingConv::X86_StdCall:
3114 return !is64Bit;
3115 case CallingConv::X86_FastCall:
3116 return !is64Bit;
3117 case CallingConv::X86_ThisCall:
3118 return !is64Bit;
3119 case CallingConv::Fast:
3120 return TailCallOpt;
3121 case CallingConv::GHC:
3122 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003123 case CallingConv::HiPE:
3124 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003125 }
3126}
3127
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3129/// specific condition code, returning the condition code and the LHS/RHS of the
3130/// comparison to make.
3131static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3132 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003133 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003134 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3135 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3136 // X > -1 -> X == 0, jump !sign.
3137 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003139 }
3140 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003141 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003142 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003143 }
3144 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003145 // X < 1 -> X <= 0
3146 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003147 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003148 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003149 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003150
Evan Chengd9558e02006-01-06 00:43:03 +00003151 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003152 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003153 case ISD::SETEQ: return X86::COND_E;
3154 case ISD::SETGT: return X86::COND_G;
3155 case ISD::SETGE: return X86::COND_GE;
3156 case ISD::SETLT: return X86::COND_L;
3157 case ISD::SETLE: return X86::COND_LE;
3158 case ISD::SETNE: return X86::COND_NE;
3159 case ISD::SETULT: return X86::COND_B;
3160 case ISD::SETUGT: return X86::COND_A;
3161 case ISD::SETULE: return X86::COND_BE;
3162 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003163 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003165
Chris Lattner4c78e022008-12-23 23:42:27 +00003166 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003167
Chris Lattner4c78e022008-12-23 23:42:27 +00003168 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003169 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3170 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003171 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3172 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003173 }
3174
Chris Lattner4c78e022008-12-23 23:42:27 +00003175 switch (SetCCOpcode) {
3176 default: break;
3177 case ISD::SETOLT:
3178 case ISD::SETOLE:
3179 case ISD::SETUGT:
3180 case ISD::SETUGE:
3181 std::swap(LHS, RHS);
3182 break;
3183 }
3184
3185 // On a floating point condition, the flags are set as follows:
3186 // ZF PF CF op
3187 // 0 | 0 | 0 | X > Y
3188 // 0 | 0 | 1 | X < Y
3189 // 1 | 0 | 0 | X == Y
3190 // 1 | 1 | 1 | unordered
3191 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003192 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003193 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003194 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003195 case ISD::SETOLT: // flipped
3196 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003197 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003198 case ISD::SETOLE: // flipped
3199 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003200 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003201 case ISD::SETUGT: // flipped
3202 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003203 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003204 case ISD::SETUGE: // flipped
3205 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003206 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003207 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003208 case ISD::SETNE: return X86::COND_NE;
3209 case ISD::SETUO: return X86::COND_P;
3210 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003211 case ISD::SETOEQ:
3212 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003213 }
Evan Chengd9558e02006-01-06 00:43:03 +00003214}
3215
Evan Cheng4a460802006-01-11 00:33:36 +00003216/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3217/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003218/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003219static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003220 switch (X86CC) {
3221 default:
3222 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003223 case X86::COND_B:
3224 case X86::COND_BE:
3225 case X86::COND_E:
3226 case X86::COND_P:
3227 case X86::COND_A:
3228 case X86::COND_AE:
3229 case X86::COND_NE:
3230 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003231 return true;
3232 }
3233}
3234
Evan Chengeb2f9692009-10-27 19:56:55 +00003235/// isFPImmLegal - Returns true if the target can instruction select the
3236/// specified FP immediate natively. If false, the legalizer will
3237/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003238bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003239 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3240 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3241 return true;
3242 }
3243 return false;
3244}
3245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3247/// the specified range (L, H].
3248static bool isUndefOrInRange(int Val, int Low, int Hi) {
3249 return (Val < 0) || (Val >= Low && Val < Hi);
3250}
3251
3252/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3253/// specified value.
3254static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003255 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003256}
3257
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003258/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003259/// from position Pos and ending in Pos+Size, falls within the specified
3260/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003261static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003262 unsigned Pos, unsigned Size, int Low) {
3263 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003264 if (!isUndefOrEqual(Mask[i], Low))
3265 return false;
3266 return true;
3267}
3268
Nate Begeman9008ca62009-04-27 18:41:29 +00003269/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3270/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3271/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003272static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003273 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 return (Mask[0] < 2 && Mask[1] < 2);
3277 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003278}
3279
Nate Begeman9008ca62009-04-27 18:41:29 +00003280/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3281/// is suitable for input to PSHUFHW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003282static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3283 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003284 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003285
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003287 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3288 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003289
Evan Cheng506d3df2006-03-29 23:07:14 +00003290 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003291 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003292 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003293 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003294
Craig Toppera9a568a2012-05-02 08:03:44 +00003295 if (VT == MVT::v16i16) {
3296 // Lower quadword copied in order or undef.
3297 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3298 return false;
3299
3300 // Upper quadword shuffled.
3301 for (unsigned i = 12; i != 16; ++i)
3302 if (!isUndefOrInRange(Mask[i], 12, 16))
3303 return false;
3304 }
3305
Evan Cheng506d3df2006-03-29 23:07:14 +00003306 return true;
3307}
3308
Nate Begeman9008ca62009-04-27 18:41:29 +00003309/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3310/// is suitable for input to PSHUFLW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003311static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3312 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003313 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003314
Rafael Espindola15684b22009-04-24 12:40:33 +00003315 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003316 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3317 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003318
Rafael Espindola15684b22009-04-24 12:40:33 +00003319 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003320 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003321 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003322 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Craig Toppera9a568a2012-05-02 08:03:44 +00003324 if (VT == MVT::v16i16) {
3325 // Upper quadword copied in order.
3326 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3327 return false;
3328
3329 // Lower quadword shuffled.
3330 for (unsigned i = 8; i != 12; ++i)
3331 if (!isUndefOrInRange(Mask[i], 8, 12))
3332 return false;
3333 }
3334
Rafael Espindola15684b22009-04-24 12:40:33 +00003335 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003336}
3337
Nate Begemana09008b2009-10-19 02:17:23 +00003338/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3339/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003340static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3341 const X86Subtarget *Subtarget) {
3342 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003343 (VT.getSizeInBits() == 256 && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003344 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003345
Craig Topper0e2037b2012-01-20 05:53:00 +00003346 unsigned NumElts = VT.getVectorNumElements();
3347 unsigned NumLanes = VT.getSizeInBits()/128;
3348 unsigned NumLaneElts = NumElts/NumLanes;
3349
3350 // Do not handle 64-bit element shuffles with palignr.
3351 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003352 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003353
Craig Topper0e2037b2012-01-20 05:53:00 +00003354 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3355 unsigned i;
3356 for (i = 0; i != NumLaneElts; ++i) {
3357 if (Mask[i+l] >= 0)
3358 break;
3359 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003360
Craig Topper0e2037b2012-01-20 05:53:00 +00003361 // Lane is all undef, go to next lane
3362 if (i == NumLaneElts)
3363 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003364
Craig Topper0e2037b2012-01-20 05:53:00 +00003365 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003366
Craig Topper0e2037b2012-01-20 05:53:00 +00003367 // Make sure its in this lane in one of the sources
3368 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3369 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003370 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003371
3372 // If not lane 0, then we must match lane 0
3373 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3374 return false;
3375
3376 // Correct second source to be contiguous with first source
3377 if (Start >= (int)NumElts)
3378 Start -= NumElts - NumLaneElts;
3379
3380 // Make sure we're shifting in the right direction.
3381 if (Start <= (int)(i+l))
3382 return false;
3383
3384 Start -= i;
3385
3386 // Check the rest of the elements to see if they are consecutive.
3387 for (++i; i != NumLaneElts; ++i) {
3388 int Idx = Mask[i+l];
3389
3390 // Make sure its in this lane
3391 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3392 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3393 return false;
3394
3395 // If not lane 0, then we must match lane 0
3396 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3397 return false;
3398
3399 if (Idx >= (int)NumElts)
3400 Idx -= NumElts - NumLaneElts;
3401
3402 if (!isUndefOrEqual(Idx, Start+i))
3403 return false;
3404
3405 }
Nate Begemana09008b2009-10-19 02:17:23 +00003406 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003407
Nate Begemana09008b2009-10-19 02:17:23 +00003408 return true;
3409}
3410
Craig Topper1a7700a2012-01-19 08:19:12 +00003411/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3412/// the two vector operands have swapped position.
3413static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3414 unsigned NumElems) {
3415 for (unsigned i = 0; i != NumElems; ++i) {
3416 int idx = Mask[i];
3417 if (idx < 0)
3418 continue;
3419 else if (idx < (int)NumElems)
3420 Mask[i] = idx + NumElems;
3421 else
3422 Mask[i] = idx - NumElems;
3423 }
3424}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003425
Craig Topper1a7700a2012-01-19 08:19:12 +00003426/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3427/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3428/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3429/// reverse of what x86 shuffles want.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003430static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003431 bool Commuted = false) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003432 if (!HasFp256 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003433 return false;
3434
Craig Topper1a7700a2012-01-19 08:19:12 +00003435 unsigned NumElems = VT.getVectorNumElements();
3436 unsigned NumLanes = VT.getSizeInBits()/128;
3437 unsigned NumLaneElems = NumElems/NumLanes;
3438
3439 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003440 return false;
3441
3442 // VSHUFPSY divides the resulting vector into 4 chunks.
3443 // The sources are also splitted into 4 chunks, and each destination
3444 // chunk must come from a different source chunk.
3445 //
3446 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3447 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3448 //
3449 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3450 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3451 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003452 // VSHUFPDY divides the resulting vector into 4 chunks.
3453 // The sources are also splitted into 4 chunks, and each destination
3454 // chunk must come from a different source chunk.
3455 //
3456 // SRC1 => X3 X2 X1 X0
3457 // SRC2 => Y3 Y2 Y1 Y0
3458 //
3459 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3460 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003461 unsigned HalfLaneElems = NumLaneElems/2;
3462 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3463 for (unsigned i = 0; i != NumLaneElems; ++i) {
3464 int Idx = Mask[i+l];
3465 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3466 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3467 return false;
3468 // For VSHUFPSY, the mask of the second half must be the same as the
3469 // first but with the appropriate offsets. This works in the same way as
3470 // VPERMILPS works with masks.
3471 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3472 continue;
3473 if (!isUndefOrEqual(Idx, Mask[i]+l))
3474 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003475 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003476 }
3477
3478 return true;
3479}
3480
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003481/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3482/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003483static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003484 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003485 return false;
3486
Craig Topper7a9a28b2012-08-12 02:23:29 +00003487 unsigned NumElems = VT.getVectorNumElements();
3488
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003489 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003490 return false;
3491
Evan Cheng2064a2b2006-03-28 06:50:32 +00003492 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003493 return isUndefOrEqual(Mask[0], 6) &&
3494 isUndefOrEqual(Mask[1], 7) &&
3495 isUndefOrEqual(Mask[2], 2) &&
3496 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003497}
3498
Nate Begeman0b10b912009-11-07 23:17:15 +00003499/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3500/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3501/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003502static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003503 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003504 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003505
Craig Topper7a9a28b2012-08-12 02:23:29 +00003506 unsigned NumElems = VT.getVectorNumElements();
3507
Nate Begeman0b10b912009-11-07 23:17:15 +00003508 if (NumElems != 4)
3509 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003510
Craig Topperdd637ae2012-02-19 05:41:45 +00003511 return isUndefOrEqual(Mask[0], 2) &&
3512 isUndefOrEqual(Mask[1], 3) &&
3513 isUndefOrEqual(Mask[2], 2) &&
3514 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003515}
3516
Evan Cheng5ced1d82006-04-06 23:23:56 +00003517/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3518/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003519static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003520 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003521 return false;
3522
Craig Topperdd637ae2012-02-19 05:41:45 +00003523 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003524
Evan Cheng5ced1d82006-04-06 23:23:56 +00003525 if (NumElems != 2 && NumElems != 4)
3526 return false;
3527
Chad Rosier238ae312012-04-30 17:47:15 +00003528 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003529 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003530 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003531
Chad Rosier238ae312012-04-30 17:47:15 +00003532 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003533 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003534 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003535
3536 return true;
3537}
3538
Nate Begeman0b10b912009-11-07 23:17:15 +00003539/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3540/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003541static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003542 if (!VT.is128BitVector())
3543 return false;
3544
Craig Topperdd637ae2012-02-19 05:41:45 +00003545 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003546
Craig Topper7a9a28b2012-08-12 02:23:29 +00003547 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003548 return false;
3549
Chad Rosier238ae312012-04-30 17:47:15 +00003550 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003551 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003552 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003553
Chad Rosier238ae312012-04-30 17:47:15 +00003554 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3555 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003556 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003557
3558 return true;
3559}
3560
Elena Demikhovsky15963732012-06-26 08:04:10 +00003561//
3562// Some special combinations that can be optimized.
3563//
3564static
3565SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3566 SelectionDAG &DAG) {
3567 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003568 DebugLoc dl = SVOp->getDebugLoc();
3569
3570 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3571 return SDValue();
3572
3573 ArrayRef<int> Mask = SVOp->getMask();
3574
3575 // These are the special masks that may be optimized.
3576 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3577 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3578 bool MatchEvenMask = true;
3579 bool MatchOddMask = true;
3580 for (int i=0; i<8; ++i) {
3581 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3582 MatchEvenMask = false;
3583 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3584 MatchOddMask = false;
3585 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003586
Elena Demikhovsky32510202012-09-04 12:49:02 +00003587 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003588 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003589
Elena Demikhovsky15963732012-06-26 08:04:10 +00003590 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3591
Elena Demikhovsky32510202012-09-04 12:49:02 +00003592 SDValue Op0 = SVOp->getOperand(0);
3593 SDValue Op1 = SVOp->getOperand(1);
3594
3595 if (MatchEvenMask) {
3596 // Shift the second operand right to 32 bits.
3597 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3598 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3599 } else {
3600 // Shift the first operand left to 32 bits.
3601 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3602 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3603 }
3604 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3605 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003606}
3607
Evan Cheng0038e592006-03-28 00:39:58 +00003608/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3609/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003610static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003611 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003612 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003613
3614 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3615 "Unsupported vector type for unpckh");
3616
Craig Topper6347e862011-11-21 06:57:39 +00003617 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003618 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003619 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003620
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003621 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3622 // independently on 128-bit lanes.
3623 unsigned NumLanes = VT.getSizeInBits()/128;
3624 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003625
Craig Topper94438ba2011-12-16 08:06:31 +00003626 for (unsigned l = 0; l != NumLanes; ++l) {
3627 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3628 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003629 i += 2, ++j) {
3630 int BitI = Mask[i];
3631 int BitI1 = Mask[i+1];
3632 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003633 return false;
David Greenea20244d2011-03-02 17:23:43 +00003634 if (V2IsSplat) {
3635 if (!isUndefOrEqual(BitI1, NumElts))
3636 return false;
3637 } else {
3638 if (!isUndefOrEqual(BitI1, j + NumElts))
3639 return false;
3640 }
Evan Cheng39623da2006-04-20 08:58:49 +00003641 }
Evan Cheng0038e592006-03-28 00:39:58 +00003642 }
David Greenea20244d2011-03-02 17:23:43 +00003643
Evan Cheng0038e592006-03-28 00:39:58 +00003644 return true;
3645}
3646
Evan Cheng4fcb9222006-03-28 02:43:26 +00003647/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3648/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003649static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003650 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003651 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003652
3653 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3654 "Unsupported vector type for unpckh");
3655
Craig Topper6347e862011-11-21 06:57:39 +00003656 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003657 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003660 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3661 // independently on 128-bit lanes.
3662 unsigned NumLanes = VT.getSizeInBits()/128;
3663 unsigned NumLaneElts = NumElts/NumLanes;
3664
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003665 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003666 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3667 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003668 int BitI = Mask[i];
3669 int BitI1 = Mask[i+1];
3670 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003671 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003672 if (V2IsSplat) {
3673 if (isUndefOrEqual(BitI1, NumElts))
3674 return false;
3675 } else {
3676 if (!isUndefOrEqual(BitI1, j+NumElts))
3677 return false;
3678 }
Evan Cheng39623da2006-04-20 08:58:49 +00003679 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003680 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003681 return true;
3682}
3683
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003684/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3685/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3686/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003687static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003688 bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003689 unsigned NumElts = VT.getVectorNumElements();
3690
3691 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3692 "Unsupported vector type for unpckh");
3693
3694 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003695 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003696 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003697
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003698 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3699 // FIXME: Need a better way to get rid of this, there's no latency difference
3700 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3701 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003702 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003703 return false;
3704
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003705 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3706 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003707 unsigned NumLanes = VT.getSizeInBits()/128;
3708 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003709
Craig Topper94438ba2011-12-16 08:06:31 +00003710 for (unsigned l = 0; l != NumLanes; ++l) {
3711 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3712 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003713 i += 2, ++j) {
3714 int BitI = Mask[i];
3715 int BitI1 = Mask[i+1];
3716
3717 if (!isUndefOrEqual(BitI, j))
3718 return false;
3719 if (!isUndefOrEqual(BitI1, j))
3720 return false;
3721 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003722 }
David Greenea20244d2011-03-02 17:23:43 +00003723
Rafael Espindola15684b22009-04-24 12:40:33 +00003724 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003725}
3726
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003727/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3728/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3729/// <2, 2, 3, 3>
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003730static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003731 unsigned NumElts = VT.getVectorNumElements();
3732
3733 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3734 "Unsupported vector type for unpckh");
3735
3736 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003737 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003738 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003739
Craig Topper94438ba2011-12-16 08:06:31 +00003740 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3741 // independently on 128-bit lanes.
3742 unsigned NumLanes = VT.getSizeInBits()/128;
3743 unsigned NumLaneElts = NumElts/NumLanes;
3744
3745 for (unsigned l = 0; l != NumLanes; ++l) {
3746 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3747 i != (l+1)*NumLaneElts; i += 2, ++j) {
3748 int BitI = Mask[i];
3749 int BitI1 = Mask[i+1];
3750 if (!isUndefOrEqual(BitI, j))
3751 return false;
3752 if (!isUndefOrEqual(BitI1, j))
3753 return false;
3754 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003755 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003756 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003757}
3758
Evan Cheng017dcc62006-04-21 01:05:10 +00003759/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3760/// specifies a shuffle of elements that is suitable for input to MOVSS,
3761/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003762static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003763 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003764 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003765 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003766 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003767
Craig Topperc612d792012-01-02 09:17:37 +00003768 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003769
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003772
Craig Topperc612d792012-01-02 09:17:37 +00003773 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003775 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003776
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003777 return true;
3778}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003779
Craig Topper70b883b2011-11-28 10:14:51 +00003780/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003781/// as permutations between 128-bit chunks or halves. As an example: this
3782/// shuffle bellow:
3783/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3784/// The first half comes from the second half of V1 and the second half from the
3785/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003786static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3787 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003788 return false;
3789
3790 // The shuffle result is divided into half A and half B. In total the two
3791 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3792 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003793 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003794 bool MatchA = false, MatchB = false;
3795
3796 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003798 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3799 MatchA = true;
3800 break;
3801 }
3802 }
3803
3804 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003805 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003806 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3807 MatchB = true;
3808 break;
3809 }
3810 }
3811
3812 return MatchA && MatchB;
3813}
3814
Craig Topper70b883b2011-11-28 10:14:51 +00003815/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3816/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003817static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003818 EVT VT = SVOp->getValueType(0);
3819
Craig Topperc612d792012-01-02 09:17:37 +00003820 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003821
Craig Topperc612d792012-01-02 09:17:37 +00003822 unsigned FstHalf = 0, SndHalf = 0;
3823 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003824 if (SVOp->getMaskElt(i) > 0) {
3825 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3826 break;
3827 }
3828 }
Craig Topperc612d792012-01-02 09:17:37 +00003829 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003830 if (SVOp->getMaskElt(i) > 0) {
3831 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3832 break;
3833 }
3834 }
3835
3836 return (FstHalf | (SndHalf << 4));
3837}
3838
Craig Topper70b883b2011-11-28 10:14:51 +00003839/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003840/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3841/// Note that VPERMIL mask matching is different depending whether theunderlying
3842/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3843/// to the same elements of the low, but to the higher half of the source.
3844/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003845/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003846static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3847 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003848 return false;
3849
Craig Topperc612d792012-01-02 09:17:37 +00003850 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003851 // Only match 256-bit with 32/64-bit types
3852 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003853 return false;
3854
Craig Topperc612d792012-01-02 09:17:37 +00003855 unsigned NumLanes = VT.getSizeInBits()/128;
3856 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003857 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003858 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003859 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003860 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003861 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003862 continue;
3863 // VPERMILPS handling
3864 if (Mask[i] < 0)
3865 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003866 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003867 return false;
3868 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003869 }
3870
3871 return true;
3872}
3873
Craig Topper5aaffa82012-02-19 02:53:47 +00003874/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003875/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003876/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003877static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003879 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003880 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003881
3882 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003883 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003885
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003888
Craig Topperc612d792012-01-02 09:17:37 +00003889 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3891 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3892 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003893 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003894
Evan Cheng39623da2006-04-20 08:58:49 +00003895 return true;
3896}
3897
Evan Chengd9539472006-04-14 21:59:03 +00003898/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3899/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003900/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003901static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003902 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003903 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003904 return false;
3905
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003906 unsigned NumElems = VT.getVectorNumElements();
3907
3908 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3909 (VT.getSizeInBits() == 256 && NumElems != 8))
3910 return false;
3911
3912 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003913 for (unsigned i = 0; i != NumElems; i += 2)
3914 if (!isUndefOrEqual(Mask[i], i+1) ||
3915 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003917
3918 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003919}
3920
3921/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3922/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003923/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003924static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003925 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003926 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003927 return false;
3928
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003929 unsigned NumElems = VT.getVectorNumElements();
3930
3931 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3932 (VT.getSizeInBits() == 256 && NumElems != 8))
3933 return false;
3934
3935 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003936 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003937 if (!isUndefOrEqual(Mask[i], i) ||
3938 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003940
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003941 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003942}
3943
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003944/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3945/// specifies a shuffle of elements that is suitable for input to 256-bit
3946/// version of MOVDDUP.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003947static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3948 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00003949 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003950
Craig Topper7a9a28b2012-08-12 02:23:29 +00003951 unsigned NumElts = VT.getVectorNumElements();
3952 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003953 return false;
3954
Craig Topperc612d792012-01-02 09:17:37 +00003955 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003956 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003957 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003958 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003959 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003960 return false;
3961 return true;
3962}
3963
Evan Cheng0b457f02008-09-25 20:50:48 +00003964/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003965/// specifies a shuffle of elements that is suitable for input to 128-bit
3966/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003967static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003968 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003969 return false;
3970
Craig Topperc612d792012-01-02 09:17:37 +00003971 unsigned e = VT.getVectorNumElements() / 2;
3972 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003973 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003974 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003975 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003976 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003977 return false;
3978 return true;
3979}
3980
David Greenec38a03e2011-02-03 15:50:00 +00003981/// isVEXTRACTF128Index - Return true if the specified
3982/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3983/// suitable for input to VEXTRACTF128.
3984bool X86::isVEXTRACTF128Index(SDNode *N) {
3985 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3986 return false;
3987
3988 // The index should be aligned on a 128-bit boundary.
3989 uint64_t Index =
3990 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3991
3992 unsigned VL = N->getValueType(0).getVectorNumElements();
3993 unsigned VBits = N->getValueType(0).getSizeInBits();
3994 unsigned ElSize = VBits / VL;
3995 bool Result = (Index * ElSize) % 128 == 0;
3996
3997 return Result;
3998}
3999
David Greeneccacdc12011-02-04 16:08:29 +00004000/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4001/// operand specifies a subvector insert that is suitable for input to
4002/// VINSERTF128.
4003bool X86::isVINSERTF128Index(SDNode *N) {
4004 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4005 return false;
4006
4007 // The index should be aligned on a 128-bit boundary.
4008 uint64_t Index =
4009 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4010
4011 unsigned VL = N->getValueType(0).getVectorNumElements();
4012 unsigned VBits = N->getValueType(0).getSizeInBits();
4013 unsigned ElSize = VBits / VL;
4014 bool Result = (Index * ElSize) % 128 == 0;
4015
4016 return Result;
4017}
4018
Evan Cheng63d33002006-03-22 08:01:21 +00004019/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004020/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004021/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004022static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004023 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004024
Craig Topper1a7700a2012-01-19 08:19:12 +00004025 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4026 "Unsupported vector type for PSHUF/SHUFP");
4027
4028 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4029 // independently on 128-bit lanes.
4030 unsigned NumElts = VT.getVectorNumElements();
4031 unsigned NumLanes = VT.getSizeInBits()/128;
4032 unsigned NumLaneElts = NumElts/NumLanes;
4033
4034 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4035 "Only supports 2 or 4 elements per lane");
4036
4037 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004038 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004039 for (unsigned i = 0; i != NumElts; ++i) {
4040 int Elt = N->getMaskElt(i);
4041 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004042 Elt &= NumLaneElts - 1;
4043 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004044 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004045 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004046
Evan Cheng63d33002006-03-22 08:01:21 +00004047 return Mask;
4048}
4049
Evan Cheng506d3df2006-03-29 23:07:14 +00004050/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004051/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004052static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004053 EVT VT = N->getValueType(0);
4054
4055 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4056 "Unsupported vector type for PSHUFHW");
4057
4058 unsigned NumElts = VT.getVectorNumElements();
4059
Evan Cheng506d3df2006-03-29 23:07:14 +00004060 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004061 for (unsigned l = 0; l != NumElts; l += 8) {
4062 // 8 nodes per lane, but we only care about the last 4.
4063 for (unsigned i = 0; i < 4; ++i) {
4064 int Elt = N->getMaskElt(l+i+4);
4065 if (Elt < 0) continue;
4066 Elt &= 0x3; // only 2-bits.
4067 Mask |= Elt << (i * 2);
4068 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004069 }
Craig Topper6b28d352012-05-03 07:12:59 +00004070
Evan Cheng506d3df2006-03-29 23:07:14 +00004071 return Mask;
4072}
4073
4074/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004075/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004076static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004077 EVT VT = N->getValueType(0);
4078
4079 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4080 "Unsupported vector type for PSHUFHW");
4081
4082 unsigned NumElts = VT.getVectorNumElements();
4083
Evan Cheng506d3df2006-03-29 23:07:14 +00004084 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004085 for (unsigned l = 0; l != NumElts; l += 8) {
4086 // 8 nodes per lane, but we only care about the first 4.
4087 for (unsigned i = 0; i < 4; ++i) {
4088 int Elt = N->getMaskElt(l+i);
4089 if (Elt < 0) continue;
4090 Elt &= 0x3; // only 2-bits
4091 Mask |= Elt << (i * 2);
4092 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004093 }
Craig Topper6b28d352012-05-03 07:12:59 +00004094
Evan Cheng506d3df2006-03-29 23:07:14 +00004095 return Mask;
4096}
4097
Nate Begemana09008b2009-10-19 02:17:23 +00004098/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4099/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004100static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4101 EVT VT = SVOp->getValueType(0);
4102 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004103
Craig Topper0e2037b2012-01-20 05:53:00 +00004104 unsigned NumElts = VT.getVectorNumElements();
4105 unsigned NumLanes = VT.getSizeInBits()/128;
4106 unsigned NumLaneElts = NumElts/NumLanes;
4107
4108 int Val = 0;
4109 unsigned i;
4110 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004111 Val = SVOp->getMaskElt(i);
4112 if (Val >= 0)
4113 break;
4114 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004115 if (Val >= (int)NumElts)
4116 Val -= NumElts - NumLaneElts;
4117
Eli Friedman63f8dde2011-07-25 21:36:45 +00004118 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004119 return (Val - i) * EltSize;
4120}
4121
David Greenec38a03e2011-02-03 15:50:00 +00004122/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4123/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4124/// instructions.
4125unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4126 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4127 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4128
4129 uint64_t Index =
4130 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4131
4132 EVT VecVT = N->getOperand(0).getValueType();
4133 EVT ElVT = VecVT.getVectorElementType();
4134
4135 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004136 return Index / NumElemsPerChunk;
4137}
4138
David Greeneccacdc12011-02-04 16:08:29 +00004139/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4140/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4141/// instructions.
4142unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4143 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4144 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4145
4146 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004147 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004148
4149 EVT VecVT = N->getValueType(0);
4150 EVT ElVT = VecVT.getVectorElementType();
4151
4152 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004153 return Index / NumElemsPerChunk;
4154}
4155
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004156/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4157/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4158/// Handles 256-bit.
4159static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4160 EVT VT = N->getValueType(0);
4161
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004162 unsigned NumElts = VT.getVectorNumElements();
4163
Craig Topper095c5282012-04-15 23:48:57 +00004164 assert((VT.is256BitVector() && NumElts == 4) &&
4165 "Unsupported vector type for VPERMQ/VPERMPD");
4166
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004167 unsigned Mask = 0;
4168 for (unsigned i = 0; i != NumElts; ++i) {
4169 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004170 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004171 continue;
4172 Mask |= Elt << (i*2);
4173 }
4174
4175 return Mask;
4176}
Evan Cheng37b73872009-07-30 08:33:02 +00004177/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4178/// constant +0.0.
4179bool X86::isZeroNode(SDValue Elt) {
4180 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004181 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004182 (isa<ConstantFPSDNode>(Elt) &&
4183 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4184}
4185
Nate Begeman9008ca62009-04-27 18:41:29 +00004186/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4187/// their permute mask.
4188static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4189 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004190 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004193
Nate Begeman5a5ca152009-04-29 05:20:52 +00004194 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004195 int Idx = SVOp->getMaskElt(i);
4196 if (Idx >= 0) {
4197 if (Idx < (int)NumElems)
4198 Idx += NumElems;
4199 else
4200 Idx -= NumElems;
4201 }
4202 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004203 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4205 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206}
4207
Evan Cheng533a0aa2006-04-19 20:35:22 +00004208/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4209/// match movhlps. The lower half elements should come from upper half of
4210/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004211/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004212static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004213 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004214 return false;
4215 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004216 return false;
4217 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004218 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004219 return false;
4220 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004221 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004222 return false;
4223 return true;
4224}
4225
Evan Cheng5ced1d82006-04-06 23:23:56 +00004226/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004227/// is promoted to a vector. It also returns the LoadSDNode by reference if
4228/// required.
4229static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004230 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4231 return false;
4232 N = N->getOperand(0).getNode();
4233 if (!ISD::isNON_EXTLoad(N))
4234 return false;
4235 if (LD)
4236 *LD = cast<LoadSDNode>(N);
4237 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004238}
4239
Dan Gohman65fd6562011-11-03 21:49:52 +00004240// Test whether the given value is a vector value which will be legalized
4241// into a load.
4242static bool WillBeConstantPoolLoad(SDNode *N) {
4243 if (N->getOpcode() != ISD::BUILD_VECTOR)
4244 return false;
4245
4246 // Check for any non-constant elements.
4247 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4248 switch (N->getOperand(i).getNode()->getOpcode()) {
4249 case ISD::UNDEF:
4250 case ISD::ConstantFP:
4251 case ISD::Constant:
4252 break;
4253 default:
4254 return false;
4255 }
4256
4257 // Vectors of all-zeros and all-ones are materialized with special
4258 // instructions rather than being loaded.
4259 return !ISD::isBuildVectorAllZeros(N) &&
4260 !ISD::isBuildVectorAllOnes(N);
4261}
4262
Evan Cheng533a0aa2006-04-19 20:35:22 +00004263/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4264/// match movlp{s|d}. The lower half elements should come from lower half of
4265/// V1 (and in order), and the upper half elements should come from the upper
4266/// half of V2 (and in order). And since V1 will become the source of the
4267/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004268static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004269 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004270 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004271 return false;
4272
Evan Cheng466685d2006-10-09 20:57:25 +00004273 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004274 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004275 // Is V2 is a vector load, don't do this transformation. We will try to use
4276 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004277 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004278 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004279
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004280 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Evan Cheng533a0aa2006-04-19 20:35:22 +00004282 if (NumElems != 2 && NumElems != 4)
4283 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004284 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004285 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004286 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004287 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004288 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004289 return false;
4290 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004291}
4292
Evan Cheng39623da2006-04-20 08:58:49 +00004293/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4294/// all the same.
4295static bool isSplatVector(SDNode *N) {
4296 if (N->getOpcode() != ISD::BUILD_VECTOR)
4297 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004298
Dan Gohman475871a2008-07-27 21:46:04 +00004299 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004300 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4301 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004302 return false;
4303 return true;
4304}
4305
Evan Cheng213d2cf2007-05-17 18:45:50 +00004306/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004307/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004308/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004309static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue V1 = N->getOperand(0);
4311 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004312 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4313 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004315 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004317 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4318 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004319 if (Opc != ISD::BUILD_VECTOR ||
4320 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 return false;
4322 } else if (Idx >= 0) {
4323 unsigned Opc = V1.getOpcode();
4324 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4325 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004326 if (Opc != ISD::BUILD_VECTOR ||
4327 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004328 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004329 }
4330 }
4331 return true;
4332}
4333
4334/// getZeroVector - Returns a vector of specified type with all zero elements.
4335///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004336static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004337 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004338 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004339 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004340
Dale Johannesen0488fb62010-09-30 23:57:10 +00004341 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004342 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004343 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004344 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004345 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004346 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4347 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4348 } else { // SSE1
4349 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4350 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4351 }
Craig Topper9d352402012-04-23 07:24:41 +00004352 } else if (Size == 256) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004353 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004354 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4355 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4357 } else {
4358 // 256-bit logic and arithmetic instructions in AVX are all
4359 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4360 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4361 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4362 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4363 }
Craig Topper9d352402012-04-23 07:24:41 +00004364 } else
4365 llvm_unreachable("Unexpected vector type");
4366
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004367 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004368}
4369
Chris Lattner8a594482007-11-25 00:24:49 +00004370/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004371/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4372/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4373/// Then bitcast to their original type, ensuring they get CSE'd.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004374static SDValue getOnesVector(EVT VT, bool HasInt256, SelectionDAG &DAG,
Craig Topper745a86b2011-11-19 22:34:59 +00004375 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004376 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004377 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004378
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004380 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004381 if (Size == 256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004382 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004383 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4384 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4385 } else { // AVX
4386 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004387 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004388 }
Craig Topper9d352402012-04-23 07:24:41 +00004389 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004390 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004391 } else
4392 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004393
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004394 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004395}
4396
Evan Cheng39623da2006-04-20 08:58:49 +00004397/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4398/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004399static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004400 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004401 if (Mask[i] > (int)NumElems) {
4402 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004403 }
Evan Cheng39623da2006-04-20 08:58:49 +00004404 }
Evan Cheng39623da2006-04-20 08:58:49 +00004405}
4406
Evan Cheng017dcc62006-04-21 01:05:10 +00004407/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4408/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004409static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 SDValue V2) {
4411 unsigned NumElems = VT.getVectorNumElements();
4412 SmallVector<int, 8> Mask;
4413 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004414 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 Mask.push_back(i);
4416 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004417}
4418
Nate Begeman9008ca62009-04-27 18:41:29 +00004419/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004420static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 SDValue V2) {
4422 unsigned NumElems = VT.getVectorNumElements();
4423 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004424 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 Mask.push_back(i);
4426 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004427 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004429}
4430
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004432static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 SDValue V2) {
4434 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004436 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 Mask.push_back(i + Half);
4438 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004439 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004441}
4442
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004443// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004444// a generic shuffle instruction because the target has no such instructions.
4445// Generate shuffles which repeat i16 and i8 several times until they can be
4446// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004447static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004448 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004450 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004451
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 while (NumElems > 4) {
4453 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004454 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004456 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 EltNo -= NumElems/2;
4458 }
4459 NumElems >>= 1;
4460 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 return V;
4462}
Eric Christopherfd179292009-08-27 18:07:15 +00004463
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004464/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4465static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4466 EVT VT = V.getValueType();
4467 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004468 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004469
Craig Topper9d352402012-04-23 07:24:41 +00004470 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004471 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004472 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004473 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4474 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004475 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004476 // To use VPERMILPS to splat scalars, the second half of indicies must
4477 // refer to the higher part, which is a duplication of the lower one,
4478 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004479 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4480 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004481
4482 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4483 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4484 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004485 } else
4486 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004487
4488 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4489}
4490
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004491/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004492static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4493 EVT SrcVT = SV->getValueType(0);
4494 SDValue V1 = SV->getOperand(0);
4495 DebugLoc dl = SV->getDebugLoc();
4496
4497 int EltNo = SV->getSplatIndex();
4498 int NumElems = SrcVT.getVectorNumElements();
4499 unsigned Size = SrcVT.getSizeInBits();
4500
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004501 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4502 "Unknown how to promote splat for type");
4503
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004504 // Extract the 128-bit part containing the splat element and update
4505 // the splat element index when it refers to the higher register.
4506 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004507 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4508 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004509 EltNo -= NumElems/2;
4510 }
4511
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004512 // All i16 and i8 vector types can't be used directly by a generic shuffle
4513 // instruction because the target has no such instruction. Generate shuffles
4514 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004515 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004516 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004517 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004518 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004519
4520 // Recreate the 256-bit vector and place the same 128-bit vector
4521 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004522 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004523 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004524 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004525 }
4526
4527 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004528}
4529
Evan Chengba05f722006-04-21 23:03:30 +00004530/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004531/// vector of zero or undef vector. This produces a shuffle where the low
4532/// element of V2 is swizzled into the zero/undef vector, landing at element
4533/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004534static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004535 bool IsZero,
4536 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004537 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004538 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004539 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004540 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 unsigned NumElems = VT.getVectorNumElements();
4542 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004543 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 // If this is the insertion idx, put the low elt of V2 here.
4545 MaskVec.push_back(i == Idx ? NumElems : i);
4546 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004547}
4548
Craig Toppera1ffc682012-03-20 06:42:26 +00004549/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4550/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004551/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004552static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004553 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004554 unsigned NumElems = VT.getVectorNumElements();
4555 SDValue ImmN;
4556
Craig Topper89f4e662012-03-20 07:17:59 +00004557 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004558 switch(N->getOpcode()) {
4559 case X86ISD::SHUFP:
4560 ImmN = N->getOperand(N->getNumOperands()-1);
4561 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4562 break;
4563 case X86ISD::UNPCKH:
4564 DecodeUNPCKHMask(VT, Mask);
4565 break;
4566 case X86ISD::UNPCKL:
4567 DecodeUNPCKLMask(VT, Mask);
4568 break;
4569 case X86ISD::MOVHLPS:
4570 DecodeMOVHLPSMask(NumElems, Mask);
4571 break;
4572 case X86ISD::MOVLHPS:
4573 DecodeMOVLHPSMask(NumElems, Mask);
4574 break;
4575 case X86ISD::PSHUFD:
4576 case X86ISD::VPERMILP:
4577 ImmN = N->getOperand(N->getNumOperands()-1);
4578 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004579 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004580 break;
4581 case X86ISD::PSHUFHW:
4582 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004583 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004584 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004585 break;
4586 case X86ISD::PSHUFLW:
4587 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004588 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004589 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004590 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004591 case X86ISD::VPERMI:
4592 ImmN = N->getOperand(N->getNumOperands()-1);
4593 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4594 IsUnary = true;
4595 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004596 case X86ISD::MOVSS:
4597 case X86ISD::MOVSD: {
4598 // The index 0 always comes from the first element of the second source,
4599 // this is why MOVSS and MOVSD are used in the first place. The other
4600 // elements come from the other positions of the first source vector
4601 Mask.push_back(NumElems);
4602 for (unsigned i = 1; i != NumElems; ++i) {
4603 Mask.push_back(i);
4604 }
4605 break;
4606 }
4607 case X86ISD::VPERM2X128:
4608 ImmN = N->getOperand(N->getNumOperands()-1);
4609 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004610 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004611 break;
4612 case X86ISD::MOVDDUP:
4613 case X86ISD::MOVLHPD:
4614 case X86ISD::MOVLPD:
4615 case X86ISD::MOVLPS:
4616 case X86ISD::MOVSHDUP:
4617 case X86ISD::MOVSLDUP:
4618 case X86ISD::PALIGN:
4619 // Not yet implemented
4620 return false;
4621 default: llvm_unreachable("unknown target shuffle node");
4622 }
4623
4624 return true;
4625}
4626
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4628/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004629static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004630 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004631 if (Depth == 6)
4632 return SDValue(); // Limit search depth.
4633
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 SDValue V = SDValue(N, 0);
4635 EVT VT = V.getValueType();
4636 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637
4638 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4639 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004640 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004641
Craig Topper3d092db2012-03-21 02:14:01 +00004642 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 return DAG.getUNDEF(VT.getVectorElementType());
4644
Craig Topperd156dc12012-02-06 07:17:51 +00004645 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004646 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4647 : SV->getOperand(1);
4648 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004649 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650
4651 // Recurse into target specific vector shuffles to find scalars.
4652 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004653 MVT ShufVT = V.getValueType().getSimpleVT();
4654 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004655 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004656 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004657
Craig Topperd978c542012-05-06 19:46:21 +00004658 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004659 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004660
Craig Topper3d092db2012-03-21 02:14:01 +00004661 int Elt = ShuffleMask[Index];
4662 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004663 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004664
Craig Topper3d092db2012-03-21 02:14:01 +00004665 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004666 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004667 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004668 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004669 }
4670
4671 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004672 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004673 V = V.getOperand(0);
4674 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004675 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004676
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004677 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004678 return SDValue();
4679 }
4680
4681 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4682 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004683 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004684
4685 if (V.getOpcode() == ISD::BUILD_VECTOR)
4686 return V.getOperand(Index);
4687
4688 return SDValue();
4689}
4690
4691/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4692/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004693/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004694static
Craig Topper3d092db2012-03-21 02:14:01 +00004695unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004696 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004697 unsigned i;
4698 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004700 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004701 if (!(Elt.getNode() &&
4702 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4703 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004704 }
4705
4706 return i;
4707}
4708
Craig Topper3d092db2012-03-21 02:14:01 +00004709/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4710/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004711/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4712static
Craig Topper3d092db2012-03-21 02:14:01 +00004713bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4714 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4715 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004716 bool SeenV1 = false;
4717 bool SeenV2 = false;
4718
Craig Topper3d092db2012-03-21 02:14:01 +00004719 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004720 int Idx = SVOp->getMaskElt(i);
4721 // Ignore undef indicies
4722 if (Idx < 0)
4723 continue;
4724
Craig Topper3d092db2012-03-21 02:14:01 +00004725 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004726 SeenV1 = true;
4727 else
4728 SeenV2 = true;
4729
4730 // Only accept consecutive elements from the same vector
4731 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4732 return false;
4733 }
4734
4735 OpNum = SeenV1 ? 0 : 1;
4736 return true;
4737}
4738
4739/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4740/// logical left shift of a vector.
4741static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4742 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4743 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4744 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4745 false /* check zeros from right */, DAG);
4746 unsigned OpSrc;
4747
4748 if (!NumZeros)
4749 return false;
4750
4751 // Considering the elements in the mask that are not consecutive zeros,
4752 // check if they consecutively come from only one of the source vectors.
4753 //
4754 // V1 = {X, A, B, C} 0
4755 // \ \ \ /
4756 // vector_shuffle V1, V2 <1, 2, 3, X>
4757 //
4758 if (!isShuffleMaskConsecutive(SVOp,
4759 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004760 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004761 NumZeros, // Where to start looking in the src vector
4762 NumElems, // Number of elements in vector
4763 OpSrc)) // Which source operand ?
4764 return false;
4765
4766 isLeft = false;
4767 ShAmt = NumZeros;
4768 ShVal = SVOp->getOperand(OpSrc);
4769 return true;
4770}
4771
4772/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4773/// logical left shift of a vector.
4774static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4775 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4776 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4777 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4778 true /* check zeros from left */, DAG);
4779 unsigned OpSrc;
4780
4781 if (!NumZeros)
4782 return false;
4783
4784 // Considering the elements in the mask that are not consecutive zeros,
4785 // check if they consecutively come from only one of the source vectors.
4786 //
4787 // 0 { A, B, X, X } = V2
4788 // / \ / /
4789 // vector_shuffle V1, V2 <X, X, 4, 5>
4790 //
4791 if (!isShuffleMaskConsecutive(SVOp,
4792 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004793 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004794 0, // Where to start looking in the src vector
4795 NumElems, // Number of elements in vector
4796 OpSrc)) // Which source operand ?
4797 return false;
4798
4799 isLeft = true;
4800 ShAmt = NumZeros;
4801 ShVal = SVOp->getOperand(OpSrc);
4802 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004803}
4804
4805/// isVectorShift - Returns true if the shuffle can be implemented as a
4806/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004807static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004808 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004809 // Although the logic below support any bitwidth size, there are no
4810 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004811 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004812 return false;
4813
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004814 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4815 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4816 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004817
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004818 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004819}
4820
Evan Chengc78d3b42006-04-24 18:01:45 +00004821/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4822///
Dan Gohman475871a2008-07-27 21:46:04 +00004823static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004824 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004825 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004826 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004827 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004828 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004829 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004830
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004831 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004832 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004833 bool First = true;
4834 for (unsigned i = 0; i < 16; ++i) {
4835 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4836 if (ThisIsNonZero && First) {
4837 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004838 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004839 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004841 First = false;
4842 }
4843
4844 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004845 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004846 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4847 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004848 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004850 }
4851 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4853 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4854 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004855 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004857 } else
4858 ThisElt = LastElt;
4859
Gabor Greifba36cb52008-08-28 21:40:38 +00004860 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004862 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004863 }
4864 }
4865
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004866 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004867}
4868
Bill Wendlinga348c562007-03-22 18:42:45 +00004869/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004870///
Dan Gohman475871a2008-07-27 21:46:04 +00004871static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004872 unsigned NumNonZero, unsigned NumZero,
4873 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004874 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004875 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004876 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004877 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004878
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004881 bool First = true;
4882 for (unsigned i = 0; i < 8; ++i) {
4883 bool isNonZero = (NonZeros & (1 << i)) != 0;
4884 if (isNonZero) {
4885 if (First) {
4886 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004887 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004888 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004890 First = false;
4891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004892 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004894 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004895 }
4896 }
4897
4898 return V;
4899}
4900
Evan Chengf26ffe92008-05-29 08:22:04 +00004901/// getVShift - Return a vector logical shift node.
4902///
Owen Andersone50ed302009-08-10 22:56:29 +00004903static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 unsigned NumBits, SelectionDAG &DAG,
4905 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004906 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004907 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004908 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004909 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4910 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004911 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004912 DAG.getConstant(NumBits,
4913 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004914}
4915
Dan Gohman475871a2008-07-27 21:46:04 +00004916SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004917X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004918 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919
Evan Chengc3630942009-12-09 21:00:30 +00004920 // Check if the scalar load can be widened into a vector load. And if
4921 // the address is "base + cst" see if the cst can be "absorbed" into
4922 // the shuffle mask.
4923 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4924 SDValue Ptr = LD->getBasePtr();
4925 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4926 return SDValue();
4927 EVT PVT = LD->getValueType(0);
4928 if (PVT != MVT::i32 && PVT != MVT::f32)
4929 return SDValue();
4930
4931 int FI = -1;
4932 int64_t Offset = 0;
4933 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4934 FI = FINode->getIndex();
4935 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004936 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004937 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4938 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4939 Offset = Ptr.getConstantOperandVal(1);
4940 Ptr = Ptr.getOperand(0);
4941 } else {
4942 return SDValue();
4943 }
4944
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004945 // FIXME: 256-bit vector instructions don't require a strict alignment,
4946 // improve this code to support it better.
4947 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004948 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004949 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004951 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004952 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004953 // Can't change the alignment. FIXME: It's possible to compute
4954 // the exact stack offset and reference FI + adjust offset instead.
4955 // If someone *really* cares about this. That's the way to implement it.
4956 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004957 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004958 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004959 }
4960 }
4961
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004962 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004963 // Ptr + (Offset & ~15).
4964 if (Offset < 0)
4965 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004966 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004967 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004968 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004969 if (StartOffset)
4970 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4971 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4972
4973 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004974 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004975
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004976 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4977 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004978 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004979 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004980
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004981 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004982 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004983 Mask.push_back(EltNo);
4984
Craig Toppercc3000632012-01-30 07:50:31 +00004985 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004986 }
4987
4988 return SDValue();
4989}
4990
Michael J. Spencerec38de22010-10-10 22:04:20 +00004991/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4992/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004993/// load which has the same value as a build_vector whose operands are 'elts'.
4994///
4995/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004996///
Nate Begeman1449f292010-03-24 22:19:06 +00004997/// FIXME: we'd also like to handle the case where the last elements are zero
4998/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4999/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005000static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005001 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005002 EVT EltVT = VT.getVectorElementType();
5003 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005004
Nate Begemanfdea31a2010-03-24 20:49:50 +00005005 LoadSDNode *LDBase = NULL;
5006 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005007
Nate Begeman1449f292010-03-24 22:19:06 +00005008 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005009 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005010 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005011 for (unsigned i = 0; i < NumElems; ++i) {
5012 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005013
Nate Begemanfdea31a2010-03-24 20:49:50 +00005014 if (!Elt.getNode() ||
5015 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5016 return SDValue();
5017 if (!LDBase) {
5018 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5019 return SDValue();
5020 LDBase = cast<LoadSDNode>(Elt.getNode());
5021 LastLoadedElt = i;
5022 continue;
5023 }
5024 if (Elt.getOpcode() == ISD::UNDEF)
5025 continue;
5026
5027 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5028 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5029 return SDValue();
5030 LastLoadedElt = i;
5031 }
Nate Begeman1449f292010-03-24 22:19:06 +00005032
5033 // If we have found an entire vector of loads and undefs, then return a large
5034 // load of the entire vector width starting at the base pointer. If we found
5035 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005036 if (LastLoadedElt == NumElems - 1) {
5037 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005038 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005039 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005040 LDBase->isVolatile(), LDBase->isNonTemporal(),
5041 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005042 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005043 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005044 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005045 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005046 }
5047 if (NumElems == 4 && LastLoadedElt == 1 &&
5048 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005049 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5050 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005051 SDValue ResNode =
5052 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5053 LDBase->getPointerInfo(),
5054 LDBase->getAlignment(),
5055 false/*isVolatile*/, true/*ReadMem*/,
5056 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005057
5058 // Make sure the newly-created LOAD is in the same position as LDBase in
5059 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5060 // update uses of LDBase's output chain to use the TokenFactor.
5061 if (LDBase->hasAnyUseOfValue(1)) {
5062 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5063 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5064 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5065 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5066 SDValue(ResNode.getNode(), 1));
5067 }
5068
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005069 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005070 }
5071 return SDValue();
5072}
5073
Nadav Rotem9d68b062012-04-08 12:54:54 +00005074/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5075/// to generate a splat value for the following cases:
5076/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005077/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005078/// a scalar load, or a constant.
5079/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005080/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005081SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005082X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005083 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005084 return SDValue();
5085
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005086 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005087 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005088
Craig Topper5da8a802012-05-04 05:49:51 +00005089 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5090 "Unsupported vector type for broadcast.");
5091
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005092 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005093 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005094
Nadav Rotem9d68b062012-04-08 12:54:54 +00005095 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005096 default:
5097 // Unknown pattern found.
5098 return SDValue();
5099
5100 case ISD::BUILD_VECTOR: {
5101 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005102 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005103 return SDValue();
5104
Nadav Rotem9d68b062012-04-08 12:54:54 +00005105 Ld = Op.getOperand(0);
5106 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5107 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005108
5109 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005110 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005111 // Constants may have multiple users.
5112 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005113 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005114 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005115 }
5116
5117 case ISD::VECTOR_SHUFFLE: {
5118 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5119
5120 // Shuffles must have a splat mask where the first element is
5121 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005122 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005123 return SDValue();
5124
5125 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005126 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005127 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5128
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005129 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005130 return SDValue();
5131
5132 // Use the register form of the broadcast instruction available on AVX2.
5133 if (VT.is256BitVector())
5134 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5135 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5136 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005137
5138 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005139 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005140 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005141
5142 // The scalar_to_vector node and the suspected
5143 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005144 // Constants may have multiple users.
5145 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005146 return SDValue();
5147 break;
5148 }
5149 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005150
Craig Topper7a9a28b2012-08-12 02:23:29 +00005151 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005152
5153 // Handle the broadcasting a single constant scalar from the constant pool
5154 // into a vector. On Sandybridge it is still better to load a constant vector
5155 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005156 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005157 EVT CVT = Ld.getValueType();
5158 assert(!CVT.isVector() && "Must not broadcast a vector type");
5159 unsigned ScalarSize = CVT.getSizeInBits();
5160
Craig Topper5da8a802012-05-04 05:49:51 +00005161 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005162 const Constant *C = 0;
5163 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5164 C = CI->getConstantIntValue();
5165 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5166 C = CF->getConstantFPValue();
5167
5168 assert(C && "Invalid constant type");
5169
Nadav Rotem154819d2012-04-09 07:45:58 +00005170 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005171 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005172 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005173 MachinePointerInfo::getConstantPool(),
5174 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005175
Nadav Rotem9d68b062012-04-08 12:54:54 +00005176 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5177 }
5178 }
5179
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005180 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005181 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5182
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005183 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005184 if (!IsLoad && Subtarget->hasInt256() &&
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005185 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5186 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5187
5188 // The scalar source must be a normal load.
5189 if (!IsLoad)
5190 return SDValue();
5191
Craig Topper5da8a802012-05-04 05:49:51 +00005192 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005193 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005194
Craig Toppera9376332012-01-10 08:23:59 +00005195 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005196 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005197 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005198 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005199 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005200 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005201
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005202 // Unsupported broadcast.
5203 return SDValue();
5204}
5205
Evan Chengc3630942009-12-09 21:00:30 +00005206SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005207X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5208 EVT VT = Op.getValueType();
5209
5210 // Skip if insert_vec_elt is not supported.
5211 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5212 return SDValue();
5213
5214 DebugLoc DL = Op.getDebugLoc();
5215 unsigned NumElems = Op.getNumOperands();
5216
5217 SDValue VecIn1;
5218 SDValue VecIn2;
5219 SmallVector<unsigned, 4> InsertIndices;
5220 SmallVector<int, 8> Mask(NumElems, -1);
5221
5222 for (unsigned i = 0; i != NumElems; ++i) {
5223 unsigned Opc = Op.getOperand(i).getOpcode();
5224
5225 if (Opc == ISD::UNDEF)
5226 continue;
5227
5228 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5229 // Quit if more than 1 elements need inserting.
5230 if (InsertIndices.size() > 1)
5231 return SDValue();
5232
5233 InsertIndices.push_back(i);
5234 continue;
5235 }
5236
5237 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5238 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5239
5240 // Quit if extracted from vector of different type.
5241 if (ExtractedFromVec.getValueType() != VT)
5242 return SDValue();
5243
5244 // Quit if non-constant index.
5245 if (!isa<ConstantSDNode>(ExtIdx))
5246 return SDValue();
5247
5248 if (VecIn1.getNode() == 0)
5249 VecIn1 = ExtractedFromVec;
5250 else if (VecIn1 != ExtractedFromVec) {
5251 if (VecIn2.getNode() == 0)
5252 VecIn2 = ExtractedFromVec;
5253 else if (VecIn2 != ExtractedFromVec)
5254 // Quit if more than 2 vectors to shuffle
5255 return SDValue();
5256 }
5257
5258 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5259
5260 if (ExtractedFromVec == VecIn1)
5261 Mask[i] = Idx;
5262 else if (ExtractedFromVec == VecIn2)
5263 Mask[i] = Idx + NumElems;
5264 }
5265
5266 if (VecIn1.getNode() == 0)
5267 return SDValue();
5268
5269 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5270 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5271 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5272 unsigned Idx = InsertIndices[i];
5273 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5274 DAG.getIntPtrConstant(Idx));
5275 }
5276
5277 return NV;
5278}
5279
5280SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005281X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005282 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005283
David Greenef125a292011-02-08 19:04:41 +00005284 EVT VT = Op.getValueType();
5285 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005286 unsigned NumElems = Op.getNumOperands();
5287
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005288 // Vectors containing all zeros can be matched by pxor and xorps later
5289 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5290 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5291 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005292 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005293 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005295 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005296 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005298 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005299 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5300 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005301 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005302 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005303 return Op;
5304
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005305 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005306 }
5307
Nadav Rotem154819d2012-04-09 07:45:58 +00005308 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005309 if (Broadcast.getNode())
5310 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005311
Owen Andersone50ed302009-08-10 22:56:29 +00005312 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314 unsigned NumZero = 0;
5315 unsigned NumNonZero = 0;
5316 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005317 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005318 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005319 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005320 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005321 if (Elt.getOpcode() == ISD::UNDEF)
5322 continue;
5323 Values.insert(Elt);
5324 if (Elt.getOpcode() != ISD::Constant &&
5325 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005326 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005327 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005328 NumZero++;
5329 else {
5330 NonZeros |= (1 << i);
5331 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 }
5333 }
5334
Chris Lattner97a2a562010-08-26 05:24:29 +00005335 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5336 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005337 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338
Chris Lattner67f453a2008-03-09 05:42:06 +00005339 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005340 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005343
Chris Lattner62098042008-03-09 01:05:04 +00005344 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5345 // the value are obviously zero, truncate the value to i32 and do the
5346 // insertion that way. Only do this if the value is non-constant or if the
5347 // value is a constant being inserted into element 0. It is cheaper to do
5348 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005350 (!IsAllConstants || Idx == 0)) {
5351 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005352 // Handle SSE only.
5353 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5354 EVT VecVT = MVT::v4i32;
5355 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Chris Lattner62098042008-03-09 01:05:04 +00005357 // Truncate the value (which may itself be a constant) to i32, and
5358 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005360 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005361 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattner62098042008-03-09 01:05:04 +00005363 // Now we have our 32-bit value zero extended in the low element of
5364 // a vector. If Idx != 0, swizzle it into place.
5365 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005366 SmallVector<int, 4> Mask;
5367 Mask.push_back(Idx);
5368 for (unsigned i = 1; i != VecElts; ++i)
5369 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005370 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005372 }
Craig Topper07a27622012-01-22 03:07:48 +00005373 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005374 }
5375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Chris Lattner19f79692008-03-08 22:59:52 +00005377 // If we have a constant or non-constant insertion into the low element of
5378 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5379 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005380 // depending on what the source datatype is.
5381 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005382 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005383 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005384
5385 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005387 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005388 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005389 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5390 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005391 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005392 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005393 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5394 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005395 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005396 }
5397
5398 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005400 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005401 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005402 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005403 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005404 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005405 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005406 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005407 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005408 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005409 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005410 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005411
5412 // Is it a vector logical left shift?
5413 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005414 X86::isZeroNode(Op.getOperand(0)) &&
5415 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005416 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005417 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005418 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005419 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005420 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005423 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005424 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425
Chris Lattner19f79692008-03-08 22:59:52 +00005426 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5427 // is a non-constant being inserted into an element other than the low one,
5428 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5429 // movd/movss) to move this into the low element, then shuffle it into
5430 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005432 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005435 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005436 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005437 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005438 MaskVec.push_back(i == Idx ? 0 : 1);
5439 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005440 }
5441 }
5442
Chris Lattner67f453a2008-03-09 05:42:06 +00005443 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005444 if (Values.size() == 1) {
5445 if (EVTBits == 32) {
5446 // Instead of a shuffle like this:
5447 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5448 // Check if it's possible to issue this instead.
5449 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5450 unsigned Idx = CountTrailingZeros_32(NonZeros);
5451 SDValue Item = Op.getOperand(Idx);
5452 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5453 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5454 }
Dan Gohman475871a2008-07-27 21:46:04 +00005455 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005457
Dan Gohmana3941172007-07-24 22:55:08 +00005458 // A vector full of immediates; various special cases are already
5459 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005460 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005461 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005462
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005463 // For AVX-length vectors, build the individual 128-bit pieces and use
5464 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005465 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005466 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005467 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005468 V.push_back(Op.getOperand(i));
5469
5470 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5471
5472 // Build both the lower and upper subvector.
5473 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5474 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5475 NumElems/2);
5476
5477 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005478 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005479 }
5480
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005481 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005482 if (EVTBits == 64) {
5483 if (NumNonZero == 1) {
5484 // One half is zero or undef.
5485 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005486 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005487 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005488 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005489 }
Dan Gohman475871a2008-07-27 21:46:04 +00005490 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005491 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005492
5493 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005494 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005495 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005496 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005497 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005498 }
5499
Bill Wendling826f36f2007-03-28 00:57:11 +00005500 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005502 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005503 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005504 }
5505
5506 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005507 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508 if (NumElems == 4 && NumZero > 0) {
5509 for (unsigned i = 0; i < 4; ++i) {
5510 bool isZero = !(NonZeros & (1 << i));
5511 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005512 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005513 else
Dale Johannesenace16102009-02-03 19:33:06 +00005514 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005515 }
5516
5517 for (unsigned i = 0; i < 2; ++i) {
5518 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5519 default: break;
5520 case 0:
5521 V[i] = V[i*2]; // Must be a zero vector.
5522 break;
5523 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005525 break;
5526 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005527 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005528 break;
5529 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005530 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005531 break;
5532 }
5533 }
5534
Benjamin Kramer9c683542012-01-30 15:16:21 +00005535 bool Reverse1 = (NonZeros & 0x3) == 2;
5536 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5537 int MaskVec[] = {
5538 Reverse1 ? 1 : 0,
5539 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005540 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5541 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005542 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544 }
5545
Craig Topper7a9a28b2012-08-12 02:23:29 +00005546 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005547 // Check for a build vector of consecutive loads.
5548 for (unsigned i = 0; i < NumElems; ++i)
5549 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005550
Nate Begemanfdea31a2010-03-24 20:49:50 +00005551 // Check for elements which are consecutive loads.
5552 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5553 if (LD.getNode())
5554 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005555
Michael Liaofacace82012-10-19 17:15:18 +00005556 // Check for a build vector from mostly shuffle plus few inserting.
5557 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5558 if (Sh.getNode())
5559 return Sh;
5560
Michael J. Spencerec38de22010-10-10 22:04:20 +00005561 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005562 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005563 SDValue Result;
5564 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5565 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5566 else
5567 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005568
Chris Lattner24faf612010-08-28 17:59:08 +00005569 for (unsigned i = 1; i < NumElems; ++i) {
5570 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5571 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005572 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005573 }
5574 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005575 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005576
Chris Lattner6e80e442010-08-28 17:15:43 +00005577 // Otherwise, expand into a number of unpckl*, start by extending each of
5578 // our (non-undef) elements to the full vector width with the element in the
5579 // bottom slot of the vector (which generates no code for SSE).
5580 for (unsigned i = 0; i < NumElems; ++i) {
5581 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5582 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5583 else
5584 V[i] = DAG.getUNDEF(VT);
5585 }
5586
5587 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005588 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5589 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5590 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005591 unsigned EltStride = NumElems >> 1;
5592 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005593 for (unsigned i = 0; i < EltStride; ++i) {
5594 // If V[i+EltStride] is undef and this is the first round of mixing,
5595 // then it is safe to just drop this shuffle: V[i] is already in the
5596 // right place, the one element (since it's the first round) being
5597 // inserted as undef can be dropped. This isn't safe for successive
5598 // rounds because they will permute elements within both vectors.
5599 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5600 EltStride == NumElems/2)
5601 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005602
Chris Lattner6e80e442010-08-28 17:15:43 +00005603 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005604 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005605 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005606 }
5607 return V[0];
5608 }
Dan Gohman475871a2008-07-27 21:46:04 +00005609 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005610}
5611
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005612// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5613// to create 256-bit vectors from two other 128-bit ones.
5614static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5615 DebugLoc dl = Op.getDebugLoc();
5616 EVT ResVT = Op.getValueType();
5617
Craig Topper7a9a28b2012-08-12 02:23:29 +00005618 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005619
5620 SDValue V1 = Op.getOperand(0);
5621 SDValue V2 = Op.getOperand(1);
5622 unsigned NumElems = ResVT.getVectorNumElements();
5623
Craig Topper4c7972d2012-04-22 18:15:59 +00005624 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005625}
5626
Craig Topper55b24052012-09-11 06:15:32 +00005627static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005628 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005629
5630 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5631 // from two other 128-bit ones.
5632 return LowerAVXCONCAT_VECTORS(Op, DAG);
5633}
5634
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005635// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005636static SDValue
5637LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5638 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005639 SDValue V1 = SVOp->getOperand(0);
5640 SDValue V2 = SVOp->getOperand(1);
5641 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005642 EVT VT = SVOp->getValueType(0);
5643 EVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00005644 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005645
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005646 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
5647 return SDValue();
5648 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005649 return SDValue();
5650
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005651 // Check the mask for BLEND and build the value.
5652 unsigned MaskValue = 0;
5653 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
5654 unsigned NumLanes = (NumElems-1)/8 + 1;
5655 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00005656
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005657 // Blend for v16i16 should be symetric for the both lanes.
5658 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00005659
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005660 int SndLaneEltIdx = (NumLanes == 2) ?
5661 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005662 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005663
5664 if ((EltIdx == -1 || EltIdx == (int)i) &&
5665 (SndLaneEltIdx == -1 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
5666 continue;
5667
5668 if (((unsigned)EltIdx == (i + NumElems)) &&
5669 (SndLaneEltIdx == -1 ||
5670 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
5671 MaskValue |= (1<<i);
5672 else
Craig Topper1842ba02012-04-23 06:38:28 +00005673 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005674 }
5675
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005676 // Convert i32 vectors to floating point if it is not AVX2.
5677 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
5678 EVT BlendVT = VT;
5679 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
5680 BlendVT = EVT::getVectorVT(*DAG.getContext(),
5681 EVT::getFloatingPointVT(EltVT.getSizeInBits()),
5682 NumElems);
5683 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
5684 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
5685 }
5686
5687 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
5688 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00005689 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005690}
5691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692// v8i16 shuffles - Prefer shuffles in the following order:
5693// 1. [all] pshuflw, pshufhw, optional move
5694// 2. [ssse3] 1 x pshufb
5695// 3. [ssse3] 2 x pshufb + 1 x por
5696// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005697static SDValue
5698LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5699 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005700 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005701 SDValue V1 = SVOp->getOperand(0);
5702 SDValue V2 = SVOp->getOperand(1);
5703 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005705
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 // Determine if more than 1 of the words in each of the low and high quadwords
5707 // of the result come from the same quadword of one of the two inputs. Undef
5708 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005709 unsigned LoQuad[] = { 0, 0, 0, 0 };
5710 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005711 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005713 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 MaskVals.push_back(EltIdx);
5716 if (EltIdx < 0) {
5717 ++Quad[0];
5718 ++Quad[1];
5719 ++Quad[2];
5720 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005721 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 }
5723 ++Quad[EltIdx / 4];
5724 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005725 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005726
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005728 unsigned MaxQuad = 1;
5729 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 if (LoQuad[i] > MaxQuad) {
5731 BestLoQuad = i;
5732 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005733 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005734 }
5735
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005737 MaxQuad = 1;
5738 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 if (HiQuad[i] > MaxQuad) {
5740 BestHiQuad = i;
5741 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005742 }
5743 }
5744
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005746 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 // single pshufb instruction is necessary. If There are more than 2 input
5748 // quads, disable the next transformation since it does not help SSSE3.
5749 bool V1Used = InputQuads[0] || InputQuads[1];
5750 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005751 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005753 BestLoQuad = InputQuads[0] ? 0 : 1;
5754 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 }
5756 if (InputQuads.count() > 2) {
5757 BestLoQuad = -1;
5758 BestHiQuad = -1;
5759 }
5760 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5763 // the shuffle mask. If a quad is scored as -1, that means that it contains
5764 // words from all 4 input quadwords.
5765 SDValue NewV;
5766 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005767 int MaskV[] = {
5768 BestLoQuad < 0 ? 0 : BestLoQuad,
5769 BestHiQuad < 0 ? 1 : BestHiQuad
5770 };
Eric Christopherfd179292009-08-27 18:07:15 +00005771 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005772 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5773 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5774 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005775
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5777 // source words for the shuffle, to aid later transformations.
5778 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005779 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005780 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005782 if (idx != (int)i)
5783 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005785 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 AllWordsInNewV = false;
5787 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005788 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005789
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5791 if (AllWordsInNewV) {
5792 for (int i = 0; i != 8; ++i) {
5793 int idx = MaskVals[i];
5794 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005795 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005796 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 if ((idx != i) && idx < 4)
5798 pshufhw = false;
5799 if ((idx != i) && idx > 3)
5800 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005801 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 V1 = NewV;
5803 V2Used = false;
5804 BestLoQuad = 0;
5805 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005806 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005807
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5809 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005810 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005811 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5812 unsigned TargetMask = 0;
5813 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005815 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5816 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5817 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005818 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005819 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005820 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005821 }
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // If we have SSSE3, and all words of the result are from 1 input vector,
5824 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5825 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005826 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005828
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005830 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // mask, and elements that come from V1 in the V2 mask, so that the two
5832 // results can be OR'd together.
5833 bool TwoInputs = V1Used && V2Used;
5834 for (unsigned i = 0; i != 8; ++i) {
5835 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005836 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5837 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5838 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5839 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005841 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005842 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005843 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005846 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005847
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 // Calculate the shuffle mask for the second input, shuffle it, and
5849 // OR it with the first shuffled input.
5850 pshufbMask.clear();
5851 for (unsigned i = 0; i != 8; ++i) {
5852 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005853 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5854 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5855 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5856 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005858 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005859 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005860 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 MVT::v16i8, &pshufbMask[0], 16));
5862 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005863 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 }
5865
5866 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5867 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005868 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005870 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 for (int i = 0; i != 4; ++i) {
5872 int idx = MaskVals[i];
5873 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 InOrder.set(i);
5875 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005876 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 }
5879 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005881 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005882
Craig Topperdd637ae2012-02-19 05:41:45 +00005883 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5884 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005885 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005886 NewV.getOperand(0),
5887 getShufflePSHUFLWImmediate(SVOp), DAG);
5888 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 }
Eric Christopherfd179292009-08-27 18:07:15 +00005890
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5892 // and update MaskVals with the new element order.
5893 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005894 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 for (unsigned i = 4; i != 8; ++i) {
5896 int idx = MaskVals[i];
5897 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005898 InOrder.set(i);
5899 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005900 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005902 }
5903 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005905 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005906
Craig Topperdd637ae2012-02-19 05:41:45 +00005907 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5908 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005909 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005910 NewV.getOperand(0),
5911 getShufflePSHUFHWImmediate(SVOp), DAG);
5912 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005913 }
Eric Christopherfd179292009-08-27 18:07:15 +00005914
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 // In case BestHi & BestLo were both -1, which means each quadword has a word
5916 // from each of the four input quadwords, calculate the InOrder bitvector now
5917 // before falling through to the insert/extract cleanup.
5918 if (BestLoQuad == -1 && BestHiQuad == -1) {
5919 NewV = V1;
5920 for (int i = 0; i != 8; ++i)
5921 if (MaskVals[i] < 0 || MaskVals[i] == i)
5922 InOrder.set(i);
5923 }
Eric Christopherfd179292009-08-27 18:07:15 +00005924
Nate Begemanb9a47b82009-02-23 08:49:38 +00005925 // The other elements are put in the right place using pextrw and pinsrw.
5926 for (unsigned i = 0; i != 8; ++i) {
5927 if (InOrder[i])
5928 continue;
5929 int EltIdx = MaskVals[i];
5930 if (EltIdx < 0)
5931 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005932 SDValue ExtOp = (EltIdx < 8) ?
5933 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5934 DAG.getIntPtrConstant(EltIdx)) :
5935 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005936 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005938 DAG.getIntPtrConstant(i));
5939 }
5940 return NewV;
5941}
5942
5943// v16i8 shuffles - Prefer shuffles in the following order:
5944// 1. [ssse3] 1 x pshufb
5945// 2. [ssse3] 2 x pshufb + 1 x por
5946// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5947static
Nate Begeman9008ca62009-04-27 18:41:29 +00005948SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005949 SelectionDAG &DAG,
5950 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005951 SDValue V1 = SVOp->getOperand(0);
5952 SDValue V2 = SVOp->getOperand(1);
5953 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005954 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005955
Nate Begemanb9a47b82009-02-23 08:49:38 +00005956 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005957 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005958 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005959
Nate Begemanb9a47b82009-02-23 08:49:38 +00005960 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005961 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005962 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Nate Begemanb9a47b82009-02-23 08:49:38 +00005964 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005965 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005966 //
5967 // Otherwise, we have elements from both input vectors, and must zero out
5968 // elements that come from V2 in the first mask, and V1 in the second mask
5969 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005970 for (unsigned i = 0; i != 16; ++i) {
5971 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005972 if (EltIdx < 0 || EltIdx >= 16)
5973 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005975 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005976 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005977 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005978 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00005979
5980 // As PSHUFB will zero elements with negative indices, it's safe to ignore
5981 // the 2nd operand if it's undefined or zero.
5982 if (V2.getOpcode() == ISD::UNDEF ||
5983 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005984 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005985
Nate Begemanb9a47b82009-02-23 08:49:38 +00005986 // Calculate the shuffle mask for the second input, shuffle it, and
5987 // OR it with the first shuffled input.
5988 pshufbMask.clear();
5989 for (unsigned i = 0; i != 16; ++i) {
5990 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005991 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005992 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005993 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005995 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 MVT::v16i8, &pshufbMask[0], 16));
5997 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005998 }
Eric Christopherfd179292009-08-27 18:07:15 +00005999
Nate Begemanb9a47b82009-02-23 08:49:38 +00006000 // No SSSE3 - Calculate in place words and then fix all out of place words
6001 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6002 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006003 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6004 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006005 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006006 for (int i = 0; i != 8; ++i) {
6007 int Elt0 = MaskVals[i*2];
6008 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006009
Nate Begemanb9a47b82009-02-23 08:49:38 +00006010 // This word of the result is all undef, skip it.
6011 if (Elt0 < 0 && Elt1 < 0)
6012 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006013
Nate Begemanb9a47b82009-02-23 08:49:38 +00006014 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006015 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006016 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006017
Nate Begemanb9a47b82009-02-23 08:49:38 +00006018 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6019 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6020 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006021
6022 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6023 // using a single extract together, load it and store it.
6024 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006026 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006027 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006028 DAG.getIntPtrConstant(i));
6029 continue;
6030 }
6031
Nate Begemanb9a47b82009-02-23 08:49:38 +00006032 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006033 // source byte is not also odd, shift the extracted word left 8 bits
6034 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006035 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006037 DAG.getIntPtrConstant(Elt1 / 2));
6038 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006040 DAG.getConstant(8,
6041 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006042 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006043 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6044 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006045 }
6046 // If Elt0 is defined, extract it from the appropriate source. If the
6047 // source byte is not also even, shift the extracted word right 8 bits. If
6048 // Elt1 was also defined, OR the extracted values together before
6049 // inserting them in the result.
6050 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006052 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6053 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006055 DAG.getConstant(8,
6056 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006057 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006058 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6059 DAG.getConstant(0x00FF, MVT::i16));
6060 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006061 : InsElt0;
6062 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006064 DAG.getIntPtrConstant(i));
6065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006066 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006067}
6068
Elena Demikhovsky41789462012-09-06 12:42:01 +00006069// v32i8 shuffles - Translate to VPSHUFB if possible.
6070static
6071SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006072 const X86Subtarget *Subtarget,
6073 SelectionDAG &DAG) {
Elena Demikhovsky41789462012-09-06 12:42:01 +00006074 EVT VT = SVOp->getValueType(0);
6075 SDValue V1 = SVOp->getOperand(0);
6076 SDValue V2 = SVOp->getOperand(1);
6077 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006078 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006079
6080 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006081 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6082 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006083
Michael Liao471b9172012-10-03 23:43:52 +00006084 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006085 // (1) one of input vector is undefined or zeroinitializer.
6086 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6087 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006088 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006089 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006090 return SDValue();
6091
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006092 if (V1IsAllZero && !V2IsAllZero) {
6093 CommuteVectorShuffleMask(MaskVals, 32);
6094 V1 = V2;
6095 }
6096 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006097 for (unsigned i = 0; i != 32; i++) {
6098 int EltIdx = MaskVals[i];
6099 if (EltIdx < 0 || EltIdx >= 32)
6100 EltIdx = 0x80;
6101 else {
6102 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6103 // Cross lane is not allowed.
6104 return SDValue();
6105 EltIdx &= 0xf;
6106 }
6107 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6108 }
6109 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6110 DAG.getNode(ISD::BUILD_VECTOR, dl,
6111 MVT::v32i8, &pshufbMask[0], 32));
6112}
6113
Evan Cheng7a831ce2007-12-15 03:00:47 +00006114/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006115/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006116/// done when every pair / quad of shuffle mask elements point to elements in
6117/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006118/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006119static
Nate Begeman9008ca62009-04-27 18:41:29 +00006120SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006121 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006122 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006124 MVT NewVT;
6125 unsigned Scale;
6126 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006127 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006128 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6129 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6130 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6131 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6132 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6133 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006134 }
6135
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006137 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006139 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006140 int EltIdx = SVOp->getMaskElt(i+j);
6141 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006142 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006143 if (StartIdx < 0)
6144 StartIdx = (EltIdx / Scale);
6145 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006146 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006147 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006148 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006149 }
6150
Craig Topper11ac1f82012-05-04 04:08:44 +00006151 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6152 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006154}
6155
Evan Chengd880b972008-05-09 21:53:03 +00006156/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006157///
Owen Andersone50ed302009-08-10 22:56:29 +00006158static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006159 SDValue SrcOp, SelectionDAG &DAG,
6160 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006161 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006162 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006163 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006164 LD = dyn_cast<LoadSDNode>(SrcOp);
6165 if (!LD) {
6166 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6167 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006168 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006169 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006170 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006171 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006172 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006173 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006174 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006175 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006176 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6177 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6178 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006179 SrcOp.getOperand(0)
6180 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006181 }
6182 }
6183 }
6184
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006185 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006186 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006187 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006188 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006189}
6190
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006191/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6192/// which could not be matched by any known target speficic shuffle
6193static SDValue
6194LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006195
6196 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6197 if (NewOp.getNode())
6198 return NewOp;
6199
Craig Topper8f35c132012-01-20 09:29:03 +00006200 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006201
Craig Topper8f35c132012-01-20 09:29:03 +00006202 unsigned NumElems = VT.getVectorNumElements();
6203 unsigned NumLaneElems = NumElems / 2;
6204
Craig Topper8f35c132012-01-20 09:29:03 +00006205 DebugLoc dl = SVOp->getDebugLoc();
6206 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006207 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006208 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006209
Craig Topper9a2b6e12012-04-06 07:45:23 +00006210 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006211 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006212 // Build a shuffle mask for the output, discovering on the fly which
6213 // input vectors to use as shuffle operands (recorded in InputUsed).
6214 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006215 // out with UseBuildVector set.
6216 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006217 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006218 unsigned LaneStart = l * NumLaneElems;
6219 for (unsigned i = 0; i != NumLaneElems; ++i) {
6220 // The mask element. This indexes into the input.
6221 int Idx = SVOp->getMaskElt(i+LaneStart);
6222 if (Idx < 0) {
6223 // the mask element does not index into any input vector.
6224 Mask.push_back(-1);
6225 continue;
6226 }
Craig Topper8f35c132012-01-20 09:29:03 +00006227
Craig Topper9a2b6e12012-04-06 07:45:23 +00006228 // The input vector this mask element indexes into.
6229 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006230
Craig Topper9a2b6e12012-04-06 07:45:23 +00006231 // Turn the index into an offset from the start of the input vector.
6232 Idx -= Input * NumLaneElems;
6233
6234 // Find or create a shuffle vector operand to hold this input.
6235 unsigned OpNo;
6236 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6237 if (InputUsed[OpNo] == Input)
6238 // This input vector is already an operand.
6239 break;
6240 if (InputUsed[OpNo] < 0) {
6241 // Create a new operand for this input vector.
6242 InputUsed[OpNo] = Input;
6243 break;
6244 }
6245 }
6246
6247 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006248 // More than two input vectors used! Give up on trying to create a
6249 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6250 UseBuildVector = true;
6251 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006252 }
6253
6254 // Add the mask index for the new shuffle vector.
6255 Mask.push_back(Idx + OpNo * NumLaneElems);
6256 }
6257
Craig Topper8ae97ba2012-05-21 06:40:16 +00006258 if (UseBuildVector) {
6259 SmallVector<SDValue, 16> SVOps;
6260 for (unsigned i = 0; i != NumLaneElems; ++i) {
6261 // The mask element. This indexes into the input.
6262 int Idx = SVOp->getMaskElt(i+LaneStart);
6263 if (Idx < 0) {
6264 SVOps.push_back(DAG.getUNDEF(EltVT));
6265 continue;
6266 }
6267
6268 // The input vector this mask element indexes into.
6269 int Input = Idx / NumElems;
6270
6271 // Turn the index into an offset from the start of the input vector.
6272 Idx -= Input * NumElems;
6273
6274 // Extract the vector element by hand.
6275 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6276 SVOp->getOperand(Input),
6277 DAG.getIntPtrConstant(Idx)));
6278 }
6279
6280 // Construct the output using a BUILD_VECTOR.
6281 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6282 SVOps.size());
6283 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006284 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006285 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006286 } else {
6287 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006288 (InputUsed[0] % 2) * NumLaneElems,
6289 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006290 // If only one input was used, use an undefined vector for the other.
6291 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6292 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006293 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006294 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006295 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006296 }
6297
6298 Mask.clear();
6299 }
Craig Topper8f35c132012-01-20 09:29:03 +00006300
6301 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006302 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006303}
6304
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006305/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6306/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006307static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006308LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006309 SDValue V1 = SVOp->getOperand(0);
6310 SDValue V2 = SVOp->getOperand(1);
6311 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006312 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006313
Craig Topper7a9a28b2012-08-12 02:23:29 +00006314 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006315
Benjamin Kramer9c683542012-01-30 15:16:21 +00006316 std::pair<int, int> Locs[4];
6317 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006318 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006319
Evan Chengace3c172008-07-22 21:13:36 +00006320 unsigned NumHi = 0;
6321 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006322 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006323 int Idx = PermMask[i];
6324 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006325 Locs[i] = std::make_pair(-1, -1);
6326 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006327 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6328 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006329 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006330 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006331 NumLo++;
6332 } else {
6333 Locs[i] = std::make_pair(1, NumHi);
6334 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006335 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006336 NumHi++;
6337 }
6338 }
6339 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006340
Evan Chengace3c172008-07-22 21:13:36 +00006341 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006342 // If no more than two elements come from either vector. This can be
6343 // implemented with two shuffles. First shuffle gather the elements.
6344 // The second shuffle, which takes the first shuffle as both of its
6345 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006346 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006347
Benjamin Kramer9c683542012-01-30 15:16:21 +00006348 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006349
Benjamin Kramer9c683542012-01-30 15:16:21 +00006350 for (unsigned i = 0; i != 4; ++i)
6351 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006352 unsigned Idx = (i < 2) ? 0 : 4;
6353 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006354 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006355 }
Evan Chengace3c172008-07-22 21:13:36 +00006356
Nate Begeman9008ca62009-04-27 18:41:29 +00006357 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006358 }
6359
6360 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006361 // Otherwise, we must have three elements from one vector, call it X, and
6362 // one element from the other, call it Y. First, use a shufps to build an
6363 // intermediate vector with the one element from Y and the element from X
6364 // that will be in the same half in the final destination (the indexes don't
6365 // matter). Then, use a shufps to build the final vector, taking the half
6366 // containing the element from Y from the intermediate, and the other half
6367 // from X.
6368 if (NumHi == 3) {
6369 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006370 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006371 std::swap(V1, V2);
6372 }
6373
6374 // Find the element from V2.
6375 unsigned HiIndex;
6376 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006377 int Val = PermMask[HiIndex];
6378 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006379 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006380 if (Val >= 4)
6381 break;
6382 }
6383
Nate Begeman9008ca62009-04-27 18:41:29 +00006384 Mask1[0] = PermMask[HiIndex];
6385 Mask1[1] = -1;
6386 Mask1[2] = PermMask[HiIndex^1];
6387 Mask1[3] = -1;
6388 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006389
6390 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006391 Mask1[0] = PermMask[0];
6392 Mask1[1] = PermMask[1];
6393 Mask1[2] = HiIndex & 1 ? 6 : 4;
6394 Mask1[3] = HiIndex & 1 ? 4 : 6;
6395 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006396 }
Craig Topper69947b92012-04-23 06:57:04 +00006397
6398 Mask1[0] = HiIndex & 1 ? 2 : 0;
6399 Mask1[1] = HiIndex & 1 ? 0 : 2;
6400 Mask1[2] = PermMask[2];
6401 Mask1[3] = PermMask[3];
6402 if (Mask1[2] >= 0)
6403 Mask1[2] += 4;
6404 if (Mask1[3] >= 0)
6405 Mask1[3] += 4;
6406 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006407 }
6408
6409 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006410 int LoMask[] = { -1, -1, -1, -1 };
6411 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006412
Benjamin Kramer9c683542012-01-30 15:16:21 +00006413 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006414 unsigned MaskIdx = 0;
6415 unsigned LoIdx = 0;
6416 unsigned HiIdx = 2;
6417 for (unsigned i = 0; i != 4; ++i) {
6418 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006419 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006420 MaskIdx = 1;
6421 LoIdx = 0;
6422 HiIdx = 2;
6423 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006424 int Idx = PermMask[i];
6425 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006426 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006427 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006428 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006429 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006430 LoIdx++;
6431 } else {
6432 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006433 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006434 HiIdx++;
6435 }
6436 }
6437
Nate Begeman9008ca62009-04-27 18:41:29 +00006438 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6439 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006440 int MaskOps[] = { -1, -1, -1, -1 };
6441 for (unsigned i = 0; i != 4; ++i)
6442 if (Locs[i].first != -1)
6443 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006444 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006445}
6446
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006447static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006448 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006449 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006450
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006451 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6452 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006453 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6454 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6455 // BUILD_VECTOR (load), undef
6456 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006457
6458 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006459}
6460
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006461static
Evan Cheng835580f2010-10-07 20:50:20 +00006462SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6463 EVT VT = Op.getValueType();
6464
6465 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006466 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6467 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006468 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6469 V1, DAG));
6470}
6471
6472static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006473SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006474 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006475 SDValue V1 = Op.getOperand(0);
6476 SDValue V2 = Op.getOperand(1);
6477 EVT VT = Op.getValueType();
6478
6479 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6480
Craig Topper1accb7e2012-01-10 06:54:16 +00006481 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006482 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6483
Evan Cheng0899f5c2011-08-31 02:05:24 +00006484 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6485 return DAG.getNode(ISD::BITCAST, dl, VT,
6486 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6487 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6488 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006489}
6490
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006491static
6492SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6493 SDValue V1 = Op.getOperand(0);
6494 SDValue V2 = Op.getOperand(1);
6495 EVT VT = Op.getValueType();
6496
6497 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6498 "unsupported shuffle type");
6499
6500 if (V2.getOpcode() == ISD::UNDEF)
6501 V2 = V1;
6502
6503 // v4i32 or v4f32
6504 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6505}
6506
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006507static
Craig Topper1accb7e2012-01-10 06:54:16 +00006508SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006509 SDValue V1 = Op.getOperand(0);
6510 SDValue V2 = Op.getOperand(1);
6511 EVT VT = Op.getValueType();
6512 unsigned NumElems = VT.getVectorNumElements();
6513
6514 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6515 // operand of these instructions is only memory, so check if there's a
6516 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6517 // same masks.
6518 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006519
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006520 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006521 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006522 CanFoldLoad = true;
6523
6524 // When V1 is a load, it can be folded later into a store in isel, example:
6525 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6526 // turns into:
6527 // (MOVLPSmr addr:$src1, VR128:$src2)
6528 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006529 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006530 CanFoldLoad = true;
6531
Dan Gohman65fd6562011-11-03 21:49:52 +00006532 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006533 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006534 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006535 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6536
6537 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006538 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006539 if (SVOp->getMaskElt(1) != -1)
6540 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006541 }
6542
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006543 // movl and movlp will both match v2i64, but v2i64 is never matched by
6544 // movl earlier because we make it strict to avoid messing with the movlp load
6545 // folding logic (see the code above getMOVLP call). Match it here then,
6546 // this is horrible, but will stay like this until we move all shuffle
6547 // matching to x86 specific nodes. Note that for the 1st condition all
6548 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006549 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006550 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6551 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006552 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006553 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006554 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006555 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006556
6557 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6558
6559 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006560 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006561 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006562}
6563
Michael Liaod9d09602012-10-23 17:34:00 +00006564// Reduce a vector shuffle to zext.
6565SDValue
6566X86TargetLowering::lowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
6567 // PMOVZX is only available from SSE41.
6568 if (!Subtarget->hasSSE41())
6569 return SDValue();
6570
6571 EVT VT = Op.getValueType();
6572
6573 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006574 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00006575 return SDValue();
6576
6577 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6578 DebugLoc DL = Op.getDebugLoc();
6579 SDValue V1 = Op.getOperand(0);
6580 SDValue V2 = Op.getOperand(1);
6581 unsigned NumElems = VT.getVectorNumElements();
6582
6583 // Extending is an unary operation and the element type of the source vector
6584 // won't be equal to or larger than i64.
6585 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
6586 VT.getVectorElementType() == MVT::i64)
6587 return SDValue();
6588
6589 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
6590 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00006591 while ((1U << Shift) < NumElems) {
6592 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00006593 break;
6594 Shift += 1;
6595 // The maximal ratio is 8, i.e. from i8 to i64.
6596 if (Shift > 3)
6597 return SDValue();
6598 }
6599
6600 // Check the shuffle mask.
6601 unsigned Mask = (1U << Shift) - 1;
6602 for (unsigned i = 0; i != NumElems; ++i) {
6603 int EltIdx = SVOp->getMaskElt(i);
6604 if ((i & Mask) != 0 && EltIdx != -1)
6605 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00006606 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00006607 return SDValue();
6608 }
6609
6610 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
6611 EVT NeVT = EVT::getIntegerVT(*DAG.getContext(), NBits);
6612 EVT NVT = EVT::getVectorVT(*DAG.getContext(), NeVT, NumElems >> Shift);
6613
6614 if (!isTypeLegal(NVT))
6615 return SDValue();
6616
6617 // Simplify the operand as it's prepared to be fed into shuffle.
6618 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
6619 if (V1.getOpcode() == ISD::BITCAST &&
6620 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
6621 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
6622 V1.getOperand(0)
6623 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
6624 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
6625 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00006626 ConstantSDNode *CIdx =
6627 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00006628 // If it's foldable, i.e. normal load with single use, we will let code
6629 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00006630 if (CIdx && CIdx->getZExtValue() == 0 &&
6631 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse()))
Michael Liaod9d09602012-10-23 17:34:00 +00006632 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
6633 }
6634
6635 return DAG.getNode(ISD::BITCAST, DL, VT,
6636 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
6637}
6638
Nadav Rotem154819d2012-04-09 07:45:58 +00006639SDValue
6640X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006641 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6642 EVT VT = Op.getValueType();
6643 DebugLoc dl = Op.getDebugLoc();
6644 SDValue V1 = Op.getOperand(0);
6645 SDValue V2 = Op.getOperand(1);
6646
6647 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006648 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006649
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006650 // Handle splat operations
6651 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006652 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006653 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006654
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006655 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006656 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006657 if (Broadcast.getNode())
6658 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006659
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006660 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006661 if ((Size == 128 && NumElem <= 4) ||
Jakub Staszakd642baf2012-11-26 19:24:31 +00006662 (Size == 256 && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006663 return SDValue();
6664
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006665 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006666 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006667 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006668
Michael Liaod9d09602012-10-23 17:34:00 +00006669 // Check integer expanding shuffles.
6670 SDValue NewOp = lowerVectorIntExtend(Op, DAG);
6671 if (NewOp.getNode())
6672 return NewOp;
6673
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006674 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6675 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006676 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6677 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006678 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6679 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006680 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006681 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006682 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006683 // FIXME: Figure out a cleaner way to do this.
6684 // Try to make use of movq to zero out the top part.
6685 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6686 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6687 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006688 EVT NewVT = NewOp.getValueType();
6689 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6690 NewVT, true, false))
6691 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006692 DAG, Subtarget, dl);
6693 }
6694 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6695 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006696 if (NewOp.getNode()) {
6697 EVT NewVT = NewOp.getValueType();
6698 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6699 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6700 DAG, Subtarget, dl);
6701 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006702 }
6703 }
6704 return SDValue();
6705}
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006708X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006710 SDValue V1 = Op.getOperand(0);
6711 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006712 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006713 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006714 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006715 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006716 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006717 bool V1IsSplat = false;
6718 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006719 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006720 bool HasFp256 = Subtarget->hasFp256();
6721 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006722 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling67658342012-10-09 07:45:08 +00006723 bool OptForSize = MF.getFunction()->getFnAttributes().
6724 hasAttribute(Attributes::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725
Craig Topper3426a3e2011-11-14 06:46:21 +00006726 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006727
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006728 if (V1IsUndef && V2IsUndef)
6729 return DAG.getUNDEF(VT);
6730
6731 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006732
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006733 // Vector shuffle lowering takes 3 steps:
6734 //
6735 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6736 // narrowing and commutation of operands should be handled.
6737 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6738 // shuffle nodes.
6739 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6740 // so the shuffle can be broken into other shuffles and the legalizer can
6741 // try the lowering again.
6742 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006743 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006744 // be matched during isel, all of them must be converted to a target specific
6745 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006746
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006747 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6748 // narrowing and commutation of operands should be handled. The actual code
6749 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006750 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006751 if (NewOp.getNode())
6752 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006753
Craig Topper5aaffa82012-02-19 02:53:47 +00006754 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6755
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006756 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6757 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006758 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006759 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006760 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006761 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006762
Craig Topperdd637ae2012-02-19 05:41:45 +00006763 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00006764 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006765 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006766
Craig Topperdd637ae2012-02-19 05:41:45 +00006767 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006768 return getMOVHighToLow(Op, dl, DAG);
6769
6770 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006771 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006772 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006773 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006774
Craig Topper5aaffa82012-02-19 02:53:47 +00006775 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006776 // The actual implementation will match the mask in the if above and then
6777 // during isel it can match several different instructions, not only pshufd
6778 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006779 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6780 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006781
Craig Topper5aaffa82012-02-19 02:53:47 +00006782 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006783
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006784 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
Craig Topperdbd98a42012-02-07 06:28:42 +00006785 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6786
Craig Topper1accb7e2012-01-10 06:54:16 +00006787 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006788 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6789
Craig Topperb3982da2011-12-31 23:50:21 +00006790 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006791 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006792 }
Eric Christopherfd179292009-08-27 18:07:15 +00006793
Evan Chengf26ffe92008-05-29 08:22:04 +00006794 // Check if this can be converted into a logical shift.
6795 bool isLeft = false;
6796 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006798 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006799 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006800 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006801 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006802 EVT EltVT = VT.getVectorElementType();
6803 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006804 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006805 }
Eric Christopherfd179292009-08-27 18:07:15 +00006806
Craig Topper5aaffa82012-02-19 02:53:47 +00006807 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006808 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006809 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006810 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006811 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006812 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6813
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006814 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006815 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6816 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006817 }
Eric Christopherfd179292009-08-27 18:07:15 +00006818
Nate Begeman9008ca62009-04-27 18:41:29 +00006819 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006820 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00006821 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006822
Craig Topperdd637ae2012-02-19 05:41:45 +00006823 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006824 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006825
Craig Topperdd637ae2012-02-19 05:41:45 +00006826 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006827 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006828
Craig Topperdd637ae2012-02-19 05:41:45 +00006829 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006830 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006831
Craig Topperdd637ae2012-02-19 05:41:45 +00006832 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006833 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834
Craig Topperdd637ae2012-02-19 05:41:45 +00006835 if (ShouldXformToMOVHLPS(M, VT) ||
6836 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838
Evan Chengf26ffe92008-05-29 08:22:04 +00006839 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006840 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006841 EVT EltVT = VT.getVectorElementType();
6842 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006843 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006844 }
Eric Christopherfd179292009-08-27 18:07:15 +00006845
Evan Cheng9eca5e82006-10-25 21:49:50 +00006846 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006847 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6848 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006849 V1IsSplat = isSplatVector(V1.getNode());
6850 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006851
Chris Lattner8a594482007-11-25 00:24:49 +00006852 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006853 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6854 CommuteVectorShuffleMask(M, NumElems);
6855 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006856 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006857 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006858 }
6859
Craig Topperbeabc6c2011-12-05 06:56:46 +00006860 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006861 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006862 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006863 return V1;
6864 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6865 // the instruction selector will not match, so get a canonical MOVL with
6866 // swapped operands to undo the commute.
6867 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006868 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006870 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006871 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006872
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006873 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006874 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006875
Evan Cheng9bbbb982006-10-25 20:48:19 +00006876 if (V2IsSplat) {
6877 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006878 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006879 // new vector_shuffle with the corrected mask.p
6880 SmallVector<int, 8> NewMask(M.begin(), M.end());
6881 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006882 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006883 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006884 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006885 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 }
6887
Evan Cheng9eca5e82006-10-25 21:49:50 +00006888 if (Commuted) {
6889 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006890 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006891 CommuteVectorShuffleMask(M, NumElems);
6892 std::swap(V1, V2);
6893 std::swap(V1IsSplat, V2IsSplat);
6894 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006895
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006896 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006897 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006898
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006899 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006900 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006901 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902
Nate Begeman9008ca62009-04-27 18:41:29 +00006903 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006904 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006905 return CommuteVectorShuffle(SVOp, DAG);
6906
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006907 // The checks below are all present in isShuffleMaskLegal, but they are
6908 // inlined here right now to enable us to directly emit target specific
6909 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006910
Craig Topper0e2037b2012-01-20 05:53:00 +00006911 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006912 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006913 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006914 DAG);
6915
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006916 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6917 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006918 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006919 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006920 }
6921
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006922 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006923 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006924 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006925 DAG);
6926
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006927 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006928 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006929 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006930 DAG);
6931
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006932 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00006933 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006934 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006935
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006936 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006937 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006938 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006939 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006940
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006941 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006942 // Generate target specific nodes for 128 or 256-bit shuffles only
6943 // supported in the AVX instruction set.
6944 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006945
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006946 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006947 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006948 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6949
Craig Topper70b883b2011-11-28 10:14:51 +00006950 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006951 if (isVPERMILPMask(M, VT, HasFp256)) {
6952 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00006953 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006954 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006955 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006956 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006957 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006958
Craig Topper70b883b2011-11-28 10:14:51 +00006959 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006960 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00006961 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006962 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006963
Craig Topper1842ba02012-04-23 06:38:28 +00006964 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006965 if (BlendOp.getNode())
6966 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006967
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006968 if (V2IsUndef && HasInt256 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006969 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006970 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006971 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006972 }
Craig Topper92040742012-04-16 06:43:40 +00006973 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6974 &permclMask[0], 8);
6975 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006976 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006977 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006978 }
Craig Topper095c5282012-04-15 23:48:57 +00006979
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006980 if (V2IsUndef && HasInt256 && (VT == MVT::v4i64 || VT == MVT::v4f64))
Craig Topper8325c112012-04-16 00:41:45 +00006981 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006982 getShuffleCLImmediate(SVOp), DAG);
6983
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006984
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006985 //===--------------------------------------------------------------------===//
6986 // Since no target specific shuffle was selected for this generic one,
6987 // lower it into other known shuffles. FIXME: this isn't true yet, but
6988 // this is the plan.
6989 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006990
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006991 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6992 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00006993 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006994 if (NewOp.getNode())
6995 return NewOp;
6996 }
6997
6998 if (VT == MVT::v16i8) {
6999 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7000 if (NewOp.getNode())
7001 return NewOp;
7002 }
7003
Elena Demikhovsky41789462012-09-06 12:42:01 +00007004 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007005 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007006 if (NewOp.getNode())
7007 return NewOp;
7008 }
7009
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007010 // Handle all 128-bit wide vectors with 4 elements, and match them with
7011 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007012 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007013 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7014
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007015 // Handle general 256-bit shuffles
7016 if (VT.is256BitVector())
7017 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7018
Dan Gohman475871a2008-07-27 21:46:04 +00007019 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007020}
7021
Dan Gohman475871a2008-07-27 21:46:04 +00007022SDValue
7023X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007024 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007025 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007026 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007027
Craig Topper7a9a28b2012-08-12 02:23:29 +00007028 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007029 return SDValue();
7030
Duncan Sands83ec4b62008-06-06 12:08:01 +00007031 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007033 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007035 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007036 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007037 }
7038
7039 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007040 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7041 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7042 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7044 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007045 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007047 Op.getOperand(0)),
7048 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007050 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007052 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007053 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007054 }
7055
7056 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007057 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7058 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007059 // result has a single use which is a store or a bitcast to i32. And in
7060 // the case of a store, it's not worth it if the index is a constant 0,
7061 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007062 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007063 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007064 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007065 if ((User->getOpcode() != ISD::STORE ||
7066 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7067 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007068 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007070 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007072 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007073 Op.getOperand(0)),
7074 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007075 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007076 }
7077
7078 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007079 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007080 if (isa<ConstantSDNode>(Op.getOperand(1)))
7081 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007082 }
Dan Gohman475871a2008-07-27 21:46:04 +00007083 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007084}
7085
7086
Dan Gohman475871a2008-07-27 21:46:04 +00007087SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007088X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7089 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007091 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007092
David Greene74a579d2011-02-10 16:57:36 +00007093 SDValue Vec = Op.getOperand(0);
7094 EVT VecVT = Vec.getValueType();
7095
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007096 // If this is a 256-bit vector result, first extract the 128-bit vector and
7097 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007098 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007099 DebugLoc dl = Op.getNode()->getDebugLoc();
7100 unsigned NumElems = VecVT.getVectorNumElements();
7101 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007102 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7103
7104 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007105 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007106
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007107 if (IdxVal >= NumElems/2)
7108 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00007109 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007110 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007111 }
7112
Craig Topper7a9a28b2012-08-12 02:23:29 +00007113 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007114
Craig Topperd0a31172012-01-10 06:37:29 +00007115 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007116 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007117 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007118 return Res;
7119 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007120
Owen Andersone50ed302009-08-10 22:56:29 +00007121 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007122 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007123 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007124 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007126 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007127 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7129 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007130 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007132 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007133 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007134 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007135 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007136 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007137 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007138 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007139 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007140 }
7141
7142 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007143 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144 if (Idx == 0)
7145 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Evan Cheng0db9fe62006-04-25 20:13:52 +00007147 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007148 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007149 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007150 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007151 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007152 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007153 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007154 }
7155
7156 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007157 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7158 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7159 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007160 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007161 if (Idx == 0)
7162 return Op;
7163
7164 // UNPCKHPD the element to the lowest double word, then movsd.
7165 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7166 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007167 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007168 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007169 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007170 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007171 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007172 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007173 }
7174
Dan Gohman475871a2008-07-27 21:46:04 +00007175 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176}
7177
Dan Gohman475871a2008-07-27 21:46:04 +00007178SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007179X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7180 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007181 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007182 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007183 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007184
Dan Gohman475871a2008-07-27 21:46:04 +00007185 SDValue N0 = Op.getOperand(0);
7186 SDValue N1 = Op.getOperand(1);
7187 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007188
Craig Topper7a9a28b2012-08-12 02:23:29 +00007189 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007190 return SDValue();
7191
Dan Gohman8a55ce42009-09-23 21:02:20 +00007192 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007193 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007194 unsigned Opc;
7195 if (VT == MVT::v8i16)
7196 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007197 else if (VT == MVT::v16i8)
7198 Opc = X86ISD::PINSRB;
7199 else
7200 Opc = X86ISD::PINSRB;
7201
Nate Begeman14d12ca2008-02-11 04:19:36 +00007202 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7203 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 if (N1.getValueType() != MVT::i32)
7205 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7206 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007207 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007208 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007209 }
7210
7211 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007212 // Bits [7:6] of the constant are the source select. This will always be
7213 // zero here. The DAG Combiner may combine an extract_elt index into these
7214 // bits. For example (insert (extract, 3), 2) could be matched by putting
7215 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007216 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007217 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007218 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007219 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007220 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007221 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007223 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007224 }
7225
7226 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007227 // PINSR* works with constant index.
7228 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007229 }
Dan Gohman475871a2008-07-27 21:46:04 +00007230 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007231}
7232
Dan Gohman475871a2008-07-27 21:46:04 +00007233SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007234X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007235 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007236 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007237
David Greene6b381262011-02-09 15:32:06 +00007238 DebugLoc dl = Op.getDebugLoc();
7239 SDValue N0 = Op.getOperand(0);
7240 SDValue N1 = Op.getOperand(1);
7241 SDValue N2 = Op.getOperand(2);
7242
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007243 // If this is a 256-bit vector result, first extract the 128-bit vector,
7244 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007245 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007246 if (!isa<ConstantSDNode>(N2))
7247 return SDValue();
7248
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007249 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007250 unsigned NumElems = VT.getVectorNumElements();
7251 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007252 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007253
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007254 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007255 bool Upper = IdxVal >= NumElems/2;
7256 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7257 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007258
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007259 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007260 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007261 }
7262
Craig Topperd0a31172012-01-10 06:37:29 +00007263 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007264 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7265
Dan Gohman8a55ce42009-09-23 21:02:20 +00007266 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007267 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007268
Dan Gohman8a55ce42009-09-23 21:02:20 +00007269 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007270 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7271 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 if (N1.getValueType() != MVT::i32)
7273 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7274 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007275 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007276 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007277 }
Dan Gohman475871a2008-07-27 21:46:04 +00007278 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007279}
7280
Craig Topper55b24052012-09-11 06:15:32 +00007281static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007282 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007283 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007284 EVT OpVT = Op.getValueType();
7285
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007286 // If this is a 256-bit vector result, first insert into a 128-bit
7287 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007288 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007289 // Insert into a 128-bit vector.
7290 EVT VT128 = EVT::getVectorVT(*Context,
7291 OpVT.getVectorElementType(),
7292 OpVT.getVectorNumElements() / 2);
7293
7294 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7295
7296 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007297 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007298 }
7299
Craig Topperd77d2fe2012-04-29 20:22:05 +00007300 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007301 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007303
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007305 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007306 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007307 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007308}
7309
David Greene91585092011-01-26 15:38:49 +00007310// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7311// a simple subregister reference or explicit instructions to grab
7312// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007313static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7314 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007315 if (Subtarget->hasFp256()) {
David Greenea5f26012011-02-07 19:36:54 +00007316 DebugLoc dl = Op.getNode()->getDebugLoc();
7317 SDValue Vec = Op.getNode()->getOperand(0);
7318 SDValue Idx = Op.getNode()->getOperand(1);
7319
Craig Topper7a9a28b2012-08-12 02:23:29 +00007320 if (Op.getNode()->getValueType(0).is128BitVector() &&
7321 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007322 isa<ConstantSDNode>(Idx)) {
7323 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7324 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007325 }
David Greene91585092011-01-26 15:38:49 +00007326 }
7327 return SDValue();
7328}
7329
David Greenecfe33c42011-01-26 19:13:22 +00007330// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7331// simple superregister reference or explicit instructions to insert
7332// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007333static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7334 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007335 if (Subtarget->hasFp256()) {
David Greenecfe33c42011-01-26 19:13:22 +00007336 DebugLoc dl = Op.getNode()->getDebugLoc();
7337 SDValue Vec = Op.getNode()->getOperand(0);
7338 SDValue SubVec = Op.getNode()->getOperand(1);
7339 SDValue Idx = Op.getNode()->getOperand(2);
7340
Craig Topper7a9a28b2012-08-12 02:23:29 +00007341 if (Op.getNode()->getValueType(0).is256BitVector() &&
7342 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007343 isa<ConstantSDNode>(Idx)) {
7344 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7345 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007346 }
7347 }
7348 return SDValue();
7349}
7350
Bill Wendling056292f2008-09-16 21:48:12 +00007351// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7352// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7353// one of the above mentioned nodes. It has to be wrapped because otherwise
7354// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7355// be used to form addressing mode. These wrapped nodes will be selected
7356// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007357SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007358X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007359 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007360
Chris Lattner41621a22009-06-26 19:22:52 +00007361 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7362 // global base reg.
7363 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007364 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007365 CodeModel::Model M = getTargetMachine().getCodeModel();
7366
Chris Lattner4f066492009-07-11 20:29:19 +00007367 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007368 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007369 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007370 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007371 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007372 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007373 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007374
Evan Cheng1606e8e2009-03-13 07:51:59 +00007375 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007376 CP->getAlignment(),
7377 CP->getOffset(), OpFlag);
7378 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007379 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007380 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007381 if (OpFlag) {
7382 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007383 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007384 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007385 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007386 }
7387
7388 return Result;
7389}
7390
Dan Gohmand858e902010-04-17 15:26:15 +00007391SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007392 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007393
Chris Lattner18c59872009-06-27 04:16:01 +00007394 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7395 // global base reg.
7396 unsigned char OpFlag = 0;
7397 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007398 CodeModel::Model M = getTargetMachine().getCodeModel();
7399
Chris Lattner4f066492009-07-11 20:29:19 +00007400 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007401 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007402 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007403 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007404 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007405 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007406 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007407
Chris Lattner18c59872009-06-27 04:16:01 +00007408 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7409 OpFlag);
7410 DebugLoc DL = JT->getDebugLoc();
7411 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007412
Chris Lattner18c59872009-06-27 04:16:01 +00007413 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007414 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007415 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7416 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007417 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007418 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007419
Chris Lattner18c59872009-06-27 04:16:01 +00007420 return Result;
7421}
7422
7423SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007424X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007425 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007426
Chris Lattner18c59872009-06-27 04:16:01 +00007427 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7428 // global base reg.
7429 unsigned char OpFlag = 0;
7430 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007431 CodeModel::Model M = getTargetMachine().getCodeModel();
7432
Chris Lattner4f066492009-07-11 20:29:19 +00007433 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007434 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7435 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7436 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007437 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007438 } else if (Subtarget->isPICStyleGOT()) {
7439 OpFlag = X86II::MO_GOT;
7440 } else if (Subtarget->isPICStyleStubPIC()) {
7441 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7442 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7443 OpFlag = X86II::MO_DARWIN_NONLAZY;
7444 }
Eric Christopherfd179292009-08-27 18:07:15 +00007445
Chris Lattner18c59872009-06-27 04:16:01 +00007446 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007447
Chris Lattner18c59872009-06-27 04:16:01 +00007448 DebugLoc DL = Op.getDebugLoc();
7449 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007450
7451
Chris Lattner18c59872009-06-27 04:16:01 +00007452 // With PIC, the address is actually $g + Offset.
7453 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007454 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007455 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7456 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007457 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007458 Result);
7459 }
Eric Christopherfd179292009-08-27 18:07:15 +00007460
Eli Friedman586272d2011-08-11 01:48:05 +00007461 // For symbols that require a load from a stub to get the address, emit the
7462 // load.
7463 if (isGlobalStubReference(OpFlag))
7464 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007465 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007466
Chris Lattner18c59872009-06-27 04:16:01 +00007467 return Result;
7468}
7469
Dan Gohman475871a2008-07-27 21:46:04 +00007470SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007471X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007472 // Create the TargetBlockAddressAddress node.
7473 unsigned char OpFlags =
7474 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007475 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007476 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007477 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Dan Gohman29cbade2009-11-20 23:18:13 +00007478 DebugLoc dl = Op.getDebugLoc();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007479 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7480 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007481
Dan Gohmanf705adb2009-10-30 01:28:02 +00007482 if (Subtarget->isPICStyleRIPRel() &&
7483 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007484 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7485 else
7486 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007487
Dan Gohman29cbade2009-11-20 23:18:13 +00007488 // With PIC, the address is actually $g + Offset.
7489 if (isGlobalRelativeToPICBase(OpFlags)) {
7490 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7491 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7492 Result);
7493 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007494
7495 return Result;
7496}
7497
7498SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007499X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007500 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007501 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007502 // Create the TargetGlobalAddress node, folding in the constant
7503 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007504 unsigned char OpFlags =
7505 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007506 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007507 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007508 if (OpFlags == X86II::MO_NO_FLAG &&
7509 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007510 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007511 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007512 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007513 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007514 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007515 }
Eric Christopherfd179292009-08-27 18:07:15 +00007516
Chris Lattner4f066492009-07-11 20:29:19 +00007517 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007518 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007519 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7520 else
7521 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007522
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007523 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007524 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007525 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7526 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007527 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007528 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Chris Lattner36c25012009-07-10 07:34:39 +00007530 // For globals that require a load from a stub to get the address, emit the
7531 // load.
7532 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007533 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007534 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535
Dan Gohman6520e202008-10-18 02:06:02 +00007536 // If there was a non-zero offset that we didn't fold, create an explicit
7537 // addition for it.
7538 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007539 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007540 DAG.getConstant(Offset, getPointerTy()));
7541
Evan Cheng0db9fe62006-04-25 20:13:52 +00007542 return Result;
7543}
7544
Evan Chengda43bcf2008-09-24 00:05:32 +00007545SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007546X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007547 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007548 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007549 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007550}
7551
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007552static SDValue
7553GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007554 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007555 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007556 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007557 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007558 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007559 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007560 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007561 GA->getOffset(),
7562 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007563
7564 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7565 : X86ISD::TLSADDR;
7566
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007567 if (InFlag) {
7568 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007569 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007570 } else {
7571 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007572 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007573 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007574
7575 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007576 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007577
Rafael Espindola15f1b662009-04-24 12:59:40 +00007578 SDValue Flag = Chain.getValue(1);
7579 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007580}
7581
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007582// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007583static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007584LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007585 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007586 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007587 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7588 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007589 DAG.getNode(X86ISD::GlobalBaseReg,
7590 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007591 InFlag = Chain.getValue(1);
7592
Chris Lattnerb903bed2009-06-26 21:20:29 +00007593 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007594}
7595
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007596// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007597static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007598LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007599 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007600 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7601 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007602}
7603
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007604static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7605 SelectionDAG &DAG,
7606 const EVT PtrVT,
7607 bool is64Bit) {
7608 DebugLoc dl = GA->getDebugLoc();
7609
7610 // Get the start address of the TLS block for this module.
7611 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7612 .getInfo<X86MachineFunctionInfo>();
7613 MFI->incNumLocalDynamicTLSAccesses();
7614
7615 SDValue Base;
7616 if (is64Bit) {
7617 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7618 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7619 } else {
7620 SDValue InFlag;
7621 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7622 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7623 InFlag = Chain.getValue(1);
7624 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7625 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7626 }
7627
7628 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7629 // of Base.
7630
7631 // Build x@dtpoff.
7632 unsigned char OperandFlags = X86II::MO_DTPOFF;
7633 unsigned WrapperKind = X86ISD::Wrapper;
7634 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7635 GA->getValueType(0),
7636 GA->getOffset(), OperandFlags);
7637 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7638
7639 // Add x@dtpoff with the base.
7640 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7641}
7642
Hans Wennborg228756c2012-05-11 10:11:01 +00007643// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007644static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007645 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007646 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007647 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007648
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007649 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7650 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7651 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007652
Michael J. Spencerec38de22010-10-10 22:04:20 +00007653 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007654 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007655 MachinePointerInfo(Ptr),
7656 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007657
Chris Lattnerb903bed2009-06-26 21:20:29 +00007658 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007659 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7660 // initialexec.
7661 unsigned WrapperKind = X86ISD::Wrapper;
7662 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007663 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007664 } else if (model == TLSModel::InitialExec) {
7665 if (is64Bit) {
7666 OperandFlags = X86II::MO_GOTTPOFF;
7667 WrapperKind = X86ISD::WrapperRIP;
7668 } else {
7669 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7670 }
Chris Lattner18c59872009-06-27 04:16:01 +00007671 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007672 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007673 }
Eric Christopherfd179292009-08-27 18:07:15 +00007674
Hans Wennborg228756c2012-05-11 10:11:01 +00007675 // emit "addl x@ntpoff,%eax" (local exec)
7676 // or "addl x@indntpoff,%eax" (initial exec)
7677 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007678 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007679 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007680 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007681 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007682
Hans Wennborg228756c2012-05-11 10:11:01 +00007683 if (model == TLSModel::InitialExec) {
7684 if (isPIC && !is64Bit) {
7685 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7686 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7687 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007688 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007689
7690 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7691 MachinePointerInfo::getGOT(), false, false, false,
7692 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007693 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007694
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007695 // The address of the thread local variable is the add of the thread
7696 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007697 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007698}
7699
Dan Gohman475871a2008-07-27 21:46:04 +00007700SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007701X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007702
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007703 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007704 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007705
Eric Christopher30ef0e52010-06-03 04:07:48 +00007706 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007707 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007708
Eric Christopher30ef0e52010-06-03 04:07:48 +00007709 switch (model) {
7710 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007711 if (Subtarget->is64Bit())
7712 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7713 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007714 case TLSModel::LocalDynamic:
7715 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7716 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007717 case TLSModel::InitialExec:
7718 case TLSModel::LocalExec:
7719 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007720 Subtarget->is64Bit(),
7721 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007722 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007723 llvm_unreachable("Unknown TLS model.");
7724 }
7725
7726 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007727 // Darwin only has one model of TLS. Lower to that.
7728 unsigned char OpFlag = 0;
7729 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7730 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007731
Eric Christopher30ef0e52010-06-03 04:07:48 +00007732 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7733 // global base reg.
7734 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7735 !Subtarget->is64Bit();
7736 if (PIC32)
7737 OpFlag = X86II::MO_TLVP_PIC_BASE;
7738 else
7739 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007740 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007741 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007742 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007743 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007744 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007745
Eric Christopher30ef0e52010-06-03 04:07:48 +00007746 // With PIC32, the address is actually $g + Offset.
7747 if (PIC32)
7748 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7749 DAG.getNode(X86ISD::GlobalBaseReg,
7750 DebugLoc(), getPointerTy()),
7751 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007752
Eric Christopher30ef0e52010-06-03 04:07:48 +00007753 // Lowering the machine isd will make sure everything is in the right
7754 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007755 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007756 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007757 SDValue Args[] = { Chain, Offset };
7758 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007759
Eric Christopher30ef0e52010-06-03 04:07:48 +00007760 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7761 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7762 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007763
Eric Christopher30ef0e52010-06-03 04:07:48 +00007764 // And our return value (tls address) is in the standard call return value
7765 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007766 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007767 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7768 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007769 }
7770
7771 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007772 // Just use the implicit TLS architecture
7773 // Need to generate someting similar to:
7774 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7775 // ; from TEB
7776 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7777 // mov rcx, qword [rdx+rcx*8]
7778 // mov eax, .tls$:tlsvar
7779 // [rax+rcx] contains the address
7780 // Windows 64bit: gs:0x58
7781 // Windows 32bit: fs:__tls_array
7782
7783 // If GV is an alias then use the aliasee for determining
7784 // thread-localness.
7785 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7786 GV = GA->resolveAliasedGlobal(false);
7787 DebugLoc dl = GA->getDebugLoc();
7788 SDValue Chain = DAG.getEntryNode();
7789
7790 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7791 // %gs:0x58 (64-bit).
7792 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7793 ? Type::getInt8PtrTy(*DAG.getContext(),
7794 256)
7795 : Type::getInt32PtrTy(*DAG.getContext(),
7796 257));
7797
7798 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7799 Subtarget->is64Bit()
7800 ? DAG.getIntPtrConstant(0x58)
7801 : DAG.getExternalSymbol("_tls_array",
7802 getPointerTy()),
7803 MachinePointerInfo(Ptr),
7804 false, false, false, 0);
7805
7806 // Load the _tls_index variable
7807 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7808 if (Subtarget->is64Bit())
7809 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7810 IDX, MachinePointerInfo(), MVT::i32,
7811 false, false, 0);
7812 else
7813 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7814 false, false, false, 0);
7815
Chandler Carruth426c2bf2012-11-01 09:14:31 +00007816 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007817 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007818 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7819
7820 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7821 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7822 false, false, false, 0);
7823
7824 // Get the offset of start of .tls section
7825 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7826 GA->getValueType(0),
7827 GA->getOffset(), X86II::MO_SECREL);
7828 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7829
7830 // The address of the thread local variable is the add of the thread
7831 // pointer with the offset of the variable.
7832 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007833 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007834
David Blaikie4d6ccb52012-01-20 21:51:11 +00007835 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007836}
7837
Evan Cheng0db9fe62006-04-25 20:13:52 +00007838
Chad Rosierb90d2a92012-01-03 23:19:12 +00007839/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7840/// and take a 2 x i32 value to shift plus a shift amount.
7841SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007842 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007843 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007844 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007845 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007846 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007847 SDValue ShOpLo = Op.getOperand(0);
7848 SDValue ShOpHi = Op.getOperand(1);
7849 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007850 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007852 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007853
Dan Gohman475871a2008-07-27 21:46:04 +00007854 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007855 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007856 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7857 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007858 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007859 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7860 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007861 }
Evan Chenge3413162006-01-09 18:33:28 +00007862
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7864 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007865 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007867
Dan Gohman475871a2008-07-27 21:46:04 +00007868 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007870 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7871 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007872
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007873 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007874 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7875 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007876 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007877 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7878 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007879 }
7880
Dan Gohman475871a2008-07-27 21:46:04 +00007881 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007882 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007883}
Evan Chenga3195e82006-01-12 22:54:21 +00007884
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7886 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007887 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007888
Dale Johannesen0488fb62010-09-30 23:57:10 +00007889 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007890 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007891
Owen Anderson825b72b2009-08-11 20:47:22 +00007892 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007893 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007894
Eli Friedman36df4992009-05-27 00:47:34 +00007895 // These are really Legal; return the operand so the caller accepts it as
7896 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007897 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007898 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007899 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007900 Subtarget->is64Bit()) {
7901 return Op;
7902 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007903
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007904 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007905 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007906 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007907 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007908 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007909 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007910 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007911 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007912 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007913 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7914}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007915
Owen Andersone50ed302009-08-10 22:56:29 +00007916SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007917 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007918 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007919 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007920 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007921 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007922 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007923 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007924 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007925 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007926 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007927
Chris Lattner492a43e2010-09-22 01:28:21 +00007928 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007929
Stuart Hastings84be9582011-06-02 15:57:11 +00007930 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7931 MachineMemOperand *MMO;
7932 if (FI) {
7933 int SSFI = FI->getIndex();
7934 MMO =
7935 DAG.getMachineFunction()
7936 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7937 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7938 } else {
7939 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7940 StackSlot = StackSlot.getOperand(1);
7941 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007942 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007943 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7944 X86ISD::FILD, DL,
7945 Tys, Ops, array_lengthof(Ops),
7946 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007947
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007948 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007949 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007950 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007951
7952 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7953 // shouldn't be necessary except that RFP cannot be live across
7954 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007955 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007956 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7957 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007958 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007960 SDValue Ops[] = {
7961 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7962 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007963 MachineMemOperand *MMO =
7964 DAG.getMachineFunction()
7965 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007966 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007967
Chris Lattner492a43e2010-09-22 01:28:21 +00007968 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7969 Ops, array_lengthof(Ops),
7970 Op.getValueType(), MMO);
7971 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007972 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007973 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007974 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007975
Evan Cheng0db9fe62006-04-25 20:13:52 +00007976 return Result;
7977}
7978
Bill Wendling8b8a6362009-01-17 03:56:04 +00007979// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007980SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7981 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007982 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007983 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007984 movq %rax, %xmm0
7985 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7986 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7987 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007988 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007989 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007990 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007991 addpd %xmm1, %xmm0
7992 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007993 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007994
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007995 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007996 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007997
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007998 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007999 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
8000 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008001 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008002
Chris Lattner97484792012-01-25 09:56:22 +00008003 SmallVector<Constant*,2> CV1;
8004 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00008005 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008006 CV1.push_back(
8007 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
8008 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008009 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008010
Bill Wendling397ae212012-01-05 02:13:20 +00008011 // Load the 64-bit value into an XMM register.
8012 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8013 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008015 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008016 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008017 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8018 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8019 CLod0);
8020
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008022 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008023 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008024 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008025 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008026 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008027
Craig Topperd0a31172012-01-10 06:37:29 +00008028 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008029 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8030 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8031 } else {
8032 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8033 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8034 S2F, 0x4E, DAG);
8035 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8036 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8037 Sub);
8038 }
8039
8040 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008041 DAG.getIntPtrConstant(0));
8042}
8043
Bill Wendling8b8a6362009-01-17 03:56:04 +00008044// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8046 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008047 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008048 // FP constant to bias correct the final result.
8049 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008051
8052 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008054 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008055
Eli Friedmanf3704762011-08-29 21:15:46 +00008056 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008057 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008058
Owen Anderson825b72b2009-08-11 20:47:22 +00008059 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008060 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008061 DAG.getIntPtrConstant(0));
8062
8063 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008064 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008065 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008066 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008067 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008068 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008069 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008070 MVT::v2f64, Bias)));
8071 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008072 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008073 DAG.getIntPtrConstant(0));
8074
8075 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008076 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008077
8078 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008079 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008080
Craig Topper69947b92012-04-23 06:57:04 +00008081 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008082 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008083 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008084 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008085 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008086
8087 // Handle final rounding.
8088 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008089}
8090
Michael Liaoa7554632012-10-23 17:36:08 +00008091SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8092 SelectionDAG &DAG) const {
8093 SDValue N0 = Op.getOperand(0);
8094 EVT SVT = N0.getValueType();
8095 DebugLoc dl = Op.getDebugLoc();
8096
8097 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8098 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8099 "Custom UINT_TO_FP is not supported!");
8100
8101 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, SVT.getVectorNumElements());
8102 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8103 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8104}
8105
Dan Gohmand858e902010-04-17 15:26:15 +00008106SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8107 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008108 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008109 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008110
Michael Liaoa7554632012-10-23 17:36:08 +00008111 if (Op.getValueType().isVector())
8112 return lowerUINT_TO_FP_vec(Op, DAG);
8113
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008114 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008115 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8116 // the optimization here.
8117 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008118 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008119
Owen Andersone50ed302009-08-10 22:56:29 +00008120 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008121 EVT DstVT = Op.getValueType();
8122 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008123 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008124 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008125 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008126 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008127 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008128
8129 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008130 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008131 if (SrcVT == MVT::i32) {
8132 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8133 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8134 getPointerTy(), StackSlot, WordOff);
8135 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008136 StackSlot, MachinePointerInfo(),
8137 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008138 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008139 OffsetSlot, MachinePointerInfo(),
8140 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008141 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8142 return Fild;
8143 }
8144
8145 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8146 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008147 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008148 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008149 // For i64 source, we need to add the appropriate power of 2 if the input
8150 // was negative. This is the same as the optimization in
8151 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8152 // we must be careful to do the computation in x87 extended precision, not
8153 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008154 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8155 MachineMemOperand *MMO =
8156 DAG.getMachineFunction()
8157 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8158 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008159
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008160 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8161 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008162 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8163 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008164
8165 APInt FF(32, 0x5F800000ULL);
8166
8167 // Check whether the sign bit is set.
8168 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8169 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8170 ISD::SETLT);
8171
8172 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8173 SDValue FudgePtr = DAG.getConstantPool(
8174 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8175 getPointerTy());
8176
8177 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8178 SDValue Zero = DAG.getIntPtrConstant(0);
8179 SDValue Four = DAG.getIntPtrConstant(4);
8180 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8181 Zero, Four);
8182 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8183
8184 // Load the value out, extending it from f32 to f80.
8185 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008186 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008187 FudgePtr, MachinePointerInfo::getConstantPool(),
8188 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008189 // Extend everything to 80 bits to force it to be done on x87.
8190 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8191 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008192}
8193
Dan Gohman475871a2008-07-27 21:46:04 +00008194std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008195FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00008196 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008197
Owen Andersone50ed302009-08-10 22:56:29 +00008198 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008199
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008200 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008201 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8202 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008203 }
8204
Owen Anderson825b72b2009-08-11 20:47:22 +00008205 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8206 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008207 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008208
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008209 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008210 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008211 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008212 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008213 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008214 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008215 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008216 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008217
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008218 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8219 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008220 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008221 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008222 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008223 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008224
Evan Cheng0db9fe62006-04-25 20:13:52 +00008225 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008226 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8227 Opc = X86ISD::WIN_FTOL;
8228 else
8229 switch (DstTy.getSimpleVT().SimpleTy) {
8230 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8231 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8232 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8233 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8234 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008235
Dan Gohman475871a2008-07-27 21:46:04 +00008236 SDValue Chain = DAG.getEntryNode();
8237 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008238 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008239 // FIXME This causes a redundant load/store if the SSE-class value is already
8240 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008241 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008242 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008243 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008244 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008245 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008247 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008248 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008249 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008250
Chris Lattner492a43e2010-09-22 01:28:21 +00008251 MachineMemOperand *MMO =
8252 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8253 MachineMemOperand::MOLoad, MemSize, MemSize);
8254 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8255 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008256 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008257 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008258 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8259 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008260
Chris Lattner07290932010-09-22 01:05:16 +00008261 MachineMemOperand *MMO =
8262 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8263 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008264
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008265 if (Opc != X86ISD::WIN_FTOL) {
8266 // Build the FP_TO_INT*_IN_MEM
8267 SDValue Ops[] = { Chain, Value, StackSlot };
8268 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8269 Ops, 3, DstTy, MMO);
8270 return std::make_pair(FIST, StackSlot);
8271 } else {
8272 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8273 DAG.getVTList(MVT::Other, MVT::Glue),
8274 Chain, Value);
8275 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8276 MVT::i32, ftol.getValue(1));
8277 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8278 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008279 SDValue Ops[] = { eax, edx };
8280 SDValue pair = IsReplace
8281 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8282 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008283 return std::make_pair(pair, SDValue());
8284 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008285}
8286
Michael Liaoa7554632012-10-23 17:36:08 +00008287SDValue X86TargetLowering::lowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const {
8288 DebugLoc DL = Op.getDebugLoc();
8289 EVT VT = Op.getValueType();
8290 SDValue In = Op.getOperand(0);
8291 EVT SVT = In.getValueType();
8292
8293 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8294 VT.getVectorNumElements() != SVT.getVectorNumElements())
8295 return SDValue();
8296
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008297 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008298
8299 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008300 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008301 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8302
8303 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8304 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8305 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
8306 DAG.getVectorShuffle(MVT::v8i16, DL, In, DAG.getUNDEF(MVT::v8i16), &Mask[0]));
8307
8308 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8309}
8310
Michael Liaobedcbd42012-10-16 18:14:11 +00008311SDValue X86TargetLowering::lowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
8312 DebugLoc DL = Op.getDebugLoc();
8313 EVT VT = Op.getValueType();
8314 EVT SVT = Op.getOperand(0).getValueType();
8315
8316 if (!VT.is128BitVector() || !SVT.is256BitVector() ||
8317 VT.getVectorNumElements() != SVT.getVectorNumElements())
8318 return SDValue();
8319
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008320 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008321
8322 unsigned NumElems = VT.getVectorNumElements();
8323 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8324 NumElems * 2);
8325
8326 SDValue In = Op.getOperand(0);
8327 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8328 // Prepare truncation shuffle mask
8329 for (unsigned i = 0; i != NumElems; ++i)
8330 MaskVec[i] = i * 2;
8331 SDValue V = DAG.getVectorShuffle(NVT, DL,
8332 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8333 DAG.getUNDEF(NVT), &MaskVec[0]);
8334 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8335 DAG.getIntPtrConstant(0));
8336}
8337
Dan Gohmand858e902010-04-17 15:26:15 +00008338SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8339 SelectionDAG &DAG) const {
Michael Liaobedcbd42012-10-16 18:14:11 +00008340 if (Op.getValueType().isVector()) {
8341 if (Op.getValueType() == MVT::v8i16)
8342 return DAG.getNode(ISD::TRUNCATE, Op.getDebugLoc(), Op.getValueType(),
8343 DAG.getNode(ISD::FP_TO_SINT, Op.getDebugLoc(),
8344 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008345 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008346 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008347
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008348 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8349 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008350 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008351 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8352 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008353
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008354 if (StackSlot.getNode())
8355 // Load the result.
8356 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8357 FIST, StackSlot, MachinePointerInfo(),
8358 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008359
8360 // The node is the result.
8361 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008362}
8363
Dan Gohmand858e902010-04-17 15:26:15 +00008364SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8365 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008366 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8367 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008368 SDValue FIST = Vals.first, StackSlot = Vals.second;
8369 assert(FIST.getNode() && "Unexpected failure");
8370
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008371 if (StackSlot.getNode())
8372 // Load the result.
8373 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8374 FIST, StackSlot, MachinePointerInfo(),
8375 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008376
8377 // The node is the result.
8378 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008379}
8380
Michael Liao9d796db2012-10-10 16:32:15 +00008381SDValue X86TargetLowering::lowerFP_EXTEND(SDValue Op,
8382 SelectionDAG &DAG) const {
8383 DebugLoc DL = Op.getDebugLoc();
8384 EVT VT = Op.getValueType();
8385 SDValue In = Op.getOperand(0);
8386 EVT SVT = In.getValueType();
8387
8388 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8389
8390 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8391 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8392 In, DAG.getUNDEF(SVT)));
8393}
8394
Craig Topper43620672012-09-08 07:31:51 +00008395SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008396 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008397 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008398 EVT VT = Op.getValueType();
8399 EVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008400 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8401 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008402 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008403 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008404 }
Craig Topper43620672012-09-08 07:31:51 +00008405 Constant *C;
8406 if (EltVT == MVT::f64)
8407 C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
8408 else
8409 C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
8410 C = ConstantVector::getSplat(NumElts, C);
8411 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8412 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008413 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008414 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008415 false, false, false, Alignment);
8416 if (VT.isVector()) {
8417 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8418 return DAG.getNode(ISD::BITCAST, dl, VT,
8419 DAG.getNode(ISD::AND, dl, ANDVT,
8420 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8421 Op.getOperand(0)),
8422 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8423 }
Dale Johannesenace16102009-02-03 19:33:06 +00008424 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008425}
8426
Dan Gohmand858e902010-04-17 15:26:15 +00008427SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008428 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008429 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008430 EVT VT = Op.getValueType();
8431 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008432 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8433 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008434 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008435 NumElts = VT.getVectorNumElements();
8436 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008437 Constant *C;
8438 if (EltVT == MVT::f64)
8439 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8440 else
8441 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8442 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008443 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8444 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008445 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008446 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008447 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008448 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008449 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008450 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008451 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008452 DAG.getNode(ISD::BITCAST, dl, XORVT,
8453 Op.getOperand(0)),
8454 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008455 }
Craig Topper69947b92012-04-23 06:57:04 +00008456
8457 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008458}
8459
Dan Gohmand858e902010-04-17 15:26:15 +00008460SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008461 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008462 SDValue Op0 = Op.getOperand(0);
8463 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008464 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008465 EVT VT = Op.getValueType();
8466 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008467
8468 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008469 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008470 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008471 SrcVT = VT;
8472 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008473 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008474 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008475 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008476 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008477 }
8478
8479 // At this point the operands and the result should have the same
8480 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008481
Evan Cheng68c47cb2007-01-05 07:55:56 +00008482 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008483 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008484 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008485 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8486 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008487 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008488 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8489 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8490 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8491 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008492 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008493 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008494 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008495 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008496 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008497 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008498 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008499
8500 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008501 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008502 // Op0 is MVT::f32, Op1 is MVT::f64.
8503 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8504 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8505 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008506 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008507 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008508 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008509 }
8510
Evan Cheng73d6cf12007-01-05 21:37:56 +00008511 // Clear first operand sign bit.
8512 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008514 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8515 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008516 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008517 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8518 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8519 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8520 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008521 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008522 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008523 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008524 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008525 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008526 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008527 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008528
8529 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008530 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008531}
8532
Craig Topper55b24052012-09-11 06:15:32 +00008533static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008534 SDValue N0 = Op.getOperand(0);
8535 DebugLoc dl = Op.getDebugLoc();
8536 EVT VT = Op.getValueType();
8537
8538 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8539 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8540 DAG.getConstant(1, VT));
8541 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8542}
8543
Michael Liaof966e4e2012-09-13 20:24:54 +00008544// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8545//
8546SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const {
8547 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8548
8549 if (!Subtarget->hasSSE41())
8550 return SDValue();
8551
8552 if (!Op->hasOneUse())
8553 return SDValue();
8554
8555 SDNode *N = Op.getNode();
8556 DebugLoc DL = N->getDebugLoc();
8557
8558 SmallVector<SDValue, 8> Opnds;
8559 DenseMap<SDValue, unsigned> VecInMap;
8560 EVT VT = MVT::Other;
8561
8562 // Recognize a special case where a vector is casted into wide integer to
8563 // test all 0s.
8564 Opnds.push_back(N->getOperand(0));
8565 Opnds.push_back(N->getOperand(1));
8566
8567 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8568 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8569 // BFS traverse all OR'd operands.
8570 if (I->getOpcode() == ISD::OR) {
8571 Opnds.push_back(I->getOperand(0));
8572 Opnds.push_back(I->getOperand(1));
8573 // Re-evaluate the number of nodes to be traversed.
8574 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8575 continue;
8576 }
8577
8578 // Quit if a non-EXTRACT_VECTOR_ELT
8579 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8580 return SDValue();
8581
8582 // Quit if without a constant index.
8583 SDValue Idx = I->getOperand(1);
8584 if (!isa<ConstantSDNode>(Idx))
8585 return SDValue();
8586
8587 SDValue ExtractedFromVec = I->getOperand(0);
8588 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8589 if (M == VecInMap.end()) {
8590 VT = ExtractedFromVec.getValueType();
8591 // Quit if not 128/256-bit vector.
8592 if (!VT.is128BitVector() && !VT.is256BitVector())
8593 return SDValue();
8594 // Quit if not the same type.
8595 if (VecInMap.begin() != VecInMap.end() &&
8596 VT != VecInMap.begin()->first.getValueType())
8597 return SDValue();
8598 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8599 }
8600 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8601 }
8602
8603 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008604 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008605
8606 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8607 SmallVector<SDValue, 8> VecIns;
8608
8609 for (DenseMap<SDValue, unsigned>::const_iterator
8610 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8611 // Quit if not all elements are used.
8612 if (I->second != FullMask)
8613 return SDValue();
8614 VecIns.push_back(I->first);
8615 }
8616
8617 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8618
8619 // Cast all vectors into TestVT for PTEST.
8620 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8621 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8622
8623 // If more than one full vectors are evaluated, OR them first before PTEST.
8624 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8625 // Each iteration will OR 2 nodes and append the result until there is only
8626 // 1 node left, i.e. the final OR'd value of all vectors.
8627 SDValue LHS = VecIns[Slot];
8628 SDValue RHS = VecIns[Slot + 1];
8629 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8630 }
8631
8632 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8633 VecIns.back(), VecIns.back());
8634}
8635
Dan Gohman076aee32009-03-04 19:44:21 +00008636/// Emit nodes that will be selected as "test Op0,Op0", or something
8637/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008638SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008639 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008640 DebugLoc dl = Op.getDebugLoc();
8641
Dan Gohman31125812009-03-07 01:58:32 +00008642 // CF and OF aren't always set the way we want. Determine which
8643 // of these we need.
8644 bool NeedCF = false;
8645 bool NeedOF = false;
8646 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008647 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008648 case X86::COND_A: case X86::COND_AE:
8649 case X86::COND_B: case X86::COND_BE:
8650 NeedCF = true;
8651 break;
8652 case X86::COND_G: case X86::COND_GE:
8653 case X86::COND_L: case X86::COND_LE:
8654 case X86::COND_O: case X86::COND_NO:
8655 NeedOF = true;
8656 break;
Dan Gohman31125812009-03-07 01:58:32 +00008657 }
8658
Dan Gohman076aee32009-03-04 19:44:21 +00008659 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008660 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8661 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008662 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8663 // Emit a CMP with 0, which is the TEST pattern.
8664 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8665 DAG.getConstant(0, Op.getValueType()));
8666
8667 unsigned Opcode = 0;
8668 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008669
8670 // Truncate operations may prevent the merge of the SETCC instruction
8671 // and the arithmetic intruction before it. Attempt to truncate the operands
8672 // of the arithmetic instruction and use a reduced bit-width instruction.
8673 bool NeedTruncation = false;
8674 SDValue ArithOp = Op;
8675 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8676 SDValue Arith = Op->getOperand(0);
8677 // Both the trunc and the arithmetic op need to have one user each.
8678 if (Arith->hasOneUse())
8679 switch (Arith.getOpcode()) {
8680 default: break;
8681 case ISD::ADD:
8682 case ISD::SUB:
8683 case ISD::AND:
8684 case ISD::OR:
8685 case ISD::XOR: {
8686 NeedTruncation = true;
8687 ArithOp = Arith;
8688 }
8689 }
8690 }
8691
8692 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8693 // which may be the result of a CAST. We use the variable 'Op', which is the
8694 // non-casted variable when we check for possible users.
8695 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008696 case ISD::ADD:
8697 // Due to an isel shortcoming, be conservative if this add is likely to be
8698 // selected as part of a load-modify-store instruction. When the root node
8699 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8700 // uses of other nodes in the match, such as the ADD in this case. This
8701 // leads to the ADD being left around and reselected, with the result being
8702 // two adds in the output. Alas, even if none our users are stores, that
8703 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8704 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8705 // climbing the DAG back to the root, and it doesn't seem to be worth the
8706 // effort.
8707 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008708 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8709 if (UI->getOpcode() != ISD::CopyToReg &&
8710 UI->getOpcode() != ISD::SETCC &&
8711 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008712 goto default_case;
8713
8714 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008715 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008716 // An add of one will be selected as an INC.
8717 if (C->getAPIntValue() == 1) {
8718 Opcode = X86ISD::INC;
8719 NumOperands = 1;
8720 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008721 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008722
8723 // An add of negative one (subtract of one) will be selected as a DEC.
8724 if (C->getAPIntValue().isAllOnesValue()) {
8725 Opcode = X86ISD::DEC;
8726 NumOperands = 1;
8727 break;
8728 }
Dan Gohman076aee32009-03-04 19:44:21 +00008729 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008730
8731 // Otherwise use a regular EFLAGS-setting add.
8732 Opcode = X86ISD::ADD;
8733 NumOperands = 2;
8734 break;
8735 case ISD::AND: {
8736 // If the primary and result isn't used, don't bother using X86ISD::AND,
8737 // because a TEST instruction will be better.
8738 bool NonFlagUse = false;
8739 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8740 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8741 SDNode *User = *UI;
8742 unsigned UOpNo = UI.getOperandNo();
8743 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8744 // Look pass truncate.
8745 UOpNo = User->use_begin().getOperandNo();
8746 User = *User->use_begin();
8747 }
8748
8749 if (User->getOpcode() != ISD::BRCOND &&
8750 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008751 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008752 NonFlagUse = true;
8753 break;
8754 }
Dan Gohman076aee32009-03-04 19:44:21 +00008755 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008756
8757 if (!NonFlagUse)
8758 break;
8759 }
8760 // FALL THROUGH
8761 case ISD::SUB:
8762 case ISD::OR:
8763 case ISD::XOR:
8764 // Due to the ISEL shortcoming noted above, be conservative if this op is
8765 // likely to be selected as part of a load-modify-store instruction.
8766 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8767 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8768 if (UI->getOpcode() == ISD::STORE)
8769 goto default_case;
8770
8771 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008772 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008773 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008774 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008775 case ISD::XOR: Opcode = X86ISD::XOR; break;
8776 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00008777 case ISD::OR: {
8778 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
8779 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
8780 if (EFLAGS.getNode())
8781 return EFLAGS;
8782 }
8783 Opcode = X86ISD::OR;
8784 break;
8785 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008786 }
8787
8788 NumOperands = 2;
8789 break;
8790 case X86ISD::ADD:
8791 case X86ISD::SUB:
8792 case X86ISD::INC:
8793 case X86ISD::DEC:
8794 case X86ISD::OR:
8795 case X86ISD::XOR:
8796 case X86ISD::AND:
8797 return SDValue(Op.getNode(), 1);
8798 default:
8799 default_case:
8800 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008801 }
8802
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008803 // If we found that truncation is beneficial, perform the truncation and
8804 // update 'Op'.
8805 if (NeedTruncation) {
8806 EVT VT = Op.getValueType();
8807 SDValue WideVal = Op->getOperand(0);
8808 EVT WideVT = WideVal.getValueType();
8809 unsigned ConvertedOp = 0;
8810 // Use a target machine opcode to prevent further DAGCombine
8811 // optimizations that may separate the arithmetic operations
8812 // from the setcc node.
8813 switch (WideVal.getOpcode()) {
8814 default: break;
8815 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
8816 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
8817 case ISD::AND: ConvertedOp = X86ISD::AND; break;
8818 case ISD::OR: ConvertedOp = X86ISD::OR; break;
8819 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
8820 }
8821
8822 if (ConvertedOp) {
8823 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8824 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
8825 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
8826 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
8827 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
8828 }
8829 }
8830 }
8831
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008832 if (Opcode == 0)
8833 // Emit a CMP with 0, which is the TEST pattern.
8834 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8835 DAG.getConstant(0, Op.getValueType()));
8836
8837 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8838 SmallVector<SDValue, 4> Ops;
8839 for (unsigned i = 0; i != NumOperands; ++i)
8840 Ops.push_back(Op.getOperand(i));
8841
8842 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8843 DAG.ReplaceAllUsesWith(Op, New);
8844 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008845}
8846
8847/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8848/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008849SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008850 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8852 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008853 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008854
8855 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008856 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8857 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8858 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8859 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8860 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8861 Op0, Op1);
8862 return SDValue(Sub.getNode(), 1);
8863 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008865}
8866
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008867/// Convert a comparison if required by the subtarget.
8868SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8869 SelectionDAG &DAG) const {
8870 // If the subtarget does not support the FUCOMI instruction, floating-point
8871 // comparisons have to be converted.
8872 if (Subtarget->hasCMov() ||
8873 Cmp.getOpcode() != X86ISD::CMP ||
8874 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8875 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8876 return Cmp;
8877
8878 // The instruction selector will select an FUCOM instruction instead of
8879 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8880 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8881 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8882 DebugLoc dl = Cmp.getDebugLoc();
8883 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8884 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8885 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8886 DAG.getConstant(8, MVT::i8));
8887 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8888 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8889}
8890
Evan Cheng4e544802012-12-05 00:10:38 +00008891static bool isAllOnes(SDValue V) {
8892 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8893 return C && C->isAllOnesValue();
8894}
8895
Evan Chengd40d03e2010-01-06 19:38:29 +00008896/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8897/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008898SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8899 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008900 SDValue Op0 = And.getOperand(0);
8901 SDValue Op1 = And.getOperand(1);
8902 if (Op0.getOpcode() == ISD::TRUNCATE)
8903 Op0 = Op0.getOperand(0);
8904 if (Op1.getOpcode() == ISD::TRUNCATE)
8905 Op1 = Op1.getOperand(0);
8906
Evan Chengd40d03e2010-01-06 19:38:29 +00008907 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008908 if (Op1.getOpcode() == ISD::SHL)
8909 std::swap(Op0, Op1);
8910 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008911 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8912 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008913 // If we looked past a truncate, check that it's only truncating away
8914 // known zeros.
8915 unsigned BitWidth = Op0.getValueSizeInBits();
8916 unsigned AndBitWidth = And.getValueSizeInBits();
8917 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008918 APInt Zeros, Ones;
8919 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008920 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8921 return SDValue();
8922 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008923 LHS = Op1;
8924 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008925 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008926 } else if (Op1.getOpcode() == ISD::Constant) {
8927 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008928 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008929 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008930
8931 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008932 LHS = AndLHS.getOperand(0);
8933 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008934 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008935
8936 // Use BT if the immediate can't be encoded in a TEST instruction.
8937 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8938 LHS = AndLHS;
8939 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8940 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008941 }
Evan Cheng0488db92007-09-25 01:57:46 +00008942
Evan Chengd40d03e2010-01-06 19:38:29 +00008943 if (LHS.getNode()) {
Evan Cheng4e544802012-12-05 00:10:38 +00008944 // If the LHS is of the form (x ^ -1) then replace the LHS with x and flip
8945 // the condition code later.
8946 bool Invert = false;
8947 if (LHS.getOpcode() == ISD::XOR && isAllOnes(LHS.getOperand(1))) {
8948 Invert = true;
8949 LHS = LHS.getOperand(0);
8950 }
8951
Evan Chenge5b51ac2010-04-17 06:13:15 +00008952 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008953 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008954 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008955 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008956 // Also promote i16 to i32 for performance / code size reason.
8957 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008958 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008959 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008960
Evan Chengd40d03e2010-01-06 19:38:29 +00008961 // If the operand types disagree, extend the shift amount to match. Since
8962 // BT ignores high bits (like shifts) we can use anyextend.
8963 if (LHS.getValueType() != RHS.getValueType())
8964 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008965
Evan Chengd40d03e2010-01-06 19:38:29 +00008966 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00008967 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8968 // Flip the condition if the LHS was a not instruction
8969 if (Invert)
8970 Cond = X86::GetOppositeBranchCondition(Cond);
Evan Chengd40d03e2010-01-06 19:38:29 +00008971 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8972 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008973 }
8974
Evan Cheng54de3ea2010-01-05 06:52:31 +00008975 return SDValue();
8976}
8977
Dan Gohmand858e902010-04-17 15:26:15 +00008978SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008979
8980 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8981
Evan Cheng54de3ea2010-01-05 06:52:31 +00008982 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8983 SDValue Op0 = Op.getOperand(0);
8984 SDValue Op1 = Op.getOperand(1);
8985 DebugLoc dl = Op.getDebugLoc();
8986 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8987
8988 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008989 // Lower (X & (1 << N)) == 0 to BT(X, N).
8990 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8991 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008992 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008993 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008994 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008995 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8996 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8997 if (NewSetCC.getNode())
8998 return NewSetCC;
8999 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00009000
Chris Lattner481eebc2010-12-19 21:23:48 +00009001 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9002 // these.
9003 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00009004 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00009005 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9006 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009007
Chris Lattner481eebc2010-12-19 21:23:48 +00009008 // If the input is a setcc, then reuse the input setcc or use a new one with
9009 // the inverted condition.
9010 if (Op0.getOpcode() == X86ISD::SETCC) {
9011 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9012 bool Invert = (CC == ISD::SETNE) ^
9013 cast<ConstantSDNode>(Op1)->isNullValue();
9014 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009015
Evan Cheng2c755ba2010-02-27 07:36:59 +00009016 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00009017 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9018 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9019 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009020 }
9021
Evan Chenge5b51ac2010-04-17 06:13:15 +00009022 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00009023 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009024 if (X86CC == X86::COND_INVALID)
9025 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009026
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009027 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009028 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00009029 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009030 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00009031}
9032
Craig Topper89af15e2011-09-18 08:03:58 +00009033// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009034// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009035static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009036 EVT VT = Op.getValueType();
9037
Craig Topper7a9a28b2012-08-12 02:23:29 +00009038 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009039 "Unsupported value type for operation");
9040
Craig Topper66ddd152012-04-27 22:54:43 +00009041 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009042 DebugLoc dl = Op.getDebugLoc();
9043 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009044
9045 // Extract the LHS vectors
9046 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009047 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9048 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009049
9050 // Extract the RHS vectors
9051 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009052 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9053 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009054
9055 // Issue the operation on the smaller types and concatenate the result back
9056 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9057 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9058 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9059 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9060 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9061}
9062
9063
Dan Gohmand858e902010-04-17 15:26:15 +00009064SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue Cond;
9066 SDValue Op0 = Op.getOperand(0);
9067 SDValue Op1 = Op.getOperand(1);
9068 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00009069 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00009070 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9071 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009072 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00009073
9074 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009075#ifndef NDEBUG
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009076 EVT EltVT = Op0.getValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00009077 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9078#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009079
Craig Topper523908d2012-08-13 02:34:03 +00009080 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00009081 bool Swap = false;
9082
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009083 // SSE Condition code mapping:
9084 // 0 - EQ
9085 // 1 - LT
9086 // 2 - LE
9087 // 3 - UNORD
9088 // 4 - NEQ
9089 // 5 - NLT
9090 // 6 - NLE
9091 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00009092 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009093 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00009094 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00009095 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009096 case ISD::SETOGT:
9097 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00009098 case ISD::SETLT:
9099 case ISD::SETOLT: SSECC = 1; break;
9100 case ISD::SETOGE:
9101 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009102 case ISD::SETLE:
9103 case ISD::SETOLE: SSECC = 2; break;
9104 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009105 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00009106 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00009107 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009108 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00009109 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009110 case ISD::SETUGT: SSECC = 6; break;
9111 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00009112 case ISD::SETUEQ:
9113 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009114 }
9115 if (Swap)
9116 std::swap(Op0, Op1);
9117
Nate Begemanfb8ead02008-07-25 19:05:58 +00009118 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009119 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009120 unsigned CC0, CC1;
9121 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009122 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009123 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9124 } else {
9125 assert(SetCCOpcode == ISD::SETONE);
9126 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009127 }
Craig Topper523908d2012-08-13 02:34:03 +00009128
9129 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9130 DAG.getConstant(CC0, MVT::i8));
9131 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9132 DAG.getConstant(CC1, MVT::i8));
9133 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009134 }
9135 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009136 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9137 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009139
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009140 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009141 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009142 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009143
Nate Begeman30a0de92008-07-17 16:51:19 +00009144 // We are handling one of the integer comparisons here. Since SSE only has
9145 // GT and EQ comparisons for integer, swapping operands and multiple
9146 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009147 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00009148 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009149
Nate Begeman30a0de92008-07-17 16:51:19 +00009150 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009151 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009152 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009153 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009154 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009155 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009156 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009157 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009158 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009159 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009160 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009161 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009162 }
9163 if (Swap)
9164 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009165
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009166 // Check that the operation in question is available (most are plain SSE2,
9167 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009168 if (VT == MVT::v2i64) {
9169 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
9170 return SDValue();
9171 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41())
9172 return SDValue();
9173 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009174
Nate Begeman30a0de92008-07-17 16:51:19 +00009175 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9176 // bits of the inputs before performing those operations.
9177 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00009178 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00009179 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
9180 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00009181 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00009182 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
9183 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00009184 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
9185 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00009186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009187
Dale Johannesenace16102009-02-03 19:33:06 +00009188 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009189
9190 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009191 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009192 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00009193
Nate Begeman30a0de92008-07-17 16:51:19 +00009194 return Result;
9195}
Evan Cheng0488db92007-09-25 01:57:46 +00009196
Evan Cheng370e5342008-12-03 08:38:43 +00009197// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009198static bool isX86LogicalCmp(SDValue Op) {
9199 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009200 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9201 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009202 return true;
9203 if (Op.getResNo() == 1 &&
9204 (Opc == X86ISD::ADD ||
9205 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009206 Opc == X86ISD::ADC ||
9207 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009208 Opc == X86ISD::SMUL ||
9209 Opc == X86ISD::UMUL ||
9210 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009211 Opc == X86ISD::DEC ||
9212 Opc == X86ISD::OR ||
9213 Opc == X86ISD::XOR ||
9214 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009215 return true;
9216
Chris Lattner9637d5b2010-12-05 07:49:54 +00009217 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9218 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009219
Dan Gohman076aee32009-03-04 19:44:21 +00009220 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009221}
9222
Chris Lattnera2b56002010-12-05 01:23:24 +00009223static bool isZero(SDValue V) {
9224 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9225 return C && C->isNullValue();
9226}
9227
Evan Chengb64dd5f2012-08-07 22:21:00 +00009228static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9229 if (V.getOpcode() != ISD::TRUNCATE)
9230 return false;
9231
9232 SDValue VOp0 = V.getOperand(0);
9233 unsigned InBits = VOp0.getValueSizeInBits();
9234 unsigned Bits = V.getValueSizeInBits();
9235 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9236}
9237
Dan Gohmand858e902010-04-17 15:26:15 +00009238SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009239 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009240 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009241 SDValue Op1 = Op.getOperand(1);
9242 SDValue Op2 = Op.getOperand(2);
9243 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009244 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009245
Dan Gohman1a492952009-10-20 16:22:37 +00009246 if (Cond.getOpcode() == ISD::SETCC) {
9247 SDValue NewCond = LowerSETCC(Cond, DAG);
9248 if (NewCond.getNode())
9249 Cond = NewCond;
9250 }
Evan Cheng734503b2006-09-11 02:19:56 +00009251
Chris Lattnera2b56002010-12-05 01:23:24 +00009252 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009253 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009254 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009255 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009256 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009257 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9258 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009259 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009260
Chris Lattnera2b56002010-12-05 01:23:24 +00009261 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009262
9263 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009264 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9265 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009266
9267 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009268 // Apply further optimizations for special cases
9269 // (select (x != 0), -1, 0) -> neg & sbb
9270 // (select (x == 0), 0, -1) -> neg & sbb
9271 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009272 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009273 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9274 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009275 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9276 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009277 CmpOp0);
9278 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9279 DAG.getConstant(X86::COND_B, MVT::i8),
9280 SDValue(Neg.getNode(), 1));
9281 return Res;
9282 }
9283
Chris Lattnera2b56002010-12-05 01:23:24 +00009284 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9285 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009286 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009287
Chris Lattner96908b12010-12-05 02:00:51 +00009288 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009289 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9290 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009291
Chris Lattner96908b12010-12-05 02:00:51 +00009292 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9293 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009294
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009295 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009296 if (N2C == 0 || !N2C->isNullValue())
9297 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9298 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009299 }
9300 }
9301
Chris Lattnera2b56002010-12-05 01:23:24 +00009302 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009303 if (Cond.getOpcode() == ISD::AND &&
9304 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9305 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009306 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009307 Cond = Cond.getOperand(0);
9308 }
9309
Evan Cheng3f41d662007-10-08 22:16:29 +00009310 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9311 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009312 unsigned CondOpcode = Cond.getOpcode();
9313 if (CondOpcode == X86ISD::SETCC ||
9314 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009315 CC = Cond.getOperand(0);
9316
Dan Gohman475871a2008-07-27 21:46:04 +00009317 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009318 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00009319 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00009320
Evan Cheng3f41d662007-10-08 22:16:29 +00009321 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009322 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009323 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009324 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009325
Chris Lattnerd1980a52009-03-12 06:52:53 +00009326 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9327 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009328 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009329 addTest = false;
9330 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009331 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9332 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9333 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9334 Cond.getOperand(0).getValueType() != MVT::i8)) {
9335 SDValue LHS = Cond.getOperand(0);
9336 SDValue RHS = Cond.getOperand(1);
9337 unsigned X86Opcode;
9338 unsigned X86Cond;
9339 SDVTList VTs;
9340 switch (CondOpcode) {
9341 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9342 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9343 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9344 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9345 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9346 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9347 default: llvm_unreachable("unexpected overflowing operator");
9348 }
9349 if (CondOpcode == ISD::UMULO)
9350 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9351 MVT::i32);
9352 else
9353 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9354
9355 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9356
9357 if (CondOpcode == ISD::UMULO)
9358 Cond = X86Op.getValue(2);
9359 else
9360 Cond = X86Op.getValue(1);
9361
9362 CC = DAG.getConstant(X86Cond, MVT::i8);
9363 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009364 }
9365
9366 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009367 // Look pass the truncate if the high bits are known zero.
9368 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9369 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009370
9371 // We know the result of AND is compared against zero. Try to match
9372 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009373 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009374 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009375 if (NewSetCC.getNode()) {
9376 CC = NewSetCC.getOperand(0);
9377 Cond = NewSetCC.getOperand(1);
9378 addTest = false;
9379 }
9380 }
9381 }
9382
9383 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009385 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009386 }
9387
Benjamin Kramere915ff32010-12-22 23:09:28 +00009388 // a < b ? -1 : 0 -> RES = ~setcc_carry
9389 // a < b ? 0 : -1 -> RES = setcc_carry
9390 // a >= b ? -1 : 0 -> RES = setcc_carry
9391 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009392 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009393 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009394 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9395
9396 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9397 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9398 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9399 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9400 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9401 return DAG.getNOT(DL, Res, Res.getValueType());
9402 return Res;
9403 }
9404 }
9405
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009406 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
9407 // widen the cmov and push the truncate through. This avoids introducing a new
9408 // branch during isel and doesn't add any extensions.
9409 if (Op.getValueType() == MVT::i8 &&
9410 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
9411 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
9412 if (T1.getValueType() == T2.getValueType() &&
9413 // Blacklist CopyFromReg to avoid partial register stalls.
9414 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
9415 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +00009416 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009417 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
9418 }
9419 }
9420
Evan Cheng0488db92007-09-25 01:57:46 +00009421 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9422 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009423 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009424 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009425 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009426}
9427
Evan Cheng370e5342008-12-03 08:38:43 +00009428// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9429// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9430// from the AND / OR.
9431static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9432 Opc = Op.getOpcode();
9433 if (Opc != ISD::OR && Opc != ISD::AND)
9434 return false;
9435 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9436 Op.getOperand(0).hasOneUse() &&
9437 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9438 Op.getOperand(1).hasOneUse());
9439}
9440
Evan Cheng961d6d42009-02-02 08:19:07 +00009441// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9442// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009443static bool isXor1OfSetCC(SDValue Op) {
9444 if (Op.getOpcode() != ISD::XOR)
9445 return false;
9446 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9447 if (N1C && N1C->getAPIntValue() == 1) {
9448 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9449 Op.getOperand(0).hasOneUse();
9450 }
9451 return false;
9452}
9453
Dan Gohmand858e902010-04-17 15:26:15 +00009454SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009455 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009456 SDValue Chain = Op.getOperand(0);
9457 SDValue Cond = Op.getOperand(1);
9458 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009459 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009460 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009461 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009462
Dan Gohman1a492952009-10-20 16:22:37 +00009463 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009464 // Check for setcc([su]{add,sub,mul}o == 0).
9465 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9466 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9467 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9468 Cond.getOperand(0).getResNo() == 1 &&
9469 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9470 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9471 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9472 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9473 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9474 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9475 Inverted = true;
9476 Cond = Cond.getOperand(0);
9477 } else {
9478 SDValue NewCond = LowerSETCC(Cond, DAG);
9479 if (NewCond.getNode())
9480 Cond = NewCond;
9481 }
Dan Gohman1a492952009-10-20 16:22:37 +00009482 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009483#if 0
9484 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009485 else if (Cond.getOpcode() == X86ISD::ADD ||
9486 Cond.getOpcode() == X86ISD::SUB ||
9487 Cond.getOpcode() == X86ISD::SMUL ||
9488 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009489 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009490#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009491
Evan Chengad9c0a32009-12-15 00:53:42 +00009492 // Look pass (and (setcc_carry (cmp ...)), 1).
9493 if (Cond.getOpcode() == ISD::AND &&
9494 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9495 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009496 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009497 Cond = Cond.getOperand(0);
9498 }
9499
Evan Cheng3f41d662007-10-08 22:16:29 +00009500 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9501 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009502 unsigned CondOpcode = Cond.getOpcode();
9503 if (CondOpcode == X86ISD::SETCC ||
9504 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009505 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009506
Dan Gohman475871a2008-07-27 21:46:04 +00009507 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009508 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009509 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009510 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009511 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009512 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009513 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009514 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009515 default: break;
9516 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009517 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009518 // These can only come from an arithmetic instruction with overflow,
9519 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009520 Cond = Cond.getNode()->getOperand(1);
9521 addTest = false;
9522 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009523 }
Evan Cheng0488db92007-09-25 01:57:46 +00009524 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009525 }
9526 CondOpcode = Cond.getOpcode();
9527 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9528 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9529 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9530 Cond.getOperand(0).getValueType() != MVT::i8)) {
9531 SDValue LHS = Cond.getOperand(0);
9532 SDValue RHS = Cond.getOperand(1);
9533 unsigned X86Opcode;
9534 unsigned X86Cond;
9535 SDVTList VTs;
9536 switch (CondOpcode) {
9537 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9538 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9539 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9540 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9541 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9542 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9543 default: llvm_unreachable("unexpected overflowing operator");
9544 }
9545 if (Inverted)
9546 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9547 if (CondOpcode == ISD::UMULO)
9548 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9549 MVT::i32);
9550 else
9551 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9552
9553 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9554
9555 if (CondOpcode == ISD::UMULO)
9556 Cond = X86Op.getValue(2);
9557 else
9558 Cond = X86Op.getValue(1);
9559
9560 CC = DAG.getConstant(X86Cond, MVT::i8);
9561 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009562 } else {
9563 unsigned CondOpc;
9564 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9565 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009566 if (CondOpc == ISD::OR) {
9567 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9568 // two branches instead of an explicit OR instruction with a
9569 // separate test.
9570 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009571 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009572 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009573 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009574 Chain, Dest, CC, Cmp);
9575 CC = Cond.getOperand(1).getOperand(0);
9576 Cond = Cmp;
9577 addTest = false;
9578 }
9579 } else { // ISD::AND
9580 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9581 // two branches instead of an explicit AND instruction with a
9582 // separate test. However, we only do this if this block doesn't
9583 // have a fall-through edge, because this requires an explicit
9584 // jmp when the condition is false.
9585 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009586 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009587 Op.getNode()->hasOneUse()) {
9588 X86::CondCode CCode =
9589 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9590 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009592 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009593 // Look for an unconditional branch following this conditional branch.
9594 // We need this because we need to reverse the successors in order
9595 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009596 if (User->getOpcode() == ISD::BR) {
9597 SDValue FalseBB = User->getOperand(1);
9598 SDNode *NewBR =
9599 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009600 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009601 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009602 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009603
Dale Johannesene4d209d2009-02-03 20:21:25 +00009604 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009605 Chain, Dest, CC, Cmp);
9606 X86::CondCode CCode =
9607 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9608 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009610 Cond = Cmp;
9611 addTest = false;
9612 }
9613 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009614 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009615 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9616 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9617 // It should be transformed during dag combiner except when the condition
9618 // is set by a arithmetics with overflow node.
9619 X86::CondCode CCode =
9620 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9621 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009623 Cond = Cond.getOperand(0).getOperand(1);
9624 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009625 } else if (Cond.getOpcode() == ISD::SETCC &&
9626 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9627 // For FCMP_OEQ, we can emit
9628 // two branches instead of an explicit AND instruction with a
9629 // separate test. However, we only do this if this block doesn't
9630 // have a fall-through edge, because this requires an explicit
9631 // jmp when the condition is false.
9632 if (Op.getNode()->hasOneUse()) {
9633 SDNode *User = *Op.getNode()->use_begin();
9634 // Look for an unconditional branch following this conditional branch.
9635 // We need this because we need to reverse the successors in order
9636 // to implement FCMP_OEQ.
9637 if (User->getOpcode() == ISD::BR) {
9638 SDValue FalseBB = User->getOperand(1);
9639 SDNode *NewBR =
9640 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9641 assert(NewBR == User);
9642 (void)NewBR;
9643 Dest = FalseBB;
9644
9645 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9646 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009647 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009648 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9649 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9650 Chain, Dest, CC, Cmp);
9651 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9652 Cond = Cmp;
9653 addTest = false;
9654 }
9655 }
9656 } else if (Cond.getOpcode() == ISD::SETCC &&
9657 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9658 // For FCMP_UNE, we can emit
9659 // two branches instead of an explicit AND instruction with a
9660 // separate test. However, we only do this if this block doesn't
9661 // have a fall-through edge, because this requires an explicit
9662 // jmp when the condition is false.
9663 if (Op.getNode()->hasOneUse()) {
9664 SDNode *User = *Op.getNode()->use_begin();
9665 // Look for an unconditional branch following this conditional branch.
9666 // We need this because we need to reverse the successors in order
9667 // to implement FCMP_UNE.
9668 if (User->getOpcode() == ISD::BR) {
9669 SDValue FalseBB = User->getOperand(1);
9670 SDNode *NewBR =
9671 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9672 assert(NewBR == User);
9673 (void)NewBR;
9674
9675 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9676 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009677 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009678 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9679 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9680 Chain, Dest, CC, Cmp);
9681 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9682 Cond = Cmp;
9683 addTest = false;
9684 Dest = FalseBB;
9685 }
9686 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009687 }
Evan Cheng0488db92007-09-25 01:57:46 +00009688 }
9689
9690 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009691 // Look pass the truncate if the high bits are known zero.
9692 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9693 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009694
9695 // We know the result of AND is compared against zero. Try to match
9696 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009697 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009698 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9699 if (NewSetCC.getNode()) {
9700 CC = NewSetCC.getOperand(0);
9701 Cond = NewSetCC.getOperand(1);
9702 addTest = false;
9703 }
9704 }
9705 }
9706
9707 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009709 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009710 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009711 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009712 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009713 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009714}
9715
Anton Korobeynikove060b532007-04-17 19:34:00 +00009716
9717// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9718// Calls to _alloca is needed to probe the stack when allocating more than 4k
9719// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9720// that the guard pages used by the OS virtual memory manager are allocated in
9721// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009722SDValue
9723X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009724 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009725 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009726 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009727 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009728 "are being used");
9729 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009730 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009731
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009732 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009733 SDValue Chain = Op.getOperand(0);
9734 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009735 // FIXME: Ensure alignment here
9736
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009737 bool Is64Bit = Subtarget->is64Bit();
9738 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009739
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009740 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009741 MachineFunction &MF = DAG.getMachineFunction();
9742 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009743
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009744 if (Is64Bit) {
9745 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009746 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009747 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009748
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009749 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009750 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009751 if (I->hasNestAttr())
9752 report_fatal_error("Cannot use segmented stacks with functions that "
9753 "have nested arguments.");
9754 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009755
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009756 const TargetRegisterClass *AddrRegClass =
9757 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9758 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9759 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9760 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9761 DAG.getRegister(Vreg, SPTy));
9762 SDValue Ops1[2] = { Value, Chain };
9763 return DAG.getMergeValues(Ops1, 2, dl);
9764 } else {
9765 SDValue Flag;
9766 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009767
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009768 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9769 Flag = Chain.getValue(1);
9770 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009771
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009772 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9773 Flag = Chain.getValue(1);
9774
Michael Liaoc5c970e2012-10-31 04:14:09 +00009775 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
9776 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009777
9778 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9779 return DAG.getMergeValues(Ops1, 2, dl);
9780 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009781}
9782
Dan Gohmand858e902010-04-17 15:26:15 +00009783SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009784 MachineFunction &MF = DAG.getMachineFunction();
9785 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9786
Dan Gohman69de1932008-02-06 22:27:42 +00009787 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009788 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009789
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009790 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009791 // vastart just stores the address of the VarArgsFrameIndex slot into the
9792 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009793 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9794 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009795 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9796 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009797 }
9798
9799 // __va_list_tag:
9800 // gp_offset (0 - 6 * 8)
9801 // fp_offset (48 - 48 + 8 * 16)
9802 // overflow_arg_area (point to parameters coming in memory).
9803 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009804 SmallVector<SDValue, 8> MemOps;
9805 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009806 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009807 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009808 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9809 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009810 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009811 MemOps.push_back(Store);
9812
9813 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009814 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009815 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009816 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009817 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9818 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009819 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009820 MemOps.push_back(Store);
9821
9822 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009823 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009824 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009825 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9826 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009827 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9828 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009829 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009830 MemOps.push_back(Store);
9831
9832 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009834 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009835 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9836 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009837 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9838 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009839 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009840 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009841 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009842}
9843
Dan Gohmand858e902010-04-17 15:26:15 +00009844SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009845 assert(Subtarget->is64Bit() &&
9846 "LowerVAARG only handles 64-bit va_arg!");
9847 assert((Subtarget->isTargetLinux() ||
9848 Subtarget->isTargetDarwin()) &&
9849 "Unhandled target in LowerVAARG");
9850 assert(Op.getNode()->getNumOperands() == 4);
9851 SDValue Chain = Op.getOperand(0);
9852 SDValue SrcPtr = Op.getOperand(1);
9853 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9854 unsigned Align = Op.getConstantOperandVal(3);
9855 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009856
Dan Gohman320afb82010-10-12 18:00:49 +00009857 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009858 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +00009859 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +00009860 uint8_t ArgMode;
9861
9862 // Decide which area this value should be read from.
9863 // TODO: Implement the AMD64 ABI in its entirety. This simple
9864 // selection mechanism works only for the basic types.
9865 if (ArgVT == MVT::f80) {
9866 llvm_unreachable("va_arg for f80 not yet implemented");
9867 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9868 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9869 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9870 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9871 } else {
9872 llvm_unreachable("Unhandled argument type in LowerVAARG");
9873 }
9874
9875 if (ArgMode == 2) {
9876 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009877 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009878 !(DAG.getMachineFunction()
Bill Wendling67658342012-10-09 07:45:08 +00009879 .getFunction()->getFnAttributes()
9880 .hasAttribute(Attributes::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009881 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009882 }
9883
9884 // Insert VAARG_64 node into the DAG
9885 // VAARG_64 returns two values: Variable Argument Address, Chain
9886 SmallVector<SDValue, 11> InstOps;
9887 InstOps.push_back(Chain);
9888 InstOps.push_back(SrcPtr);
9889 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9890 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9891 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9892 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9893 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9894 VTs, &InstOps[0], InstOps.size(),
9895 MVT::i64,
9896 MachinePointerInfo(SV),
9897 /*Align=*/0,
9898 /*Volatile=*/false,
9899 /*ReadMem=*/true,
9900 /*WriteMem=*/true);
9901 Chain = VAARG.getValue(1);
9902
9903 // Load the next argument and return it
9904 return DAG.getLoad(ArgVT, dl,
9905 Chain,
9906 VAARG,
9907 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009908 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009909}
9910
Craig Topper55b24052012-09-11 06:15:32 +00009911static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
9912 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00009913 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009914 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009915 SDValue Chain = Op.getOperand(0);
9916 SDValue DstPtr = Op.getOperand(1);
9917 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009918 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9919 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009920 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009921
Chris Lattnere72f2022010-09-21 05:40:29 +00009922 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009923 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009924 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009925 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009926}
9927
Craig Topper80e46362012-01-23 06:16:53 +00009928// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9929// may or may not be a constant. Takes immediate version of shift as input.
9930static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9931 SDValue SrcOp, SDValue ShAmt,
9932 SelectionDAG &DAG) {
9933 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9934
9935 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009936 // Constant may be a TargetConstant. Use a regular constant.
9937 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009938 switch (Opc) {
9939 default: llvm_unreachable("Unknown target vector shift node");
9940 case X86ISD::VSHLI:
9941 case X86ISD::VSRLI:
9942 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009943 return DAG.getNode(Opc, dl, VT, SrcOp,
9944 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009945 }
9946 }
9947
9948 // Change opcode to non-immediate version
9949 switch (Opc) {
9950 default: llvm_unreachable("Unknown target vector shift node");
9951 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9952 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9953 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9954 }
9955
9956 // Need to build a vector containing shift amount
9957 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9958 SDValue ShOps[4];
9959 ShOps[0] = ShAmt;
9960 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +00009961 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +00009962 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009963
9964 // The return type has to be a 128-bit type with the same element
9965 // type as the input type.
9966 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9967 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9968
9969 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009970 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9971}
9972
Craig Topper55b24052012-09-11 06:15:32 +00009973static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009974 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009975 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009976 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009977 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009978 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009979 case Intrinsic::x86_sse_comieq_ss:
9980 case Intrinsic::x86_sse_comilt_ss:
9981 case Intrinsic::x86_sse_comile_ss:
9982 case Intrinsic::x86_sse_comigt_ss:
9983 case Intrinsic::x86_sse_comige_ss:
9984 case Intrinsic::x86_sse_comineq_ss:
9985 case Intrinsic::x86_sse_ucomieq_ss:
9986 case Intrinsic::x86_sse_ucomilt_ss:
9987 case Intrinsic::x86_sse_ucomile_ss:
9988 case Intrinsic::x86_sse_ucomigt_ss:
9989 case Intrinsic::x86_sse_ucomige_ss:
9990 case Intrinsic::x86_sse_ucomineq_ss:
9991 case Intrinsic::x86_sse2_comieq_sd:
9992 case Intrinsic::x86_sse2_comilt_sd:
9993 case Intrinsic::x86_sse2_comile_sd:
9994 case Intrinsic::x86_sse2_comigt_sd:
9995 case Intrinsic::x86_sse2_comige_sd:
9996 case Intrinsic::x86_sse2_comineq_sd:
9997 case Intrinsic::x86_sse2_ucomieq_sd:
9998 case Intrinsic::x86_sse2_ucomilt_sd:
9999 case Intrinsic::x86_sse2_ucomile_sd:
10000 case Intrinsic::x86_sse2_ucomigt_sd:
10001 case Intrinsic::x86_sse2_ucomige_sd:
10002 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010003 unsigned Opc;
10004 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010005 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010006 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010007 case Intrinsic::x86_sse_comieq_ss:
10008 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010009 Opc = X86ISD::COMI;
10010 CC = ISD::SETEQ;
10011 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010012 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010013 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010014 Opc = X86ISD::COMI;
10015 CC = ISD::SETLT;
10016 break;
10017 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010018 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010019 Opc = X86ISD::COMI;
10020 CC = ISD::SETLE;
10021 break;
10022 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010023 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010024 Opc = X86ISD::COMI;
10025 CC = ISD::SETGT;
10026 break;
10027 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010028 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010029 Opc = X86ISD::COMI;
10030 CC = ISD::SETGE;
10031 break;
10032 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010033 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010034 Opc = X86ISD::COMI;
10035 CC = ISD::SETNE;
10036 break;
10037 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010038 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010039 Opc = X86ISD::UCOMI;
10040 CC = ISD::SETEQ;
10041 break;
10042 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010043 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010044 Opc = X86ISD::UCOMI;
10045 CC = ISD::SETLT;
10046 break;
10047 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010048 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010049 Opc = X86ISD::UCOMI;
10050 CC = ISD::SETLE;
10051 break;
10052 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010053 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010054 Opc = X86ISD::UCOMI;
10055 CC = ISD::SETGT;
10056 break;
10057 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010058 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010059 Opc = X86ISD::UCOMI;
10060 CC = ISD::SETGE;
10061 break;
10062 case Intrinsic::x86_sse_ucomineq_ss:
10063 case Intrinsic::x86_sse2_ucomineq_sd:
10064 Opc = X86ISD::UCOMI;
10065 CC = ISD::SETNE;
10066 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010067 }
Evan Cheng734503b2006-09-11 02:19:56 +000010068
Dan Gohman475871a2008-07-27 21:46:04 +000010069 SDValue LHS = Op.getOperand(1);
10070 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010071 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010072 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10074 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10075 DAG.getConstant(X86CC, MVT::i8), Cond);
10076 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010077 }
Craig Topper6d688152012-08-14 07:43:25 +000010078
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010079 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010080 case Intrinsic::x86_sse2_pmulu_dq:
10081 case Intrinsic::x86_avx2_pmulu_dq:
10082 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10083 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010084
10085 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010086 case Intrinsic::x86_sse3_hadd_ps:
10087 case Intrinsic::x86_sse3_hadd_pd:
10088 case Intrinsic::x86_avx_hadd_ps_256:
10089 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010090 case Intrinsic::x86_sse3_hsub_ps:
10091 case Intrinsic::x86_sse3_hsub_pd:
10092 case Intrinsic::x86_avx_hsub_ps_256:
10093 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010094 case Intrinsic::x86_ssse3_phadd_w_128:
10095 case Intrinsic::x86_ssse3_phadd_d_128:
10096 case Intrinsic::x86_avx2_phadd_w:
10097 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010098 case Intrinsic::x86_ssse3_phsub_w_128:
10099 case Intrinsic::x86_ssse3_phsub_d_128:
10100 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010101 case Intrinsic::x86_avx2_phsub_d: {
10102 unsigned Opcode;
10103 switch (IntNo) {
10104 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10105 case Intrinsic::x86_sse3_hadd_ps:
10106 case Intrinsic::x86_sse3_hadd_pd:
10107 case Intrinsic::x86_avx_hadd_ps_256:
10108 case Intrinsic::x86_avx_hadd_pd_256:
10109 Opcode = X86ISD::FHADD;
10110 break;
10111 case Intrinsic::x86_sse3_hsub_ps:
10112 case Intrinsic::x86_sse3_hsub_pd:
10113 case Intrinsic::x86_avx_hsub_ps_256:
10114 case Intrinsic::x86_avx_hsub_pd_256:
10115 Opcode = X86ISD::FHSUB;
10116 break;
10117 case Intrinsic::x86_ssse3_phadd_w_128:
10118 case Intrinsic::x86_ssse3_phadd_d_128:
10119 case Intrinsic::x86_avx2_phadd_w:
10120 case Intrinsic::x86_avx2_phadd_d:
10121 Opcode = X86ISD::HADD;
10122 break;
10123 case Intrinsic::x86_ssse3_phsub_w_128:
10124 case Intrinsic::x86_ssse3_phsub_d_128:
10125 case Intrinsic::x86_avx2_phsub_w:
10126 case Intrinsic::x86_avx2_phsub_d:
10127 Opcode = X86ISD::HSUB;
10128 break;
10129 }
10130 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010131 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010132 }
10133
10134 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000010135 case Intrinsic::x86_avx2_psllv_d:
10136 case Intrinsic::x86_avx2_psllv_q:
10137 case Intrinsic::x86_avx2_psllv_d_256:
10138 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010139 case Intrinsic::x86_avx2_psrlv_d:
10140 case Intrinsic::x86_avx2_psrlv_q:
10141 case Intrinsic::x86_avx2_psrlv_d_256:
10142 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010143 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000010144 case Intrinsic::x86_avx2_psrav_d_256: {
10145 unsigned Opcode;
10146 switch (IntNo) {
10147 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10148 case Intrinsic::x86_avx2_psllv_d:
10149 case Intrinsic::x86_avx2_psllv_q:
10150 case Intrinsic::x86_avx2_psllv_d_256:
10151 case Intrinsic::x86_avx2_psllv_q_256:
10152 Opcode = ISD::SHL;
10153 break;
10154 case Intrinsic::x86_avx2_psrlv_d:
10155 case Intrinsic::x86_avx2_psrlv_q:
10156 case Intrinsic::x86_avx2_psrlv_d_256:
10157 case Intrinsic::x86_avx2_psrlv_q_256:
10158 Opcode = ISD::SRL;
10159 break;
10160 case Intrinsic::x86_avx2_psrav_d:
10161 case Intrinsic::x86_avx2_psrav_d_256:
10162 Opcode = ISD::SRA;
10163 break;
10164 }
10165 return DAG.getNode(Opcode, dl, Op.getValueType(),
10166 Op.getOperand(1), Op.getOperand(2));
10167 }
10168
Craig Topper969ba282012-01-25 06:43:11 +000010169 case Intrinsic::x86_ssse3_pshuf_b_128:
10170 case Intrinsic::x86_avx2_pshuf_b:
10171 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
10172 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010173
Craig Topper969ba282012-01-25 06:43:11 +000010174 case Intrinsic::x86_ssse3_psign_b_128:
10175 case Intrinsic::x86_ssse3_psign_w_128:
10176 case Intrinsic::x86_ssse3_psign_d_128:
10177 case Intrinsic::x86_avx2_psign_b:
10178 case Intrinsic::x86_avx2_psign_w:
10179 case Intrinsic::x86_avx2_psign_d:
10180 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
10181 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010182
Craig Toppere566cd02012-01-26 07:18:03 +000010183 case Intrinsic::x86_sse41_insertps:
10184 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
10185 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010186
Craig Toppere566cd02012-01-26 07:18:03 +000010187 case Intrinsic::x86_avx_vperm2f128_ps_256:
10188 case Intrinsic::x86_avx_vperm2f128_pd_256:
10189 case Intrinsic::x86_avx_vperm2f128_si_256:
10190 case Intrinsic::x86_avx2_vperm2i128:
10191 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
10192 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010193
Craig Topperffa6c402012-04-16 07:13:00 +000010194 case Intrinsic::x86_avx2_permd:
10195 case Intrinsic::x86_avx2_permps:
10196 // Operands intentionally swapped. Mask is last operand to intrinsic,
10197 // but second operand for node/intruction.
10198 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
10199 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000010200
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010201 // ptest and testp intrinsics. The intrinsic these come from are designed to
10202 // return an integer value, not just an instruction so lower it to the ptest
10203 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000010204 case Intrinsic::x86_sse41_ptestz:
10205 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010206 case Intrinsic::x86_sse41_ptestnzc:
10207 case Intrinsic::x86_avx_ptestz_256:
10208 case Intrinsic::x86_avx_ptestc_256:
10209 case Intrinsic::x86_avx_ptestnzc_256:
10210 case Intrinsic::x86_avx_vtestz_ps:
10211 case Intrinsic::x86_avx_vtestc_ps:
10212 case Intrinsic::x86_avx_vtestnzc_ps:
10213 case Intrinsic::x86_avx_vtestz_pd:
10214 case Intrinsic::x86_avx_vtestc_pd:
10215 case Intrinsic::x86_avx_vtestnzc_pd:
10216 case Intrinsic::x86_avx_vtestz_ps_256:
10217 case Intrinsic::x86_avx_vtestc_ps_256:
10218 case Intrinsic::x86_avx_vtestnzc_ps_256:
10219 case Intrinsic::x86_avx_vtestz_pd_256:
10220 case Intrinsic::x86_avx_vtestc_pd_256:
10221 case Intrinsic::x86_avx_vtestnzc_pd_256: {
10222 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000010223 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000010224 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000010225 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010226 case Intrinsic::x86_avx_vtestz_ps:
10227 case Intrinsic::x86_avx_vtestz_pd:
10228 case Intrinsic::x86_avx_vtestz_ps_256:
10229 case Intrinsic::x86_avx_vtestz_pd_256:
10230 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010231 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010232 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010233 // ZF = 1
10234 X86CC = X86::COND_E;
10235 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010236 case Intrinsic::x86_avx_vtestc_ps:
10237 case Intrinsic::x86_avx_vtestc_pd:
10238 case Intrinsic::x86_avx_vtestc_ps_256:
10239 case Intrinsic::x86_avx_vtestc_pd_256:
10240 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010241 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010242 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010243 // CF = 1
10244 X86CC = X86::COND_B;
10245 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010246 case Intrinsic::x86_avx_vtestnzc_ps:
10247 case Intrinsic::x86_avx_vtestnzc_pd:
10248 case Intrinsic::x86_avx_vtestnzc_ps_256:
10249 case Intrinsic::x86_avx_vtestnzc_pd_256:
10250 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000010251 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010252 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010253 // ZF and CF = 0
10254 X86CC = X86::COND_A;
10255 break;
10256 }
Eric Christopherfd179292009-08-27 18:07:15 +000010257
Eric Christopher71c67532009-07-29 00:28:05 +000010258 SDValue LHS = Op.getOperand(1);
10259 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010260 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
10261 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
10263 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
10264 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000010265 }
Evan Cheng5759f972008-05-04 09:15:50 +000010266
Craig Topper80e46362012-01-23 06:16:53 +000010267 // SSE/AVX shift intrinsics
10268 case Intrinsic::x86_sse2_psll_w:
10269 case Intrinsic::x86_sse2_psll_d:
10270 case Intrinsic::x86_sse2_psll_q:
10271 case Intrinsic::x86_avx2_psll_w:
10272 case Intrinsic::x86_avx2_psll_d:
10273 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010274 case Intrinsic::x86_sse2_psrl_w:
10275 case Intrinsic::x86_sse2_psrl_d:
10276 case Intrinsic::x86_sse2_psrl_q:
10277 case Intrinsic::x86_avx2_psrl_w:
10278 case Intrinsic::x86_avx2_psrl_d:
10279 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010280 case Intrinsic::x86_sse2_psra_w:
10281 case Intrinsic::x86_sse2_psra_d:
10282 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010283 case Intrinsic::x86_avx2_psra_d: {
10284 unsigned Opcode;
10285 switch (IntNo) {
10286 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10287 case Intrinsic::x86_sse2_psll_w:
10288 case Intrinsic::x86_sse2_psll_d:
10289 case Intrinsic::x86_sse2_psll_q:
10290 case Intrinsic::x86_avx2_psll_w:
10291 case Intrinsic::x86_avx2_psll_d:
10292 case Intrinsic::x86_avx2_psll_q:
10293 Opcode = X86ISD::VSHL;
10294 break;
10295 case Intrinsic::x86_sse2_psrl_w:
10296 case Intrinsic::x86_sse2_psrl_d:
10297 case Intrinsic::x86_sse2_psrl_q:
10298 case Intrinsic::x86_avx2_psrl_w:
10299 case Intrinsic::x86_avx2_psrl_d:
10300 case Intrinsic::x86_avx2_psrl_q:
10301 Opcode = X86ISD::VSRL;
10302 break;
10303 case Intrinsic::x86_sse2_psra_w:
10304 case Intrinsic::x86_sse2_psra_d:
10305 case Intrinsic::x86_avx2_psra_w:
10306 case Intrinsic::x86_avx2_psra_d:
10307 Opcode = X86ISD::VSRA;
10308 break;
10309 }
10310 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010311 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010312 }
10313
10314 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010315 case Intrinsic::x86_sse2_pslli_w:
10316 case Intrinsic::x86_sse2_pslli_d:
10317 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010318 case Intrinsic::x86_avx2_pslli_w:
10319 case Intrinsic::x86_avx2_pslli_d:
10320 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010321 case Intrinsic::x86_sse2_psrli_w:
10322 case Intrinsic::x86_sse2_psrli_d:
10323 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010324 case Intrinsic::x86_avx2_psrli_w:
10325 case Intrinsic::x86_avx2_psrli_d:
10326 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010327 case Intrinsic::x86_sse2_psrai_w:
10328 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010329 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010330 case Intrinsic::x86_avx2_psrai_d: {
10331 unsigned Opcode;
10332 switch (IntNo) {
10333 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10334 case Intrinsic::x86_sse2_pslli_w:
10335 case Intrinsic::x86_sse2_pslli_d:
10336 case Intrinsic::x86_sse2_pslli_q:
10337 case Intrinsic::x86_avx2_pslli_w:
10338 case Intrinsic::x86_avx2_pslli_d:
10339 case Intrinsic::x86_avx2_pslli_q:
10340 Opcode = X86ISD::VSHLI;
10341 break;
10342 case Intrinsic::x86_sse2_psrli_w:
10343 case Intrinsic::x86_sse2_psrli_d:
10344 case Intrinsic::x86_sse2_psrli_q:
10345 case Intrinsic::x86_avx2_psrli_w:
10346 case Intrinsic::x86_avx2_psrli_d:
10347 case Intrinsic::x86_avx2_psrli_q:
10348 Opcode = X86ISD::VSRLI;
10349 break;
10350 case Intrinsic::x86_sse2_psrai_w:
10351 case Intrinsic::x86_sse2_psrai_d:
10352 case Intrinsic::x86_avx2_psrai_w:
10353 case Intrinsic::x86_avx2_psrai_d:
10354 Opcode = X86ISD::VSRAI;
10355 break;
10356 }
10357 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010358 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010359 }
10360
Craig Topper4feb6472012-08-06 06:22:36 +000010361 case Intrinsic::x86_sse42_pcmpistria128:
10362 case Intrinsic::x86_sse42_pcmpestria128:
10363 case Intrinsic::x86_sse42_pcmpistric128:
10364 case Intrinsic::x86_sse42_pcmpestric128:
10365 case Intrinsic::x86_sse42_pcmpistrio128:
10366 case Intrinsic::x86_sse42_pcmpestrio128:
10367 case Intrinsic::x86_sse42_pcmpistris128:
10368 case Intrinsic::x86_sse42_pcmpestris128:
10369 case Intrinsic::x86_sse42_pcmpistriz128:
10370 case Intrinsic::x86_sse42_pcmpestriz128: {
10371 unsigned Opcode;
10372 unsigned X86CC;
10373 switch (IntNo) {
10374 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10375 case Intrinsic::x86_sse42_pcmpistria128:
10376 Opcode = X86ISD::PCMPISTRI;
10377 X86CC = X86::COND_A;
10378 break;
10379 case Intrinsic::x86_sse42_pcmpestria128:
10380 Opcode = X86ISD::PCMPESTRI;
10381 X86CC = X86::COND_A;
10382 break;
10383 case Intrinsic::x86_sse42_pcmpistric128:
10384 Opcode = X86ISD::PCMPISTRI;
10385 X86CC = X86::COND_B;
10386 break;
10387 case Intrinsic::x86_sse42_pcmpestric128:
10388 Opcode = X86ISD::PCMPESTRI;
10389 X86CC = X86::COND_B;
10390 break;
10391 case Intrinsic::x86_sse42_pcmpistrio128:
10392 Opcode = X86ISD::PCMPISTRI;
10393 X86CC = X86::COND_O;
10394 break;
10395 case Intrinsic::x86_sse42_pcmpestrio128:
10396 Opcode = X86ISD::PCMPESTRI;
10397 X86CC = X86::COND_O;
10398 break;
10399 case Intrinsic::x86_sse42_pcmpistris128:
10400 Opcode = X86ISD::PCMPISTRI;
10401 X86CC = X86::COND_S;
10402 break;
10403 case Intrinsic::x86_sse42_pcmpestris128:
10404 Opcode = X86ISD::PCMPESTRI;
10405 X86CC = X86::COND_S;
10406 break;
10407 case Intrinsic::x86_sse42_pcmpistriz128:
10408 Opcode = X86ISD::PCMPISTRI;
10409 X86CC = X86::COND_E;
10410 break;
10411 case Intrinsic::x86_sse42_pcmpestriz128:
10412 Opcode = X86ISD::PCMPESTRI;
10413 X86CC = X86::COND_E;
10414 break;
10415 }
10416 SmallVector<SDValue, 5> NewOps;
10417 NewOps.append(Op->op_begin()+1, Op->op_end());
10418 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10419 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10420 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10421 DAG.getConstant(X86CC, MVT::i8),
10422 SDValue(PCMP.getNode(), 1));
10423 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10424 }
Craig Topper6d688152012-08-14 07:43:25 +000010425
Craig Topper4feb6472012-08-06 06:22:36 +000010426 case Intrinsic::x86_sse42_pcmpistri128:
10427 case Intrinsic::x86_sse42_pcmpestri128: {
10428 unsigned Opcode;
10429 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10430 Opcode = X86ISD::PCMPISTRI;
10431 else
10432 Opcode = X86ISD::PCMPESTRI;
10433
10434 SmallVector<SDValue, 5> NewOps;
10435 NewOps.append(Op->op_begin()+1, Op->op_end());
10436 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10437 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10438 }
Craig Topper0e292372012-08-24 04:03:22 +000010439 case Intrinsic::x86_fma_vfmadd_ps:
10440 case Intrinsic::x86_fma_vfmadd_pd:
10441 case Intrinsic::x86_fma_vfmsub_ps:
10442 case Intrinsic::x86_fma_vfmsub_pd:
10443 case Intrinsic::x86_fma_vfnmadd_ps:
10444 case Intrinsic::x86_fma_vfnmadd_pd:
10445 case Intrinsic::x86_fma_vfnmsub_ps:
10446 case Intrinsic::x86_fma_vfnmsub_pd:
10447 case Intrinsic::x86_fma_vfmaddsub_ps:
10448 case Intrinsic::x86_fma_vfmaddsub_pd:
10449 case Intrinsic::x86_fma_vfmsubadd_ps:
10450 case Intrinsic::x86_fma_vfmsubadd_pd:
10451 case Intrinsic::x86_fma_vfmadd_ps_256:
10452 case Intrinsic::x86_fma_vfmadd_pd_256:
10453 case Intrinsic::x86_fma_vfmsub_ps_256:
10454 case Intrinsic::x86_fma_vfmsub_pd_256:
10455 case Intrinsic::x86_fma_vfnmadd_ps_256:
10456 case Intrinsic::x86_fma_vfnmadd_pd_256:
10457 case Intrinsic::x86_fma_vfnmsub_ps_256:
10458 case Intrinsic::x86_fma_vfnmsub_pd_256:
10459 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10460 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10461 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10462 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010463 unsigned Opc;
10464 switch (IntNo) {
10465 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10466 case Intrinsic::x86_fma_vfmadd_ps:
10467 case Intrinsic::x86_fma_vfmadd_pd:
10468 case Intrinsic::x86_fma_vfmadd_ps_256:
10469 case Intrinsic::x86_fma_vfmadd_pd_256:
10470 Opc = X86ISD::FMADD;
10471 break;
10472 case Intrinsic::x86_fma_vfmsub_ps:
10473 case Intrinsic::x86_fma_vfmsub_pd:
10474 case Intrinsic::x86_fma_vfmsub_ps_256:
10475 case Intrinsic::x86_fma_vfmsub_pd_256:
10476 Opc = X86ISD::FMSUB;
10477 break;
10478 case Intrinsic::x86_fma_vfnmadd_ps:
10479 case Intrinsic::x86_fma_vfnmadd_pd:
10480 case Intrinsic::x86_fma_vfnmadd_ps_256:
10481 case Intrinsic::x86_fma_vfnmadd_pd_256:
10482 Opc = X86ISD::FNMADD;
10483 break;
10484 case Intrinsic::x86_fma_vfnmsub_ps:
10485 case Intrinsic::x86_fma_vfnmsub_pd:
10486 case Intrinsic::x86_fma_vfnmsub_ps_256:
10487 case Intrinsic::x86_fma_vfnmsub_pd_256:
10488 Opc = X86ISD::FNMSUB;
10489 break;
10490 case Intrinsic::x86_fma_vfmaddsub_ps:
10491 case Intrinsic::x86_fma_vfmaddsub_pd:
10492 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10493 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10494 Opc = X86ISD::FMADDSUB;
10495 break;
10496 case Intrinsic::x86_fma_vfmsubadd_ps:
10497 case Intrinsic::x86_fma_vfmsubadd_pd:
10498 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10499 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10500 Opc = X86ISD::FMSUBADD;
10501 break;
10502 }
10503
10504 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10505 Op.getOperand(2), Op.getOperand(3));
10506 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010507 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010508}
Evan Cheng72261582005-12-20 06:22:03 +000010509
Craig Topper55b24052012-09-11 06:15:32 +000010510static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010511 DebugLoc dl = Op.getDebugLoc();
10512 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10513 switch (IntNo) {
10514 default: return SDValue(); // Don't custom lower most intrinsics.
10515
10516 // RDRAND intrinsics.
10517 case Intrinsic::x86_rdrand_16:
10518 case Intrinsic::x86_rdrand_32:
10519 case Intrinsic::x86_rdrand_64: {
10520 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010521 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
10522 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010523
10524 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
10525 // return the value from Rand, which is always 0, casted to i32.
10526 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10527 DAG.getConstant(1, Op->getValueType(1)),
10528 DAG.getConstant(X86::COND_B, MVT::i32),
10529 SDValue(Result.getNode(), 1) };
10530 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
10531 DAG.getVTList(Op->getValueType(1), MVT::Glue),
10532 Ops, 4);
10533
10534 // Return { result, isValid, chain }.
10535 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010536 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010537 }
10538 }
10539}
10540
Dan Gohmand858e902010-04-17 15:26:15 +000010541SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
10542 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000010543 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10544 MFI->setReturnAddressIsTaken(true);
10545
Bill Wendling64e87322009-01-16 19:25:27 +000010546 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010547 DebugLoc dl = Op.getDebugLoc();
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010548 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000010549
10550 if (Depth > 0) {
10551 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10552 SDValue Offset =
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010553 DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
10554 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
10555 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010556 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010557 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010558 }
10559
10560 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010561 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010562 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010563 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010564}
10565
Dan Gohmand858e902010-04-17 15:26:15 +000010566SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010567 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10568 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010569
Owen Andersone50ed302009-08-10 22:56:29 +000010570 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010571 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010572 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10573 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010574 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010575 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010576 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10577 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010578 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010579 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010580}
10581
Dan Gohman475871a2008-07-27 21:46:04 +000010582SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010583 SelectionDAG &DAG) const {
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010584 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010585}
10586
Dan Gohmand858e902010-04-17 15:26:15 +000010587SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010588 SDValue Chain = Op.getOperand(0);
10589 SDValue Offset = Op.getOperand(1);
10590 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010591 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010592
Dan Gohmand8816272010-08-11 18:14:00 +000010593 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10594 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10595 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010596 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010597
Dan Gohmand8816272010-08-11 18:14:00 +000010598 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010599 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010600 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010601 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10602 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010603 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010604
Dale Johannesene4d209d2009-02-03 20:21:25 +000010605 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010606 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010607 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010608}
10609
Michael Liao6c0e04c2012-10-15 22:39:43 +000010610SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
10611 SelectionDAG &DAG) const {
10612 DebugLoc DL = Op.getDebugLoc();
10613 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
10614 DAG.getVTList(MVT::i32, MVT::Other),
10615 Op.getOperand(0), Op.getOperand(1));
10616}
10617
10618SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
10619 SelectionDAG &DAG) const {
10620 DebugLoc DL = Op.getDebugLoc();
10621 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
10622 Op.getOperand(0), Op.getOperand(1));
10623}
10624
Craig Topper55b24052012-09-11 06:15:32 +000010625static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000010626 return Op.getOperand(0);
10627}
10628
10629SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10630 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010631 SDValue Root = Op.getOperand(0);
10632 SDValue Trmp = Op.getOperand(1); // trampoline
10633 SDValue FPtr = Op.getOperand(2); // nested function
10634 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010635 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010636
Dan Gohman69de1932008-02-06 22:27:42 +000010637 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000010638 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010639
10640 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010641 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010642
10643 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010644 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10645 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010646
Michael Liao7abf67a2012-10-04 19:50:43 +000010647 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
10648 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000010649
10650 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10651
10652 // Load the pointer to the nested function into R11.
10653 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010654 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010655 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010656 Addr, MachinePointerInfo(TrmpAddr),
10657 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010658
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10660 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010661 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10662 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010663 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010664
10665 // Load the 'nest' parameter value into R10.
10666 // R10 is specified in X86CallingConv.td
10667 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010668 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10669 DAG.getConstant(10, MVT::i64));
10670 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010671 Addr, MachinePointerInfo(TrmpAddr, 10),
10672 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010673
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10675 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010676 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10677 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010678 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010679
10680 // Jump to the nested function.
10681 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010682 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10683 DAG.getConstant(20, MVT::i64));
10684 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010685 Addr, MachinePointerInfo(TrmpAddr, 20),
10686 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010687
10688 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010689 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10690 DAG.getConstant(22, MVT::i64));
10691 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010692 MachinePointerInfo(TrmpAddr, 22),
10693 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010694
Duncan Sands4a544a72011-09-06 13:37:06 +000010695 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010696 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010697 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010698 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010699 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010700 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010701
10702 switch (CC) {
10703 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010704 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010705 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010706 case CallingConv::X86_StdCall: {
10707 // Pass 'nest' parameter in ECX.
10708 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010709 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010710
10711 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010712 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010713 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010714
Chris Lattner58d74912008-03-12 17:45:29 +000010715 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010716 unsigned InRegCount = 0;
10717 unsigned Idx = 1;
10718
10719 for (FunctionType::param_iterator I = FTy->param_begin(),
10720 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling67658342012-10-09 07:45:08 +000010721 if (Attrs.getParamAttributes(Idx).hasAttribute(Attributes::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010722 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010723 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010724
10725 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010726 report_fatal_error("Nest register in use - reduce number of inreg"
10727 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010728 }
10729 }
10730 break;
10731 }
10732 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010733 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010734 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010735 // Pass 'nest' parameter in EAX.
10736 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010737 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010738 break;
10739 }
10740
Dan Gohman475871a2008-07-27 21:46:04 +000010741 SDValue OutChains[4];
10742 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010743
Owen Anderson825b72b2009-08-11 20:47:22 +000010744 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10745 DAG.getConstant(10, MVT::i32));
10746 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010747
Chris Lattnera62fe662010-02-05 19:20:30 +000010748 // This is storing the opcode for MOV32ri.
10749 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000010750 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000010751 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010752 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010753 Trmp, MachinePointerInfo(TrmpAddr),
10754 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010755
Owen Anderson825b72b2009-08-11 20:47:22 +000010756 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10757 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010758 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10759 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010760 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010761
Chris Lattnera62fe662010-02-05 19:20:30 +000010762 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010763 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10764 DAG.getConstant(5, MVT::i32));
10765 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010766 MachinePointerInfo(TrmpAddr, 5),
10767 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010768
Owen Anderson825b72b2009-08-11 20:47:22 +000010769 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10770 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010771 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10772 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010773 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010774
Duncan Sands4a544a72011-09-06 13:37:06 +000010775 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010776 }
10777}
10778
Dan Gohmand858e902010-04-17 15:26:15 +000010779SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10780 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010781 /*
10782 The rounding mode is in bits 11:10 of FPSR, and has the following
10783 settings:
10784 00 Round to nearest
10785 01 Round to -inf
10786 10 Round to +inf
10787 11 Round to 0
10788
10789 FLT_ROUNDS, on the other hand, expects the following:
10790 -1 Undefined
10791 0 Round to 0
10792 1 Round to nearest
10793 2 Round to +inf
10794 3 Round to -inf
10795
10796 To perform the conversion, we do:
10797 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10798 */
10799
10800 MachineFunction &MF = DAG.getMachineFunction();
10801 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010802 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010803 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010804 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010805 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010806
10807 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010808 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010809 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010810
Michael J. Spencerec38de22010-10-10 22:04:20 +000010811
Chris Lattner2156b792010-09-22 01:11:26 +000010812 MachineMemOperand *MMO =
10813 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10814 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010815
Chris Lattner2156b792010-09-22 01:11:26 +000010816 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10817 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10818 DAG.getVTList(MVT::Other),
10819 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010820
10821 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010822 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010823 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010824
10825 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010826 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010827 DAG.getNode(ISD::SRL, DL, MVT::i16,
10828 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 CWD, DAG.getConstant(0x800, MVT::i16)),
10830 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010831 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010832 DAG.getNode(ISD::SRL, DL, MVT::i16,
10833 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 CWD, DAG.getConstant(0x400, MVT::i16)),
10835 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010836
Dan Gohman475871a2008-07-27 21:46:04 +000010837 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010838 DAG.getNode(ISD::AND, DL, MVT::i16,
10839 DAG.getNode(ISD::ADD, DL, MVT::i16,
10840 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010841 DAG.getConstant(1, MVT::i16)),
10842 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010843
10844
Duncan Sands83ec4b62008-06-06 12:08:01 +000010845 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010846 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010847}
10848
Craig Topper55b24052012-09-11 06:15:32 +000010849static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010850 EVT VT = Op.getValueType();
10851 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010852 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010853 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010854
10855 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010856 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010857 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010858 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010859 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010860 }
Evan Cheng18efe262007-12-14 02:13:44 +000010861
Evan Cheng152804e2007-12-14 08:30:15 +000010862 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010864 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010865
10866 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010867 SDValue Ops[] = {
10868 Op,
10869 DAG.getConstant(NumBits+NumBits-1, OpVT),
10870 DAG.getConstant(X86::COND_E, MVT::i8),
10871 Op.getValue(1)
10872 };
10873 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010874
10875 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010876 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010877
Owen Anderson825b72b2009-08-11 20:47:22 +000010878 if (VT == MVT::i8)
10879 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010880 return Op;
10881}
10882
Craig Topper55b24052012-09-11 06:15:32 +000010883static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000010884 EVT VT = Op.getValueType();
10885 EVT OpVT = VT;
10886 unsigned NumBits = VT.getSizeInBits();
10887 DebugLoc dl = Op.getDebugLoc();
10888
10889 Op = Op.getOperand(0);
10890 if (VT == MVT::i8) {
10891 // Zero extend to i32 since there is not an i8 bsr.
10892 OpVT = MVT::i32;
10893 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10894 }
10895
10896 // Issue a bsr (scan bits in reverse).
10897 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10898 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10899
10900 // And xor with NumBits-1.
10901 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10902
10903 if (VT == MVT::i8)
10904 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10905 return Op;
10906}
10907
Craig Topper55b24052012-09-11 06:15:32 +000010908static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010909 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010910 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010911 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010912 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010913
10914 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010915 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010916 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010917
10918 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010919 SDValue Ops[] = {
10920 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010921 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010922 DAG.getConstant(X86::COND_E, MVT::i8),
10923 Op.getValue(1)
10924 };
Chandler Carruth77821022011-12-24 12:12:34 +000010925 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010926}
10927
Craig Topper13894fa2011-08-24 06:14:18 +000010928// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10929// ones, and then concatenate the result back.
10930static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010931 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010932
Craig Topper7a9a28b2012-08-12 02:23:29 +000010933 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010934 "Unsupported value type for operation");
10935
Craig Topper66ddd152012-04-27 22:54:43 +000010936 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010937 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010938
10939 // Extract the LHS vectors
10940 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010941 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10942 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010943
10944 // Extract the RHS vectors
10945 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010946 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10947 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010948
10949 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10950 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10951
10952 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10953 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10954 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10955}
10956
Craig Topper55b24052012-09-11 06:15:32 +000010957static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010958 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010959 Op.getValueType().isInteger() &&
10960 "Only handle AVX 256-bit vector integer operation");
10961 return Lower256IntArith(Op, DAG);
10962}
10963
Craig Topper55b24052012-09-11 06:15:32 +000010964static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010965 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010966 Op.getValueType().isInteger() &&
10967 "Only handle AVX 256-bit vector integer operation");
10968 return Lower256IntArith(Op, DAG);
10969}
10970
Craig Topper55b24052012-09-11 06:15:32 +000010971static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
10972 SelectionDAG &DAG) {
Craig Topper13894fa2011-08-24 06:14:18 +000010973 EVT VT = Op.getValueType();
10974
10975 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000010976 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000010977 return Lower256IntArith(Op, DAG);
10978
Craig Topper5b209e82012-02-05 03:14:49 +000010979 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10980 "Only know how to lower V2I64/V4I64 multiply");
10981
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010982 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010983
Craig Topper5b209e82012-02-05 03:14:49 +000010984 // Ahi = psrlqi(a, 32);
10985 // Bhi = psrlqi(b, 32);
10986 //
10987 // AloBlo = pmuludq(a, b);
10988 // AloBhi = pmuludq(a, Bhi);
10989 // AhiBlo = pmuludq(Ahi, b);
10990
10991 // AloBhi = psllqi(AloBhi, 32);
10992 // AhiBlo = psllqi(AhiBlo, 32);
10993 // return AloBlo + AloBhi + AhiBlo;
10994
Craig Topperaaa643c2011-11-09 07:28:55 +000010995 SDValue A = Op.getOperand(0);
10996 SDValue B = Op.getOperand(1);
10997
Craig Topper5b209e82012-02-05 03:14:49 +000010998 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010999
Craig Topper5b209e82012-02-05 03:14:49 +000011000 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11001 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011002
Craig Topper5b209e82012-02-05 03:14:49 +000011003 // Bit cast to 32-bit vectors for MULUDQ
11004 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11005 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11006 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11007 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11008 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011009
Craig Topper5b209e82012-02-05 03:14:49 +000011010 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11011 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11012 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011013
Craig Topper5b209e82012-02-05 03:14:49 +000011014 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11015 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011016
Dale Johannesene4d209d2009-02-03 20:21:25 +000011017 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011018 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011019}
11020
Nadav Rotem43012222011-05-11 08:12:09 +000011021SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
11022
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011023 EVT VT = Op.getValueType();
11024 DebugLoc dl = Op.getDebugLoc();
11025 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000011026 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011027 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011028
Craig Topper1accb7e2012-01-10 06:54:16 +000011029 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000011030 return SDValue();
11031
Nadav Rotem43012222011-05-11 08:12:09 +000011032 // Optimize shl/srl/sra with constant shift amount.
11033 if (isSplatVector(Amt.getNode())) {
11034 SDValue SclrAmt = Amt->getOperand(0);
11035 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
11036 uint64_t ShiftAmt = C->getZExtValue();
11037
Craig Toppered2e13d2012-01-22 19:15:14 +000011038 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011039 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000011040 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
11041 if (Op.getOpcode() == ISD::SHL)
11042 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11043 DAG.getConstant(ShiftAmt, MVT::i32));
11044 if (Op.getOpcode() == ISD::SRL)
11045 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11046 DAG.getConstant(ShiftAmt, MVT::i32));
11047 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
11048 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11049 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000011050 }
11051
Craig Toppered2e13d2012-01-22 19:15:14 +000011052 if (VT == MVT::v16i8) {
11053 if (Op.getOpcode() == ISD::SHL) {
11054 // Make a large shift.
11055 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
11056 DAG.getConstant(ShiftAmt, MVT::i32));
11057 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
11058 // Zero out the rightmost bits.
11059 SmallVector<SDValue, 16> V(16,
11060 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11061 MVT::i8));
11062 return DAG.getNode(ISD::AND, dl, VT, SHL,
11063 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011064 }
Craig Toppered2e13d2012-01-22 19:15:14 +000011065 if (Op.getOpcode() == ISD::SRL) {
11066 // Make a large shift.
11067 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
11068 DAG.getConstant(ShiftAmt, MVT::i32));
11069 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
11070 // Zero out the leftmost bits.
11071 SmallVector<SDValue, 16> V(16,
11072 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11073 MVT::i8));
11074 return DAG.getNode(ISD::AND, dl, VT, SRL,
11075 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
11076 }
11077 if (Op.getOpcode() == ISD::SRA) {
11078 if (ShiftAmt == 7) {
11079 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011080 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011081 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000011082 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011083
Craig Toppered2e13d2012-01-22 19:15:14 +000011084 // R s>> a === ((R u>> a) ^ m) - m
11085 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11086 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
11087 MVT::i8));
11088 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
11089 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11090 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11091 return Res;
11092 }
Craig Topper731dfd02012-04-23 03:42:40 +000011093 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011094 }
Craig Topper46154eb2011-11-11 07:39:23 +000011095
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011096 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000011097 if (Op.getOpcode() == ISD::SHL) {
11098 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011099 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
11100 DAG.getConstant(ShiftAmt, MVT::i32));
11101 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000011102 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011103 SmallVector<SDValue, 32> V(32,
11104 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11105 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011106 return DAG.getNode(ISD::AND, dl, VT, SHL,
11107 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000011108 }
Craig Topper0d86d462011-11-20 00:12:05 +000011109 if (Op.getOpcode() == ISD::SRL) {
11110 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011111 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
11112 DAG.getConstant(ShiftAmt, MVT::i32));
11113 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000011114 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011115 SmallVector<SDValue, 32> V(32,
11116 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11117 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011118 return DAG.getNode(ISD::AND, dl, VT, SRL,
11119 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
11120 }
11121 if (Op.getOpcode() == ISD::SRA) {
11122 if (ShiftAmt == 7) {
11123 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011124 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011125 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000011126 }
11127
11128 // R s>> a === ((R u>> a) ^ m) - m
11129 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11130 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
11131 MVT::i8));
11132 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
11133 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11134 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11135 return Res;
11136 }
Craig Topper731dfd02012-04-23 03:42:40 +000011137 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000011138 }
Nadav Rotem43012222011-05-11 08:12:09 +000011139 }
11140 }
11141
11142 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000011143 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011144 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
11145 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000011146
Chris Lattner7302d802012-02-06 21:56:39 +000011147 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
11148 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000011149 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
11150 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000011151 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011152 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000011153
11154 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011155 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011156 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
11157 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
11158 }
Nadav Rotem43012222011-05-11 08:12:09 +000011159 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000011160 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000011161
Nate Begeman51409212010-07-28 00:21:48 +000011162 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000011163 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
11164 DAG.getConstant(5, MVT::i32));
11165 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011166
Lang Hames8b99c1e2011-12-17 01:08:46 +000011167 // Turn 'a' into a mask suitable for VSELECT
11168 SDValue VSelM = DAG.getConstant(0x80, VT);
11169 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011170 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000011171
Lang Hames8b99c1e2011-12-17 01:08:46 +000011172 SDValue CM1 = DAG.getConstant(0x0f, VT);
11173 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000011174
Lang Hames8b99c1e2011-12-17 01:08:46 +000011175 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
11176 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000011177 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11178 DAG.getConstant(4, MVT::i32), DAG);
11179 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011180 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11181
Nate Begeman51409212010-07-28 00:21:48 +000011182 // a += a
11183 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011184 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011185 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011186
Lang Hames8b99c1e2011-12-17 01:08:46 +000011187 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
11188 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011189 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11190 DAG.getConstant(2, MVT::i32), DAG);
11191 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011192 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11193
Nate Begeman51409212010-07-28 00:21:48 +000011194 // a += a
11195 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011196 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011197 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011198
Lang Hames8b99c1e2011-12-17 01:08:46 +000011199 // return VSELECT(r, r+r, a);
11200 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000011201 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000011202 return R;
11203 }
Craig Topper46154eb2011-11-11 07:39:23 +000011204
11205 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000011206 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011207 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000011208 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11209 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11210
11211 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000011212 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
11213 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011214
11215 // Recreate the shift amount vectors
11216 SDValue Amt1, Amt2;
11217 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11218 // Constant shift amount
11219 SmallVector<SDValue, 4> Amt1Csts;
11220 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000011221 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011222 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000011223 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011224 Amt2Csts.push_back(Amt->getOperand(i));
11225
11226 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11227 &Amt1Csts[0], NumElems/2);
11228 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11229 &Amt2Csts[0], NumElems/2);
11230 } else {
11231 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000011232 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
11233 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011234 }
11235
11236 // Issue new vector shifts for the smaller types
11237 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
11238 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
11239
11240 // Concatenate the result back
11241 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
11242 }
11243
Nate Begeman51409212010-07-28 00:21:48 +000011244 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011245}
Mon P Wangaf9b9522008-12-18 21:42:19 +000011246
Craig Topper55b24052012-09-11 06:15:32 +000011247static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000011248 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
11249 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000011250 // looks for this combo and may remove the "setcc" instruction if the "setcc"
11251 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000011252 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000011253 SDValue LHS = N->getOperand(0);
11254 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000011255 unsigned BaseOp = 0;
11256 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011257 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000011258 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011259 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000011260 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000011261 // A subtract of one will be selected as a INC. Note that INC doesn't
11262 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11264 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011265 BaseOp = X86ISD::INC;
11266 Cond = X86::COND_O;
11267 break;
11268 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011269 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000011270 Cond = X86::COND_O;
11271 break;
11272 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011273 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000011274 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011275 break;
11276 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000011277 // A subtract of one will be selected as a DEC. Note that DEC doesn't
11278 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011279 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11280 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011281 BaseOp = X86ISD::DEC;
11282 Cond = X86::COND_O;
11283 break;
11284 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011285 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000011286 Cond = X86::COND_O;
11287 break;
11288 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011289 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000011290 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011291 break;
11292 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000011293 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000011294 Cond = X86::COND_O;
11295 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011296 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
11297 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
11298 MVT::i32);
11299 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011300
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011301 SDValue SetCC =
11302 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11303 DAG.getConstant(X86::COND_O, MVT::i32),
11304 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011305
Dan Gohman6e5fda22011-07-22 18:45:15 +000011306 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011307 }
Bill Wendling74c37652008-12-09 22:08:41 +000011308 }
Bill Wendling3fafd932008-11-26 22:37:40 +000011309
Bill Wendling61edeb52008-12-02 01:06:39 +000011310 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011311 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011312 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000011313
Bill Wendling61edeb52008-12-02 01:06:39 +000011314 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011315 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
11316 DAG.getConstant(Cond, MVT::i32),
11317 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000011318
Dan Gohman6e5fda22011-07-22 18:45:15 +000011319 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000011320}
11321
Chad Rosier30450e82011-12-22 22:35:21 +000011322SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
11323 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011324 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000011325 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
11326 EVT VT = Op.getValueType();
11327
Craig Toppered2e13d2012-01-22 19:15:14 +000011328 if (!Subtarget->hasSSE2() || !VT.isVector())
11329 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011330
Craig Toppered2e13d2012-01-22 19:15:14 +000011331 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
11332 ExtraVT.getScalarType().getSizeInBits();
11333 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
11334
11335 switch (VT.getSimpleVT().SimpleTy) {
11336 default: return SDValue();
11337 case MVT::v8i32:
11338 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011339 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011340 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011341 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011342 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000011343 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000011344
Craig Toppered2e13d2012-01-22 19:15:14 +000011345 // Extract the LHS vectors
11346 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011347 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11348 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000011349
Craig Toppered2e13d2012-01-22 19:15:14 +000011350 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11351 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000011352
Craig Toppered2e13d2012-01-22 19:15:14 +000011353 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000011354 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000011355 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
11356 ExtraNumElems/2);
11357 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000011358
Craig Toppered2e13d2012-01-22 19:15:14 +000011359 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
11360 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000011361
Dmitri Gribenko2de05722012-09-10 21:26:47 +000011362 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011363 }
11364 // fall through
11365 case MVT::v4i32:
11366 case MVT::v8i16: {
11367 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
11368 Op.getOperand(0), ShAmt, DAG);
11369 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011370 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011371 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011372}
11373
11374
Craig Topper55b24052012-09-11 06:15:32 +000011375static SDValue LowerMEMBARRIER(SDValue Op, const X86Subtarget *Subtarget,
11376 SelectionDAG &DAG) {
Eric Christopher9a9d2752010-07-22 02:48:34 +000011377 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011378
Eric Christopher77ed1352011-07-08 00:04:56 +000011379 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
11380 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011381 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000011382 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000011383 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000011384 SDValue Ops[] = {
11385 DAG.getRegister(X86::ESP, MVT::i32), // Base
11386 DAG.getTargetConstant(1, MVT::i8), // Scale
11387 DAG.getRegister(0, MVT::i32), // Index
11388 DAG.getTargetConstant(0, MVT::i32), // Disp
11389 DAG.getRegister(0, MVT::i32), // Segment.
11390 Zero,
11391 Chain
11392 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000011393 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000011394 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11395 array_lengthof(Ops));
11396 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000011397 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011398
Eric Christopher9a9d2752010-07-22 02:48:34 +000011399 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000011400 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000011401 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011402
Chris Lattner132929a2010-08-14 17:26:09 +000011403 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11404 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
11405 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
11406 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011407
Chris Lattner132929a2010-08-14 17:26:09 +000011408 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
11409 if (!Op1 && !Op2 && !Op3 && Op4)
11410 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011411
Chris Lattner132929a2010-08-14 17:26:09 +000011412 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
11413 if (Op1 && !Op2 && !Op3 && !Op4)
11414 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011415
11416 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000011417 // (MFENCE)>;
11418 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000011419}
11420
Craig Topper55b24052012-09-11 06:15:32 +000011421static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
11422 SelectionDAG &DAG) {
Eli Friedman14648462011-07-27 22:21:52 +000011423 DebugLoc dl = Op.getDebugLoc();
11424 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
11425 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
11426 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
11427 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
11428
11429 // The only fence that needs an instruction is a sequentially-consistent
11430 // cross-thread fence.
11431 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
11432 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
11433 // no-sse2). There isn't any reason to disable it if the target processor
11434 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011435 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000011436 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
11437
11438 SDValue Chain = Op.getOperand(0);
11439 SDValue Zero = DAG.getConstant(0, MVT::i32);
11440 SDValue Ops[] = {
11441 DAG.getRegister(X86::ESP, MVT::i32), // Base
11442 DAG.getTargetConstant(1, MVT::i8), // Scale
11443 DAG.getRegister(0, MVT::i32), // Index
11444 DAG.getTargetConstant(0, MVT::i32), // Disp
11445 DAG.getRegister(0, MVT::i32), // Segment.
11446 Zero,
11447 Chain
11448 };
11449 SDNode *Res =
11450 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11451 array_lengthof(Ops));
11452 return SDValue(Res, 0);
11453 }
11454
11455 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
11456 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
11457}
11458
11459
Craig Topper55b24052012-09-11 06:15:32 +000011460static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
11461 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011462 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011463 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000011464 unsigned Reg = 0;
11465 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000011466 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000011467 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011468 case MVT::i8: Reg = X86::AL; size = 1; break;
11469 case MVT::i16: Reg = X86::AX; size = 2; break;
11470 case MVT::i32: Reg = X86::EAX; size = 4; break;
11471 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000011472 assert(Subtarget->is64Bit() && "Node not type legal!");
11473 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000011474 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000011475 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011476 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000011477 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000011478 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011479 Op.getOperand(1),
11480 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000011481 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011482 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011483 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011484 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
11485 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
11486 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011488 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000011489 return cpOut;
11490}
11491
Craig Topper55b24052012-09-11 06:15:32 +000011492static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
11493 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000011494 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011495 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011496 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011497 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011499 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
11500 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000011501 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000011502 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
11503 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000011504 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000011505 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000011506 rdx.getValue(1)
11507 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509}
11510
Craig Topper55b24052012-09-11 06:15:32 +000011511SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000011512 EVT SrcVT = Op.getOperand(0).getValueType();
11513 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000011514 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000011515 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011516 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000011517 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011518 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000011519 // i64 <=> MMX conversions are Legal.
11520 if (SrcVT==MVT::i64 && DstVT.isVector())
11521 return Op;
11522 if (DstVT==MVT::i64 && SrcVT.isVector())
11523 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000011524 // MMX <=> MMX conversions are Legal.
11525 if (SrcVT.isVector() && DstVT.isVector())
11526 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000011527 // All other conversions need to be expanded.
11528 return SDValue();
11529}
Chris Lattner5b856542010-12-20 00:59:46 +000011530
Craig Topper55b24052012-09-11 06:15:32 +000011531static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011532 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011534 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000011536 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011538 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011539 Node->getOperand(0),
11540 Node->getOperand(1), negOp,
11541 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000011542 cast<AtomicSDNode>(Node)->getAlignment(),
11543 cast<AtomicSDNode>(Node)->getOrdering(),
11544 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000011545}
11546
Eli Friedman327236c2011-08-24 20:50:09 +000011547static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
11548 SDNode *Node = Op.getNode();
11549 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011550 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000011551
11552 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011553 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
11554 // FIXME: On 32-bit, store -> fist or movq would be more efficient
11555 // (The only way to get a 16-byte store is cmpxchg16b)
11556 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
11557 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
11558 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000011559 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
11560 cast<AtomicSDNode>(Node)->getMemoryVT(),
11561 Node->getOperand(0),
11562 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011563 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000011564 cast<AtomicSDNode>(Node)->getOrdering(),
11565 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000011566 return Swap.getValue(1);
11567 }
11568 // Other atomic stores have a simple pattern.
11569 return Op;
11570}
11571
Chris Lattner5b856542010-12-20 00:59:46 +000011572static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
11573 EVT VT = Op.getNode()->getValueType(0);
11574
11575 // Let legalize expand this if it isn't a legal type yet.
11576 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
11577 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011578
Chris Lattner5b856542010-12-20 00:59:46 +000011579 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011580
Chris Lattner5b856542010-12-20 00:59:46 +000011581 unsigned Opc;
11582 bool ExtraOp = false;
11583 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011584 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011585 case ISD::ADDC: Opc = X86ISD::ADD; break;
11586 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11587 case ISD::SUBC: Opc = X86ISD::SUB; break;
11588 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11589 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011590
Chris Lattner5b856542010-12-20 00:59:46 +000011591 if (!ExtraOp)
11592 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11593 Op.getOperand(1));
11594 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11595 Op.getOperand(1), Op.getOperand(2));
11596}
11597
Evan Cheng0db9fe62006-04-25 20:13:52 +000011598/// LowerOperation - Provide custom lowering hooks for some operations.
11599///
Dan Gohmand858e902010-04-17 15:26:15 +000011600SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011601 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011602 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011603 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011604 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, Subtarget, DAG);
11605 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
11606 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011607 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011608 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011609 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011610 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011611 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11612 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11613 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011614 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
11615 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011616 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11617 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11618 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011619 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011620 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011621 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011622 case ISD::SHL_PARTS:
11623 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011624 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011625 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011626 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Michael Liaobedcbd42012-10-16 18:14:11 +000011627 case ISD::TRUNCATE: return lowerTRUNCATE(Op, DAG);
Michael Liaoa7554632012-10-23 17:36:08 +000011628 case ISD::ZERO_EXTEND: return lowerZERO_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011629 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011630 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Michael Liao9d796db2012-10-10 16:32:15 +000011631 case ISD::FP_EXTEND: return lowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011632 case ISD::FABS: return LowerFABS(Op, DAG);
11633 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011634 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011635 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011636 case ISD::SETCC: return LowerSETCC(Op, DAG);
11637 case ISD::SELECT: return LowerSELECT(Op, DAG);
11638 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011639 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011640 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011641 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011642 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011643 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011644 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011645 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11646 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011647 case ISD::FRAME_TO_ARGS_OFFSET:
11648 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011649 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011650 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011651 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
11652 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011653 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11654 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011655 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011656 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011657 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011658 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011659 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011660 case ISD::SRA:
11661 case ISD::SRL:
11662 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011663 case ISD::SADDO:
11664 case ISD::UADDO:
11665 case ISD::SSUBO:
11666 case ISD::USUBO:
11667 case ISD::SMULO:
11668 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011669 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011670 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011671 case ISD::ADDC:
11672 case ISD::ADDE:
11673 case ISD::SUBC:
11674 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011675 case ISD::ADD: return LowerADD(Op, DAG);
11676 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011677 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011678}
11679
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011680static void ReplaceATOMIC_LOAD(SDNode *Node,
11681 SmallVectorImpl<SDValue> &Results,
11682 SelectionDAG &DAG) {
11683 DebugLoc dl = Node->getDebugLoc();
11684 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11685
11686 // Convert wide load -> cmpxchg8b/cmpxchg16b
11687 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11688 // (The only way to get a 16-byte load is cmpxchg16b)
11689 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011690 SDValue Zero = DAG.getConstant(0, VT);
11691 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011692 Node->getOperand(0),
11693 Node->getOperand(1), Zero, Zero,
11694 cast<AtomicSDNode>(Node)->getMemOperand(),
11695 cast<AtomicSDNode>(Node)->getOrdering(),
11696 cast<AtomicSDNode>(Node)->getSynchScope());
11697 Results.push_back(Swap.getValue(0));
11698 Results.push_back(Swap.getValue(1));
11699}
11700
Craig Topperc0878702012-08-17 06:55:11 +000011701static void
Duncan Sands1607f052008-12-01 11:39:25 +000011702ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000011703 SelectionDAG &DAG, unsigned NewOp) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011704 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011705 assert (Node->getValueType(0) == MVT::i64 &&
11706 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011707
11708 SDValue Chain = Node->getOperand(0);
11709 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011710 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011711 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011712 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011713 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011714 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011715 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011716 SDValue Result =
11717 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11718 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011719 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011720 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011721 Results.push_back(Result.getValue(2));
11722}
11723
Duncan Sands126d9072008-07-04 11:47:58 +000011724/// ReplaceNodeResults - Replace a node with an illegal result type
11725/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011726void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11727 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011728 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011729 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011730 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011731 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011732 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011733 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011734 case ISD::ADDC:
11735 case ISD::ADDE:
11736 case ISD::SUBC:
11737 case ISD::SUBE:
11738 // We don't want to expand or promote these.
11739 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011740 case ISD::FP_TO_SINT:
11741 case ISD::FP_TO_UINT: {
11742 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11743
11744 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11745 return;
11746
Eli Friedman948e95a2009-05-23 09:59:16 +000011747 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011748 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011749 SDValue FIST = Vals.first, StackSlot = Vals.second;
11750 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011751 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011752 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011753 if (StackSlot.getNode() != 0)
11754 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11755 MachinePointerInfo(),
11756 false, false, false, 0));
11757 else
11758 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011759 }
11760 return;
11761 }
Michael Liao991b6a22012-10-24 04:09:32 +000011762 case ISD::UINT_TO_FP: {
11763 if (N->getOperand(0).getValueType() != MVT::v2i32 &&
11764 N->getValueType(0) != MVT::v2f32)
11765 return;
11766 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
11767 N->getOperand(0));
11768 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
11769 MVT::f64);
11770 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
11771 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
11772 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
11773 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
11774 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
11775 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
11776 return;
11777 }
Michael Liao44c2d612012-10-10 16:53:28 +000011778 case ISD::FP_ROUND: {
11779 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
11780 Results.push_back(V);
11781 return;
11782 }
Duncan Sands1607f052008-12-01 11:39:25 +000011783 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011784 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011785 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011786 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011787 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011788 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011789 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011790 eax.getValue(2));
11791 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11792 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011793 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011794 Results.push_back(edx.getValue(1));
11795 return;
11796 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011797 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011798 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011799 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011800 bool Regs64bit = T == MVT::i128;
11801 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011802 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011803 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11804 DAG.getConstant(0, HalfT));
11805 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11806 DAG.getConstant(1, HalfT));
11807 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11808 Regs64bit ? X86::RAX : X86::EAX,
11809 cpInL, SDValue());
11810 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11811 Regs64bit ? X86::RDX : X86::EDX,
11812 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011813 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011814 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11815 DAG.getConstant(0, HalfT));
11816 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11817 DAG.getConstant(1, HalfT));
11818 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11819 Regs64bit ? X86::RBX : X86::EBX,
11820 swapInL, cpInH.getValue(1));
11821 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011822 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011823 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011824 SDValue Ops[] = { swapInH.getValue(0),
11825 N->getOperand(1),
11826 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011827 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011828 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011829 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11830 X86ISD::LCMPXCHG8_DAG;
11831 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011832 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011833 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11834 Regs64bit ? X86::RAX : X86::EAX,
11835 HalfT, Result.getValue(1));
11836 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11837 Regs64bit ? X86::RDX : X86::EDX,
11838 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011839 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011840 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011841 Results.push_back(cpOutH.getValue(1));
11842 return;
11843 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011844 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011845 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011846 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011847 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011848 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011849 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000011850 case ISD::ATOMIC_LOAD_MAX:
11851 case ISD::ATOMIC_LOAD_MIN:
11852 case ISD::ATOMIC_LOAD_UMAX:
11853 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000011854 case ISD::ATOMIC_SWAP: {
11855 unsigned Opc;
11856 switch (N->getOpcode()) {
11857 default: llvm_unreachable("Unexpected opcode");
11858 case ISD::ATOMIC_LOAD_ADD:
11859 Opc = X86ISD::ATOMADD64_DAG;
11860 break;
11861 case ISD::ATOMIC_LOAD_AND:
11862 Opc = X86ISD::ATOMAND64_DAG;
11863 break;
11864 case ISD::ATOMIC_LOAD_NAND:
11865 Opc = X86ISD::ATOMNAND64_DAG;
11866 break;
11867 case ISD::ATOMIC_LOAD_OR:
11868 Opc = X86ISD::ATOMOR64_DAG;
11869 break;
11870 case ISD::ATOMIC_LOAD_SUB:
11871 Opc = X86ISD::ATOMSUB64_DAG;
11872 break;
11873 case ISD::ATOMIC_LOAD_XOR:
11874 Opc = X86ISD::ATOMXOR64_DAG;
11875 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000011876 case ISD::ATOMIC_LOAD_MAX:
11877 Opc = X86ISD::ATOMMAX64_DAG;
11878 break;
11879 case ISD::ATOMIC_LOAD_MIN:
11880 Opc = X86ISD::ATOMMIN64_DAG;
11881 break;
11882 case ISD::ATOMIC_LOAD_UMAX:
11883 Opc = X86ISD::ATOMUMAX64_DAG;
11884 break;
11885 case ISD::ATOMIC_LOAD_UMIN:
11886 Opc = X86ISD::ATOMUMIN64_DAG;
11887 break;
Craig Topperc0878702012-08-17 06:55:11 +000011888 case ISD::ATOMIC_SWAP:
11889 Opc = X86ISD::ATOMSWAP64_DAG;
11890 break;
11891 }
11892 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000011893 return;
Craig Topperc0878702012-08-17 06:55:11 +000011894 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011895 case ISD::ATOMIC_LOAD:
11896 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011897 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011898}
11899
Evan Cheng72261582005-12-20 06:22:03 +000011900const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11901 switch (Opcode) {
11902 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011903 case X86ISD::BSF: return "X86ISD::BSF";
11904 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011905 case X86ISD::SHLD: return "X86ISD::SHLD";
11906 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011907 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011908 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011909 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011910 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011911 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011912 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011913 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11914 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11915 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011916 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011917 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011918 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011919 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011920 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011921 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011922 case X86ISD::COMI: return "X86ISD::COMI";
11923 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011924 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011925 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011926 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11927 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011928 case X86ISD::CMOV: return "X86ISD::CMOV";
11929 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011930 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011931 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11932 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011933 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011934 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011935 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011936 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011937 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011938 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11939 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011940 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011941 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011942 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011943 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011944 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000011945 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Craig Topperfe033152011-12-06 09:31:36 +000011946 case X86ISD::HADD: return "X86ISD::HADD";
11947 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011948 case X86ISD::FHADD: return "X86ISD::FHADD";
11949 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011950 case X86ISD::FMAX: return "X86ISD::FMAX";
11951 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000011952 case X86ISD::FMAXC: return "X86ISD::FMAXC";
11953 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000011954 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11955 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011956 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011957 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011958 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000011959 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
11960 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011961 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011962 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011963 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011964 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011965 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11966 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011967 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11968 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11969 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11970 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11971 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11972 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011973 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000011974 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000011975 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000011976 case X86ISD::VZEXT: return "X86ISD::VZEXT";
11977 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000011978 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000011979 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000011980 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11981 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011982 case X86ISD::VSHL: return "X86ISD::VSHL";
11983 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011984 case X86ISD::VSRA: return "X86ISD::VSRA";
11985 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11986 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11987 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011988 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011989 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11990 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011991 case X86ISD::ADD: return "X86ISD::ADD";
11992 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011993 case X86ISD::ADC: return "X86ISD::ADC";
11994 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011995 case X86ISD::SMUL: return "X86ISD::SMUL";
11996 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011997 case X86ISD::INC: return "X86ISD::INC";
11998 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011999 case X86ISD::OR: return "X86ISD::OR";
12000 case X86ISD::XOR: return "X86ISD::XOR";
12001 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000012002 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000012003 case X86ISD::BLSI: return "X86ISD::BLSI";
12004 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
12005 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000012006 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000012007 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000012008 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012009 case X86ISD::PALIGN: return "X86ISD::PALIGN";
12010 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
12011 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012012 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000012013 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012014 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012015 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000012016 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000012017 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
12018 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012019 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
12020 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
12021 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012022 case X86ISD::MOVSD: return "X86ISD::MOVSD";
12023 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000012024 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
12025 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000012026 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000012027 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000012028 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000012029 case X86ISD::VPERMV: return "X86ISD::VPERMV";
12030 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000012031 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000012032 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000012033 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012034 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000012035 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000012036 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012037 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012038 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012039 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000012040 case X86ISD::FMADD: return "X86ISD::FMADD";
12041 case X86ISD::FMSUB: return "X86ISD::FMSUB";
12042 case X86ISD::FNMADD: return "X86ISD::FNMADD";
12043 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
12044 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
12045 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000012046 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
12047 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Evan Cheng72261582005-12-20 06:22:03 +000012048 }
12049}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012050
Chris Lattnerc9addb72007-03-30 23:15:24 +000012051// isLegalAddressingMode - Return true if the addressing mode represented
12052// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000012053bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012054 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000012055 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012056 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000012057 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000012058
Chris Lattnerc9addb72007-03-30 23:15:24 +000012059 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012060 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012061 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000012062
Chris Lattnerc9addb72007-03-30 23:15:24 +000012063 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000012064 unsigned GVFlags =
12065 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012066
Chris Lattnerdfed4132009-07-10 07:38:24 +000012067 // If a reference to this global requires an extra load, we can't fold it.
12068 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012069 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012070
Chris Lattnerdfed4132009-07-10 07:38:24 +000012071 // If BaseGV requires a register for the PIC base, we cannot also have a
12072 // BaseReg specified.
12073 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000012074 return false;
Evan Cheng52787842007-08-01 23:46:47 +000012075
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012076 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000012077 if ((M != CodeModel::Small || R != Reloc::Static) &&
12078 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012079 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000012080 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012081
Chris Lattnerc9addb72007-03-30 23:15:24 +000012082 switch (AM.Scale) {
12083 case 0:
12084 case 1:
12085 case 2:
12086 case 4:
12087 case 8:
12088 // These scales always work.
12089 break;
12090 case 3:
12091 case 5:
12092 case 9:
12093 // These scales are formed with basereg+scalereg. Only accept if there is
12094 // no basereg yet.
12095 if (AM.HasBaseReg)
12096 return false;
12097 break;
12098 default: // Other stuff never works.
12099 return false;
12100 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012101
Chris Lattnerc9addb72007-03-30 23:15:24 +000012102 return true;
12103}
12104
12105
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012106bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012107 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000012108 return false;
Evan Chenge127a732007-10-29 07:57:50 +000012109 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
12110 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012111 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000012112 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012113 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000012114}
12115
Evan Cheng70e10d32012-07-17 06:53:39 +000012116bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
12117 return Imm == (int32_t)Imm;
12118}
12119
12120bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000012121 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000012122 return Imm == (int32_t)Imm;
12123}
12124
Owen Andersone50ed302009-08-10 22:56:29 +000012125bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000012126 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012127 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012128 unsigned NumBits1 = VT1.getSizeInBits();
12129 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012130 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012131 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012132 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012133}
Evan Cheng2bd122c2007-10-26 01:56:11 +000012134
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012135bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012136 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012137 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012138}
12139
Owen Andersone50ed302009-08-10 22:56:29 +000012140bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012141 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000012142 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012143}
12144
Evan Cheng2766a472012-12-06 19:13:27 +000012145bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
12146 EVT VT1 = Val.getValueType();
12147 if (isZExtFree(VT1, VT2))
12148 return true;
12149
12150 if (Val.getOpcode() != ISD::LOAD)
12151 return false;
12152
12153 if (!VT1.isSimple() || !VT1.isInteger() ||
12154 !VT2.isSimple() || !VT2.isInteger())
12155 return false;
12156
12157 switch (VT1.getSimpleVT().SimpleTy) {
12158 default: break;
12159 case MVT::i8:
12160 case MVT::i16:
12161 case MVT::i32:
12162 // X86 has 8, 16, and 32-bit zero-extending loads.
12163 return true;
12164 }
12165
12166 return false;
12167}
12168
Owen Andersone50ed302009-08-10 22:56:29 +000012169bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000012170 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000012171 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000012172}
12173
Evan Cheng60c07e12006-07-05 22:17:51 +000012174/// isShuffleMaskLegal - Targets can use this to indicate that they only
12175/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
12176/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
12177/// are assumed to be legal.
12178bool
Eric Christopherfd179292009-08-27 18:07:15 +000012179X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000012180 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000012181 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000012182 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000012183 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000012184
Nate Begemana09008b2009-10-19 02:17:23 +000012185 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000012186 return (VT.getVectorNumElements() == 2 ||
12187 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
12188 isMOVLMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012189 isSHUFPMask(M, VT, Subtarget->hasFp256()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000012190 isPSHUFDMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012191 isPSHUFHWMask(M, VT, Subtarget->hasInt256()) ||
12192 isPSHUFLWMask(M, VT, Subtarget->hasInt256()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000012193 isPALIGNRMask(M, VT, Subtarget) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012194 isUNPCKLMask(M, VT, Subtarget->hasInt256()) ||
12195 isUNPCKHMask(M, VT, Subtarget->hasInt256()) ||
12196 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasInt256()) ||
12197 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000012198}
12199
Dan Gohman7d8143f2008-04-09 20:09:42 +000012200bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000012201X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000012202 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000012203 unsigned NumElts = VT.getVectorNumElements();
12204 // FIXME: This collection of masks seems suspect.
12205 if (NumElts == 2)
12206 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000012207 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000012208 return (isMOVLMask(Mask, VT) ||
12209 isCommutedMOVLMask(Mask, VT, true) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012210 isSHUFPMask(Mask, VT, Subtarget->hasFp256()) ||
12211 isSHUFPMask(Mask, VT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000012212 }
12213 return false;
12214}
12215
12216//===----------------------------------------------------------------------===//
12217// X86 Scheduler Hooks
12218//===----------------------------------------------------------------------===//
12219
Michael Liaobe02a902012-11-08 07:28:54 +000012220/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000012221static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
12222 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000012223 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000012224
12225 const BasicBlock *BB = MBB->getBasicBlock();
12226 MachineFunction::iterator I = MBB;
12227 ++I;
12228
12229 // For the v = xbegin(), we generate
12230 //
12231 // thisMBB:
12232 // xbegin sinkMBB
12233 //
12234 // mainMBB:
12235 // eax = -1
12236 //
12237 // sinkMBB:
12238 // v = eax
12239
12240 MachineBasicBlock *thisMBB = MBB;
12241 MachineFunction *MF = MBB->getParent();
12242 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12243 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12244 MF->insert(I, mainMBB);
12245 MF->insert(I, sinkMBB);
12246
12247 // Transfer the remainder of BB and its successor edges to sinkMBB.
12248 sinkMBB->splice(sinkMBB->begin(), MBB,
12249 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12250 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12251
12252 // thisMBB:
12253 // xbegin sinkMBB
12254 // # fallthrough to mainMBB
12255 // # abortion to sinkMBB
12256 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
12257 thisMBB->addSuccessor(mainMBB);
12258 thisMBB->addSuccessor(sinkMBB);
12259
12260 // mainMBB:
12261 // EAX = -1
12262 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
12263 mainMBB->addSuccessor(sinkMBB);
12264
12265 // sinkMBB:
12266 // EAX is live into the sinkMBB
12267 sinkMBB->addLiveIn(X86::EAX);
12268 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12269 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12270 .addReg(X86::EAX);
12271
12272 MI->eraseFromParent();
12273 return sinkMBB;
12274}
12275
Michael Liaob118a072012-09-20 03:06:15 +000012276// Get CMPXCHG opcode for the specified data type.
12277static unsigned getCmpXChgOpcode(EVT VT) {
12278 switch (VT.getSimpleVT().SimpleTy) {
12279 case MVT::i8: return X86::LCMPXCHG8;
12280 case MVT::i16: return X86::LCMPXCHG16;
12281 case MVT::i32: return X86::LCMPXCHG32;
12282 case MVT::i64: return X86::LCMPXCHG64;
12283 default:
12284 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000012285 }
Michael Liaob118a072012-09-20 03:06:15 +000012286 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000012287}
12288
Michael Liaob118a072012-09-20 03:06:15 +000012289// Get LOAD opcode for the specified data type.
12290static unsigned getLoadOpcode(EVT VT) {
12291 switch (VT.getSimpleVT().SimpleTy) {
12292 case MVT::i8: return X86::MOV8rm;
12293 case MVT::i16: return X86::MOV16rm;
12294 case MVT::i32: return X86::MOV32rm;
12295 case MVT::i64: return X86::MOV64rm;
12296 default:
12297 break;
12298 }
12299 llvm_unreachable("Invalid operand size!");
12300}
12301
12302// Get opcode of the non-atomic one from the specified atomic instruction.
12303static unsigned getNonAtomicOpcode(unsigned Opc) {
12304 switch (Opc) {
12305 case X86::ATOMAND8: return X86::AND8rr;
12306 case X86::ATOMAND16: return X86::AND16rr;
12307 case X86::ATOMAND32: return X86::AND32rr;
12308 case X86::ATOMAND64: return X86::AND64rr;
12309 case X86::ATOMOR8: return X86::OR8rr;
12310 case X86::ATOMOR16: return X86::OR16rr;
12311 case X86::ATOMOR32: return X86::OR32rr;
12312 case X86::ATOMOR64: return X86::OR64rr;
12313 case X86::ATOMXOR8: return X86::XOR8rr;
12314 case X86::ATOMXOR16: return X86::XOR16rr;
12315 case X86::ATOMXOR32: return X86::XOR32rr;
12316 case X86::ATOMXOR64: return X86::XOR64rr;
12317 }
12318 llvm_unreachable("Unhandled atomic-load-op opcode!");
12319}
12320
12321// Get opcode of the non-atomic one from the specified atomic instruction with
12322// extra opcode.
12323static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
12324 unsigned &ExtraOpc) {
12325 switch (Opc) {
12326 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
12327 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
12328 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
12329 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012330 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012331 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
12332 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
12333 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012334 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012335 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
12336 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
12337 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012338 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012339 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
12340 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
12341 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012342 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012343 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
12344 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
12345 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
12346 }
12347 llvm_unreachable("Unhandled atomic-load-op opcode!");
12348}
12349
12350// Get opcode of the non-atomic one from the specified atomic instruction for
12351// 64-bit data type on 32-bit target.
12352static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
12353 switch (Opc) {
12354 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
12355 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
12356 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
12357 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
12358 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
12359 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012360 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
12361 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
12362 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
12363 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000012364 }
12365 llvm_unreachable("Unhandled atomic-load-op opcode!");
12366}
12367
12368// Get opcode of the non-atomic one from the specified atomic instruction for
12369// 64-bit data type on 32-bit target with extra opcode.
12370static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
12371 unsigned &HiOpc,
12372 unsigned &ExtraOpc) {
12373 switch (Opc) {
12374 case X86::ATOMNAND6432:
12375 ExtraOpc = X86::NOT32r;
12376 HiOpc = X86::AND32rr;
12377 return X86::AND32rr;
12378 }
12379 llvm_unreachable("Unhandled atomic-load-op opcode!");
12380}
12381
12382// Get pseudo CMOV opcode from the specified data type.
12383static unsigned getPseudoCMOVOpc(EVT VT) {
12384 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000012385 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000012386 case MVT::i16: return X86::CMOV_GR16;
12387 case MVT::i32: return X86::CMOV_GR32;
12388 default:
12389 break;
12390 }
12391 llvm_unreachable("Unknown CMOV opcode!");
12392}
12393
12394// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
12395// They will be translated into a spin-loop or compare-exchange loop from
12396//
12397// ...
12398// dst = atomic-fetch-op MI.addr, MI.val
12399// ...
12400//
12401// to
12402//
12403// ...
12404// EAX = LOAD MI.addr
12405// loop:
12406// t1 = OP MI.val, EAX
12407// LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12408// JNE loop
12409// sink:
12410// dst = EAX
12411// ...
Mon P Wang63307c32008-05-05 19:05:59 +000012412MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000012413X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
12414 MachineBasicBlock *MBB) const {
12415 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12416 DebugLoc DL = MI->getDebugLoc();
12417
12418 MachineFunction *MF = MBB->getParent();
12419 MachineRegisterInfo &MRI = MF->getRegInfo();
12420
12421 const BasicBlock *BB = MBB->getBasicBlock();
12422 MachineFunction::iterator I = MBB;
12423 ++I;
12424
12425 assert(MI->getNumOperands() <= X86::AddrNumOperands + 2 &&
12426 "Unexpected number of operands");
12427
12428 assert(MI->hasOneMemOperand() &&
12429 "Expected atomic-load-op to have one memoperand");
12430
12431 // Memory Reference
12432 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12433 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12434
12435 unsigned DstReg, SrcReg;
12436 unsigned MemOpndSlot;
12437
12438 unsigned CurOp = 0;
12439
12440 DstReg = MI->getOperand(CurOp++).getReg();
12441 MemOpndSlot = CurOp;
12442 CurOp += X86::AddrNumOperands;
12443 SrcReg = MI->getOperand(CurOp++).getReg();
12444
12445 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000012446 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaob118a072012-09-20 03:06:15 +000012447 unsigned AccPhyReg = getX86SubSuperRegister(X86::EAX, VT);
12448
12449 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
12450 unsigned LOADOpc = getLoadOpcode(VT);
12451
12452 // For the atomic load-arith operator, we generate
12453 //
12454 // thisMBB:
12455 // EAX = LOAD [MI.addr]
12456 // mainMBB:
12457 // t1 = OP MI.val, EAX
12458 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12459 // JNE mainMBB
12460 // sinkMBB:
12461
12462 MachineBasicBlock *thisMBB = MBB;
12463 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12464 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12465 MF->insert(I, mainMBB);
12466 MF->insert(I, sinkMBB);
12467
12468 MachineInstrBuilder MIB;
12469
12470 // Transfer the remainder of BB and its successor edges to sinkMBB.
12471 sinkMBB->splice(sinkMBB->begin(), MBB,
12472 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12473 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12474
12475 // thisMBB:
12476 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), AccPhyReg);
12477 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12478 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12479 MIB.setMemRefs(MMOBegin, MMOEnd);
12480
12481 thisMBB->addSuccessor(mainMBB);
12482
12483 // mainMBB:
12484 MachineBasicBlock *origMainMBB = mainMBB;
12485 mainMBB->addLiveIn(AccPhyReg);
12486
12487 // Copy AccPhyReg as it is used more than once.
12488 unsigned AccReg = MRI.createVirtualRegister(RC);
12489 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccReg)
12490 .addReg(AccPhyReg);
12491
12492 unsigned t1 = MRI.createVirtualRegister(RC);
12493 unsigned Opc = MI->getOpcode();
12494 switch (Opc) {
12495 default:
12496 llvm_unreachable("Unhandled atomic-load-op opcode!");
12497 case X86::ATOMAND8:
12498 case X86::ATOMAND16:
12499 case X86::ATOMAND32:
12500 case X86::ATOMAND64:
12501 case X86::ATOMOR8:
12502 case X86::ATOMOR16:
12503 case X86::ATOMOR32:
12504 case X86::ATOMOR64:
12505 case X86::ATOMXOR8:
12506 case X86::ATOMXOR16:
12507 case X86::ATOMXOR32:
12508 case X86::ATOMXOR64: {
12509 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
12510 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t1).addReg(SrcReg)
12511 .addReg(AccReg);
12512 break;
12513 }
12514 case X86::ATOMNAND8:
12515 case X86::ATOMNAND16:
12516 case X86::ATOMNAND32:
12517 case X86::ATOMNAND64: {
12518 unsigned t2 = MRI.createVirtualRegister(RC);
12519 unsigned NOTOpc;
12520 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
12521 BuildMI(mainMBB, DL, TII->get(ANDOpc), t2).addReg(SrcReg)
12522 .addReg(AccReg);
12523 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1).addReg(t2);
12524 break;
12525 }
Michael Liao08382492012-09-21 03:00:17 +000012526 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012527 case X86::ATOMMAX16:
12528 case X86::ATOMMAX32:
12529 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012530 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012531 case X86::ATOMMIN16:
12532 case X86::ATOMMIN32:
12533 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000012534 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012535 case X86::ATOMUMAX16:
12536 case X86::ATOMUMAX32:
12537 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012538 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012539 case X86::ATOMUMIN16:
12540 case X86::ATOMUMIN32:
12541 case X86::ATOMUMIN64: {
12542 unsigned CMPOpc;
12543 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
12544
12545 BuildMI(mainMBB, DL, TII->get(CMPOpc))
12546 .addReg(SrcReg)
12547 .addReg(AccReg);
12548
12549 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000012550 if (VT != MVT::i8) {
12551 // Native support
12552 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t1)
12553 .addReg(SrcReg)
12554 .addReg(AccReg);
12555 } else {
12556 // Promote i8 to i32 to use CMOV32
12557 const TargetRegisterClass *RC32 = getRegClassFor(MVT::i32);
12558 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
12559 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
12560 unsigned t2 = MRI.createVirtualRegister(RC32);
12561
12562 unsigned Undef = MRI.createVirtualRegister(RC32);
12563 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
12564
12565 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
12566 .addReg(Undef)
12567 .addReg(SrcReg)
12568 .addImm(X86::sub_8bit);
12569 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
12570 .addReg(Undef)
12571 .addReg(AccReg)
12572 .addImm(X86::sub_8bit);
12573
12574 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
12575 .addReg(SrcReg32)
12576 .addReg(AccReg32);
12577
12578 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t1)
12579 .addReg(t2, 0, X86::sub_8bit);
12580 }
Michael Liaob118a072012-09-20 03:06:15 +000012581 } else {
12582 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000012583 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000012584 "Invalid atomic-load-op transformation!");
12585 unsigned SelOpc = getPseudoCMOVOpc(VT);
12586 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
12587 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
12588 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t1)
12589 .addReg(SrcReg).addReg(AccReg)
12590 .addImm(CC);
12591 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12592 }
12593 break;
12594 }
12595 }
12596
12597 // Copy AccPhyReg back from virtual register.
12598 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccPhyReg)
12599 .addReg(AccReg);
12600
12601 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12602 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12603 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12604 MIB.addReg(t1);
12605 MIB.setMemRefs(MMOBegin, MMOEnd);
12606
12607 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
12608
12609 mainMBB->addSuccessor(origMainMBB);
12610 mainMBB->addSuccessor(sinkMBB);
12611
12612 // sinkMBB:
12613 sinkMBB->addLiveIn(AccPhyReg);
12614
12615 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12616 TII->get(TargetOpcode::COPY), DstReg)
12617 .addReg(AccPhyReg);
12618
12619 MI->eraseFromParent();
12620 return sinkMBB;
12621}
12622
12623// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
12624// instructions. They will be translated into a spin-loop or compare-exchange
12625// loop from
12626//
12627// ...
12628// dst = atomic-fetch-op MI.addr, MI.val
12629// ...
12630//
12631// to
12632//
12633// ...
12634// EAX = LOAD [MI.addr + 0]
12635// EDX = LOAD [MI.addr + 4]
12636// loop:
12637// EBX = OP MI.val.lo, EAX
12638// ECX = OP MI.val.hi, EDX
12639// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12640// JNE loop
12641// sink:
12642// dst = EDX:EAX
12643// ...
12644MachineBasicBlock *
12645X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
12646 MachineBasicBlock *MBB) const {
12647 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12648 DebugLoc DL = MI->getDebugLoc();
12649
12650 MachineFunction *MF = MBB->getParent();
12651 MachineRegisterInfo &MRI = MF->getRegInfo();
12652
12653 const BasicBlock *BB = MBB->getBasicBlock();
12654 MachineFunction::iterator I = MBB;
12655 ++I;
12656
12657 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
12658 "Unexpected number of operands");
12659
12660 assert(MI->hasOneMemOperand() &&
12661 "Expected atomic-load-op32 to have one memoperand");
12662
12663 // Memory Reference
12664 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12665 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12666
12667 unsigned DstLoReg, DstHiReg;
12668 unsigned SrcLoReg, SrcHiReg;
12669 unsigned MemOpndSlot;
12670
12671 unsigned CurOp = 0;
12672
12673 DstLoReg = MI->getOperand(CurOp++).getReg();
12674 DstHiReg = MI->getOperand(CurOp++).getReg();
12675 MemOpndSlot = CurOp;
12676 CurOp += X86::AddrNumOperands;
12677 SrcLoReg = MI->getOperand(CurOp++).getReg();
12678 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012679
Craig Topperc9099502012-04-20 06:31:50 +000012680 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012681 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000012682
Michael Liaob118a072012-09-20 03:06:15 +000012683 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
12684 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000012685
Michael Liaob118a072012-09-20 03:06:15 +000012686 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000012687 //
Michael Liaob118a072012-09-20 03:06:15 +000012688 // thisMBB:
12689 // EAX = LOAD [MI.addr + 0]
12690 // EDX = LOAD [MI.addr + 4]
12691 // mainMBB:
12692 // EBX = OP MI.vallo, EAX
12693 // ECX = OP MI.valhi, EDX
12694 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12695 // JNE mainMBB
12696 // sinkMBB:
Scott Michelfdc40a02009-02-17 22:15:04 +000012697
Mon P Wang63307c32008-05-05 19:05:59 +000012698 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000012699 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12700 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12701 MF->insert(I, mainMBB);
12702 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012703
Michael Liaob118a072012-09-20 03:06:15 +000012704 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000012705
Michael Liaob118a072012-09-20 03:06:15 +000012706 // Transfer the remainder of BB and its successor edges to sinkMBB.
12707 sinkMBB->splice(sinkMBB->begin(), MBB,
12708 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12709 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012710
Michael Liaob118a072012-09-20 03:06:15 +000012711 // thisMBB:
12712 // Lo
12713 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EAX);
12714 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12715 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12716 MIB.setMemRefs(MMOBegin, MMOEnd);
12717 // Hi
12718 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EDX);
12719 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Evan Chenga395f4d2012-10-11 00:15:48 +000012720 if (i == X86::AddrDisp)
Michael Liaob118a072012-09-20 03:06:15 +000012721 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
Evan Chenga395f4d2012-10-11 00:15:48 +000012722 else
Michael Liaob118a072012-09-20 03:06:15 +000012723 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12724 }
12725 MIB.setMemRefs(MMOBegin, MMOEnd);
Scott Michelfdc40a02009-02-17 22:15:04 +000012726
Michael Liaob118a072012-09-20 03:06:15 +000012727 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012728
Michael Liaob118a072012-09-20 03:06:15 +000012729 // mainMBB:
12730 MachineBasicBlock *origMainMBB = mainMBB;
12731 mainMBB->addLiveIn(X86::EAX);
12732 mainMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012733
Michael Liaob118a072012-09-20 03:06:15 +000012734 // Copy EDX:EAX as they are used more than once.
12735 unsigned LoReg = MRI.createVirtualRegister(RC);
12736 unsigned HiReg = MRI.createVirtualRegister(RC);
12737 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), LoReg).addReg(X86::EAX);
12738 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), HiReg).addReg(X86::EDX);
Mon P Wangab3e7472008-05-05 22:56:23 +000012739
Michael Liaob118a072012-09-20 03:06:15 +000012740 unsigned t1L = MRI.createVirtualRegister(RC);
12741 unsigned t1H = MRI.createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +000012742
Michael Liaob118a072012-09-20 03:06:15 +000012743 unsigned Opc = MI->getOpcode();
12744 switch (Opc) {
12745 default:
12746 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
12747 case X86::ATOMAND6432:
12748 case X86::ATOMOR6432:
12749 case X86::ATOMXOR6432:
12750 case X86::ATOMADD6432:
12751 case X86::ATOMSUB6432: {
12752 unsigned HiOpc;
12753 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaodd3383f2012-11-12 06:49:17 +000012754 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(LoReg).addReg(SrcLoReg);
12755 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(HiReg).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000012756 break;
12757 }
12758 case X86::ATOMNAND6432: {
12759 unsigned HiOpc, NOTOpc;
12760 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
12761 unsigned t2L = MRI.createVirtualRegister(RC);
12762 unsigned t2H = MRI.createVirtualRegister(RC);
12763 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg).addReg(LoReg);
12764 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg).addReg(HiReg);
12765 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1L).addReg(t2L);
12766 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1H).addReg(t2H);
12767 break;
12768 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000012769 case X86::ATOMMAX6432:
12770 case X86::ATOMMIN6432:
12771 case X86::ATOMUMAX6432:
12772 case X86::ATOMUMIN6432: {
12773 unsigned HiOpc;
12774 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12775 unsigned cL = MRI.createVirtualRegister(RC8);
12776 unsigned cH = MRI.createVirtualRegister(RC8);
12777 unsigned cL32 = MRI.createVirtualRegister(RC);
12778 unsigned cH32 = MRI.createVirtualRegister(RC);
12779 unsigned cc = MRI.createVirtualRegister(RC);
12780 // cl := cmp src_lo, lo
12781 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12782 .addReg(SrcLoReg).addReg(LoReg);
12783 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
12784 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
12785 // ch := cmp src_hi, hi
12786 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12787 .addReg(SrcHiReg).addReg(HiReg);
12788 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
12789 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
12790 // cc := if (src_hi == hi) ? cl : ch;
12791 if (Subtarget->hasCMov()) {
12792 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
12793 .addReg(cH32).addReg(cL32);
12794 } else {
12795 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
12796 .addReg(cH32).addReg(cL32)
12797 .addImm(X86::COND_E);
12798 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12799 }
12800 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
12801 if (Subtarget->hasCMov()) {
12802 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1L)
12803 .addReg(SrcLoReg).addReg(LoReg);
12804 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1H)
12805 .addReg(SrcHiReg).addReg(HiReg);
12806 } else {
12807 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1L)
12808 .addReg(SrcLoReg).addReg(LoReg)
12809 .addImm(X86::COND_NE);
12810 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12811 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1H)
12812 .addReg(SrcHiReg).addReg(HiReg)
12813 .addImm(X86::COND_NE);
12814 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12815 }
12816 break;
12817 }
Michael Liaob118a072012-09-20 03:06:15 +000012818 case X86::ATOMSWAP6432: {
12819 unsigned HiOpc;
12820 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12821 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg);
12822 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg);
12823 break;
12824 }
12825 }
Mon P Wang63307c32008-05-05 19:05:59 +000012826
Michael Liaob118a072012-09-20 03:06:15 +000012827 // Copy EDX:EAX back from HiReg:LoReg
12828 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(LoReg);
12829 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(HiReg);
12830 // Copy ECX:EBX from t1H:t1L
12831 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t1L);
12832 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t1H);
Mon P Wangab3e7472008-05-05 22:56:23 +000012833
Michael Liaob118a072012-09-20 03:06:15 +000012834 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12835 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12836 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12837 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000012838
Michael Liaob118a072012-09-20 03:06:15 +000012839 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000012840
Michael Liaob118a072012-09-20 03:06:15 +000012841 mainMBB->addSuccessor(origMainMBB);
12842 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012843
Michael Liaob118a072012-09-20 03:06:15 +000012844 // sinkMBB:
12845 sinkMBB->addLiveIn(X86::EAX);
12846 sinkMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012847
Michael Liaob118a072012-09-20 03:06:15 +000012848 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12849 TII->get(TargetOpcode::COPY), DstLoReg)
12850 .addReg(X86::EAX);
12851 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12852 TII->get(TargetOpcode::COPY), DstHiReg)
12853 .addReg(X86::EDX);
Mon P Wang63307c32008-05-05 19:05:59 +000012854
Michael Liaob118a072012-09-20 03:06:15 +000012855 MI->eraseFromParent();
12856 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000012857}
12858
Eric Christopherf83a5de2009-08-27 18:08:16 +000012859// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012860// or XMM0_V32I8 in AVX all of this code can be replaced with that
12861// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000012862static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
12863 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000012864 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012865 switch (MI->getOpcode()) {
12866 default: llvm_unreachable("illegal opcode!");
12867 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
12868 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
12869 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
12870 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
12871 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
12872 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
12873 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
12874 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012875 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012876
Craig Topper8aae8dd2012-11-10 08:57:41 +000012877 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000012878 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012879
Craig Topper52ea2452012-11-10 09:25:36 +000012880 unsigned NumArgs = MI->getNumOperands();
12881 for (unsigned i = 1; i < NumArgs; ++i) {
12882 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000012883 if (!(Op.isReg() && Op.isImplicit()))
12884 MIB.addOperand(Op);
12885 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012886 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012887 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12888
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012889 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000012890 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000012891 .addReg(X86::XMM0);
12892
Dan Gohman14152b42010-07-06 20:24:04 +000012893 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000012894 return BB;
12895}
12896
Craig Topper9c7ae012012-11-10 01:23:36 +000012897// FIXME: Custom handling because TableGen doesn't support multiple implicit
12898// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000012899static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
12900 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000012901 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012902 switch (MI->getOpcode()) {
12903 default: llvm_unreachable("illegal opcode!");
12904 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
12905 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
12906 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
12907 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
12908 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
12909 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
12910 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
12911 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000012912 }
12913
Craig Topper8aae8dd2012-11-10 08:57:41 +000012914 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000012915 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012916
Craig Topper52ea2452012-11-10 09:25:36 +000012917 unsigned NumArgs = MI->getNumOperands(); // remove the results
12918 for (unsigned i = 1; i < NumArgs; ++i) {
12919 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000012920 if (!(Op.isReg() && Op.isImplicit()))
12921 MIB.addOperand(Op);
12922 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012923 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012924 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12925
12926 BuildMI(*BB, MI, dl,
12927 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12928 .addReg(X86::ECX);
12929
12930 MI->eraseFromParent();
12931 return BB;
12932}
12933
Craig Topper2da36912012-11-11 22:45:02 +000012934static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
12935 const TargetInstrInfo *TII,
12936 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000012937 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012938
Eric Christopher228232b2010-11-30 07:20:12 +000012939 // Address into RAX/EAX, other two args into ECX, EDX.
12940 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
12941 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
12942 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
12943 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000012944 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012945
Eric Christopher228232b2010-11-30 07:20:12 +000012946 unsigned ValOps = X86::AddrNumOperands;
12947 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
12948 .addReg(MI->getOperand(ValOps).getReg());
12949 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
12950 .addReg(MI->getOperand(ValOps+1).getReg());
12951
12952 // The instruction doesn't actually take any operands though.
12953 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012954
Eric Christopher228232b2010-11-30 07:20:12 +000012955 MI->eraseFromParent(); // The pseudo is gone now.
12956 return BB;
12957}
12958
12959MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000012960X86TargetLowering::EmitVAARG64WithCustomInserter(
12961 MachineInstr *MI,
12962 MachineBasicBlock *MBB) const {
12963 // Emit va_arg instruction on X86-64.
12964
12965 // Operands to this pseudo-instruction:
12966 // 0 ) Output : destination address (reg)
12967 // 1-5) Input : va_list address (addr, i64mem)
12968 // 6 ) ArgSize : Size (in bytes) of vararg type
12969 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12970 // 8 ) Align : Alignment of type
12971 // 9 ) EFLAGS (implicit-def)
12972
12973 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12974 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12975
12976 unsigned DestReg = MI->getOperand(0).getReg();
12977 MachineOperand &Base = MI->getOperand(1);
12978 MachineOperand &Scale = MI->getOperand(2);
12979 MachineOperand &Index = MI->getOperand(3);
12980 MachineOperand &Disp = MI->getOperand(4);
12981 MachineOperand &Segment = MI->getOperand(5);
12982 unsigned ArgSize = MI->getOperand(6).getImm();
12983 unsigned ArgMode = MI->getOperand(7).getImm();
12984 unsigned Align = MI->getOperand(8).getImm();
12985
12986 // Memory Reference
12987 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12988 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12989 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12990
12991 // Machine Information
12992 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12993 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12994 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12995 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12996 DebugLoc DL = MI->getDebugLoc();
12997
12998 // struct va_list {
12999 // i32 gp_offset
13000 // i32 fp_offset
13001 // i64 overflow_area (address)
13002 // i64 reg_save_area (address)
13003 // }
13004 // sizeof(va_list) = 24
13005 // alignment(va_list) = 8
13006
13007 unsigned TotalNumIntRegs = 6;
13008 unsigned TotalNumXMMRegs = 8;
13009 bool UseGPOffset = (ArgMode == 1);
13010 bool UseFPOffset = (ArgMode == 2);
13011 unsigned MaxOffset = TotalNumIntRegs * 8 +
13012 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
13013
13014 /* Align ArgSize to a multiple of 8 */
13015 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
13016 bool NeedsAlign = (Align > 8);
13017
13018 MachineBasicBlock *thisMBB = MBB;
13019 MachineBasicBlock *overflowMBB;
13020 MachineBasicBlock *offsetMBB;
13021 MachineBasicBlock *endMBB;
13022
13023 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
13024 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
13025 unsigned OffsetReg = 0;
13026
13027 if (!UseGPOffset && !UseFPOffset) {
13028 // If we only pull from the overflow region, we don't create a branch.
13029 // We don't need to alter control flow.
13030 OffsetDestReg = 0; // unused
13031 OverflowDestReg = DestReg;
13032
13033 offsetMBB = NULL;
13034 overflowMBB = thisMBB;
13035 endMBB = thisMBB;
13036 } else {
13037 // First emit code to check if gp_offset (or fp_offset) is below the bound.
13038 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
13039 // If not, pull from overflow_area. (branch to overflowMBB)
13040 //
13041 // thisMBB
13042 // | .
13043 // | .
13044 // offsetMBB overflowMBB
13045 // | .
13046 // | .
13047 // endMBB
13048
13049 // Registers for the PHI in endMBB
13050 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
13051 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
13052
13053 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13054 MachineFunction *MF = MBB->getParent();
13055 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13056 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13057 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13058
13059 MachineFunction::iterator MBBIter = MBB;
13060 ++MBBIter;
13061
13062 // Insert the new basic blocks
13063 MF->insert(MBBIter, offsetMBB);
13064 MF->insert(MBBIter, overflowMBB);
13065 MF->insert(MBBIter, endMBB);
13066
13067 // Transfer the remainder of MBB and its successor edges to endMBB.
13068 endMBB->splice(endMBB->begin(), thisMBB,
13069 llvm::next(MachineBasicBlock::iterator(MI)),
13070 thisMBB->end());
13071 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
13072
13073 // Make offsetMBB and overflowMBB successors of thisMBB
13074 thisMBB->addSuccessor(offsetMBB);
13075 thisMBB->addSuccessor(overflowMBB);
13076
13077 // endMBB is a successor of both offsetMBB and overflowMBB
13078 offsetMBB->addSuccessor(endMBB);
13079 overflowMBB->addSuccessor(endMBB);
13080
13081 // Load the offset value into a register
13082 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13083 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
13084 .addOperand(Base)
13085 .addOperand(Scale)
13086 .addOperand(Index)
13087 .addDisp(Disp, UseFPOffset ? 4 : 0)
13088 .addOperand(Segment)
13089 .setMemRefs(MMOBegin, MMOEnd);
13090
13091 // Check if there is enough room left to pull this argument.
13092 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
13093 .addReg(OffsetReg)
13094 .addImm(MaxOffset + 8 - ArgSizeA8);
13095
13096 // Branch to "overflowMBB" if offset >= max
13097 // Fall through to "offsetMBB" otherwise
13098 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
13099 .addMBB(overflowMBB);
13100 }
13101
13102 // In offsetMBB, emit code to use the reg_save_area.
13103 if (offsetMBB) {
13104 assert(OffsetReg != 0);
13105
13106 // Read the reg_save_area address.
13107 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
13108 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
13109 .addOperand(Base)
13110 .addOperand(Scale)
13111 .addOperand(Index)
13112 .addDisp(Disp, 16)
13113 .addOperand(Segment)
13114 .setMemRefs(MMOBegin, MMOEnd);
13115
13116 // Zero-extend the offset
13117 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
13118 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
13119 .addImm(0)
13120 .addReg(OffsetReg)
13121 .addImm(X86::sub_32bit);
13122
13123 // Add the offset to the reg_save_area to get the final address.
13124 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
13125 .addReg(OffsetReg64)
13126 .addReg(RegSaveReg);
13127
13128 // Compute the offset for the next argument
13129 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13130 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
13131 .addReg(OffsetReg)
13132 .addImm(UseFPOffset ? 16 : 8);
13133
13134 // Store it back into the va_list.
13135 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
13136 .addOperand(Base)
13137 .addOperand(Scale)
13138 .addOperand(Index)
13139 .addDisp(Disp, UseFPOffset ? 4 : 0)
13140 .addOperand(Segment)
13141 .addReg(NextOffsetReg)
13142 .setMemRefs(MMOBegin, MMOEnd);
13143
13144 // Jump to endMBB
13145 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
13146 .addMBB(endMBB);
13147 }
13148
13149 //
13150 // Emit code to use overflow area
13151 //
13152
13153 // Load the overflow_area address into a register.
13154 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
13155 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
13156 .addOperand(Base)
13157 .addOperand(Scale)
13158 .addOperand(Index)
13159 .addDisp(Disp, 8)
13160 .addOperand(Segment)
13161 .setMemRefs(MMOBegin, MMOEnd);
13162
13163 // If we need to align it, do so. Otherwise, just copy the address
13164 // to OverflowDestReg.
13165 if (NeedsAlign) {
13166 // Align the overflow address
13167 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
13168 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
13169
13170 // aligned_addr = (addr + (align-1)) & ~(align-1)
13171 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
13172 .addReg(OverflowAddrReg)
13173 .addImm(Align-1);
13174
13175 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
13176 .addReg(TmpReg)
13177 .addImm(~(uint64_t)(Align-1));
13178 } else {
13179 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
13180 .addReg(OverflowAddrReg);
13181 }
13182
13183 // Compute the next overflow address after this argument.
13184 // (the overflow address should be kept 8-byte aligned)
13185 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
13186 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
13187 .addReg(OverflowDestReg)
13188 .addImm(ArgSizeA8);
13189
13190 // Store the new overflow address.
13191 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
13192 .addOperand(Base)
13193 .addOperand(Scale)
13194 .addOperand(Index)
13195 .addDisp(Disp, 8)
13196 .addOperand(Segment)
13197 .addReg(NextAddrReg)
13198 .setMemRefs(MMOBegin, MMOEnd);
13199
13200 // If we branched, emit the PHI to the front of endMBB.
13201 if (offsetMBB) {
13202 BuildMI(*endMBB, endMBB->begin(), DL,
13203 TII->get(X86::PHI), DestReg)
13204 .addReg(OffsetDestReg).addMBB(offsetMBB)
13205 .addReg(OverflowDestReg).addMBB(overflowMBB);
13206 }
13207
13208 // Erase the pseudo instruction
13209 MI->eraseFromParent();
13210
13211 return endMBB;
13212}
13213
13214MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000013215X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
13216 MachineInstr *MI,
13217 MachineBasicBlock *MBB) const {
13218 // Emit code to save XMM registers to the stack. The ABI says that the
13219 // number of registers to save is given in %al, so it's theoretically
13220 // possible to do an indirect jump trick to avoid saving all of them,
13221 // however this code takes a simpler approach and just executes all
13222 // of the stores if %al is non-zero. It's less code, and it's probably
13223 // easier on the hardware branch predictor, and stores aren't all that
13224 // expensive anyway.
13225
13226 // Create the new basic blocks. One block contains all the XMM stores,
13227 // and one block is the final destination regardless of whether any
13228 // stores were performed.
13229 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13230 MachineFunction *F = MBB->getParent();
13231 MachineFunction::iterator MBBIter = MBB;
13232 ++MBBIter;
13233 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
13234 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
13235 F->insert(MBBIter, XMMSaveMBB);
13236 F->insert(MBBIter, EndMBB);
13237
Dan Gohman14152b42010-07-06 20:24:04 +000013238 // Transfer the remainder of MBB and its successor edges to EndMBB.
13239 EndMBB->splice(EndMBB->begin(), MBB,
13240 llvm::next(MachineBasicBlock::iterator(MI)),
13241 MBB->end());
13242 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
13243
Dan Gohmand6708ea2009-08-15 01:38:56 +000013244 // The original block will now fall through to the XMM save block.
13245 MBB->addSuccessor(XMMSaveMBB);
13246 // The XMMSaveMBB will fall through to the end block.
13247 XMMSaveMBB->addSuccessor(EndMBB);
13248
13249 // Now add the instructions.
13250 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13251 DebugLoc DL = MI->getDebugLoc();
13252
13253 unsigned CountReg = MI->getOperand(0).getReg();
13254 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
13255 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
13256
13257 if (!Subtarget->isTargetWin64()) {
13258 // If %al is 0, branch around the XMM save block.
13259 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000013260 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013261 MBB->addSuccessor(EndMBB);
13262 }
13263
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013264 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000013265 // In the XMM save block, save all the XMM argument registers.
13266 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
13267 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000013268 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000013269 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000013270 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000013271 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000013272 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013273 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000013274 .addFrameIndex(RegSaveFrameIndex)
13275 .addImm(/*Scale=*/1)
13276 .addReg(/*IndexReg=*/0)
13277 .addImm(/*Disp=*/Offset)
13278 .addReg(/*Segment=*/0)
13279 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000013280 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013281 }
13282
Dan Gohman14152b42010-07-06 20:24:04 +000013283 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000013284
13285 return EndMBB;
13286}
Mon P Wang63307c32008-05-05 19:05:59 +000013287
Lang Hames6e3f7e42012-02-03 01:13:49 +000013288// The EFLAGS operand of SelectItr might be missing a kill marker
13289// because there were multiple uses of EFLAGS, and ISel didn't know
13290// which to mark. Figure out whether SelectItr should have had a
13291// kill marker, and set it if it should. Returns the correct kill
13292// marker value.
13293static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
13294 MachineBasicBlock* BB,
13295 const TargetRegisterInfo* TRI) {
13296 // Scan forward through BB for a use/def of EFLAGS.
13297 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
13298 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000013299 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013300 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000013301 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013302 if (mi.definesRegister(X86::EFLAGS))
13303 break; // Should have kill-flag - update below.
13304 }
13305
13306 // If we hit the end of the block, check whether EFLAGS is live into a
13307 // successor.
13308 if (miI == BB->end()) {
13309 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
13310 sEnd = BB->succ_end();
13311 sItr != sEnd; ++sItr) {
13312 MachineBasicBlock* succ = *sItr;
13313 if (succ->isLiveIn(X86::EFLAGS))
13314 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000013315 }
13316 }
13317
Lang Hames6e3f7e42012-02-03 01:13:49 +000013318 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
13319 // out. SelectMI should have a kill flag on EFLAGS.
13320 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000013321 return true;
13322}
13323
Evan Cheng60c07e12006-07-05 22:17:51 +000013324MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000013325X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013326 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000013327 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13328 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000013329
Chris Lattner52600972009-09-02 05:57:00 +000013330 // To "insert" a SELECT_CC instruction, we actually have to insert the
13331 // diamond control-flow pattern. The incoming instruction knows the
13332 // destination vreg to set, the condition code register to branch on, the
13333 // true/false values to select between, and a branch opcode to use.
13334 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13335 MachineFunction::iterator It = BB;
13336 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000013337
Chris Lattner52600972009-09-02 05:57:00 +000013338 // thisMBB:
13339 // ...
13340 // TrueVal = ...
13341 // cmpTY ccX, r1, r2
13342 // bCC copy1MBB
13343 // fallthrough --> copy0MBB
13344 MachineBasicBlock *thisMBB = BB;
13345 MachineFunction *F = BB->getParent();
13346 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
13347 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000013348 F->insert(It, copy0MBB);
13349 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000013350
Bill Wendling730c07e2010-06-25 20:48:10 +000013351 // If the EFLAGS register isn't dead in the terminator, then claim that it's
13352 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000013353 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13354 if (!MI->killsRegister(X86::EFLAGS) &&
13355 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
13356 copy0MBB->addLiveIn(X86::EFLAGS);
13357 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000013358 }
13359
Dan Gohman14152b42010-07-06 20:24:04 +000013360 // Transfer the remainder of BB and its successor edges to sinkMBB.
13361 sinkMBB->splice(sinkMBB->begin(), BB,
13362 llvm::next(MachineBasicBlock::iterator(MI)),
13363 BB->end());
13364 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
13365
13366 // Add the true and fallthrough blocks as its successors.
13367 BB->addSuccessor(copy0MBB);
13368 BB->addSuccessor(sinkMBB);
13369
13370 // Create the conditional branch instruction.
13371 unsigned Opc =
13372 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
13373 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
13374
Chris Lattner52600972009-09-02 05:57:00 +000013375 // copy0MBB:
13376 // %FalseValue = ...
13377 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000013378 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000013379
Chris Lattner52600972009-09-02 05:57:00 +000013380 // sinkMBB:
13381 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
13382 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000013383 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13384 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000013385 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
13386 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
13387
Dan Gohman14152b42010-07-06 20:24:04 +000013388 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000013389 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000013390}
13391
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013392MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013393X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
13394 bool Is64Bit) const {
13395 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13396 DebugLoc DL = MI->getDebugLoc();
13397 MachineFunction *MF = BB->getParent();
13398 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13399
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013400 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013401
13402 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
13403 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
13404
13405 // BB:
13406 // ... [Till the alloca]
13407 // If stacklet is not large enough, jump to mallocMBB
13408 //
13409 // bumpMBB:
13410 // Allocate by subtracting from RSP
13411 // Jump to continueMBB
13412 //
13413 // mallocMBB:
13414 // Allocate by call to runtime
13415 //
13416 // continueMBB:
13417 // ...
13418 // [rest of original BB]
13419 //
13420
13421 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13422 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13423 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13424
13425 MachineRegisterInfo &MRI = MF->getRegInfo();
13426 const TargetRegisterClass *AddrRegClass =
13427 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
13428
13429 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13430 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13431 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000013432 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013433 sizeVReg = MI->getOperand(1).getReg(),
13434 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
13435
13436 MachineFunction::iterator MBBIter = BB;
13437 ++MBBIter;
13438
13439 MF->insert(MBBIter, bumpMBB);
13440 MF->insert(MBBIter, mallocMBB);
13441 MF->insert(MBBIter, continueMBB);
13442
13443 continueMBB->splice(continueMBB->begin(), BB, llvm::next
13444 (MachineBasicBlock::iterator(MI)), BB->end());
13445 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
13446
13447 // Add code to the main basic block to check if the stack limit has been hit,
13448 // and if so, jump to mallocMBB otherwise to bumpMBB.
13449 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000013450 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013451 .addReg(tmpSPVReg).addReg(sizeVReg);
13452 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000013453 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013454 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013455 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
13456
13457 // bumpMBB simply decreases the stack pointer, since we know the current
13458 // stacklet has enough space.
13459 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013460 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013461 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013462 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013463 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13464
13465 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013466 const uint32_t *RegMask =
13467 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013468 if (Is64Bit) {
13469 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
13470 .addReg(sizeVReg);
13471 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013472 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013473 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013474 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013475 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013476 } else {
13477 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
13478 .addImm(12);
13479 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
13480 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013481 .addExternalSymbol("__morestack_allocate_stack_space")
13482 .addRegMask(RegMask)
13483 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013484 }
13485
13486 if (!Is64Bit)
13487 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
13488 .addImm(16);
13489
13490 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
13491 .addReg(Is64Bit ? X86::RAX : X86::EAX);
13492 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13493
13494 // Set up the CFG correctly.
13495 BB->addSuccessor(bumpMBB);
13496 BB->addSuccessor(mallocMBB);
13497 mallocMBB->addSuccessor(continueMBB);
13498 bumpMBB->addSuccessor(continueMBB);
13499
13500 // Take care of the PHI nodes.
13501 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
13502 MI->getOperand(0).getReg())
13503 .addReg(mallocPtrVReg).addMBB(mallocMBB)
13504 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
13505
13506 // Delete the original pseudo instruction.
13507 MI->eraseFromParent();
13508
13509 // And we're done.
13510 return continueMBB;
13511}
13512
13513MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013514X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013515 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013516 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13517 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013518
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013519 assert(!Subtarget->isTargetEnvMacho());
13520
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013521 // The lowering is pretty easy: we're just emitting the call to _alloca. The
13522 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013523
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013524 if (Subtarget->isTargetWin64()) {
13525 if (Subtarget->isTargetCygMing()) {
13526 // ___chkstk(Mingw64):
13527 // Clobbers R10, R11, RAX and EFLAGS.
13528 // Updates RSP.
13529 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13530 .addExternalSymbol("___chkstk")
13531 .addReg(X86::RAX, RegState::Implicit)
13532 .addReg(X86::RSP, RegState::Implicit)
13533 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
13534 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
13535 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13536 } else {
13537 // __chkstk(MSVCRT): does not update stack pointer.
13538 // Clobbers R10, R11 and EFLAGS.
13539 // FIXME: RAX(allocated size) might be reused and not killed.
13540 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13541 .addExternalSymbol("__chkstk")
13542 .addReg(X86::RAX, RegState::Implicit)
13543 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13544 // RAX has the offset to subtracted from RSP.
13545 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
13546 .addReg(X86::RSP)
13547 .addReg(X86::RAX);
13548 }
13549 } else {
13550 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013551 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
13552
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013553 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
13554 .addExternalSymbol(StackProbeSymbol)
13555 .addReg(X86::EAX, RegState::Implicit)
13556 .addReg(X86::ESP, RegState::Implicit)
13557 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
13558 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
13559 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13560 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013561
Dan Gohman14152b42010-07-06 20:24:04 +000013562 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013563 return BB;
13564}
Chris Lattner52600972009-09-02 05:57:00 +000013565
13566MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000013567X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
13568 MachineBasicBlock *BB) const {
13569 // This is pretty easy. We're taking the value that we received from
13570 // our load from the relocation, sticking it in either RDI (x86-64)
13571 // or EAX and doing an indirect call. The return value will then
13572 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000013573 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000013574 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000013575 DebugLoc DL = MI->getDebugLoc();
13576 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000013577
13578 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000013579 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013580
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013581 // Get a register mask for the lowered call.
13582 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
13583 // proper register mask.
13584 const uint32_t *RegMask =
13585 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013586 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000013587 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13588 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000013589 .addReg(X86::RIP)
13590 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013591 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013592 MI->getOperand(3).getTargetFlags())
13593 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000013594 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000013595 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013596 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000013597 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000013598 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13599 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000013600 .addReg(0)
13601 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013602 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000013603 MI->getOperand(3).getTargetFlags())
13604 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013605 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013606 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013607 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013608 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000013609 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13610 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000013611 .addReg(TII->getGlobalBaseReg(F))
13612 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013613 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013614 MI->getOperand(3).getTargetFlags())
13615 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013616 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013617 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013618 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013619 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000013620
Dan Gohman14152b42010-07-06 20:24:04 +000013621 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000013622 return BB;
13623}
13624
13625MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000013626X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
13627 MachineBasicBlock *MBB) const {
13628 DebugLoc DL = MI->getDebugLoc();
13629 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13630
13631 MachineFunction *MF = MBB->getParent();
13632 MachineRegisterInfo &MRI = MF->getRegInfo();
13633
13634 const BasicBlock *BB = MBB->getBasicBlock();
13635 MachineFunction::iterator I = MBB;
13636 ++I;
13637
13638 // Memory Reference
13639 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13640 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13641
13642 unsigned DstReg;
13643 unsigned MemOpndSlot = 0;
13644
13645 unsigned CurOp = 0;
13646
13647 DstReg = MI->getOperand(CurOp++).getReg();
13648 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
13649 assert(RC->hasType(MVT::i32) && "Invalid destination!");
13650 unsigned mainDstReg = MRI.createVirtualRegister(RC);
13651 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
13652
13653 MemOpndSlot = CurOp;
13654
13655 MVT PVT = getPointerTy();
13656 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13657 "Invalid Pointer Size!");
13658
13659 // For v = setjmp(buf), we generate
13660 //
13661 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013662 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000013663 // SjLjSetup restoreMBB
13664 //
13665 // mainMBB:
13666 // v_main = 0
13667 //
13668 // sinkMBB:
13669 // v = phi(main, restore)
13670 //
13671 // restoreMBB:
13672 // v_restore = 1
13673
13674 MachineBasicBlock *thisMBB = MBB;
13675 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13676 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13677 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
13678 MF->insert(I, mainMBB);
13679 MF->insert(I, sinkMBB);
13680 MF->push_back(restoreMBB);
13681
13682 MachineInstrBuilder MIB;
13683
13684 // Transfer the remainder of BB and its successor edges to sinkMBB.
13685 sinkMBB->splice(sinkMBB->begin(), MBB,
13686 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13687 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13688
13689 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013690 unsigned PtrStoreOpc = 0;
13691 unsigned LabelReg = 0;
13692 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13693 Reloc::Model RM = getTargetMachine().getRelocationModel();
13694 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
13695 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013696
Michael Liao281ae5a2012-10-17 02:22:27 +000013697 // Prepare IP either in reg or imm.
13698 if (!UseImmLabel) {
13699 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
13700 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
13701 LabelReg = MRI.createVirtualRegister(PtrRC);
13702 if (Subtarget->is64Bit()) {
13703 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
13704 .addReg(X86::RIP)
13705 .addImm(0)
13706 .addReg(0)
13707 .addMBB(restoreMBB)
13708 .addReg(0);
13709 } else {
13710 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
13711 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
13712 .addReg(XII->getGlobalBaseReg(MF))
13713 .addImm(0)
13714 .addReg(0)
13715 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
13716 .addReg(0);
13717 }
13718 } else
13719 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000013720 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000013721 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000013722 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13723 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013724 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013725 else
13726 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13727 }
Michael Liao281ae5a2012-10-17 02:22:27 +000013728 if (!UseImmLabel)
13729 MIB.addReg(LabelReg);
13730 else
13731 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013732 MIB.setMemRefs(MMOBegin, MMOEnd);
13733 // Setup
13734 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
13735 .addMBB(restoreMBB);
13736 MIB.addRegMask(RegInfo->getNoPreservedMask());
13737 thisMBB->addSuccessor(mainMBB);
13738 thisMBB->addSuccessor(restoreMBB);
13739
13740 // mainMBB:
13741 // EAX = 0
13742 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
13743 mainMBB->addSuccessor(sinkMBB);
13744
13745 // sinkMBB:
13746 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13747 TII->get(X86::PHI), DstReg)
13748 .addReg(mainDstReg).addMBB(mainMBB)
13749 .addReg(restoreDstReg).addMBB(restoreMBB);
13750
13751 // restoreMBB:
13752 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
13753 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
13754 restoreMBB->addSuccessor(sinkMBB);
13755
13756 MI->eraseFromParent();
13757 return sinkMBB;
13758}
13759
13760MachineBasicBlock *
13761X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
13762 MachineBasicBlock *MBB) const {
13763 DebugLoc DL = MI->getDebugLoc();
13764 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13765
13766 MachineFunction *MF = MBB->getParent();
13767 MachineRegisterInfo &MRI = MF->getRegInfo();
13768
13769 // Memory Reference
13770 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13771 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13772
13773 MVT PVT = getPointerTy();
13774 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13775 "Invalid Pointer Size!");
13776
13777 const TargetRegisterClass *RC =
13778 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
13779 unsigned Tmp = MRI.createVirtualRegister(RC);
13780 // Since FP is only updated here but NOT referenced, it's treated as GPR.
13781 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
13782 unsigned SP = RegInfo->getStackRegister();
13783
13784 MachineInstrBuilder MIB;
13785
Michael Liao281ae5a2012-10-17 02:22:27 +000013786 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13787 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000013788
13789 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
13790 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
13791
13792 // Reload FP
13793 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
13794 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13795 MIB.addOperand(MI->getOperand(i));
13796 MIB.setMemRefs(MMOBegin, MMOEnd);
13797 // Reload IP
13798 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
13799 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13800 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013801 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013802 else
13803 MIB.addOperand(MI->getOperand(i));
13804 }
13805 MIB.setMemRefs(MMOBegin, MMOEnd);
13806 // Reload SP
13807 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
13808 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13809 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013810 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013811 else
13812 MIB.addOperand(MI->getOperand(i));
13813 }
13814 MIB.setMemRefs(MMOBegin, MMOEnd);
13815 // Jump
13816 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
13817
13818 MI->eraseFromParent();
13819 return MBB;
13820}
13821
13822MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000013823X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013824 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000013825 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013826 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013827 case X86::TAILJMPd64:
13828 case X86::TAILJMPr64:
13829 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000013830 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013831 case X86::TCRETURNdi64:
13832 case X86::TCRETURNri64:
13833 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013834 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013835 case X86::WIN_ALLOCA:
13836 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013837 case X86::SEG_ALLOCA_32:
13838 return EmitLoweredSegAlloca(MI, BB, false);
13839 case X86::SEG_ALLOCA_64:
13840 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013841 case X86::TLSCall_32:
13842 case X86::TLSCall_64:
13843 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000013844 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000013845 case X86::CMOV_FR32:
13846 case X86::CMOV_FR64:
13847 case X86::CMOV_V4F32:
13848 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000013849 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000013850 case X86::CMOV_V8F32:
13851 case X86::CMOV_V4F64:
13852 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000013853 case X86::CMOV_GR16:
13854 case X86::CMOV_GR32:
13855 case X86::CMOV_RFP32:
13856 case X86::CMOV_RFP64:
13857 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013858 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000013859
Dale Johannesen849f2142007-07-03 00:53:03 +000013860 case X86::FP32_TO_INT16_IN_MEM:
13861 case X86::FP32_TO_INT32_IN_MEM:
13862 case X86::FP32_TO_INT64_IN_MEM:
13863 case X86::FP64_TO_INT16_IN_MEM:
13864 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000013865 case X86::FP64_TO_INT64_IN_MEM:
13866 case X86::FP80_TO_INT16_IN_MEM:
13867 case X86::FP80_TO_INT32_IN_MEM:
13868 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000013869 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13870 DebugLoc DL = MI->getDebugLoc();
13871
Evan Cheng60c07e12006-07-05 22:17:51 +000013872 // Change the floating point control register to use "round towards zero"
13873 // mode when truncating to an integer value.
13874 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000013875 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000013876 addFrameReference(BuildMI(*BB, MI, DL,
13877 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013878
13879 // Load the old value of the high byte of the control word...
13880 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000013881 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000013882 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000013883 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013884
13885 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000013886 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013887 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000013888
13889 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000013890 addFrameReference(BuildMI(*BB, MI, DL,
13891 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013892
13893 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000013894 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013895 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000013896
13897 // Get the X86 opcode to use.
13898 unsigned Opc;
13899 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013900 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000013901 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
13902 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
13903 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
13904 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
13905 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
13906 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000013907 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
13908 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
13909 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000013910 }
13911
13912 X86AddressMode AM;
13913 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000013914 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013915 AM.BaseType = X86AddressMode::RegBase;
13916 AM.Base.Reg = Op.getReg();
13917 } else {
13918 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000013919 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000013920 }
13921 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000013922 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013923 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013924 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000013925 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013926 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013927 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000013928 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013929 AM.GV = Op.getGlobal();
13930 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000013931 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013932 }
Dan Gohman14152b42010-07-06 20:24:04 +000013933 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000013934 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000013935
13936 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000013937 addFrameReference(BuildMI(*BB, MI, DL,
13938 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013939
Dan Gohman14152b42010-07-06 20:24:04 +000013940 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000013941 return BB;
13942 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013943 // String/text processing lowering.
13944 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013945 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013946 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013947 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000013948 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013949 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013950 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013951 case X86::VPCMPESTRM128MEM:
13952 assert(Subtarget->hasSSE42() &&
13953 "Target must have SSE4.2 or AVX features enabled");
13954 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000013955
13956 // String/text processing lowering.
13957 case X86::PCMPISTRIREG:
13958 case X86::VPCMPISTRIREG:
13959 case X86::PCMPISTRIMEM:
13960 case X86::VPCMPISTRIMEM:
13961 case X86::PCMPESTRIREG:
13962 case X86::VPCMPESTRIREG:
13963 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013964 case X86::VPCMPESTRIMEM:
13965 assert(Subtarget->hasSSE42() &&
13966 "Target must have SSE4.2 or AVX features enabled");
13967 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000013968
Craig Topper8aae8dd2012-11-10 08:57:41 +000013969 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000013970 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000013971 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000013972
Michael Liaobe02a902012-11-08 07:28:54 +000013973 // xbegin
13974 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000013975 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000013976
Craig Topper8aae8dd2012-11-10 08:57:41 +000013977 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000013978 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000013979 case X86::ATOMAND16:
13980 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013981 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000013982 // Fall through
13983 case X86::ATOMOR8:
13984 case X86::ATOMOR16:
13985 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013986 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013987 // Fall through
13988 case X86::ATOMXOR16:
13989 case X86::ATOMXOR8:
13990 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013991 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013992 // Fall through
13993 case X86::ATOMNAND8:
13994 case X86::ATOMNAND16:
13995 case X86::ATOMNAND32:
13996 case X86::ATOMNAND64:
13997 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013998 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013999 case X86::ATOMMAX16:
14000 case X86::ATOMMAX32:
14001 case X86::ATOMMAX64:
14002 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014003 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014004 case X86::ATOMMIN16:
14005 case X86::ATOMMIN32:
14006 case X86::ATOMMIN64:
14007 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014008 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014009 case X86::ATOMUMAX16:
14010 case X86::ATOMUMAX32:
14011 case X86::ATOMUMAX64:
14012 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014013 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014014 case X86::ATOMUMIN16:
14015 case X86::ATOMUMIN32:
14016 case X86::ATOMUMIN64:
14017 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014018
14019 // This group does 64-bit operations on a 32-bit host.
14020 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014021 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014022 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014023 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014024 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014025 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000014026 case X86::ATOMMAX6432:
14027 case X86::ATOMMIN6432:
14028 case X86::ATOMUMAX6432:
14029 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000014030 case X86::ATOMSWAP6432:
14031 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000014032
Dan Gohmand6708ea2009-08-15 01:38:56 +000014033 case X86::VASTART_SAVE_XMM_REGS:
14034 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000014035
14036 case X86::VAARG_64:
14037 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014038
14039 case X86::EH_SjLj_SetJmp32:
14040 case X86::EH_SjLj_SetJmp64:
14041 return emitEHSjLjSetJmp(MI, BB);
14042
14043 case X86::EH_SjLj_LongJmp32:
14044 case X86::EH_SjLj_LongJmp64:
14045 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014046 }
14047}
14048
14049//===----------------------------------------------------------------------===//
14050// X86 Optimization Hooks
14051//===----------------------------------------------------------------------===//
14052
Dan Gohman475871a2008-07-27 21:46:04 +000014053void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000014054 APInt &KnownZero,
14055 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000014056 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000014057 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014058 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014059 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000014060 assert((Opc >= ISD::BUILTIN_OP_END ||
14061 Opc == ISD::INTRINSIC_WO_CHAIN ||
14062 Opc == ISD::INTRINSIC_W_CHAIN ||
14063 Opc == ISD::INTRINSIC_VOID) &&
14064 "Should use MaskedValueIsZero if you don't know whether Op"
14065 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014066
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014067 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014068 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000014069 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014070 case X86ISD::ADD:
14071 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000014072 case X86ISD::ADC:
14073 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014074 case X86ISD::SMUL:
14075 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000014076 case X86ISD::INC:
14077 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000014078 case X86ISD::OR:
14079 case X86ISD::XOR:
14080 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014081 // These nodes' second result is a boolean.
14082 if (Op.getResNo() == 0)
14083 break;
14084 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014085 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014086 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000014087 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014088 case ISD::INTRINSIC_WO_CHAIN: {
14089 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14090 unsigned NumLoBits = 0;
14091 switch (IntId) {
14092 default: break;
14093 case Intrinsic::x86_sse_movmsk_ps:
14094 case Intrinsic::x86_avx_movmsk_ps_256:
14095 case Intrinsic::x86_sse2_movmsk_pd:
14096 case Intrinsic::x86_avx_movmsk_pd_256:
14097 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000014098 case Intrinsic::x86_sse2_pmovmskb_128:
14099 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000014100 // High bits of movmskp{s|d}, pmovmskb are known zero.
14101 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000014102 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000014103 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
14104 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
14105 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
14106 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
14107 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
14108 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000014109 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014110 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014111 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000014112 break;
14113 }
14114 }
14115 break;
14116 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014117 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014118}
Chris Lattner259e97c2006-01-31 19:43:35 +000014119
Owen Andersonbc146b02010-09-21 20:42:50 +000014120unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
14121 unsigned Depth) const {
14122 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
14123 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
14124 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000014125
Owen Andersonbc146b02010-09-21 20:42:50 +000014126 // Fallback case.
14127 return 1;
14128}
14129
Evan Cheng206ee9d2006-07-07 08:33:52 +000014130/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000014131/// node is a GlobalAddress + offset.
14132bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000014133 const GlobalValue* &GA,
14134 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000014135 if (N->getOpcode() == X86ISD::Wrapper) {
14136 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014137 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000014138 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014139 return true;
14140 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000014141 }
Evan Chengad4196b2008-05-12 19:56:52 +000014142 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014143}
14144
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014145/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
14146/// same as extracting the high 128-bit part of 256-bit vector and then
14147/// inserting the result into the low part of a new 256-bit vector
14148static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
14149 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014150 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014151
14152 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000014153 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014154 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14155 SVOp->getMaskElt(j) >= 0)
14156 return false;
14157
14158 return true;
14159}
14160
14161/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
14162/// same as extracting the low 128-bit part of 256-bit vector and then
14163/// inserting the result into the high part of a new 256-bit vector
14164static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
14165 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014166 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014167
14168 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000014169 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014170 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14171 SVOp->getMaskElt(j) >= 0)
14172 return false;
14173
14174 return true;
14175}
14176
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014177/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
14178static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000014179 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014180 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014181 DebugLoc dl = N->getDebugLoc();
14182 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
14183 SDValue V1 = SVOp->getOperand(0);
14184 SDValue V2 = SVOp->getOperand(1);
14185 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014186 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014187
14188 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
14189 V2.getOpcode() == ISD::CONCAT_VECTORS) {
14190 //
14191 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000014192 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014193 // V UNDEF BUILD_VECTOR UNDEF
14194 // \ / \ /
14195 // CONCAT_VECTOR CONCAT_VECTOR
14196 // \ /
14197 // \ /
14198 // RESULT: V + zero extended
14199 //
14200 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
14201 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
14202 V1.getOperand(1).getOpcode() != ISD::UNDEF)
14203 return SDValue();
14204
14205 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
14206 return SDValue();
14207
14208 // To match the shuffle mask, the first half of the mask should
14209 // be exactly the first vector, and all the rest a splat with the
14210 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000014211 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014212 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
14213 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
14214 return SDValue();
14215
Chad Rosier3d1161e2012-01-03 21:05:52 +000014216 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
14217 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000014218 if (Ld->hasNUsesOfValue(1, 0)) {
14219 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
14220 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
14221 SDValue ResNode =
14222 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
14223 Ld->getMemoryVT(),
14224 Ld->getPointerInfo(),
14225 Ld->getAlignment(),
14226 false/*isVolatile*/, true/*ReadMem*/,
14227 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000014228
14229 // Make sure the newly-created LOAD is in the same position as Ld in
14230 // terms of dependency. We create a TokenFactor for Ld and ResNode,
14231 // and update uses of Ld's output chain to use the TokenFactor.
14232 if (Ld->hasAnyUseOfValue(1)) {
14233 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
14234 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
14235 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
14236 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
14237 SDValue(ResNode.getNode(), 1));
14238 }
14239
Chad Rosier42726832012-05-07 18:47:44 +000014240 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
14241 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000014242 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000014243
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014244 // Emit a zeroed vector and insert the desired subvector on its
14245 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014246 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000014247 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014248 return DCI.CombineTo(N, InsV);
14249 }
14250
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014251 //===--------------------------------------------------------------------===//
14252 // Combine some shuffles into subvector extracts and inserts:
14253 //
14254
14255 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
14256 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014257 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
14258 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014259 return DCI.CombineTo(N, InsV);
14260 }
14261
14262 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
14263 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014264 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
14265 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014266 return DCI.CombineTo(N, InsV);
14267 }
14268
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014269 return SDValue();
14270}
14271
14272/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000014273static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014274 TargetLowering::DAGCombinerInfo &DCI,
14275 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000014276 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000014277 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000014278
Mon P Wanga0fd0d52010-12-19 23:55:53 +000014279 // Don't create instructions with illegal types after legalize types has run.
14280 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14281 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
14282 return SDValue();
14283
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014284 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014285 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014286 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014287 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014288
14289 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014290 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014291 return SDValue();
14292
14293 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
14294 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
14295 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000014296 SmallVector<SDValue, 16> Elts;
14297 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014298 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000014299
Nate Begemanfdea31a2010-03-24 20:49:50 +000014300 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000014301}
Evan Chengd880b972008-05-09 21:53:03 +000014302
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014303
Craig Topper55b24052012-09-11 06:15:32 +000014304/// PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014305/// a sequence of vector shuffle operations.
14306/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000014307static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
14308 TargetLowering::DAGCombinerInfo &DCI,
14309 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014310 if (!DCI.isBeforeLegalizeOps())
14311 return SDValue();
14312
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014313 if (!Subtarget->hasFp256())
Craig Topper3ef43cf2012-04-24 06:36:35 +000014314 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014315
14316 EVT VT = N->getValueType(0);
14317 SDValue Op = N->getOperand(0);
14318 EVT OpVT = Op.getValueType();
14319 DebugLoc dl = N->getDebugLoc();
14320
14321 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
14322
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014323 if (Subtarget->hasInt256()) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014324 // AVX2: v4i64 -> v4i32
14325
14326 // VPERMD
14327 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
14328
14329 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
14330 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
14331 ShufMask);
14332
Craig Topperd63fa652012-04-22 18:51:37 +000014333 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
14334 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014335 }
14336
14337 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014338 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014339 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014340
14341 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014342 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014343
14344 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14345 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14346
14347 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000014348 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014349
Craig Toppercacafd42012-08-14 08:18:43 +000014350 SDValue Undef = DAG.getUNDEF(VT);
14351 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, Undef, ShufMask1);
14352 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014353
14354 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014355 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014356
Elena Demikhovsky73252572012-02-01 10:33:05 +000014357 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014358 }
Craig Topperd63fa652012-04-22 18:51:37 +000014359
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014360 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
14361
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014362 if (Subtarget->hasInt256()) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014363 // AVX2: v8i32 -> v8i16
14364
14365 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000014366
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014367 // PSHUFB
14368 SmallVector<SDValue,32> pshufbMask;
14369 for (unsigned i = 0; i < 2; ++i) {
14370 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
14371 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
14372 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
14373 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
14374 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
14375 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
14376 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
14377 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
14378 for (unsigned j = 0; j < 8; ++j)
14379 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
14380 }
Craig Topperd63fa652012-04-22 18:51:37 +000014381 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
14382 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014383 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
14384
14385 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
14386
14387 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000014388 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014389 &ShufMask[0]);
14390
Craig Topperd63fa652012-04-22 18:51:37 +000014391 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
14392 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014393
14394 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
14395 }
14396
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014397 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014398 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014399
14400 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014401 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014402
14403 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
14404 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
14405
14406 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000014407 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
14408 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014409
Craig Toppercacafd42012-08-14 08:18:43 +000014410 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
14411 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, Undef, ShufMask1);
14412 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014413
14414 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14415 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14416
14417 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014418 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014419
Elena Demikhovsky73252572012-02-01 10:33:05 +000014420 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014421 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014422 }
14423
14424 return SDValue();
14425}
14426
Craig Topper89f4e662012-03-20 07:17:59 +000014427/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
14428/// specific shuffle of a load can be folded into a single element load.
14429/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
14430/// shuffles have been customed lowered so we need to handle those here.
14431static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
14432 TargetLowering::DAGCombinerInfo &DCI) {
14433 if (DCI.isBeforeLegalizeOps())
14434 return SDValue();
14435
14436 SDValue InVec = N->getOperand(0);
14437 SDValue EltNo = N->getOperand(1);
14438
14439 if (!isa<ConstantSDNode>(EltNo))
14440 return SDValue();
14441
14442 EVT VT = InVec.getValueType();
14443
14444 bool HasShuffleIntoBitcast = false;
14445 if (InVec.getOpcode() == ISD::BITCAST) {
14446 // Don't duplicate a load with other uses.
14447 if (!InVec.hasOneUse())
14448 return SDValue();
14449 EVT BCVT = InVec.getOperand(0).getValueType();
14450 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
14451 return SDValue();
14452 InVec = InVec.getOperand(0);
14453 HasShuffleIntoBitcast = true;
14454 }
14455
14456 if (!isTargetShuffle(InVec.getOpcode()))
14457 return SDValue();
14458
14459 // Don't duplicate a load with other uses.
14460 if (!InVec.hasOneUse())
14461 return SDValue();
14462
14463 SmallVector<int, 16> ShuffleMask;
14464 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000014465 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
14466 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000014467 return SDValue();
14468
14469 // Select the input vector, guarding against out of range extract vector.
14470 unsigned NumElems = VT.getVectorNumElements();
14471 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
14472 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
14473 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
14474 : InVec.getOperand(1);
14475
14476 // If inputs to shuffle are the same for both ops, then allow 2 uses
14477 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
14478
14479 if (LdNode.getOpcode() == ISD::BITCAST) {
14480 // Don't duplicate a load with other uses.
14481 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
14482 return SDValue();
14483
14484 AllowedUses = 1; // only allow 1 load use if we have a bitcast
14485 LdNode = LdNode.getOperand(0);
14486 }
14487
14488 if (!ISD::isNormalLoad(LdNode.getNode()))
14489 return SDValue();
14490
14491 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
14492
14493 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
14494 return SDValue();
14495
14496 if (HasShuffleIntoBitcast) {
14497 // If there's a bitcast before the shuffle, check if the load type and
14498 // alignment is valid.
14499 unsigned Align = LN0->getAlignment();
14500 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000014501 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000014502 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
14503
14504 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
14505 return SDValue();
14506 }
14507
14508 // All checks match so transform back to vector_shuffle so that DAG combiner
14509 // can finish the job
14510 DebugLoc dl = N->getDebugLoc();
14511
14512 // Create shuffle node taking into account the case that its a unary shuffle
14513 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
14514 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
14515 InVec.getOperand(0), Shuffle,
14516 &ShuffleMask[0]);
14517 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
14518 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
14519 EltNo);
14520}
14521
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000014522/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
14523/// generation and convert it from being a bunch of shuffles and extracts
14524/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014525static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000014526 TargetLowering::DAGCombinerInfo &DCI) {
14527 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
14528 if (NewOp.getNode())
14529 return NewOp;
14530
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014531 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000014532 // Detect whether we are trying to convert from mmx to i32 and the bitcast
14533 // from mmx to v2i32 has a single usage.
14534 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
14535 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
14536 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
14537 return DAG.getNode(X86ISD::MMX_MOVD2W, InputVector.getDebugLoc(),
14538 N->getValueType(0),
14539 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014540
14541 // Only operate on vectors of 4 elements, where the alternative shuffling
14542 // gets to be more expensive.
14543 if (InputVector.getValueType() != MVT::v4i32)
14544 return SDValue();
14545
14546 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
14547 // single use which is a sign-extend or zero-extend, and all elements are
14548 // used.
14549 SmallVector<SDNode *, 4> Uses;
14550 unsigned ExtractedElements = 0;
14551 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
14552 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
14553 if (UI.getUse().getResNo() != InputVector.getResNo())
14554 return SDValue();
14555
14556 SDNode *Extract = *UI;
14557 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
14558 return SDValue();
14559
14560 if (Extract->getValueType(0) != MVT::i32)
14561 return SDValue();
14562 if (!Extract->hasOneUse())
14563 return SDValue();
14564 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
14565 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
14566 return SDValue();
14567 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
14568 return SDValue();
14569
14570 // Record which element was extracted.
14571 ExtractedElements |=
14572 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
14573
14574 Uses.push_back(Extract);
14575 }
14576
14577 // If not all the elements were used, this may not be worthwhile.
14578 if (ExtractedElements != 15)
14579 return SDValue();
14580
14581 // Ok, we've now decided to do the transformation.
14582 DebugLoc dl = InputVector.getDebugLoc();
14583
14584 // Store the value to a temporary stack slot.
14585 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000014586 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
14587 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014588
14589 // Replace each use (extract) with a load of the appropriate element.
14590 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
14591 UE = Uses.end(); UI != UE; ++UI) {
14592 SDNode *Extract = *UI;
14593
Nadav Rotem86694292011-05-17 08:31:57 +000014594 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014595 SDValue Idx = Extract->getOperand(1);
14596 unsigned EltSize =
14597 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
14598 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000014599 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014600 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
14601
Nadav Rotem86694292011-05-17 08:31:57 +000014602 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014603 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014604
14605 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000014606 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000014607 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014608 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014609
14610 // Replace the exact with the load.
14611 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
14612 }
14613
14614 // The replacement was made in place; don't return anything.
14615 return SDValue();
14616}
14617
Duncan Sands6bcd2192011-09-17 16:49:39 +000014618/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
14619/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014620static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000014621 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000014622 const X86Subtarget *Subtarget) {
14623 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000014624 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000014625 // Get the LHS/RHS of the select.
14626 SDValue LHS = N->getOperand(1);
14627 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000014628 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000014629
Dan Gohman670e5392009-09-21 18:03:22 +000014630 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000014631 // instructions match the semantics of the common C idiom x<y?x:y but not
14632 // x<=y?x:y, because of how they handle negative zero (which can be
14633 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000014634 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
14635 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000014636 (Subtarget->hasSSE2() ||
14637 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014638 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014639
Chris Lattner47b4ce82009-03-11 05:48:52 +000014640 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000014641 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000014642 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14643 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014644 switch (CC) {
14645 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014646 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014647 // Converting this to a min would handle NaNs incorrectly, and swapping
14648 // the operands would cause it to handle comparisons between positive
14649 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014650 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014651 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014652 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14653 break;
14654 std::swap(LHS, RHS);
14655 }
Dan Gohman670e5392009-09-21 18:03:22 +000014656 Opcode = X86ISD::FMIN;
14657 break;
14658 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014659 // Converting this to a min would handle comparisons between positive
14660 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014661 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014662 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
14663 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014664 Opcode = X86ISD::FMIN;
14665 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014666 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014667 // Converting this to a min would handle both negative zeros and NaNs
14668 // incorrectly, but we can swap the operands to fix both.
14669 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014670 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014671 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014672 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014673 Opcode = X86ISD::FMIN;
14674 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014675
Dan Gohman670e5392009-09-21 18:03:22 +000014676 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014677 // Converting this to a max would handle comparisons between positive
14678 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014679 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000014680 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014681 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014682 Opcode = X86ISD::FMAX;
14683 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014684 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014685 // Converting this to a max would handle NaNs incorrectly, and swapping
14686 // the operands would cause it to handle comparisons between positive
14687 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014688 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014689 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014690 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14691 break;
14692 std::swap(LHS, RHS);
14693 }
Dan Gohman670e5392009-09-21 18:03:22 +000014694 Opcode = X86ISD::FMAX;
14695 break;
14696 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014697 // Converting this to a max would handle both negative zeros and NaNs
14698 // incorrectly, but we can swap the operands to fix both.
14699 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014700 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014701 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014702 case ISD::SETGE:
14703 Opcode = X86ISD::FMAX;
14704 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000014705 }
Dan Gohman670e5392009-09-21 18:03:22 +000014706 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000014707 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
14708 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014709 switch (CC) {
14710 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014711 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014712 // Converting this to a min would handle comparisons between positive
14713 // and negative zero incorrectly, and swapping the operands would
14714 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014715 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014716 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000014717 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014718 break;
14719 std::swap(LHS, RHS);
14720 }
Dan Gohman670e5392009-09-21 18:03:22 +000014721 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000014722 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014723 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014724 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014725 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014726 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
14727 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014728 Opcode = X86ISD::FMIN;
14729 break;
14730 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014731 // Converting this to a min would handle both negative zeros and NaNs
14732 // incorrectly, but we can swap the operands to fix both.
14733 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014734 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014735 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014736 case ISD::SETGE:
14737 Opcode = X86ISD::FMIN;
14738 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014739
Dan Gohman670e5392009-09-21 18:03:22 +000014740 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014741 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014742 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014743 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014744 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000014745 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014746 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014747 // Converting this to a max would handle comparisons between positive
14748 // and negative zero incorrectly, and swapping the operands would
14749 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014750 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014751 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000014752 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014753 break;
14754 std::swap(LHS, RHS);
14755 }
Dan Gohman670e5392009-09-21 18:03:22 +000014756 Opcode = X86ISD::FMAX;
14757 break;
14758 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014759 // Converting this to a max would handle both negative zeros and NaNs
14760 // incorrectly, but we can swap the operands to fix both.
14761 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014762 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014763 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014764 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014765 Opcode = X86ISD::FMAX;
14766 break;
14767 }
Chris Lattner83e6c992006-10-04 06:57:07 +000014768 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014769
Chris Lattner47b4ce82009-03-11 05:48:52 +000014770 if (Opcode)
14771 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000014772 }
Eric Christopherfd179292009-08-27 18:07:15 +000014773
Chris Lattnerd1980a52009-03-12 06:52:53 +000014774 // If this is a select between two integer constants, try to do some
14775 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000014776 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
14777 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000014778 // Don't do this for crazy integer types.
14779 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
14780 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000014781 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000014782 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000014783
Chris Lattnercee56e72009-03-13 05:53:31 +000014784 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000014785 // Efficiently invertible.
14786 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
14787 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
14788 isa<ConstantSDNode>(Cond.getOperand(1))))) {
14789 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000014790 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014791 }
Eric Christopherfd179292009-08-27 18:07:15 +000014792
Chris Lattnerd1980a52009-03-12 06:52:53 +000014793 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000014794 if (FalseC->getAPIntValue() == 0 &&
14795 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014796 if (NeedsCondInvert) // Invert the condition if needed.
14797 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14798 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014799
Chris Lattnerd1980a52009-03-12 06:52:53 +000014800 // Zero extend the condition if needed.
14801 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014802
Chris Lattnercee56e72009-03-13 05:53:31 +000014803 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000014804 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000014805 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000014806 }
Eric Christopherfd179292009-08-27 18:07:15 +000014807
Chris Lattner97a29a52009-03-13 05:22:11 +000014808 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000014809 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000014810 if (NeedsCondInvert) // Invert the condition if needed.
14811 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14812 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014813
Chris Lattner97a29a52009-03-13 05:22:11 +000014814 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000014815 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
14816 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000014817 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000014818 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000014819 }
Eric Christopherfd179292009-08-27 18:07:15 +000014820
Chris Lattnercee56e72009-03-13 05:53:31 +000014821 // Optimize cases that will turn into an LEA instruction. This requires
14822 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014823 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014824 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014825 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014826
Chris Lattnercee56e72009-03-13 05:53:31 +000014827 bool isFastMultiplier = false;
14828 if (Diff < 10) {
14829 switch ((unsigned char)Diff) {
14830 default: break;
14831 case 1: // result = add base, cond
14832 case 2: // result = lea base( , cond*2)
14833 case 3: // result = lea base(cond, cond*2)
14834 case 4: // result = lea base( , cond*4)
14835 case 5: // result = lea base(cond, cond*4)
14836 case 8: // result = lea base( , cond*8)
14837 case 9: // result = lea base(cond, cond*8)
14838 isFastMultiplier = true;
14839 break;
14840 }
14841 }
Eric Christopherfd179292009-08-27 18:07:15 +000014842
Chris Lattnercee56e72009-03-13 05:53:31 +000014843 if (isFastMultiplier) {
14844 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
14845 if (NeedsCondInvert) // Invert the condition if needed.
14846 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14847 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014848
Chris Lattnercee56e72009-03-13 05:53:31 +000014849 // Zero extend the condition if needed.
14850 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14851 Cond);
14852 // Scale the condition by the difference.
14853 if (Diff != 1)
14854 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14855 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014856
Chris Lattnercee56e72009-03-13 05:53:31 +000014857 // Add the base if non-zero.
14858 if (FalseC->getAPIntValue() != 0)
14859 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14860 SDValue(FalseC, 0));
14861 return Cond;
14862 }
Eric Christopherfd179292009-08-27 18:07:15 +000014863 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014864 }
14865 }
Eric Christopherfd179292009-08-27 18:07:15 +000014866
Evan Cheng56f582d2012-01-04 01:41:39 +000014867 // Canonicalize max and min:
14868 // (x > y) ? x : y -> (x >= y) ? x : y
14869 // (x < y) ? x : y -> (x <= y) ? x : y
14870 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
14871 // the need for an extra compare
14872 // against zero. e.g.
14873 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
14874 // subl %esi, %edi
14875 // testl %edi, %edi
14876 // movl $0, %eax
14877 // cmovgl %edi, %eax
14878 // =>
14879 // xorl %eax, %eax
14880 // subl %esi, $edi
14881 // cmovsl %eax, %edi
14882 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
14883 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14884 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
14885 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
14886 switch (CC) {
14887 default: break;
14888 case ISD::SETLT:
14889 case ISD::SETGT: {
14890 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
14891 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
14892 Cond.getOperand(0), Cond.getOperand(1), NewCC);
14893 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
14894 }
14895 }
14896 }
14897
Nadav Rotemcc616562012-01-15 19:27:55 +000014898 // If we know that this node is legal then we know that it is going to be
14899 // matched by one of the SSE/AVX BLEND instructions. These instructions only
14900 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
14901 // to simplify previous instructions.
14902 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14903 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000014904 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000014905 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000014906
14907 // Don't optimize vector selects that map to mask-registers.
14908 if (BitWidth == 1)
14909 return SDValue();
14910
Nadav Rotemcc616562012-01-15 19:27:55 +000014911 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
14912 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
14913
14914 APInt KnownZero, KnownOne;
14915 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
14916 DCI.isBeforeLegalizeOps());
14917 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
14918 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
14919 DCI.CommitTargetLoweringOpt(TLO);
14920 }
14921
Dan Gohman475871a2008-07-27 21:46:04 +000014922 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000014923}
14924
Michael Liao2a33cec2012-08-10 19:58:13 +000014925// Check whether a boolean test is testing a boolean value generated by
14926// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
14927// code.
14928//
14929// Simplify the following patterns:
14930// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
14931// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
14932// to (Op EFLAGS Cond)
14933//
14934// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
14935// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
14936// to (Op EFLAGS !Cond)
14937//
14938// where Op could be BRCOND or CMOV.
14939//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014940static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000014941 // Quit if not CMP and SUB with its value result used.
14942 if (Cmp.getOpcode() != X86ISD::CMP &&
14943 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
14944 return SDValue();
14945
14946 // Quit if not used as a boolean value.
14947 if (CC != X86::COND_E && CC != X86::COND_NE)
14948 return SDValue();
14949
14950 // Check CMP operands. One of them should be 0 or 1 and the other should be
14951 // an SetCC or extended from it.
14952 SDValue Op1 = Cmp.getOperand(0);
14953 SDValue Op2 = Cmp.getOperand(1);
14954
14955 SDValue SetCC;
14956 const ConstantSDNode* C = 0;
14957 bool needOppositeCond = (CC == X86::COND_E);
14958
14959 if ((C = dyn_cast<ConstantSDNode>(Op1)))
14960 SetCC = Op2;
14961 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
14962 SetCC = Op1;
14963 else // Quit if all operands are not constants.
14964 return SDValue();
14965
14966 if (C->getZExtValue() == 1)
14967 needOppositeCond = !needOppositeCond;
14968 else if (C->getZExtValue() != 0)
14969 // Quit if the constant is neither 0 or 1.
14970 return SDValue();
14971
14972 // Skip 'zext' node.
14973 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
14974 SetCC = SetCC.getOperand(0);
14975
Michael Liao7fdc66b2012-09-10 16:36:16 +000014976 switch (SetCC.getOpcode()) {
14977 case X86ISD::SETCC:
14978 // Set the condition code or opposite one if necessary.
14979 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
14980 if (needOppositeCond)
14981 CC = X86::GetOppositeBranchCondition(CC);
14982 return SetCC.getOperand(1);
14983 case X86ISD::CMOV: {
14984 // Check whether false/true value has canonical one, i.e. 0 or 1.
14985 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
14986 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
14987 // Quit if true value is not a constant.
14988 if (!TVal)
14989 return SDValue();
14990 // Quit if false value is not a constant.
14991 if (!FVal) {
14992 // A special case for rdrand, where 0 is set if false cond is found.
14993 SDValue Op = SetCC.getOperand(0);
14994 if (Op.getOpcode() != X86ISD::RDRAND)
14995 return SDValue();
14996 }
14997 // Quit if false value is not the constant 0 or 1.
14998 bool FValIsFalse = true;
14999 if (FVal && FVal->getZExtValue() != 0) {
15000 if (FVal->getZExtValue() != 1)
15001 return SDValue();
15002 // If FVal is 1, opposite cond is needed.
15003 needOppositeCond = !needOppositeCond;
15004 FValIsFalse = false;
15005 }
15006 // Quit if TVal is not the constant opposite of FVal.
15007 if (FValIsFalse && TVal->getZExtValue() != 1)
15008 return SDValue();
15009 if (!FValIsFalse && TVal->getZExtValue() != 0)
15010 return SDValue();
15011 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
15012 if (needOppositeCond)
15013 CC = X86::GetOppositeBranchCondition(CC);
15014 return SetCC.getOperand(3);
15015 }
15016 }
Michael Liao2a33cec2012-08-10 19:58:13 +000015017
Michael Liao7fdc66b2012-09-10 16:36:16 +000015018 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000015019}
15020
Chris Lattnerd1980a52009-03-12 06:52:53 +000015021/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
15022static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015023 TargetLowering::DAGCombinerInfo &DCI,
15024 const X86Subtarget *Subtarget) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015025 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000015026
Chris Lattnerd1980a52009-03-12 06:52:53 +000015027 // If the flag operand isn't dead, don't touch this CMOV.
15028 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
15029 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000015030
Evan Chengb5a55d92011-05-24 01:48:22 +000015031 SDValue FalseOp = N->getOperand(0);
15032 SDValue TrueOp = N->getOperand(1);
15033 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
15034 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000015035
Evan Chengb5a55d92011-05-24 01:48:22 +000015036 if (CC == X86::COND_E || CC == X86::COND_NE) {
15037 switch (Cond.getOpcode()) {
15038 default: break;
15039 case X86ISD::BSR:
15040 case X86ISD::BSF:
15041 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
15042 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
15043 return (CC == X86::COND_E) ? FalseOp : TrueOp;
15044 }
15045 }
15046
Michael Liao2a33cec2012-08-10 19:58:13 +000015047 SDValue Flags;
15048
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015049 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000015050 if (Flags.getNode() &&
15051 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000015052 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015053 SDValue Ops[] = { FalseOp, TrueOp,
15054 DAG.getConstant(CC, MVT::i8), Flags };
15055 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
15056 Ops, array_lengthof(Ops));
15057 }
15058
Chris Lattnerd1980a52009-03-12 06:52:53 +000015059 // If this is a select between two integer constants, try to do some
15060 // optimizations. Note that the operands are ordered the opposite of SELECT
15061 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000015062 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
15063 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015064 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
15065 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000015066 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
15067 CC = X86::GetOppositeBranchCondition(CC);
15068 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015069 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015070 }
Eric Christopherfd179292009-08-27 18:07:15 +000015071
Chris Lattnerd1980a52009-03-12 06:52:53 +000015072 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015073 // This is efficient for any integer data type (including i8/i16) and
15074 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015075 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015076 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15077 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015078
Chris Lattnerd1980a52009-03-12 06:52:53 +000015079 // Zero extend the condition if needed.
15080 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015081
Chris Lattnerd1980a52009-03-12 06:52:53 +000015082 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
15083 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015084 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015085 if (N->getNumValues() == 2) // Dead flag value?
15086 return DCI.CombineTo(N, Cond, SDValue());
15087 return Cond;
15088 }
Eric Christopherfd179292009-08-27 18:07:15 +000015089
Chris Lattnercee56e72009-03-13 05:53:31 +000015090 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
15091 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000015092 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015093 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15094 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015095
Chris Lattner97a29a52009-03-13 05:22:11 +000015096 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015097 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15098 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015099 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15100 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000015101
Chris Lattner97a29a52009-03-13 05:22:11 +000015102 if (N->getNumValues() == 2) // Dead flag value?
15103 return DCI.CombineTo(N, Cond, SDValue());
15104 return Cond;
15105 }
Eric Christopherfd179292009-08-27 18:07:15 +000015106
Chris Lattnercee56e72009-03-13 05:53:31 +000015107 // Optimize cases that will turn into an LEA instruction. This requires
15108 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015109 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015110 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015111 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015112
Chris Lattnercee56e72009-03-13 05:53:31 +000015113 bool isFastMultiplier = false;
15114 if (Diff < 10) {
15115 switch ((unsigned char)Diff) {
15116 default: break;
15117 case 1: // result = add base, cond
15118 case 2: // result = lea base( , cond*2)
15119 case 3: // result = lea base(cond, cond*2)
15120 case 4: // result = lea base( , cond*4)
15121 case 5: // result = lea base(cond, cond*4)
15122 case 8: // result = lea base( , cond*8)
15123 case 9: // result = lea base(cond, cond*8)
15124 isFastMultiplier = true;
15125 break;
15126 }
15127 }
Eric Christopherfd179292009-08-27 18:07:15 +000015128
Chris Lattnercee56e72009-03-13 05:53:31 +000015129 if (isFastMultiplier) {
15130 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015131 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15132 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000015133 // Zero extend the condition if needed.
15134 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15135 Cond);
15136 // Scale the condition by the difference.
15137 if (Diff != 1)
15138 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15139 DAG.getConstant(Diff, Cond.getValueType()));
15140
15141 // Add the base if non-zero.
15142 if (FalseC->getAPIntValue() != 0)
15143 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15144 SDValue(FalseC, 0));
15145 if (N->getNumValues() == 2) // Dead flag value?
15146 return DCI.CombineTo(N, Cond, SDValue());
15147 return Cond;
15148 }
Eric Christopherfd179292009-08-27 18:07:15 +000015149 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015150 }
15151 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015152
15153 // Handle these cases:
15154 // (select (x != c), e, c) -> select (x != c), e, x),
15155 // (select (x == c), c, e) -> select (x == c), x, e)
15156 // where the c is an integer constant, and the "select" is the combination
15157 // of CMOV and CMP.
15158 //
15159 // The rationale for this change is that the conditional-move from a constant
15160 // needs two instructions, however, conditional-move from a register needs
15161 // only one instruction.
15162 //
15163 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
15164 // some instruction-combining opportunities. This opt needs to be
15165 // postponed as late as possible.
15166 //
15167 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
15168 // the DCI.xxxx conditions are provided to postpone the optimization as
15169 // late as possible.
15170
15171 ConstantSDNode *CmpAgainst = 0;
15172 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
15173 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
15174 dyn_cast<ConstantSDNode>(Cond.getOperand(0)) == 0) {
15175
15176 if (CC == X86::COND_NE &&
15177 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
15178 CC = X86::GetOppositeBranchCondition(CC);
15179 std::swap(TrueOp, FalseOp);
15180 }
15181
15182 if (CC == X86::COND_E &&
15183 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
15184 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
15185 DAG.getConstant(CC, MVT::i8), Cond };
15186 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
15187 array_lengthof(Ops));
15188 }
15189 }
15190 }
15191
Chris Lattnerd1980a52009-03-12 06:52:53 +000015192 return SDValue();
15193}
15194
15195
Evan Cheng0b0cd912009-03-28 05:57:29 +000015196/// PerformMulCombine - Optimize a single multiply with constant into two
15197/// in order to implement it with two cheaper instructions, e.g.
15198/// LEA + SHL, LEA + LEA.
15199static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
15200 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000015201 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
15202 return SDValue();
15203
Owen Andersone50ed302009-08-10 22:56:29 +000015204 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000015205 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000015206 return SDValue();
15207
15208 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
15209 if (!C)
15210 return SDValue();
15211 uint64_t MulAmt = C->getZExtValue();
15212 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
15213 return SDValue();
15214
15215 uint64_t MulAmt1 = 0;
15216 uint64_t MulAmt2 = 0;
15217 if ((MulAmt % 9) == 0) {
15218 MulAmt1 = 9;
15219 MulAmt2 = MulAmt / 9;
15220 } else if ((MulAmt % 5) == 0) {
15221 MulAmt1 = 5;
15222 MulAmt2 = MulAmt / 5;
15223 } else if ((MulAmt % 3) == 0) {
15224 MulAmt1 = 3;
15225 MulAmt2 = MulAmt / 3;
15226 }
15227 if (MulAmt2 &&
15228 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
15229 DebugLoc DL = N->getDebugLoc();
15230
15231 if (isPowerOf2_64(MulAmt2) &&
15232 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
15233 // If second multiplifer is pow2, issue it first. We want the multiply by
15234 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
15235 // is an add.
15236 std::swap(MulAmt1, MulAmt2);
15237
15238 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000015239 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015240 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000015241 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000015242 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015243 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000015244 DAG.getConstant(MulAmt1, VT));
15245
Eric Christopherfd179292009-08-27 18:07:15 +000015246 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015247 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000015248 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000015249 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015250 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000015251 DAG.getConstant(MulAmt2, VT));
15252
15253 // Do not add new nodes to DAG combiner worklist.
15254 DCI.CombineTo(N, NewMul, false);
15255 }
15256 return SDValue();
15257}
15258
Evan Chengad9c0a32009-12-15 00:53:42 +000015259static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
15260 SDValue N0 = N->getOperand(0);
15261 SDValue N1 = N->getOperand(1);
15262 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
15263 EVT VT = N0.getValueType();
15264
15265 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
15266 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015267 if (VT.isInteger() && !VT.isVector() &&
15268 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000015269 N0.getOperand(1).getOpcode() == ISD::Constant) {
15270 SDValue N00 = N0.getOperand(0);
15271 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
15272 ((N00.getOpcode() == ISD::ANY_EXTEND ||
15273 N00.getOpcode() == ISD::ZERO_EXTEND) &&
15274 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
15275 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
15276 APInt ShAmt = N1C->getAPIntValue();
15277 Mask = Mask.shl(ShAmt);
15278 if (Mask != 0)
15279 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
15280 N00, DAG.getConstant(Mask, VT));
15281 }
15282 }
15283
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015284
15285 // Hardware support for vector shifts is sparse which makes us scalarize the
15286 // vector operations in many cases. Also, on sandybridge ADD is faster than
15287 // shl.
15288 // (shl V, 1) -> add V,V
15289 if (isSplatVector(N1.getNode())) {
15290 assert(N0.getValueType().isVector() && "Invalid vector shift type");
15291 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
15292 // We shift all of the values by one. In many cases we do not have
15293 // hardware support for this operation. This is better expressed as an ADD
15294 // of two values.
15295 if (N1C && (1 == N1C->getZExtValue())) {
15296 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
15297 }
15298 }
15299
Evan Chengad9c0a32009-12-15 00:53:42 +000015300 return SDValue();
15301}
Evan Cheng0b0cd912009-03-28 05:57:29 +000015302
Nate Begeman740ab032009-01-26 00:52:55 +000015303/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
15304/// when possible.
15305static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000015306 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000015307 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000015308 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015309 if (N->getOpcode() == ISD::SHL) {
15310 SDValue V = PerformSHLCombine(N, DAG);
15311 if (V.getNode()) return V;
15312 }
Evan Chengad9c0a32009-12-15 00:53:42 +000015313
Nate Begeman740ab032009-01-26 00:52:55 +000015314 // On X86 with SSE2 support, we can transform this to a vector shift if
15315 // all elements are shifted by the same amount. We can't do this in legalize
15316 // because the a constant vector is typically transformed to a constant pool
15317 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000015318 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015319 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015320
Craig Topper7be5dfd2011-11-12 09:58:49 +000015321 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015322 (!Subtarget->hasInt256() ||
Craig Topper7be5dfd2011-11-12 09:58:49 +000015323 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015324 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015325
Mon P Wang3becd092009-01-28 08:12:05 +000015326 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000015327 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000015328 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000015329 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000015330 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
15331 unsigned NumElts = VT.getVectorNumElements();
15332 unsigned i = 0;
15333 for (; i != NumElts; ++i) {
15334 SDValue Arg = ShAmtOp.getOperand(i);
15335 if (Arg.getOpcode() == ISD::UNDEF) continue;
15336 BaseShAmt = Arg;
15337 break;
15338 }
Craig Topper37c26772012-01-17 04:44:50 +000015339 // Handle the case where the build_vector is all undef
15340 // FIXME: Should DAG allow this?
15341 if (i == NumElts)
15342 return SDValue();
15343
Mon P Wang3becd092009-01-28 08:12:05 +000015344 for (; i != NumElts; ++i) {
15345 SDValue Arg = ShAmtOp.getOperand(i);
15346 if (Arg.getOpcode() == ISD::UNDEF) continue;
15347 if (Arg != BaseShAmt) {
15348 return SDValue();
15349 }
15350 }
15351 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000015352 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000015353 SDValue InVec = ShAmtOp.getOperand(0);
15354 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
15355 unsigned NumElts = InVec.getValueType().getVectorNumElements();
15356 unsigned i = 0;
15357 for (; i != NumElts; ++i) {
15358 SDValue Arg = InVec.getOperand(i);
15359 if (Arg.getOpcode() == ISD::UNDEF) continue;
15360 BaseShAmt = Arg;
15361 break;
15362 }
15363 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
15364 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000015365 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000015366 if (C->getZExtValue() == SplatIdx)
15367 BaseShAmt = InVec.getOperand(1);
15368 }
15369 }
Mon P Wang845b1892012-02-01 22:15:20 +000015370 if (BaseShAmt.getNode() == 0) {
15371 // Don't create instructions with illegal types after legalize
15372 // types has run.
15373 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
15374 !DCI.isBeforeLegalize())
15375 return SDValue();
15376
Mon P Wangefa42202009-09-03 19:56:25 +000015377 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
15378 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000015379 }
Mon P Wang3becd092009-01-28 08:12:05 +000015380 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015381 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000015382
Mon P Wangefa42202009-09-03 19:56:25 +000015383 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000015384 if (EltVT.bitsGT(MVT::i32))
15385 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
15386 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000015387 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000015388
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015389 // The shift amount is identical so we can do a vector shift.
15390 SDValue ValOp = N->getOperand(0);
15391 switch (N->getOpcode()) {
15392 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000015393 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015394 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015395 switch (VT.getSimpleVT().SimpleTy) {
15396 default: return SDValue();
15397 case MVT::v2i64:
15398 case MVT::v4i32:
15399 case MVT::v8i16:
15400 case MVT::v4i64:
15401 case MVT::v8i32:
15402 case MVT::v16i16:
15403 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
15404 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015405 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000015406 switch (VT.getSimpleVT().SimpleTy) {
15407 default: return SDValue();
15408 case MVT::v4i32:
15409 case MVT::v8i16:
15410 case MVT::v8i32:
15411 case MVT::v16i16:
15412 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
15413 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015414 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015415 switch (VT.getSimpleVT().SimpleTy) {
15416 default: return SDValue();
15417 case MVT::v2i64:
15418 case MVT::v4i32:
15419 case MVT::v8i16:
15420 case MVT::v4i64:
15421 case MVT::v8i32:
15422 case MVT::v16i16:
15423 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
15424 }
Nate Begeman740ab032009-01-26 00:52:55 +000015425 }
Nate Begeman740ab032009-01-26 00:52:55 +000015426}
15427
Nate Begemanb65c1752010-12-17 22:55:37 +000015428
Stuart Hastings865f0932011-06-03 23:53:54 +000015429// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
15430// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
15431// and friends. Likewise for OR -> CMPNEQSS.
15432static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
15433 TargetLowering::DAGCombinerInfo &DCI,
15434 const X86Subtarget *Subtarget) {
15435 unsigned opcode;
15436
15437 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
15438 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000015439 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000015440 SDValue N0 = N->getOperand(0);
15441 SDValue N1 = N->getOperand(1);
15442 SDValue CMP0 = N0->getOperand(1);
15443 SDValue CMP1 = N1->getOperand(1);
15444 DebugLoc DL = N->getDebugLoc();
15445
15446 // The SETCCs should both refer to the same CMP.
15447 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
15448 return SDValue();
15449
15450 SDValue CMP00 = CMP0->getOperand(0);
15451 SDValue CMP01 = CMP0->getOperand(1);
15452 EVT VT = CMP00.getValueType();
15453
15454 if (VT == MVT::f32 || VT == MVT::f64) {
15455 bool ExpectingFlags = false;
15456 // Check for any users that want flags:
15457 for (SDNode::use_iterator UI = N->use_begin(),
15458 UE = N->use_end();
15459 !ExpectingFlags && UI != UE; ++UI)
15460 switch (UI->getOpcode()) {
15461 default:
15462 case ISD::BR_CC:
15463 case ISD::BRCOND:
15464 case ISD::SELECT:
15465 ExpectingFlags = true;
15466 break;
15467 case ISD::CopyToReg:
15468 case ISD::SIGN_EXTEND:
15469 case ISD::ZERO_EXTEND:
15470 case ISD::ANY_EXTEND:
15471 break;
15472 }
15473
15474 if (!ExpectingFlags) {
15475 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
15476 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
15477
15478 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
15479 X86::CondCode tmp = cc0;
15480 cc0 = cc1;
15481 cc1 = tmp;
15482 }
15483
15484 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
15485 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
15486 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
15487 X86ISD::NodeType NTOperator = is64BitFP ?
15488 X86ISD::FSETCCsd : X86ISD::FSETCCss;
15489 // FIXME: need symbolic constants for these magic numbers.
15490 // See X86ATTInstPrinter.cpp:printSSECC().
15491 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
15492 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
15493 DAG.getConstant(x86cc, MVT::i8));
15494 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
15495 OnesOrZeroesF);
15496 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
15497 DAG.getConstant(1, MVT::i32));
15498 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
15499 return OneBitOfTruth;
15500 }
15501 }
15502 }
15503 }
15504 return SDValue();
15505}
15506
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015507/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
15508/// so it can be folded inside ANDNP.
15509static bool CanFoldXORWithAllOnes(const SDNode *N) {
15510 EVT VT = N->getValueType(0);
15511
15512 // Match direct AllOnes for 128 and 256-bit vectors
15513 if (ISD::isBuildVectorAllOnes(N))
15514 return true;
15515
15516 // Look through a bit convert.
15517 if (N->getOpcode() == ISD::BITCAST)
15518 N = N->getOperand(0).getNode();
15519
15520 // Sometimes the operand may come from a insert_subvector building a 256-bit
15521 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000015522 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000015523 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
15524 SDValue V1 = N->getOperand(0);
15525 SDValue V2 = N->getOperand(1);
15526
15527 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
15528 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
15529 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
15530 ISD::isBuildVectorAllOnes(V2.getNode()))
15531 return true;
15532 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015533
15534 return false;
15535}
15536
Nate Begemanb65c1752010-12-17 22:55:37 +000015537static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
15538 TargetLowering::DAGCombinerInfo &DCI,
15539 const X86Subtarget *Subtarget) {
15540 if (DCI.isBeforeLegalizeOps())
15541 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015542
Stuart Hastings865f0932011-06-03 23:53:54 +000015543 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15544 if (R.getNode())
15545 return R;
15546
Craig Topper54a11172011-10-14 07:06:56 +000015547 EVT VT = N->getValueType(0);
15548
Craig Topperb4c94572011-10-21 06:55:01 +000015549 // Create ANDN, BLSI, and BLSR instructions
15550 // BLSI is X & (-X)
15551 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000015552 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
15553 SDValue N0 = N->getOperand(0);
15554 SDValue N1 = N->getOperand(1);
15555 DebugLoc DL = N->getDebugLoc();
15556
15557 // Check LHS for not
15558 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
15559 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
15560 // Check RHS for not
15561 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
15562 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
15563
Craig Topperb4c94572011-10-21 06:55:01 +000015564 // Check LHS for neg
15565 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
15566 isZero(N0.getOperand(0)))
15567 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
15568
15569 // Check RHS for neg
15570 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
15571 isZero(N1.getOperand(0)))
15572 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
15573
15574 // Check LHS for X-1
15575 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15576 isAllOnes(N0.getOperand(1)))
15577 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
15578
15579 // Check RHS for X-1
15580 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15581 isAllOnes(N1.getOperand(1)))
15582 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
15583
Craig Topper54a11172011-10-14 07:06:56 +000015584 return SDValue();
15585 }
15586
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015587 // Want to form ANDNP nodes:
15588 // 1) In the hopes of then easily combining them with OR and AND nodes
15589 // to form PBLEND/PSIGN.
15590 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015591 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000015592 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015593
Nate Begemanb65c1752010-12-17 22:55:37 +000015594 SDValue N0 = N->getOperand(0);
15595 SDValue N1 = N->getOperand(1);
15596 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015597
Nate Begemanb65c1752010-12-17 22:55:37 +000015598 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015599 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015600 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
15601 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015602 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000015603
15604 // Check RHS for vnot
15605 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015606 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
15607 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015608 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015609
Nate Begemanb65c1752010-12-17 22:55:37 +000015610 return SDValue();
15611}
15612
Evan Cheng760d1942010-01-04 21:22:48 +000015613static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000015614 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000015615 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000015616 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000015617 return SDValue();
15618
Stuart Hastings865f0932011-06-03 23:53:54 +000015619 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15620 if (R.getNode())
15621 return R;
15622
Evan Cheng760d1942010-01-04 21:22:48 +000015623 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000015624
Evan Cheng760d1942010-01-04 21:22:48 +000015625 SDValue N0 = N->getOperand(0);
15626 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015627
Nate Begemanb65c1752010-12-17 22:55:37 +000015628 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000015629 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000015630 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015631 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000015632 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015633
Craig Topper1666cb62011-11-19 07:07:26 +000015634 // Canonicalize pandn to RHS
15635 if (N0.getOpcode() == X86ISD::ANDNP)
15636 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000015637 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000015638 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
15639 SDValue Mask = N1.getOperand(0);
15640 SDValue X = N1.getOperand(1);
15641 SDValue Y;
15642 if (N0.getOperand(0) == Mask)
15643 Y = N0.getOperand(1);
15644 if (N0.getOperand(1) == Mask)
15645 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015646
Craig Topper1666cb62011-11-19 07:07:26 +000015647 // Check to see if the mask appeared in both the AND and ANDNP and
15648 if (!Y.getNode())
15649 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015650
Craig Topper1666cb62011-11-19 07:07:26 +000015651 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000015652 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000015653 if (Mask.getOpcode() == ISD::BITCAST)
15654 Mask = Mask.getOperand(0);
15655 if (X.getOpcode() == ISD::BITCAST)
15656 X = X.getOperand(0);
15657 if (Y.getOpcode() == ISD::BITCAST)
15658 Y = Y.getOperand(0);
15659
Craig Topper1666cb62011-11-19 07:07:26 +000015660 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015661
Craig Toppered2e13d2012-01-22 19:15:14 +000015662 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000015663 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
15664 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015665 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000015666 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000015667
15668 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015669 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000015670 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
15671 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
15672 if ((SraAmt + 1) != EltBits)
15673 return SDValue();
15674
15675 DebugLoc DL = N->getDebugLoc();
15676
15677 // Now we know we at least have a plendvb with the mask val. See if
15678 // we can form a psignb/w/d.
15679 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000015680 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
15681 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000015682 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
15683 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
15684 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015685 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000015686 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000015687 }
15688 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000015689 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000015690 return SDValue();
15691
15692 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
15693
15694 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
15695 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
15696 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000015697 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000015698 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000015699 }
15700 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015701
Craig Topper1666cb62011-11-19 07:07:26 +000015702 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
15703 return SDValue();
15704
Nate Begemanb65c1752010-12-17 22:55:37 +000015705 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000015706 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
15707 std::swap(N0, N1);
15708 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
15709 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000015710 if (!N0.hasOneUse() || !N1.hasOneUse())
15711 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000015712
15713 SDValue ShAmt0 = N0.getOperand(1);
15714 if (ShAmt0.getValueType() != MVT::i8)
15715 return SDValue();
15716 SDValue ShAmt1 = N1.getOperand(1);
15717 if (ShAmt1.getValueType() != MVT::i8)
15718 return SDValue();
15719 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
15720 ShAmt0 = ShAmt0.getOperand(0);
15721 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
15722 ShAmt1 = ShAmt1.getOperand(0);
15723
15724 DebugLoc DL = N->getDebugLoc();
15725 unsigned Opc = X86ISD::SHLD;
15726 SDValue Op0 = N0.getOperand(0);
15727 SDValue Op1 = N1.getOperand(0);
15728 if (ShAmt0.getOpcode() == ISD::SUB) {
15729 Opc = X86ISD::SHRD;
15730 std::swap(Op0, Op1);
15731 std::swap(ShAmt0, ShAmt1);
15732 }
15733
Evan Cheng8b1190a2010-04-28 01:18:01 +000015734 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000015735 if (ShAmt1.getOpcode() == ISD::SUB) {
15736 SDValue Sum = ShAmt1.getOperand(0);
15737 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000015738 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
15739 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
15740 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
15741 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000015742 return DAG.getNode(Opc, DL, VT,
15743 Op0, Op1,
15744 DAG.getNode(ISD::TRUNCATE, DL,
15745 MVT::i8, ShAmt0));
15746 }
15747 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
15748 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
15749 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000015750 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000015751 return DAG.getNode(Opc, DL, VT,
15752 N0.getOperand(0), N1.getOperand(0),
15753 DAG.getNode(ISD::TRUNCATE, DL,
15754 MVT::i8, ShAmt0));
15755 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015756
Evan Cheng760d1942010-01-04 21:22:48 +000015757 return SDValue();
15758}
15759
Manman Ren92363622012-06-07 22:39:10 +000015760// Generate NEG and CMOV for integer abs.
15761static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
15762 EVT VT = N->getValueType(0);
15763
15764 // Since X86 does not have CMOV for 8-bit integer, we don't convert
15765 // 8-bit integer abs to NEG and CMOV.
15766 if (VT.isInteger() && VT.getSizeInBits() == 8)
15767 return SDValue();
15768
15769 SDValue N0 = N->getOperand(0);
15770 SDValue N1 = N->getOperand(1);
15771 DebugLoc DL = N->getDebugLoc();
15772
15773 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
15774 // and change it to SUB and CMOV.
15775 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
15776 N0.getOpcode() == ISD::ADD &&
15777 N0.getOperand(1) == N1 &&
15778 N1.getOpcode() == ISD::SRA &&
15779 N1.getOperand(0) == N0.getOperand(0))
15780 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
15781 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
15782 // Generate SUB & CMOV.
15783 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
15784 DAG.getConstant(0, VT), N0.getOperand(0));
15785
15786 SDValue Ops[] = { N0.getOperand(0), Neg,
15787 DAG.getConstant(X86::COND_GE, MVT::i8),
15788 SDValue(Neg.getNode(), 1) };
15789 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
15790 Ops, array_lengthof(Ops));
15791 }
15792 return SDValue();
15793}
15794
Craig Topper3738ccd2011-12-27 06:27:23 +000015795// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000015796static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
15797 TargetLowering::DAGCombinerInfo &DCI,
15798 const X86Subtarget *Subtarget) {
15799 if (DCI.isBeforeLegalizeOps())
15800 return SDValue();
15801
Manman Ren45d53b82012-06-08 18:58:26 +000015802 if (Subtarget->hasCMov()) {
15803 SDValue RV = performIntegerAbsCombine(N, DAG);
15804 if (RV.getNode())
15805 return RV;
15806 }
Manman Ren92363622012-06-07 22:39:10 +000015807
15808 // Try forming BMI if it is available.
15809 if (!Subtarget->hasBMI())
15810 return SDValue();
15811
Craig Topperb4c94572011-10-21 06:55:01 +000015812 EVT VT = N->getValueType(0);
15813
15814 if (VT != MVT::i32 && VT != MVT::i64)
15815 return SDValue();
15816
Craig Topper3738ccd2011-12-27 06:27:23 +000015817 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
15818
Craig Topperb4c94572011-10-21 06:55:01 +000015819 // Create BLSMSK instructions by finding X ^ (X-1)
15820 SDValue N0 = N->getOperand(0);
15821 SDValue N1 = N->getOperand(1);
15822 DebugLoc DL = N->getDebugLoc();
15823
15824 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15825 isAllOnes(N0.getOperand(1)))
15826 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
15827
15828 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15829 isAllOnes(N1.getOperand(1)))
15830 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
15831
15832 return SDValue();
15833}
15834
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015835/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
15836static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015837 TargetLowering::DAGCombinerInfo &DCI,
15838 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015839 LoadSDNode *Ld = cast<LoadSDNode>(N);
15840 EVT RegVT = Ld->getValueType(0);
15841 EVT MemVT = Ld->getMemoryVT();
15842 DebugLoc dl = Ld->getDebugLoc();
15843 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15844
15845 ISD::LoadExtType Ext = Ld->getExtensionType();
15846
Nadav Rotemca6f2962011-09-18 19:00:23 +000015847 // If this is a vector EXT Load then attempt to optimize it using a
Michael Liao35a56402012-10-17 03:59:18 +000015848 // shuffle. We need SSSE3 shuffles.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015849 // TODO: It is possible to support ZExt by zeroing the undef values
15850 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000015851 if (RegVT.isVector() && RegVT.isInteger() &&
Michael Liao35a56402012-10-17 03:59:18 +000015852 Ext == ISD::EXTLOAD && Subtarget->hasSSSE3()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015853 assert(MemVT != RegVT && "Cannot extend to the same type");
15854 assert(MemVT.isVector() && "Must load a vector from memory");
15855
15856 unsigned NumElems = RegVT.getVectorNumElements();
15857 unsigned RegSz = RegVT.getSizeInBits();
15858 unsigned MemSz = MemVT.getSizeInBits();
15859 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015860
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015861 // All sizes must be a power of two.
15862 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
15863 return SDValue();
15864
15865 // Attempt to load the original value using scalar loads.
15866 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015867 MVT SclrLoadTy = MVT::i8;
15868 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15869 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15870 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015871 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015872 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015873 }
15874 }
15875
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015876 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
15877 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
15878 (64 <= MemSz))
15879 SclrLoadTy = MVT::f64;
15880
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015881 // Calculate the number of scalar loads that we need to perform
15882 // in order to load our vector from memory.
15883 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015884
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015885 // Represent our vector as a sequence of elements which are the
15886 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015887 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
15888 RegSz/SclrLoadTy.getSizeInBits());
15889
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015890 // Represent the data using the same element type that is stored in
15891 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015892 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
15893 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015894
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015895 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
15896 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015897
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015898 // We can't shuffle using an illegal type.
15899 if (!TLI.isTypeLegal(WideVecVT))
15900 return SDValue();
15901
15902 SmallVector<SDValue, 8> Chains;
15903 SDValue Ptr = Ld->getBasePtr();
15904 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
15905 TLI.getPointerTy());
15906 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
15907
15908 for (unsigned i = 0; i < NumLoads; ++i) {
15909 // Perform a single load.
15910 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
15911 Ptr, Ld->getPointerInfo(),
15912 Ld->isVolatile(), Ld->isNonTemporal(),
15913 Ld->isInvariant(), Ld->getAlignment());
15914 Chains.push_back(ScalarLoad.getValue(1));
15915 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
15916 // another round of DAGCombining.
15917 if (i == 0)
15918 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
15919 else
15920 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
15921 ScalarLoad, DAG.getIntPtrConstant(i));
15922
15923 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
15924 }
15925
15926 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
15927 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015928
15929 // Bitcast the loaded value to a vector of the original element type, in
15930 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015931 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015932 unsigned SizeRatio = RegSz/MemSz;
15933
15934 // Redistribute the loaded elements into the different locations.
15935 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000015936 for (unsigned i = 0; i != NumElems; ++i)
15937 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015938
15939 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000015940 DAG.getUNDEF(WideVecVT),
15941 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015942
15943 // Bitcast to the requested type.
15944 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
15945 // Replace the original load with the new sequence
15946 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015947 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015948 }
15949
15950 return SDValue();
15951}
15952
Chris Lattner149a4e52008-02-22 02:09:43 +000015953/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015954static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000015955 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000015956 StoreSDNode *St = cast<StoreSDNode>(N);
15957 EVT VT = St->getValue().getValueType();
15958 EVT StVT = St->getMemoryVT();
15959 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000015960 SDValue StoredVal = St->getOperand(1);
15961 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15962
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015963 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000015964 // On Sandy Bridge, 256-bit memory operations are executed by two
15965 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
15966 // memory operation.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015967 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000015968 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
15969 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000015970 SDValue Value0 = StoredVal.getOperand(0);
15971 SDValue Value1 = StoredVal.getOperand(1);
15972
15973 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
15974 SDValue Ptr0 = St->getBasePtr();
15975 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
15976
15977 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
15978 St->getPointerInfo(), St->isVolatile(),
15979 St->isNonTemporal(), St->getAlignment());
15980 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
15981 St->getPointerInfo(), St->isVolatile(),
15982 St->isNonTemporal(), St->getAlignment());
15983 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
15984 }
Nadav Rotem614061b2011-08-10 19:30:14 +000015985
15986 // Optimize trunc store (of multiple scalars) to shuffle and store.
15987 // First, pack all of the elements in one place. Next, store to memory
15988 // in fewer chunks.
15989 if (St->isTruncatingStore() && VT.isVector()) {
15990 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15991 unsigned NumElems = VT.getVectorNumElements();
15992 assert(StVT != VT && "Cannot truncate to the same type");
15993 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
15994 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
15995
15996 // From, To sizes and ElemCount must be pow of two
15997 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000015998 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000015999 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000016000 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016001
Nadav Rotem614061b2011-08-10 19:30:14 +000016002 unsigned SizeRatio = FromSz / ToSz;
16003
16004 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
16005
16006 // Create a type on which we perform the shuffle
16007 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
16008 StVT.getScalarType(), NumElems*SizeRatio);
16009
16010 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
16011
16012 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
16013 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016014 for (unsigned i = 0; i != NumElems; ++i)
16015 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000016016
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016017 // Can't shuffle using an illegal type.
16018 if (!TLI.isTypeLegal(WideVecVT))
16019 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000016020
16021 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016022 DAG.getUNDEF(WideVecVT),
16023 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000016024 // At this point all of the data is stored at the bottom of the
16025 // register. We now need to save it to mem.
16026
16027 // Find the largest store unit
16028 MVT StoreType = MVT::i8;
16029 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
16030 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
16031 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016032 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000016033 StoreType = Tp;
16034 }
16035
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016036 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16037 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
16038 (64 <= NumElems * ToSz))
16039 StoreType = MVT::f64;
16040
Nadav Rotem614061b2011-08-10 19:30:14 +000016041 // Bitcast the original vector into a vector of store-size units
16042 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016043 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000016044 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
16045 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
16046 SmallVector<SDValue, 8> Chains;
16047 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
16048 TLI.getPointerTy());
16049 SDValue Ptr = St->getBasePtr();
16050
16051 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000016052 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016053 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
16054 StoreType, ShuffWide,
16055 DAG.getIntPtrConstant(i));
16056 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
16057 St->getPointerInfo(), St->isVolatile(),
16058 St->isNonTemporal(), St->getAlignment());
16059 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16060 Chains.push_back(Ch);
16061 }
16062
16063 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16064 Chains.size());
16065 }
16066
16067
Chris Lattner149a4e52008-02-22 02:09:43 +000016068 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
16069 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000016070 // A preferable solution to the general problem is to figure out the right
16071 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000016072
16073 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000016074 if (VT.getSizeInBits() != 64)
16075 return SDValue();
16076
Devang Patel578efa92009-06-05 21:57:13 +000016077 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling67658342012-10-09 07:45:08 +000016078 bool NoImplicitFloatOps = F->getFnAttributes().
16079 hasAttribute(Attributes::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016080 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000016081 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000016082 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000016083 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000016084 isa<LoadSDNode>(St->getValue()) &&
16085 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
16086 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016087 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016088 LoadSDNode *Ld = 0;
16089 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000016090 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000016091 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016092 // Must be a store of a load. We currently handle two cases: the load
16093 // is a direct child, and it's under an intervening TokenFactor. It is
16094 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000016095 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000016096 Ld = cast<LoadSDNode>(St->getChain());
16097 else if (St->getValue().hasOneUse() &&
16098 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000016099 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016100 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000016101 TokenFactorIndex = i;
16102 Ld = cast<LoadSDNode>(St->getValue());
16103 } else
16104 Ops.push_back(ChainVal->getOperand(i));
16105 }
16106 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000016107
Evan Cheng536e6672009-03-12 05:59:15 +000016108 if (!Ld || !ISD::isNormalLoad(Ld))
16109 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016110
Evan Cheng536e6672009-03-12 05:59:15 +000016111 // If this is not the MMX case, i.e. we are just turning i64 load/store
16112 // into f64 load/store, avoid the transformation if there are multiple
16113 // uses of the loaded value.
16114 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
16115 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016116
Evan Cheng536e6672009-03-12 05:59:15 +000016117 DebugLoc LdDL = Ld->getDebugLoc();
16118 DebugLoc StDL = N->getDebugLoc();
16119 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
16120 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
16121 // pair instead.
16122 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016123 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000016124 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
16125 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016126 Ld->isNonTemporal(), Ld->isInvariant(),
16127 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016128 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000016129 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000016130 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000016131 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000016132 Ops.size());
16133 }
Evan Cheng536e6672009-03-12 05:59:15 +000016134 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016135 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016136 St->isVolatile(), St->isNonTemporal(),
16137 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000016138 }
Evan Cheng536e6672009-03-12 05:59:15 +000016139
16140 // Otherwise, lower to two pairs of 32-bit loads / stores.
16141 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016142 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
16143 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016144
Owen Anderson825b72b2009-08-11 20:47:22 +000016145 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016146 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016147 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016148 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000016149 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016150 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000016151 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016152 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000016153 MinAlign(Ld->getAlignment(), 4));
16154
16155 SDValue NewChain = LoLd.getValue(1);
16156 if (TokenFactorIndex != -1) {
16157 Ops.push_back(LoLd);
16158 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000016159 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000016160 Ops.size());
16161 }
16162
16163 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016164 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
16165 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016166
16167 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016168 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016169 St->isVolatile(), St->isNonTemporal(),
16170 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016171 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016172 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000016173 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000016174 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000016175 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000016176 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000016177 }
Dan Gohman475871a2008-07-27 21:46:04 +000016178 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000016179}
16180
Duncan Sands17470be2011-09-22 20:15:48 +000016181/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
16182/// and return the operands for the horizontal operation in LHS and RHS. A
16183/// horizontal operation performs the binary operation on successive elements
16184/// of its first operand, then on successive elements of its second operand,
16185/// returning the resulting values in a vector. For example, if
16186/// A = < float a0, float a1, float a2, float a3 >
16187/// and
16188/// B = < float b0, float b1, float b2, float b3 >
16189/// then the result of doing a horizontal operation on A and B is
16190/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
16191/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
16192/// A horizontal-op B, for some already available A and B, and if so then LHS is
16193/// set to A, RHS to B, and the routine returns 'true'.
16194/// Note that the binary operation should have the property that if one of the
16195/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016196static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000016197 // Look for the following pattern: if
16198 // A = < float a0, float a1, float a2, float a3 >
16199 // B = < float b0, float b1, float b2, float b3 >
16200 // and
16201 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
16202 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
16203 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
16204 // which is A horizontal-op B.
16205
16206 // At least one of the operands should be a vector shuffle.
16207 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
16208 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
16209 return false;
16210
16211 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000016212
16213 assert((VT.is128BitVector() || VT.is256BitVector()) &&
16214 "Unsupported vector type for horizontal add/sub");
16215
16216 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
16217 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000016218 unsigned NumElts = VT.getVectorNumElements();
16219 unsigned NumLanes = VT.getSizeInBits()/128;
16220 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000016221 assert((NumLaneElts % 2 == 0) &&
16222 "Vector type should have an even number of elements in each lane");
16223 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000016224
16225 // View LHS in the form
16226 // LHS = VECTOR_SHUFFLE A, B, LMask
16227 // If LHS is not a shuffle then pretend it is the shuffle
16228 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
16229 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
16230 // type VT.
16231 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000016232 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016233 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16234 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
16235 A = LHS.getOperand(0);
16236 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
16237 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016238 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
16239 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016240 } else {
16241 if (LHS.getOpcode() != ISD::UNDEF)
16242 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016243 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016244 LMask[i] = i;
16245 }
16246
16247 // Likewise, view RHS in the form
16248 // RHS = VECTOR_SHUFFLE C, D, RMask
16249 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000016250 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016251 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16252 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
16253 C = RHS.getOperand(0);
16254 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
16255 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016256 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
16257 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016258 } else {
16259 if (RHS.getOpcode() != ISD::UNDEF)
16260 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016261 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016262 RMask[i] = i;
16263 }
16264
16265 // Check that the shuffles are both shuffling the same vectors.
16266 if (!(A == C && B == D) && !(A == D && B == C))
16267 return false;
16268
16269 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
16270 if (!A.getNode() && !B.getNode())
16271 return false;
16272
16273 // If A and B occur in reverse order in RHS, then "swap" them (which means
16274 // rewriting the mask).
16275 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000016276 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016277
16278 // At this point LHS and RHS are equivalent to
16279 // LHS = VECTOR_SHUFFLE A, B, LMask
16280 // RHS = VECTOR_SHUFFLE A, B, RMask
16281 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000016282 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000016283 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000016284
Craig Topperf8363302011-12-02 08:18:41 +000016285 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016286 if (LIdx < 0 || RIdx < 0 ||
16287 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
16288 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000016289 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000016290
Craig Topperf8363302011-12-02 08:18:41 +000016291 // Check that successive elements are being operated on. If not, this is
16292 // not a horizontal operation.
16293 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
16294 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000016295 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000016296 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000016297 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000016298 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000016299 }
16300
16301 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
16302 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
16303 return true;
16304}
16305
16306/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
16307static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
16308 const X86Subtarget *Subtarget) {
16309 EVT VT = N->getValueType(0);
16310 SDValue LHS = N->getOperand(0);
16311 SDValue RHS = N->getOperand(1);
16312
16313 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016314 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016315 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016316 isHorizontalBinOp(LHS, RHS, true))
16317 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
16318 return SDValue();
16319}
16320
16321/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
16322static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
16323 const X86Subtarget *Subtarget) {
16324 EVT VT = N->getValueType(0);
16325 SDValue LHS = N->getOperand(0);
16326 SDValue RHS = N->getOperand(1);
16327
16328 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016329 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016330 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016331 isHorizontalBinOp(LHS, RHS, false))
16332 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
16333 return SDValue();
16334}
16335
Chris Lattner6cf73262008-01-25 06:14:17 +000016336/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
16337/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016338static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000016339 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
16340 // F[X]OR(0.0, x) -> x
16341 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000016342 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16343 if (C->getValueAPF().isPosZero())
16344 return N->getOperand(1);
16345 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16346 if (C->getValueAPF().isPosZero())
16347 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000016348 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016349}
16350
Nadav Rotemd60cb112012-08-19 13:06:16 +000016351/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
16352/// X86ISD::FMAX nodes.
16353static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
16354 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
16355
16356 // Only perform optimizations if UnsafeMath is used.
16357 if (!DAG.getTarget().Options.UnsafeFPMath)
16358 return SDValue();
16359
16360 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000016361 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000016362 unsigned NewOp = 0;
16363 switch (N->getOpcode()) {
16364 default: llvm_unreachable("unknown opcode");
16365 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
16366 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
16367 }
16368
16369 return DAG.getNode(NewOp, N->getDebugLoc(), N->getValueType(0),
16370 N->getOperand(0), N->getOperand(1));
16371}
16372
16373
Chris Lattneraf723b92008-01-25 05:46:26 +000016374/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016375static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000016376 // FAND(0.0, x) -> 0.0
16377 // FAND(x, 0.0) -> 0.0
16378 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16379 if (C->getValueAPF().isPosZero())
16380 return N->getOperand(0);
16381 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16382 if (C->getValueAPF().isPosZero())
16383 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000016384 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016385}
16386
Dan Gohmane5af2d32009-01-29 01:59:02 +000016387static SDValue PerformBTCombine(SDNode *N,
16388 SelectionDAG &DAG,
16389 TargetLowering::DAGCombinerInfo &DCI) {
16390 // BT ignores high bits in the bit index operand.
16391 SDValue Op1 = N->getOperand(1);
16392 if (Op1.hasOneUse()) {
16393 unsigned BitWidth = Op1.getValueSizeInBits();
16394 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
16395 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016396 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
16397 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000016398 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000016399 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
16400 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
16401 DCI.CommitTargetLoweringOpt(TLO);
16402 }
16403 return SDValue();
16404}
Chris Lattner83e6c992006-10-04 06:57:07 +000016405
Eli Friedman7a5e5552009-06-07 06:52:44 +000016406static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
16407 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016408 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000016409 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000016410 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000016411 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000016412 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000016413 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016414 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016415 }
16416 return SDValue();
16417}
16418
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016419static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
16420 TargetLowering::DAGCombinerInfo &DCI,
16421 const X86Subtarget *Subtarget) {
16422 if (!DCI.isBeforeLegalizeOps())
16423 return SDValue();
16424
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016425 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016426 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016427
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016428 EVT VT = N->getValueType(0);
16429 SDValue Op = N->getOperand(0);
16430 EVT OpVT = Op.getValueType();
16431 DebugLoc dl = N->getDebugLoc();
16432
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016433 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
16434 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016435
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016436 if (Subtarget->hasInt256())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016437 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016438
16439 // Optimize vectors in AVX mode
16440 // Sign extend v8i16 to v8i32 and
16441 // v4i32 to v4i64
16442 //
16443 // Divide input vector into two parts
16444 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
16445 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
16446 // concat the vectors to original VT
16447
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016448 unsigned NumElems = OpVT.getVectorNumElements();
Craig Toppercacafd42012-08-14 08:18:43 +000016449 SDValue Undef = DAG.getUNDEF(OpVT);
16450
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016451 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016452 for (unsigned i = 0; i != NumElems/2; ++i)
16453 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016454
Craig Toppercacafd42012-08-14 08:18:43 +000016455 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016456
16457 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016458 for (unsigned i = 0; i != NumElems/2; ++i)
16459 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016460
Craig Toppercacafd42012-08-14 08:18:43 +000016461 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016462
Craig Topper3ef43cf2012-04-24 06:36:35 +000016463 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016464 VT.getVectorNumElements()/2);
16465
Craig Topper3ef43cf2012-04-24 06:36:35 +000016466 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016467 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
16468
16469 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
16470 }
16471 return SDValue();
16472}
16473
Michael Liaof6c24ee2012-08-10 14:39:24 +000016474static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016475 const X86Subtarget* Subtarget) {
16476 DebugLoc dl = N->getDebugLoc();
16477 EVT VT = N->getValueType(0);
16478
Craig Topperb1bdd7d2012-08-30 06:56:15 +000016479 // Let legalize expand this if it isn't a legal type yet.
16480 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
16481 return SDValue();
16482
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016483 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000016484 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
16485 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016486 return SDValue();
16487
16488 SDValue A = N->getOperand(0);
16489 SDValue B = N->getOperand(1);
16490 SDValue C = N->getOperand(2);
16491
16492 bool NegA = (A.getOpcode() == ISD::FNEG);
16493 bool NegB = (B.getOpcode() == ISD::FNEG);
16494 bool NegC = (C.getOpcode() == ISD::FNEG);
16495
Michael Liaof6c24ee2012-08-10 14:39:24 +000016496 // Negative multiplication when NegA xor NegB
16497 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016498 if (NegA)
16499 A = A.getOperand(0);
16500 if (NegB)
16501 B = B.getOperand(0);
16502 if (NegC)
16503 C = C.getOperand(0);
16504
16505 unsigned Opcode;
16506 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000016507 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016508 else
Craig Topperbf404372012-08-31 15:40:30 +000016509 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
16510
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016511 return DAG.getNode(Opcode, dl, VT, A, B, C);
16512}
16513
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016514static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000016515 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016516 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000016517 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
16518 // (and (i32 x86isd::setcc_carry), 1)
16519 // This eliminates the zext. This transformation is necessary because
16520 // ISD::SETCC is always legalized to i8.
16521 DebugLoc dl = N->getDebugLoc();
16522 SDValue N0 = N->getOperand(0);
16523 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016524 EVT OpVT = N0.getValueType();
16525
Evan Cheng2e489c42009-12-16 00:53:11 +000016526 if (N0.getOpcode() == ISD::AND &&
16527 N0.hasOneUse() &&
16528 N0.getOperand(0).hasOneUse()) {
16529 SDValue N00 = N0.getOperand(0);
16530 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
16531 return SDValue();
16532 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
16533 if (!C || C->getZExtValue() != 1)
16534 return SDValue();
16535 return DAG.getNode(ISD::AND, dl, VT,
16536 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
16537 N00.getOperand(0), N00.getOperand(1)),
16538 DAG.getConstant(1, VT));
16539 }
Craig Topperd0cf5652012-04-21 18:13:35 +000016540
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016541 // Optimize vectors in AVX mode:
16542 //
16543 // v8i16 -> v8i32
16544 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
16545 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
16546 // Concat upper and lower parts.
16547 //
16548 // v4i32 -> v4i64
16549 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
16550 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
16551 // Concat upper and lower parts.
16552 //
Craig Topperc16f8512012-04-25 06:39:39 +000016553 if (!DCI.isBeforeLegalizeOps())
16554 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016555
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016556 if (!Subtarget->hasFp256())
Craig Topperc16f8512012-04-25 06:39:39 +000016557 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016558
Craig Topperc16f8512012-04-25 06:39:39 +000016559 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
16560 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016561
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016562 if (Subtarget->hasInt256())
Craig Topperc16f8512012-04-25 06:39:39 +000016563 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016564
Craig Topperc16f8512012-04-25 06:39:39 +000016565 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
16566 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
16567 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016568
Craig Topperc16f8512012-04-25 06:39:39 +000016569 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
16570 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016571
Craig Topperc16f8512012-04-25 06:39:39 +000016572 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
16573 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
16574
16575 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016576 }
16577
Evan Cheng2e489c42009-12-16 00:53:11 +000016578 return SDValue();
16579}
16580
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016581// Optimize x == -y --> x+y == 0
16582// x != -y --> x+y != 0
16583static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
16584 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
16585 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000016586 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016587
16588 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
16589 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
16590 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
16591 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16592 LHS.getValueType(), RHS, LHS.getOperand(1));
16593 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16594 addV, DAG.getConstant(0, addV.getValueType()), CC);
16595 }
16596 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
16597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
16598 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
16599 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16600 RHS.getValueType(), LHS, RHS.getOperand(1));
16601 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16602 addV, DAG.getConstant(0, addV.getValueType()), CC);
16603 }
16604 return SDValue();
16605}
16606
Shuxin Yanga5526a92012-10-31 23:11:48 +000016607// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
16608// as "sbb reg,reg", since it can be extended without zext and produces
16609// an all-ones bit which is more useful than 0/1 in some cases.
16610static SDValue MaterializeSETB(DebugLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
16611 return DAG.getNode(ISD::AND, DL, MVT::i8,
16612 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
16613 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
16614 DAG.getConstant(1, MVT::i8));
16615}
16616
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016617// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016618static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
16619 TargetLowering::DAGCombinerInfo &DCI,
16620 const X86Subtarget *Subtarget) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016621 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000016622 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
16623 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016624
Shuxin Yanga5526a92012-10-31 23:11:48 +000016625 if (CC == X86::COND_A) {
16626 // Try to convert COND_A into COND_B in an attempt to facilitate
16627 // materializing "setb reg".
16628 //
16629 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
16630 // cannot take an immediate as its first operand.
16631 //
16632 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
16633 EFLAGS.getValueType().isInteger() &&
16634 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
16635 SDValue NewSub = DAG.getNode(X86ISD::SUB, EFLAGS.getDebugLoc(),
16636 EFLAGS.getNode()->getVTList(),
16637 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
16638 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
16639 return MaterializeSETB(DL, NewEFLAGS, DAG);
16640 }
16641 }
16642
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016643 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
16644 // a zext and produces an all-ones bit which is more useful than 0/1 in some
16645 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000016646 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000016647 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016648
Michael Liao2a33cec2012-08-10 19:58:13 +000016649 SDValue Flags;
16650
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016651 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16652 if (Flags.getNode()) {
16653 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16654 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
16655 }
16656
Michael Liao2a33cec2012-08-10 19:58:13 +000016657 return SDValue();
16658}
16659
16660// Optimize branch condition evaluation.
16661//
16662static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
16663 TargetLowering::DAGCombinerInfo &DCI,
16664 const X86Subtarget *Subtarget) {
16665 DebugLoc DL = N->getDebugLoc();
16666 SDValue Chain = N->getOperand(0);
16667 SDValue Dest = N->getOperand(1);
16668 SDValue EFLAGS = N->getOperand(3);
16669 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
16670
16671 SDValue Flags;
16672
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016673 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16674 if (Flags.getNode()) {
16675 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16676 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
16677 Flags);
16678 }
16679
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016680 return SDValue();
16681}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016682
Benjamin Kramer1396c402011-06-18 11:09:41 +000016683static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
16684 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016685 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016686 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016687
16688 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000016689 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000016690 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016691 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016692 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
16693 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
16694 }
16695
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016696 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
16697 // a 32-bit target where SSE doesn't support i64->FP operations.
16698 if (Op0.getOpcode() == ISD::LOAD) {
16699 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
16700 EVT VT = Ld->getValueType(0);
16701 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
16702 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
16703 !XTLI->getSubtarget()->is64Bit() &&
16704 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000016705 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
16706 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016707 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
16708 return FILDChain;
16709 }
16710 }
16711 return SDValue();
16712}
16713
Chris Lattner23a01992010-12-20 01:37:09 +000016714// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
16715static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
16716 X86TargetLowering::DAGCombinerInfo &DCI) {
16717 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
16718 // the result is either zero or one (depending on the input carry bit).
16719 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
16720 if (X86::isZeroNode(N->getOperand(0)) &&
16721 X86::isZeroNode(N->getOperand(1)) &&
16722 // We don't have a good way to replace an EFLAGS use, so only do this when
16723 // dead right now.
16724 SDValue(N, 1).use_empty()) {
16725 DebugLoc DL = N->getDebugLoc();
16726 EVT VT = N->getValueType(0);
16727 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
16728 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
16729 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
16730 DAG.getConstant(X86::COND_B,MVT::i8),
16731 N->getOperand(2)),
16732 DAG.getConstant(1, VT));
16733 return DCI.CombineTo(N, Res1, CarryOut);
16734 }
16735
16736 return SDValue();
16737}
16738
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016739// fold (add Y, (sete X, 0)) -> adc 0, Y
16740// (add Y, (setne X, 0)) -> sbb -1, Y
16741// (sub (sete X, 0), Y) -> sbb 0, Y
16742// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016743static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016744 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016745
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016746 // Look through ZExts.
16747 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
16748 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
16749 return SDValue();
16750
16751 SDValue SetCC = Ext.getOperand(0);
16752 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
16753 return SDValue();
16754
16755 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
16756 if (CC != X86::COND_E && CC != X86::COND_NE)
16757 return SDValue();
16758
16759 SDValue Cmp = SetCC.getOperand(1);
16760 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000016761 !X86::isZeroNode(Cmp.getOperand(1)) ||
16762 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016763 return SDValue();
16764
16765 SDValue CmpOp0 = Cmp.getOperand(0);
16766 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
16767 DAG.getConstant(1, CmpOp0.getValueType()));
16768
16769 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
16770 if (CC == X86::COND_NE)
16771 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
16772 DL, OtherVal.getValueType(), OtherVal,
16773 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
16774 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
16775 DL, OtherVal.getValueType(), OtherVal,
16776 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
16777}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016778
Craig Topper54f952a2011-11-19 09:02:40 +000016779/// PerformADDCombine - Do target-specific dag combines on integer adds.
16780static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
16781 const X86Subtarget *Subtarget) {
16782 EVT VT = N->getValueType(0);
16783 SDValue Op0 = N->getOperand(0);
16784 SDValue Op1 = N->getOperand(1);
16785
16786 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016787 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016788 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000016789 isHorizontalBinOp(Op0, Op1, true))
16790 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
16791
16792 return OptimizeConditionalInDecrement(N, DAG);
16793}
16794
16795static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
16796 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016797 SDValue Op0 = N->getOperand(0);
16798 SDValue Op1 = N->getOperand(1);
16799
16800 // X86 can't encode an immediate LHS of a sub. See if we can push the
16801 // negation into a preceding instruction.
16802 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016803 // If the RHS of the sub is a XOR with one use and a constant, invert the
16804 // immediate. Then add one to the LHS of the sub so we can turn
16805 // X-Y -> X+~Y+1, saving one register.
16806 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
16807 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000016808 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016809 EVT VT = Op0.getValueType();
16810 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
16811 Op1.getOperand(0),
16812 DAG.getConstant(~XorC, VT));
16813 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000016814 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016815 }
16816 }
16817
Craig Topper54f952a2011-11-19 09:02:40 +000016818 // Try to synthesize horizontal adds from adds of shuffles.
16819 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000016820 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016821 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000016822 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000016823 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
16824
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016825 return OptimizeConditionalInDecrement(N, DAG);
16826}
16827
Michael Liaod9d09602012-10-23 17:34:00 +000016828/// performVZEXTCombine - Performs build vector combines
16829static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
16830 TargetLowering::DAGCombinerInfo &DCI,
16831 const X86Subtarget *Subtarget) {
16832 // (vzext (bitcast (vzext (x)) -> (vzext x)
16833 SDValue In = N->getOperand(0);
16834 while (In.getOpcode() == ISD::BITCAST)
16835 In = In.getOperand(0);
16836
16837 if (In.getOpcode() != X86ISD::VZEXT)
16838 return SDValue();
16839
16840 return DAG.getNode(X86ISD::VZEXT, N->getDebugLoc(), N->getValueType(0), In.getOperand(0));
16841}
16842
Dan Gohman475871a2008-07-27 21:46:04 +000016843SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000016844 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000016845 SelectionDAG &DAG = DCI.DAG;
16846 switch (N->getOpcode()) {
16847 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016848 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000016849 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000016850 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000016851 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016852 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000016853 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
16854 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000016855 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016856 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000016857 case ISD::SHL:
16858 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000016859 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000016860 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000016861 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000016862 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016863 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000016864 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016865 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000016866 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
16867 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000016868 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000016869 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000016870 case X86ISD::FMIN:
16871 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000016872 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000016873 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016874 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016875 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000016876 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016877 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000016878 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016879 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016880 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000016881 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000016882 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000016883 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000016884 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000016885 case X86ISD::UNPCKH:
16886 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016887 case X86ISD::MOVHLPS:
16888 case X86ISD::MOVLHPS:
16889 case X86ISD::PSHUFD:
16890 case X86ISD::PSHUFHW:
16891 case X86ISD::PSHUFLW:
16892 case X86ISD::MOVSS:
16893 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000016894 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000016895 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016896 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016897 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016898 }
16899
Dan Gohman475871a2008-07-27 21:46:04 +000016900 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000016901}
16902
Evan Chenge5b51ac2010-04-17 06:13:15 +000016903/// isTypeDesirableForOp - Return true if the target has native support for
16904/// the specified value type and it is 'desirable' to use the type for the
16905/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
16906/// instruction encodings are longer and some i16 instructions are slow.
16907bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
16908 if (!isTypeLegal(VT))
16909 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016910 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000016911 return true;
16912
16913 switch (Opc) {
16914 default:
16915 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000016916 case ISD::LOAD:
16917 case ISD::SIGN_EXTEND:
16918 case ISD::ZERO_EXTEND:
16919 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016920 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016921 case ISD::SRL:
16922 case ISD::SUB:
16923 case ISD::ADD:
16924 case ISD::MUL:
16925 case ISD::AND:
16926 case ISD::OR:
16927 case ISD::XOR:
16928 return false;
16929 }
16930}
16931
16932/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000016933/// beneficial for dag combiner to promote the specified node. If true, it
16934/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000016935bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016936 EVT VT = Op.getValueType();
16937 if (VT != MVT::i16)
16938 return false;
16939
Evan Cheng4c26e932010-04-19 19:29:22 +000016940 bool Promote = false;
16941 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016942 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000016943 default: break;
16944 case ISD::LOAD: {
16945 LoadSDNode *LD = cast<LoadSDNode>(Op);
16946 // If the non-extending load has a single use and it's not live out, then it
16947 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016948 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
16949 Op.hasOneUse()*/) {
16950 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
16951 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
16952 // The only case where we'd want to promote LOAD (rather then it being
16953 // promoted as an operand is when it's only use is liveout.
16954 if (UI->getOpcode() != ISD::CopyToReg)
16955 return false;
16956 }
16957 }
Evan Cheng4c26e932010-04-19 19:29:22 +000016958 Promote = true;
16959 break;
16960 }
16961 case ISD::SIGN_EXTEND:
16962 case ISD::ZERO_EXTEND:
16963 case ISD::ANY_EXTEND:
16964 Promote = true;
16965 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016966 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016967 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000016968 SDValue N0 = Op.getOperand(0);
16969 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000016970 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000016971 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016972 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016973 break;
16974 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000016975 case ISD::ADD:
16976 case ISD::MUL:
16977 case ISD::AND:
16978 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000016979 case ISD::XOR:
16980 Commute = true;
16981 // fallthrough
16982 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016983 SDValue N0 = Op.getOperand(0);
16984 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000016985 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016986 return false;
16987 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000016988 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016989 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000016990 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016991 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016992 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016993 }
16994 }
16995
16996 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000016997 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016998}
16999
Evan Cheng60c07e12006-07-05 22:17:51 +000017000//===----------------------------------------------------------------------===//
17001// X86 Inline Assembly Support
17002//===----------------------------------------------------------------------===//
17003
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017004namespace {
17005 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017006 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017007 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017008
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017009 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017010 StringRef piece(*args[i]);
17011 if (!s.startswith(piece)) // Check if the piece matches.
17012 return false;
17013
17014 s = s.substr(piece.size());
17015 StringRef::size_type pos = s.find_first_not_of(" \t");
17016 if (pos == 0) // We matched a prefix.
17017 return false;
17018
17019 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017020 }
17021
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017022 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017023 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017024 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017025}
17026
Chris Lattnerb8105652009-07-20 17:51:36 +000017027bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
17028 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000017029
17030 std::string AsmStr = IA->getAsmString();
17031
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017032 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
17033 if (!Ty || Ty->getBitWidth() % 16 != 0)
17034 return false;
17035
Chris Lattnerb8105652009-07-20 17:51:36 +000017036 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000017037 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000017038 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000017039
17040 switch (AsmPieces.size()) {
17041 default: return false;
17042 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000017043 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017044 // we will turn this bswap into something that will be lowered to logical
17045 // ops instead of emitting the bswap asm. For now, we don't support 486 or
17046 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000017047 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017048 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
17049 matchAsm(AsmPieces[0], "bswapl", "$0") ||
17050 matchAsm(AsmPieces[0], "bswapq", "$0") ||
17051 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
17052 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
17053 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000017054 // No need to check constraints, nothing other than the equivalent of
17055 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000017056 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017057 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017058
Chris Lattnerb8105652009-07-20 17:51:36 +000017059 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000017060 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017061 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017062 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
17063 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000017064 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000017065 const std::string &ConstraintsStr = IA->getConstraintString();
17066 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000017067 std::sort(AsmPieces.begin(), AsmPieces.end());
17068 if (AsmPieces.size() == 4 &&
17069 AsmPieces[0] == "~{cc}" &&
17070 AsmPieces[1] == "~{dirflag}" &&
17071 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017072 AsmPieces[3] == "~{fpsr}")
17073 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017074 }
17075 break;
17076 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000017077 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017078 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017079 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
17080 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
17081 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017082 AsmPieces.clear();
17083 const std::string &ConstraintsStr = IA->getConstraintString();
17084 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
17085 std::sort(AsmPieces.begin(), AsmPieces.end());
17086 if (AsmPieces.size() == 4 &&
17087 AsmPieces[0] == "~{cc}" &&
17088 AsmPieces[1] == "~{dirflag}" &&
17089 AsmPieces[2] == "~{flags}" &&
17090 AsmPieces[3] == "~{fpsr}")
17091 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000017092 }
Evan Cheng55d42002011-01-08 01:24:27 +000017093
17094 if (CI->getType()->isIntegerTy(64)) {
17095 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
17096 if (Constraints.size() >= 2 &&
17097 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
17098 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
17099 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017100 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
17101 matchAsm(AsmPieces[1], "bswap", "%edx") &&
17102 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017103 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017104 }
17105 }
17106 break;
17107 }
17108 return false;
17109}
17110
17111
17112
Chris Lattnerf4dff842006-07-11 02:54:03 +000017113/// getConstraintType - Given a constraint letter, return the type of
17114/// constraint it is for this target.
17115X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000017116X86TargetLowering::getConstraintType(const std::string &Constraint) const {
17117 if (Constraint.size() == 1) {
17118 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000017119 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000017120 case 'q':
17121 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000017122 case 'f':
17123 case 't':
17124 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000017125 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000017126 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000017127 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000017128 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000017129 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000017130 case 'a':
17131 case 'b':
17132 case 'c':
17133 case 'd':
17134 case 'S':
17135 case 'D':
17136 case 'A':
17137 return C_Register;
17138 case 'I':
17139 case 'J':
17140 case 'K':
17141 case 'L':
17142 case 'M':
17143 case 'N':
17144 case 'G':
17145 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000017146 case 'e':
17147 case 'Z':
17148 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000017149 default:
17150 break;
17151 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000017152 }
Chris Lattner4234f572007-03-25 02:14:49 +000017153 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000017154}
17155
John Thompson44ab89e2010-10-29 17:29:13 +000017156/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000017157/// This object must already have been set up with the operand type
17158/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000017159TargetLowering::ConstraintWeight
17160 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000017161 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000017162 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017163 Value *CallOperandVal = info.CallOperandVal;
17164 // If we don't have a value, we can't do a match,
17165 // but allow it at the lowest weight.
17166 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000017167 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000017168 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000017169 // Look at the constraint type.
17170 switch (*constraint) {
17171 default:
John Thompson44ab89e2010-10-29 17:29:13 +000017172 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
17173 case 'R':
17174 case 'q':
17175 case 'Q':
17176 case 'a':
17177 case 'b':
17178 case 'c':
17179 case 'd':
17180 case 'S':
17181 case 'D':
17182 case 'A':
17183 if (CallOperandVal->getType()->isIntegerTy())
17184 weight = CW_SpecificReg;
17185 break;
17186 case 'f':
17187 case 't':
17188 case 'u':
17189 if (type->isFloatingPointTy())
17190 weight = CW_SpecificReg;
17191 break;
17192 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000017193 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000017194 weight = CW_SpecificReg;
17195 break;
17196 case 'x':
17197 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000017198 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017199 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000017200 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017201 break;
17202 case 'I':
17203 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
17204 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000017205 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017206 }
17207 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017208 case 'J':
17209 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17210 if (C->getZExtValue() <= 63)
17211 weight = CW_Constant;
17212 }
17213 break;
17214 case 'K':
17215 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17216 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
17217 weight = CW_Constant;
17218 }
17219 break;
17220 case 'L':
17221 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17222 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
17223 weight = CW_Constant;
17224 }
17225 break;
17226 case 'M':
17227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17228 if (C->getZExtValue() <= 3)
17229 weight = CW_Constant;
17230 }
17231 break;
17232 case 'N':
17233 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17234 if (C->getZExtValue() <= 0xff)
17235 weight = CW_Constant;
17236 }
17237 break;
17238 case 'G':
17239 case 'C':
17240 if (dyn_cast<ConstantFP>(CallOperandVal)) {
17241 weight = CW_Constant;
17242 }
17243 break;
17244 case 'e':
17245 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17246 if ((C->getSExtValue() >= -0x80000000LL) &&
17247 (C->getSExtValue() <= 0x7fffffffLL))
17248 weight = CW_Constant;
17249 }
17250 break;
17251 case 'Z':
17252 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17253 if (C->getZExtValue() <= 0xffffffff)
17254 weight = CW_Constant;
17255 }
17256 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017257 }
17258 return weight;
17259}
17260
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017261/// LowerXConstraint - try to replace an X constraint, which matches anything,
17262/// with another that has more specific requirements based on the type of the
17263/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000017264const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000017265LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000017266 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
17267 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000017268 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000017269 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000017270 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000017271 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000017272 return "x";
17273 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017274
Chris Lattner5e764232008-04-26 23:02:14 +000017275 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017276}
17277
Chris Lattner48884cd2007-08-25 00:47:38 +000017278/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
17279/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000017280void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000017281 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000017282 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000017283 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000017284 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000017285
Eric Christopher100c8332011-06-02 23:16:42 +000017286 // Only support length 1 constraints for now.
17287 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000017288
Eric Christopher100c8332011-06-02 23:16:42 +000017289 char ConstraintLetter = Constraint[0];
17290 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017291 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000017292 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000017293 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017294 if (C->getZExtValue() <= 31) {
17295 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017296 break;
17297 }
Devang Patel84f7fd22007-03-17 00:13:28 +000017298 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017299 return;
Evan Cheng364091e2008-09-22 23:57:37 +000017300 case 'J':
17301 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000017302 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000017303 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17304 break;
17305 }
17306 }
17307 return;
17308 case 'K':
17309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000017310 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000017311 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17312 break;
17313 }
17314 }
17315 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000017316 case 'N':
17317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017318 if (C->getZExtValue() <= 255) {
17319 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017320 break;
17321 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000017322 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017323 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000017324 case 'e': {
17325 // 32-bit signed value
17326 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017327 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17328 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017329 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017330 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000017331 break;
17332 }
17333 // FIXME gcc accepts some relocatable values here too, but only in certain
17334 // memory models; it's complicated.
17335 }
17336 return;
17337 }
17338 case 'Z': {
17339 // 32-bit unsigned value
17340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017341 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17342 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017343 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17344 break;
17345 }
17346 }
17347 // FIXME gcc accepts some relocatable values here too, but only in certain
17348 // memory models; it's complicated.
17349 return;
17350 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017351 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017352 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000017353 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017354 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017355 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000017356 break;
17357 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017358
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017359 // In any sort of PIC mode addresses need to be computed at runtime by
17360 // adding in a register or some sort of table lookup. These can't
17361 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000017362 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017363 return;
17364
Chris Lattnerdc43a882007-05-03 16:52:29 +000017365 // If we are in non-pic codegen mode, we allow the address of a global (with
17366 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000017367 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017368 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000017369
Chris Lattner49921962009-05-08 18:23:14 +000017370 // Match either (GA), (GA+C), (GA+C1+C2), etc.
17371 while (1) {
17372 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
17373 Offset += GA->getOffset();
17374 break;
17375 } else if (Op.getOpcode() == ISD::ADD) {
17376 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17377 Offset += C->getZExtValue();
17378 Op = Op.getOperand(0);
17379 continue;
17380 }
17381 } else if (Op.getOpcode() == ISD::SUB) {
17382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17383 Offset += -C->getZExtValue();
17384 Op = Op.getOperand(0);
17385 continue;
17386 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017387 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017388
Chris Lattner49921962009-05-08 18:23:14 +000017389 // Otherwise, this isn't something we can handle, reject it.
17390 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017391 }
Eric Christopherfd179292009-08-27 18:07:15 +000017392
Dan Gohman46510a72010-04-15 01:51:59 +000017393 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017394 // If we require an extra load to get this address, as in PIC mode, we
17395 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000017396 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
17397 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017398 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000017399
Devang Patel0d881da2010-07-06 22:08:15 +000017400 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
17401 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000017402 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017403 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017404 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017405
Gabor Greifba36cb52008-08-28 21:40:38 +000017406 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000017407 Ops.push_back(Result);
17408 return;
17409 }
Dale Johannesen1784d162010-06-25 21:55:36 +000017410 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017411}
17412
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017413std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000017414X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000017415 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000017416 // First, see if this is a constraint that directly corresponds to an LLVM
17417 // register class.
17418 if (Constraint.size() == 1) {
17419 // GCC Constraint Letters
17420 switch (Constraint[0]) {
17421 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000017422 // TODO: Slight differences here in allocation order and leaving
17423 // RIP in the class. Do they matter any more here than they do
17424 // in the normal allocation?
17425 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
17426 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000017427 if (VT == MVT::i32 || VT == MVT::f32)
17428 return std::make_pair(0U, &X86::GR32RegClass);
17429 if (VT == MVT::i16)
17430 return std::make_pair(0U, &X86::GR16RegClass);
17431 if (VT == MVT::i8 || VT == MVT::i1)
17432 return std::make_pair(0U, &X86::GR8RegClass);
17433 if (VT == MVT::i64 || VT == MVT::f64)
17434 return std::make_pair(0U, &X86::GR64RegClass);
17435 break;
Eric Christopherd176af82011-06-29 17:23:50 +000017436 }
17437 // 32-bit fallthrough
17438 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000017439 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000017440 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
17441 if (VT == MVT::i16)
17442 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
17443 if (VT == MVT::i8 || VT == MVT::i1)
17444 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
17445 if (VT == MVT::i64)
17446 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000017447 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017448 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000017449 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017450 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017451 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017452 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017453 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000017454 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017455 return std::make_pair(0U, &X86::GR32RegClass);
17456 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017457 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017458 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017459 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017460 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017461 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017462 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017463 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
17464 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000017465 case 'f': // FP Stack registers.
17466 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
17467 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000017468 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017469 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017470 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017471 return std::make_pair(0U, &X86::RFP64RegClass);
17472 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000017473 case 'y': // MMX_REGS if MMX allowed.
17474 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000017475 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017476 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017477 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017478 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000017479 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017480 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000017481
Owen Anderson825b72b2009-08-11 20:47:22 +000017482 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000017483 default: break;
17484 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017485 case MVT::f32:
17486 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000017487 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017488 case MVT::f64:
17489 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000017490 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017491 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017492 case MVT::v16i8:
17493 case MVT::v8i16:
17494 case MVT::v4i32:
17495 case MVT::v2i64:
17496 case MVT::v4f32:
17497 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000017498 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000017499 // AVX types.
17500 case MVT::v32i8:
17501 case MVT::v16i16:
17502 case MVT::v8i32:
17503 case MVT::v4i64:
17504 case MVT::v8f32:
17505 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000017506 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017507 }
Chris Lattnerad043e82007-04-09 05:11:28 +000017508 break;
17509 }
17510 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017511
Chris Lattnerf76d1802006-07-31 23:26:50 +000017512 // Use the default implementation in TargetLowering to convert the register
17513 // constraint into a member of a register class.
17514 std::pair<unsigned, const TargetRegisterClass*> Res;
17515 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000017516
17517 // Not found as a standard register?
17518 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017519 // Map st(0) -> st(7) -> ST0
17520 if (Constraint.size() == 7 && Constraint[0] == '{' &&
17521 tolower(Constraint[1]) == 's' &&
17522 tolower(Constraint[2]) == 't' &&
17523 Constraint[3] == '(' &&
17524 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
17525 Constraint[5] == ')' &&
17526 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000017527
Chris Lattner56d77c72009-09-13 22:41:48 +000017528 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000017529 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017530 return Res;
17531 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017532
Chris Lattner56d77c72009-09-13 22:41:48 +000017533 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017534 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000017535 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000017536 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017537 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000017538 }
Chris Lattner56d77c72009-09-13 22:41:48 +000017539
17540 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017541 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017542 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000017543 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017544 return Res;
17545 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017546
Dale Johannesen330169f2008-11-13 21:52:36 +000017547 // 'A' means EAX + EDX.
17548 if (Constraint == "A") {
17549 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000017550 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017551 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000017552 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000017553 return Res;
17554 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017555
Chris Lattnerf76d1802006-07-31 23:26:50 +000017556 // Otherwise, check to see if this is a register class of the wrong value
17557 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
17558 // turn into {ax},{dx}.
17559 if (Res.second->hasType(VT))
17560 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017561
Chris Lattnerf76d1802006-07-31 23:26:50 +000017562 // All of the single-register GCC register classes map their values onto
17563 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
17564 // really want an 8-bit or 32-bit register, map to the appropriate register
17565 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000017566 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017567 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017568 unsigned DestReg = 0;
17569 switch (Res.first) {
17570 default: break;
17571 case X86::AX: DestReg = X86::AL; break;
17572 case X86::DX: DestReg = X86::DL; break;
17573 case X86::CX: DestReg = X86::CL; break;
17574 case X86::BX: DestReg = X86::BL; break;
17575 }
17576 if (DestReg) {
17577 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017578 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017579 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017580 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017581 unsigned DestReg = 0;
17582 switch (Res.first) {
17583 default: break;
17584 case X86::AX: DestReg = X86::EAX; break;
17585 case X86::DX: DestReg = X86::EDX; break;
17586 case X86::CX: DestReg = X86::ECX; break;
17587 case X86::BX: DestReg = X86::EBX; break;
17588 case X86::SI: DestReg = X86::ESI; break;
17589 case X86::DI: DestReg = X86::EDI; break;
17590 case X86::BP: DestReg = X86::EBP; break;
17591 case X86::SP: DestReg = X86::ESP; break;
17592 }
17593 if (DestReg) {
17594 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017595 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017596 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017597 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017598 unsigned DestReg = 0;
17599 switch (Res.first) {
17600 default: break;
17601 case X86::AX: DestReg = X86::RAX; break;
17602 case X86::DX: DestReg = X86::RDX; break;
17603 case X86::CX: DestReg = X86::RCX; break;
17604 case X86::BX: DestReg = X86::RBX; break;
17605 case X86::SI: DestReg = X86::RSI; break;
17606 case X86::DI: DestReg = X86::RDI; break;
17607 case X86::BP: DestReg = X86::RBP; break;
17608 case X86::SP: DestReg = X86::RSP; break;
17609 }
17610 if (DestReg) {
17611 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017612 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017613 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000017614 }
Craig Topperc9099502012-04-20 06:31:50 +000017615 } else if (Res.second == &X86::FR32RegClass ||
17616 Res.second == &X86::FR64RegClass ||
17617 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017618 // Handle references to XMM physical registers that got mapped into the
17619 // wrong class. This can happen with constraints like {xmm0} where the
17620 // target independent register mapper will just pick the first match it can
17621 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000017622
17623 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000017624 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017625 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000017626 Res.second = &X86::FR64RegClass;
17627 else if (X86::VR128RegClass.hasType(VT))
17628 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017629 else if (X86::VR256RegClass.hasType(VT))
17630 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000017631 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017632
Chris Lattnerf76d1802006-07-31 23:26:50 +000017633 return Res;
17634}
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017635
Nadav Roteme6237022012-11-05 19:32:46 +000017636//===----------------------------------------------------------------------===//
17637//
17638// X86 cost model.
17639//
17640//===----------------------------------------------------------------------===//
17641
17642struct X86CostTblEntry {
17643 int ISD;
17644 MVT Type;
17645 unsigned Cost;
17646};
17647
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017648static int
17649FindInTable(const X86CostTblEntry *Tbl, unsigned len, int ISD, MVT Ty) {
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017650 for (unsigned int i = 0; i < len; ++i)
17651 if (Tbl[i].ISD == ISD && Tbl[i].Type == Ty)
17652 return i;
17653
17654 // Could not find an entry.
17655 return -1;
17656}
17657
Nadav Rotemb0428682012-11-06 19:33:53 +000017658struct X86TypeConversionCostTblEntry {
17659 int ISD;
17660 MVT Dst;
17661 MVT Src;
17662 unsigned Cost;
17663};
17664
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017665static int
17666FindInConvertTable(const X86TypeConversionCostTblEntry *Tbl, unsigned len,
17667 int ISD, MVT Dst, MVT Src) {
Nadav Rotemb0428682012-11-06 19:33:53 +000017668 for (unsigned int i = 0; i < len; ++i)
17669 if (Tbl[i].ISD == ISD && Tbl[i].Src == Src && Tbl[i].Dst == Dst)
17670 return i;
17671
17672 // Could not find an entry.
17673 return -1;
17674}
17675
Shuxin Yang84fca612012-11-29 19:38:54 +000017676ScalarTargetTransformInfo::PopcntHwSupport
17677X86ScalarTargetTransformImpl::getPopcntHwSupport(unsigned TyWidth) const {
17678 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
17679 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17680
17681 // TODO: Currently the __builtin_popcount() implementation using SSE3
17682 // instructions is inefficient. Once the problem is fixed, we should
17683 // call ST.hasSSE3() instead of ST.hasSSE4().
17684 return ST.hasSSE41() ? Fast : None;
17685}
17686
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017687unsigned
17688X86VectorTargetTransformInfo::getArithmeticInstrCost(unsigned Opcode,
17689 Type *Ty) const {
Nadav Roteme6237022012-11-05 19:32:46 +000017690 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017691 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Ty);
Nadav Roteme6237022012-11-05 19:32:46 +000017692
17693 int ISD = InstructionOpcodeToISD(Opcode);
17694 assert(ISD && "Invalid opcode");
17695
Nadav Rotemb0428682012-11-06 19:33:53 +000017696 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017697
Nadav Roteme6237022012-11-05 19:32:46 +000017698 static const X86CostTblEntry AVX1CostTable[] = {
17699 // We don't have to scalarize unsupported ops. We can issue two half-sized
17700 // operations and we only need to extract the upper YMM half.
17701 // Two ops + 1 extract + 1 insert = 4.
17702 { ISD::MUL, MVT::v8i32, 4 },
17703 { ISD::SUB, MVT::v8i32, 4 },
17704 { ISD::ADD, MVT::v8i32, 4 },
17705 { ISD::MUL, MVT::v4i64, 4 },
17706 { ISD::SUB, MVT::v4i64, 4 },
17707 { ISD::ADD, MVT::v4i64, 4 },
17708 };
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017709
Nadav Roteme6237022012-11-05 19:32:46 +000017710 // Look for AVX1 lowering tricks.
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017711 if (ST.hasAVX()) {
17712 int Idx = FindInTable(AVX1CostTable, array_lengthof(AVX1CostTable), ISD,
17713 LT.second);
17714 if (Idx != -1)
17715 return LT.first * AVX1CostTable[Idx].Cost;
17716 }
Nadav Roteme6237022012-11-05 19:32:46 +000017717 // Fallback to the default implementation.
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017718 return VectorTargetTransformImpl::getArithmeticInstrCost(Opcode, Ty);
17719}
17720
17721unsigned
17722X86VectorTargetTransformInfo::getVectorInstrCost(unsigned Opcode, Type *Val,
Richard Smithe010eb32012-11-05 22:01:44 +000017723 unsigned Index) const {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017724 assert(Val->isVectorTy() && "This must be a vector type");
17725
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017726 if (Index != -1U) {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017727 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017728 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Val);
Nadav Rotema4ab5292012-11-05 21:12:13 +000017729
17730 // This type is legalized to a scalar type.
17731 if (!LT.second.isVector())
17732 return 0;
17733
17734 // The type may be split. Normalize the index to the new type.
17735 unsigned Width = LT.second.getVectorNumElements();
17736 Index = Index % Width;
17737
17738 // Floating point scalars are already located in index #0.
17739 if (Val->getScalarType()->isFloatingPointTy() && Index == 0)
17740 return 0;
17741 }
17742
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017743 return VectorTargetTransformImpl::getVectorInstrCost(Opcode, Val, Index);
17744}
17745
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017746unsigned X86VectorTargetTransformInfo::getCmpSelInstrCost(unsigned Opcode,
17747 Type *ValTy,
17748 Type *CondTy) const {
17749 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017750 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(ValTy);
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017751
17752 MVT MTy = LT.second;
17753
17754 int ISD = InstructionOpcodeToISD(Opcode);
17755 assert(ISD && "Invalid opcode");
17756
17757 const X86Subtarget &ST =
17758 TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17759
17760 static const X86CostTblEntry SSE42CostTbl[] = {
17761 { ISD::SETCC, MVT::v2f64, 1 },
17762 { ISD::SETCC, MVT::v4f32, 1 },
17763 { ISD::SETCC, MVT::v2i64, 1 },
17764 { ISD::SETCC, MVT::v4i32, 1 },
17765 { ISD::SETCC, MVT::v8i16, 1 },
17766 { ISD::SETCC, MVT::v16i8, 1 },
17767 };
17768
17769 static const X86CostTblEntry AVX1CostTbl[] = {
17770 { ISD::SETCC, MVT::v4f64, 1 },
17771 { ISD::SETCC, MVT::v8f32, 1 },
17772 // AVX1 does not support 8-wide integer compare.
17773 { ISD::SETCC, MVT::v4i64, 4 },
17774 { ISD::SETCC, MVT::v8i32, 4 },
17775 { ISD::SETCC, MVT::v16i16, 4 },
17776 { ISD::SETCC, MVT::v32i8, 4 },
17777 };
17778
17779 static const X86CostTblEntry AVX2CostTbl[] = {
17780 { ISD::SETCC, MVT::v4i64, 1 },
17781 { ISD::SETCC, MVT::v8i32, 1 },
17782 { ISD::SETCC, MVT::v16i16, 1 },
17783 { ISD::SETCC, MVT::v32i8, 1 },
17784 };
17785
17786 if (ST.hasSSE42()) {
17787 int Idx = FindInTable(SSE42CostTbl, array_lengthof(SSE42CostTbl), ISD, MTy);
17788 if (Idx != -1)
17789 return LT.first * SSE42CostTbl[Idx].Cost;
17790 }
17791
17792 if (ST.hasAVX()) {
17793 int Idx = FindInTable(AVX1CostTbl, array_lengthof(AVX1CostTbl), ISD, MTy);
17794 if (Idx != -1)
17795 return LT.first * AVX1CostTbl[Idx].Cost;
17796 }
17797
17798 if (ST.hasAVX2()) {
17799 int Idx = FindInTable(AVX2CostTbl, array_lengthof(AVX2CostTbl), ISD, MTy);
17800 if (Idx != -1)
17801 return LT.first * AVX2CostTbl[Idx].Cost;
17802 }
17803
17804 return VectorTargetTransformImpl::getCmpSelInstrCost(Opcode, ValTy, CondTy);
17805}
17806
Nadav Rotemb0428682012-11-06 19:33:53 +000017807unsigned X86VectorTargetTransformInfo::getCastInstrCost(unsigned Opcode,
17808 Type *Dst,
17809 Type *Src) const {
17810 int ISD = InstructionOpcodeToISD(Opcode);
17811 assert(ISD && "Invalid opcode");
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017812
Nadav Rotemb0428682012-11-06 19:33:53 +000017813 EVT SrcTy = TLI->getValueType(Src);
17814 EVT DstTy = TLI->getValueType(Dst);
17815
17816 if (!SrcTy.isSimple() || !DstTy.isSimple())
17817 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17818
17819 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17820
17821 static const X86TypeConversionCostTblEntry AVXConversionTbl[] = {
17822 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17823 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17824 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17825 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17826 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 1 },
17827 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 1 },
17828 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17829 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
17830 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17831 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
Nadav Rotemb14a5f52012-11-09 07:02:24 +000017832 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 1 },
17833 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017834 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 6 },
17835 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 9 },
Nadav Rotema6fb97a2012-11-06 21:17:17 +000017836 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 3 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017837 };
17838
17839 if (ST.hasAVX()) {
17840 int Idx = FindInConvertTable(AVXConversionTbl,
17841 array_lengthof(AVXConversionTbl),
17842 ISD, DstTy.getSimpleVT(), SrcTy.getSimpleVT());
17843 if (Idx != -1)
17844 return AVXConversionTbl[Idx].Cost;
17845 }
17846
17847 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17848}
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017849