blob: 9ec05026133a4cd766844110432646c50457dfd7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb8d9da12012-09-06 06:09:01 +000088 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000089 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb8d9da12012-09-06 06:09:01 +0000121 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000163 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Michael Liaoc5c970e2012-10-31 04:14:09 +0000182 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Preston Gurd2e2efd92012-09-04 18:22:17 +0000184 // Bypass i32 with i8 on Atom when compiling with O2
185 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default)
Preston Gurd8d662b52012-10-04 21:33:40 +0000186 addBypassSlowDiv(32, 8);
Preston Gurd2e2efd92012-09-04 18:22:17 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000200
201 // The _ftol2 runtime function has an unusual calling conv, which
202 // is modeled by a special pseudo-instruction.
203 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
204 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
205 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
206 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i8, &X86::GR8RegClass);
224 addRegisterClass(MVT::i16, &X86::GR16RegClass);
225 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000227 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000326 if (isTargetFTOL()) {
327 // Use the _ftol2 runtime function, which has a pseudo-instruction
328 // to handle its weird calling convention.
329 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
330 }
331
Chris Lattner399610a2006-12-05 18:22:22 +0000332 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000333 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
335 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000336 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000338 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000339 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000340 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000341 }
Chris Lattner21f66852005-12-23 05:15:23 +0000342
Dan Gohmanb00ee212008-02-18 19:34:53 +0000343 // Scalar integer divide and remainder are lowered to use operations that
344 // produce two results, to match the available instructions. This exposes
345 // the two-result form to trivial CSE, which is able to combine x/y and x%y
346 // into a single instruction.
347 //
348 // Scalar integer multiply-high is also lowered to use two-result
349 // operations, to match the available instructions. However, plain multiply
350 // (low) operations are left as Legal, as there are single-result
351 // instructions for this in x86. Using the two-result multiply instructions
352 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000353 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 MVT VT = IntVTs[i];
355 setOperationAction(ISD::MULHS, VT, Expand);
356 setOperationAction(ISD::MULHU, VT, Expand);
357 setOperationAction(ISD::SDIV, VT, Expand);
358 setOperationAction(ISD::UDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000361
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000362 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000363 setOperationAction(ISD::ADDC, VT, Custom);
364 setOperationAction(ISD::ADDE, VT, Custom);
365 setOperationAction(ISD::SUBC, VT, Custom);
366 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
370 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
371 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
372 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
378 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
379 setOperationAction(ISD::FREM , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f64 , Expand);
381 setOperationAction(ISD::FREM , MVT::f80 , Expand);
382 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chandler Carruth77821022011-12-24 12:12:34 +0000384 // Promote the i8 variants and force them on up to i32 which has a shorter
385 // encoding.
386 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
389 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000390 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000395 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000396 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
397 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
400 }
Craig Topper37f21672011-10-11 06:44:02 +0000401
402 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000403 // When promoting the i8 variants, force them to i32 for a shorter
404 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000405 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000406 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
408 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
411 if (Subtarget->is64Bit())
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000413 } else {
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
420 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000422 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
423 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000424 }
425
Benjamin Kramer1292c222010-12-04 20:32:23 +0000426 if (Subtarget->hasPOPCNT()) {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
428 } else {
429 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
432 if (Subtarget->is64Bit())
433 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
434 }
435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
437 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000438
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000439 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000441 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000442 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000443 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
448 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000449 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000456 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000457 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Michael Liao6c0e04c2012-10-15 22:39:43 +0000459 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
460 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000461 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000462 // other SjLj exception interfaces are implemented and please don't build
463 // your own exception handling based on them.
464 // LLVM/Clang supports zero-cost DWARF exception handling.
465 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
466 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000467
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000468 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
472 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000473 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
475 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000476 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
479 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
480 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
481 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000482 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000484 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
486 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
487 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000488 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
490 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
491 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000492 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493
Craig Topper1accb7e2012-01-10 06:54:16 +0000494 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000496
Eric Christopher9a9d2752010-07-22 02:48:34 +0000497 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000498 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000499
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000500 // On X86 and X86-64, atomic operations are lowered to locked instructions.
501 // Locked instructions, in turn, have implicit fence semantics (all memory
502 // operations are flushed before issuing the locked instruction, and they
503 // are not buffered), so we can fold away the common pattern of
504 // fence-atomic-fence.
505 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000506
Mon P Wang63307c32008-05-05 19:05:59 +0000507 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000508 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000509 MVT VT = IntVTs[i];
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000512 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000514
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000515 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
521 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
522 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
523 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000524 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
525 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
526 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
527 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000528 }
529
Eli Friedman43f51ae2011-08-26 21:21:21 +0000530 if (Subtarget->hasCmpxchg16b()) {
531 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
532 }
533
Evan Cheng3c992d22006-03-07 02:02:57 +0000534 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000535 if (!Subtarget->isTargetDarwin() &&
536 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000537 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000539 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
542 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
543 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
544 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000545 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000546 setExceptionPointerRegister(X86::RAX);
547 setExceptionSelectorRegister(X86::RDX);
548 } else {
549 setExceptionPointerRegister(X86::EAX);
550 setExceptionSelectorRegister(X86::EDX);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
553 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000554
Duncan Sands4a544a72011-09-06 13:37:06 +0000555 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
556 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000557
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000559 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000560
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::VASTART , MVT::Other, Custom);
563 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000564 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
566 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000567 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::VAARG , MVT::Other, Expand);
569 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000570 }
Evan Chengae642192007-03-02 23:16:35 +0000571
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
573 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000574
575 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
576 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
577 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000578 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000579 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
580 MVT::i64 : MVT::i32, Custom);
581 else
582 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
583 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000584
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000585 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000587 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000588 addRegisterClass(MVT::f32, &X86::FR32RegClass);
589 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Evan Cheng223547a2006-01-31 22:28:30 +0000591 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FABS , MVT::f64, Custom);
593 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000594
595 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FNEG , MVT::f64, Custom);
597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000598
Evan Cheng68c47cb2007-01-05 07:55:56 +0000599 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
601 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000602
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000603 // Lower this to FGETSIGNx86 plus an AND.
604 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
605 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
606
Evan Chengd25e9e82006-02-02 00:28:23 +0000607 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000608 setOperationAction(ISD::FSIN , MVT::f64, Expand);
609 setOperationAction(ISD::FCOS , MVT::f64, Expand);
610 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
611 setOperationAction(ISD::FSIN , MVT::f32, Expand);
612 setOperationAction(ISD::FCOS , MVT::f32, Expand);
613 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614
Chris Lattnera54aa942006-01-29 06:26:08 +0000615 // Expand FP immediates into loads from the stack, except for the special
616 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617 addLegalFPImmediate(APFloat(+0.0)); // xorpd
618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000619 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620 // Use SSE for f32, x87 for f64.
621 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000622 addRegisterClass(MVT::f32, &X86::FR32RegClass);
623 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624
625 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627
628 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632
633 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
635 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000636
637 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000638 setOperationAction(ISD::FSIN , MVT::f32, Expand);
639 setOperationAction(ISD::FCOS , MVT::f32, Expand);
640 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000641
Nate Begemane1795842008-02-14 08:57:00 +0000642 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000643 addLegalFPImmediate(APFloat(+0.0f)); // xorps
644 addLegalFPImmediate(APFloat(+0.0)); // FLD0
645 addLegalFPImmediate(APFloat(+1.0)); // FLD1
646 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
647 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
648
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000649 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000650 setOperationAction(ISD::FSIN , MVT::f64, Expand);
651 setOperationAction(ISD::FCOS , MVT::f64, Expand);
652 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000654 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000655 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000657 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
658 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
661 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
663 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000664
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000665 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000666 setOperationAction(ISD::FSIN , MVT::f64, Expand);
667 setOperationAction(ISD::FSIN , MVT::f32, Expand);
668 setOperationAction(ISD::FCOS , MVT::f64, Expand);
669 setOperationAction(ISD::FCOS , MVT::f32, Expand);
670 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
671 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000672 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000673 addLegalFPImmediate(APFloat(+0.0)); // FLD0
674 addLegalFPImmediate(APFloat(+1.0)); // FLD1
675 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
676 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000677 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
678 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
679 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
680 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000681 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682
Cameron Zwarich33390842011-07-08 21:39:21 +0000683 // We don't support FMA.
684 setOperationAction(ISD::FMA, MVT::f64, Expand);
685 setOperationAction(ISD::FMA, MVT::f32, Expand);
686
Dale Johannesen59a58732007-08-05 18:49:15 +0000687 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000688 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000689 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
691 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000692 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000693 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000694 addLegalFPImmediate(TmpFlt); // FLD0
695 TmpFlt.changeSign();
696 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000697
698 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000699 APFloat TmpFlt2(+1.0);
700 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
701 &ignored);
702 addLegalFPImmediate(TmpFlt2); // FLD1
703 TmpFlt2.changeSign();
704 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
705 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000706
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000707 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000708 setOperationAction(ISD::FSIN , MVT::f80, Expand);
709 setOperationAction(ISD::FCOS , MVT::f80, Expand);
710 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000711 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000712
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000713 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
714 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
715 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
716 setOperationAction(ISD::FRINT, MVT::f80, Expand);
717 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000718 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000719 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000720
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000721 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
723 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
724 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::FLOG, MVT::f80, Expand);
727 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
728 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
729 setOperationAction(ISD::FEXP, MVT::f80, Expand);
730 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000731
Mon P Wangf007a8b2008-11-06 05:31:54 +0000732 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000733 // (for widening) or expand (for scalarization). Then we will selectively
734 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000735 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
736 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000737 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000738 setOperationAction(ISD::ADD , VT, Expand);
739 setOperationAction(ISD::SUB , VT, Expand);
740 setOperationAction(ISD::FADD, VT, Expand);
741 setOperationAction(ISD::FNEG, VT, Expand);
742 setOperationAction(ISD::FSUB, VT, Expand);
743 setOperationAction(ISD::MUL , VT, Expand);
744 setOperationAction(ISD::FMUL, VT, Expand);
745 setOperationAction(ISD::SDIV, VT, Expand);
746 setOperationAction(ISD::UDIV, VT, Expand);
747 setOperationAction(ISD::FDIV, VT, Expand);
748 setOperationAction(ISD::SREM, VT, Expand);
749 setOperationAction(ISD::UREM, VT, Expand);
750 setOperationAction(ISD::LOAD, VT, Expand);
751 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
752 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
754 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
755 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
756 setOperationAction(ISD::FABS, VT, Expand);
757 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000758 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000759 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000760 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000761 setOperationAction(ISD::FREM, VT, Expand);
762 setOperationAction(ISD::FMA, VT, Expand);
763 setOperationAction(ISD::FPOWI, VT, Expand);
764 setOperationAction(ISD::FSQRT, VT, Expand);
765 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
766 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000767 setOperationAction(ISD::FCEIL, VT, Expand);
768 setOperationAction(ISD::FTRUNC, VT, Expand);
769 setOperationAction(ISD::FRINT, VT, Expand);
770 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000771 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
772 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
773 setOperationAction(ISD::SDIVREM, VT, Expand);
774 setOperationAction(ISD::UDIVREM, VT, Expand);
775 setOperationAction(ISD::FPOW, VT, Expand);
776 setOperationAction(ISD::CTPOP, VT, Expand);
777 setOperationAction(ISD::CTTZ, VT, Expand);
778 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
779 setOperationAction(ISD::CTLZ, VT, Expand);
780 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
781 setOperationAction(ISD::SHL, VT, Expand);
782 setOperationAction(ISD::SRA, VT, Expand);
783 setOperationAction(ISD::SRL, VT, Expand);
784 setOperationAction(ISD::ROTL, VT, Expand);
785 setOperationAction(ISD::ROTR, VT, Expand);
786 setOperationAction(ISD::BSWAP, VT, Expand);
787 setOperationAction(ISD::SETCC, VT, Expand);
788 setOperationAction(ISD::FLOG, VT, Expand);
789 setOperationAction(ISD::FLOG2, VT, Expand);
790 setOperationAction(ISD::FLOG10, VT, Expand);
791 setOperationAction(ISD::FEXP, VT, Expand);
792 setOperationAction(ISD::FEXP2, VT, Expand);
793 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
794 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
795 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
796 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
797 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
798 setOperationAction(ISD::TRUNCATE, VT, Expand);
799 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
800 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
801 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
802 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000803 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
804 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000805 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000806 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000807 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
808 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
809 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000810 }
811
Evan Chengc7ce29b2009-02-13 22:36:38 +0000812 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
813 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000814 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000815 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817 }
818
Dale Johannesen0488fb62010-09-30 23:57:10 +0000819 // MMX-sized vectors (other than x86mmx) are expected to be expanded
820 // into smaller operations.
821 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
822 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
823 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
824 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
825 setOperationAction(ISD::AND, MVT::v8i8, Expand);
826 setOperationAction(ISD::AND, MVT::v4i16, Expand);
827 setOperationAction(ISD::AND, MVT::v2i32, Expand);
828 setOperationAction(ISD::AND, MVT::v1i64, Expand);
829 setOperationAction(ISD::OR, MVT::v8i8, Expand);
830 setOperationAction(ISD::OR, MVT::v4i16, Expand);
831 setOperationAction(ISD::OR, MVT::v2i32, Expand);
832 setOperationAction(ISD::OR, MVT::v1i64, Expand);
833 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
834 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
835 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
836 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
840 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
842 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
843 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
844 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
845 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000846 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
847 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
848 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
849 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000850
Craig Topper1accb7e2012-01-10 06:54:16 +0000851 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000852 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
855 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
856 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
857 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
859 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000860 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
862 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
864 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
865 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000866 }
867
Craig Topper1accb7e2012-01-10 06:54:16 +0000868 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000869 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000870
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000871 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
872 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000873 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
874 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
875 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
876 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
879 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
880 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
881 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000882 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
884 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
885 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
887 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
888 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000895 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000896
Nadav Rotem354efd82011-09-18 14:57:03 +0000897 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000898 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
899 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
900 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
903 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000907
Evan Cheng2c3ae372006-04-12 21:21:57 +0000908 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000909 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000910 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000911 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000912 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000913 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000914 // Do not attempt to custom lower non-128-bit vectors
915 if (!VT.is128BitVector())
916 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000917 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000920 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
923 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
924 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
926 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
927 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000928
Nate Begemancdd1eec2008-02-12 22:51:28 +0000929 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
931 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000932 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000933
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000934 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000935 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000936 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000937
938 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000939 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000940 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000941
Craig Topper0d1f1762012-08-12 00:34:56 +0000942 setOperationAction(ISD::AND, VT, Promote);
943 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
944 setOperationAction(ISD::OR, VT, Promote);
945 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
946 setOperationAction(ISD::XOR, VT, Promote);
947 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
948 setOperationAction(ISD::LOAD, VT, Promote);
949 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
950 setOperationAction(ISD::SELECT, VT, Promote);
951 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000952 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000955
Evan Cheng2c3ae372006-04-12 21:21:57 +0000956 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
958 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
959 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
960 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
963 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000964
Michael Liaoa7554632012-10-23 17:36:08 +0000965 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
966 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +0000967 // As there is no 64-bit GPR available, we need build a special custom
968 // sequence to convert from v2i32 to v2f32.
969 if (!Subtarget->is64Bit())
970 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +0000971
Michael Liao9d796db2012-10-10 16:32:15 +0000972 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000973 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000974
Michael Liaob8150d82012-09-10 18:33:51 +0000975 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000977
Craig Topperd0a31172012-01-10 06:37:29 +0000978 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000979 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
980 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
981 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
982 setOperationAction(ISD::FRINT, MVT::f32, Legal);
983 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
984 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
985 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
986 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
987 setOperationAction(ISD::FRINT, MVT::f64, Legal);
988 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
989
Craig Topper12fb5c62012-09-08 17:42:27 +0000990 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000991 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
992 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
993 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
994 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +0000995 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000996 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
997 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
998 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
999 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001000
Nate Begeman14d12ca2008-02-11 04:19:36 +00001001 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001003
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001004 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1005 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1006 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1007 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1008 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001009
Nate Begeman14d12ca2008-02-11 04:19:36 +00001010 // i8 and i16 vectors are custom , because the source register and source
1011 // source memory operand types are not the same width. f32 vectors are
1012 // custom since the immediate controlling the insert encodes additional
1013 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1015 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1016 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1017 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1020 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1021 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1022 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001023
Pete Coopera77214a2011-11-14 19:38:42 +00001024 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001025 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001026 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001027 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1028 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001029 }
1030 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001031
Craig Topper1accb7e2012-01-10 06:54:16 +00001032 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001033 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001034 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001035
Nadav Rotem43012222011-05-11 08:12:09 +00001036 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001037 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001038
Nadav Rotem43012222011-05-11 08:12:09 +00001039 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001040 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001041
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001042 if (Subtarget->hasInt256()) {
Craig Topper7be5dfd2011-11-12 09:58:49 +00001043 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1044 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1045
1046 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1047 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1048
1049 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1050 } else {
1051 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1052 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1053
1054 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1055 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1056
1057 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1058 }
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001059 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1060 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001061 }
1062
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001063 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001064 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1065 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1066 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1067 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1068 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1069 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001070
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1073 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001074
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1076 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1077 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1078 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1079 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001080 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001081 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1082 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1083 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1084 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001086 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001087
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1089 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1090 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1091 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1092 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001093 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001094 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1095 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1096 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1097 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001099 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001100
Michael Liaobedcbd42012-10-16 18:14:11 +00001101 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001102 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001103
1104 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1105
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001106 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1107 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001108 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001109
Michael Liaoa7554632012-10-23 17:36:08 +00001110 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1111 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1112 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1113
Michael Liaob8150d82012-09-10 18:33:51 +00001114 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1115
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001116 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1117 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1118
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001119 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1120 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1121
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001122 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001123 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001124
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001125 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1126
Duncan Sands28b77e92011-09-06 19:07:46 +00001127 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1128 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1129 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1130 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001131
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001132 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1133 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1134 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1135
Craig Topperaaa643c2011-11-09 07:28:55 +00001136 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1137 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1138 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1139 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001140
Nadav Rotem0509db22012-12-28 05:45:24 +00001141 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1142 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1143 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1144 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1145 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1146 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001147
Craig Topperbf404372012-08-31 15:40:30 +00001148 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001149 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1150 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1151 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1152 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1153 setOperationAction(ISD::FMA, MVT::f32, Legal);
1154 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001155 }
Craig Topper880ef452012-08-11 22:34:26 +00001156
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001157 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001158 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1159 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1160 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1161 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001162
Craig Topperaaa643c2011-11-09 07:28:55 +00001163 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1164 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1165 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1166 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001167
Craig Topperaaa643c2011-11-09 07:28:55 +00001168 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1169 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1170 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001171 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001172
1173 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001174
1175 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1176 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1177
1178 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1179 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1180
1181 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001182
1183 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001184 } else {
1185 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1186 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1187 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1188 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1189
1190 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1191 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1192 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1193 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1194
1195 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1196 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1197 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1198 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001199
1200 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1201 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1202
1203 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1204 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1205
1206 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001207 }
Craig Topper13894fa2011-08-24 06:14:18 +00001208
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001209 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001210 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1211 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001212 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001213
1214 // Extract subvector is special because the value type
1215 // (result) is 128-bit but the source is 256-bit wide.
1216 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001217 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001218
1219 // Do not attempt to custom lower other non-256-bit vectors
1220 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001221 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001222
Craig Topper0d1f1762012-08-12 00:34:56 +00001223 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1224 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1225 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1226 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1227 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1228 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1229 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001230 }
1231
David Greene54d8eba2011-01-27 22:38:56 +00001232 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001233 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001234 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001235
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001236 // Do not attempt to promote non-256-bit vectors
1237 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001238 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001239
Craig Topper0d1f1762012-08-12 00:34:56 +00001240 setOperationAction(ISD::AND, VT, Promote);
1241 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1242 setOperationAction(ISD::OR, VT, Promote);
1243 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1244 setOperationAction(ISD::XOR, VT, Promote);
1245 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1246 setOperationAction(ISD::LOAD, VT, Promote);
1247 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1248 setOperationAction(ISD::SELECT, VT, Promote);
1249 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001250 }
David Greene9b9838d2009-06-29 16:47:10 +00001251 }
1252
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001253 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1254 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001255 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1256 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001257 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1258 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001259 }
1260
Evan Cheng6be2c582006-04-05 23:38:46 +00001261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001263 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001264
Eli Friedman962f5492010-06-02 19:35:46 +00001265 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1266 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001267 //
Eli Friedman962f5492010-06-02 19:35:46 +00001268 // FIXME: We really should do custom legalization for addition and
1269 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1270 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001271 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1272 // Add/Sub/Mul with overflow operations are custom lowered.
1273 MVT VT = IntVTs[i];
1274 setOperationAction(ISD::SADDO, VT, Custom);
1275 setOperationAction(ISD::UADDO, VT, Custom);
1276 setOperationAction(ISD::SSUBO, VT, Custom);
1277 setOperationAction(ISD::USUBO, VT, Custom);
1278 setOperationAction(ISD::SMULO, VT, Custom);
1279 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001280 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001281
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001282 // There are no 8-bit 3-address imul/mul instructions
1283 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1284 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001285
Evan Chengd54f2d52009-03-31 19:38:51 +00001286 if (!Subtarget->is64Bit()) {
1287 // These libcalls are not available in 32-bit.
1288 setLibcallName(RTLIB::SHL_I128, 0);
1289 setLibcallName(RTLIB::SRL_I128, 0);
1290 setLibcallName(RTLIB::SRA_I128, 0);
1291 }
1292
Evan Cheng8688a582013-01-29 02:32:37 +00001293 // Combine sin / cos into one node or libcall if possible.
1294 if (Subtarget->hasSinCos()) {
1295 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1296 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001297 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001298 // For MacOSX, we don't want to the normal expansion of a libcall to
1299 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1300 // traffic.
1301 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1302 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1303 }
1304 }
1305
Evan Cheng206ee9d2006-07-07 08:33:52 +00001306 // We have target-specific dag combine patterns for the following nodes:
1307 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001308 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001309 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001310 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001311 setTargetDAGCombine(ISD::SHL);
1312 setTargetDAGCombine(ISD::SRA);
1313 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001314 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001315 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001316 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001317 setTargetDAGCombine(ISD::FADD);
1318 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001319 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001320 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001321 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001322 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001323 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001324 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001325 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001326 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001327 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001328 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001329 if (Subtarget->is64Bit())
1330 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001331 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001332
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001333 computeRegisterProperties();
1334
Evan Cheng05219282011-01-06 06:52:41 +00001335 // On Darwin, -Os means optimize for size without hurting performance,
1336 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001337 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001338 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001340 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1341 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1342 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001343 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001344 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001345
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001346 // Predictable cmov don't hurt on atom because it's in-order.
1347 predictableSelectIsExpensive = !Subtarget->isAtom();
1348
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001349 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001350}
1351
Duncan Sands28b77e92011-09-06 19:07:46 +00001352EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1353 if (!VT.isVector()) return MVT::i8;
1354 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001355}
1356
Evan Cheng29286502008-01-23 23:17:41 +00001357/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1358/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001359static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001360 if (MaxAlign == 16)
1361 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001362 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001363 if (VTy->getBitWidth() == 128)
1364 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001365 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001366 unsigned EltAlign = 0;
1367 getMaxByValAlign(ATy->getElementType(), EltAlign);
1368 if (EltAlign > MaxAlign)
1369 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001370 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001371 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1372 unsigned EltAlign = 0;
1373 getMaxByValAlign(STy->getElementType(i), EltAlign);
1374 if (EltAlign > MaxAlign)
1375 MaxAlign = EltAlign;
1376 if (MaxAlign == 16)
1377 break;
1378 }
1379 }
Evan Cheng29286502008-01-23 23:17:41 +00001380}
1381
1382/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1383/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001384/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1385/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001386unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001387 if (Subtarget->is64Bit()) {
1388 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001389 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001390 if (TyAlign > 8)
1391 return TyAlign;
1392 return 8;
1393 }
1394
Evan Cheng29286502008-01-23 23:17:41 +00001395 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001396 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001397 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001398 return Align;
1399}
Chris Lattner2b02a442007-02-25 08:29:00 +00001400
Evan Chengf0df0312008-05-15 08:39:06 +00001401/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001402/// and store operations as a result of memset, memcpy, and memmove
1403/// lowering. If DstAlign is zero that means it's safe to destination
1404/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1405/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001406/// probably because the source does not need to be loaded. If 'IsMemset' is
1407/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1408/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1409/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001410/// It returns EVT::Other if the type should be determined using generic
1411/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001412EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001413X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1414 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001415 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001416 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001417 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001418 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001419 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001420 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1421 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001422 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001423 (Subtarget->isUnalignedMemAccessFast() ||
1424 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001425 (SrcAlign == 0 || SrcAlign >= 16)))) {
1426 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001427 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001428 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001429 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001430 return MVT::v8f32;
1431 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001432 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001433 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001434 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001435 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001436 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001437 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001438 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001439 // Do not use f64 to lower memcpy if source is string constant. It's
1440 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001441 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001442 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001443 }
Evan Chengf0df0312008-05-15 08:39:06 +00001444 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 return MVT::i64;
1446 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001447}
1448
Evan Cheng7d342672012-12-12 01:32:07 +00001449bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001450 if (VT == MVT::f32)
1451 return X86ScalarSSEf32;
1452 else if (VT == MVT::f64)
1453 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001454 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001455}
1456
Evan Cheng376642e2012-12-10 23:21:26 +00001457bool
1458X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1459 if (Fast)
1460 *Fast = Subtarget->isUnalignedMemAccessFast();
1461 return true;
1462}
1463
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001464/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1465/// current function. The returned value is a member of the
1466/// MachineJumpTableInfo::JTEntryKind enum.
1467unsigned X86TargetLowering::getJumpTableEncoding() const {
1468 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1469 // symbol.
1470 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1471 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001472 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001473
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001474 // Otherwise, use the normal jump table encoding heuristics.
1475 return TargetLowering::getJumpTableEncoding();
1476}
1477
Chris Lattnerc64daab2010-01-26 05:02:42 +00001478const MCExpr *
1479X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1480 const MachineBasicBlock *MBB,
1481 unsigned uid,MCContext &Ctx) const{
1482 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1483 Subtarget->isPICStyleGOT());
1484 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1485 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001486 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1487 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001488}
1489
Evan Chengcc415862007-11-09 01:32:10 +00001490/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1491/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001492SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001493 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001494 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001495 // This doesn't have DebugLoc associated with it, but is not really the
1496 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001497 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001498 return Table;
1499}
1500
Chris Lattner589c6f62010-01-26 06:28:43 +00001501/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1502/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1503/// MCExpr.
1504const MCExpr *X86TargetLowering::
1505getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1506 MCContext &Ctx) const {
1507 // X86-64 uses RIP relative addressing based on the jump table label.
1508 if (Subtarget->isPICStyleRIPRel())
1509 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1510
1511 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001512 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001513}
1514
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001515// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001516std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001517X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001518 const TargetRegisterClass *RRC = 0;
1519 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001520 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001521 default:
1522 return TargetLowering::findRepresentativeClass(VT);
1523 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001524 RRC = Subtarget->is64Bit() ?
1525 (const TargetRegisterClass*)&X86::GR64RegClass :
1526 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001527 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001528 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001529 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001530 break;
1531 case MVT::f32: case MVT::f64:
1532 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1533 case MVT::v4f32: case MVT::v2f64:
1534 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1535 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001536 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001537 break;
1538 }
1539 return std::make_pair(RRC, Cost);
1540}
1541
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001542bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1543 unsigned &Offset) const {
1544 if (!Subtarget->isTargetLinux())
1545 return false;
1546
1547 if (Subtarget->is64Bit()) {
1548 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1549 Offset = 0x28;
1550 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1551 AddressSpace = 256;
1552 else
1553 AddressSpace = 257;
1554 } else {
1555 // %gs:0x14 on i386
1556 Offset = 0x14;
1557 AddressSpace = 256;
1558 }
1559 return true;
1560}
1561
Chris Lattner2b02a442007-02-25 08:29:00 +00001562//===----------------------------------------------------------------------===//
1563// Return Value Calling Convention Implementation
1564//===----------------------------------------------------------------------===//
1565
Chris Lattner59ed56b2007-02-28 04:55:35 +00001566#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001567
Michael J. Spencerec38de22010-10-10 22:04:20 +00001568bool
Eric Christopher471e4222011-06-08 23:55:35 +00001569X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001570 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001571 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001572 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001573 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001574 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001575 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001576 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001577}
1578
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579SDValue
1580X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001581 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001583 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001584 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001585 MachineFunction &MF = DAG.getMachineFunction();
1586 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Chris Lattner9774c912007-02-27 05:28:59 +00001588 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001589 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001590 RVLocs, *DAG.getContext());
1591 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001592
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001594 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001595 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1596 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001597 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1598 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001600 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001601 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1602 CCValAssign &VA = RVLocs[i];
1603 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001604 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001605 EVT ValVT = ValToCopy.getValueType();
1606
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001607 // Promote values to the appropriate types
1608 if (VA.getLocInfo() == CCValAssign::SExt)
1609 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1610 else if (VA.getLocInfo() == CCValAssign::ZExt)
1611 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1612 else if (VA.getLocInfo() == CCValAssign::AExt)
1613 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1614 else if (VA.getLocInfo() == CCValAssign::BCvt)
1615 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1616
Dale Johannesenc4510512010-09-24 19:05:48 +00001617 // If this is x86-64, and we disabled SSE, we can't return FP values,
1618 // or SSE or MMX vectors.
1619 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1620 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001621 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001622 report_fatal_error("SSE register return with SSE disabled");
1623 }
1624 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1625 // llvm-gcc has never done it right and no one has noticed, so this
1626 // should be OK for now.
1627 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001628 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001629 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattner447ff682008-03-11 03:23:40 +00001631 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1632 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001633 if (VA.getLocReg() == X86::ST0 ||
1634 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001635 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1636 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001637 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001639 RetOps.push_back(ValToCopy);
1640 // Don't emit a copytoreg.
1641 continue;
1642 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001643
Evan Cheng242b38b2009-02-23 09:03:22 +00001644 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1645 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001646 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001647 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001648 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001649 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001650 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1651 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001652 // If we don't have SSE2 available, convert to v4f32 so the generated
1653 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001654 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001656 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001657 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001658 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001659
Dale Johannesendd64c412009-02-04 00:33:20 +00001660 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001661 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001662 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001663 }
Dan Gohman61a92132008-04-21 23:59:07 +00001664
Eli Benderskya5597f02013-01-25 22:07:43 +00001665 // The x86-64 ABIs require that for returning structs by value we copy
1666 // the sret argument into %rax/%eax (depending on ABI) for the return.
1667 // We saved the argument into a virtual register in the entry block,
1668 // so now we copy the value out and into %rax/%eax.
Dan Gohman61a92132008-04-21 23:59:07 +00001669 if (Subtarget->is64Bit() &&
1670 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1671 MachineFunction &MF = DAG.getMachineFunction();
1672 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1673 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001674 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001675 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001676 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001677
Eli Benderskya5597f02013-01-25 22:07:43 +00001678 unsigned RetValReg = Subtarget->isTarget64BitILP32() ? X86::EAX : X86::RAX;
1679 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001680 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001681
Eli Benderskya5597f02013-01-25 22:07:43 +00001682 // RAX/EAX now acts like a return value.
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001683 RetOps.push_back(DAG.getRegister(RetValReg, MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001684 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattner447ff682008-03-11 03:23:40 +00001686 RetOps[0] = Chain; // Update chain.
1687
1688 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001689 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001690 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
1692 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001694}
1695
Evan Chengbf010eb2012-04-10 01:51:00 +00001696bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001697 if (N->getNumValues() != 1)
1698 return false;
1699 if (!N->hasNUsesOfValue(1, 0))
1700 return false;
1701
Evan Chengbf010eb2012-04-10 01:51:00 +00001702 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001703 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001704 if (Copy->getOpcode() == ISD::CopyToReg) {
1705 // If the copy has a glue operand, we conservatively assume it isn't safe to
1706 // perform a tail call.
1707 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1708 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001709 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001710 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001711 return false;
1712
Evan Cheng1bf891a2010-12-01 22:59:46 +00001713 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001714 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001715 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001716 if (UI->getOpcode() != X86ISD::RET_FLAG)
1717 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001718 HasRet = true;
1719 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001720
Evan Chengbf010eb2012-04-10 01:51:00 +00001721 if (!HasRet)
1722 return false;
1723
1724 Chain = TCChain;
1725 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001726}
1727
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001728MVT
1729X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001730 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001731 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001732 // TODO: Is this also valid on 32-bit?
1733 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001734 ReturnMVT = MVT::i8;
1735 else
1736 ReturnMVT = MVT::i32;
1737
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001738 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001739 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001740}
1741
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742/// LowerCallResult - Lower the result values of a call into the
1743/// appropriate copies out of appropriate physical registers.
1744///
1745SDValue
1746X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001747 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 const SmallVectorImpl<ISD::InputArg> &Ins,
1749 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001750 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001751
Chris Lattnere32bbf62007-02-28 07:09:55 +00001752 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001753 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001754 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001755 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001756 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Chris Lattner3085e152007-02-25 08:59:22 +00001759 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001760 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001761 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001762 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Torok Edwin3f142c32009-02-01 18:15:56 +00001764 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001766 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001767 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001768 }
1769
Evan Cheng79fb3b42009-02-20 20:43:02 +00001770 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001771
1772 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001773 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001774 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001775 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001776 // instead.
1777 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1778 // If we prefer to use the value in xmm registers, copy it out as f80 and
1779 // use a truncate to move it from fp stack reg to xmm reg.
1780 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001781 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001782 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1783 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001784 Val = Chain.getValue(0);
1785
1786 // Round the f80 to the right size, which also moves it to the appropriate
1787 // xmm register.
1788 if (CopyVT != VA.getValVT())
1789 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1790 // This truncation won't change the value.
1791 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001792 } else {
1793 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1794 CopyVT, InFlag).getValue(1);
1795 Val = Chain.getValue(0);
1796 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001797 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001799 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001802}
1803
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001804//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001805// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001806//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001807// StdCall calling convention seems to be standard for many Windows' API
1808// routines and around. It differs from C calling convention just a little:
1809// callee should clean up the stack, not caller. Symbols should be also
1810// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001811// For info on fast calling convention see Fast Calling Convention (tail call)
1812// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001813
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001815/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001816enum StructReturnType {
1817 NotStructReturn,
1818 RegStructReturn,
1819 StackStructReturn
1820};
1821static StructReturnType
1822callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001824 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001825
Rafael Espindola1cee7102012-07-25 13:41:10 +00001826 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1827 if (!Flags.isSRet())
1828 return NotStructReturn;
1829 if (Flags.isInReg())
1830 return RegStructReturn;
1831 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001832}
1833
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001834/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001835/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001836static StructReturnType
1837argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001838 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001839 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001840
Rafael Espindola1cee7102012-07-25 13:41:10 +00001841 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1842 if (!Flags.isSRet())
1843 return NotStructReturn;
1844 if (Flags.isInReg())
1845 return RegStructReturn;
1846 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001847}
1848
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001849/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1850/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001851/// the specific parameter attribute. The copy will be passed as a byval
1852/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001853static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001854CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1856 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001857 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001858
Dale Johannesendd64c412009-02-04 00:33:20 +00001859 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001860 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001861 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001862}
1863
Chris Lattner29689432010-03-11 00:22:57 +00001864/// IsTailCallConvention - Return true if the calling convention is one that
1865/// supports tail call optimization.
1866static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001867 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
1868 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00001869}
1870
Evan Cheng485fafc2011-03-21 01:19:09 +00001871bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001872 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001873 return false;
1874
1875 CallSite CS(CI);
1876 CallingConv::ID CalleeCC = CS.getCallingConv();
1877 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1878 return false;
1879
1880 return true;
1881}
1882
Evan Cheng0c439eb2010-01-27 00:07:07 +00001883/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1884/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001885static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1886 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001887 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001888}
1889
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890SDValue
1891X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001892 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 const SmallVectorImpl<ISD::InputArg> &Ins,
1894 DebugLoc dl, SelectionDAG &DAG,
1895 const CCValAssign &VA,
1896 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001897 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001898 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001900 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1901 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001902 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001903 EVT ValVT;
1904
1905 // If value is passed by pointer we have address passed instead of the value
1906 // itself.
1907 if (VA.getLocInfo() == CCValAssign::Indirect)
1908 ValVT = VA.getLocVT();
1909 else
1910 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001911
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001912 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001913 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001914 // In case of tail call optimization mark all arguments mutable. Since they
1915 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001916 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001917 unsigned Bytes = Flags.getByValSize();
1918 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1919 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001920 return DAG.getFrameIndex(FI, getPointerTy());
1921 } else {
1922 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001923 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001924 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1925 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001926 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001927 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001928 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001929}
1930
Dan Gohman475871a2008-07-27 21:46:04 +00001931SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001933 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 bool isVarArg,
1935 const SmallVectorImpl<ISD::InputArg> &Ins,
1936 DebugLoc dl,
1937 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals)
1939 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001940 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001942
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 const Function* Fn = MF.getFunction();
1944 if (Fn->hasExternalLinkage() &&
1945 Subtarget->isTargetCygMing() &&
1946 Fn->getName() == "main")
1947 FuncInfo->setForceFramePointer(true);
1948
Evan Cheng1bc78042006-04-26 01:20:17 +00001949 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001951 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001953
Chris Lattner29689432010-03-11 00:22:57 +00001954 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001955 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001956
Chris Lattner638402b2007-02-28 07:00:42 +00001957 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001958 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001959 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001961
1962 // Allocate shadow area for Win64
1963 if (IsWin64) {
1964 CCInfo.AllocateStack(32, 8);
1965 }
1966
Duncan Sands45907662010-10-31 13:21:44 +00001967 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001968
Chris Lattnerf39f7712007-02-28 05:46:49 +00001969 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001970 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001971 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1972 CCValAssign &VA = ArgLocs[i];
1973 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1974 // places.
1975 assert(VA.getValNo() != LastVal &&
1976 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001977 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001978 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Chris Lattnerf39f7712007-02-28 05:46:49 +00001980 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001982 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001984 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001986 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001988 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001990 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001991 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001992 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001993 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001994 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001995 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001996 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001997 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001998 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001999
Devang Patel68e6bee2011-02-21 23:21:26 +00002000 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Chris Lattnerf39f7712007-02-28 05:46:49 +00002003 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2004 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2005 // right size.
2006 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002007 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002008 DAG.getValueType(VA.getValVT()));
2009 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002010 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002011 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002012 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002015 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002016 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002017 if (RegVT.isVector())
2018 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2019 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002020 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002021 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002022 } else {
2023 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002025 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002026
2027 // If value is passed via pointer - do a load.
2028 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002029 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002030 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002031
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002033 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034
Eli Benderskya5597f02013-01-25 22:07:43 +00002035 // The x86-64 ABIs require that for returning structs by value we copy
2036 // the sret argument into %rax/%eax (depending on ABI) for the return.
2037 // Save the argument into a virtual register so that we can access it
2038 // from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002039 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00002040 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2041 unsigned Reg = FuncInfo->getSRetReturnReg();
2042 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002043 MVT PtrTy = getPointerTy();
2044 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002045 FuncInfo->setSRetReturnReg(Reg);
2046 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002049 }
2050
Chris Lattnerf39f7712007-02-28 05:46:49 +00002051 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002052 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002053 if (FuncIsMadeTailCallSafe(CallConv,
2054 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002056
Evan Cheng1bc78042006-04-26 01:20:17 +00002057 // If the function takes variable number of arguments, make a frame index for
2058 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002059 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002060 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2061 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002062 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
2064 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002065 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2066
2067 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002068 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002069 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002070 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002071 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002072 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2073 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002074 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2076 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2077 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002078 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002079 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002080
2081 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002082 // The XMM registers which might contain var arg parameters are shadowed
2083 // in their paired GPR. So we only need to save the GPR to their home
2084 // slots.
2085 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002086 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002087 } else {
2088 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2089 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002090
Chad Rosier30450e82011-12-22 22:35:21 +00002091 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2092 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002093 }
2094 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2095 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002096
Bill Wendling831737d2012-12-30 10:32:01 +00002097 bool NoImplicitFloatOps = Fn->getAttributes().
2098 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002099 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002100 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002101 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2102 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002103 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002104 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002105 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002106 // Kernel mode asks for SSE to be disabled, so don't push them
2107 // on the stack.
2108 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002109
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002110 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002111 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002112 // Get to the caller-allocated home save location. Add 8 to account
2113 // for the return address.
2114 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002115 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002116 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002117 // Fixup to set vararg frame on shadow area (4 x i64).
2118 if (NumIntRegs < 4)
2119 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002120 } else {
2121 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002122 // registers, then we must store them to their spots on the stack so
2123 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002124 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2125 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2126 FuncInfo->setRegSaveFrameIndex(
2127 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002128 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002129 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002130
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002133 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2134 getPointerTy());
2135 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002136 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002137 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2138 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002139 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002140 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002142 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002143 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002144 MachinePointerInfo::getFixedStack(
2145 FuncInfo->getRegSaveFrameIndex(), Offset),
2146 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002148 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002150
Dan Gohmanface41a2009-08-16 21:24:25 +00002151 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2152 // Now store the XMM (fp + vector) parameter registers.
2153 SmallVector<SDValue, 11> SaveXMMOps;
2154 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002155
Craig Topperc9099502012-04-20 06:31:50 +00002156 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002157 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2158 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002159
Dan Gohman1e93df62010-04-17 14:41:14 +00002160 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2161 FuncInfo->getRegSaveFrameIndex()));
2162 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2163 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002164
Dan Gohmanface41a2009-08-16 21:24:25 +00002165 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002166 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002167 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002168 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2169 SaveXMMOps.push_back(Val);
2170 }
2171 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2172 MVT::Other,
2173 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002175
2176 if (!MemOps.empty())
2177 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2178 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002183 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2184 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002185 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002186 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002187 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002188 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002189 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002190 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002191 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002192 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002193
Gordon Henriksen86737662008-01-05 16:56:59 +00002194 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002195 // RegSaveFrameIndex is X86-64 only.
2196 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002197 if (CallConv == CallingConv::X86_FastCall ||
2198 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002199 // fastcc functions can't have varargs.
2200 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002201 }
Evan Cheng25caf632006-05-23 21:06:34 +00002202
Rafael Espindola76927d752011-08-30 19:39:58 +00002203 FuncInfo->setArgumentStackSize(StackSize);
2204
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206}
2207
Dan Gohman475871a2008-07-27 21:46:04 +00002208SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2210 SDValue StackPtr, SDValue Arg,
2211 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002212 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002213 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002214 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002216 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002217 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002218 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002219
2220 return DAG.getStore(Chain, dl, Arg, PtrOff,
2221 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002222 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002223}
2224
Bill Wendling64e87322009-01-16 19:25:27 +00002225/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002226/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002227SDValue
2228X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002229 SDValue &OutRetAddr, SDValue Chain,
2230 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002231 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002232 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002233 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002234 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002235
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002236 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002237 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002238 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002239 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002240}
2241
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002242/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002243/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002244static SDValue
2245EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002246 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
2247 unsigned SlotSize, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002248 // Store the return address to the appropriate stack slot.
2249 if (!FPDiff) return Chain;
2250 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002251 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002252 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002253 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002254 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002255 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002256 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002257 return Chain;
2258}
2259
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002261X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002262 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002263 SelectionDAG &DAG = CLI.DAG;
2264 DebugLoc &dl = CLI.DL;
2265 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2266 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2267 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2268 SDValue Chain = CLI.Chain;
2269 SDValue Callee = CLI.Callee;
2270 CallingConv::ID CallConv = CLI.CallConv;
2271 bool &isTailCall = CLI.IsTailCall;
2272 bool isVarArg = CLI.IsVarArg;
2273
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 MachineFunction &MF = DAG.getMachineFunction();
2275 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002276 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002277 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002278 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002279 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280
Nick Lewycky22de16d2012-01-19 00:34:10 +00002281 if (MF.getTarget().Options.DisableTailCalls)
2282 isTailCall = false;
2283
Evan Cheng5f941932010-02-05 02:21:12 +00002284 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002285 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002286 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002287 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002288 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002289 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002290
2291 // Sibcalls are automatically detected tailcalls which do not require
2292 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002293 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002294 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002295
2296 if (isTailCall)
2297 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002298 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002299
Chris Lattner29689432010-03-11 00:22:57 +00002300 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002301 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002302
Chris Lattner638402b2007-02-28 07:00:42 +00002303 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002304 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002305 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002307
2308 // Allocate shadow area for Win64
2309 if (IsWin64) {
2310 CCInfo.AllocateStack(32, 8);
2311 }
2312
Duncan Sands45907662010-10-31 13:21:44 +00002313 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002314
Chris Lattner423c5f42007-02-28 05:31:48 +00002315 // Get a count of how many bytes are to be pushed on the stack.
2316 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002317 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002318 // This is a sibcall. The memory operands are available in caller's
2319 // own caller's stack.
2320 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002321 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2322 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002323 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002324
Gordon Henriksen86737662008-01-05 16:56:59 +00002325 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002326 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002328 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2329 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2330
Gordon Henriksen86737662008-01-05 16:56:59 +00002331 FPDiff = NumBytesCallerPushed - NumBytes;
2332
2333 // Set the delta of movement of the returnaddr stackslot.
2334 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002335 if (FPDiff < X86Info->getTCReturnAddrDelta())
2336 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 }
2338
Evan Chengf22f9b32010-02-06 03:28:46 +00002339 if (!IsSibcall)
2340 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002341
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002343 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002344 if (isTailCall && FPDiff)
2345 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2346 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002347
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2349 SmallVector<SDValue, 8> MemOpChains;
2350 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002351
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 // Walk the register/memloc assignments, inserting copies/loads. In the case
2353 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002354 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2355 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002357 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002358 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002359 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002360
Chris Lattner423c5f42007-02-28 05:31:48 +00002361 // Promote the value if needed.
2362 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002363 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002364 case CCValAssign::Full: break;
2365 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002366 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002367 break;
2368 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002369 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002370 break;
2371 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002372 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002373 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002374 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2376 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002377 } else
2378 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2379 break;
2380 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002381 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002382 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002383 case CCValAssign::Indirect: {
2384 // Store the argument.
2385 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002386 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002387 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002388 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002389 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002390 Arg = SpillSlot;
2391 break;
2392 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002394
Chris Lattner423c5f42007-02-28 05:31:48 +00002395 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002396 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2397 if (isVarArg && IsWin64) {
2398 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2399 // shadow reg if callee is a varargs function.
2400 unsigned ShadowReg = 0;
2401 switch (VA.getLocReg()) {
2402 case X86::XMM0: ShadowReg = X86::RCX; break;
2403 case X86::XMM1: ShadowReg = X86::RDX; break;
2404 case X86::XMM2: ShadowReg = X86::R8; break;
2405 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002406 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002407 if (ShadowReg)
2408 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002409 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002410 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002411 assert(VA.isMemLoc());
2412 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002413 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2414 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002415 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2416 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002417 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002419
Evan Cheng32fe1032006-05-25 00:59:30 +00002420 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002422 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002423
Chris Lattner88e1fd52009-07-09 04:24:46 +00002424 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002425 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2426 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002427 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002428 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2429 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002430 } else {
2431 // If we are tail calling and generating PIC/GOT style code load the
2432 // address of the callee into ECX. The value in ecx is used as target of
2433 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2434 // for tail calls on PIC/GOT architectures. Normally we would just put the
2435 // address of GOT into ebx and then call target@PLT. But for tail calls
2436 // ebx would be restored (since ebx is callee saved) before jumping to the
2437 // target@PLT.
2438
2439 // Note: The actual moving to ECX is done further down.
2440 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2441 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2442 !G->getGlobal()->hasProtectedVisibility())
2443 Callee = LowerGlobalAddress(Callee, DAG);
2444 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002445 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002446 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002447 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002448
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002449 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002450 // From AMD64 ABI document:
2451 // For calls that may call functions that use varargs or stdargs
2452 // (prototype-less calls or calls to functions containing ellipsis (...) in
2453 // the declaration) %al is used as hidden argument to specify the number
2454 // of SSE registers used. The contents of %al do not need to match exactly
2455 // the number of registers, but must be an ubound on the number of SSE
2456 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002457
Gordon Henriksen86737662008-01-05 16:56:59 +00002458 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002459 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002460 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2461 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2462 };
2463 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002464 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002465 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002466
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002467 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2468 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002469 }
2470
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002471 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
2473 // Force all the incoming stack arguments to be loaded from the stack
2474 // before any new outgoing arguments are stored to the stack, because the
2475 // outgoing stack slots may alias the incoming argument stack slots, and
2476 // the alias isn't otherwise explicit. This is slightly more conservative
2477 // than necessary, because it means that each store effectively depends
2478 // on every argument instead of just those arguments it would clobber.
2479 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2480
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> MemOpChains2;
2482 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002483 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002484 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002485 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2486 CCValAssign &VA = ArgLocs[i];
2487 if (VA.isRegLoc())
2488 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002489 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002490 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 // Create frame index.
2493 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002494 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002495 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002496 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002497
Duncan Sands276dcbd2008-03-21 09:14:45 +00002498 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002499 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002500 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002501 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002502 StackPtr = DAG.getCopyFromReg(Chain, dl,
2503 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002504 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002505 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002506
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2508 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002509 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002510 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002511 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002512 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002514 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002515 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002516 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002517 }
2518 }
2519
2520 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002522 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002523
2524 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002525 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2526 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002527 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 }
2529
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002530 // Build a sequence of copy-to-reg nodes chained together with token chain
2531 // and flag operands which copy the outgoing args into registers.
2532 SDValue InFlag;
2533 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2534 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2535 RegsToPass[i].second, InFlag);
2536 InFlag = Chain.getValue(1);
2537 }
2538
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002539 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2540 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2541 // In the 64-bit large code model, we have to make all calls
2542 // through a register, since the call instruction's 32-bit
2543 // pc-relative offset may not be large enough to hold the whole
2544 // address.
2545 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002546 // If the callee is a GlobalAddress node (quite common, every direct call
2547 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2548 // it.
2549
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002550 // We should use extra load for direct calls to dllimported functions in
2551 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002552 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002553 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002554 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002555 bool ExtraLoad = false;
2556 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002557
Chris Lattner48a7d022009-07-09 05:02:21 +00002558 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2559 // external symbols most go through the PLT in PIC mode. If the symbol
2560 // has hidden or protected visibility, or if it is static or local, then
2561 // we don't need to use the PLT - we can directly call it.
2562 if (Subtarget->isTargetELF() &&
2563 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002564 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002565 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002566 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002567 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002568 (!Subtarget->getTargetTriple().isMacOSX() ||
2569 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002570 // PC-relative references to external symbols should go through $stub,
2571 // unless we're building with the leopard linker or later, which
2572 // automatically synthesizes these stubs.
2573 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002574 } else if (Subtarget->isPICStyleRIPRel() &&
2575 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002576 cast<Function>(GV)->getAttributes().
2577 hasAttribute(AttributeSet::FunctionIndex,
2578 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002579 // If the function is marked as non-lazy, generate an indirect call
2580 // which loads from the GOT directly. This avoids runtime overhead
2581 // at the cost of eager binding (and one extra byte of encoding).
2582 OpFlags = X86II::MO_GOTPCREL;
2583 WrapperKind = X86ISD::WrapperRIP;
2584 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002585 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002586
Devang Patel0d881da2010-07-06 22:08:15 +00002587 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002588 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002589
2590 // Add a wrapper if needed.
2591 if (WrapperKind != ISD::DELETED_NODE)
2592 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2593 // Add extra indirection if needed.
2594 if (ExtraLoad)
2595 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2596 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002597 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002598 }
Bill Wendling056292f2008-09-16 21:48:12 +00002599 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002600 unsigned char OpFlags = 0;
2601
Evan Cheng1bf891a2010-12-01 22:59:46 +00002602 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2603 // external symbols should go through the PLT.
2604 if (Subtarget->isTargetELF() &&
2605 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2606 OpFlags = X86II::MO_PLT;
2607 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002608 (!Subtarget->getTargetTriple().isMacOSX() ||
2609 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002610 // PC-relative references to external symbols should go through $stub,
2611 // unless we're building with the leopard linker or later, which
2612 // automatically synthesizes these stubs.
2613 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002614 }
Eric Christopherfd179292009-08-27 18:07:15 +00002615
Chris Lattner48a7d022009-07-09 05:02:21 +00002616 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2617 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002618 }
2619
Chris Lattnerd96d0722007-02-25 06:40:16 +00002620 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002621 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002622 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002623
Evan Chengf22f9b32010-02-06 03:28:46 +00002624 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002625 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2626 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002627 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002629
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002630 Ops.push_back(Chain);
2631 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002632
Dan Gohman98ca4f22009-08-05 01:29:28 +00002633 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002635
Gordon Henriksen86737662008-01-05 16:56:59 +00002636 // Add argument registers to the end of the list so that they are known live
2637 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002638 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2639 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2640 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002641
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002642 // Add a register mask operand representing the call-preserved registers.
2643 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2644 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2645 assert(Mask && "Missing call preserved mask for calling convention");
2646 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002647
Gabor Greifba36cb52008-08-28 21:40:38 +00002648 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002649 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002650
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002652 // We used to do:
2653 //// If this is the first return lowered for this function, add the regs
2654 //// to the liveout set for the function.
2655 // This isn't right, although it's probably harmless on x86; liveouts
2656 // should be computed from returns not tail calls. Consider a void
2657 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002658 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002659 }
2660
Dale Johannesenace16102009-02-03 19:33:06 +00002661 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002662 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002663
Chris Lattner2d297092006-05-23 18:50:38 +00002664 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002665 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002666 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2667 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002668 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002669 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002670 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002671 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002672 // pops the hidden struct pointer, so we have to push it back.
2673 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002674 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002675 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002676 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002677 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002678
Gordon Henriksenae636f82008-01-03 16:47:34 +00002679 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002680 if (!IsSibcall) {
2681 Chain = DAG.getCALLSEQ_END(Chain,
2682 DAG.getIntPtrConstant(NumBytes, true),
2683 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2684 true),
2685 InFlag);
2686 InFlag = Chain.getValue(1);
2687 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002688
Chris Lattner3085e152007-02-25 08:59:22 +00002689 // Handle result values, copying them out of physregs into vregs that we
2690 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2692 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002693}
2694
Evan Cheng25ab6902006-09-08 06:48:29 +00002695//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002696// Fast Calling Convention (tail call) implementation
2697//===----------------------------------------------------------------------===//
2698
2699// Like std call, callee cleans arguments, convention except that ECX is
2700// reserved for storing the tail called function address. Only 2 registers are
2701// free for argument passing (inreg). Tail call optimization is performed
2702// provided:
2703// * tailcallopt is enabled
2704// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002705// On X86_64 architecture with GOT-style position independent code only local
2706// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002707// To keep the stack aligned according to platform abi the function
2708// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2709// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002710// If a tail called function callee has more arguments than the caller the
2711// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002712// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002713// original REtADDR, but before the saved framepointer or the spilled registers
2714// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2715// stack layout:
2716// arg1
2717// arg2
2718// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002719// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002720// move area ]
2721// (possible EBP)
2722// ESI
2723// EDI
2724// local1 ..
2725
2726/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2727/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002728unsigned
2729X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2730 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002731 MachineFunction &MF = DAG.getMachineFunction();
2732 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002733 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002734 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002735 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002736 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002737 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002738 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2739 // Number smaller than 12 so just add the difference.
2740 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2741 } else {
2742 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002743 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002744 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002745 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002746 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002747}
2748
Evan Cheng5f941932010-02-05 02:21:12 +00002749/// MatchingStackOffset - Return true if the given stack call argument is
2750/// already available in the same position (relatively) of the caller's
2751/// incoming argument stack.
2752static
2753bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2754 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2755 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002756 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2757 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002758 if (Arg.getOpcode() == ISD::CopyFromReg) {
2759 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002760 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002761 return false;
2762 MachineInstr *Def = MRI->getVRegDef(VR);
2763 if (!Def)
2764 return false;
2765 if (!Flags.isByVal()) {
2766 if (!TII->isLoadFromStackSlot(Def, FI))
2767 return false;
2768 } else {
2769 unsigned Opcode = Def->getOpcode();
2770 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2771 Def->getOperand(1).isFI()) {
2772 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002773 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002774 } else
2775 return false;
2776 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002777 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2778 if (Flags.isByVal())
2779 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002780 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002781 // define @foo(%struct.X* %A) {
2782 // tail call @bar(%struct.X* byval %A)
2783 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002784 return false;
2785 SDValue Ptr = Ld->getBasePtr();
2786 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2787 if (!FINode)
2788 return false;
2789 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002790 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002791 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002792 FI = FINode->getIndex();
2793 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002794 } else
2795 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002796
Evan Cheng4cae1332010-03-05 08:38:04 +00002797 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002798 if (!MFI->isFixedObjectIndex(FI))
2799 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002800 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002801}
2802
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2804/// for tail call optimization. Targets which want to do tail call
2805/// optimization should implement this function.
2806bool
2807X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002808 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002810 bool isCalleeStructRet,
2811 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002812 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002813 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002814 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002815 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002816 SelectionDAG &DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002817 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002818 CalleeCC != CallingConv::C)
2819 return false;
2820
Evan Cheng7096ae42010-01-29 06:45:59 +00002821 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002822 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002823 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002824
2825 // If the function return type is x86_fp80 and the callee return type is not,
2826 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2827 // perform a tailcall optimization here.
2828 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2829 return false;
2830
Evan Cheng13617962010-04-30 01:12:32 +00002831 CallingConv::ID CallerCC = CallerF->getCallingConv();
2832 bool CCMatch = CallerCC == CalleeCC;
2833
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002834 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002835 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002836 return true;
2837 return false;
2838 }
2839
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002840 // Look for obvious safe cases to perform tail call optimization that do not
2841 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002842
Evan Cheng2c12cb42010-03-26 16:26:03 +00002843 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2844 // emit a special epilogue.
2845 if (RegInfo->needsStackRealignment(MF))
2846 return false;
2847
Evan Chenga375d472010-03-15 18:54:48 +00002848 // Also avoid sibcall optimization if either caller or callee uses struct
2849 // return semantics.
2850 if (isCalleeStructRet || isCallerStructRet)
2851 return false;
2852
Chad Rosier2416da32011-06-24 21:15:36 +00002853 // An stdcall caller is expected to clean up its arguments; the callee
2854 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002855 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00002856 return false;
2857
Chad Rosier871f6642011-05-18 19:59:50 +00002858 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002859 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002860 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002861
2862 // Optimizing for varargs on Win64 is unlikely to be safe without
2863 // additional testing.
2864 if (Subtarget->isTargetWin64())
2865 return false;
2866
Chad Rosier871f6642011-05-18 19:59:50 +00002867 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002868 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002869 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002870
Chad Rosier871f6642011-05-18 19:59:50 +00002871 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2872 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2873 if (!ArgLocs[i].isRegLoc())
2874 return false;
2875 }
2876
Chad Rosier30450e82011-12-22 22:35:21 +00002877 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2878 // stack. Therefore, if it's not used by the call it is not safe to optimize
2879 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002880 bool Unused = false;
2881 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2882 if (!Ins[i].Used) {
2883 Unused = true;
2884 break;
2885 }
2886 }
2887 if (Unused) {
2888 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002889 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002890 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002891 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002892 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002893 CCValAssign &VA = RVLocs[i];
2894 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2895 return false;
2896 }
2897 }
2898
Evan Cheng13617962010-04-30 01:12:32 +00002899 // If the calling conventions do not match, then we'd better make sure the
2900 // results are returned in the same way as what the caller expects.
2901 if (!CCMatch) {
2902 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002903 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002904 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002905 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2906
2907 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002908 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002909 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002910 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2911
2912 if (RVLocs1.size() != RVLocs2.size())
2913 return false;
2914 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2915 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2916 return false;
2917 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2918 return false;
2919 if (RVLocs1[i].isRegLoc()) {
2920 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2921 return false;
2922 } else {
2923 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2924 return false;
2925 }
2926 }
2927 }
2928
Evan Chenga6bff982010-01-30 01:22:00 +00002929 // If the callee takes no arguments then go on to check the results of the
2930 // call.
2931 if (!Outs.empty()) {
2932 // Check if stack adjustment is needed. For now, do not do this if any
2933 // argument is passed on the stack.
2934 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002935 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002936 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002937
2938 // Allocate shadow area for Win64
2939 if (Subtarget->isTargetWin64()) {
2940 CCInfo.AllocateStack(32, 8);
2941 }
2942
Duncan Sands45907662010-10-31 13:21:44 +00002943 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002944 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002945 MachineFunction &MF = DAG.getMachineFunction();
2946 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2947 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002948
2949 // Check if the arguments are already laid out in the right way as
2950 // the caller's fixed stack objects.
2951 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002952 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2953 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002954 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002955 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2956 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002957 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002958 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002959 if (VA.getLocInfo() == CCValAssign::Indirect)
2960 return false;
2961 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002962 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2963 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002964 return false;
2965 }
2966 }
2967 }
Evan Cheng9c044672010-05-29 01:35:22 +00002968
2969 // If the tailcall address may be in a register, then make sure it's
2970 // possible to register allocate for it. In 32-bit, the call address can
2971 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002972 // callee-saved registers are restored. These happen to be the same
2973 // registers used to pass 'inreg' arguments so watch out for those.
2974 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002975 ((!isa<GlobalAddressSDNode>(Callee) &&
2976 !isa<ExternalSymbolSDNode>(Callee)) ||
2977 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002978 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002979 // In PIC we need an extra register to formulate the address computation
2980 // for the callee.
2981 unsigned MaxInRegs =
2982 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
2983
Evan Cheng9c044672010-05-29 01:35:22 +00002984 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2985 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002986 if (!VA.isRegLoc())
2987 continue;
2988 unsigned Reg = VA.getLocReg();
2989 switch (Reg) {
2990 default: break;
2991 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002992 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00002993 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002994 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002995 }
2996 }
2997 }
Evan Chenga6bff982010-01-30 01:22:00 +00002998 }
Evan Chengb1712452010-01-27 06:25:16 +00002999
Evan Cheng86809cc2010-02-03 03:28:02 +00003000 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003001}
3002
Dan Gohman3df24e62008-09-03 23:12:08 +00003003FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003004X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3005 const TargetLibraryInfo *libInfo) const {
3006 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003007}
3008
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003009//===----------------------------------------------------------------------===//
3010// Other Lowering Hooks
3011//===----------------------------------------------------------------------===//
3012
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003013static bool MayFoldLoad(SDValue Op) {
3014 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3015}
3016
3017static bool MayFoldIntoStore(SDValue Op) {
3018 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3019}
3020
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003021static bool isTargetShuffle(unsigned Opcode) {
3022 switch(Opcode) {
3023 default: return false;
3024 case X86ISD::PSHUFD:
3025 case X86ISD::PSHUFHW:
3026 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003027 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003028 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003029 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003030 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003031 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003032 case X86ISD::MOVLPS:
3033 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003034 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003035 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003036 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003037 case X86ISD::MOVSS:
3038 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003039 case X86ISD::UNPCKL:
3040 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003041 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003042 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003043 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003044 return true;
3045 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003046}
3047
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003048static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003049 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003050 switch(Opc) {
3051 default: llvm_unreachable("Unknown x86 shuffle node");
3052 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003053 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003054 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003055 return DAG.getNode(Opc, dl, VT, V1);
3056 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003057}
3058
3059static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003060 SDValue V1, unsigned TargetMask,
3061 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003062 switch(Opc) {
3063 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003064 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003065 case X86ISD::PSHUFHW:
3066 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003067 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003068 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003069 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3070 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003071}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003072
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003073static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003074 SDValue V1, SDValue V2, unsigned TargetMask,
3075 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003076 switch(Opc) {
3077 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003078 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003079 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003080 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003081 return DAG.getNode(Opc, dl, VT, V1, V2,
3082 DAG.getConstant(TargetMask, MVT::i8));
3083 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003084}
3085
3086static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
3087 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3088 switch(Opc) {
3089 default: llvm_unreachable("Unknown x86 shuffle node");
3090 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003091 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003092 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003093 case X86ISD::MOVLPS:
3094 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003095 case X86ISD::MOVSS:
3096 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003097 case X86ISD::UNPCKL:
3098 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003099 return DAG.getNode(Opc, dl, VT, V1, V2);
3100 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003101}
3102
Dan Gohmand858e902010-04-17 15:26:15 +00003103SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003104 MachineFunction &MF = DAG.getMachineFunction();
3105 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3106 int ReturnAddrIndex = FuncInfo->getRAIndex();
3107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003108 if (ReturnAddrIndex == 0) {
3109 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003110 unsigned SlotSize = RegInfo->getSlotSize();
David Greene3f2bf852009-11-12 20:49:22 +00003111 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003112 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003113 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003114 }
3115
Evan Cheng25ab6902006-09-08 06:48:29 +00003116 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003117}
3118
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003119bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3120 bool hasSymbolicDisplacement) {
3121 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003122 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003123 return false;
3124
3125 // If we don't have a symbolic displacement - we don't have any extra
3126 // restrictions.
3127 if (!hasSymbolicDisplacement)
3128 return true;
3129
3130 // FIXME: Some tweaks might be needed for medium code model.
3131 if (M != CodeModel::Small && M != CodeModel::Kernel)
3132 return false;
3133
3134 // For small code model we assume that latest object is 16MB before end of 31
3135 // bits boundary. We may also accept pretty large negative constants knowing
3136 // that all objects are in the positive half of address space.
3137 if (M == CodeModel::Small && Offset < 16*1024*1024)
3138 return true;
3139
3140 // For kernel code model we know that all object resist in the negative half
3141 // of 32bits address space. We may not accept negative offsets, since they may
3142 // be just off and we may accept pretty large positive ones.
3143 if (M == CodeModel::Kernel && Offset > 0)
3144 return true;
3145
3146 return false;
3147}
3148
Evan Chengef41ff62011-06-23 17:54:54 +00003149/// isCalleePop - Determines whether the callee is required to pop its
3150/// own arguments. Callee pop is necessary to support tail calls.
3151bool X86::isCalleePop(CallingConv::ID CallingConv,
3152 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3153 if (IsVarArg)
3154 return false;
3155
3156 switch (CallingConv) {
3157 default:
3158 return false;
3159 case CallingConv::X86_StdCall:
3160 return !is64Bit;
3161 case CallingConv::X86_FastCall:
3162 return !is64Bit;
3163 case CallingConv::X86_ThisCall:
3164 return !is64Bit;
3165 case CallingConv::Fast:
3166 return TailCallOpt;
3167 case CallingConv::GHC:
3168 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003169 case CallingConv::HiPE:
3170 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003171 }
3172}
3173
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003174/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3175/// specific condition code, returning the condition code and the LHS/RHS of the
3176/// comparison to make.
3177static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3178 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003179 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003180 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3181 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3182 // X > -1 -> X == 0, jump !sign.
3183 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003184 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003185 }
3186 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003187 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003188 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003189 }
3190 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003191 // X < 1 -> X <= 0
3192 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003193 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003194 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003195 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003196
Evan Chengd9558e02006-01-06 00:43:03 +00003197 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003198 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003199 case ISD::SETEQ: return X86::COND_E;
3200 case ISD::SETGT: return X86::COND_G;
3201 case ISD::SETGE: return X86::COND_GE;
3202 case ISD::SETLT: return X86::COND_L;
3203 case ISD::SETLE: return X86::COND_LE;
3204 case ISD::SETNE: return X86::COND_NE;
3205 case ISD::SETULT: return X86::COND_B;
3206 case ISD::SETUGT: return X86::COND_A;
3207 case ISD::SETULE: return X86::COND_BE;
3208 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003209 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003211
Chris Lattner4c78e022008-12-23 23:42:27 +00003212 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003213
Chris Lattner4c78e022008-12-23 23:42:27 +00003214 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003215 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3216 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003217 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3218 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003219 }
3220
Chris Lattner4c78e022008-12-23 23:42:27 +00003221 switch (SetCCOpcode) {
3222 default: break;
3223 case ISD::SETOLT:
3224 case ISD::SETOLE:
3225 case ISD::SETUGT:
3226 case ISD::SETUGE:
3227 std::swap(LHS, RHS);
3228 break;
3229 }
3230
3231 // On a floating point condition, the flags are set as follows:
3232 // ZF PF CF op
3233 // 0 | 0 | 0 | X > Y
3234 // 0 | 0 | 1 | X < Y
3235 // 1 | 0 | 0 | X == Y
3236 // 1 | 1 | 1 | unordered
3237 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003238 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003239 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003240 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003241 case ISD::SETOLT: // flipped
3242 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003243 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003244 case ISD::SETOLE: // flipped
3245 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003246 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003247 case ISD::SETUGT: // flipped
3248 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003249 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003250 case ISD::SETUGE: // flipped
3251 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003252 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003253 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003254 case ISD::SETNE: return X86::COND_NE;
3255 case ISD::SETUO: return X86::COND_P;
3256 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003257 case ISD::SETOEQ:
3258 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003259 }
Evan Chengd9558e02006-01-06 00:43:03 +00003260}
3261
Evan Cheng4a460802006-01-11 00:33:36 +00003262/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3263/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003264/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003265static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003266 switch (X86CC) {
3267 default:
3268 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003269 case X86::COND_B:
3270 case X86::COND_BE:
3271 case X86::COND_E:
3272 case X86::COND_P:
3273 case X86::COND_A:
3274 case X86::COND_AE:
3275 case X86::COND_NE:
3276 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003277 return true;
3278 }
3279}
3280
Evan Chengeb2f9692009-10-27 19:56:55 +00003281/// isFPImmLegal - Returns true if the target can instruction select the
3282/// specified FP immediate natively. If false, the legalizer will
3283/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003284bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003285 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3286 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3287 return true;
3288 }
3289 return false;
3290}
3291
Nate Begeman9008ca62009-04-27 18:41:29 +00003292/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3293/// the specified range (L, H].
3294static bool isUndefOrInRange(int Val, int Low, int Hi) {
3295 return (Val < 0) || (Val >= Low && Val < Hi);
3296}
3297
3298/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3299/// specified value.
3300static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003301 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003302}
3303
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003304/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003305/// from position Pos and ending in Pos+Size, falls within the specified
3306/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003307static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003308 unsigned Pos, unsigned Size, int Low) {
3309 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003310 if (!isUndefOrEqual(Mask[i], Low))
3311 return false;
3312 return true;
3313}
3314
Nate Begeman9008ca62009-04-27 18:41:29 +00003315/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3316/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3317/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003318static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003319 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 return (Mask[0] < 2 && Mask[1] < 2);
3323 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003324}
3325
Nate Begeman9008ca62009-04-27 18:41:29 +00003326/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3327/// is suitable for input to PSHUFHW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003328static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3329 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003330 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003333 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3334 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003335
Evan Cheng506d3df2006-03-29 23:07:14 +00003336 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003337 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003338 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003339 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003340
Craig Toppera9a568a2012-05-02 08:03:44 +00003341 if (VT == MVT::v16i16) {
3342 // Lower quadword copied in order or undef.
3343 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3344 return false;
3345
3346 // Upper quadword shuffled.
3347 for (unsigned i = 12; i != 16; ++i)
3348 if (!isUndefOrInRange(Mask[i], 12, 16))
3349 return false;
3350 }
3351
Evan Cheng506d3df2006-03-29 23:07:14 +00003352 return true;
3353}
3354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3356/// is suitable for input to PSHUFLW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003357static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3358 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003359 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003360
Rafael Espindola15684b22009-04-24 12:40:33 +00003361 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003362 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3363 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003364
Rafael Espindola15684b22009-04-24 12:40:33 +00003365 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003366 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003367 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003368 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003369
Craig Toppera9a568a2012-05-02 08:03:44 +00003370 if (VT == MVT::v16i16) {
3371 // Upper quadword copied in order.
3372 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3373 return false;
3374
3375 // Lower quadword shuffled.
3376 for (unsigned i = 8; i != 12; ++i)
3377 if (!isUndefOrInRange(Mask[i], 8, 12))
3378 return false;
3379 }
3380
Rafael Espindola15684b22009-04-24 12:40:33 +00003381 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003382}
3383
Nate Begemana09008b2009-10-19 02:17:23 +00003384/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3385/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003386static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3387 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003388 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3389 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003390 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003391
Craig Topper0e2037b2012-01-20 05:53:00 +00003392 unsigned NumElts = VT.getVectorNumElements();
3393 unsigned NumLanes = VT.getSizeInBits()/128;
3394 unsigned NumLaneElts = NumElts/NumLanes;
3395
3396 // Do not handle 64-bit element shuffles with palignr.
3397 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003398 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003399
Craig Topper0e2037b2012-01-20 05:53:00 +00003400 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3401 unsigned i;
3402 for (i = 0; i != NumLaneElts; ++i) {
3403 if (Mask[i+l] >= 0)
3404 break;
3405 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003406
Craig Topper0e2037b2012-01-20 05:53:00 +00003407 // Lane is all undef, go to next lane
3408 if (i == NumLaneElts)
3409 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003410
Craig Topper0e2037b2012-01-20 05:53:00 +00003411 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003412
Craig Topper0e2037b2012-01-20 05:53:00 +00003413 // Make sure its in this lane in one of the sources
3414 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3415 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003416 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003417
3418 // If not lane 0, then we must match lane 0
3419 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3420 return false;
3421
3422 // Correct second source to be contiguous with first source
3423 if (Start >= (int)NumElts)
3424 Start -= NumElts - NumLaneElts;
3425
3426 // Make sure we're shifting in the right direction.
3427 if (Start <= (int)(i+l))
3428 return false;
3429
3430 Start -= i;
3431
3432 // Check the rest of the elements to see if they are consecutive.
3433 for (++i; i != NumLaneElts; ++i) {
3434 int Idx = Mask[i+l];
3435
3436 // Make sure its in this lane
3437 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3438 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3439 return false;
3440
3441 // If not lane 0, then we must match lane 0
3442 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3443 return false;
3444
3445 if (Idx >= (int)NumElts)
3446 Idx -= NumElts - NumLaneElts;
3447
3448 if (!isUndefOrEqual(Idx, Start+i))
3449 return false;
3450
3451 }
Nate Begemana09008b2009-10-19 02:17:23 +00003452 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003453
Nate Begemana09008b2009-10-19 02:17:23 +00003454 return true;
3455}
3456
Craig Topper1a7700a2012-01-19 08:19:12 +00003457/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3458/// the two vector operands have swapped position.
3459static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3460 unsigned NumElems) {
3461 for (unsigned i = 0; i != NumElems; ++i) {
3462 int idx = Mask[i];
3463 if (idx < 0)
3464 continue;
3465 else if (idx < (int)NumElems)
3466 Mask[i] = idx + NumElems;
3467 else
3468 Mask[i] = idx - NumElems;
3469 }
3470}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003471
Craig Topper1a7700a2012-01-19 08:19:12 +00003472/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3474/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3475/// reverse of what x86 shuffles want.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003476static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003477 bool Commuted = false) {
Craig Topper5a529e42013-01-18 06:44:29 +00003478 if (!HasFp256 && VT.is256BitVector())
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003479 return false;
3480
Craig Topper1a7700a2012-01-19 08:19:12 +00003481 unsigned NumElems = VT.getVectorNumElements();
3482 unsigned NumLanes = VT.getSizeInBits()/128;
3483 unsigned NumLaneElems = NumElems/NumLanes;
3484
3485 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003486 return false;
3487
3488 // VSHUFPSY divides the resulting vector into 4 chunks.
3489 // The sources are also splitted into 4 chunks, and each destination
3490 // chunk must come from a different source chunk.
3491 //
3492 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3493 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3494 //
3495 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3496 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3497 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003498 // VSHUFPDY divides the resulting vector into 4 chunks.
3499 // The sources are also splitted into 4 chunks, and each destination
3500 // chunk must come from a different source chunk.
3501 //
3502 // SRC1 => X3 X2 X1 X0
3503 // SRC2 => Y3 Y2 Y1 Y0
3504 //
3505 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3506 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003507 unsigned HalfLaneElems = NumLaneElems/2;
3508 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3509 for (unsigned i = 0; i != NumLaneElems; ++i) {
3510 int Idx = Mask[i+l];
3511 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3512 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3513 return false;
3514 // For VSHUFPSY, the mask of the second half must be the same as the
3515 // first but with the appropriate offsets. This works in the same way as
3516 // VPERMILPS works with masks.
3517 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3518 continue;
3519 if (!isUndefOrEqual(Idx, Mask[i]+l))
3520 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003521 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003522 }
3523
3524 return true;
3525}
3526
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003527/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3528/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003529static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003530 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003531 return false;
3532
Craig Topper7a9a28b2012-08-12 02:23:29 +00003533 unsigned NumElems = VT.getVectorNumElements();
3534
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003535 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003536 return false;
3537
Evan Cheng2064a2b2006-03-28 06:50:32 +00003538 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003539 return isUndefOrEqual(Mask[0], 6) &&
3540 isUndefOrEqual(Mask[1], 7) &&
3541 isUndefOrEqual(Mask[2], 2) &&
3542 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003543}
3544
Nate Begeman0b10b912009-11-07 23:17:15 +00003545/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3546/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3547/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003548static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003549 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003550 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003551
Craig Topper7a9a28b2012-08-12 02:23:29 +00003552 unsigned NumElems = VT.getVectorNumElements();
3553
Nate Begeman0b10b912009-11-07 23:17:15 +00003554 if (NumElems != 4)
3555 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003556
Craig Topperdd637ae2012-02-19 05:41:45 +00003557 return isUndefOrEqual(Mask[0], 2) &&
3558 isUndefOrEqual(Mask[1], 3) &&
3559 isUndefOrEqual(Mask[2], 2) &&
3560 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003561}
3562
Evan Cheng5ced1d82006-04-06 23:23:56 +00003563/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3564/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003565static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003566 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003567 return false;
3568
Craig Topperdd637ae2012-02-19 05:41:45 +00003569 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003570
Evan Cheng5ced1d82006-04-06 23:23:56 +00003571 if (NumElems != 2 && NumElems != 4)
3572 return false;
3573
Chad Rosier238ae312012-04-30 17:47:15 +00003574 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003575 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003576 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003577
Chad Rosier238ae312012-04-30 17:47:15 +00003578 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003579 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003580 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003581
3582 return true;
3583}
3584
Nate Begeman0b10b912009-11-07 23:17:15 +00003585/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3586/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003587static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003588 if (!VT.is128BitVector())
3589 return false;
3590
Craig Topperdd637ae2012-02-19 05:41:45 +00003591 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003592
Craig Topper7a9a28b2012-08-12 02:23:29 +00003593 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003594 return false;
3595
Chad Rosier238ae312012-04-30 17:47:15 +00003596 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003597 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003598 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003599
Chad Rosier238ae312012-04-30 17:47:15 +00003600 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3601 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003602 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003603
3604 return true;
3605}
3606
Elena Demikhovsky15963732012-06-26 08:04:10 +00003607//
3608// Some special combinations that can be optimized.
3609//
3610static
3611SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3612 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00003613 MVT VT = SVOp->getValueType(0).getSimpleVT();
Elena Demikhovsky15963732012-06-26 08:04:10 +00003614 DebugLoc dl = SVOp->getDebugLoc();
3615
3616 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3617 return SDValue();
3618
3619 ArrayRef<int> Mask = SVOp->getMask();
3620
3621 // These are the special masks that may be optimized.
3622 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3623 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3624 bool MatchEvenMask = true;
3625 bool MatchOddMask = true;
3626 for (int i=0; i<8; ++i) {
3627 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3628 MatchEvenMask = false;
3629 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3630 MatchOddMask = false;
3631 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003632
Elena Demikhovsky32510202012-09-04 12:49:02 +00003633 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003634 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003635
Elena Demikhovsky15963732012-06-26 08:04:10 +00003636 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3637
Elena Demikhovsky32510202012-09-04 12:49:02 +00003638 SDValue Op0 = SVOp->getOperand(0);
3639 SDValue Op1 = SVOp->getOperand(1);
3640
3641 if (MatchEvenMask) {
3642 // Shift the second operand right to 32 bits.
3643 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3644 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3645 } else {
3646 // Shift the first operand left to 32 bits.
3647 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3648 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3649 }
3650 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3651 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003652}
3653
Evan Cheng0038e592006-03-28 00:39:58 +00003654/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3655/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003656static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003657 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003658 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003659
3660 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3661 "Unsupported vector type for unpckh");
3662
Craig Topper5a529e42013-01-18 06:44:29 +00003663 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003664 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003665 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003666
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003667 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3668 // independently on 128-bit lanes.
3669 unsigned NumLanes = VT.getSizeInBits()/128;
3670 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003671
Craig Topper94438ba2011-12-16 08:06:31 +00003672 for (unsigned l = 0; l != NumLanes; ++l) {
3673 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3674 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003675 i += 2, ++j) {
3676 int BitI = Mask[i];
3677 int BitI1 = Mask[i+1];
3678 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003679 return false;
David Greenea20244d2011-03-02 17:23:43 +00003680 if (V2IsSplat) {
3681 if (!isUndefOrEqual(BitI1, NumElts))
3682 return false;
3683 } else {
3684 if (!isUndefOrEqual(BitI1, j + NumElts))
3685 return false;
3686 }
Evan Cheng39623da2006-04-20 08:58:49 +00003687 }
Evan Cheng0038e592006-03-28 00:39:58 +00003688 }
David Greenea20244d2011-03-02 17:23:43 +00003689
Evan Cheng0038e592006-03-28 00:39:58 +00003690 return true;
3691}
3692
Evan Cheng4fcb9222006-03-28 02:43:26 +00003693/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3694/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003695static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003696 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003697 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003698
3699 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3700 "Unsupported vector type for unpckh");
3701
Craig Topper5a529e42013-01-18 06:44:29 +00003702 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003703 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003705
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003706 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3707 // independently on 128-bit lanes.
3708 unsigned NumLanes = VT.getSizeInBits()/128;
3709 unsigned NumLaneElts = NumElts/NumLanes;
3710
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003711 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003712 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3713 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003714 int BitI = Mask[i];
3715 int BitI1 = Mask[i+1];
3716 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003717 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003718 if (V2IsSplat) {
3719 if (isUndefOrEqual(BitI1, NumElts))
3720 return false;
3721 } else {
3722 if (!isUndefOrEqual(BitI1, j+NumElts))
3723 return false;
3724 }
Evan Cheng39623da2006-04-20 08:58:49 +00003725 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003726 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003727 return true;
3728}
3729
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003730/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3731/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3732/// <0, 0, 1, 1>
Craig Topper5a529e42013-01-18 06:44:29 +00003733static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003734 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003735 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003736
3737 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3738 "Unsupported vector type for unpckh");
3739
Craig Topper5a529e42013-01-18 06:44:29 +00003740 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003741 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003743
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003744 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3745 // FIXME: Need a better way to get rid of this, there's no latency difference
3746 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3747 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003748 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003749 return false;
3750
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003751 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3752 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003753 unsigned NumLanes = VT.getSizeInBits()/128;
3754 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003755
Craig Topper94438ba2011-12-16 08:06:31 +00003756 for (unsigned l = 0; l != NumLanes; ++l) {
3757 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3758 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003759 i += 2, ++j) {
3760 int BitI = Mask[i];
3761 int BitI1 = Mask[i+1];
3762
3763 if (!isUndefOrEqual(BitI, j))
3764 return false;
3765 if (!isUndefOrEqual(BitI1, j))
3766 return false;
3767 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003768 }
David Greenea20244d2011-03-02 17:23:43 +00003769
Rafael Espindola15684b22009-04-24 12:40:33 +00003770 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003771}
3772
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003773/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3774/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3775/// <2, 2, 3, 3>
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003776static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003777 unsigned NumElts = VT.getVectorNumElements();
3778
3779 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3780 "Unsupported vector type for unpckh");
3781
Craig Topper5a529e42013-01-18 06:44:29 +00003782 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003783 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003784 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003785
Craig Topper94438ba2011-12-16 08:06:31 +00003786 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3787 // independently on 128-bit lanes.
3788 unsigned NumLanes = VT.getSizeInBits()/128;
3789 unsigned NumLaneElts = NumElts/NumLanes;
3790
3791 for (unsigned l = 0; l != NumLanes; ++l) {
3792 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3793 i != (l+1)*NumLaneElts; i += 2, ++j) {
3794 int BitI = Mask[i];
3795 int BitI1 = Mask[i+1];
3796 if (!isUndefOrEqual(BitI, j))
3797 return false;
3798 if (!isUndefOrEqual(BitI1, j))
3799 return false;
3800 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003801 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003802 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003803}
3804
Evan Cheng017dcc62006-04-21 01:05:10 +00003805/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3806/// specifies a shuffle of elements that is suitable for input to MOVSS,
3807/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003808static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003809 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003810 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003811 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003812 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003813
Craig Topperc612d792012-01-02 09:17:37 +00003814 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003815
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003817 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003818
Craig Topperc612d792012-01-02 09:17:37 +00003819 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003821 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003822
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003823 return true;
3824}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003825
Craig Topper70b883b2011-11-28 10:14:51 +00003826/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003827/// as permutations between 128-bit chunks or halves. As an example: this
3828/// shuffle bellow:
3829/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3830/// The first half comes from the second half of V1 and the second half from the
3831/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003832static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3833 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003834 return false;
3835
3836 // The shuffle result is divided into half A and half B. In total the two
3837 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3838 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003839 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003840 bool MatchA = false, MatchB = false;
3841
3842 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003843 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003844 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3845 MatchA = true;
3846 break;
3847 }
3848 }
3849
3850 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003851 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003852 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3853 MatchB = true;
3854 break;
3855 }
3856 }
3857
3858 return MatchA && MatchB;
3859}
3860
Craig Topper70b883b2011-11-28 10:14:51 +00003861/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3862/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003863static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00003864 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003865
Craig Topperc612d792012-01-02 09:17:37 +00003866 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003867
Craig Topperc612d792012-01-02 09:17:37 +00003868 unsigned FstHalf = 0, SndHalf = 0;
3869 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003870 if (SVOp->getMaskElt(i) > 0) {
3871 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3872 break;
3873 }
3874 }
Craig Topperc612d792012-01-02 09:17:37 +00003875 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003876 if (SVOp->getMaskElt(i) > 0) {
3877 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3878 break;
3879 }
3880 }
3881
3882 return (FstHalf | (SndHalf << 4));
3883}
3884
Craig Topper70b883b2011-11-28 10:14:51 +00003885/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003886/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3887/// Note that VPERMIL mask matching is different depending whether theunderlying
3888/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3889/// to the same elements of the low, but to the higher half of the source.
3890/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003891/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003892static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3893 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003894 return false;
3895
Craig Topperc612d792012-01-02 09:17:37 +00003896 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003897 // Only match 256-bit with 32/64-bit types
Craig Topper5a529e42013-01-18 06:44:29 +00003898 if (!VT.is256BitVector() || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003899 return false;
3900
Craig Topperc612d792012-01-02 09:17:37 +00003901 unsigned NumLanes = VT.getSizeInBits()/128;
3902 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003903 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003904 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003905 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003906 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003907 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003908 continue;
3909 // VPERMILPS handling
3910 if (Mask[i] < 0)
3911 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003912 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003913 return false;
3914 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003915 }
3916
3917 return true;
3918}
3919
Craig Topper5aaffa82012-02-19 02:53:47 +00003920/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003921/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003922/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003923static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003925 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003926 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003927
3928 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003929 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003931
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003934
Craig Topperc612d792012-01-02 09:17:37 +00003935 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3937 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3938 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003939 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003940
Evan Cheng39623da2006-04-20 08:58:49 +00003941 return true;
3942}
3943
Evan Chengd9539472006-04-14 21:59:03 +00003944/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3945/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003946/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003947static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003948 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003949 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003950 return false;
3951
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003952 unsigned NumElems = VT.getVectorNumElements();
3953
Craig Topper5a529e42013-01-18 06:44:29 +00003954 if ((VT.is128BitVector() && NumElems != 4) ||
3955 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003956 return false;
3957
3958 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003959 for (unsigned i = 0; i != NumElems; i += 2)
3960 if (!isUndefOrEqual(Mask[i], i+1) ||
3961 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003963
3964 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003965}
3966
3967/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3968/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003969/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003970static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003971 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003972 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003973 return false;
3974
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003975 unsigned NumElems = VT.getVectorNumElements();
3976
Craig Topper5a529e42013-01-18 06:44:29 +00003977 if ((VT.is128BitVector() && NumElems != 4) ||
3978 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003979 return false;
3980
3981 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003982 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003983 if (!isUndefOrEqual(Mask[i], i) ||
3984 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003986
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003987 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003988}
3989
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003990/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3991/// specifies a shuffle of elements that is suitable for input to 256-bit
3992/// version of MOVDDUP.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003993static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3994 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00003995 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003996
Craig Topper7a9a28b2012-08-12 02:23:29 +00003997 unsigned NumElts = VT.getVectorNumElements();
3998 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003999 return false;
4000
Craig Topperc612d792012-01-02 09:17:37 +00004001 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004002 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004003 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004004 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004005 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004006 return false;
4007 return true;
4008}
4009
Evan Cheng0b457f02008-09-25 20:50:48 +00004010/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004011/// specifies a shuffle of elements that is suitable for input to 128-bit
4012/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00004013static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004014 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004015 return false;
4016
Craig Topperc612d792012-01-02 09:17:37 +00004017 unsigned e = VT.getVectorNumElements() / 2;
4018 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004019 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004020 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004021 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004022 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004023 return false;
4024 return true;
4025}
4026
David Greenec38a03e2011-02-03 15:50:00 +00004027/// isVEXTRACTF128Index - Return true if the specified
4028/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4029/// suitable for input to VEXTRACTF128.
4030bool X86::isVEXTRACTF128Index(SDNode *N) {
4031 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4032 return false;
4033
4034 // The index should be aligned on a 128-bit boundary.
4035 uint64_t Index =
4036 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4037
Craig Topper5141d972013-01-18 08:41:28 +00004038 MVT VT = N->getValueType(0).getSimpleVT();
4039 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004040 bool Result = (Index * ElSize) % 128 == 0;
4041
4042 return Result;
4043}
4044
David Greeneccacdc12011-02-04 16:08:29 +00004045/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4046/// operand specifies a subvector insert that is suitable for input to
4047/// VINSERTF128.
4048bool X86::isVINSERTF128Index(SDNode *N) {
4049 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4050 return false;
4051
4052 // The index should be aligned on a 128-bit boundary.
4053 uint64_t Index =
4054 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4055
Craig Topper5141d972013-01-18 08:41:28 +00004056 MVT VT = N->getValueType(0).getSimpleVT();
4057 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004058 bool Result = (Index * ElSize) % 128 == 0;
4059
4060 return Result;
4061}
4062
Evan Cheng63d33002006-03-22 08:01:21 +00004063/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004064/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004065/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004066static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004067 MVT VT = N->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00004068
Craig Topper1a7700a2012-01-19 08:19:12 +00004069 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4070 "Unsupported vector type for PSHUF/SHUFP");
4071
4072 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4073 // independently on 128-bit lanes.
4074 unsigned NumElts = VT.getVectorNumElements();
4075 unsigned NumLanes = VT.getSizeInBits()/128;
4076 unsigned NumLaneElts = NumElts/NumLanes;
4077
4078 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4079 "Only supports 2 or 4 elements per lane");
4080
4081 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004082 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004083 for (unsigned i = 0; i != NumElts; ++i) {
4084 int Elt = N->getMaskElt(i);
4085 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004086 Elt &= NumLaneElts - 1;
4087 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004088 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004089 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004090
Evan Cheng63d33002006-03-22 08:01:21 +00004091 return Mask;
4092}
4093
Evan Cheng506d3df2006-03-29 23:07:14 +00004094/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004095/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004096static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004097 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004098
4099 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4100 "Unsupported vector type for PSHUFHW");
4101
4102 unsigned NumElts = VT.getVectorNumElements();
4103
Evan Cheng506d3df2006-03-29 23:07:14 +00004104 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004105 for (unsigned l = 0; l != NumElts; l += 8) {
4106 // 8 nodes per lane, but we only care about the last 4.
4107 for (unsigned i = 0; i < 4; ++i) {
4108 int Elt = N->getMaskElt(l+i+4);
4109 if (Elt < 0) continue;
4110 Elt &= 0x3; // only 2-bits.
4111 Mask |= Elt << (i * 2);
4112 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004113 }
Craig Topper6b28d352012-05-03 07:12:59 +00004114
Evan Cheng506d3df2006-03-29 23:07:14 +00004115 return Mask;
4116}
4117
4118/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004119/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004120static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004121 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004122
4123 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4124 "Unsupported vector type for PSHUFHW");
4125
4126 unsigned NumElts = VT.getVectorNumElements();
4127
Evan Cheng506d3df2006-03-29 23:07:14 +00004128 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004129 for (unsigned l = 0; l != NumElts; l += 8) {
4130 // 8 nodes per lane, but we only care about the first 4.
4131 for (unsigned i = 0; i < 4; ++i) {
4132 int Elt = N->getMaskElt(l+i);
4133 if (Elt < 0) continue;
4134 Elt &= 0x3; // only 2-bits
4135 Mask |= Elt << (i * 2);
4136 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004137 }
Craig Topper6b28d352012-05-03 07:12:59 +00004138
Evan Cheng506d3df2006-03-29 23:07:14 +00004139 return Mask;
4140}
4141
Nate Begemana09008b2009-10-19 02:17:23 +00004142/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4143/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004144static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004145 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topperd93e4c32011-12-11 19:12:35 +00004146 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004147
Craig Topper0e2037b2012-01-20 05:53:00 +00004148 unsigned NumElts = VT.getVectorNumElements();
4149 unsigned NumLanes = VT.getSizeInBits()/128;
4150 unsigned NumLaneElts = NumElts/NumLanes;
4151
4152 int Val = 0;
4153 unsigned i;
4154 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004155 Val = SVOp->getMaskElt(i);
4156 if (Val >= 0)
4157 break;
4158 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004159 if (Val >= (int)NumElts)
4160 Val -= NumElts - NumLaneElts;
4161
Eli Friedman63f8dde2011-07-25 21:36:45 +00004162 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004163 return (Val - i) * EltSize;
4164}
4165
David Greenec38a03e2011-02-03 15:50:00 +00004166/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4167/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4168/// instructions.
4169unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4170 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4171 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4172
4173 uint64_t Index =
4174 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4175
Craig Toppercfcab212013-01-19 08:27:45 +00004176 MVT VecVT = N->getOperand(0).getValueType().getSimpleVT();
4177 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004178
4179 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004180 return Index / NumElemsPerChunk;
4181}
4182
David Greeneccacdc12011-02-04 16:08:29 +00004183/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4184/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4185/// instructions.
4186unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4187 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4188 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4189
4190 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004191 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004192
Craig Toppercfcab212013-01-19 08:27:45 +00004193 MVT VecVT = N->getValueType(0).getSimpleVT();
4194 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004195
4196 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004197 return Index / NumElemsPerChunk;
4198}
4199
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004200/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4201/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4202/// Handles 256-bit.
4203static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004204 MVT VT = N->getValueType(0).getSimpleVT();
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004205
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004206 unsigned NumElts = VT.getVectorNumElements();
4207
Craig Topper095c5282012-04-15 23:48:57 +00004208 assert((VT.is256BitVector() && NumElts == 4) &&
4209 "Unsupported vector type for VPERMQ/VPERMPD");
4210
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004211 unsigned Mask = 0;
4212 for (unsigned i = 0; i != NumElts; ++i) {
4213 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004214 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004215 continue;
4216 Mask |= Elt << (i*2);
4217 }
4218
4219 return Mask;
4220}
Evan Cheng37b73872009-07-30 08:33:02 +00004221/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4222/// constant +0.0.
4223bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004224 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4225 return CN->isNullValue();
4226 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4227 return CFP->getValueAPF().isPosZero();
4228 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004229}
4230
Nate Begeman9008ca62009-04-27 18:41:29 +00004231/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4232/// their permute mask.
4233static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4234 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00004235 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman5a5ca152009-04-29 05:20:52 +00004236 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004238
Nate Begeman5a5ca152009-04-29 05:20:52 +00004239 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004240 int Idx = SVOp->getMaskElt(i);
4241 if (Idx >= 0) {
4242 if (Idx < (int)NumElems)
4243 Idx += NumElems;
4244 else
4245 Idx -= NumElems;
4246 }
4247 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004248 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4250 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004251}
4252
Evan Cheng533a0aa2006-04-19 20:35:22 +00004253/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4254/// match movhlps. The lower half elements should come from upper half of
4255/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004256/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004257static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004258 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004259 return false;
4260 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004261 return false;
4262 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004263 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004264 return false;
4265 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004266 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004267 return false;
4268 return true;
4269}
4270
Evan Cheng5ced1d82006-04-06 23:23:56 +00004271/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004272/// is promoted to a vector. It also returns the LoadSDNode by reference if
4273/// required.
4274static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004275 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4276 return false;
4277 N = N->getOperand(0).getNode();
4278 if (!ISD::isNON_EXTLoad(N))
4279 return false;
4280 if (LD)
4281 *LD = cast<LoadSDNode>(N);
4282 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004283}
4284
Dan Gohman65fd6562011-11-03 21:49:52 +00004285// Test whether the given value is a vector value which will be legalized
4286// into a load.
4287static bool WillBeConstantPoolLoad(SDNode *N) {
4288 if (N->getOpcode() != ISD::BUILD_VECTOR)
4289 return false;
4290
4291 // Check for any non-constant elements.
4292 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4293 switch (N->getOperand(i).getNode()->getOpcode()) {
4294 case ISD::UNDEF:
4295 case ISD::ConstantFP:
4296 case ISD::Constant:
4297 break;
4298 default:
4299 return false;
4300 }
4301
4302 // Vectors of all-zeros and all-ones are materialized with special
4303 // instructions rather than being loaded.
4304 return !ISD::isBuildVectorAllZeros(N) &&
4305 !ISD::isBuildVectorAllOnes(N);
4306}
4307
Evan Cheng533a0aa2006-04-19 20:35:22 +00004308/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4309/// match movlp{s|d}. The lower half elements should come from lower half of
4310/// V1 (and in order), and the upper half elements should come from the upper
4311/// half of V2 (and in order). And since V1 will become the source of the
4312/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004313static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004314 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004315 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004316 return false;
4317
Evan Cheng466685d2006-10-09 20:57:25 +00004318 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004319 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004320 // Is V2 is a vector load, don't do this transformation. We will try to use
4321 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004322 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004323 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004324
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004325 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004326
Evan Cheng533a0aa2006-04-19 20:35:22 +00004327 if (NumElems != 2 && NumElems != 4)
4328 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004329 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004330 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004331 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004332 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004333 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004334 return false;
4335 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004336}
4337
Evan Cheng39623da2006-04-20 08:58:49 +00004338/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4339/// all the same.
4340static bool isSplatVector(SDNode *N) {
4341 if (N->getOpcode() != ISD::BUILD_VECTOR)
4342 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004343
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004345 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4346 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004347 return false;
4348 return true;
4349}
4350
Evan Cheng213d2cf2007-05-17 18:45:50 +00004351/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004352/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004353/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004354static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004355 SDValue V1 = N->getOperand(0);
4356 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004357 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4358 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004360 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004362 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4363 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004364 if (Opc != ISD::BUILD_VECTOR ||
4365 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 return false;
4367 } else if (Idx >= 0) {
4368 unsigned Opc = V1.getOpcode();
4369 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4370 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004371 if (Opc != ISD::BUILD_VECTOR ||
4372 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004373 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004374 }
4375 }
4376 return true;
4377}
4378
4379/// getZeroVector - Returns a vector of specified type with all zero elements.
4380///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004381static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004382 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004383 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004384
Dale Johannesen0488fb62010-09-30 23:57:10 +00004385 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004386 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004388 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004389 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004390 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4391 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4392 } else { // SSE1
4393 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4394 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4395 }
Craig Topper5a529e42013-01-18 06:44:29 +00004396 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004397 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004398 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4399 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4400 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4401 } else {
4402 // 256-bit logic and arithmetic instructions in AVX are all
4403 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4404 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4405 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4406 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4407 }
Craig Topper9d352402012-04-23 07:24:41 +00004408 } else
4409 llvm_unreachable("Unexpected vector type");
4410
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004411 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004412}
4413
Chris Lattner8a594482007-11-25 00:24:49 +00004414/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004415/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4416/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4417/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004418static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Craig Topper745a86b2011-11-19 22:34:59 +00004419 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004420 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004423 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004424 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004425 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004426 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4427 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4428 } else { // AVX
4429 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004430 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004431 }
Craig Topper5a529e42013-01-18 06:44:29 +00004432 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004433 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004434 } else
4435 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004436
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004437 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004438}
4439
Evan Cheng39623da2006-04-20 08:58:49 +00004440/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4441/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004442static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004443 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004444 if (Mask[i] > (int)NumElems) {
4445 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004446 }
Evan Cheng39623da2006-04-20 08:58:49 +00004447 }
Evan Cheng39623da2006-04-20 08:58:49 +00004448}
4449
Evan Cheng017dcc62006-04-21 01:05:10 +00004450/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4451/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004452static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SDValue V2) {
4454 unsigned NumElems = VT.getVectorNumElements();
4455 SmallVector<int, 8> Mask;
4456 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004457 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 Mask.push_back(i);
4459 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004460}
4461
Nate Begeman9008ca62009-04-27 18:41:29 +00004462/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004463static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 SDValue V2) {
4465 unsigned NumElems = VT.getVectorNumElements();
4466 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004467 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 Mask.push_back(i);
4469 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004470 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004472}
4473
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004474/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004475static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 SDValue V2) {
4477 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004479 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 Mask.push_back(i + Half);
4481 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004482 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004484}
4485
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004486// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004487// a generic shuffle instruction because the target has no such instructions.
4488// Generate shuffles which repeat i16 and i8 several times until they can be
4489// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004490static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004491 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004493 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004494
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 while (NumElems > 4) {
4496 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004497 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004499 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 EltNo -= NumElems/2;
4501 }
4502 NumElems >>= 1;
4503 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004504 return V;
4505}
Eric Christopherfd179292009-08-27 18:07:15 +00004506
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004507/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4508static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4509 EVT VT = V.getValueType();
4510 DebugLoc dl = V.getDebugLoc();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004511
Craig Topper5a529e42013-01-18 06:44:29 +00004512 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004513 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004514 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004515 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4516 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004517 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004518 // To use VPERMILPS to splat scalars, the second half of indicies must
4519 // refer to the higher part, which is a duplication of the lower one,
4520 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004521 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4522 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004523
4524 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4525 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4526 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004527 } else
4528 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004529
4530 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4531}
4532
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004533/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004534static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4535 EVT SrcVT = SV->getValueType(0);
4536 SDValue V1 = SV->getOperand(0);
4537 DebugLoc dl = SV->getDebugLoc();
4538
4539 int EltNo = SV->getSplatIndex();
4540 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004541 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004542
Craig Topper5a529e42013-01-18 06:44:29 +00004543 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4544 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004545
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004546 // Extract the 128-bit part containing the splat element and update
4547 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004548 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004549 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4550 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004551 EltNo -= NumElems/2;
4552 }
4553
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004554 // All i16 and i8 vector types can't be used directly by a generic shuffle
4555 // instruction because the target has no such instruction. Generate shuffles
4556 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004557 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004558 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004559 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004560 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004561
4562 // Recreate the 256-bit vector and place the same 128-bit vector
4563 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004564 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004565 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004566 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004567 }
4568
4569 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004570}
4571
Evan Chengba05f722006-04-21 23:03:30 +00004572/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004573/// vector of zero or undef vector. This produces a shuffle where the low
4574/// element of V2 is swizzled into the zero/undef vector, landing at element
4575/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004576static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004577 bool IsZero,
4578 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004579 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004580 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004581 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004582 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 unsigned NumElems = VT.getVectorNumElements();
4584 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004585 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 // If this is the insertion idx, put the low elt of V2 here.
4587 MaskVec.push_back(i == Idx ? NumElems : i);
4588 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004589}
4590
Craig Toppera1ffc682012-03-20 06:42:26 +00004591/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4592/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004593/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004594static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004595 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004596 unsigned NumElems = VT.getVectorNumElements();
4597 SDValue ImmN;
4598
Craig Topper89f4e662012-03-20 07:17:59 +00004599 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004600 switch(N->getOpcode()) {
4601 case X86ISD::SHUFP:
4602 ImmN = N->getOperand(N->getNumOperands()-1);
4603 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4604 break;
4605 case X86ISD::UNPCKH:
4606 DecodeUNPCKHMask(VT, Mask);
4607 break;
4608 case X86ISD::UNPCKL:
4609 DecodeUNPCKLMask(VT, Mask);
4610 break;
4611 case X86ISD::MOVHLPS:
4612 DecodeMOVHLPSMask(NumElems, Mask);
4613 break;
4614 case X86ISD::MOVLHPS:
4615 DecodeMOVLHPSMask(NumElems, Mask);
4616 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004617 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004618 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004619 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004620 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004621 case X86ISD::PSHUFD:
4622 case X86ISD::VPERMILP:
4623 ImmN = N->getOperand(N->getNumOperands()-1);
4624 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004625 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004626 break;
4627 case X86ISD::PSHUFHW:
4628 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004629 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004630 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004631 break;
4632 case X86ISD::PSHUFLW:
4633 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004634 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004635 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004636 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004637 case X86ISD::VPERMI:
4638 ImmN = N->getOperand(N->getNumOperands()-1);
4639 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4640 IsUnary = true;
4641 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004642 case X86ISD::MOVSS:
4643 case X86ISD::MOVSD: {
4644 // The index 0 always comes from the first element of the second source,
4645 // this is why MOVSS and MOVSD are used in the first place. The other
4646 // elements come from the other positions of the first source vector
4647 Mask.push_back(NumElems);
4648 for (unsigned i = 1; i != NumElems; ++i) {
4649 Mask.push_back(i);
4650 }
4651 break;
4652 }
4653 case X86ISD::VPERM2X128:
4654 ImmN = N->getOperand(N->getNumOperands()-1);
4655 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004656 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004657 break;
4658 case X86ISD::MOVDDUP:
4659 case X86ISD::MOVLHPD:
4660 case X86ISD::MOVLPD:
4661 case X86ISD::MOVLPS:
4662 case X86ISD::MOVSHDUP:
4663 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004664 // Not yet implemented
4665 return false;
4666 default: llvm_unreachable("unknown target shuffle node");
4667 }
4668
4669 return true;
4670}
4671
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004672/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4673/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004674static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004675 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004676 if (Depth == 6)
4677 return SDValue(); // Limit search depth.
4678
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004679 SDValue V = SDValue(N, 0);
4680 EVT VT = V.getValueType();
4681 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004682
4683 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4684 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004685 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004686
Craig Topper3d092db2012-03-21 02:14:01 +00004687 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004688 return DAG.getUNDEF(VT.getVectorElementType());
4689
Craig Topperd156dc12012-02-06 07:17:51 +00004690 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004691 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4692 : SV->getOperand(1);
4693 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004694 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004695
4696 // Recurse into target specific vector shuffles to find scalars.
4697 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004698 MVT ShufVT = V.getValueType().getSimpleVT();
4699 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004700 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004701 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004702
Craig Topperd978c542012-05-06 19:46:21 +00004703 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004704 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004705
Craig Topper3d092db2012-03-21 02:14:01 +00004706 int Elt = ShuffleMask[Index];
4707 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004708 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004709
Craig Topper3d092db2012-03-21 02:14:01 +00004710 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004711 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004712 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004713 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 }
4715
4716 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004717 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004718 V = V.getOperand(0);
4719 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004720 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004721
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004722 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004723 return SDValue();
4724 }
4725
4726 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4727 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004728 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004729
4730 if (V.getOpcode() == ISD::BUILD_VECTOR)
4731 return V.getOperand(Index);
4732
4733 return SDValue();
4734}
4735
4736/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4737/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004738/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004739static
Craig Topper3d092db2012-03-21 02:14:01 +00004740unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004741 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004742 unsigned i;
4743 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004744 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004745 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004746 if (!(Elt.getNode() &&
4747 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4748 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004749 }
4750
4751 return i;
4752}
4753
Craig Topper3d092db2012-03-21 02:14:01 +00004754/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4755/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004756/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4757static
Craig Topper3d092db2012-03-21 02:14:01 +00004758bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4759 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4760 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004761 bool SeenV1 = false;
4762 bool SeenV2 = false;
4763
Craig Topper3d092db2012-03-21 02:14:01 +00004764 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004765 int Idx = SVOp->getMaskElt(i);
4766 // Ignore undef indicies
4767 if (Idx < 0)
4768 continue;
4769
Craig Topper3d092db2012-03-21 02:14:01 +00004770 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004771 SeenV1 = true;
4772 else
4773 SeenV2 = true;
4774
4775 // Only accept consecutive elements from the same vector
4776 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4777 return false;
4778 }
4779
4780 OpNum = SeenV1 ? 0 : 1;
4781 return true;
4782}
4783
4784/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4785/// logical left shift of a vector.
4786static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4787 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4788 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4789 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4790 false /* check zeros from right */, DAG);
4791 unsigned OpSrc;
4792
4793 if (!NumZeros)
4794 return false;
4795
4796 // Considering the elements in the mask that are not consecutive zeros,
4797 // check if they consecutively come from only one of the source vectors.
4798 //
4799 // V1 = {X, A, B, C} 0
4800 // \ \ \ /
4801 // vector_shuffle V1, V2 <1, 2, 3, X>
4802 //
4803 if (!isShuffleMaskConsecutive(SVOp,
4804 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004805 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004806 NumZeros, // Where to start looking in the src vector
4807 NumElems, // Number of elements in vector
4808 OpSrc)) // Which source operand ?
4809 return false;
4810
4811 isLeft = false;
4812 ShAmt = NumZeros;
4813 ShVal = SVOp->getOperand(OpSrc);
4814 return true;
4815}
4816
4817/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4818/// logical left shift of a vector.
4819static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4820 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4821 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4822 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4823 true /* check zeros from left */, DAG);
4824 unsigned OpSrc;
4825
4826 if (!NumZeros)
4827 return false;
4828
4829 // Considering the elements in the mask that are not consecutive zeros,
4830 // check if they consecutively come from only one of the source vectors.
4831 //
4832 // 0 { A, B, X, X } = V2
4833 // / \ / /
4834 // vector_shuffle V1, V2 <X, X, 4, 5>
4835 //
4836 if (!isShuffleMaskConsecutive(SVOp,
4837 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004838 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004839 0, // Where to start looking in the src vector
4840 NumElems, // Number of elements in vector
4841 OpSrc)) // Which source operand ?
4842 return false;
4843
4844 isLeft = true;
4845 ShAmt = NumZeros;
4846 ShVal = SVOp->getOperand(OpSrc);
4847 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004848}
4849
4850/// isVectorShift - Returns true if the shuffle can be implemented as a
4851/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004852static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004853 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004854 // Although the logic below support any bitwidth size, there are no
4855 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004856 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004857 return false;
4858
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004859 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4860 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4861 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004862
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004863 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004864}
4865
Evan Chengc78d3b42006-04-24 18:01:45 +00004866/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4867///
Dan Gohman475871a2008-07-27 21:46:04 +00004868static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004869 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004870 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004871 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004872 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004873 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004874 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004875
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004876 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004878 bool First = true;
4879 for (unsigned i = 0; i < 16; ++i) {
4880 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4881 if (ThisIsNonZero && First) {
4882 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004883 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004884 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004886 First = false;
4887 }
4888
4889 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004890 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004891 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4892 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004893 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004895 }
4896 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4898 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4899 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004900 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004902 } else
4903 ThisElt = LastElt;
4904
Gabor Greifba36cb52008-08-28 21:40:38 +00004905 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004907 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004908 }
4909 }
4910
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004911 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004912}
4913
Bill Wendlinga348c562007-03-22 18:42:45 +00004914/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004915///
Dan Gohman475871a2008-07-27 21:46:04 +00004916static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004917 unsigned NumNonZero, unsigned NumZero,
4918 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004919 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004920 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004921 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004922 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004923
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004924 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004925 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004926 bool First = true;
4927 for (unsigned i = 0; i < 8; ++i) {
4928 bool isNonZero = (NonZeros & (1 << i)) != 0;
4929 if (isNonZero) {
4930 if (First) {
4931 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004932 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004933 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004935 First = false;
4936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004937 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004939 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004940 }
4941 }
4942
4943 return V;
4944}
4945
Evan Chengf26ffe92008-05-29 08:22:04 +00004946/// getVShift - Return a vector logical shift node.
4947///
Owen Andersone50ed302009-08-10 22:56:29 +00004948static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 unsigned NumBits, SelectionDAG &DAG,
4950 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004951 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004952 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004953 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004954 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4955 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004956 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004957 DAG.getConstant(NumBits,
4958 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004959}
4960
Dan Gohman475871a2008-07-27 21:46:04 +00004961SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004962X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004963 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004964
Evan Chengc3630942009-12-09 21:00:30 +00004965 // Check if the scalar load can be widened into a vector load. And if
4966 // the address is "base + cst" see if the cst can be "absorbed" into
4967 // the shuffle mask.
4968 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4969 SDValue Ptr = LD->getBasePtr();
4970 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4971 return SDValue();
4972 EVT PVT = LD->getValueType(0);
4973 if (PVT != MVT::i32 && PVT != MVT::f32)
4974 return SDValue();
4975
4976 int FI = -1;
4977 int64_t Offset = 0;
4978 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4979 FI = FINode->getIndex();
4980 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004981 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004982 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4983 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4984 Offset = Ptr.getConstantOperandVal(1);
4985 Ptr = Ptr.getOperand(0);
4986 } else {
4987 return SDValue();
4988 }
4989
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004990 // FIXME: 256-bit vector instructions don't require a strict alignment,
4991 // improve this code to support it better.
4992 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004993 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004994 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004995 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004996 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004997 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004998 // Can't change the alignment. FIXME: It's possible to compute
4999 // the exact stack offset and reference FI + adjust offset instead.
5000 // If someone *really* cares about this. That's the way to implement it.
5001 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005002 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005003 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005004 }
5005 }
5006
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005007 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005008 // Ptr + (Offset & ~15).
5009 if (Offset < 0)
5010 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005011 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005012 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005013 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005014 if (StartOffset)
5015 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5016 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5017
5018 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005019 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005020
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005021 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5022 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005023 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005024 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005025
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005026 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00005027 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005028 Mask.push_back(EltNo);
5029
Craig Toppercc3000632012-01-30 07:50:31 +00005030 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005031 }
5032
5033 return SDValue();
5034}
5035
Michael J. Spencerec38de22010-10-10 22:04:20 +00005036/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5037/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005038/// load which has the same value as a build_vector whose operands are 'elts'.
5039///
5040/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005041///
Nate Begeman1449f292010-03-24 22:19:06 +00005042/// FIXME: we'd also like to handle the case where the last elements are zero
5043/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5044/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005045static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005046 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005047 EVT EltVT = VT.getVectorElementType();
5048 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005049
Nate Begemanfdea31a2010-03-24 20:49:50 +00005050 LoadSDNode *LDBase = NULL;
5051 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005052
Nate Begeman1449f292010-03-24 22:19:06 +00005053 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005054 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005055 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005056 for (unsigned i = 0; i < NumElems; ++i) {
5057 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005058
Nate Begemanfdea31a2010-03-24 20:49:50 +00005059 if (!Elt.getNode() ||
5060 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5061 return SDValue();
5062 if (!LDBase) {
5063 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5064 return SDValue();
5065 LDBase = cast<LoadSDNode>(Elt.getNode());
5066 LastLoadedElt = i;
5067 continue;
5068 }
5069 if (Elt.getOpcode() == ISD::UNDEF)
5070 continue;
5071
5072 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5073 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5074 return SDValue();
5075 LastLoadedElt = i;
5076 }
Nate Begeman1449f292010-03-24 22:19:06 +00005077
5078 // If we have found an entire vector of loads and undefs, then return a large
5079 // load of the entire vector width starting at the base pointer. If we found
5080 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005081 if (LastLoadedElt == NumElems - 1) {
5082 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005083 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005084 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005085 LDBase->isVolatile(), LDBase->isNonTemporal(),
5086 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005087 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005088 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005089 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005090 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005091 }
5092 if (NumElems == 4 && LastLoadedElt == 1 &&
5093 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005094 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5095 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005096 SDValue ResNode =
5097 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5098 LDBase->getPointerInfo(),
5099 LDBase->getAlignment(),
5100 false/*isVolatile*/, true/*ReadMem*/,
5101 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005102
5103 // Make sure the newly-created LOAD is in the same position as LDBase in
5104 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5105 // update uses of LDBase's output chain to use the TokenFactor.
5106 if (LDBase->hasAnyUseOfValue(1)) {
5107 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5108 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5109 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5110 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5111 SDValue(ResNode.getNode(), 1));
5112 }
5113
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005114 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005115 }
5116 return SDValue();
5117}
5118
Nadav Rotem9d68b062012-04-08 12:54:54 +00005119/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5120/// to generate a splat value for the following cases:
5121/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005122/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005123/// a scalar load, or a constant.
5124/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005125/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005126SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005127X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005128 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005129 return SDValue();
5130
Craig Topper45e1c752013-01-20 00:38:18 +00005131 MVT VT = Op.getValueType().getSimpleVT();
Nadav Rotem154819d2012-04-09 07:45:58 +00005132 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005133
Craig Topper5da8a802012-05-04 05:49:51 +00005134 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5135 "Unsupported vector type for broadcast.");
5136
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005137 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005138 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005139
Nadav Rotem9d68b062012-04-08 12:54:54 +00005140 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005141 default:
5142 // Unknown pattern found.
5143 return SDValue();
5144
5145 case ISD::BUILD_VECTOR: {
5146 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005147 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005148 return SDValue();
5149
Nadav Rotem9d68b062012-04-08 12:54:54 +00005150 Ld = Op.getOperand(0);
5151 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5152 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005153
5154 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005155 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005156 // Constants may have multiple users.
5157 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005158 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005159 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160 }
5161
5162 case ISD::VECTOR_SHUFFLE: {
5163 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5164
5165 // Shuffles must have a splat mask where the first element is
5166 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005167 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005168 return SDValue();
5169
5170 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005171 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005172 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5173
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005174 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005175 return SDValue();
5176
5177 // Use the register form of the broadcast instruction available on AVX2.
5178 if (VT.is256BitVector())
5179 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5180 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5181 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005182
5183 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005184 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005185 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005186
5187 // The scalar_to_vector node and the suspected
5188 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005189 // Constants may have multiple users.
5190 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005191 return SDValue();
5192 break;
5193 }
5194 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005195
Craig Topper7a9a28b2012-08-12 02:23:29 +00005196 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005197
5198 // Handle the broadcasting a single constant scalar from the constant pool
5199 // into a vector. On Sandybridge it is still better to load a constant vector
5200 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005201 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005202 EVT CVT = Ld.getValueType();
5203 assert(!CVT.isVector() && "Must not broadcast a vector type");
5204 unsigned ScalarSize = CVT.getSizeInBits();
5205
Craig Topper5da8a802012-05-04 05:49:51 +00005206 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005207 const Constant *C = 0;
5208 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5209 C = CI->getConstantIntValue();
5210 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5211 C = CF->getConstantFPValue();
5212
5213 assert(C && "Invalid constant type");
5214
Nadav Rotem154819d2012-04-09 07:45:58 +00005215 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005216 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005217 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005218 MachinePointerInfo::getConstantPool(),
5219 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005220
Nadav Rotem9d68b062012-04-08 12:54:54 +00005221 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5222 }
5223 }
5224
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005225 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005226 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5227
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005228 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005229 if (!IsLoad && Subtarget->hasInt256() &&
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005230 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5231 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5232
5233 // The scalar source must be a normal load.
5234 if (!IsLoad)
5235 return SDValue();
5236
Craig Topper5da8a802012-05-04 05:49:51 +00005237 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005238 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005239
Craig Toppera9376332012-01-10 08:23:59 +00005240 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005241 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005242 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005243 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005244 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005245 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005246
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005247 // Unsupported broadcast.
5248 return SDValue();
5249}
5250
Evan Chengc3630942009-12-09 21:00:30 +00005251SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005252X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5253 EVT VT = Op.getValueType();
5254
5255 // Skip if insert_vec_elt is not supported.
5256 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5257 return SDValue();
5258
5259 DebugLoc DL = Op.getDebugLoc();
5260 unsigned NumElems = Op.getNumOperands();
5261
5262 SDValue VecIn1;
5263 SDValue VecIn2;
5264 SmallVector<unsigned, 4> InsertIndices;
5265 SmallVector<int, 8> Mask(NumElems, -1);
5266
5267 for (unsigned i = 0; i != NumElems; ++i) {
5268 unsigned Opc = Op.getOperand(i).getOpcode();
5269
5270 if (Opc == ISD::UNDEF)
5271 continue;
5272
5273 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5274 // Quit if more than 1 elements need inserting.
5275 if (InsertIndices.size() > 1)
5276 return SDValue();
5277
5278 InsertIndices.push_back(i);
5279 continue;
5280 }
5281
5282 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5283 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5284
5285 // Quit if extracted from vector of different type.
5286 if (ExtractedFromVec.getValueType() != VT)
5287 return SDValue();
5288
5289 // Quit if non-constant index.
5290 if (!isa<ConstantSDNode>(ExtIdx))
5291 return SDValue();
5292
5293 if (VecIn1.getNode() == 0)
5294 VecIn1 = ExtractedFromVec;
5295 else if (VecIn1 != ExtractedFromVec) {
5296 if (VecIn2.getNode() == 0)
5297 VecIn2 = ExtractedFromVec;
5298 else if (VecIn2 != ExtractedFromVec)
5299 // Quit if more than 2 vectors to shuffle
5300 return SDValue();
5301 }
5302
5303 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5304
5305 if (ExtractedFromVec == VecIn1)
5306 Mask[i] = Idx;
5307 else if (ExtractedFromVec == VecIn2)
5308 Mask[i] = Idx + NumElems;
5309 }
5310
5311 if (VecIn1.getNode() == 0)
5312 return SDValue();
5313
5314 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5315 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5316 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5317 unsigned Idx = InsertIndices[i];
5318 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5319 DAG.getIntPtrConstant(Idx));
5320 }
5321
5322 return NV;
5323}
5324
5325SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005326X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005327 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005328
Craig Topper45e1c752013-01-20 00:38:18 +00005329 MVT VT = Op.getValueType().getSimpleVT();
5330 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005331 unsigned NumElems = Op.getNumOperands();
5332
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005333 // Vectors containing all zeros can be matched by pxor and xorps later
5334 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5335 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5336 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005337 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005338 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005340 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005341 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005343 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005344 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5345 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005346 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005347 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005348 return Op;
5349
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005350 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005351 }
5352
Nadav Rotem154819d2012-04-09 07:45:58 +00005353 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005354 if (Broadcast.getNode())
5355 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005356
Owen Andersone50ed302009-08-10 22:56:29 +00005357 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359 unsigned NumZero = 0;
5360 unsigned NumNonZero = 0;
5361 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005362 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005365 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005366 if (Elt.getOpcode() == ISD::UNDEF)
5367 continue;
5368 Values.insert(Elt);
5369 if (Elt.getOpcode() != ISD::Constant &&
5370 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005371 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005372 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005373 NumZero++;
5374 else {
5375 NonZeros |= (1 << i);
5376 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 }
5378 }
5379
Chris Lattner97a2a562010-08-26 05:24:29 +00005380 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5381 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005382 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383
Chris Lattner67f453a2008-03-09 05:42:06 +00005384 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005385 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005387 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005388
Chris Lattner62098042008-03-09 01:05:04 +00005389 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5390 // the value are obviously zero, truncate the value to i32 and do the
5391 // insertion that way. Only do this if the value is non-constant or if the
5392 // value is a constant being inserted into element 0. It is cheaper to do
5393 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005395 (!IsAllConstants || Idx == 0)) {
5396 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005397 // Handle SSE only.
5398 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5399 EVT VecVT = MVT::v4i32;
5400 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Chris Lattner62098042008-03-09 01:05:04 +00005402 // Truncate the value (which may itself be a constant) to i32, and
5403 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005405 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005406 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Chris Lattner62098042008-03-09 01:05:04 +00005408 // Now we have our 32-bit value zero extended in the low element of
5409 // a vector. If Idx != 0, swizzle it into place.
5410 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 SmallVector<int, 4> Mask;
5412 Mask.push_back(Idx);
5413 for (unsigned i = 1; i != VecElts; ++i)
5414 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005415 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005417 }
Craig Topper07a27622012-01-22 03:07:48 +00005418 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005419 }
5420 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Chris Lattner19f79692008-03-08 22:59:52 +00005422 // If we have a constant or non-constant insertion into the low element of
5423 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5424 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005425 // depending on what the source datatype is.
5426 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005427 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005428 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005429
5430 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005432 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005433 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005434 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5435 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005436 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005437 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005438 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5439 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005440 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005441 }
5442
5443 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005445 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005446 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005447 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005448 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005449 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005450 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005451 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005452 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005453 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005454 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005455 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005456
5457 // Is it a vector logical left shift?
5458 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005459 X86::isZeroNode(Op.getOperand(0)) &&
5460 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005461 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005462 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005463 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005464 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005465 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005466 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005468 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005469 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470
Chris Lattner19f79692008-03-08 22:59:52 +00005471 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5472 // is a non-constant being inserted into an element other than the low one,
5473 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5474 // movd/movss) to move this into the low element, then shuffle it into
5475 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005477 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Evan Cheng0db9fe62006-04-25 20:13:52 +00005479 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005480 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005481 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005482 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005483 MaskVec.push_back(i == Idx ? 0 : 1);
5484 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005485 }
5486 }
5487
Chris Lattner67f453a2008-03-09 05:42:06 +00005488 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005489 if (Values.size() == 1) {
5490 if (EVTBits == 32) {
5491 // Instead of a shuffle like this:
5492 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5493 // Check if it's possible to issue this instead.
5494 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5495 unsigned Idx = CountTrailingZeros_32(NonZeros);
5496 SDValue Item = Op.getOperand(Idx);
5497 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5498 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5499 }
Dan Gohman475871a2008-07-27 21:46:04 +00005500 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Dan Gohmana3941172007-07-24 22:55:08 +00005503 // A vector full of immediates; various special cases are already
5504 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005505 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005506 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005507
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005508 // For AVX-length vectors, build the individual 128-bit pieces and use
5509 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005510 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005511 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005512 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005513 V.push_back(Op.getOperand(i));
5514
5515 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5516
5517 // Build both the lower and upper subvector.
5518 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5519 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5520 NumElems/2);
5521
5522 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005523 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005524 }
5525
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005526 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005527 if (EVTBits == 64) {
5528 if (NumNonZero == 1) {
5529 // One half is zero or undef.
5530 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005531 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005532 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005533 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005534 }
Dan Gohman475871a2008-07-27 21:46:04 +00005535 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005536 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537
5538 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005539 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005540 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005541 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005542 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005543 }
5544
Bill Wendling826f36f2007-03-28 00:57:11 +00005545 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005546 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005547 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005548 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549 }
5550
5551 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005552 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553 if (NumElems == 4 && NumZero > 0) {
5554 for (unsigned i = 0; i < 4; ++i) {
5555 bool isZero = !(NonZeros & (1 << i));
5556 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005557 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558 else
Dale Johannesenace16102009-02-03 19:33:06 +00005559 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005560 }
5561
5562 for (unsigned i = 0; i < 2; ++i) {
5563 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5564 default: break;
5565 case 0:
5566 V[i] = V[i*2]; // Must be a zero vector.
5567 break;
5568 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005569 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005570 break;
5571 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005572 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005573 break;
5574 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005575 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005576 break;
5577 }
5578 }
5579
Benjamin Kramer9c683542012-01-30 15:16:21 +00005580 bool Reverse1 = (NonZeros & 0x3) == 2;
5581 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5582 int MaskVec[] = {
5583 Reverse1 ? 1 : 0,
5584 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005585 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5586 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005587 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005588 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005589 }
5590
Craig Topper7a9a28b2012-08-12 02:23:29 +00005591 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005592 // Check for a build vector of consecutive loads.
5593 for (unsigned i = 0; i < NumElems; ++i)
5594 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005595
Nate Begemanfdea31a2010-03-24 20:49:50 +00005596 // Check for elements which are consecutive loads.
5597 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5598 if (LD.getNode())
5599 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005600
Michael Liaofacace82012-10-19 17:15:18 +00005601 // Check for a build vector from mostly shuffle plus few inserting.
5602 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5603 if (Sh.getNode())
5604 return Sh;
5605
Michael J. Spencerec38de22010-10-10 22:04:20 +00005606 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005607 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005608 SDValue Result;
5609 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5610 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5611 else
5612 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005613
Chris Lattner24faf612010-08-28 17:59:08 +00005614 for (unsigned i = 1; i < NumElems; ++i) {
5615 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5616 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005617 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005618 }
5619 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005621
Chris Lattner6e80e442010-08-28 17:15:43 +00005622 // Otherwise, expand into a number of unpckl*, start by extending each of
5623 // our (non-undef) elements to the full vector width with the element in the
5624 // bottom slot of the vector (which generates no code for SSE).
5625 for (unsigned i = 0; i < NumElems; ++i) {
5626 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5627 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5628 else
5629 V[i] = DAG.getUNDEF(VT);
5630 }
5631
5632 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5634 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5635 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005636 unsigned EltStride = NumElems >> 1;
5637 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005638 for (unsigned i = 0; i < EltStride; ++i) {
5639 // If V[i+EltStride] is undef and this is the first round of mixing,
5640 // then it is safe to just drop this shuffle: V[i] is already in the
5641 // right place, the one element (since it's the first round) being
5642 // inserted as undef can be dropped. This isn't safe for successive
5643 // rounds because they will permute elements within both vectors.
5644 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5645 EltStride == NumElems/2)
5646 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005647
Chris Lattner6e80e442010-08-28 17:15:43 +00005648 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005649 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005650 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 }
5652 return V[0];
5653 }
Dan Gohman475871a2008-07-27 21:46:04 +00005654 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655}
5656
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005657// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5658// to create 256-bit vectors from two other 128-bit ones.
5659static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5660 DebugLoc dl = Op.getDebugLoc();
Craig Topper45e1c752013-01-20 00:38:18 +00005661 MVT ResVT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005662
Craig Topper7a9a28b2012-08-12 02:23:29 +00005663 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005664
5665 SDValue V1 = Op.getOperand(0);
5666 SDValue V2 = Op.getOperand(1);
5667 unsigned NumElems = ResVT.getVectorNumElements();
5668
Craig Topper4c7972d2012-04-22 18:15:59 +00005669 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005670}
5671
Craig Topper55b24052012-09-11 06:15:32 +00005672static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005673 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005674
5675 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5676 // from two other 128-bit ones.
5677 return LowerAVXCONCAT_VECTORS(Op, DAG);
5678}
5679
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005680// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005681static SDValue
5682LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5683 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005684 SDValue V1 = SVOp->getOperand(0);
5685 SDValue V2 = SVOp->getOperand(1);
5686 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper657a99c2013-01-19 23:36:09 +00005687 MVT VT = SVOp->getValueType(0).getSimpleVT();
5688 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00005689 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005690
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005691 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
5692 return SDValue();
5693 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005694 return SDValue();
5695
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005696 // Check the mask for BLEND and build the value.
5697 unsigned MaskValue = 0;
5698 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00005699 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005700 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00005701
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005702 // Blend for v16i16 should be symetric for the both lanes.
5703 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00005704
Craig Topper9b33ef72013-01-21 06:57:59 +00005705 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005706 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005707 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005708
Craig Topper04f74a12013-01-21 07:25:16 +00005709 if ((EltIdx < 0 || EltIdx == (int)i) &&
5710 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005711 continue;
5712
Craig Topper9b33ef72013-01-21 06:57:59 +00005713 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00005714 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005715 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
5716 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00005717 else
Craig Topper1842ba02012-04-23 06:38:28 +00005718 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005719 }
5720
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005721 // Convert i32 vectors to floating point if it is not AVX2.
5722 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005723 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005724 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005725 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
5726 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005727 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
5728 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
5729 }
Craig Topper9b33ef72013-01-21 06:57:59 +00005730
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005731 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
5732 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00005733 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005734}
5735
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736// v8i16 shuffles - Prefer shuffles in the following order:
5737// 1. [all] pshuflw, pshufhw, optional move
5738// 2. [ssse3] 1 x pshufb
5739// 3. [ssse3] 2 x pshufb + 1 x por
5740// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005741static SDValue
5742LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5743 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005744 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 SDValue V1 = SVOp->getOperand(0);
5746 SDValue V2 = SVOp->getOperand(1);
5747 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005749
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 // Determine if more than 1 of the words in each of the low and high quadwords
5751 // of the result come from the same quadword of one of the two inputs. Undef
5752 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005753 unsigned LoQuad[] = { 0, 0, 0, 0 };
5754 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005755 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005757 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005758 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 MaskVals.push_back(EltIdx);
5760 if (EltIdx < 0) {
5761 ++Quad[0];
5762 ++Quad[1];
5763 ++Quad[2];
5764 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005765 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 }
5767 ++Quad[EltIdx / 4];
5768 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005769 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005770
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005772 unsigned MaxQuad = 1;
5773 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 if (LoQuad[i] > MaxQuad) {
5775 BestLoQuad = i;
5776 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005777 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005778 }
5779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005781 MaxQuad = 1;
5782 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 if (HiQuad[i] > MaxQuad) {
5784 BestHiQuad = i;
5785 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005786 }
5787 }
5788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005790 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // single pshufb instruction is necessary. If There are more than 2 input
5792 // quads, disable the next transformation since it does not help SSSE3.
5793 bool V1Used = InputQuads[0] || InputQuads[1];
5794 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005795 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005797 BestLoQuad = InputQuads[0] ? 0 : 1;
5798 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 }
5800 if (InputQuads.count() > 2) {
5801 BestLoQuad = -1;
5802 BestHiQuad = -1;
5803 }
5804 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5807 // the shuffle mask. If a quad is scored as -1, that means that it contains
5808 // words from all 4 input quadwords.
5809 SDValue NewV;
5810 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005811 int MaskV[] = {
5812 BestLoQuad < 0 ? 0 : BestLoQuad,
5813 BestHiQuad < 0 ? 1 : BestHiQuad
5814 };
Eric Christopherfd179292009-08-27 18:07:15 +00005815 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005816 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5817 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5818 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5821 // source words for the shuffle, to aid later transformations.
5822 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005823 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005824 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005826 if (idx != (int)i)
5827 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005829 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 AllWordsInNewV = false;
5831 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005832 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005833
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5835 if (AllWordsInNewV) {
5836 for (int i = 0; i != 8; ++i) {
5837 int idx = MaskVals[i];
5838 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005839 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005840 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 if ((idx != i) && idx < 4)
5842 pshufhw = false;
5843 if ((idx != i) && idx > 3)
5844 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005845 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 V1 = NewV;
5847 V2Used = false;
5848 BestLoQuad = 0;
5849 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005850 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005851
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5853 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005854 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005855 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5856 unsigned TargetMask = 0;
5857 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005859 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5860 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5861 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005862 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005863 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005864 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005865 }
Eric Christopherfd179292009-08-27 18:07:15 +00005866
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00005867 // Promote splats to a larger type which usually leads to more efficient code.
5868 // FIXME: Is this true if pshufb is available?
5869 if (SVOp->isSplat())
5870 return PromoteSplat(SVOp, DAG);
5871
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 // If we have SSSE3, and all words of the result are from 1 input vector,
5873 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5874 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005875 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005877
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005879 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 // mask, and elements that come from V1 in the V2 mask, so that the two
5881 // results can be OR'd together.
5882 bool TwoInputs = V1Used && V2Used;
5883 for (unsigned i = 0; i != 8; ++i) {
5884 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005885 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5886 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00005887 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00005888 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005890 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005891 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005892 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005895 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005896
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 // Calculate the shuffle mask for the second input, shuffle it, and
5898 // OR it with the first shuffled input.
5899 pshufbMask.clear();
5900 for (unsigned i = 0; i != 8; ++i) {
5901 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005902 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5903 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5904 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5905 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005906 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005907 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005908 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005909 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 MVT::v16i8, &pshufbMask[0], 16));
5911 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005912 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005913 }
5914
5915 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5916 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005917 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005918 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005919 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005920 for (int i = 0; i != 4; ++i) {
5921 int idx = MaskVals[i];
5922 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005923 InOrder.set(i);
5924 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005925 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 }
5928 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005930 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005931
Craig Topperdd637ae2012-02-19 05:41:45 +00005932 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5933 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005934 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005935 NewV.getOperand(0),
5936 getShufflePSHUFLWImmediate(SVOp), DAG);
5937 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005938 }
Eric Christopherfd179292009-08-27 18:07:15 +00005939
Nate Begemanb9a47b82009-02-23 08:49:38 +00005940 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5941 // and update MaskVals with the new element order.
5942 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005943 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005944 for (unsigned i = 4; i != 8; ++i) {
5945 int idx = MaskVals[i];
5946 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005947 InOrder.set(i);
5948 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005949 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005950 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005951 }
5952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005954 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005955
Craig Topperdd637ae2012-02-19 05:41:45 +00005956 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5957 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005958 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005959 NewV.getOperand(0),
5960 getShufflePSHUFHWImmediate(SVOp), DAG);
5961 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005962 }
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Nate Begemanb9a47b82009-02-23 08:49:38 +00005964 // In case BestHi & BestLo were both -1, which means each quadword has a word
5965 // from each of the four input quadwords, calculate the InOrder bitvector now
5966 // before falling through to the insert/extract cleanup.
5967 if (BestLoQuad == -1 && BestHiQuad == -1) {
5968 NewV = V1;
5969 for (int i = 0; i != 8; ++i)
5970 if (MaskVals[i] < 0 || MaskVals[i] == i)
5971 InOrder.set(i);
5972 }
Eric Christopherfd179292009-08-27 18:07:15 +00005973
Nate Begemanb9a47b82009-02-23 08:49:38 +00005974 // The other elements are put in the right place using pextrw and pinsrw.
5975 for (unsigned i = 0; i != 8; ++i) {
5976 if (InOrder[i])
5977 continue;
5978 int EltIdx = MaskVals[i];
5979 if (EltIdx < 0)
5980 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005981 SDValue ExtOp = (EltIdx < 8) ?
5982 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5983 DAG.getIntPtrConstant(EltIdx)) :
5984 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005985 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005987 DAG.getIntPtrConstant(i));
5988 }
5989 return NewV;
5990}
5991
5992// v16i8 shuffles - Prefer shuffles in the following order:
5993// 1. [ssse3] 1 x pshufb
5994// 2. [ssse3] 2 x pshufb + 1 x por
5995// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5996static
Nate Begeman9008ca62009-04-27 18:41:29 +00005997SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005998 SelectionDAG &DAG,
5999 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006000 SDValue V1 = SVOp->getOperand(0);
6001 SDValue V2 = SVOp->getOperand(1);
6002 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006003 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006004
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006005 // Promote splats to a larger type which usually leads to more efficient code.
6006 // FIXME: Is this true if pshufb is available?
6007 if (SVOp->isSplat())
6008 return PromoteSplat(SVOp, DAG);
6009
Nate Begemanb9a47b82009-02-23 08:49:38 +00006010 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006011 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006012 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006013
Nate Begemanb9a47b82009-02-23 08:49:38 +00006014 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00006015 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006016 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006017
Nate Begemanb9a47b82009-02-23 08:49:38 +00006018 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006019 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006020 //
6021 // Otherwise, we have elements from both input vectors, and must zero out
6022 // elements that come from V2 in the first mask, and V1 in the second mask
6023 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006024 for (unsigned i = 0; i != 16; ++i) {
6025 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006026 if (EltIdx < 0 || EltIdx >= 16)
6027 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006028 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006029 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006031 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006032 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006033
6034 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6035 // the 2nd operand if it's undefined or zero.
6036 if (V2.getOpcode() == ISD::UNDEF ||
6037 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006038 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006039
Nate Begemanb9a47b82009-02-23 08:49:38 +00006040 // Calculate the shuffle mask for the second input, shuffle it, and
6041 // OR it with the first shuffled input.
6042 pshufbMask.clear();
6043 for (unsigned i = 0; i != 16; ++i) {
6044 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006045 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006046 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006047 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006048 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006049 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 MVT::v16i8, &pshufbMask[0], 16));
6051 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006052 }
Eric Christopherfd179292009-08-27 18:07:15 +00006053
Nate Begemanb9a47b82009-02-23 08:49:38 +00006054 // No SSSE3 - Calculate in place words and then fix all out of place words
6055 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6056 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006057 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6058 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006059 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006060 for (int i = 0; i != 8; ++i) {
6061 int Elt0 = MaskVals[i*2];
6062 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006063
Nate Begemanb9a47b82009-02-23 08:49:38 +00006064 // This word of the result is all undef, skip it.
6065 if (Elt0 < 0 && Elt1 < 0)
6066 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006067
Nate Begemanb9a47b82009-02-23 08:49:38 +00006068 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006069 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006070 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006071
Nate Begemanb9a47b82009-02-23 08:49:38 +00006072 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6073 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6074 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006075
6076 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6077 // using a single extract together, load it and store it.
6078 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006079 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006080 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006081 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006082 DAG.getIntPtrConstant(i));
6083 continue;
6084 }
6085
Nate Begemanb9a47b82009-02-23 08:49:38 +00006086 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006087 // source byte is not also odd, shift the extracted word left 8 bits
6088 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006089 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006091 DAG.getIntPtrConstant(Elt1 / 2));
6092 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006094 DAG.getConstant(8,
6095 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006096 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006097 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6098 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006099 }
6100 // If Elt0 is defined, extract it from the appropriate source. If the
6101 // source byte is not also even, shift the extracted word right 8 bits. If
6102 // Elt1 was also defined, OR the extracted values together before
6103 // inserting them in the result.
6104 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006105 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006106 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6107 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006108 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006109 DAG.getConstant(8,
6110 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006111 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006112 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6113 DAG.getConstant(0x00FF, MVT::i16));
6114 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006115 : InsElt0;
6116 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006117 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006118 DAG.getIntPtrConstant(i));
6119 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006120 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006121}
6122
Elena Demikhovsky41789462012-09-06 12:42:01 +00006123// v32i8 shuffles - Translate to VPSHUFB if possible.
6124static
6125SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006126 const X86Subtarget *Subtarget,
6127 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00006128 MVT VT = SVOp->getValueType(0).getSimpleVT();
Elena Demikhovsky41789462012-09-06 12:42:01 +00006129 SDValue V1 = SVOp->getOperand(0);
6130 SDValue V2 = SVOp->getOperand(1);
6131 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006132 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006133
6134 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006135 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6136 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006137
Michael Liao471b9172012-10-03 23:43:52 +00006138 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006139 // (1) one of input vector is undefined or zeroinitializer.
6140 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6141 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006142 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006143 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006144 return SDValue();
6145
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006146 if (V1IsAllZero && !V2IsAllZero) {
6147 CommuteVectorShuffleMask(MaskVals, 32);
6148 V1 = V2;
6149 }
6150 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006151 for (unsigned i = 0; i != 32; i++) {
6152 int EltIdx = MaskVals[i];
6153 if (EltIdx < 0 || EltIdx >= 32)
6154 EltIdx = 0x80;
6155 else {
6156 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6157 // Cross lane is not allowed.
6158 return SDValue();
6159 EltIdx &= 0xf;
6160 }
6161 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6162 }
6163 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6164 DAG.getNode(ISD::BUILD_VECTOR, dl,
6165 MVT::v32i8, &pshufbMask[0], 32));
6166}
6167
Evan Cheng7a831ce2007-12-15 03:00:47 +00006168/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006169/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006170/// done when every pair / quad of shuffle mask elements point to elements in
6171/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006172/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006173static
Nate Begeman9008ca62009-04-27 18:41:29 +00006174SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006175 SelectionDAG &DAG) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006176 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper3b2aba02013-01-20 00:43:42 +00006177 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006179 MVT NewVT;
6180 unsigned Scale;
6181 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006182 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006183 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6184 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6185 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6186 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6187 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6188 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006189 }
6190
Nate Begeman9008ca62009-04-27 18:41:29 +00006191 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006192 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006194 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 int EltIdx = SVOp->getMaskElt(i+j);
6196 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006197 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006198 if (StartIdx < 0)
6199 StartIdx = (EltIdx / Scale);
6200 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006201 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006202 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006203 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006204 }
6205
Craig Topper11ac1f82012-05-04 04:08:44 +00006206 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6207 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006208 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006209}
6210
Evan Chengd880b972008-05-09 21:53:03 +00006211/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006212///
Craig Topperf84b7502013-01-20 00:50:58 +00006213static SDValue getVZextMovL(MVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006214 SDValue SrcOp, SelectionDAG &DAG,
6215 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006217 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006218 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006219 LD = dyn_cast<LoadSDNode>(SrcOp);
6220 if (!LD) {
6221 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6222 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006223 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006224 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006225 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006226 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006227 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006228 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006230 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006231 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6232 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6233 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006234 SrcOp.getOperand(0)
6235 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006236 }
6237 }
6238 }
6239
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006240 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006241 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006242 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006243 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006244}
6245
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006246/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6247/// which could not be matched by any known target speficic shuffle
6248static SDValue
6249LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006250
6251 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6252 if (NewOp.getNode())
6253 return NewOp;
6254
Craig Topper657a99c2013-01-19 23:36:09 +00006255 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006256
Craig Topper8f35c132012-01-20 09:29:03 +00006257 unsigned NumElems = VT.getVectorNumElements();
6258 unsigned NumLaneElems = NumElems / 2;
6259
Craig Topper8f35c132012-01-20 09:29:03 +00006260 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper657a99c2013-01-19 23:36:09 +00006261 MVT EltVT = VT.getVectorElementType();
6262 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006263 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006264
Craig Topper9a2b6e12012-04-06 07:45:23 +00006265 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006266 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006267 // Build a shuffle mask for the output, discovering on the fly which
6268 // input vectors to use as shuffle operands (recorded in InputUsed).
6269 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006270 // out with UseBuildVector set.
6271 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006272 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006273 unsigned LaneStart = l * NumLaneElems;
6274 for (unsigned i = 0; i != NumLaneElems; ++i) {
6275 // The mask element. This indexes into the input.
6276 int Idx = SVOp->getMaskElt(i+LaneStart);
6277 if (Idx < 0) {
6278 // the mask element does not index into any input vector.
6279 Mask.push_back(-1);
6280 continue;
6281 }
Craig Topper8f35c132012-01-20 09:29:03 +00006282
Craig Topper9a2b6e12012-04-06 07:45:23 +00006283 // The input vector this mask element indexes into.
6284 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006285
Craig Topper9a2b6e12012-04-06 07:45:23 +00006286 // Turn the index into an offset from the start of the input vector.
6287 Idx -= Input * NumLaneElems;
6288
6289 // Find or create a shuffle vector operand to hold this input.
6290 unsigned OpNo;
6291 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6292 if (InputUsed[OpNo] == Input)
6293 // This input vector is already an operand.
6294 break;
6295 if (InputUsed[OpNo] < 0) {
6296 // Create a new operand for this input vector.
6297 InputUsed[OpNo] = Input;
6298 break;
6299 }
6300 }
6301
6302 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006303 // More than two input vectors used! Give up on trying to create a
6304 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6305 UseBuildVector = true;
6306 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006307 }
6308
6309 // Add the mask index for the new shuffle vector.
6310 Mask.push_back(Idx + OpNo * NumLaneElems);
6311 }
6312
Craig Topper8ae97ba2012-05-21 06:40:16 +00006313 if (UseBuildVector) {
6314 SmallVector<SDValue, 16> SVOps;
6315 for (unsigned i = 0; i != NumLaneElems; ++i) {
6316 // The mask element. This indexes into the input.
6317 int Idx = SVOp->getMaskElt(i+LaneStart);
6318 if (Idx < 0) {
6319 SVOps.push_back(DAG.getUNDEF(EltVT));
6320 continue;
6321 }
6322
6323 // The input vector this mask element indexes into.
6324 int Input = Idx / NumElems;
6325
6326 // Turn the index into an offset from the start of the input vector.
6327 Idx -= Input * NumElems;
6328
6329 // Extract the vector element by hand.
6330 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6331 SVOp->getOperand(Input),
6332 DAG.getIntPtrConstant(Idx)));
6333 }
6334
6335 // Construct the output using a BUILD_VECTOR.
6336 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6337 SVOps.size());
6338 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006339 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006340 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006341 } else {
6342 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006343 (InputUsed[0] % 2) * NumLaneElems,
6344 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006345 // If only one input was used, use an undefined vector for the other.
6346 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6347 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006348 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006349 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006350 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006351 }
6352
6353 Mask.clear();
6354 }
Craig Topper8f35c132012-01-20 09:29:03 +00006355
6356 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006357 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006358}
6359
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006360/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6361/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006362static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006363LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006364 SDValue V1 = SVOp->getOperand(0);
6365 SDValue V2 = SVOp->getOperand(1);
6366 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper657a99c2013-01-19 23:36:09 +00006367 MVT VT = SVOp->getValueType(0).getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00006368
Craig Topper7a9a28b2012-08-12 02:23:29 +00006369 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006370
Benjamin Kramer9c683542012-01-30 15:16:21 +00006371 std::pair<int, int> Locs[4];
6372 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006373 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006374
Evan Chengace3c172008-07-22 21:13:36 +00006375 unsigned NumHi = 0;
6376 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006377 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006378 int Idx = PermMask[i];
6379 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006380 Locs[i] = std::make_pair(-1, -1);
6381 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006382 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6383 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006384 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006385 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006386 NumLo++;
6387 } else {
6388 Locs[i] = std::make_pair(1, NumHi);
6389 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006390 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006391 NumHi++;
6392 }
6393 }
6394 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006395
Evan Chengace3c172008-07-22 21:13:36 +00006396 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006397 // If no more than two elements come from either vector. This can be
6398 // implemented with two shuffles. First shuffle gather the elements.
6399 // The second shuffle, which takes the first shuffle as both of its
6400 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006401 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006402
Benjamin Kramer9c683542012-01-30 15:16:21 +00006403 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006404
Benjamin Kramer9c683542012-01-30 15:16:21 +00006405 for (unsigned i = 0; i != 4; ++i)
6406 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006407 unsigned Idx = (i < 2) ? 0 : 4;
6408 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006409 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006410 }
Evan Chengace3c172008-07-22 21:13:36 +00006411
Nate Begeman9008ca62009-04-27 18:41:29 +00006412 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006413 }
6414
6415 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006416 // Otherwise, we must have three elements from one vector, call it X, and
6417 // one element from the other, call it Y. First, use a shufps to build an
6418 // intermediate vector with the one element from Y and the element from X
6419 // that will be in the same half in the final destination (the indexes don't
6420 // matter). Then, use a shufps to build the final vector, taking the half
6421 // containing the element from Y from the intermediate, and the other half
6422 // from X.
6423 if (NumHi == 3) {
6424 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006425 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006426 std::swap(V1, V2);
6427 }
6428
6429 // Find the element from V2.
6430 unsigned HiIndex;
6431 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006432 int Val = PermMask[HiIndex];
6433 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006434 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006435 if (Val >= 4)
6436 break;
6437 }
6438
Nate Begeman9008ca62009-04-27 18:41:29 +00006439 Mask1[0] = PermMask[HiIndex];
6440 Mask1[1] = -1;
6441 Mask1[2] = PermMask[HiIndex^1];
6442 Mask1[3] = -1;
6443 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006444
6445 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006446 Mask1[0] = PermMask[0];
6447 Mask1[1] = PermMask[1];
6448 Mask1[2] = HiIndex & 1 ? 6 : 4;
6449 Mask1[3] = HiIndex & 1 ? 4 : 6;
6450 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006451 }
Craig Topper69947b92012-04-23 06:57:04 +00006452
6453 Mask1[0] = HiIndex & 1 ? 2 : 0;
6454 Mask1[1] = HiIndex & 1 ? 0 : 2;
6455 Mask1[2] = PermMask[2];
6456 Mask1[3] = PermMask[3];
6457 if (Mask1[2] >= 0)
6458 Mask1[2] += 4;
6459 if (Mask1[3] >= 0)
6460 Mask1[3] += 4;
6461 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006462 }
6463
6464 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006465 int LoMask[] = { -1, -1, -1, -1 };
6466 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006467
Benjamin Kramer9c683542012-01-30 15:16:21 +00006468 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006469 unsigned MaskIdx = 0;
6470 unsigned LoIdx = 0;
6471 unsigned HiIdx = 2;
6472 for (unsigned i = 0; i != 4; ++i) {
6473 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006474 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006475 MaskIdx = 1;
6476 LoIdx = 0;
6477 HiIdx = 2;
6478 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006479 int Idx = PermMask[i];
6480 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006481 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006482 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006483 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006484 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006485 LoIdx++;
6486 } else {
6487 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006488 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006489 HiIdx++;
6490 }
6491 }
6492
Nate Begeman9008ca62009-04-27 18:41:29 +00006493 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6494 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006495 int MaskOps[] = { -1, -1, -1, -1 };
6496 for (unsigned i = 0; i != 4; ++i)
6497 if (Locs[i].first != -1)
6498 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006499 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006500}
6501
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006502static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006503 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006504 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006505
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006506 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6507 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006508 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6509 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6510 // BUILD_VECTOR (load), undef
6511 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006512
6513 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006514}
6515
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006516static
Evan Cheng835580f2010-10-07 20:50:20 +00006517SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6518 EVT VT = Op.getValueType();
6519
6520 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006521 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6522 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006523 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6524 V1, DAG));
6525}
6526
6527static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006528SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006529 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006530 SDValue V1 = Op.getOperand(0);
6531 SDValue V2 = Op.getOperand(1);
6532 EVT VT = Op.getValueType();
6533
6534 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6535
Craig Topper1accb7e2012-01-10 06:54:16 +00006536 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006537 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6538
Evan Cheng0899f5c2011-08-31 02:05:24 +00006539 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6540 return DAG.getNode(ISD::BITCAST, dl, VT,
6541 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6542 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6543 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006544}
6545
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006546static
6547SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6548 SDValue V1 = Op.getOperand(0);
6549 SDValue V2 = Op.getOperand(1);
6550 EVT VT = Op.getValueType();
6551
6552 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6553 "unsupported shuffle type");
6554
6555 if (V2.getOpcode() == ISD::UNDEF)
6556 V2 = V1;
6557
6558 // v4i32 or v4f32
6559 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6560}
6561
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006562static
Craig Topper1accb7e2012-01-10 06:54:16 +00006563SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006564 SDValue V1 = Op.getOperand(0);
6565 SDValue V2 = Op.getOperand(1);
6566 EVT VT = Op.getValueType();
6567 unsigned NumElems = VT.getVectorNumElements();
6568
6569 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6570 // operand of these instructions is only memory, so check if there's a
6571 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6572 // same masks.
6573 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006574
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006575 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006576 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006577 CanFoldLoad = true;
6578
6579 // When V1 is a load, it can be folded later into a store in isel, example:
6580 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6581 // turns into:
6582 // (MOVLPSmr addr:$src1, VR128:$src2)
6583 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006584 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006585 CanFoldLoad = true;
6586
Dan Gohman65fd6562011-11-03 21:49:52 +00006587 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006588 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006589 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006590 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6591
6592 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006593 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006594 if (SVOp->getMaskElt(1) != -1)
6595 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006596 }
6597
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006598 // movl and movlp will both match v2i64, but v2i64 is never matched by
6599 // movl earlier because we make it strict to avoid messing with the movlp load
6600 // folding logic (see the code above getMOVLP call). Match it here then,
6601 // this is horrible, but will stay like this until we move all shuffle
6602 // matching to x86 specific nodes. Note that for the 1st condition all
6603 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006604 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006605 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6606 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006607 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006608 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006609 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006610 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006611
6612 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6613
6614 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006615 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006616 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006617}
6618
Michael Liaod9d09602012-10-23 17:34:00 +00006619// Reduce a vector shuffle to zext.
6620SDValue
Craig Topper00a312c2013-01-19 23:14:09 +00006621X86TargetLowering::LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
Michael Liaod9d09602012-10-23 17:34:00 +00006622 // PMOVZX is only available from SSE41.
6623 if (!Subtarget->hasSSE41())
6624 return SDValue();
6625
6626 EVT VT = Op.getValueType();
6627
6628 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006629 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00006630 return SDValue();
6631
6632 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6633 DebugLoc DL = Op.getDebugLoc();
6634 SDValue V1 = Op.getOperand(0);
6635 SDValue V2 = Op.getOperand(1);
6636 unsigned NumElems = VT.getVectorNumElements();
6637
6638 // Extending is an unary operation and the element type of the source vector
6639 // won't be equal to or larger than i64.
6640 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
6641 VT.getVectorElementType() == MVT::i64)
6642 return SDValue();
6643
6644 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
6645 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00006646 while ((1U << Shift) < NumElems) {
6647 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00006648 break;
6649 Shift += 1;
6650 // The maximal ratio is 8, i.e. from i8 to i64.
6651 if (Shift > 3)
6652 return SDValue();
6653 }
6654
6655 // Check the shuffle mask.
6656 unsigned Mask = (1U << Shift) - 1;
6657 for (unsigned i = 0; i != NumElems; ++i) {
6658 int EltIdx = SVOp->getMaskElt(i);
6659 if ((i & Mask) != 0 && EltIdx != -1)
6660 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00006661 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00006662 return SDValue();
6663 }
6664
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006665 LLVMContext *Context = DAG.getContext();
Michael Liaod9d09602012-10-23 17:34:00 +00006666 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006667 EVT NeVT = EVT::getIntegerVT(*Context, NBits);
6668 EVT NVT = EVT::getVectorVT(*Context, NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00006669
6670 if (!isTypeLegal(NVT))
6671 return SDValue();
6672
6673 // Simplify the operand as it's prepared to be fed into shuffle.
6674 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
6675 if (V1.getOpcode() == ISD::BITCAST &&
6676 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
6677 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
6678 V1.getOperand(0)
6679 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
6680 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
6681 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00006682 ConstantSDNode *CIdx =
6683 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00006684 // If it's foldable, i.e. normal load with single use, we will let code
6685 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00006686 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006687 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
6688 if (V.getValueSizeInBits() > V1.getValueSizeInBits()) {
6689 // The "ext_vec_elt" node is wider than the result node.
6690 // In this case we should extract subvector from V.
6691 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
6692 unsigned Ratio = V.getValueSizeInBits() / V1.getValueSizeInBits();
6693 EVT FullVT = V.getValueType();
6694 EVT SubVecVT = EVT::getVectorVT(*Context,
6695 FullVT.getVectorElementType(),
6696 FullVT.getVectorNumElements()/Ratio);
6697 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
6698 DAG.getIntPtrConstant(0));
6699 }
Michael Liaod9d09602012-10-23 17:34:00 +00006700 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006701 }
Michael Liaod9d09602012-10-23 17:34:00 +00006702 }
6703
6704 return DAG.getNode(ISD::BITCAST, DL, VT,
6705 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
6706}
6707
Nadav Rotem154819d2012-04-09 07:45:58 +00006708SDValue
6709X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper657a99c2013-01-19 23:36:09 +00006711 MVT VT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006712 DebugLoc dl = Op.getDebugLoc();
6713 SDValue V1 = Op.getOperand(0);
6714 SDValue V2 = Op.getOperand(1);
6715
6716 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006717 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006718
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006719 // Handle splat operations
6720 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006721 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006722 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006723 if (Broadcast.getNode())
6724 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006725 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006726
Michael Liaod9d09602012-10-23 17:34:00 +00006727 // Check integer expanding shuffles.
Craig Topper00a312c2013-01-19 23:14:09 +00006728 SDValue NewOp = LowerVectorIntExtend(Op, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00006729 if (NewOp.getNode())
6730 return NewOp;
6731
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006732 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6733 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006734 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6735 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006736 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006737 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006738 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006739 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006740 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006741 // FIXME: Figure out a cleaner way to do this.
6742 // Try to make use of movq to zero out the top part.
6743 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006744 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006745 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00006746 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00006747 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6748 NewVT, true, false))
6749 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006750 DAG, Subtarget, dl);
6751 }
6752 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006753 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006754 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00006755 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00006756 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6757 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6758 DAG, Subtarget, dl);
6759 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006760 }
6761 }
6762 return SDValue();
6763}
6764
Dan Gohman475871a2008-07-27 21:46:04 +00006765SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006766X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006767 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006768 SDValue V1 = Op.getOperand(0);
6769 SDValue V2 = Op.getOperand(1);
Craig Topper657a99c2013-01-19 23:36:09 +00006770 MVT VT = Op.getValueType().getSimpleVT();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006771 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006772 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006773 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006775 bool V1IsSplat = false;
6776 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006777 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006778 bool HasFp256 = Subtarget->hasFp256();
6779 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006780 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00006781 bool OptForSize = MF.getFunction()->getAttributes().
6782 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783
Craig Topper3426a3e2011-11-14 06:46:21 +00006784 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006785
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006786 if (V1IsUndef && V2IsUndef)
6787 return DAG.getUNDEF(VT);
6788
6789 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006790
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006791 // Vector shuffle lowering takes 3 steps:
6792 //
6793 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6794 // narrowing and commutation of operands should be handled.
6795 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6796 // shuffle nodes.
6797 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6798 // so the shuffle can be broken into other shuffles and the legalizer can
6799 // try the lowering again.
6800 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006801 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006802 // be matched during isel, all of them must be converted to a target specific
6803 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006804
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006805 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6806 // narrowing and commutation of operands should be handled. The actual code
6807 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006808 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006809 if (NewOp.getNode())
6810 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006811
Craig Topper5aaffa82012-02-19 02:53:47 +00006812 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6813
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006814 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6815 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006816 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006817 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006818 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006819 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006820
Craig Topperdd637ae2012-02-19 05:41:45 +00006821 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00006822 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006823 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006824
Craig Topperdd637ae2012-02-19 05:41:45 +00006825 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006826 return getMOVHighToLow(Op, dl, DAG);
6827
6828 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006829 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006830 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006831 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006832
Craig Topper5aaffa82012-02-19 02:53:47 +00006833 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006834 // The actual implementation will match the mask in the if above and then
6835 // during isel it can match several different instructions, not only pshufd
6836 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006837 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6838 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006839
Craig Topper5aaffa82012-02-19 02:53:47 +00006840 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006841
Craig Topper1accb7e2012-01-10 06:54:16 +00006842 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006843 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6844
Nadav Roteme4ccfef2012-12-07 19:01:13 +00006845 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
6846 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
6847 DAG);
6848
Craig Topperb3982da2011-12-31 23:50:21 +00006849 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006850 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006851 }
Eric Christopherfd179292009-08-27 18:07:15 +00006852
Evan Chengf26ffe92008-05-29 08:22:04 +00006853 // Check if this can be converted into a logical shift.
6854 bool isLeft = false;
6855 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006856 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006857 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006858 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006859 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006860 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00006861 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006863 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006864 }
Eric Christopherfd179292009-08-27 18:07:15 +00006865
Craig Topper5aaffa82012-02-19 02:53:47 +00006866 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006867 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006868 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006869 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006870 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006871 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6872
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006873 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006874 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6875 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006876 }
Eric Christopherfd179292009-08-27 18:07:15 +00006877
Nate Begeman9008ca62009-04-27 18:41:29 +00006878 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006879 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00006880 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006881
Craig Topperdd637ae2012-02-19 05:41:45 +00006882 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006883 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006884
Craig Topperdd637ae2012-02-19 05:41:45 +00006885 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006886 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006887
Craig Topperdd637ae2012-02-19 05:41:45 +00006888 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006889 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006890
Craig Topperdd637ae2012-02-19 05:41:45 +00006891 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006892 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893
Craig Topperdd637ae2012-02-19 05:41:45 +00006894 if (ShouldXformToMOVHLPS(M, VT) ||
6895 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006896 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897
Evan Chengf26ffe92008-05-29 08:22:04 +00006898 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006899 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00006900 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006901 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006902 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006903 }
Eric Christopherfd179292009-08-27 18:07:15 +00006904
Evan Cheng9eca5e82006-10-25 21:49:50 +00006905 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006906 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6907 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006908 V1IsSplat = isSplatVector(V1.getNode());
6909 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006910
Chris Lattner8a594482007-11-25 00:24:49 +00006911 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006912 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6913 CommuteVectorShuffleMask(M, NumElems);
6914 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006915 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006916 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006917 }
6918
Craig Topperbeabc6c2011-12-05 06:56:46 +00006919 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006920 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006921 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006922 return V1;
6923 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6924 // the instruction selector will not match, so get a canonical MOVL with
6925 // swapped operands to undo the commute.
6926 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006927 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006929 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006930 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006931
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006932 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006933 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006934
Evan Cheng9bbbb982006-10-25 20:48:19 +00006935 if (V2IsSplat) {
6936 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006937 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006938 // new vector_shuffle with the corrected mask.p
6939 SmallVector<int, 8> NewMask(M.begin(), M.end());
6940 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006941 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006942 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006943 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006944 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945 }
6946
Evan Cheng9eca5e82006-10-25 21:49:50 +00006947 if (Commuted) {
6948 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006949 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006950 CommuteVectorShuffleMask(M, NumElems);
6951 std::swap(V1, V2);
6952 std::swap(V1IsSplat, V2IsSplat);
6953 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006954
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006955 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006956 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006957
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006958 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006959 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006960 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006961
Nate Begeman9008ca62009-04-27 18:41:29 +00006962 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006963 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006964 return CommuteVectorShuffle(SVOp, DAG);
6965
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006966 // The checks below are all present in isShuffleMaskLegal, but they are
6967 // inlined here right now to enable us to directly emit target specific
6968 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006969
Craig Topper0e2037b2012-01-20 05:53:00 +00006970 if (isPALIGNRMask(M, VT, Subtarget))
Craig Topper4aee1bb2013-01-28 06:48:25 +00006971 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006972 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006973 DAG);
6974
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006975 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6976 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006977 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006978 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006979 }
6980
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006981 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006982 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006983 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006984 DAG);
6985
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006986 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006987 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006988 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006989 DAG);
6990
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006991 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00006992 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006993 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006994
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006995 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006996 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006997 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006998 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006999
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007000 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007001 // Generate target specific nodes for 128 or 256-bit shuffles only
7002 // supported in the AVX instruction set.
7003 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007004
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007005 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007006 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007007 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7008
Craig Topper70b883b2011-11-28 10:14:51 +00007009 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007010 if (isVPERMILPMask(M, VT, HasFp256)) {
7011 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007012 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007013 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007014 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007015 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007016 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007017
Craig Topper70b883b2011-11-28 10:14:51 +00007018 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007019 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007020 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007021 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007022
Craig Topper1842ba02012-04-23 06:38:28 +00007023 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007024 if (BlendOp.getNode())
7025 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007026
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007027 if (V2IsUndef && HasInt256 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00007028 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007029 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00007030 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007031 }
Craig Topper92040742012-04-16 06:43:40 +00007032 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
7033 &permclMask[0], 8);
7034 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00007035 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00007036 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007037 }
Craig Topper095c5282012-04-15 23:48:57 +00007038
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007039 if (V2IsUndef && HasInt256 && (VT == MVT::v4i64 || VT == MVT::v4f64))
Craig Topper8325c112012-04-16 00:41:45 +00007040 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007041 getShuffleCLImmediate(SVOp), DAG);
7042
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007043 //===--------------------------------------------------------------------===//
7044 // Since no target specific shuffle was selected for this generic one,
7045 // lower it into other known shuffles. FIXME: this isn't true yet, but
7046 // this is the plan.
7047 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007048
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007049 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7050 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007051 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007052 if (NewOp.getNode())
7053 return NewOp;
7054 }
7055
7056 if (VT == MVT::v16i8) {
7057 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7058 if (NewOp.getNode())
7059 return NewOp;
7060 }
7061
Elena Demikhovsky41789462012-09-06 12:42:01 +00007062 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007063 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007064 if (NewOp.getNode())
7065 return NewOp;
7066 }
7067
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007068 // Handle all 128-bit wide vectors with 4 elements, and match them with
7069 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007070 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007071 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7072
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007073 // Handle general 256-bit shuffles
7074 if (VT.is256BitVector())
7075 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7076
Dan Gohman475871a2008-07-27 21:46:04 +00007077 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007078}
7079
Craig Topperf84b7502013-01-20 00:50:58 +00007080static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007081 MVT VT = Op.getValueType().getSimpleVT();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007082 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007083
Craig Topper45e1c752013-01-20 00:38:18 +00007084 if (!Op.getOperand(0).getValueType().getSimpleVT().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007085 return SDValue();
7086
Duncan Sands83ec4b62008-06-06 12:08:01 +00007087 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007089 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007091 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007092 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007093 }
7094
7095 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007096 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7097 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7098 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007099 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7100 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007101 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007103 Op.getOperand(0)),
7104 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007106 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007108 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007109 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007110 }
7111
7112 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007113 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7114 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007115 // result has a single use which is a store or a bitcast to i32. And in
7116 // the case of a store, it's not worth it if the index is a constant 0,
7117 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007118 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007119 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007120 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007121 if ((User->getOpcode() != ISD::STORE ||
7122 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7123 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007124 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007126 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007128 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007129 Op.getOperand(0)),
7130 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007131 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007132 }
7133
7134 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007135 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007136 if (isa<ConstantSDNode>(Op.getOperand(1)))
7137 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007138 }
Dan Gohman475871a2008-07-27 21:46:04 +00007139 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007140}
7141
Dan Gohman475871a2008-07-27 21:46:04 +00007142SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007143X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7144 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007145 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007146 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007147
David Greene74a579d2011-02-10 16:57:36 +00007148 SDValue Vec = Op.getOperand(0);
Craig Topper45e1c752013-01-20 00:38:18 +00007149 MVT VecVT = Vec.getValueType().getSimpleVT();
David Greene74a579d2011-02-10 16:57:36 +00007150
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007151 // If this is a 256-bit vector result, first extract the 128-bit vector and
7152 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007153 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007154 DebugLoc dl = Op.getNode()->getDebugLoc();
7155 unsigned NumElems = VecVT.getVectorNumElements();
7156 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007157 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7158
7159 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007160 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007161
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007162 if (IdxVal >= NumElems/2)
7163 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00007164 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007165 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007166 }
7167
Craig Topper7a9a28b2012-08-12 02:23:29 +00007168 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007169
Craig Topperd0a31172012-01-10 06:37:29 +00007170 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007171 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007172 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007173 return Res;
7174 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007175
Craig Topper45e1c752013-01-20 00:38:18 +00007176 MVT VT = Op.getValueType().getSimpleVT();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007177 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007178 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007179 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007180 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007181 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007182 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7184 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007185 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007186 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007187 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007188 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007189 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007190 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007191 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007192 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007193 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007194 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007195 }
7196
7197 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007198 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199 if (Idx == 0)
7200 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007203 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007204 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007205 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007206 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007207 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007208 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007209 }
7210
7211 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007212 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7213 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7214 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007215 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007216 if (Idx == 0)
7217 return Op;
7218
7219 // UNPCKHPD the element to the lowest double word, then movsd.
7220 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7221 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007222 int Mask[2] = { 1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007223 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007224 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007225 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007226 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007227 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007228 }
7229
Dan Gohman475871a2008-07-27 21:46:04 +00007230 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007231}
7232
Craig Topperf84b7502013-01-20 00:50:58 +00007233static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007234 MVT VT = Op.getValueType().getSimpleVT();
7235 MVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007236 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007237
Dan Gohman475871a2008-07-27 21:46:04 +00007238 SDValue N0 = Op.getOperand(0);
7239 SDValue N1 = Op.getOperand(1);
7240 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007241
Craig Topper7a9a28b2012-08-12 02:23:29 +00007242 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007243 return SDValue();
7244
Dan Gohman8a55ce42009-09-23 21:02:20 +00007245 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007246 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007247 unsigned Opc;
7248 if (VT == MVT::v8i16)
7249 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007250 else if (VT == MVT::v16i8)
7251 Opc = X86ISD::PINSRB;
7252 else
7253 Opc = X86ISD::PINSRB;
7254
Nate Begeman14d12ca2008-02-11 04:19:36 +00007255 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7256 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 if (N1.getValueType() != MVT::i32)
7258 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7259 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007260 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007261 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007262 }
7263
7264 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007265 // Bits [7:6] of the constant are the source select. This will always be
7266 // zero here. The DAG Combiner may combine an extract_elt index into these
7267 // bits. For example (insert (extract, 3), 2) could be matched by putting
7268 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007269 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007270 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007271 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007272 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007273 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007274 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007276 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007277 }
7278
7279 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007280 // PINSR* works with constant index.
7281 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007282 }
Dan Gohman475871a2008-07-27 21:46:04 +00007283 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007284}
7285
Dan Gohman475871a2008-07-27 21:46:04 +00007286SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007287X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper45e1c752013-01-20 00:38:18 +00007288 MVT VT = Op.getValueType().getSimpleVT();
7289 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007290
David Greene6b381262011-02-09 15:32:06 +00007291 DebugLoc dl = Op.getDebugLoc();
7292 SDValue N0 = Op.getOperand(0);
7293 SDValue N1 = Op.getOperand(1);
7294 SDValue N2 = Op.getOperand(2);
7295
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007296 // If this is a 256-bit vector result, first extract the 128-bit vector,
7297 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007298 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007299 if (!isa<ConstantSDNode>(N2))
7300 return SDValue();
7301
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007302 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007303 unsigned NumElems = VT.getVectorNumElements();
7304 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007305 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007306
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007307 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007308 bool Upper = IdxVal >= NumElems/2;
7309 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7310 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007311
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007312 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007313 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007314 }
7315
Craig Topperd0a31172012-01-10 06:37:29 +00007316 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007317 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7318
Dan Gohman8a55ce42009-09-23 21:02:20 +00007319 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007320 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007321
Dan Gohman8a55ce42009-09-23 21:02:20 +00007322 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007323 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7324 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 if (N1.getValueType() != MVT::i32)
7326 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7327 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007328 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007329 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007330 }
Dan Gohman475871a2008-07-27 21:46:04 +00007331 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007332}
7333
Craig Topper55b24052012-09-11 06:15:32 +00007334static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007335 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007336 DebugLoc dl = Op.getDebugLoc();
Craig Topper45e1c752013-01-20 00:38:18 +00007337 MVT OpVT = Op.getValueType().getSimpleVT();
David Greene2fcdfb42011-02-10 23:11:29 +00007338
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007339 // If this is a 256-bit vector result, first insert into a 128-bit
7340 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007341 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007342 // Insert into a 128-bit vector.
7343 EVT VT128 = EVT::getVectorVT(*Context,
7344 OpVT.getVectorElementType(),
7345 OpVT.getVectorNumElements() / 2);
7346
7347 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7348
7349 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007350 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007351 }
7352
Craig Topperd77d2fe2012-04-29 20:22:05 +00007353 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007354 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007356
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007358 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007359 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007360 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007361}
7362
David Greene91585092011-01-26 15:38:49 +00007363// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7364// a simple subregister reference or explicit instructions to grab
7365// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007366static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7367 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007368 if (Subtarget->hasFp256()) {
David Greenea5f26012011-02-07 19:36:54 +00007369 DebugLoc dl = Op.getNode()->getDebugLoc();
7370 SDValue Vec = Op.getNode()->getOperand(0);
7371 SDValue Idx = Op.getNode()->getOperand(1);
7372
Craig Topper7a9a28b2012-08-12 02:23:29 +00007373 if (Op.getNode()->getValueType(0).is128BitVector() &&
7374 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007375 isa<ConstantSDNode>(Idx)) {
7376 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7377 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007378 }
David Greene91585092011-01-26 15:38:49 +00007379 }
7380 return SDValue();
7381}
7382
David Greenecfe33c42011-01-26 19:13:22 +00007383// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7384// simple superregister reference or explicit instructions to insert
7385// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007386static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7387 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007388 if (Subtarget->hasFp256()) {
David Greenecfe33c42011-01-26 19:13:22 +00007389 DebugLoc dl = Op.getNode()->getDebugLoc();
7390 SDValue Vec = Op.getNode()->getOperand(0);
7391 SDValue SubVec = Op.getNode()->getOperand(1);
7392 SDValue Idx = Op.getNode()->getOperand(2);
7393
Craig Topper7a9a28b2012-08-12 02:23:29 +00007394 if (Op.getNode()->getValueType(0).is256BitVector() &&
7395 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007396 isa<ConstantSDNode>(Idx)) {
7397 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7398 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007399 }
7400 }
7401 return SDValue();
7402}
7403
Bill Wendling056292f2008-09-16 21:48:12 +00007404// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7405// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7406// one of the above mentioned nodes. It has to be wrapped because otherwise
7407// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7408// be used to form addressing mode. These wrapped nodes will be selected
7409// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007410SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007411X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007412 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007413
Chris Lattner41621a22009-06-26 19:22:52 +00007414 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7415 // global base reg.
7416 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007417 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007418 CodeModel::Model M = getTargetMachine().getCodeModel();
7419
Chris Lattner4f066492009-07-11 20:29:19 +00007420 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007421 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007422 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007423 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007424 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007425 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007426 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007427
Evan Cheng1606e8e2009-03-13 07:51:59 +00007428 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007429 CP->getAlignment(),
7430 CP->getOffset(), OpFlag);
7431 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007432 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007433 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007434 if (OpFlag) {
7435 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007436 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007437 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007438 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007439 }
7440
7441 return Result;
7442}
7443
Dan Gohmand858e902010-04-17 15:26:15 +00007444SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007445 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007446
Chris Lattner18c59872009-06-27 04:16:01 +00007447 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7448 // global base reg.
7449 unsigned char OpFlag = 0;
7450 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007451 CodeModel::Model M = getTargetMachine().getCodeModel();
7452
Chris Lattner4f066492009-07-11 20:29:19 +00007453 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007454 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007455 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007456 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007457 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007458 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007459 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007460
Chris Lattner18c59872009-06-27 04:16:01 +00007461 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7462 OpFlag);
7463 DebugLoc DL = JT->getDebugLoc();
7464 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007465
Chris Lattner18c59872009-06-27 04:16:01 +00007466 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007467 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007468 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7469 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007470 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007471 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007472
Chris Lattner18c59872009-06-27 04:16:01 +00007473 return Result;
7474}
7475
7476SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007477X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007478 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007479
Chris Lattner18c59872009-06-27 04:16:01 +00007480 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7481 // global base reg.
7482 unsigned char OpFlag = 0;
7483 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007484 CodeModel::Model M = getTargetMachine().getCodeModel();
7485
Chris Lattner4f066492009-07-11 20:29:19 +00007486 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007487 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7488 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7489 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007490 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007491 } else if (Subtarget->isPICStyleGOT()) {
7492 OpFlag = X86II::MO_GOT;
7493 } else if (Subtarget->isPICStyleStubPIC()) {
7494 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7495 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7496 OpFlag = X86II::MO_DARWIN_NONLAZY;
7497 }
Eric Christopherfd179292009-08-27 18:07:15 +00007498
Chris Lattner18c59872009-06-27 04:16:01 +00007499 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007500
Chris Lattner18c59872009-06-27 04:16:01 +00007501 DebugLoc DL = Op.getDebugLoc();
7502 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007503
Chris Lattner18c59872009-06-27 04:16:01 +00007504 // With PIC, the address is actually $g + Offset.
7505 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007506 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007507 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7508 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007509 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007510 Result);
7511 }
Eric Christopherfd179292009-08-27 18:07:15 +00007512
Eli Friedman586272d2011-08-11 01:48:05 +00007513 // For symbols that require a load from a stub to get the address, emit the
7514 // load.
7515 if (isGlobalStubReference(OpFlag))
7516 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007517 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007518
Chris Lattner18c59872009-06-27 04:16:01 +00007519 return Result;
7520}
7521
Dan Gohman475871a2008-07-27 21:46:04 +00007522SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007523X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007524 // Create the TargetBlockAddressAddress node.
7525 unsigned char OpFlags =
7526 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007527 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007528 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007529 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Dan Gohman29cbade2009-11-20 23:18:13 +00007530 DebugLoc dl = Op.getDebugLoc();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007531 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7532 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007533
Dan Gohmanf705adb2009-10-30 01:28:02 +00007534 if (Subtarget->isPICStyleRIPRel() &&
7535 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007536 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7537 else
7538 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007539
Dan Gohman29cbade2009-11-20 23:18:13 +00007540 // With PIC, the address is actually $g + Offset.
7541 if (isGlobalRelativeToPICBase(OpFlags)) {
7542 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7543 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7544 Result);
7545 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007546
7547 return Result;
7548}
7549
7550SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007551X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00007552 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007553 // Create the TargetGlobalAddress node, folding in the constant
7554 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007555 unsigned char OpFlags =
7556 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007557 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007558 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007559 if (OpFlags == X86II::MO_NO_FLAG &&
7560 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007561 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007562 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007563 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007564 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007565 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007566 }
Eric Christopherfd179292009-08-27 18:07:15 +00007567
Chris Lattner4f066492009-07-11 20:29:19 +00007568 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007569 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007570 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7571 else
7572 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007573
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007574 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007575 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007576 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7577 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007578 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007580
Chris Lattner36c25012009-07-10 07:34:39 +00007581 // For globals that require a load from a stub to get the address, emit the
7582 // load.
7583 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007584 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007585 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007586
Dan Gohman6520e202008-10-18 02:06:02 +00007587 // If there was a non-zero offset that we didn't fold, create an explicit
7588 // addition for it.
7589 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007590 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007591 DAG.getConstant(Offset, getPointerTy()));
7592
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 return Result;
7594}
7595
Evan Chengda43bcf2008-09-24 00:05:32 +00007596SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007597X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007598 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007599 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007600 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007601}
7602
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007603static SDValue
7604GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007605 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007606 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007607 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007608 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007609 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007610 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007611 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007612 GA->getOffset(),
7613 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007614
7615 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7616 : X86ISD::TLSADDR;
7617
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007618 if (InFlag) {
7619 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007620 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007621 } else {
7622 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007623 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007624 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007625
7626 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007627 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007628
Rafael Espindola15f1b662009-04-24 12:59:40 +00007629 SDValue Flag = Chain.getValue(1);
7630 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007631}
7632
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007633// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007634static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007635LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007636 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007637 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007638 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7639 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007640 DAG.getNode(X86ISD::GlobalBaseReg,
7641 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007642 InFlag = Chain.getValue(1);
7643
Chris Lattnerb903bed2009-06-26 21:20:29 +00007644 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007645}
7646
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007647// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007648static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007649LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007650 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007651 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7652 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007653}
7654
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007655static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7656 SelectionDAG &DAG,
7657 const EVT PtrVT,
7658 bool is64Bit) {
7659 DebugLoc dl = GA->getDebugLoc();
7660
7661 // Get the start address of the TLS block for this module.
7662 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7663 .getInfo<X86MachineFunctionInfo>();
7664 MFI->incNumLocalDynamicTLSAccesses();
7665
7666 SDValue Base;
7667 if (is64Bit) {
7668 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7669 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7670 } else {
7671 SDValue InFlag;
7672 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7673 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7674 InFlag = Chain.getValue(1);
7675 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7676 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7677 }
7678
7679 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7680 // of Base.
7681
7682 // Build x@dtpoff.
7683 unsigned char OperandFlags = X86II::MO_DTPOFF;
7684 unsigned WrapperKind = X86ISD::Wrapper;
7685 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7686 GA->getValueType(0),
7687 GA->getOffset(), OperandFlags);
7688 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7689
7690 // Add x@dtpoff with the base.
7691 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7692}
7693
Hans Wennborg228756c2012-05-11 10:11:01 +00007694// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007695static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007696 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007697 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007698 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007699
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007700 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7701 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7702 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007703
Michael J. Spencerec38de22010-10-10 22:04:20 +00007704 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007705 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007706 MachinePointerInfo(Ptr),
7707 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007708
Chris Lattnerb903bed2009-06-26 21:20:29 +00007709 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007710 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7711 // initialexec.
7712 unsigned WrapperKind = X86ISD::Wrapper;
7713 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007714 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007715 } else if (model == TLSModel::InitialExec) {
7716 if (is64Bit) {
7717 OperandFlags = X86II::MO_GOTTPOFF;
7718 WrapperKind = X86ISD::WrapperRIP;
7719 } else {
7720 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7721 }
Chris Lattner18c59872009-06-27 04:16:01 +00007722 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007723 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007724 }
Eric Christopherfd179292009-08-27 18:07:15 +00007725
Hans Wennborg228756c2012-05-11 10:11:01 +00007726 // emit "addl x@ntpoff,%eax" (local exec)
7727 // or "addl x@indntpoff,%eax" (initial exec)
7728 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007729 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007730 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007731 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007732 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007733
Hans Wennborg228756c2012-05-11 10:11:01 +00007734 if (model == TLSModel::InitialExec) {
7735 if (isPIC && !is64Bit) {
7736 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7737 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7738 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007739 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007740
7741 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7742 MachinePointerInfo::getGOT(), false, false, false,
7743 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007744 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007745
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007746 // The address of the thread local variable is the add of the thread
7747 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007748 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007749}
7750
Dan Gohman475871a2008-07-27 21:46:04 +00007751SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007752X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007753
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007754 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007755 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007756
Eric Christopher30ef0e52010-06-03 04:07:48 +00007757 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007758 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007759
Eric Christopher30ef0e52010-06-03 04:07:48 +00007760 switch (model) {
7761 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007762 if (Subtarget->is64Bit())
7763 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7764 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007765 case TLSModel::LocalDynamic:
7766 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7767 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007768 case TLSModel::InitialExec:
7769 case TLSModel::LocalExec:
7770 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007771 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00007772 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007773 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007774 llvm_unreachable("Unknown TLS model.");
7775 }
7776
7777 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007778 // Darwin only has one model of TLS. Lower to that.
7779 unsigned char OpFlag = 0;
7780 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7781 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007782
Eric Christopher30ef0e52010-06-03 04:07:48 +00007783 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7784 // global base reg.
7785 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7786 !Subtarget->is64Bit();
7787 if (PIC32)
7788 OpFlag = X86II::MO_TLVP_PIC_BASE;
7789 else
7790 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007791 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007792 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007793 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007794 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007795 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007796
Eric Christopher30ef0e52010-06-03 04:07:48 +00007797 // With PIC32, the address is actually $g + Offset.
7798 if (PIC32)
7799 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7800 DAG.getNode(X86ISD::GlobalBaseReg,
7801 DebugLoc(), getPointerTy()),
7802 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007803
Eric Christopher30ef0e52010-06-03 04:07:48 +00007804 // Lowering the machine isd will make sure everything is in the right
7805 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007806 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007807 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007808 SDValue Args[] = { Chain, Offset };
7809 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007810
Eric Christopher30ef0e52010-06-03 04:07:48 +00007811 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7812 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7813 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007814
Eric Christopher30ef0e52010-06-03 04:07:48 +00007815 // And our return value (tls address) is in the standard call return value
7816 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007817 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007818 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7819 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007820 }
7821
7822 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007823 // Just use the implicit TLS architecture
7824 // Need to generate someting similar to:
7825 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7826 // ; from TEB
7827 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7828 // mov rcx, qword [rdx+rcx*8]
7829 // mov eax, .tls$:tlsvar
7830 // [rax+rcx] contains the address
7831 // Windows 64bit: gs:0x58
7832 // Windows 32bit: fs:__tls_array
7833
7834 // If GV is an alias then use the aliasee for determining
7835 // thread-localness.
7836 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7837 GV = GA->resolveAliasedGlobal(false);
7838 DebugLoc dl = GA->getDebugLoc();
7839 SDValue Chain = DAG.getEntryNode();
7840
7841 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7842 // %gs:0x58 (64-bit).
7843 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7844 ? Type::getInt8PtrTy(*DAG.getContext(),
7845 256)
7846 : Type::getInt32PtrTy(*DAG.getContext(),
7847 257));
7848
7849 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7850 Subtarget->is64Bit()
7851 ? DAG.getIntPtrConstant(0x58)
7852 : DAG.getExternalSymbol("_tls_array",
7853 getPointerTy()),
7854 MachinePointerInfo(Ptr),
7855 false, false, false, 0);
7856
7857 // Load the _tls_index variable
7858 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7859 if (Subtarget->is64Bit())
7860 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7861 IDX, MachinePointerInfo(), MVT::i32,
7862 false, false, 0);
7863 else
7864 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7865 false, false, false, 0);
7866
Chandler Carruth426c2bf2012-11-01 09:14:31 +00007867 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007868 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007869 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7870
7871 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7872 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7873 false, false, false, 0);
7874
7875 // Get the offset of start of .tls section
7876 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7877 GA->getValueType(0),
7878 GA->getOffset(), X86II::MO_SECREL);
7879 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7880
7881 // The address of the thread local variable is the add of the thread
7882 // pointer with the offset of the variable.
7883 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007884 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007885
David Blaikie4d6ccb52012-01-20 21:51:11 +00007886 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007887}
7888
Chad Rosierb90d2a92012-01-03 23:19:12 +00007889/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7890/// and take a 2 x i32 value to shift plus a shift amount.
7891SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007892 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007893 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007894 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007895 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007896 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007897 SDValue ShOpLo = Op.getOperand(0);
7898 SDValue ShOpHi = Op.getOperand(1);
7899 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007900 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007901 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007902 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007903
Dan Gohman475871a2008-07-27 21:46:04 +00007904 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007905 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007906 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7907 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007908 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007909 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7910 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007911 }
Evan Chenge3413162006-01-09 18:33:28 +00007912
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7914 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007915 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007916 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007917
Dan Gohman475871a2008-07-27 21:46:04 +00007918 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007920 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7921 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007922
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007923 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007924 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7925 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007926 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007927 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7928 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007929 }
7930
Dan Gohman475871a2008-07-27 21:46:04 +00007931 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007932 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007933}
Evan Chenga3195e82006-01-12 22:54:21 +00007934
Dan Gohmand858e902010-04-17 15:26:15 +00007935SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7936 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007937 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007938
Dale Johannesen0488fb62010-09-30 23:57:10 +00007939 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007940 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007941
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007943 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007944
Eli Friedman36df4992009-05-27 00:47:34 +00007945 // These are really Legal; return the operand so the caller accepts it as
7946 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007948 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007949 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007950 Subtarget->is64Bit()) {
7951 return Op;
7952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007953
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007954 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007955 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007956 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007957 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007958 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007959 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007960 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007961 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007962 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007963 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7964}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007965
Owen Andersone50ed302009-08-10 22:56:29 +00007966SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007967 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007968 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007969 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007970 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007971 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007972 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007973 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007974 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007975 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007977
Chris Lattner492a43e2010-09-22 01:28:21 +00007978 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007979
Stuart Hastings84be9582011-06-02 15:57:11 +00007980 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7981 MachineMemOperand *MMO;
7982 if (FI) {
7983 int SSFI = FI->getIndex();
7984 MMO =
7985 DAG.getMachineFunction()
7986 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7987 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7988 } else {
7989 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7990 StackSlot = StackSlot.getOperand(1);
7991 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007992 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007993 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7994 X86ISD::FILD, DL,
7995 Tys, Ops, array_lengthof(Ops),
7996 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007997
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007998 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007999 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008000 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008001
8002 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8003 // shouldn't be necessary except that RFP cannot be live across
8004 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008005 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008006 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8007 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008008 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008010 SDValue Ops[] = {
8011 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8012 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008013 MachineMemOperand *MMO =
8014 DAG.getMachineFunction()
8015 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008016 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008017
Chris Lattner492a43e2010-09-22 01:28:21 +00008018 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8019 Ops, array_lengthof(Ops),
8020 Op.getValueType(), MMO);
8021 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008022 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008023 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008024 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008025
Evan Cheng0db9fe62006-04-25 20:13:52 +00008026 return Result;
8027}
8028
Bill Wendling8b8a6362009-01-17 03:56:04 +00008029// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008030SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8031 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008032 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008033 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008034 movq %rax, %xmm0
8035 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8036 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8037 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008038 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008039 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008040 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008041 addpd %xmm1, %xmm0
8042 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008043 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008044
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008045 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00008046 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008047
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008048 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00008049 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
8050 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008051 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008052
Chris Lattner97484792012-01-25 09:56:22 +00008053 SmallVector<Constant*,2> CV1;
8054 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008055 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8056 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008057 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008058 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8059 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008060 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008061 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008062
Bill Wendling397ae212012-01-05 02:13:20 +00008063 // Load the 64-bit value into an XMM register.
8064 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8065 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008066 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008067 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008068 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008069 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8070 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8071 CLod0);
8072
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008074 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008075 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008076 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008077 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008078 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008079
Craig Topperd0a31172012-01-10 06:37:29 +00008080 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008081 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8082 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8083 } else {
8084 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8085 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8086 S2F, 0x4E, DAG);
8087 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8088 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8089 Sub);
8090 }
8091
8092 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008093 DAG.getIntPtrConstant(0));
8094}
8095
Bill Wendling8b8a6362009-01-17 03:56:04 +00008096// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008097SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8098 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008099 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008100 // FP constant to bias correct the final result.
8101 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008103
8104 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008105 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008106 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008107
Eli Friedmanf3704762011-08-29 21:15:46 +00008108 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008109 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008110
Owen Anderson825b72b2009-08-11 20:47:22 +00008111 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008112 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008113 DAG.getIntPtrConstant(0));
8114
8115 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008116 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008117 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008118 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008119 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008120 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008121 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008122 MVT::v2f64, Bias)));
8123 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008124 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008125 DAG.getIntPtrConstant(0));
8126
8127 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008128 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008129
8130 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008131 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008132
Craig Topper69947b92012-04-23 06:57:04 +00008133 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008134 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008135 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008136 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008137 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008138
8139 // Handle final rounding.
8140 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008141}
8142
Michael Liaoa7554632012-10-23 17:36:08 +00008143SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8144 SelectionDAG &DAG) const {
8145 SDValue N0 = Op.getOperand(0);
8146 EVT SVT = N0.getValueType();
8147 DebugLoc dl = Op.getDebugLoc();
8148
8149 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8150 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8151 "Custom UINT_TO_FP is not supported!");
8152
Craig Topperb99bafe2013-01-21 06:21:54 +00008153 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8154 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008155 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8156 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8157}
8158
Dan Gohmand858e902010-04-17 15:26:15 +00008159SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8160 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008161 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008162 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008163
Michael Liaoa7554632012-10-23 17:36:08 +00008164 if (Op.getValueType().isVector())
8165 return lowerUINT_TO_FP_vec(Op, DAG);
8166
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008167 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008168 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8169 // the optimization here.
8170 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008171 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008172
Owen Andersone50ed302009-08-10 22:56:29 +00008173 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008174 EVT DstVT = Op.getValueType();
8175 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008176 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008177 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008178 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008179 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008180 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008181
8182 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008184 if (SrcVT == MVT::i32) {
8185 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8186 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8187 getPointerTy(), StackSlot, WordOff);
8188 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008189 StackSlot, MachinePointerInfo(),
8190 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008191 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008192 OffsetSlot, MachinePointerInfo(),
8193 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008194 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8195 return Fild;
8196 }
8197
8198 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8199 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008200 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008201 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008202 // For i64 source, we need to add the appropriate power of 2 if the input
8203 // was negative. This is the same as the optimization in
8204 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8205 // we must be careful to do the computation in x87 extended precision, not
8206 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008207 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8208 MachineMemOperand *MMO =
8209 DAG.getMachineFunction()
8210 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8211 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008212
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008213 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8214 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008215 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8216 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008217
8218 APInt FF(32, 0x5F800000ULL);
8219
8220 // Check whether the sign bit is set.
8221 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8222 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8223 ISD::SETLT);
8224
8225 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8226 SDValue FudgePtr = DAG.getConstantPool(
8227 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8228 getPointerTy());
8229
8230 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8231 SDValue Zero = DAG.getIntPtrConstant(0);
8232 SDValue Four = DAG.getIntPtrConstant(4);
8233 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8234 Zero, Four);
8235 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8236
8237 // Load the value out, extending it from f32 to f80.
8238 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008239 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008240 FudgePtr, MachinePointerInfo::getConstantPool(),
8241 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008242 // Extend everything to 80 bits to force it to be done on x87.
8243 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8244 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008245}
8246
Craig Topperb99bafe2013-01-21 06:21:54 +00008247std::pair<SDValue,SDValue>
8248X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8249 bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00008250 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008251
Owen Andersone50ed302009-08-10 22:56:29 +00008252 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008253
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008254 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008255 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8256 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008257 }
8258
Owen Anderson825b72b2009-08-11 20:47:22 +00008259 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8260 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008261 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008262
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008263 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008264 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008265 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008266 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008267 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008268 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008269 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008270 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008271
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008272 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8273 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008274 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008275 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008276 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008277 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008278
Evan Cheng0db9fe62006-04-25 20:13:52 +00008279 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008280 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8281 Opc = X86ISD::WIN_FTOL;
8282 else
8283 switch (DstTy.getSimpleVT().SimpleTy) {
8284 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8285 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8286 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8287 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8288 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008289
Dan Gohman475871a2008-07-27 21:46:04 +00008290 SDValue Chain = DAG.getEntryNode();
8291 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008292 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008293 // FIXME This causes a redundant load/store if the SSE-class value is already
8294 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008295 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008296 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008297 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008298 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008299 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008300 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008301 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008302 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008303 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008304
Chris Lattner492a43e2010-09-22 01:28:21 +00008305 MachineMemOperand *MMO =
8306 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8307 MachineMemOperand::MOLoad, MemSize, MemSize);
8308 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8309 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008310 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008311 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008312 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8313 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008314
Chris Lattner07290932010-09-22 01:05:16 +00008315 MachineMemOperand *MMO =
8316 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8317 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008318
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008319 if (Opc != X86ISD::WIN_FTOL) {
8320 // Build the FP_TO_INT*_IN_MEM
8321 SDValue Ops[] = { Chain, Value, StackSlot };
8322 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8323 Ops, 3, DstTy, MMO);
8324 return std::make_pair(FIST, StackSlot);
8325 } else {
8326 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8327 DAG.getVTList(MVT::Other, MVT::Glue),
8328 Chain, Value);
8329 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8330 MVT::i32, ftol.getValue(1));
8331 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8332 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008333 SDValue Ops[] = { eax, edx };
8334 SDValue pair = IsReplace
8335 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8336 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008337 return std::make_pair(pair, SDValue());
8338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008339}
8340
Nadav Rotem0509db22012-12-28 05:45:24 +00008341static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8342 const X86Subtarget *Subtarget) {
Craig Toppera080daf2013-01-20 21:50:27 +00008343 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem0509db22012-12-28 05:45:24 +00008344 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008345 MVT InVT = In.getValueType().getSimpleVT();
Nadav Rotem0509db22012-12-28 05:45:24 +00008346 DebugLoc dl = Op->getDebugLoc();
8347
8348 // Optimize vectors in AVX mode:
8349 //
8350 // v8i16 -> v8i32
8351 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8352 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8353 // Concat upper and lower parts.
8354 //
8355 // v4i32 -> v4i64
8356 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8357 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8358 // Concat upper and lower parts.
8359 //
8360
8361 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8362 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8363 return SDValue();
8364
8365 if (Subtarget->hasInt256())
8366 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8367
8368 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8369 SDValue Undef = DAG.getUNDEF(InVT);
8370 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8371 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8372 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8373
Craig Toppera080daf2013-01-20 21:50:27 +00008374 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008375 VT.getVectorNumElements()/2);
8376
8377 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8378 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8379
8380 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8381}
8382
8383SDValue X86TargetLowering::LowerANY_EXTEND(SDValue Op,
8384 SelectionDAG &DAG) const {
8385 if (Subtarget->hasFp256()) {
8386 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8387 if (Res.getNode())
8388 return Res;
8389 }
8390
8391 return SDValue();
8392}
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008393SDValue X86TargetLowering::LowerZERO_EXTEND(SDValue Op,
8394 SelectionDAG &DAG) const {
Michael Liaoa7554632012-10-23 17:36:08 +00008395 DebugLoc DL = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008396 MVT VT = Op.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008397 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008398 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008399
Nadav Rotem0509db22012-12-28 05:45:24 +00008400 if (Subtarget->hasFp256()) {
8401 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8402 if (Res.getNode())
8403 return Res;
8404 }
8405
Michael Liaoa7554632012-10-23 17:36:08 +00008406 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8407 VT.getVectorNumElements() != SVT.getVectorNumElements())
8408 return SDValue();
8409
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008410 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008411
8412 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008413 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008414 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8415
8416 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8417 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8418 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008419 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8420 DAG.getUNDEF(MVT::v8i16),
8421 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008422
8423 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8424}
8425
Craig Topperd713c0f2013-01-20 21:34:37 +00008426SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Michael Liaobedcbd42012-10-16 18:14:11 +00008427 DebugLoc DL = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008428 MVT VT = Op.getValueType().getSimpleVT();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008429 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008430 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaobedcbd42012-10-16 18:14:11 +00008431
Nadav Rotem3c22a442012-12-27 07:45:10 +00008432 if ((VT == MVT::v4i32) && (SVT == MVT::v4i64)) {
8433 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8434 if (Subtarget->hasInt256()) {
8435 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
8436 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
8437 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
8438 ShufMask);
8439 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
8440 DAG.getIntPtrConstant(0));
8441 }
8442
8443 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
8444 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8445 DAG.getIntPtrConstant(0));
8446 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8447 DAG.getIntPtrConstant(2));
8448
8449 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8450 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8451
8452 // The PSHUFD mask:
8453 static const int ShufMask1[] = {0, 2, 0, 0};
8454 SDValue Undef = DAG.getUNDEF(VT);
8455 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
8456 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
8457
8458 // The MOVLHPS mask:
8459 static const int ShufMask2[] = {0, 1, 4, 5};
8460 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
8461 }
8462
8463 if ((VT == MVT::v8i16) && (SVT == MVT::v8i32)) {
8464 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
8465 if (Subtarget->hasInt256()) {
8466 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
8467
8468 SmallVector<SDValue,32> pshufbMask;
8469 for (unsigned i = 0; i < 2; ++i) {
8470 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
8471 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
8472 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
8473 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
8474 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
8475 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
8476 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
8477 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
8478 for (unsigned j = 0; j < 8; ++j)
8479 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
8480 }
8481 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
8482 &pshufbMask[0], 32);
8483 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
8484 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
8485
8486 static const int ShufMask[] = {0, 2, -1, -1};
8487 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
8488 &ShufMask[0]);
8489 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8490 DAG.getIntPtrConstant(0));
8491 return DAG.getNode(ISD::BITCAST, DL, VT, In);
8492 }
8493
8494 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8495 DAG.getIntPtrConstant(0));
8496
8497 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8498 DAG.getIntPtrConstant(4));
8499
8500 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
8501 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
8502
8503 // The PSHUFB mask:
8504 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
8505 -1, -1, -1, -1, -1, -1, -1, -1};
8506
8507 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
8508 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
8509 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
8510
8511 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8512 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8513
8514 // The MOVLHPS Mask:
8515 static const int ShufMask2[] = {0, 1, 4, 5};
8516 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
8517 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
8518 }
8519
8520 // Handle truncation of V256 to V128 using shuffles.
8521 if (!VT.is128BitVector() || !SVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00008522 return SDValue();
8523
Nadav Rotem3c22a442012-12-27 07:45:10 +00008524 assert(VT.getVectorNumElements() != SVT.getVectorNumElements() &&
8525 "Invalid op");
8526 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008527
8528 unsigned NumElems = VT.getVectorNumElements();
8529 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8530 NumElems * 2);
8531
Michael Liaobedcbd42012-10-16 18:14:11 +00008532 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8533 // Prepare truncation shuffle mask
8534 for (unsigned i = 0; i != NumElems; ++i)
8535 MaskVec[i] = i * 2;
8536 SDValue V = DAG.getVectorShuffle(NVT, DL,
8537 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8538 DAG.getUNDEF(NVT), &MaskVec[0]);
8539 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8540 DAG.getIntPtrConstant(0));
8541}
8542
Dan Gohmand858e902010-04-17 15:26:15 +00008543SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8544 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00008545 MVT VT = Op.getValueType().getSimpleVT();
8546 if (VT.isVector()) {
8547 if (VT == MVT::v8i16)
8548 return DAG.getNode(ISD::TRUNCATE, Op.getDebugLoc(), VT,
Michael Liaobedcbd42012-10-16 18:14:11 +00008549 DAG.getNode(ISD::FP_TO_SINT, Op.getDebugLoc(),
8550 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008551 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008552 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008553
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008554 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8555 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008556 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008557 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8558 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008559
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008560 if (StackSlot.getNode())
8561 // Load the result.
8562 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8563 FIST, StackSlot, MachinePointerInfo(),
8564 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008565
8566 // The node is the result.
8567 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008568}
8569
Dan Gohmand858e902010-04-17 15:26:15 +00008570SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8571 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008572 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8573 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008574 SDValue FIST = Vals.first, StackSlot = Vals.second;
8575 assert(FIST.getNode() && "Unexpected failure");
8576
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008577 if (StackSlot.getNode())
8578 // Load the result.
8579 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8580 FIST, StackSlot, MachinePointerInfo(),
8581 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008582
8583 // The node is the result.
8584 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008585}
8586
Craig Topperb84b4232013-01-21 06:13:28 +00008587static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Michael Liao9d796db2012-10-10 16:32:15 +00008588 DebugLoc DL = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008589 MVT VT = Op.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00008590 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008591 MVT SVT = In.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00008592
8593 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8594
8595 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8596 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8597 In, DAG.getUNDEF(SVT)));
8598}
8599
Craig Topper43620672012-09-08 07:31:51 +00008600SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008601 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008602 DebugLoc dl = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008603 MVT VT = Op.getValueType().getSimpleVT();
8604 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008605 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8606 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008607 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008608 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008609 }
Craig Topper43620672012-09-08 07:31:51 +00008610 Constant *C;
8611 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00008612 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8613 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00008614 else
Tim Northover0a29cb02013-01-22 09:46:31 +00008615 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
8616 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00008617 C = ConstantVector::getSplat(NumElts, C);
8618 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8619 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008620 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008621 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008622 false, false, false, Alignment);
8623 if (VT.isVector()) {
8624 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8625 return DAG.getNode(ISD::BITCAST, dl, VT,
8626 DAG.getNode(ISD::AND, dl, ANDVT,
8627 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8628 Op.getOperand(0)),
8629 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8630 }
Dale Johannesenace16102009-02-03 19:33:06 +00008631 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008632}
8633
Dan Gohmand858e902010-04-17 15:26:15 +00008634SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008635 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008636 DebugLoc dl = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008637 MVT VT = Op.getValueType().getSimpleVT();
8638 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008639 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8640 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008641 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008642 NumElts = VT.getVectorNumElements();
8643 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008644 Constant *C;
8645 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00008646 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8647 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00008648 else
Tim Northover0a29cb02013-01-22 09:46:31 +00008649 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
8650 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00008651 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008652 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8653 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008654 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008655 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008656 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008657 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008658 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008659 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008660 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008661 DAG.getNode(ISD::BITCAST, dl, XORVT,
8662 Op.getOperand(0)),
8663 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008664 }
Craig Topper69947b92012-04-23 06:57:04 +00008665
8666 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008667}
8668
Dan Gohmand858e902010-04-17 15:26:15 +00008669SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008670 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008671 SDValue Op0 = Op.getOperand(0);
8672 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008673 DebugLoc dl = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008674 MVT VT = Op.getValueType().getSimpleVT();
8675 MVT SrcVT = Op1.getValueType().getSimpleVT();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008676
8677 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008678 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008679 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008680 SrcVT = VT;
8681 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008682 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008683 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008684 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008685 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008686 }
8687
8688 // At this point the operands and the result should have the same
8689 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008690
Evan Cheng68c47cb2007-01-05 07:55:56 +00008691 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008692 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008693 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00008694 const fltSemantics &Sem = APFloat::IEEEdouble;
8695 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
8696 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008697 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00008698 const fltSemantics &Sem = APFloat::IEEEsingle;
8699 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
8700 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8701 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8702 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008703 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008704 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008705 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008706 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008707 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008708 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008709 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008710
8711 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008712 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008713 // Op0 is MVT::f32, Op1 is MVT::f64.
8714 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8715 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8716 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008717 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008718 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008719 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008720 }
8721
Evan Cheng73d6cf12007-01-05 21:37:56 +00008722 // Clear first operand sign bit.
8723 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008724 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00008725 const fltSemantics &Sem = APFloat::IEEEdouble;
8726 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
8727 APInt(64, ~(1ULL << 63)))));
8728 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008729 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00008730 const fltSemantics &Sem = APFloat::IEEEsingle;
8731 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
8732 APInt(32, ~(1U << 31)))));
8733 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8734 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8735 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008736 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008737 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008738 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008739 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008740 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008741 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008742 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008743
8744 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008745 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008746}
8747
Craig Topper55b24052012-09-11 06:15:32 +00008748static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008749 SDValue N0 = Op.getOperand(0);
8750 DebugLoc dl = Op.getDebugLoc();
Craig Toppera080daf2013-01-20 21:50:27 +00008751 MVT VT = Op.getValueType().getSimpleVT();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008752
8753 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8754 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8755 DAG.getConstant(1, VT));
8756 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8757}
8758
Michael Liaof966e4e2012-09-13 20:24:54 +00008759// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8760//
Craig Topperb99bafe2013-01-21 06:21:54 +00008761SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op,
8762 SelectionDAG &DAG) const {
Michael Liaof966e4e2012-09-13 20:24:54 +00008763 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8764
8765 if (!Subtarget->hasSSE41())
8766 return SDValue();
8767
8768 if (!Op->hasOneUse())
8769 return SDValue();
8770
8771 SDNode *N = Op.getNode();
8772 DebugLoc DL = N->getDebugLoc();
8773
8774 SmallVector<SDValue, 8> Opnds;
8775 DenseMap<SDValue, unsigned> VecInMap;
8776 EVT VT = MVT::Other;
8777
8778 // Recognize a special case where a vector is casted into wide integer to
8779 // test all 0s.
8780 Opnds.push_back(N->getOperand(0));
8781 Opnds.push_back(N->getOperand(1));
8782
8783 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8784 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8785 // BFS traverse all OR'd operands.
8786 if (I->getOpcode() == ISD::OR) {
8787 Opnds.push_back(I->getOperand(0));
8788 Opnds.push_back(I->getOperand(1));
8789 // Re-evaluate the number of nodes to be traversed.
8790 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8791 continue;
8792 }
8793
8794 // Quit if a non-EXTRACT_VECTOR_ELT
8795 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8796 return SDValue();
8797
8798 // Quit if without a constant index.
8799 SDValue Idx = I->getOperand(1);
8800 if (!isa<ConstantSDNode>(Idx))
8801 return SDValue();
8802
8803 SDValue ExtractedFromVec = I->getOperand(0);
8804 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8805 if (M == VecInMap.end()) {
8806 VT = ExtractedFromVec.getValueType();
8807 // Quit if not 128/256-bit vector.
8808 if (!VT.is128BitVector() && !VT.is256BitVector())
8809 return SDValue();
8810 // Quit if not the same type.
8811 if (VecInMap.begin() != VecInMap.end() &&
8812 VT != VecInMap.begin()->first.getValueType())
8813 return SDValue();
8814 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8815 }
8816 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8817 }
8818
8819 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008820 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008821
8822 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8823 SmallVector<SDValue, 8> VecIns;
8824
8825 for (DenseMap<SDValue, unsigned>::const_iterator
8826 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8827 // Quit if not all elements are used.
8828 if (I->second != FullMask)
8829 return SDValue();
8830 VecIns.push_back(I->first);
8831 }
8832
8833 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8834
8835 // Cast all vectors into TestVT for PTEST.
8836 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8837 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8838
8839 // If more than one full vectors are evaluated, OR them first before PTEST.
8840 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8841 // Each iteration will OR 2 nodes and append the result until there is only
8842 // 1 node left, i.e. the final OR'd value of all vectors.
8843 SDValue LHS = VecIns[Slot];
8844 SDValue RHS = VecIns[Slot + 1];
8845 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8846 }
8847
8848 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8849 VecIns.back(), VecIns.back());
8850}
8851
Dan Gohman076aee32009-03-04 19:44:21 +00008852/// Emit nodes that will be selected as "test Op0,Op0", or something
8853/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008854SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008855 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008856 DebugLoc dl = Op.getDebugLoc();
8857
Dan Gohman31125812009-03-07 01:58:32 +00008858 // CF and OF aren't always set the way we want. Determine which
8859 // of these we need.
8860 bool NeedCF = false;
8861 bool NeedOF = false;
8862 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008863 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008864 case X86::COND_A: case X86::COND_AE:
8865 case X86::COND_B: case X86::COND_BE:
8866 NeedCF = true;
8867 break;
8868 case X86::COND_G: case X86::COND_GE:
8869 case X86::COND_L: case X86::COND_LE:
8870 case X86::COND_O: case X86::COND_NO:
8871 NeedOF = true;
8872 break;
Dan Gohman31125812009-03-07 01:58:32 +00008873 }
8874
Dan Gohman076aee32009-03-04 19:44:21 +00008875 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008876 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8877 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008878 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8879 // Emit a CMP with 0, which is the TEST pattern.
8880 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8881 DAG.getConstant(0, Op.getValueType()));
8882
8883 unsigned Opcode = 0;
8884 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008885
8886 // Truncate operations may prevent the merge of the SETCC instruction
8887 // and the arithmetic intruction before it. Attempt to truncate the operands
8888 // of the arithmetic instruction and use a reduced bit-width instruction.
8889 bool NeedTruncation = false;
8890 SDValue ArithOp = Op;
8891 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8892 SDValue Arith = Op->getOperand(0);
8893 // Both the trunc and the arithmetic op need to have one user each.
8894 if (Arith->hasOneUse())
8895 switch (Arith.getOpcode()) {
8896 default: break;
8897 case ISD::ADD:
8898 case ISD::SUB:
8899 case ISD::AND:
8900 case ISD::OR:
8901 case ISD::XOR: {
8902 NeedTruncation = true;
8903 ArithOp = Arith;
8904 }
8905 }
8906 }
8907
8908 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8909 // which may be the result of a CAST. We use the variable 'Op', which is the
8910 // non-casted variable when we check for possible users.
8911 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008912 case ISD::ADD:
8913 // Due to an isel shortcoming, be conservative if this add is likely to be
8914 // selected as part of a load-modify-store instruction. When the root node
8915 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8916 // uses of other nodes in the match, such as the ADD in this case. This
8917 // leads to the ADD being left around and reselected, with the result being
8918 // two adds in the output. Alas, even if none our users are stores, that
8919 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8920 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8921 // climbing the DAG back to the root, and it doesn't seem to be worth the
8922 // effort.
8923 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008924 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8925 if (UI->getOpcode() != ISD::CopyToReg &&
8926 UI->getOpcode() != ISD::SETCC &&
8927 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008928 goto default_case;
8929
8930 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008931 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008932 // An add of one will be selected as an INC.
8933 if (C->getAPIntValue() == 1) {
8934 Opcode = X86ISD::INC;
8935 NumOperands = 1;
8936 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008937 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008938
8939 // An add of negative one (subtract of one) will be selected as a DEC.
8940 if (C->getAPIntValue().isAllOnesValue()) {
8941 Opcode = X86ISD::DEC;
8942 NumOperands = 1;
8943 break;
8944 }
Dan Gohman076aee32009-03-04 19:44:21 +00008945 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008946
8947 // Otherwise use a regular EFLAGS-setting add.
8948 Opcode = X86ISD::ADD;
8949 NumOperands = 2;
8950 break;
8951 case ISD::AND: {
8952 // If the primary and result isn't used, don't bother using X86ISD::AND,
8953 // because a TEST instruction will be better.
8954 bool NonFlagUse = false;
8955 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8956 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8957 SDNode *User = *UI;
8958 unsigned UOpNo = UI.getOperandNo();
8959 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8960 // Look pass truncate.
8961 UOpNo = User->use_begin().getOperandNo();
8962 User = *User->use_begin();
8963 }
8964
8965 if (User->getOpcode() != ISD::BRCOND &&
8966 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008967 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008968 NonFlagUse = true;
8969 break;
8970 }
Dan Gohman076aee32009-03-04 19:44:21 +00008971 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008972
8973 if (!NonFlagUse)
8974 break;
8975 }
8976 // FALL THROUGH
8977 case ISD::SUB:
8978 case ISD::OR:
8979 case ISD::XOR:
8980 // Due to the ISEL shortcoming noted above, be conservative if this op is
8981 // likely to be selected as part of a load-modify-store instruction.
8982 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8983 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8984 if (UI->getOpcode() == ISD::STORE)
8985 goto default_case;
8986
8987 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008988 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008989 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008990 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008991 case ISD::XOR: Opcode = X86ISD::XOR; break;
8992 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00008993 case ISD::OR: {
8994 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
8995 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
8996 if (EFLAGS.getNode())
8997 return EFLAGS;
8998 }
8999 Opcode = X86ISD::OR;
9000 break;
9001 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009002 }
9003
9004 NumOperands = 2;
9005 break;
9006 case X86ISD::ADD:
9007 case X86ISD::SUB:
9008 case X86ISD::INC:
9009 case X86ISD::DEC:
9010 case X86ISD::OR:
9011 case X86ISD::XOR:
9012 case X86ISD::AND:
9013 return SDValue(Op.getNode(), 1);
9014 default:
9015 default_case:
9016 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009017 }
9018
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009019 // If we found that truncation is beneficial, perform the truncation and
9020 // update 'Op'.
9021 if (NeedTruncation) {
9022 EVT VT = Op.getValueType();
9023 SDValue WideVal = Op->getOperand(0);
9024 EVT WideVT = WideVal.getValueType();
9025 unsigned ConvertedOp = 0;
9026 // Use a target machine opcode to prevent further DAGCombine
9027 // optimizations that may separate the arithmetic operations
9028 // from the setcc node.
9029 switch (WideVal.getOpcode()) {
9030 default: break;
9031 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9032 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9033 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9034 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9035 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9036 }
9037
9038 if (ConvertedOp) {
9039 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9040 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9041 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9042 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9043 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9044 }
9045 }
9046 }
9047
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009048 if (Opcode == 0)
9049 // Emit a CMP with 0, which is the TEST pattern.
9050 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9051 DAG.getConstant(0, Op.getValueType()));
9052
9053 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9054 SmallVector<SDValue, 4> Ops;
9055 for (unsigned i = 0; i != NumOperands; ++i)
9056 Ops.push_back(Op.getOperand(i));
9057
9058 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9059 DAG.ReplaceAllUsesWith(Op, New);
9060 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009061}
9062
9063/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9064/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009065SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009066 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9068 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009069 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009070
9071 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00009072 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9073 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9074 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9075 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9076 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9077 Op0, Op1);
9078 return SDValue(Sub.getNode(), 1);
9079 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009081}
9082
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009083/// Convert a comparison if required by the subtarget.
9084SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9085 SelectionDAG &DAG) const {
9086 // If the subtarget does not support the FUCOMI instruction, floating-point
9087 // comparisons have to be converted.
9088 if (Subtarget->hasCMov() ||
9089 Cmp.getOpcode() != X86ISD::CMP ||
9090 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9091 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9092 return Cmp;
9093
9094 // The instruction selector will select an FUCOM instruction instead of
9095 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9096 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9097 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
9098 DebugLoc dl = Cmp.getDebugLoc();
9099 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9100 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9101 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9102 DAG.getConstant(8, MVT::i8));
9103 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9104 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9105}
9106
Evan Cheng4e544802012-12-05 00:10:38 +00009107static bool isAllOnes(SDValue V) {
9108 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9109 return C && C->isAllOnesValue();
9110}
9111
Evan Chengd40d03e2010-01-06 19:38:29 +00009112/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9113/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009114SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
9115 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009116 SDValue Op0 = And.getOperand(0);
9117 SDValue Op1 = And.getOperand(1);
9118 if (Op0.getOpcode() == ISD::TRUNCATE)
9119 Op0 = Op0.getOperand(0);
9120 if (Op1.getOpcode() == ISD::TRUNCATE)
9121 Op1 = Op1.getOperand(0);
9122
Evan Chengd40d03e2010-01-06 19:38:29 +00009123 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009124 if (Op1.getOpcode() == ISD::SHL)
9125 std::swap(Op0, Op1);
9126 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009127 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9128 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009129 // If we looked past a truncate, check that it's only truncating away
9130 // known zeros.
9131 unsigned BitWidth = Op0.getValueSizeInBits();
9132 unsigned AndBitWidth = And.getValueSizeInBits();
9133 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009134 APInt Zeros, Ones;
9135 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009136 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9137 return SDValue();
9138 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009139 LHS = Op1;
9140 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009141 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009142 } else if (Op1.getOpcode() == ISD::Constant) {
9143 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009144 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009145 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009146
9147 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009148 LHS = AndLHS.getOperand(0);
9149 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009150 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009151
9152 // Use BT if the immediate can't be encoded in a TEST instruction.
9153 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9154 LHS = AndLHS;
9155 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9156 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009157 }
Evan Cheng0488db92007-09-25 01:57:46 +00009158
Evan Chengd40d03e2010-01-06 19:38:29 +00009159 if (LHS.getNode()) {
Evan Cheng4e544802012-12-05 00:10:38 +00009160 // If the LHS is of the form (x ^ -1) then replace the LHS with x and flip
9161 // the condition code later.
9162 bool Invert = false;
9163 if (LHS.getOpcode() == ISD::XOR && isAllOnes(LHS.getOperand(1))) {
9164 Invert = true;
9165 LHS = LHS.getOperand(0);
9166 }
9167
Evan Chenge5b51ac2010-04-17 06:13:15 +00009168 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009169 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009170 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009171 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009172 // Also promote i16 to i32 for performance / code size reason.
9173 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009174 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009175 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009176
Evan Chengd40d03e2010-01-06 19:38:29 +00009177 // If the operand types disagree, extend the shift amount to match. Since
9178 // BT ignores high bits (like shifts) we can use anyextend.
9179 if (LHS.getValueType() != RHS.getValueType())
9180 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009181
Evan Chengd40d03e2010-01-06 19:38:29 +00009182 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009183 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
9184 // Flip the condition if the LHS was a not instruction
9185 if (Invert)
9186 Cond = X86::GetOppositeBranchCondition(Cond);
Evan Chengd40d03e2010-01-06 19:38:29 +00009187 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9188 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009189 }
9190
Evan Cheng54de3ea2010-01-05 06:52:31 +00009191 return SDValue();
9192}
9193
Craig Topper89af15e2011-09-18 08:03:58 +00009194// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009195// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009196static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper26827f32013-01-20 09:02:22 +00009197 MVT VT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009198
Craig Topper7a9a28b2012-08-12 02:23:29 +00009199 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009200 "Unsupported value type for operation");
9201
Craig Topper66ddd152012-04-27 22:54:43 +00009202 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009203 DebugLoc dl = Op.getDebugLoc();
9204 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009205
9206 // Extract the LHS vectors
9207 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009208 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9209 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009210
9211 // Extract the RHS vectors
9212 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009213 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9214 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009215
9216 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009217 MVT EltVT = VT.getVectorElementType();
9218 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009219 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9220 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9221 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9222}
9223
Craig Topper26827f32013-01-20 09:02:22 +00009224static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9225 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009226 SDValue Cond;
9227 SDValue Op0 = Op.getOperand(0);
9228 SDValue Op1 = Op.getOperand(1);
9229 SDValue CC = Op.getOperand(2);
Craig Topper26827f32013-01-20 09:02:22 +00009230 MVT VT = Op.getValueType().getSimpleVT();
Nate Begeman30a0de92008-07-17 16:51:19 +00009231 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper26827f32013-01-20 09:02:22 +00009232 bool isFP = Op.getOperand(1).getValueType().getSimpleVT().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009233 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00009234
9235 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009236#ifndef NDEBUG
Craig Topper26827f32013-01-20 09:02:22 +00009237 MVT EltVT = Op0.getValueType().getVectorElementType().getSimpleVT();
Craig Topper523908d2012-08-13 02:34:03 +00009238 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9239#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009240
Craig Topper523908d2012-08-13 02:34:03 +00009241 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00009242 bool Swap = false;
9243
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009244 // SSE Condition code mapping:
9245 // 0 - EQ
9246 // 1 - LT
9247 // 2 - LE
9248 // 3 - UNORD
9249 // 4 - NEQ
9250 // 5 - NLT
9251 // 6 - NLE
9252 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00009253 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009254 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00009255 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00009256 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009257 case ISD::SETOGT:
9258 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00009259 case ISD::SETLT:
9260 case ISD::SETOLT: SSECC = 1; break;
9261 case ISD::SETOGE:
9262 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009263 case ISD::SETLE:
9264 case ISD::SETOLE: SSECC = 2; break;
9265 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009266 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00009267 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00009268 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009269 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00009270 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009271 case ISD::SETUGT: SSECC = 6; break;
9272 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00009273 case ISD::SETUEQ:
9274 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009275 }
9276 if (Swap)
9277 std::swap(Op0, Op1);
9278
Nate Begemanfb8ead02008-07-25 19:05:58 +00009279 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009280 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009281 unsigned CC0, CC1;
9282 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009283 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009284 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9285 } else {
9286 assert(SetCCOpcode == ISD::SETONE);
9287 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009288 }
Craig Topper523908d2012-08-13 02:34:03 +00009289
9290 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9291 DAG.getConstant(CC0, MVT::i8));
9292 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9293 DAG.getConstant(CC1, MVT::i8));
9294 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009295 }
9296 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009297 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9298 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009300
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009301 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009302 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009303 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009304
Nate Begeman30a0de92008-07-17 16:51:19 +00009305 // We are handling one of the integer comparisons here. Since SSE only has
9306 // GT and EQ comparisons for integer, swapping operands and multiple
9307 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009308 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00009309 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009310
Nate Begeman30a0de92008-07-17 16:51:19 +00009311 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009312 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009313 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009314 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009315 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009316 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009317 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009318 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009319 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009320 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009321 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009322 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009323 }
9324 if (Swap)
9325 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009326
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009327 // Check that the operation in question is available (most are plain SSE2,
9328 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009329 if (VT == MVT::v2i64) {
9330 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
9331 return SDValue();
Benjamin Kramer382ed782012-12-25 12:54:19 +00009332 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
9333 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +00009334 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009335 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
9336
9337 // First cast everything to the right type,
9338 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9339 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9340
9341 // Do the compare.
9342 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
9343
9344 // Make sure the lower and upper halves are both all-ones.
Benjamin Kramer99f78062012-12-25 13:09:08 +00009345 const int Mask[] = { 1, 0, 3, 2 };
9346 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
9347 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +00009348
9349 if (Invert)
9350 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9351
9352 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9353 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009354 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009355
Nate Begeman30a0de92008-07-17 16:51:19 +00009356 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9357 // bits of the inputs before performing those operations.
9358 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00009359 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00009360 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
9361 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00009362 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00009363 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
9364 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00009365 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
9366 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00009367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009368
Dale Johannesenace16102009-02-03 19:33:06 +00009369 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009370
9371 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009372 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009373 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00009374
Nate Begeman30a0de92008-07-17 16:51:19 +00009375 return Result;
9376}
Evan Cheng0488db92007-09-25 01:57:46 +00009377
Craig Topper26827f32013-01-20 09:02:22 +00009378SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
9379
9380 MVT VT = Op.getValueType().getSimpleVT();
9381
9382 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
9383
9384 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
9385 SDValue Op0 = Op.getOperand(0);
9386 SDValue Op1 = Op.getOperand(1);
9387 DebugLoc dl = Op.getDebugLoc();
9388 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
9389
9390 // Optimize to BT if possible.
9391 // Lower (X & (1 << N)) == 0 to BT(X, N).
9392 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
9393 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
9394 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
9395 Op1.getOpcode() == ISD::Constant &&
9396 cast<ConstantSDNode>(Op1)->isNullValue() &&
9397 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9398 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
9399 if (NewSetCC.getNode())
9400 return NewSetCC;
9401 }
9402
9403 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9404 // these.
9405 if (Op1.getOpcode() == ISD::Constant &&
9406 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
9407 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9408 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9409
9410 // If the input is a setcc, then reuse the input setcc or use a new one with
9411 // the inverted condition.
9412 if (Op0.getOpcode() == X86ISD::SETCC) {
9413 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9414 bool Invert = (CC == ISD::SETNE) ^
9415 cast<ConstantSDNode>(Op1)->isNullValue();
9416 if (!Invert) return Op0;
9417
9418 CCode = X86::GetOppositeBranchCondition(CCode);
9419 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9420 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9421 }
9422 }
9423
9424 bool isFP = Op1.getValueType().getSimpleVT().isFloatingPoint();
9425 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
9426 if (X86CC == X86::COND_INVALID)
9427 return SDValue();
9428
9429 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
9430 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
9431 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9432 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
9433}
9434
Evan Cheng370e5342008-12-03 08:38:43 +00009435// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009436static bool isX86LogicalCmp(SDValue Op) {
9437 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009438 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9439 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009440 return true;
9441 if (Op.getResNo() == 1 &&
9442 (Opc == X86ISD::ADD ||
9443 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009444 Opc == X86ISD::ADC ||
9445 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009446 Opc == X86ISD::SMUL ||
9447 Opc == X86ISD::UMUL ||
9448 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009449 Opc == X86ISD::DEC ||
9450 Opc == X86ISD::OR ||
9451 Opc == X86ISD::XOR ||
9452 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009453 return true;
9454
Chris Lattner9637d5b2010-12-05 07:49:54 +00009455 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9456 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009457
Dan Gohman076aee32009-03-04 19:44:21 +00009458 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009459}
9460
Chris Lattnera2b56002010-12-05 01:23:24 +00009461static bool isZero(SDValue V) {
9462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9463 return C && C->isNullValue();
9464}
9465
Evan Chengb64dd5f2012-08-07 22:21:00 +00009466static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9467 if (V.getOpcode() != ISD::TRUNCATE)
9468 return false;
9469
9470 SDValue VOp0 = V.getOperand(0);
9471 unsigned InBits = VOp0.getValueSizeInBits();
9472 unsigned Bits = V.getValueSizeInBits();
9473 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9474}
9475
Dan Gohmand858e902010-04-17 15:26:15 +00009476SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009477 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009478 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009479 SDValue Op1 = Op.getOperand(1);
9480 SDValue Op2 = Op.getOperand(2);
9481 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009482 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009483
Dan Gohman1a492952009-10-20 16:22:37 +00009484 if (Cond.getOpcode() == ISD::SETCC) {
9485 SDValue NewCond = LowerSETCC(Cond, DAG);
9486 if (NewCond.getNode())
9487 Cond = NewCond;
9488 }
Evan Cheng734503b2006-09-11 02:19:56 +00009489
Chris Lattnera2b56002010-12-05 01:23:24 +00009490 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009491 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009492 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009493 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009494 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009495 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9496 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009497 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009498
Chris Lattnera2b56002010-12-05 01:23:24 +00009499 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009500
9501 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009502 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9503 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009504
9505 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009506 // Apply further optimizations for special cases
9507 // (select (x != 0), -1, 0) -> neg & sbb
9508 // (select (x == 0), 0, -1) -> neg & sbb
9509 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009510 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009511 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9512 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009513 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9514 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009515 CmpOp0);
9516 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9517 DAG.getConstant(X86::COND_B, MVT::i8),
9518 SDValue(Neg.getNode(), 1));
9519 return Res;
9520 }
9521
Chris Lattnera2b56002010-12-05 01:23:24 +00009522 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9523 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009524 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009525
Chris Lattner96908b12010-12-05 02:00:51 +00009526 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009527 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9528 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009529
Chris Lattner96908b12010-12-05 02:00:51 +00009530 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9531 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009532
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009533 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009534 if (N2C == 0 || !N2C->isNullValue())
9535 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9536 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009537 }
9538 }
9539
Chris Lattnera2b56002010-12-05 01:23:24 +00009540 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009541 if (Cond.getOpcode() == ISD::AND &&
9542 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9543 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009544 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009545 Cond = Cond.getOperand(0);
9546 }
9547
Evan Cheng3f41d662007-10-08 22:16:29 +00009548 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9549 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009550 unsigned CondOpcode = Cond.getOpcode();
9551 if (CondOpcode == X86ISD::SETCC ||
9552 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009553 CC = Cond.getOperand(0);
9554
Dan Gohman475871a2008-07-27 21:46:04 +00009555 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009556 unsigned Opc = Cmp.getOpcode();
Craig Toppera080daf2013-01-20 21:50:27 +00009557 MVT VT = Op.getValueType().getSimpleVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00009558
Evan Cheng3f41d662007-10-08 22:16:29 +00009559 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009560 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009561 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009562 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009563
Chris Lattnerd1980a52009-03-12 06:52:53 +00009564 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9565 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009566 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009567 addTest = false;
9568 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009569 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9570 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9571 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9572 Cond.getOperand(0).getValueType() != MVT::i8)) {
9573 SDValue LHS = Cond.getOperand(0);
9574 SDValue RHS = Cond.getOperand(1);
9575 unsigned X86Opcode;
9576 unsigned X86Cond;
9577 SDVTList VTs;
9578 switch (CondOpcode) {
9579 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9580 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9581 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9582 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9583 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9584 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9585 default: llvm_unreachable("unexpected overflowing operator");
9586 }
9587 if (CondOpcode == ISD::UMULO)
9588 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9589 MVT::i32);
9590 else
9591 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9592
9593 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9594
9595 if (CondOpcode == ISD::UMULO)
9596 Cond = X86Op.getValue(2);
9597 else
9598 Cond = X86Op.getValue(1);
9599
9600 CC = DAG.getConstant(X86Cond, MVT::i8);
9601 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009602 }
9603
9604 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009605 // Look pass the truncate if the high bits are known zero.
9606 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9607 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009608
9609 // We know the result of AND is compared against zero. Try to match
9610 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009611 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009612 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009613 if (NewSetCC.getNode()) {
9614 CC = NewSetCC.getOperand(0);
9615 Cond = NewSetCC.getOperand(1);
9616 addTest = false;
9617 }
9618 }
9619 }
9620
9621 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009623 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009624 }
9625
Benjamin Kramere915ff32010-12-22 23:09:28 +00009626 // a < b ? -1 : 0 -> RES = ~setcc_carry
9627 // a < b ? 0 : -1 -> RES = setcc_carry
9628 // a >= b ? -1 : 0 -> RES = setcc_carry
9629 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009630 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009631 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009632 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9633
9634 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9635 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9636 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9637 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9638 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9639 return DAG.getNOT(DL, Res, Res.getValueType());
9640 return Res;
9641 }
9642 }
9643
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009644 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
9645 // widen the cmov and push the truncate through. This avoids introducing a new
9646 // branch during isel and doesn't add any extensions.
9647 if (Op.getValueType() == MVT::i8 &&
9648 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
9649 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
9650 if (T1.getValueType() == T2.getValueType() &&
9651 // Blacklist CopyFromReg to avoid partial register stalls.
9652 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
9653 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +00009654 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009655 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
9656 }
9657 }
9658
Evan Cheng0488db92007-09-25 01:57:46 +00009659 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9660 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009662 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009663 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009664}
9665
Nadav Rotem1a330af2012-12-27 22:47:16 +00009666SDValue X86TargetLowering::LowerSIGN_EXTEND(SDValue Op,
9667 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00009668 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem1a330af2012-12-27 22:47:16 +00009669 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00009670 MVT InVT = In.getValueType().getSimpleVT();
Nadav Rotem1a330af2012-12-27 22:47:16 +00009671 DebugLoc dl = Op->getDebugLoc();
9672
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009673 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
9674 (VT != MVT::v8i32 || InVT != MVT::v8i16))
9675 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +00009676
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009677 if (Subtarget->hasInt256())
9678 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009679
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009680 // Optimize vectors in AVX mode
9681 // Sign extend v8i16 to v8i32 and
9682 // v4i32 to v4i64
9683 //
9684 // Divide input vector into two parts
9685 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
9686 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
9687 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +00009688
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009689 unsigned NumElems = InVT.getVectorNumElements();
9690 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009691
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009692 SmallVector<int,8> ShufMask1(NumElems, -1);
9693 for (unsigned i = 0; i != NumElems/2; ++i)
9694 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +00009695
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009696 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009697
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009698 SmallVector<int,8> ShufMask2(NumElems, -1);
9699 for (unsigned i = 0; i != NumElems/2; ++i)
9700 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +00009701
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009702 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009703
Craig Toppera080daf2013-01-20 21:50:27 +00009704 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009705 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009706
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009707 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
9708 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009709
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009710 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009711}
9712
Evan Cheng370e5342008-12-03 08:38:43 +00009713// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9714// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9715// from the AND / OR.
9716static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9717 Opc = Op.getOpcode();
9718 if (Opc != ISD::OR && Opc != ISD::AND)
9719 return false;
9720 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9721 Op.getOperand(0).hasOneUse() &&
9722 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9723 Op.getOperand(1).hasOneUse());
9724}
9725
Evan Cheng961d6d42009-02-02 08:19:07 +00009726// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9727// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009728static bool isXor1OfSetCC(SDValue Op) {
9729 if (Op.getOpcode() != ISD::XOR)
9730 return false;
9731 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9732 if (N1C && N1C->getAPIntValue() == 1) {
9733 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9734 Op.getOperand(0).hasOneUse();
9735 }
9736 return false;
9737}
9738
Dan Gohmand858e902010-04-17 15:26:15 +00009739SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009740 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009741 SDValue Chain = Op.getOperand(0);
9742 SDValue Cond = Op.getOperand(1);
9743 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009744 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009745 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009746 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009747
Dan Gohman1a492952009-10-20 16:22:37 +00009748 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009749 // Check for setcc([su]{add,sub,mul}o == 0).
9750 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9751 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9752 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9753 Cond.getOperand(0).getResNo() == 1 &&
9754 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9755 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9756 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9757 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9758 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9759 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9760 Inverted = true;
9761 Cond = Cond.getOperand(0);
9762 } else {
9763 SDValue NewCond = LowerSETCC(Cond, DAG);
9764 if (NewCond.getNode())
9765 Cond = NewCond;
9766 }
Dan Gohman1a492952009-10-20 16:22:37 +00009767 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009768#if 0
9769 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009770 else if (Cond.getOpcode() == X86ISD::ADD ||
9771 Cond.getOpcode() == X86ISD::SUB ||
9772 Cond.getOpcode() == X86ISD::SMUL ||
9773 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009774 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009775#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009776
Evan Chengad9c0a32009-12-15 00:53:42 +00009777 // Look pass (and (setcc_carry (cmp ...)), 1).
9778 if (Cond.getOpcode() == ISD::AND &&
9779 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9780 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009781 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009782 Cond = Cond.getOperand(0);
9783 }
9784
Evan Cheng3f41d662007-10-08 22:16:29 +00009785 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9786 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009787 unsigned CondOpcode = Cond.getOpcode();
9788 if (CondOpcode == X86ISD::SETCC ||
9789 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009790 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009791
Dan Gohman475871a2008-07-27 21:46:04 +00009792 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009793 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009794 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009795 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009796 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009797 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009798 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009799 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009800 default: break;
9801 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009802 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009803 // These can only come from an arithmetic instruction with overflow,
9804 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009805 Cond = Cond.getNode()->getOperand(1);
9806 addTest = false;
9807 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009808 }
Evan Cheng0488db92007-09-25 01:57:46 +00009809 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009810 }
9811 CondOpcode = Cond.getOpcode();
9812 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9813 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9814 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9815 Cond.getOperand(0).getValueType() != MVT::i8)) {
9816 SDValue LHS = Cond.getOperand(0);
9817 SDValue RHS = Cond.getOperand(1);
9818 unsigned X86Opcode;
9819 unsigned X86Cond;
9820 SDVTList VTs;
9821 switch (CondOpcode) {
9822 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9823 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9824 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9825 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9826 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9827 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9828 default: llvm_unreachable("unexpected overflowing operator");
9829 }
9830 if (Inverted)
9831 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9832 if (CondOpcode == ISD::UMULO)
9833 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9834 MVT::i32);
9835 else
9836 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9837
9838 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9839
9840 if (CondOpcode == ISD::UMULO)
9841 Cond = X86Op.getValue(2);
9842 else
9843 Cond = X86Op.getValue(1);
9844
9845 CC = DAG.getConstant(X86Cond, MVT::i8);
9846 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009847 } else {
9848 unsigned CondOpc;
9849 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9850 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009851 if (CondOpc == ISD::OR) {
9852 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9853 // two branches instead of an explicit OR instruction with a
9854 // separate test.
9855 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009856 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009857 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009858 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009859 Chain, Dest, CC, Cmp);
9860 CC = Cond.getOperand(1).getOperand(0);
9861 Cond = Cmp;
9862 addTest = false;
9863 }
9864 } else { // ISD::AND
9865 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9866 // two branches instead of an explicit AND instruction with a
9867 // separate test. However, we only do this if this block doesn't
9868 // have a fall-through edge, because this requires an explicit
9869 // jmp when the condition is false.
9870 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009871 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009872 Op.getNode()->hasOneUse()) {
9873 X86::CondCode CCode =
9874 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9875 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009877 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009878 // Look for an unconditional branch following this conditional branch.
9879 // We need this because we need to reverse the successors in order
9880 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009881 if (User->getOpcode() == ISD::BR) {
9882 SDValue FalseBB = User->getOperand(1);
9883 SDNode *NewBR =
9884 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009885 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009886 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009887 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009888
Dale Johannesene4d209d2009-02-03 20:21:25 +00009889 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009890 Chain, Dest, CC, Cmp);
9891 X86::CondCode CCode =
9892 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9893 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009895 Cond = Cmp;
9896 addTest = false;
9897 }
9898 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009899 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009900 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9901 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9902 // It should be transformed during dag combiner except when the condition
9903 // is set by a arithmetics with overflow node.
9904 X86::CondCode CCode =
9905 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9906 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009908 Cond = Cond.getOperand(0).getOperand(1);
9909 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009910 } else if (Cond.getOpcode() == ISD::SETCC &&
9911 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9912 // For FCMP_OEQ, we can emit
9913 // two branches instead of an explicit AND instruction with a
9914 // separate test. However, we only do this if this block doesn't
9915 // have a fall-through edge, because this requires an explicit
9916 // jmp when the condition is false.
9917 if (Op.getNode()->hasOneUse()) {
9918 SDNode *User = *Op.getNode()->use_begin();
9919 // Look for an unconditional branch following this conditional branch.
9920 // We need this because we need to reverse the successors in order
9921 // to implement FCMP_OEQ.
9922 if (User->getOpcode() == ISD::BR) {
9923 SDValue FalseBB = User->getOperand(1);
9924 SDNode *NewBR =
9925 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9926 assert(NewBR == User);
9927 (void)NewBR;
9928 Dest = FalseBB;
9929
9930 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9931 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009932 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009933 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9934 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9935 Chain, Dest, CC, Cmp);
9936 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9937 Cond = Cmp;
9938 addTest = false;
9939 }
9940 }
9941 } else if (Cond.getOpcode() == ISD::SETCC &&
9942 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9943 // For FCMP_UNE, we can emit
9944 // two branches instead of an explicit AND instruction with a
9945 // separate test. However, we only do this if this block doesn't
9946 // have a fall-through edge, because this requires an explicit
9947 // jmp when the condition is false.
9948 if (Op.getNode()->hasOneUse()) {
9949 SDNode *User = *Op.getNode()->use_begin();
9950 // Look for an unconditional branch following this conditional branch.
9951 // We need this because we need to reverse the successors in order
9952 // to implement FCMP_UNE.
9953 if (User->getOpcode() == ISD::BR) {
9954 SDValue FalseBB = User->getOperand(1);
9955 SDNode *NewBR =
9956 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9957 assert(NewBR == User);
9958 (void)NewBR;
9959
9960 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9961 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009962 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009963 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9964 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9965 Chain, Dest, CC, Cmp);
9966 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9967 Cond = Cmp;
9968 addTest = false;
9969 Dest = FalseBB;
9970 }
9971 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009972 }
Evan Cheng0488db92007-09-25 01:57:46 +00009973 }
9974
9975 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009976 // Look pass the truncate if the high bits are known zero.
9977 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9978 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009979
9980 // We know the result of AND is compared against zero. Try to match
9981 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009982 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009983 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9984 if (NewSetCC.getNode()) {
9985 CC = NewSetCC.getOperand(0);
9986 Cond = NewSetCC.getOperand(1);
9987 addTest = false;
9988 }
9989 }
9990 }
9991
9992 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009994 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009995 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009996 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009997 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009998 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009999}
10000
Anton Korobeynikove060b532007-04-17 19:34:00 +000010001// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10002// Calls to _alloca is needed to probe the stack when allocating more than 4k
10003// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10004// that the guard pages used by the OS virtual memory manager are allocated in
10005// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010006SDValue
10007X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010008 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010009 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010010 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010011 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010012 "are being used");
10013 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010014 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010015
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010016 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010017 SDValue Chain = Op.getOperand(0);
10018 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010019 // FIXME: Ensure alignment here
10020
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010021 bool Is64Bit = Subtarget->is64Bit();
10022 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010023
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010024 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010025 MachineFunction &MF = DAG.getMachineFunction();
10026 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010027
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010028 if (Is64Bit) {
10029 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010030 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010031 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010032
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010033 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010034 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010035 if (I->hasNestAttr())
10036 report_fatal_error("Cannot use segmented stacks with functions that "
10037 "have nested arguments.");
10038 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010039
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010040 const TargetRegisterClass *AddrRegClass =
10041 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10042 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10043 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10044 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10045 DAG.getRegister(Vreg, SPTy));
10046 SDValue Ops1[2] = { Value, Chain };
10047 return DAG.getMergeValues(Ops1, 2, dl);
10048 } else {
10049 SDValue Flag;
10050 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010051
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010052 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10053 Flag = Chain.getValue(1);
10054 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010055
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010056 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10057 Flag = Chain.getValue(1);
10058
Michael Liaoc5c970e2012-10-31 04:14:09 +000010059 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10060 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010061
10062 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10063 return DAG.getMergeValues(Ops1, 2, dl);
10064 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010065}
10066
Dan Gohmand858e902010-04-17 15:26:15 +000010067SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010068 MachineFunction &MF = DAG.getMachineFunction();
10069 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10070
Dan Gohman69de1932008-02-06 22:27:42 +000010071 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +000010072 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +000010073
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010074 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010075 // vastart just stores the address of the VarArgsFrameIndex slot into the
10076 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010077 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10078 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010079 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10080 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010081 }
10082
10083 // __va_list_tag:
10084 // gp_offset (0 - 6 * 8)
10085 // fp_offset (48 - 48 + 8 * 16)
10086 // overflow_arg_area (point to parameters coming in memory).
10087 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010088 SmallVector<SDValue, 8> MemOps;
10089 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010090 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010091 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010092 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10093 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010094 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010095 MemOps.push_back(Store);
10096
10097 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010098 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010099 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010100 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010101 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10102 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010103 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010104 MemOps.push_back(Store);
10105
10106 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010107 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010108 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010109 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10110 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010111 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10112 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010113 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010114 MemOps.push_back(Store);
10115
10116 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010117 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010118 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010119 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10120 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010121 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10122 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010123 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010124 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010125 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010126}
10127
Dan Gohmand858e902010-04-17 15:26:15 +000010128SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010129 assert(Subtarget->is64Bit() &&
10130 "LowerVAARG only handles 64-bit va_arg!");
10131 assert((Subtarget->isTargetLinux() ||
10132 Subtarget->isTargetDarwin()) &&
10133 "Unhandled target in LowerVAARG");
10134 assert(Op.getNode()->getNumOperands() == 4);
10135 SDValue Chain = Op.getOperand(0);
10136 SDValue SrcPtr = Op.getOperand(1);
10137 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10138 unsigned Align = Op.getConstantOperandVal(3);
10139 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +000010140
Dan Gohman320afb82010-10-12 18:00:49 +000010141 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010142 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010143 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010144 uint8_t ArgMode;
10145
10146 // Decide which area this value should be read from.
10147 // TODO: Implement the AMD64 ABI in its entirety. This simple
10148 // selection mechanism works only for the basic types.
10149 if (ArgVT == MVT::f80) {
10150 llvm_unreachable("va_arg for f80 not yet implemented");
10151 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10152 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10153 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10154 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10155 } else {
10156 llvm_unreachable("Unhandled argument type in LowerVAARG");
10157 }
10158
10159 if (ArgMode == 2) {
10160 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010161 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010162 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010163 .getFunction()->getAttributes()
10164 .hasAttribute(AttributeSet::FunctionIndex,
10165 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010166 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010167 }
10168
10169 // Insert VAARG_64 node into the DAG
10170 // VAARG_64 returns two values: Variable Argument Address, Chain
10171 SmallVector<SDValue, 11> InstOps;
10172 InstOps.push_back(Chain);
10173 InstOps.push_back(SrcPtr);
10174 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10175 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10176 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10177 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10178 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10179 VTs, &InstOps[0], InstOps.size(),
10180 MVT::i64,
10181 MachinePointerInfo(SV),
10182 /*Align=*/0,
10183 /*Volatile=*/false,
10184 /*ReadMem=*/true,
10185 /*WriteMem=*/true);
10186 Chain = VAARG.getValue(1);
10187
10188 // Load the next argument and return it
10189 return DAG.getLoad(ArgVT, dl,
10190 Chain,
10191 VAARG,
10192 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010193 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010194}
10195
Craig Topper55b24052012-09-11 06:15:32 +000010196static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10197 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010198 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010199 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010200 SDValue Chain = Op.getOperand(0);
10201 SDValue DstPtr = Op.getOperand(1);
10202 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010203 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10204 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +000010205 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +000010206
Chris Lattnere72f2022010-09-21 05:40:29 +000010207 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010208 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010209 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010210 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010211}
10212
Craig Topper80e46362012-01-23 06:16:53 +000010213// getTargetVShiftNOde - Handle vector element shifts where the shift amount
10214// may or may not be a constant. Takes immediate version of shift as input.
10215static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
10216 SDValue SrcOp, SDValue ShAmt,
10217 SelectionDAG &DAG) {
10218 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10219
10220 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010221 // Constant may be a TargetConstant. Use a regular constant.
10222 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010223 switch (Opc) {
10224 default: llvm_unreachable("Unknown target vector shift node");
10225 case X86ISD::VSHLI:
10226 case X86ISD::VSRLI:
10227 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010228 return DAG.getNode(Opc, dl, VT, SrcOp,
10229 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010230 }
10231 }
10232
10233 // Change opcode to non-immediate version
10234 switch (Opc) {
10235 default: llvm_unreachable("Unknown target vector shift node");
10236 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10237 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10238 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10239 }
10240
10241 // Need to build a vector containing shift amount
10242 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10243 SDValue ShOps[4];
10244 ShOps[0] = ShAmt;
10245 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010246 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010247 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010248
10249 // The return type has to be a 128-bit type with the same element
10250 // type as the input type.
10251 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10252 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10253
10254 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010255 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10256}
10257
Craig Topper55b24052012-09-11 06:15:32 +000010258static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010259 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010260 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010261 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010262 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010263 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010264 case Intrinsic::x86_sse_comieq_ss:
10265 case Intrinsic::x86_sse_comilt_ss:
10266 case Intrinsic::x86_sse_comile_ss:
10267 case Intrinsic::x86_sse_comigt_ss:
10268 case Intrinsic::x86_sse_comige_ss:
10269 case Intrinsic::x86_sse_comineq_ss:
10270 case Intrinsic::x86_sse_ucomieq_ss:
10271 case Intrinsic::x86_sse_ucomilt_ss:
10272 case Intrinsic::x86_sse_ucomile_ss:
10273 case Intrinsic::x86_sse_ucomigt_ss:
10274 case Intrinsic::x86_sse_ucomige_ss:
10275 case Intrinsic::x86_sse_ucomineq_ss:
10276 case Intrinsic::x86_sse2_comieq_sd:
10277 case Intrinsic::x86_sse2_comilt_sd:
10278 case Intrinsic::x86_sse2_comile_sd:
10279 case Intrinsic::x86_sse2_comigt_sd:
10280 case Intrinsic::x86_sse2_comige_sd:
10281 case Intrinsic::x86_sse2_comineq_sd:
10282 case Intrinsic::x86_sse2_ucomieq_sd:
10283 case Intrinsic::x86_sse2_ucomilt_sd:
10284 case Intrinsic::x86_sse2_ucomile_sd:
10285 case Intrinsic::x86_sse2_ucomigt_sd:
10286 case Intrinsic::x86_sse2_ucomige_sd:
10287 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010288 unsigned Opc;
10289 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010290 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010291 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010292 case Intrinsic::x86_sse_comieq_ss:
10293 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010294 Opc = X86ISD::COMI;
10295 CC = ISD::SETEQ;
10296 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010297 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010298 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010299 Opc = X86ISD::COMI;
10300 CC = ISD::SETLT;
10301 break;
10302 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010303 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010304 Opc = X86ISD::COMI;
10305 CC = ISD::SETLE;
10306 break;
10307 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010308 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010309 Opc = X86ISD::COMI;
10310 CC = ISD::SETGT;
10311 break;
10312 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010313 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010314 Opc = X86ISD::COMI;
10315 CC = ISD::SETGE;
10316 break;
10317 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010318 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010319 Opc = X86ISD::COMI;
10320 CC = ISD::SETNE;
10321 break;
10322 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010323 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010324 Opc = X86ISD::UCOMI;
10325 CC = ISD::SETEQ;
10326 break;
10327 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010328 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010329 Opc = X86ISD::UCOMI;
10330 CC = ISD::SETLT;
10331 break;
10332 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010333 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010334 Opc = X86ISD::UCOMI;
10335 CC = ISD::SETLE;
10336 break;
10337 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010338 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010339 Opc = X86ISD::UCOMI;
10340 CC = ISD::SETGT;
10341 break;
10342 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010343 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010344 Opc = X86ISD::UCOMI;
10345 CC = ISD::SETGE;
10346 break;
10347 case Intrinsic::x86_sse_ucomineq_ss:
10348 case Intrinsic::x86_sse2_ucomineq_sd:
10349 Opc = X86ISD::UCOMI;
10350 CC = ISD::SETNE;
10351 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010352 }
Evan Cheng734503b2006-09-11 02:19:56 +000010353
Dan Gohman475871a2008-07-27 21:46:04 +000010354 SDValue LHS = Op.getOperand(1);
10355 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010356 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010357 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010358 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10359 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10360 DAG.getConstant(X86CC, MVT::i8), Cond);
10361 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010362 }
Craig Topper6d688152012-08-14 07:43:25 +000010363
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010364 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010365 case Intrinsic::x86_sse2_pmulu_dq:
10366 case Intrinsic::x86_avx2_pmulu_dq:
10367 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10368 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010369
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000010370 // SSE2/AVX2 sub with unsigned saturation intrinsics
10371 case Intrinsic::x86_sse2_psubus_b:
10372 case Intrinsic::x86_sse2_psubus_w:
10373 case Intrinsic::x86_avx2_psubus_b:
10374 case Intrinsic::x86_avx2_psubus_w:
10375 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
10376 Op.getOperand(1), Op.getOperand(2));
10377
Craig Topper6d688152012-08-14 07:43:25 +000010378 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010379 case Intrinsic::x86_sse3_hadd_ps:
10380 case Intrinsic::x86_sse3_hadd_pd:
10381 case Intrinsic::x86_avx_hadd_ps_256:
10382 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010383 case Intrinsic::x86_sse3_hsub_ps:
10384 case Intrinsic::x86_sse3_hsub_pd:
10385 case Intrinsic::x86_avx_hsub_ps_256:
10386 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010387 case Intrinsic::x86_ssse3_phadd_w_128:
10388 case Intrinsic::x86_ssse3_phadd_d_128:
10389 case Intrinsic::x86_avx2_phadd_w:
10390 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010391 case Intrinsic::x86_ssse3_phsub_w_128:
10392 case Intrinsic::x86_ssse3_phsub_d_128:
10393 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010394 case Intrinsic::x86_avx2_phsub_d: {
10395 unsigned Opcode;
10396 switch (IntNo) {
10397 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10398 case Intrinsic::x86_sse3_hadd_ps:
10399 case Intrinsic::x86_sse3_hadd_pd:
10400 case Intrinsic::x86_avx_hadd_ps_256:
10401 case Intrinsic::x86_avx_hadd_pd_256:
10402 Opcode = X86ISD::FHADD;
10403 break;
10404 case Intrinsic::x86_sse3_hsub_ps:
10405 case Intrinsic::x86_sse3_hsub_pd:
10406 case Intrinsic::x86_avx_hsub_ps_256:
10407 case Intrinsic::x86_avx_hsub_pd_256:
10408 Opcode = X86ISD::FHSUB;
10409 break;
10410 case Intrinsic::x86_ssse3_phadd_w_128:
10411 case Intrinsic::x86_ssse3_phadd_d_128:
10412 case Intrinsic::x86_avx2_phadd_w:
10413 case Intrinsic::x86_avx2_phadd_d:
10414 Opcode = X86ISD::HADD;
10415 break;
10416 case Intrinsic::x86_ssse3_phsub_w_128:
10417 case Intrinsic::x86_ssse3_phsub_d_128:
10418 case Intrinsic::x86_avx2_phsub_w:
10419 case Intrinsic::x86_avx2_phsub_d:
10420 Opcode = X86ISD::HSUB;
10421 break;
10422 }
10423 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010424 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010425 }
10426
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010427 // SSE2/SSE41/AVX2 integer max/min intrinsics.
10428 case Intrinsic::x86_sse2_pmaxu_b:
10429 case Intrinsic::x86_sse41_pmaxuw:
10430 case Intrinsic::x86_sse41_pmaxud:
10431 case Intrinsic::x86_avx2_pmaxu_b:
10432 case Intrinsic::x86_avx2_pmaxu_w:
10433 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010434 case Intrinsic::x86_sse2_pminu_b:
10435 case Intrinsic::x86_sse41_pminuw:
10436 case Intrinsic::x86_sse41_pminud:
10437 case Intrinsic::x86_avx2_pminu_b:
10438 case Intrinsic::x86_avx2_pminu_w:
10439 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010440 case Intrinsic::x86_sse41_pmaxsb:
10441 case Intrinsic::x86_sse2_pmaxs_w:
10442 case Intrinsic::x86_sse41_pmaxsd:
10443 case Intrinsic::x86_avx2_pmaxs_b:
10444 case Intrinsic::x86_avx2_pmaxs_w:
10445 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010446 case Intrinsic::x86_sse41_pminsb:
10447 case Intrinsic::x86_sse2_pmins_w:
10448 case Intrinsic::x86_sse41_pminsd:
10449 case Intrinsic::x86_avx2_pmins_b:
10450 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000010451 case Intrinsic::x86_avx2_pmins_d: {
10452 unsigned Opcode;
10453 switch (IntNo) {
10454 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10455 case Intrinsic::x86_sse2_pmaxu_b:
10456 case Intrinsic::x86_sse41_pmaxuw:
10457 case Intrinsic::x86_sse41_pmaxud:
10458 case Intrinsic::x86_avx2_pmaxu_b:
10459 case Intrinsic::x86_avx2_pmaxu_w:
10460 case Intrinsic::x86_avx2_pmaxu_d:
10461 Opcode = X86ISD::UMAX;
10462 break;
10463 case Intrinsic::x86_sse2_pminu_b:
10464 case Intrinsic::x86_sse41_pminuw:
10465 case Intrinsic::x86_sse41_pminud:
10466 case Intrinsic::x86_avx2_pminu_b:
10467 case Intrinsic::x86_avx2_pminu_w:
10468 case Intrinsic::x86_avx2_pminu_d:
10469 Opcode = X86ISD::UMIN;
10470 break;
10471 case Intrinsic::x86_sse41_pmaxsb:
10472 case Intrinsic::x86_sse2_pmaxs_w:
10473 case Intrinsic::x86_sse41_pmaxsd:
10474 case Intrinsic::x86_avx2_pmaxs_b:
10475 case Intrinsic::x86_avx2_pmaxs_w:
10476 case Intrinsic::x86_avx2_pmaxs_d:
10477 Opcode = X86ISD::SMAX;
10478 break;
10479 case Intrinsic::x86_sse41_pminsb:
10480 case Intrinsic::x86_sse2_pmins_w:
10481 case Intrinsic::x86_sse41_pminsd:
10482 case Intrinsic::x86_avx2_pmins_b:
10483 case Intrinsic::x86_avx2_pmins_w:
10484 case Intrinsic::x86_avx2_pmins_d:
10485 Opcode = X86ISD::SMIN;
10486 break;
10487 }
10488 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010489 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000010490 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010491
Craig Topper6d183e42012-12-29 16:44:25 +000010492 // SSE/SSE2/AVX floating point max/min intrinsics.
10493 case Intrinsic::x86_sse_max_ps:
10494 case Intrinsic::x86_sse2_max_pd:
10495 case Intrinsic::x86_avx_max_ps_256:
10496 case Intrinsic::x86_avx_max_pd_256:
10497 case Intrinsic::x86_sse_min_ps:
10498 case Intrinsic::x86_sse2_min_pd:
10499 case Intrinsic::x86_avx_min_ps_256:
10500 case Intrinsic::x86_avx_min_pd_256: {
10501 unsigned Opcode;
10502 switch (IntNo) {
10503 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10504 case Intrinsic::x86_sse_max_ps:
10505 case Intrinsic::x86_sse2_max_pd:
10506 case Intrinsic::x86_avx_max_ps_256:
10507 case Intrinsic::x86_avx_max_pd_256:
10508 Opcode = X86ISD::FMAX;
10509 break;
10510 case Intrinsic::x86_sse_min_ps:
10511 case Intrinsic::x86_sse2_min_pd:
10512 case Intrinsic::x86_avx_min_ps_256:
10513 case Intrinsic::x86_avx_min_pd_256:
10514 Opcode = X86ISD::FMIN;
10515 break;
10516 }
10517 return DAG.getNode(Opcode, dl, Op.getValueType(),
10518 Op.getOperand(1), Op.getOperand(2));
10519 }
10520
Craig Topper6d688152012-08-14 07:43:25 +000010521 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000010522 case Intrinsic::x86_avx2_psllv_d:
10523 case Intrinsic::x86_avx2_psllv_q:
10524 case Intrinsic::x86_avx2_psllv_d_256:
10525 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010526 case Intrinsic::x86_avx2_psrlv_d:
10527 case Intrinsic::x86_avx2_psrlv_q:
10528 case Intrinsic::x86_avx2_psrlv_d_256:
10529 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010530 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000010531 case Intrinsic::x86_avx2_psrav_d_256: {
10532 unsigned Opcode;
10533 switch (IntNo) {
10534 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10535 case Intrinsic::x86_avx2_psllv_d:
10536 case Intrinsic::x86_avx2_psllv_q:
10537 case Intrinsic::x86_avx2_psllv_d_256:
10538 case Intrinsic::x86_avx2_psllv_q_256:
10539 Opcode = ISD::SHL;
10540 break;
10541 case Intrinsic::x86_avx2_psrlv_d:
10542 case Intrinsic::x86_avx2_psrlv_q:
10543 case Intrinsic::x86_avx2_psrlv_d_256:
10544 case Intrinsic::x86_avx2_psrlv_q_256:
10545 Opcode = ISD::SRL;
10546 break;
10547 case Intrinsic::x86_avx2_psrav_d:
10548 case Intrinsic::x86_avx2_psrav_d_256:
10549 Opcode = ISD::SRA;
10550 break;
10551 }
10552 return DAG.getNode(Opcode, dl, Op.getValueType(),
10553 Op.getOperand(1), Op.getOperand(2));
10554 }
10555
Craig Topper969ba282012-01-25 06:43:11 +000010556 case Intrinsic::x86_ssse3_pshuf_b_128:
10557 case Intrinsic::x86_avx2_pshuf_b:
10558 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
10559 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010560
Craig Topper969ba282012-01-25 06:43:11 +000010561 case Intrinsic::x86_ssse3_psign_b_128:
10562 case Intrinsic::x86_ssse3_psign_w_128:
10563 case Intrinsic::x86_ssse3_psign_d_128:
10564 case Intrinsic::x86_avx2_psign_b:
10565 case Intrinsic::x86_avx2_psign_w:
10566 case Intrinsic::x86_avx2_psign_d:
10567 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
10568 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010569
Craig Toppere566cd02012-01-26 07:18:03 +000010570 case Intrinsic::x86_sse41_insertps:
10571 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
10572 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010573
Craig Toppere566cd02012-01-26 07:18:03 +000010574 case Intrinsic::x86_avx_vperm2f128_ps_256:
10575 case Intrinsic::x86_avx_vperm2f128_pd_256:
10576 case Intrinsic::x86_avx_vperm2f128_si_256:
10577 case Intrinsic::x86_avx2_vperm2i128:
10578 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
10579 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010580
Craig Topperffa6c402012-04-16 07:13:00 +000010581 case Intrinsic::x86_avx2_permd:
10582 case Intrinsic::x86_avx2_permps:
10583 // Operands intentionally swapped. Mask is last operand to intrinsic,
10584 // but second operand for node/intruction.
10585 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
10586 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000010587
Craig Topper22d8f0d2012-12-29 18:18:20 +000010588 case Intrinsic::x86_sse_sqrt_ps:
10589 case Intrinsic::x86_sse2_sqrt_pd:
10590 case Intrinsic::x86_avx_sqrt_ps_256:
10591 case Intrinsic::x86_avx_sqrt_pd_256:
10592 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
10593
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010594 // ptest and testp intrinsics. The intrinsic these come from are designed to
10595 // return an integer value, not just an instruction so lower it to the ptest
10596 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000010597 case Intrinsic::x86_sse41_ptestz:
10598 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010599 case Intrinsic::x86_sse41_ptestnzc:
10600 case Intrinsic::x86_avx_ptestz_256:
10601 case Intrinsic::x86_avx_ptestc_256:
10602 case Intrinsic::x86_avx_ptestnzc_256:
10603 case Intrinsic::x86_avx_vtestz_ps:
10604 case Intrinsic::x86_avx_vtestc_ps:
10605 case Intrinsic::x86_avx_vtestnzc_ps:
10606 case Intrinsic::x86_avx_vtestz_pd:
10607 case Intrinsic::x86_avx_vtestc_pd:
10608 case Intrinsic::x86_avx_vtestnzc_pd:
10609 case Intrinsic::x86_avx_vtestz_ps_256:
10610 case Intrinsic::x86_avx_vtestc_ps_256:
10611 case Intrinsic::x86_avx_vtestnzc_ps_256:
10612 case Intrinsic::x86_avx_vtestz_pd_256:
10613 case Intrinsic::x86_avx_vtestc_pd_256:
10614 case Intrinsic::x86_avx_vtestnzc_pd_256: {
10615 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000010616 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000010617 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000010618 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010619 case Intrinsic::x86_avx_vtestz_ps:
10620 case Intrinsic::x86_avx_vtestz_pd:
10621 case Intrinsic::x86_avx_vtestz_ps_256:
10622 case Intrinsic::x86_avx_vtestz_pd_256:
10623 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010624 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010625 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010626 // ZF = 1
10627 X86CC = X86::COND_E;
10628 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010629 case Intrinsic::x86_avx_vtestc_ps:
10630 case Intrinsic::x86_avx_vtestc_pd:
10631 case Intrinsic::x86_avx_vtestc_ps_256:
10632 case Intrinsic::x86_avx_vtestc_pd_256:
10633 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010634 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010635 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010636 // CF = 1
10637 X86CC = X86::COND_B;
10638 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010639 case Intrinsic::x86_avx_vtestnzc_ps:
10640 case Intrinsic::x86_avx_vtestnzc_pd:
10641 case Intrinsic::x86_avx_vtestnzc_ps_256:
10642 case Intrinsic::x86_avx_vtestnzc_pd_256:
10643 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000010644 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010645 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010646 // ZF and CF = 0
10647 X86CC = X86::COND_A;
10648 break;
10649 }
Eric Christopherfd179292009-08-27 18:07:15 +000010650
Eric Christopher71c67532009-07-29 00:28:05 +000010651 SDValue LHS = Op.getOperand(1);
10652 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010653 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
10654 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000010655 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
10656 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
10657 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000010658 }
Evan Cheng5759f972008-05-04 09:15:50 +000010659
Craig Topper80e46362012-01-23 06:16:53 +000010660 // SSE/AVX shift intrinsics
10661 case Intrinsic::x86_sse2_psll_w:
10662 case Intrinsic::x86_sse2_psll_d:
10663 case Intrinsic::x86_sse2_psll_q:
10664 case Intrinsic::x86_avx2_psll_w:
10665 case Intrinsic::x86_avx2_psll_d:
10666 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010667 case Intrinsic::x86_sse2_psrl_w:
10668 case Intrinsic::x86_sse2_psrl_d:
10669 case Intrinsic::x86_sse2_psrl_q:
10670 case Intrinsic::x86_avx2_psrl_w:
10671 case Intrinsic::x86_avx2_psrl_d:
10672 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010673 case Intrinsic::x86_sse2_psra_w:
10674 case Intrinsic::x86_sse2_psra_d:
10675 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010676 case Intrinsic::x86_avx2_psra_d: {
10677 unsigned Opcode;
10678 switch (IntNo) {
10679 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10680 case Intrinsic::x86_sse2_psll_w:
10681 case Intrinsic::x86_sse2_psll_d:
10682 case Intrinsic::x86_sse2_psll_q:
10683 case Intrinsic::x86_avx2_psll_w:
10684 case Intrinsic::x86_avx2_psll_d:
10685 case Intrinsic::x86_avx2_psll_q:
10686 Opcode = X86ISD::VSHL;
10687 break;
10688 case Intrinsic::x86_sse2_psrl_w:
10689 case Intrinsic::x86_sse2_psrl_d:
10690 case Intrinsic::x86_sse2_psrl_q:
10691 case Intrinsic::x86_avx2_psrl_w:
10692 case Intrinsic::x86_avx2_psrl_d:
10693 case Intrinsic::x86_avx2_psrl_q:
10694 Opcode = X86ISD::VSRL;
10695 break;
10696 case Intrinsic::x86_sse2_psra_w:
10697 case Intrinsic::x86_sse2_psra_d:
10698 case Intrinsic::x86_avx2_psra_w:
10699 case Intrinsic::x86_avx2_psra_d:
10700 Opcode = X86ISD::VSRA;
10701 break;
10702 }
10703 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010704 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010705 }
10706
10707 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010708 case Intrinsic::x86_sse2_pslli_w:
10709 case Intrinsic::x86_sse2_pslli_d:
10710 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010711 case Intrinsic::x86_avx2_pslli_w:
10712 case Intrinsic::x86_avx2_pslli_d:
10713 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010714 case Intrinsic::x86_sse2_psrli_w:
10715 case Intrinsic::x86_sse2_psrli_d:
10716 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010717 case Intrinsic::x86_avx2_psrli_w:
10718 case Intrinsic::x86_avx2_psrli_d:
10719 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010720 case Intrinsic::x86_sse2_psrai_w:
10721 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010722 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010723 case Intrinsic::x86_avx2_psrai_d: {
10724 unsigned Opcode;
10725 switch (IntNo) {
10726 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10727 case Intrinsic::x86_sse2_pslli_w:
10728 case Intrinsic::x86_sse2_pslli_d:
10729 case Intrinsic::x86_sse2_pslli_q:
10730 case Intrinsic::x86_avx2_pslli_w:
10731 case Intrinsic::x86_avx2_pslli_d:
10732 case Intrinsic::x86_avx2_pslli_q:
10733 Opcode = X86ISD::VSHLI;
10734 break;
10735 case Intrinsic::x86_sse2_psrli_w:
10736 case Intrinsic::x86_sse2_psrli_d:
10737 case Intrinsic::x86_sse2_psrli_q:
10738 case Intrinsic::x86_avx2_psrli_w:
10739 case Intrinsic::x86_avx2_psrli_d:
10740 case Intrinsic::x86_avx2_psrli_q:
10741 Opcode = X86ISD::VSRLI;
10742 break;
10743 case Intrinsic::x86_sse2_psrai_w:
10744 case Intrinsic::x86_sse2_psrai_d:
10745 case Intrinsic::x86_avx2_psrai_w:
10746 case Intrinsic::x86_avx2_psrai_d:
10747 Opcode = X86ISD::VSRAI;
10748 break;
10749 }
10750 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010751 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010752 }
10753
Craig Topper4feb6472012-08-06 06:22:36 +000010754 case Intrinsic::x86_sse42_pcmpistria128:
10755 case Intrinsic::x86_sse42_pcmpestria128:
10756 case Intrinsic::x86_sse42_pcmpistric128:
10757 case Intrinsic::x86_sse42_pcmpestric128:
10758 case Intrinsic::x86_sse42_pcmpistrio128:
10759 case Intrinsic::x86_sse42_pcmpestrio128:
10760 case Intrinsic::x86_sse42_pcmpistris128:
10761 case Intrinsic::x86_sse42_pcmpestris128:
10762 case Intrinsic::x86_sse42_pcmpistriz128:
10763 case Intrinsic::x86_sse42_pcmpestriz128: {
10764 unsigned Opcode;
10765 unsigned X86CC;
10766 switch (IntNo) {
10767 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10768 case Intrinsic::x86_sse42_pcmpistria128:
10769 Opcode = X86ISD::PCMPISTRI;
10770 X86CC = X86::COND_A;
10771 break;
10772 case Intrinsic::x86_sse42_pcmpestria128:
10773 Opcode = X86ISD::PCMPESTRI;
10774 X86CC = X86::COND_A;
10775 break;
10776 case Intrinsic::x86_sse42_pcmpistric128:
10777 Opcode = X86ISD::PCMPISTRI;
10778 X86CC = X86::COND_B;
10779 break;
10780 case Intrinsic::x86_sse42_pcmpestric128:
10781 Opcode = X86ISD::PCMPESTRI;
10782 X86CC = X86::COND_B;
10783 break;
10784 case Intrinsic::x86_sse42_pcmpistrio128:
10785 Opcode = X86ISD::PCMPISTRI;
10786 X86CC = X86::COND_O;
10787 break;
10788 case Intrinsic::x86_sse42_pcmpestrio128:
10789 Opcode = X86ISD::PCMPESTRI;
10790 X86CC = X86::COND_O;
10791 break;
10792 case Intrinsic::x86_sse42_pcmpistris128:
10793 Opcode = X86ISD::PCMPISTRI;
10794 X86CC = X86::COND_S;
10795 break;
10796 case Intrinsic::x86_sse42_pcmpestris128:
10797 Opcode = X86ISD::PCMPESTRI;
10798 X86CC = X86::COND_S;
10799 break;
10800 case Intrinsic::x86_sse42_pcmpistriz128:
10801 Opcode = X86ISD::PCMPISTRI;
10802 X86CC = X86::COND_E;
10803 break;
10804 case Intrinsic::x86_sse42_pcmpestriz128:
10805 Opcode = X86ISD::PCMPESTRI;
10806 X86CC = X86::COND_E;
10807 break;
10808 }
10809 SmallVector<SDValue, 5> NewOps;
10810 NewOps.append(Op->op_begin()+1, Op->op_end());
10811 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10812 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10813 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10814 DAG.getConstant(X86CC, MVT::i8),
10815 SDValue(PCMP.getNode(), 1));
10816 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10817 }
Craig Topper6d688152012-08-14 07:43:25 +000010818
Craig Topper4feb6472012-08-06 06:22:36 +000010819 case Intrinsic::x86_sse42_pcmpistri128:
10820 case Intrinsic::x86_sse42_pcmpestri128: {
10821 unsigned Opcode;
10822 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10823 Opcode = X86ISD::PCMPISTRI;
10824 else
10825 Opcode = X86ISD::PCMPESTRI;
10826
10827 SmallVector<SDValue, 5> NewOps;
10828 NewOps.append(Op->op_begin()+1, Op->op_end());
10829 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10830 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10831 }
Craig Topper0e292372012-08-24 04:03:22 +000010832 case Intrinsic::x86_fma_vfmadd_ps:
10833 case Intrinsic::x86_fma_vfmadd_pd:
10834 case Intrinsic::x86_fma_vfmsub_ps:
10835 case Intrinsic::x86_fma_vfmsub_pd:
10836 case Intrinsic::x86_fma_vfnmadd_ps:
10837 case Intrinsic::x86_fma_vfnmadd_pd:
10838 case Intrinsic::x86_fma_vfnmsub_ps:
10839 case Intrinsic::x86_fma_vfnmsub_pd:
10840 case Intrinsic::x86_fma_vfmaddsub_ps:
10841 case Intrinsic::x86_fma_vfmaddsub_pd:
10842 case Intrinsic::x86_fma_vfmsubadd_ps:
10843 case Intrinsic::x86_fma_vfmsubadd_pd:
10844 case Intrinsic::x86_fma_vfmadd_ps_256:
10845 case Intrinsic::x86_fma_vfmadd_pd_256:
10846 case Intrinsic::x86_fma_vfmsub_ps_256:
10847 case Intrinsic::x86_fma_vfmsub_pd_256:
10848 case Intrinsic::x86_fma_vfnmadd_ps_256:
10849 case Intrinsic::x86_fma_vfnmadd_pd_256:
10850 case Intrinsic::x86_fma_vfnmsub_ps_256:
10851 case Intrinsic::x86_fma_vfnmsub_pd_256:
10852 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10853 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10854 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10855 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010856 unsigned Opc;
10857 switch (IntNo) {
10858 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10859 case Intrinsic::x86_fma_vfmadd_ps:
10860 case Intrinsic::x86_fma_vfmadd_pd:
10861 case Intrinsic::x86_fma_vfmadd_ps_256:
10862 case Intrinsic::x86_fma_vfmadd_pd_256:
10863 Opc = X86ISD::FMADD;
10864 break;
10865 case Intrinsic::x86_fma_vfmsub_ps:
10866 case Intrinsic::x86_fma_vfmsub_pd:
10867 case Intrinsic::x86_fma_vfmsub_ps_256:
10868 case Intrinsic::x86_fma_vfmsub_pd_256:
10869 Opc = X86ISD::FMSUB;
10870 break;
10871 case Intrinsic::x86_fma_vfnmadd_ps:
10872 case Intrinsic::x86_fma_vfnmadd_pd:
10873 case Intrinsic::x86_fma_vfnmadd_ps_256:
10874 case Intrinsic::x86_fma_vfnmadd_pd_256:
10875 Opc = X86ISD::FNMADD;
10876 break;
10877 case Intrinsic::x86_fma_vfnmsub_ps:
10878 case Intrinsic::x86_fma_vfnmsub_pd:
10879 case Intrinsic::x86_fma_vfnmsub_ps_256:
10880 case Intrinsic::x86_fma_vfnmsub_pd_256:
10881 Opc = X86ISD::FNMSUB;
10882 break;
10883 case Intrinsic::x86_fma_vfmaddsub_ps:
10884 case Intrinsic::x86_fma_vfmaddsub_pd:
10885 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10886 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10887 Opc = X86ISD::FMADDSUB;
10888 break;
10889 case Intrinsic::x86_fma_vfmsubadd_ps:
10890 case Intrinsic::x86_fma_vfmsubadd_pd:
10891 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10892 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10893 Opc = X86ISD::FMSUBADD;
10894 break;
10895 }
10896
10897 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10898 Op.getOperand(2), Op.getOperand(3));
10899 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010900 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010901}
Evan Cheng72261582005-12-20 06:22:03 +000010902
Craig Topper55b24052012-09-11 06:15:32 +000010903static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010904 DebugLoc dl = Op.getDebugLoc();
10905 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10906 switch (IntNo) {
10907 default: return SDValue(); // Don't custom lower most intrinsics.
10908
10909 // RDRAND intrinsics.
10910 case Intrinsic::x86_rdrand_16:
10911 case Intrinsic::x86_rdrand_32:
10912 case Intrinsic::x86_rdrand_64: {
10913 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010914 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
10915 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010916
10917 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
10918 // return the value from Rand, which is always 0, casted to i32.
10919 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10920 DAG.getConstant(1, Op->getValueType(1)),
10921 DAG.getConstant(X86::COND_B, MVT::i32),
10922 SDValue(Result.getNode(), 1) };
10923 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
10924 DAG.getVTList(Op->getValueType(1), MVT::Glue),
10925 Ops, 4);
10926
10927 // Return { result, isValid, chain }.
10928 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010929 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010930 }
10931 }
10932}
10933
Dan Gohmand858e902010-04-17 15:26:15 +000010934SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
10935 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000010936 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10937 MFI->setReturnAddressIsTaken(true);
10938
Bill Wendling64e87322009-01-16 19:25:27 +000010939 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010940 DebugLoc dl = Op.getDebugLoc();
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010941 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000010942
10943 if (Depth > 0) {
10944 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10945 SDValue Offset =
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010946 DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
10947 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
10948 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010949 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010950 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010951 }
10952
10953 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010954 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010955 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010956 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010957}
10958
Dan Gohmand858e902010-04-17 15:26:15 +000010959SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010960 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10961 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010962
Owen Andersone50ed302009-08-10 22:56:29 +000010963 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010964 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010965 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10966 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010967 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010968 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010969 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10970 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010971 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010972 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010973}
10974
Dan Gohman475871a2008-07-27 21:46:04 +000010975SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010976 SelectionDAG &DAG) const {
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010977 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010978}
10979
Dan Gohmand858e902010-04-17 15:26:15 +000010980SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010981 SDValue Chain = Op.getOperand(0);
10982 SDValue Offset = Op.getOperand(1);
10983 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010984 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010985
Dan Gohmand8816272010-08-11 18:14:00 +000010986 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10987 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10988 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010989 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010990
Dan Gohmand8816272010-08-11 18:14:00 +000010991 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010992 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010993 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010994 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10995 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010996 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010997
Dale Johannesene4d209d2009-02-03 20:21:25 +000010998 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010999 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000011000 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011001}
11002
Michael Liao6c0e04c2012-10-15 22:39:43 +000011003SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
11004 SelectionDAG &DAG) const {
11005 DebugLoc DL = Op.getDebugLoc();
11006 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
11007 DAG.getVTList(MVT::i32, MVT::Other),
11008 Op.getOperand(0), Op.getOperand(1));
11009}
11010
11011SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
11012 SelectionDAG &DAG) const {
11013 DebugLoc DL = Op.getDebugLoc();
11014 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
11015 Op.getOperand(0), Op.getOperand(1));
11016}
11017
Craig Topper55b24052012-09-11 06:15:32 +000011018static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000011019 return Op.getOperand(0);
11020}
11021
11022SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
11023 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011024 SDValue Root = Op.getOperand(0);
11025 SDValue Trmp = Op.getOperand(1); // trampoline
11026 SDValue FPtr = Op.getOperand(2); // nested function
11027 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011028 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011029
Dan Gohman69de1932008-02-06 22:27:42 +000011030 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000011031 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011032
11033 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000011034 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000011035
11036 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000011037 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
11038 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000011039
Michael Liao7abf67a2012-10-04 19:50:43 +000011040 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
11041 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000011042
11043 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
11044
11045 // Load the pointer to the nested function into R11.
11046 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000011047 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000011048 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011049 Addr, MachinePointerInfo(TrmpAddr),
11050 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011051
Owen Anderson825b72b2009-08-11 20:47:22 +000011052 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11053 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011054 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
11055 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000011056 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011057
11058 // Load the 'nest' parameter value into R10.
11059 // R10 is specified in X86CallingConv.td
11060 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000011061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11062 DAG.getConstant(10, MVT::i64));
11063 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011064 Addr, MachinePointerInfo(TrmpAddr, 10),
11065 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011066
Owen Anderson825b72b2009-08-11 20:47:22 +000011067 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11068 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011069 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
11070 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000011071 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011072
11073 // Jump to the nested function.
11074 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11076 DAG.getConstant(20, MVT::i64));
11077 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011078 Addr, MachinePointerInfo(TrmpAddr, 20),
11079 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011080
11081 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11083 DAG.getConstant(22, MVT::i64));
11084 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011085 MachinePointerInfo(TrmpAddr, 22),
11086 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011087
Duncan Sands4a544a72011-09-06 13:37:06 +000011088 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011089 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000011090 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000011091 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000011092 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000011093 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011094
11095 switch (CC) {
11096 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011097 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011098 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011099 case CallingConv::X86_StdCall: {
11100 // Pass 'nest' parameter in ECX.
11101 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011102 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011103
11104 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011105 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000011106 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011107
Chris Lattner58d74912008-03-12 17:45:29 +000011108 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000011109 unsigned InRegCount = 0;
11110 unsigned Idx = 1;
11111
11112 for (FunctionType::param_iterator I = FTy->param_begin(),
11113 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000011114 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000011115 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000011116 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011117
11118 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000011119 report_fatal_error("Nest register in use - reduce number of inreg"
11120 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011121 }
11122 }
11123 break;
11124 }
11125 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000011126 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000011127 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011128 // Pass 'nest' parameter in EAX.
11129 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011130 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011131 break;
11132 }
11133
Dan Gohman475871a2008-07-27 21:46:04 +000011134 SDValue OutChains[4];
11135 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011136
Owen Anderson825b72b2009-08-11 20:47:22 +000011137 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11138 DAG.getConstant(10, MVT::i32));
11139 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011140
Chris Lattnera62fe662010-02-05 19:20:30 +000011141 // This is storing the opcode for MOV32ri.
11142 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000011143 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000011144 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000011145 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011146 Trmp, MachinePointerInfo(TrmpAddr),
11147 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011148
Owen Anderson825b72b2009-08-11 20:47:22 +000011149 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11150 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011151 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
11152 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000011153 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011154
Chris Lattnera62fe662010-02-05 19:20:30 +000011155 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000011156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11157 DAG.getConstant(5, MVT::i32));
11158 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011159 MachinePointerInfo(TrmpAddr, 5),
11160 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011161
Owen Anderson825b72b2009-08-11 20:47:22 +000011162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11163 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011164 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
11165 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000011166 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011167
Duncan Sands4a544a72011-09-06 13:37:06 +000011168 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011169 }
11170}
11171
Dan Gohmand858e902010-04-17 15:26:15 +000011172SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
11173 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011174 /*
11175 The rounding mode is in bits 11:10 of FPSR, and has the following
11176 settings:
11177 00 Round to nearest
11178 01 Round to -inf
11179 10 Round to +inf
11180 11 Round to 0
11181
11182 FLT_ROUNDS, on the other hand, expects the following:
11183 -1 Undefined
11184 0 Round to 0
11185 1 Round to nearest
11186 2 Round to +inf
11187 3 Round to -inf
11188
11189 To perform the conversion, we do:
11190 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
11191 */
11192
11193 MachineFunction &MF = DAG.getMachineFunction();
11194 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000011195 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011196 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000011197 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000011198 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011199
11200 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000011201 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000011202 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011203
Chris Lattner2156b792010-09-22 01:11:26 +000011204 MachineMemOperand *MMO =
11205 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
11206 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011207
Chris Lattner2156b792010-09-22 01:11:26 +000011208 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
11209 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
11210 DAG.getVTList(MVT::Other),
11211 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011212
11213 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000011214 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011215 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011216
11217 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000011218 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000011219 DAG.getNode(ISD::SRL, DL, MVT::i16,
11220 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011221 CWD, DAG.getConstant(0x800, MVT::i16)),
11222 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000011223 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000011224 DAG.getNode(ISD::SRL, DL, MVT::i16,
11225 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011226 CWD, DAG.getConstant(0x400, MVT::i16)),
11227 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011228
Dan Gohman475871a2008-07-27 21:46:04 +000011229 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000011230 DAG.getNode(ISD::AND, DL, MVT::i16,
11231 DAG.getNode(ISD::ADD, DL, MVT::i16,
11232 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000011233 DAG.getConstant(1, MVT::i16)),
11234 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011235
Duncan Sands83ec4b62008-06-06 12:08:01 +000011236 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000011237 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011238}
11239
Craig Topper55b24052012-09-11 06:15:32 +000011240static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011241 EVT VT = Op.getValueType();
11242 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011243 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011244 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000011245
11246 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011247 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000011248 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000011249 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000011250 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011251 }
Evan Cheng18efe262007-12-14 02:13:44 +000011252
Evan Cheng152804e2007-12-14 08:30:15 +000011253 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011254 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011255 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011256
11257 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011258 SDValue Ops[] = {
11259 Op,
11260 DAG.getConstant(NumBits+NumBits-1, OpVT),
11261 DAG.getConstant(X86::COND_E, MVT::i8),
11262 Op.getValue(1)
11263 };
11264 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000011265
11266 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000011267 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000011268
Owen Anderson825b72b2009-08-11 20:47:22 +000011269 if (VT == MVT::i8)
11270 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011271 return Op;
11272}
11273
Craig Topper55b24052012-09-11 06:15:32 +000011274static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000011275 EVT VT = Op.getValueType();
11276 EVT OpVT = VT;
11277 unsigned NumBits = VT.getSizeInBits();
11278 DebugLoc dl = Op.getDebugLoc();
11279
11280 Op = Op.getOperand(0);
11281 if (VT == MVT::i8) {
11282 // Zero extend to i32 since there is not an i8 bsr.
11283 OpVT = MVT::i32;
11284 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
11285 }
11286
11287 // Issue a bsr (scan bits in reverse).
11288 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
11289 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
11290
11291 // And xor with NumBits-1.
11292 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
11293
11294 if (VT == MVT::i8)
11295 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
11296 return Op;
11297}
11298
Craig Topper55b24052012-09-11 06:15:32 +000011299static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011300 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000011301 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011302 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000011303 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000011304
11305 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000011306 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011307 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011308
11309 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011310 SDValue Ops[] = {
11311 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000011312 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011313 DAG.getConstant(X86::COND_E, MVT::i8),
11314 Op.getValue(1)
11315 };
Chandler Carruth77821022011-12-24 12:12:34 +000011316 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000011317}
11318
Craig Topper13894fa2011-08-24 06:14:18 +000011319// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
11320// ones, and then concatenate the result back.
11321static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011322 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000011323
Craig Topper7a9a28b2012-08-12 02:23:29 +000011324 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011325 "Unsupported value type for operation");
11326
Craig Topper66ddd152012-04-27 22:54:43 +000011327 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000011328 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000011329
11330 // Extract the LHS vectors
11331 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011332 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11333 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011334
11335 // Extract the RHS vectors
11336 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000011337 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
11338 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011339
11340 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11341 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11342
11343 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
11344 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
11345 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
11346}
11347
Craig Topper55b24052012-09-11 06:15:32 +000011348static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011349 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011350 Op.getValueType().isInteger() &&
11351 "Only handle AVX 256-bit vector integer operation");
11352 return Lower256IntArith(Op, DAG);
11353}
11354
Craig Topper55b24052012-09-11 06:15:32 +000011355static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011356 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011357 Op.getValueType().isInteger() &&
11358 "Only handle AVX 256-bit vector integer operation");
11359 return Lower256IntArith(Op, DAG);
11360}
11361
Craig Topper55b24052012-09-11 06:15:32 +000011362static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
11363 SelectionDAG &DAG) {
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011364 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000011365 EVT VT = Op.getValueType();
11366
11367 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011368 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000011369 return Lower256IntArith(Op, DAG);
11370
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011371 SDValue A = Op.getOperand(0);
11372 SDValue B = Op.getOperand(1);
11373
11374 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
11375 if (VT == MVT::v4i32) {
11376 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
11377 "Should not custom lower when pmuldq is available!");
11378
11379 // Extract the odd parts.
11380 const int UnpackMask[] = { 1, -1, 3, -1 };
11381 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
11382 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
11383
11384 // Multiply the even parts.
11385 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
11386 // Now multiply odd parts.
11387 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
11388
11389 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
11390 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
11391
11392 // Merge the two vectors back together with a shuffle. This expands into 2
11393 // shuffles.
11394 const int ShufMask[] = { 0, 4, 2, 6 };
11395 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
11396 }
11397
Craig Topper5b209e82012-02-05 03:14:49 +000011398 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
11399 "Only know how to lower V2I64/V4I64 multiply");
11400
Craig Topper5b209e82012-02-05 03:14:49 +000011401 // Ahi = psrlqi(a, 32);
11402 // Bhi = psrlqi(b, 32);
11403 //
11404 // AloBlo = pmuludq(a, b);
11405 // AloBhi = pmuludq(a, Bhi);
11406 // AhiBlo = pmuludq(Ahi, b);
11407
11408 // AloBhi = psllqi(AloBhi, 32);
11409 // AhiBlo = psllqi(AhiBlo, 32);
11410 // return AloBlo + AloBhi + AhiBlo;
11411
Craig Topper5b209e82012-02-05 03:14:49 +000011412 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000011413
Craig Topper5b209e82012-02-05 03:14:49 +000011414 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11415 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011416
Craig Topper5b209e82012-02-05 03:14:49 +000011417 // Bit cast to 32-bit vectors for MULUDQ
11418 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11419 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11420 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11421 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11422 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011423
Craig Topper5b209e82012-02-05 03:14:49 +000011424 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11425 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11426 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011427
Craig Topper5b209e82012-02-05 03:14:49 +000011428 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11429 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011430
Dale Johannesene4d209d2009-02-03 20:21:25 +000011431 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011432 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011433}
11434
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011435SDValue X86TargetLowering::LowerSDIV(SDValue Op, SelectionDAG &DAG) const {
11436 EVT VT = Op.getValueType();
11437 EVT EltTy = VT.getVectorElementType();
11438 unsigned NumElts = VT.getVectorNumElements();
11439 SDValue N0 = Op.getOperand(0);
11440 DebugLoc dl = Op.getDebugLoc();
11441
11442 // Lower sdiv X, pow2-const.
11443 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
11444 if (!C)
11445 return SDValue();
11446
11447 APInt SplatValue, SplatUndef;
11448 unsigned MinSplatBits;
11449 bool HasAnyUndefs;
11450 if (!C->isConstantSplat(SplatValue, SplatUndef, MinSplatBits, HasAnyUndefs))
11451 return SDValue();
11452
11453 if ((SplatValue != 0) &&
11454 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
11455 unsigned lg2 = SplatValue.countTrailingZeros();
11456 // Splat the sign bit.
11457 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
11458 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
11459 // Add (N0 < 0) ? abs2 - 1 : 0;
11460 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
11461 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
11462 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
11463 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
11464 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
11465
11466 // If we're dividing by a positive value, we're done. Otherwise, we must
11467 // negate the result.
11468 if (SplatValue.isNonNegative())
11469 return SRA;
11470
11471 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
11472 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
11473 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
11474 }
11475 return SDValue();
11476}
11477
Nadav Rotem43012222011-05-11 08:12:09 +000011478SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
11479
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011480 EVT VT = Op.getValueType();
11481 DebugLoc dl = Op.getDebugLoc();
11482 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000011483 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011484
Craig Topper1accb7e2012-01-10 06:54:16 +000011485 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000011486 return SDValue();
11487
Nadav Rotem43012222011-05-11 08:12:09 +000011488 // Optimize shl/srl/sra with constant shift amount.
11489 if (isSplatVector(Amt.getNode())) {
11490 SDValue SclrAmt = Amt->getOperand(0);
11491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
11492 uint64_t ShiftAmt = C->getZExtValue();
11493
Craig Toppered2e13d2012-01-22 19:15:14 +000011494 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011495 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000011496 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
11497 if (Op.getOpcode() == ISD::SHL)
11498 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11499 DAG.getConstant(ShiftAmt, MVT::i32));
11500 if (Op.getOpcode() == ISD::SRL)
11501 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11502 DAG.getConstant(ShiftAmt, MVT::i32));
11503 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
11504 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11505 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000011506 }
11507
Craig Toppered2e13d2012-01-22 19:15:14 +000011508 if (VT == MVT::v16i8) {
11509 if (Op.getOpcode() == ISD::SHL) {
11510 // Make a large shift.
11511 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
11512 DAG.getConstant(ShiftAmt, MVT::i32));
11513 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
11514 // Zero out the rightmost bits.
11515 SmallVector<SDValue, 16> V(16,
11516 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11517 MVT::i8));
11518 return DAG.getNode(ISD::AND, dl, VT, SHL,
11519 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011520 }
Craig Toppered2e13d2012-01-22 19:15:14 +000011521 if (Op.getOpcode() == ISD::SRL) {
11522 // Make a large shift.
11523 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
11524 DAG.getConstant(ShiftAmt, MVT::i32));
11525 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
11526 // Zero out the leftmost bits.
11527 SmallVector<SDValue, 16> V(16,
11528 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11529 MVT::i8));
11530 return DAG.getNode(ISD::AND, dl, VT, SRL,
11531 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
11532 }
11533 if (Op.getOpcode() == ISD::SRA) {
11534 if (ShiftAmt == 7) {
11535 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011536 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011537 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000011538 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011539
Craig Toppered2e13d2012-01-22 19:15:14 +000011540 // R s>> a === ((R u>> a) ^ m) - m
11541 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11542 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
11543 MVT::i8));
11544 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
11545 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11546 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11547 return Res;
11548 }
Craig Topper731dfd02012-04-23 03:42:40 +000011549 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011550 }
Craig Topper46154eb2011-11-11 07:39:23 +000011551
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011552 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000011553 if (Op.getOpcode() == ISD::SHL) {
11554 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011555 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
11556 DAG.getConstant(ShiftAmt, MVT::i32));
11557 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000011558 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011559 SmallVector<SDValue, 32> V(32,
11560 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11561 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011562 return DAG.getNode(ISD::AND, dl, VT, SHL,
11563 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000011564 }
Craig Topper0d86d462011-11-20 00:12:05 +000011565 if (Op.getOpcode() == ISD::SRL) {
11566 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011567 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
11568 DAG.getConstant(ShiftAmt, MVT::i32));
11569 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000011570 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011571 SmallVector<SDValue, 32> V(32,
11572 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11573 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011574 return DAG.getNode(ISD::AND, dl, VT, SRL,
11575 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
11576 }
11577 if (Op.getOpcode() == ISD::SRA) {
11578 if (ShiftAmt == 7) {
11579 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011580 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011581 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000011582 }
11583
11584 // R s>> a === ((R u>> a) ^ m) - m
11585 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11586 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
11587 MVT::i8));
11588 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
11589 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11590 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11591 return Res;
11592 }
Craig Topper731dfd02012-04-23 03:42:40 +000011593 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000011594 }
Nadav Rotem43012222011-05-11 08:12:09 +000011595 }
11596 }
11597
11598 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000011599 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000011600 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000011601
Benjamin Kramer9fa92512013-02-04 15:19:25 +000011602 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011603 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011604 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
11605 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
11606 }
Nadav Rotem43012222011-05-11 08:12:09 +000011607 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000011608 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000011609
Nate Begeman51409212010-07-28 00:21:48 +000011610 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000011611 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000011612 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011613
Lang Hames8b99c1e2011-12-17 01:08:46 +000011614 // Turn 'a' into a mask suitable for VSELECT
11615 SDValue VSelM = DAG.getConstant(0x80, VT);
11616 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011617 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000011618
Lang Hames8b99c1e2011-12-17 01:08:46 +000011619 SDValue CM1 = DAG.getConstant(0x0f, VT);
11620 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000011621
Lang Hames8b99c1e2011-12-17 01:08:46 +000011622 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
11623 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000011624 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11625 DAG.getConstant(4, MVT::i32), DAG);
11626 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011627 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11628
Nate Begeman51409212010-07-28 00:21:48 +000011629 // a += a
11630 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011631 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011632 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011633
Lang Hames8b99c1e2011-12-17 01:08:46 +000011634 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
11635 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011636 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11637 DAG.getConstant(2, MVT::i32), DAG);
11638 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011639 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11640
Nate Begeman51409212010-07-28 00:21:48 +000011641 // a += a
11642 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011643 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011644 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011645
Lang Hames8b99c1e2011-12-17 01:08:46 +000011646 // return VSELECT(r, r+r, a);
11647 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000011648 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000011649 return R;
11650 }
Craig Topper46154eb2011-11-11 07:39:23 +000011651
11652 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000011653 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011654 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000011655 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11656 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11657
11658 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000011659 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
11660 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011661
11662 // Recreate the shift amount vectors
11663 SDValue Amt1, Amt2;
11664 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11665 // Constant shift amount
11666 SmallVector<SDValue, 4> Amt1Csts;
11667 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000011668 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011669 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000011670 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011671 Amt2Csts.push_back(Amt->getOperand(i));
11672
11673 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11674 &Amt1Csts[0], NumElems/2);
11675 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11676 &Amt2Csts[0], NumElems/2);
11677 } else {
11678 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000011679 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
11680 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011681 }
11682
11683 // Issue new vector shifts for the smaller types
11684 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
11685 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
11686
11687 // Concatenate the result back
11688 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
11689 }
11690
Nate Begeman51409212010-07-28 00:21:48 +000011691 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011692}
Mon P Wangaf9b9522008-12-18 21:42:19 +000011693
Craig Topper55b24052012-09-11 06:15:32 +000011694static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000011695 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
11696 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000011697 // looks for this combo and may remove the "setcc" instruction if the "setcc"
11698 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000011699 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000011700 SDValue LHS = N->getOperand(0);
11701 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000011702 unsigned BaseOp = 0;
11703 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011704 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000011705 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011706 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000011707 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000011708 // A subtract of one will be selected as a INC. Note that INC doesn't
11709 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011710 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11711 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011712 BaseOp = X86ISD::INC;
11713 Cond = X86::COND_O;
11714 break;
11715 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011716 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000011717 Cond = X86::COND_O;
11718 break;
11719 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011720 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000011721 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011722 break;
11723 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000011724 // A subtract of one will be selected as a DEC. Note that DEC doesn't
11725 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011726 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11727 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011728 BaseOp = X86ISD::DEC;
11729 Cond = X86::COND_O;
11730 break;
11731 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011732 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000011733 Cond = X86::COND_O;
11734 break;
11735 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011736 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000011737 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011738 break;
11739 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000011740 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000011741 Cond = X86::COND_O;
11742 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011743 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
11744 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
11745 MVT::i32);
11746 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011747
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011748 SDValue SetCC =
11749 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11750 DAG.getConstant(X86::COND_O, MVT::i32),
11751 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011752
Dan Gohman6e5fda22011-07-22 18:45:15 +000011753 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011754 }
Bill Wendling74c37652008-12-09 22:08:41 +000011755 }
Bill Wendling3fafd932008-11-26 22:37:40 +000011756
Bill Wendling61edeb52008-12-02 01:06:39 +000011757 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011758 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011759 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000011760
Bill Wendling61edeb52008-12-02 01:06:39 +000011761 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011762 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
11763 DAG.getConstant(Cond, MVT::i32),
11764 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000011765
Dan Gohman6e5fda22011-07-22 18:45:15 +000011766 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000011767}
11768
Chad Rosier30450e82011-12-22 22:35:21 +000011769SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
11770 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011771 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000011772 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
11773 EVT VT = Op.getValueType();
11774
Craig Toppered2e13d2012-01-22 19:15:14 +000011775 if (!Subtarget->hasSSE2() || !VT.isVector())
11776 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011777
Craig Toppered2e13d2012-01-22 19:15:14 +000011778 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
11779 ExtraVT.getScalarType().getSizeInBits();
11780 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
11781
11782 switch (VT.getSimpleVT().SimpleTy) {
11783 default: return SDValue();
11784 case MVT::v8i32:
11785 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011786 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011787 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011788 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011789 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000011790 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000011791
Craig Toppered2e13d2012-01-22 19:15:14 +000011792 // Extract the LHS vectors
11793 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011794 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11795 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000011796
Craig Toppered2e13d2012-01-22 19:15:14 +000011797 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11798 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000011799
Craig Toppered2e13d2012-01-22 19:15:14 +000011800 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000011801 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000011802 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
11803 ExtraNumElems/2);
11804 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000011805
Craig Toppered2e13d2012-01-22 19:15:14 +000011806 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
11807 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000011808
Dmitri Gribenko2de05722012-09-10 21:26:47 +000011809 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011810 }
11811 // fall through
11812 case MVT::v4i32:
11813 case MVT::v8i16: {
11814 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
11815 Op.getOperand(0), ShAmt, DAG);
11816 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011817 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011818 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011819}
11820
Craig Topper55b24052012-09-11 06:15:32 +000011821static SDValue LowerMEMBARRIER(SDValue Op, const X86Subtarget *Subtarget,
11822 SelectionDAG &DAG) {
Eric Christopher9a9d2752010-07-22 02:48:34 +000011823 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011824
Eric Christopher77ed1352011-07-08 00:04:56 +000011825 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
11826 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011827 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000011828 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000011829 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000011830 SDValue Ops[] = {
11831 DAG.getRegister(X86::ESP, MVT::i32), // Base
11832 DAG.getTargetConstant(1, MVT::i8), // Scale
11833 DAG.getRegister(0, MVT::i32), // Index
11834 DAG.getTargetConstant(0, MVT::i32), // Disp
11835 DAG.getRegister(0, MVT::i32), // Segment.
11836 Zero,
11837 Chain
11838 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000011839 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000011840 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11841 array_lengthof(Ops));
11842 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000011843 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011844
Eric Christopher9a9d2752010-07-22 02:48:34 +000011845 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000011846 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000011847 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011848
Chris Lattner132929a2010-08-14 17:26:09 +000011849 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11850 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
11851 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
11852 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011853
Chris Lattner132929a2010-08-14 17:26:09 +000011854 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
11855 if (!Op1 && !Op2 && !Op3 && Op4)
11856 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011857
Chris Lattner132929a2010-08-14 17:26:09 +000011858 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
11859 if (Op1 && !Op2 && !Op3 && !Op4)
11860 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011861
11862 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000011863 // (MFENCE)>;
11864 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000011865}
11866
Craig Topper55b24052012-09-11 06:15:32 +000011867static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
11868 SelectionDAG &DAG) {
Eli Friedman14648462011-07-27 22:21:52 +000011869 DebugLoc dl = Op.getDebugLoc();
11870 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
11871 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
11872 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
11873 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
11874
11875 // The only fence that needs an instruction is a sequentially-consistent
11876 // cross-thread fence.
11877 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
11878 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
11879 // no-sse2). There isn't any reason to disable it if the target processor
11880 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011881 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000011882 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
11883
11884 SDValue Chain = Op.getOperand(0);
11885 SDValue Zero = DAG.getConstant(0, MVT::i32);
11886 SDValue Ops[] = {
11887 DAG.getRegister(X86::ESP, MVT::i32), // Base
11888 DAG.getTargetConstant(1, MVT::i8), // Scale
11889 DAG.getRegister(0, MVT::i32), // Index
11890 DAG.getTargetConstant(0, MVT::i32), // Disp
11891 DAG.getRegister(0, MVT::i32), // Segment.
11892 Zero,
11893 Chain
11894 };
11895 SDNode *Res =
11896 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11897 array_lengthof(Ops));
11898 return SDValue(Res, 0);
11899 }
11900
11901 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
11902 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
11903}
11904
Craig Topper55b24052012-09-11 06:15:32 +000011905static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
11906 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011907 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011908 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000011909 unsigned Reg = 0;
11910 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000011911 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000011912 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011913 case MVT::i8: Reg = X86::AL; size = 1; break;
11914 case MVT::i16: Reg = X86::AX; size = 2; break;
11915 case MVT::i32: Reg = X86::EAX; size = 4; break;
11916 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000011917 assert(Subtarget->is64Bit() && "Node not type legal!");
11918 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000011919 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000011920 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011921 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000011922 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000011923 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011924 Op.getOperand(1),
11925 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000011926 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011927 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011928 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011929 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
11930 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
11931 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000011932 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011933 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000011934 return cpOut;
11935}
11936
Craig Topper55b24052012-09-11 06:15:32 +000011937static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
11938 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000011939 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011940 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011941 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011942 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011943 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011944 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
11945 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000011946 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000011947 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
11948 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000011949 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000011950 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000011951 rdx.getValue(1)
11952 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000011953 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011954}
11955
Craig Topper55b24052012-09-11 06:15:32 +000011956SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000011957 EVT SrcVT = Op.getOperand(0).getValueType();
11958 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000011959 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000011960 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011961 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000011962 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011963 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000011964 // i64 <=> MMX conversions are Legal.
11965 if (SrcVT==MVT::i64 && DstVT.isVector())
11966 return Op;
11967 if (DstVT==MVT::i64 && SrcVT.isVector())
11968 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000011969 // MMX <=> MMX conversions are Legal.
11970 if (SrcVT.isVector() && DstVT.isVector())
11971 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000011972 // All other conversions need to be expanded.
11973 return SDValue();
11974}
Chris Lattner5b856542010-12-20 00:59:46 +000011975
Craig Topper55b24052012-09-11 06:15:32 +000011976static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011977 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011978 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011979 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011980 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000011981 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000011982 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011983 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011984 Node->getOperand(0),
11985 Node->getOperand(1), negOp,
11986 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000011987 cast<AtomicSDNode>(Node)->getAlignment(),
11988 cast<AtomicSDNode>(Node)->getOrdering(),
11989 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000011990}
11991
Eli Friedman327236c2011-08-24 20:50:09 +000011992static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
11993 SDNode *Node = Op.getNode();
11994 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011995 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000011996
11997 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011998 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
11999 // FIXME: On 32-bit, store -> fist or movq would be more efficient
12000 // (The only way to get a 16-byte store is cmpxchg16b)
12001 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
12002 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
12003 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000012004 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
12005 cast<AtomicSDNode>(Node)->getMemoryVT(),
12006 Node->getOperand(0),
12007 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012008 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000012009 cast<AtomicSDNode>(Node)->getOrdering(),
12010 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000012011 return Swap.getValue(1);
12012 }
12013 // Other atomic stores have a simple pattern.
12014 return Op;
12015}
12016
Chris Lattner5b856542010-12-20 00:59:46 +000012017static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
12018 EVT VT = Op.getNode()->getValueType(0);
12019
12020 // Let legalize expand this if it isn't a legal type yet.
12021 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
12022 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012023
Chris Lattner5b856542010-12-20 00:59:46 +000012024 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012025
Chris Lattner5b856542010-12-20 00:59:46 +000012026 unsigned Opc;
12027 bool ExtraOp = false;
12028 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012029 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000012030 case ISD::ADDC: Opc = X86ISD::ADD; break;
12031 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
12032 case ISD::SUBC: Opc = X86ISD::SUB; break;
12033 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
12034 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012035
Chris Lattner5b856542010-12-20 00:59:46 +000012036 if (!ExtraOp)
12037 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
12038 Op.getOperand(1));
12039 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
12040 Op.getOperand(1), Op.getOperand(2));
12041}
12042
Evan Cheng8688a582013-01-29 02:32:37 +000012043SDValue X86TargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga66f40a2013-01-30 22:56:35 +000012044 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000012045
Evan Cheng8688a582013-01-29 02:32:37 +000012046 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
12047 // which returns the values in two XMM registers.
12048 DebugLoc dl = Op.getDebugLoc();
12049 SDValue Arg = Op.getOperand(0);
12050 EVT ArgVT = Arg.getValueType();
12051 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000012052
Evan Cheng8688a582013-01-29 02:32:37 +000012053 ArgListTy Args;
12054 ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000012055
Evan Cheng8688a582013-01-29 02:32:37 +000012056 Entry.Node = Arg;
12057 Entry.Ty = ArgTy;
12058 Entry.isSExt = false;
12059 Entry.isZExt = false;
12060 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000012061
12062 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
12063 // the small struct {f32, f32} is returned in (eax, edx). For f64,
12064 // the results are returned via SRet in memory.
Evan Cheng8688a582013-01-29 02:32:37 +000012065 const char *LibcallName = (ArgVT == MVT::f64)
12066 ? "__sincos_stret" : "__sincosf_stret";
12067 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000012068
Evan Cheng8688a582013-01-29 02:32:37 +000012069 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
12070 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000012071 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
12072 false, false, false, false, 0,
12073 CallingConv::C, /*isTaillCall=*/false,
12074 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
12075 Callee, Args, DAG, dl);
Evan Cheng8688a582013-01-29 02:32:37 +000012076 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Evan Cheng8688a582013-01-29 02:32:37 +000012077 return CallResult.first;
Evan Cheng8688a582013-01-29 02:32:37 +000012078}
12079
Evan Cheng0db9fe62006-04-25 20:13:52 +000012080/// LowerOperation - Provide custom lowering hooks for some operations.
12081///
Dan Gohmand858e902010-04-17 15:26:15 +000012082SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000012083 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012084 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012085 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012086 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, Subtarget, DAG);
12087 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
12088 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012089 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000012090 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012091 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000012092 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012093 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
12094 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
12095 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012096 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
12097 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012098 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
12099 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
12100 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012101 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000012102 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000012103 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012104 case ISD::SHL_PARTS:
12105 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000012106 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012107 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000012108 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000012109 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Nadav Rotem0509db22012-12-28 05:45:24 +000012110 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, DAG);
12111 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
12112 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012113 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000012114 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000012115 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012116 case ISD::FABS: return LowerFABS(Op, DAG);
12117 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000012118 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000012119 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000012120 case ISD::SETCC: return LowerSETCC(Op, DAG);
12121 case ISD::SELECT: return LowerSELECT(Op, DAG);
12122 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012123 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012124 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000012125 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012126 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012127 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012128 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000012129 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
12130 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012131 case ISD::FRAME_TO_ARGS_OFFSET:
12132 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000012133 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012134 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012135 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
12136 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000012137 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
12138 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000012139 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012140 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012141 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012142 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012143 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000012144 case ISD::SRA:
12145 case ISD::SRL:
12146 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000012147 case ISD::SADDO:
12148 case ISD::UADDO:
12149 case ISD::SSUBO:
12150 case ISD::USUBO:
12151 case ISD::SMULO:
12152 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012153 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012154 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000012155 case ISD::ADDC:
12156 case ISD::ADDE:
12157 case ISD::SUBC:
12158 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000012159 case ISD::ADD: return LowerADD(Op, DAG);
12160 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012161 case ISD::SDIV: return LowerSDIV(Op, DAG);
Evan Cheng8688a582013-01-29 02:32:37 +000012162 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012163 }
Chris Lattner27a6c732007-11-24 07:07:01 +000012164}
12165
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012166static void ReplaceATOMIC_LOAD(SDNode *Node,
12167 SmallVectorImpl<SDValue> &Results,
12168 SelectionDAG &DAG) {
12169 DebugLoc dl = Node->getDebugLoc();
12170 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
12171
12172 // Convert wide load -> cmpxchg8b/cmpxchg16b
12173 // FIXME: On 32-bit, load -> fild or movq would be more efficient
12174 // (The only way to get a 16-byte load is cmpxchg16b)
12175 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000012176 SDValue Zero = DAG.getConstant(0, VT);
12177 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012178 Node->getOperand(0),
12179 Node->getOperand(1), Zero, Zero,
12180 cast<AtomicSDNode>(Node)->getMemOperand(),
12181 cast<AtomicSDNode>(Node)->getOrdering(),
12182 cast<AtomicSDNode>(Node)->getSynchScope());
12183 Results.push_back(Swap.getValue(0));
12184 Results.push_back(Swap.getValue(1));
12185}
12186
Craig Topperc0878702012-08-17 06:55:11 +000012187static void
Duncan Sands1607f052008-12-01 11:39:25 +000012188ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000012189 SelectionDAG &DAG, unsigned NewOp) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012190 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000012191 assert (Node->getValueType(0) == MVT::i64 &&
12192 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000012193
12194 SDValue Chain = Node->getOperand(0);
12195 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012196 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012197 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000012198 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012199 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000012200 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000012201 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000012202 SDValue Result =
12203 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
12204 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000012205 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000012206 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012207 Results.push_back(Result.getValue(2));
12208}
12209
Duncan Sands126d9072008-07-04 11:47:58 +000012210/// ReplaceNodeResults - Replace a node with an illegal result type
12211/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000012212void X86TargetLowering::ReplaceNodeResults(SDNode *N,
12213 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000012214 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012215 DebugLoc dl = N->getDebugLoc();
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012216 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000012217 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000012218 default:
Craig Topperabb94d02012-02-05 03:43:23 +000012219 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012220 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000012221 case ISD::ADDC:
12222 case ISD::ADDE:
12223 case ISD::SUBC:
12224 case ISD::SUBE:
12225 // We don't want to expand or promote these.
12226 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012227 case ISD::FP_TO_SINT:
12228 case ISD::FP_TO_UINT: {
12229 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
12230
12231 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
12232 return;
12233
Eli Friedman948e95a2009-05-23 09:59:16 +000012234 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000012235 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000012236 SDValue FIST = Vals.first, StackSlot = Vals.second;
12237 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000012238 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000012239 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012240 if (StackSlot.getNode() != 0)
12241 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
12242 MachinePointerInfo(),
12243 false, false, false, 0));
12244 else
12245 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000012246 }
12247 return;
12248 }
Michael Liao991b6a22012-10-24 04:09:32 +000012249 case ISD::UINT_TO_FP: {
12250 if (N->getOperand(0).getValueType() != MVT::v2i32 &&
12251 N->getValueType(0) != MVT::v2f32)
12252 return;
12253 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
12254 N->getOperand(0));
12255 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
12256 MVT::f64);
12257 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
12258 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
12259 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
12260 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
12261 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
12262 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
12263 return;
12264 }
Michael Liao44c2d612012-10-10 16:53:28 +000012265 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012266 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
12267 return;
Michael Liao44c2d612012-10-10 16:53:28 +000012268 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
12269 Results.push_back(V);
12270 return;
12271 }
Duncan Sands1607f052008-12-01 11:39:25 +000012272 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012273 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012274 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012275 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012276 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000012277 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000012278 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012279 eax.getValue(2));
12280 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
12281 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000012282 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012283 Results.push_back(edx.getValue(1));
12284 return;
12285 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012286 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000012287 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000012288 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000012289 bool Regs64bit = T == MVT::i128;
12290 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000012291 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000012292 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
12293 DAG.getConstant(0, HalfT));
12294 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
12295 DAG.getConstant(1, HalfT));
12296 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
12297 Regs64bit ? X86::RAX : X86::EAX,
12298 cpInL, SDValue());
12299 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
12300 Regs64bit ? X86::RDX : X86::EDX,
12301 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000012302 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000012303 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
12304 DAG.getConstant(0, HalfT));
12305 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
12306 DAG.getConstant(1, HalfT));
12307 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
12308 Regs64bit ? X86::RBX : X86::EBX,
12309 swapInL, cpInH.getValue(1));
12310 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000012311 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000012312 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000012313 SDValue Ops[] = { swapInH.getValue(0),
12314 N->getOperand(1),
12315 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012316 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000012317 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000012318 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
12319 X86ISD::LCMPXCHG8_DAG;
12320 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000012321 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000012322 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
12323 Regs64bit ? X86::RAX : X86::EAX,
12324 HalfT, Result.getValue(1));
12325 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
12326 Regs64bit ? X86::RDX : X86::EDX,
12327 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000012328 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000012329 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012330 Results.push_back(cpOutH.getValue(1));
12331 return;
12332 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012333 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012334 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012335 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012336 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012337 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012338 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000012339 case ISD::ATOMIC_LOAD_MAX:
12340 case ISD::ATOMIC_LOAD_MIN:
12341 case ISD::ATOMIC_LOAD_UMAX:
12342 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000012343 case ISD::ATOMIC_SWAP: {
12344 unsigned Opc;
12345 switch (N->getOpcode()) {
12346 default: llvm_unreachable("Unexpected opcode");
12347 case ISD::ATOMIC_LOAD_ADD:
12348 Opc = X86ISD::ATOMADD64_DAG;
12349 break;
12350 case ISD::ATOMIC_LOAD_AND:
12351 Opc = X86ISD::ATOMAND64_DAG;
12352 break;
12353 case ISD::ATOMIC_LOAD_NAND:
12354 Opc = X86ISD::ATOMNAND64_DAG;
12355 break;
12356 case ISD::ATOMIC_LOAD_OR:
12357 Opc = X86ISD::ATOMOR64_DAG;
12358 break;
12359 case ISD::ATOMIC_LOAD_SUB:
12360 Opc = X86ISD::ATOMSUB64_DAG;
12361 break;
12362 case ISD::ATOMIC_LOAD_XOR:
12363 Opc = X86ISD::ATOMXOR64_DAG;
12364 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012365 case ISD::ATOMIC_LOAD_MAX:
12366 Opc = X86ISD::ATOMMAX64_DAG;
12367 break;
12368 case ISD::ATOMIC_LOAD_MIN:
12369 Opc = X86ISD::ATOMMIN64_DAG;
12370 break;
12371 case ISD::ATOMIC_LOAD_UMAX:
12372 Opc = X86ISD::ATOMUMAX64_DAG;
12373 break;
12374 case ISD::ATOMIC_LOAD_UMIN:
12375 Opc = X86ISD::ATOMUMIN64_DAG;
12376 break;
Craig Topperc0878702012-08-17 06:55:11 +000012377 case ISD::ATOMIC_SWAP:
12378 Opc = X86ISD::ATOMSWAP64_DAG;
12379 break;
12380 }
12381 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000012382 return;
Craig Topperc0878702012-08-17 06:55:11 +000012383 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012384 case ISD::ATOMIC_LOAD:
12385 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000012386 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000012387}
12388
Evan Cheng72261582005-12-20 06:22:03 +000012389const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
12390 switch (Opcode) {
12391 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000012392 case X86ISD::BSF: return "X86ISD::BSF";
12393 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000012394 case X86ISD::SHLD: return "X86ISD::SHLD";
12395 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000012396 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000012397 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000012398 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000012399 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000012400 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000012401 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000012402 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
12403 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
12404 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000012405 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000012406 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000012407 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000012408 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000012409 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000012410 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000012411 case X86ISD::COMI: return "X86ISD::COMI";
12412 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000012413 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000012414 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000012415 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
12416 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000012417 case X86ISD::CMOV: return "X86ISD::CMOV";
12418 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000012419 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000012420 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
12421 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000012422 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000012423 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000012424 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000012425 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000012426 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000012427 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
12428 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000012429 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000012430 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012431 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000012432 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000012433 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000012434 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000012435 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000012436 case X86ISD::HADD: return "X86ISD::HADD";
12437 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000012438 case X86ISD::FHADD: return "X86ISD::FHADD";
12439 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000012440 case X86ISD::UMAX: return "X86ISD::UMAX";
12441 case X86ISD::UMIN: return "X86ISD::UMIN";
12442 case X86ISD::SMAX: return "X86ISD::SMAX";
12443 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000012444 case X86ISD::FMAX: return "X86ISD::FMAX";
12445 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000012446 case X86ISD::FMAXC: return "X86ISD::FMAXC";
12447 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000012448 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
12449 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012450 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000012451 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000012452 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000012453 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
12454 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012455 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000012456 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012457 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012458 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000012459 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
12460 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012461 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
12462 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
12463 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
12464 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
12465 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
12466 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000012467 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000012468 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000012469 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000012470 case X86ISD::VZEXT: return "X86ISD::VZEXT";
12471 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000012472 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000012473 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000012474 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
12475 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000012476 case X86ISD::VSHL: return "X86ISD::VSHL";
12477 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000012478 case X86ISD::VSRA: return "X86ISD::VSRA";
12479 case X86ISD::VSHLI: return "X86ISD::VSHLI";
12480 case X86ISD::VSRLI: return "X86ISD::VSRLI";
12481 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000012482 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000012483 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
12484 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012485 case X86ISD::ADD: return "X86ISD::ADD";
12486 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000012487 case X86ISD::ADC: return "X86ISD::ADC";
12488 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000012489 case X86ISD::SMUL: return "X86ISD::SMUL";
12490 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000012491 case X86ISD::INC: return "X86ISD::INC";
12492 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000012493 case X86ISD::OR: return "X86ISD::OR";
12494 case X86ISD::XOR: return "X86ISD::XOR";
12495 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000012496 case X86ISD::BLSI: return "X86ISD::BLSI";
12497 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
12498 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000012499 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000012500 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000012501 case X86ISD::TESTP: return "X86ISD::TESTP";
Craig Topper4aee1bb2013-01-28 06:48:25 +000012502 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012503 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
12504 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012505 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000012506 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012507 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012508 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000012509 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000012510 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
12511 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012512 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
12513 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
12514 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012515 case X86ISD::MOVSD: return "X86ISD::MOVSD";
12516 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000012517 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
12518 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000012519 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000012520 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000012521 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000012522 case X86ISD::VPERMV: return "X86ISD::VPERMV";
12523 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000012524 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000012525 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000012526 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012527 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000012528 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000012529 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012530 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012531 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012532 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000012533 case X86ISD::FMADD: return "X86ISD::FMADD";
12534 case X86ISD::FMSUB: return "X86ISD::FMSUB";
12535 case X86ISD::FNMADD: return "X86ISD::FNMADD";
12536 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
12537 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
12538 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000012539 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
12540 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Evan Cheng72261582005-12-20 06:22:03 +000012541 }
12542}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012543
Chris Lattnerc9addb72007-03-30 23:15:24 +000012544// isLegalAddressingMode - Return true if the addressing mode represented
12545// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000012546bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012547 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000012548 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012549 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000012550 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000012551
Chris Lattnerc9addb72007-03-30 23:15:24 +000012552 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012553 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012554 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000012555
Chris Lattnerc9addb72007-03-30 23:15:24 +000012556 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000012557 unsigned GVFlags =
12558 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012559
Chris Lattnerdfed4132009-07-10 07:38:24 +000012560 // If a reference to this global requires an extra load, we can't fold it.
12561 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012562 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012563
Chris Lattnerdfed4132009-07-10 07:38:24 +000012564 // If BaseGV requires a register for the PIC base, we cannot also have a
12565 // BaseReg specified.
12566 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000012567 return false;
Evan Cheng52787842007-08-01 23:46:47 +000012568
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012569 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000012570 if ((M != CodeModel::Small || R != Reloc::Static) &&
12571 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012572 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000012573 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012574
Chris Lattnerc9addb72007-03-30 23:15:24 +000012575 switch (AM.Scale) {
12576 case 0:
12577 case 1:
12578 case 2:
12579 case 4:
12580 case 8:
12581 // These scales always work.
12582 break;
12583 case 3:
12584 case 5:
12585 case 9:
12586 // These scales are formed with basereg+scalereg. Only accept if there is
12587 // no basereg yet.
12588 if (AM.HasBaseReg)
12589 return false;
12590 break;
12591 default: // Other stuff never works.
12592 return false;
12593 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012594
Chris Lattnerc9addb72007-03-30 23:15:24 +000012595 return true;
12596}
12597
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012598bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012599 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000012600 return false;
Evan Chenge127a732007-10-29 07:57:50 +000012601 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
12602 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000012603 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000012604}
12605
Evan Cheng70e10d32012-07-17 06:53:39 +000012606bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000012607 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000012608}
12609
12610bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000012611 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000012612 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000012613}
12614
Owen Andersone50ed302009-08-10 22:56:29 +000012615bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000012616 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012617 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012618 unsigned NumBits1 = VT1.getSizeInBits();
12619 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000012620 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012621}
Evan Cheng2bd122c2007-10-26 01:56:11 +000012622
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012623bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012624 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012625 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012626}
12627
Owen Andersone50ed302009-08-10 22:56:29 +000012628bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012629 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000012630 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012631}
12632
Evan Cheng2766a472012-12-06 19:13:27 +000012633bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
12634 EVT VT1 = Val.getValueType();
12635 if (isZExtFree(VT1, VT2))
12636 return true;
12637
12638 if (Val.getOpcode() != ISD::LOAD)
12639 return false;
12640
12641 if (!VT1.isSimple() || !VT1.isInteger() ||
12642 !VT2.isSimple() || !VT2.isInteger())
12643 return false;
12644
12645 switch (VT1.getSimpleVT().SimpleTy) {
12646 default: break;
12647 case MVT::i8:
12648 case MVT::i16:
12649 case MVT::i32:
12650 // X86 has 8, 16, and 32-bit zero-extending loads.
12651 return true;
12652 }
12653
12654 return false;
12655}
12656
Owen Andersone50ed302009-08-10 22:56:29 +000012657bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000012658 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000012659 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000012660}
12661
Evan Cheng60c07e12006-07-05 22:17:51 +000012662/// isShuffleMaskLegal - Targets can use this to indicate that they only
12663/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
12664/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
12665/// are assumed to be legal.
12666bool
Eric Christopherfd179292009-08-27 18:07:15 +000012667X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000012668 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000012669 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000012670 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000012671 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000012672
Nate Begemana09008b2009-10-19 02:17:23 +000012673 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000012674 return (VT.getVectorNumElements() == 2 ||
12675 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
12676 isMOVLMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012677 isSHUFPMask(M, VT, Subtarget->hasFp256()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000012678 isPSHUFDMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012679 isPSHUFHWMask(M, VT, Subtarget->hasInt256()) ||
12680 isPSHUFLWMask(M, VT, Subtarget->hasInt256()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000012681 isPALIGNRMask(M, VT, Subtarget) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012682 isUNPCKLMask(M, VT, Subtarget->hasInt256()) ||
12683 isUNPCKHMask(M, VT, Subtarget->hasInt256()) ||
12684 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasInt256()) ||
12685 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000012686}
12687
Dan Gohman7d8143f2008-04-09 20:09:42 +000012688bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000012689X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000012690 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000012691 unsigned NumElts = VT.getVectorNumElements();
12692 // FIXME: This collection of masks seems suspect.
12693 if (NumElts == 2)
12694 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000012695 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000012696 return (isMOVLMask(Mask, VT) ||
12697 isCommutedMOVLMask(Mask, VT, true) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012698 isSHUFPMask(Mask, VT, Subtarget->hasFp256()) ||
12699 isSHUFPMask(Mask, VT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000012700 }
12701 return false;
12702}
12703
12704//===----------------------------------------------------------------------===//
12705// X86 Scheduler Hooks
12706//===----------------------------------------------------------------------===//
12707
Michael Liaobe02a902012-11-08 07:28:54 +000012708/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000012709static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
12710 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000012711 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000012712
12713 const BasicBlock *BB = MBB->getBasicBlock();
12714 MachineFunction::iterator I = MBB;
12715 ++I;
12716
12717 // For the v = xbegin(), we generate
12718 //
12719 // thisMBB:
12720 // xbegin sinkMBB
12721 //
12722 // mainMBB:
12723 // eax = -1
12724 //
12725 // sinkMBB:
12726 // v = eax
12727
12728 MachineBasicBlock *thisMBB = MBB;
12729 MachineFunction *MF = MBB->getParent();
12730 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12731 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12732 MF->insert(I, mainMBB);
12733 MF->insert(I, sinkMBB);
12734
12735 // Transfer the remainder of BB and its successor edges to sinkMBB.
12736 sinkMBB->splice(sinkMBB->begin(), MBB,
12737 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12738 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12739
12740 // thisMBB:
12741 // xbegin sinkMBB
12742 // # fallthrough to mainMBB
12743 // # abortion to sinkMBB
12744 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
12745 thisMBB->addSuccessor(mainMBB);
12746 thisMBB->addSuccessor(sinkMBB);
12747
12748 // mainMBB:
12749 // EAX = -1
12750 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
12751 mainMBB->addSuccessor(sinkMBB);
12752
12753 // sinkMBB:
12754 // EAX is live into the sinkMBB
12755 sinkMBB->addLiveIn(X86::EAX);
12756 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12757 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12758 .addReg(X86::EAX);
12759
12760 MI->eraseFromParent();
12761 return sinkMBB;
12762}
12763
Michael Liaob118a072012-09-20 03:06:15 +000012764// Get CMPXCHG opcode for the specified data type.
12765static unsigned getCmpXChgOpcode(EVT VT) {
12766 switch (VT.getSimpleVT().SimpleTy) {
12767 case MVT::i8: return X86::LCMPXCHG8;
12768 case MVT::i16: return X86::LCMPXCHG16;
12769 case MVT::i32: return X86::LCMPXCHG32;
12770 case MVT::i64: return X86::LCMPXCHG64;
12771 default:
12772 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000012773 }
Michael Liaob118a072012-09-20 03:06:15 +000012774 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000012775}
12776
Michael Liaob118a072012-09-20 03:06:15 +000012777// Get LOAD opcode for the specified data type.
12778static unsigned getLoadOpcode(EVT VT) {
12779 switch (VT.getSimpleVT().SimpleTy) {
12780 case MVT::i8: return X86::MOV8rm;
12781 case MVT::i16: return X86::MOV16rm;
12782 case MVT::i32: return X86::MOV32rm;
12783 case MVT::i64: return X86::MOV64rm;
12784 default:
12785 break;
12786 }
12787 llvm_unreachable("Invalid operand size!");
12788}
12789
12790// Get opcode of the non-atomic one from the specified atomic instruction.
12791static unsigned getNonAtomicOpcode(unsigned Opc) {
12792 switch (Opc) {
12793 case X86::ATOMAND8: return X86::AND8rr;
12794 case X86::ATOMAND16: return X86::AND16rr;
12795 case X86::ATOMAND32: return X86::AND32rr;
12796 case X86::ATOMAND64: return X86::AND64rr;
12797 case X86::ATOMOR8: return X86::OR8rr;
12798 case X86::ATOMOR16: return X86::OR16rr;
12799 case X86::ATOMOR32: return X86::OR32rr;
12800 case X86::ATOMOR64: return X86::OR64rr;
12801 case X86::ATOMXOR8: return X86::XOR8rr;
12802 case X86::ATOMXOR16: return X86::XOR16rr;
12803 case X86::ATOMXOR32: return X86::XOR32rr;
12804 case X86::ATOMXOR64: return X86::XOR64rr;
12805 }
12806 llvm_unreachable("Unhandled atomic-load-op opcode!");
12807}
12808
12809// Get opcode of the non-atomic one from the specified atomic instruction with
12810// extra opcode.
12811static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
12812 unsigned &ExtraOpc) {
12813 switch (Opc) {
12814 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
12815 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
12816 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
12817 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012818 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012819 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
12820 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
12821 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012822 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012823 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
12824 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
12825 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012826 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012827 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
12828 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
12829 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012830 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012831 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
12832 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
12833 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
12834 }
12835 llvm_unreachable("Unhandled atomic-load-op opcode!");
12836}
12837
12838// Get opcode of the non-atomic one from the specified atomic instruction for
12839// 64-bit data type on 32-bit target.
12840static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
12841 switch (Opc) {
12842 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
12843 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
12844 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
12845 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
12846 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
12847 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012848 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
12849 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
12850 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
12851 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000012852 }
12853 llvm_unreachable("Unhandled atomic-load-op opcode!");
12854}
12855
12856// Get opcode of the non-atomic one from the specified atomic instruction for
12857// 64-bit data type on 32-bit target with extra opcode.
12858static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
12859 unsigned &HiOpc,
12860 unsigned &ExtraOpc) {
12861 switch (Opc) {
12862 case X86::ATOMNAND6432:
12863 ExtraOpc = X86::NOT32r;
12864 HiOpc = X86::AND32rr;
12865 return X86::AND32rr;
12866 }
12867 llvm_unreachable("Unhandled atomic-load-op opcode!");
12868}
12869
12870// Get pseudo CMOV opcode from the specified data type.
12871static unsigned getPseudoCMOVOpc(EVT VT) {
12872 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000012873 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000012874 case MVT::i16: return X86::CMOV_GR16;
12875 case MVT::i32: return X86::CMOV_GR32;
12876 default:
12877 break;
12878 }
12879 llvm_unreachable("Unknown CMOV opcode!");
12880}
12881
12882// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
12883// They will be translated into a spin-loop or compare-exchange loop from
12884//
12885// ...
12886// dst = atomic-fetch-op MI.addr, MI.val
12887// ...
12888//
12889// to
12890//
12891// ...
12892// EAX = LOAD MI.addr
12893// loop:
12894// t1 = OP MI.val, EAX
12895// LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12896// JNE loop
12897// sink:
12898// dst = EAX
12899// ...
Mon P Wang63307c32008-05-05 19:05:59 +000012900MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000012901X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
12902 MachineBasicBlock *MBB) const {
12903 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12904 DebugLoc DL = MI->getDebugLoc();
12905
12906 MachineFunction *MF = MBB->getParent();
12907 MachineRegisterInfo &MRI = MF->getRegInfo();
12908
12909 const BasicBlock *BB = MBB->getBasicBlock();
12910 MachineFunction::iterator I = MBB;
12911 ++I;
12912
Michael Liao13d08bf2013-01-22 21:47:38 +000012913 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000012914 "Unexpected number of operands");
12915
12916 assert(MI->hasOneMemOperand() &&
12917 "Expected atomic-load-op to have one memoperand");
12918
12919 // Memory Reference
12920 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12921 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12922
12923 unsigned DstReg, SrcReg;
12924 unsigned MemOpndSlot;
12925
12926 unsigned CurOp = 0;
12927
12928 DstReg = MI->getOperand(CurOp++).getReg();
12929 MemOpndSlot = CurOp;
12930 CurOp += X86::AddrNumOperands;
12931 SrcReg = MI->getOperand(CurOp++).getReg();
12932
12933 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000012934 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaob118a072012-09-20 03:06:15 +000012935 unsigned AccPhyReg = getX86SubSuperRegister(X86::EAX, VT);
12936
12937 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
12938 unsigned LOADOpc = getLoadOpcode(VT);
12939
12940 // For the atomic load-arith operator, we generate
12941 //
12942 // thisMBB:
12943 // EAX = LOAD [MI.addr]
12944 // mainMBB:
12945 // t1 = OP MI.val, EAX
12946 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12947 // JNE mainMBB
12948 // sinkMBB:
12949
12950 MachineBasicBlock *thisMBB = MBB;
12951 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12952 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12953 MF->insert(I, mainMBB);
12954 MF->insert(I, sinkMBB);
12955
12956 MachineInstrBuilder MIB;
12957
12958 // Transfer the remainder of BB and its successor edges to sinkMBB.
12959 sinkMBB->splice(sinkMBB->begin(), MBB,
12960 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12961 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12962
12963 // thisMBB:
12964 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), AccPhyReg);
12965 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12966 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12967 MIB.setMemRefs(MMOBegin, MMOEnd);
12968
12969 thisMBB->addSuccessor(mainMBB);
12970
12971 // mainMBB:
12972 MachineBasicBlock *origMainMBB = mainMBB;
12973 mainMBB->addLiveIn(AccPhyReg);
12974
12975 // Copy AccPhyReg as it is used more than once.
12976 unsigned AccReg = MRI.createVirtualRegister(RC);
12977 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccReg)
12978 .addReg(AccPhyReg);
12979
12980 unsigned t1 = MRI.createVirtualRegister(RC);
12981 unsigned Opc = MI->getOpcode();
12982 switch (Opc) {
12983 default:
12984 llvm_unreachable("Unhandled atomic-load-op opcode!");
12985 case X86::ATOMAND8:
12986 case X86::ATOMAND16:
12987 case X86::ATOMAND32:
12988 case X86::ATOMAND64:
12989 case X86::ATOMOR8:
12990 case X86::ATOMOR16:
12991 case X86::ATOMOR32:
12992 case X86::ATOMOR64:
12993 case X86::ATOMXOR8:
12994 case X86::ATOMXOR16:
12995 case X86::ATOMXOR32:
12996 case X86::ATOMXOR64: {
12997 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
12998 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t1).addReg(SrcReg)
12999 .addReg(AccReg);
13000 break;
13001 }
13002 case X86::ATOMNAND8:
13003 case X86::ATOMNAND16:
13004 case X86::ATOMNAND32:
13005 case X86::ATOMNAND64: {
13006 unsigned t2 = MRI.createVirtualRegister(RC);
13007 unsigned NOTOpc;
13008 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
13009 BuildMI(mainMBB, DL, TII->get(ANDOpc), t2).addReg(SrcReg)
13010 .addReg(AccReg);
13011 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1).addReg(t2);
13012 break;
13013 }
Michael Liao08382492012-09-21 03:00:17 +000013014 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013015 case X86::ATOMMAX16:
13016 case X86::ATOMMAX32:
13017 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013018 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013019 case X86::ATOMMIN16:
13020 case X86::ATOMMIN32:
13021 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000013022 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013023 case X86::ATOMUMAX16:
13024 case X86::ATOMUMAX32:
13025 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013026 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013027 case X86::ATOMUMIN16:
13028 case X86::ATOMUMIN32:
13029 case X86::ATOMUMIN64: {
13030 unsigned CMPOpc;
13031 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
13032
13033 BuildMI(mainMBB, DL, TII->get(CMPOpc))
13034 .addReg(SrcReg)
13035 .addReg(AccReg);
13036
13037 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000013038 if (VT != MVT::i8) {
13039 // Native support
13040 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t1)
13041 .addReg(SrcReg)
13042 .addReg(AccReg);
13043 } else {
13044 // Promote i8 to i32 to use CMOV32
13045 const TargetRegisterClass *RC32 = getRegClassFor(MVT::i32);
13046 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
13047 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
13048 unsigned t2 = MRI.createVirtualRegister(RC32);
13049
13050 unsigned Undef = MRI.createVirtualRegister(RC32);
13051 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
13052
13053 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
13054 .addReg(Undef)
13055 .addReg(SrcReg)
13056 .addImm(X86::sub_8bit);
13057 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
13058 .addReg(Undef)
13059 .addReg(AccReg)
13060 .addImm(X86::sub_8bit);
13061
13062 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
13063 .addReg(SrcReg32)
13064 .addReg(AccReg32);
13065
13066 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t1)
13067 .addReg(t2, 0, X86::sub_8bit);
13068 }
Michael Liaob118a072012-09-20 03:06:15 +000013069 } else {
13070 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000013071 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000013072 "Invalid atomic-load-op transformation!");
13073 unsigned SelOpc = getPseudoCMOVOpc(VT);
13074 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
13075 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
13076 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t1)
13077 .addReg(SrcReg).addReg(AccReg)
13078 .addImm(CC);
13079 mainMBB = EmitLoweredSelect(MIB, mainMBB);
13080 }
13081 break;
13082 }
13083 }
13084
13085 // Copy AccPhyReg back from virtual register.
13086 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccPhyReg)
13087 .addReg(AccReg);
13088
13089 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
13090 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13091 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13092 MIB.addReg(t1);
13093 MIB.setMemRefs(MMOBegin, MMOEnd);
13094
13095 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
13096
13097 mainMBB->addSuccessor(origMainMBB);
13098 mainMBB->addSuccessor(sinkMBB);
13099
13100 // sinkMBB:
13101 sinkMBB->addLiveIn(AccPhyReg);
13102
13103 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13104 TII->get(TargetOpcode::COPY), DstReg)
13105 .addReg(AccPhyReg);
13106
13107 MI->eraseFromParent();
13108 return sinkMBB;
13109}
13110
13111// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
13112// instructions. They will be translated into a spin-loop or compare-exchange
13113// loop from
13114//
13115// ...
13116// dst = atomic-fetch-op MI.addr, MI.val
13117// ...
13118//
13119// to
13120//
13121// ...
13122// EAX = LOAD [MI.addr + 0]
13123// EDX = LOAD [MI.addr + 4]
13124// loop:
13125// EBX = OP MI.val.lo, EAX
13126// ECX = OP MI.val.hi, EDX
13127// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
13128// JNE loop
13129// sink:
13130// dst = EDX:EAX
13131// ...
13132MachineBasicBlock *
13133X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
13134 MachineBasicBlock *MBB) const {
13135 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13136 DebugLoc DL = MI->getDebugLoc();
13137
13138 MachineFunction *MF = MBB->getParent();
13139 MachineRegisterInfo &MRI = MF->getRegInfo();
13140
13141 const BasicBlock *BB = MBB->getBasicBlock();
13142 MachineFunction::iterator I = MBB;
13143 ++I;
13144
Michael Liao13d08bf2013-01-22 21:47:38 +000013145 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000013146 "Unexpected number of operands");
13147
13148 assert(MI->hasOneMemOperand() &&
13149 "Expected atomic-load-op32 to have one memoperand");
13150
13151 // Memory Reference
13152 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13153 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13154
13155 unsigned DstLoReg, DstHiReg;
13156 unsigned SrcLoReg, SrcHiReg;
13157 unsigned MemOpndSlot;
13158
13159 unsigned CurOp = 0;
13160
13161 DstLoReg = MI->getOperand(CurOp++).getReg();
13162 DstHiReg = MI->getOperand(CurOp++).getReg();
13163 MemOpndSlot = CurOp;
13164 CurOp += X86::AddrNumOperands;
13165 SrcLoReg = MI->getOperand(CurOp++).getReg();
13166 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013167
Craig Topperc9099502012-04-20 06:31:50 +000013168 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013169 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000013170
Michael Liaob118a072012-09-20 03:06:15 +000013171 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
13172 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000013173
Michael Liaob118a072012-09-20 03:06:15 +000013174 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000013175 //
Michael Liaob118a072012-09-20 03:06:15 +000013176 // thisMBB:
13177 // EAX = LOAD [MI.addr + 0]
13178 // EDX = LOAD [MI.addr + 4]
13179 // mainMBB:
13180 // EBX = OP MI.vallo, EAX
13181 // ECX = OP MI.valhi, EDX
13182 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
13183 // JNE mainMBB
13184 // sinkMBB:
Scott Michelfdc40a02009-02-17 22:15:04 +000013185
Mon P Wang63307c32008-05-05 19:05:59 +000013186 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000013187 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13188 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13189 MF->insert(I, mainMBB);
13190 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013191
Michael Liaob118a072012-09-20 03:06:15 +000013192 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000013193
Michael Liaob118a072012-09-20 03:06:15 +000013194 // Transfer the remainder of BB and its successor edges to sinkMBB.
13195 sinkMBB->splice(sinkMBB->begin(), MBB,
13196 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13197 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013198
Michael Liaob118a072012-09-20 03:06:15 +000013199 // thisMBB:
13200 // Lo
13201 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EAX);
13202 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13203 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13204 MIB.setMemRefs(MMOBegin, MMOEnd);
13205 // Hi
13206 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EDX);
13207 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Evan Chenga395f4d2012-10-11 00:15:48 +000013208 if (i == X86::AddrDisp)
Michael Liaob118a072012-09-20 03:06:15 +000013209 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
Evan Chenga395f4d2012-10-11 00:15:48 +000013210 else
Michael Liaob118a072012-09-20 03:06:15 +000013211 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13212 }
13213 MIB.setMemRefs(MMOBegin, MMOEnd);
Scott Michelfdc40a02009-02-17 22:15:04 +000013214
Michael Liaob118a072012-09-20 03:06:15 +000013215 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013216
Michael Liaob118a072012-09-20 03:06:15 +000013217 // mainMBB:
13218 MachineBasicBlock *origMainMBB = mainMBB;
13219 mainMBB->addLiveIn(X86::EAX);
13220 mainMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000013221
Michael Liaob118a072012-09-20 03:06:15 +000013222 // Copy EDX:EAX as they are used more than once.
13223 unsigned LoReg = MRI.createVirtualRegister(RC);
13224 unsigned HiReg = MRI.createVirtualRegister(RC);
13225 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), LoReg).addReg(X86::EAX);
13226 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), HiReg).addReg(X86::EDX);
Mon P Wangab3e7472008-05-05 22:56:23 +000013227
Michael Liaob118a072012-09-20 03:06:15 +000013228 unsigned t1L = MRI.createVirtualRegister(RC);
13229 unsigned t1H = MRI.createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +000013230
Michael Liaob118a072012-09-20 03:06:15 +000013231 unsigned Opc = MI->getOpcode();
13232 switch (Opc) {
13233 default:
13234 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
13235 case X86::ATOMAND6432:
13236 case X86::ATOMOR6432:
13237 case X86::ATOMXOR6432:
13238 case X86::ATOMADD6432:
13239 case X86::ATOMSUB6432: {
13240 unsigned HiOpc;
13241 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaodd3383f2012-11-12 06:49:17 +000013242 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(LoReg).addReg(SrcLoReg);
13243 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(HiReg).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000013244 break;
13245 }
13246 case X86::ATOMNAND6432: {
13247 unsigned HiOpc, NOTOpc;
13248 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
13249 unsigned t2L = MRI.createVirtualRegister(RC);
13250 unsigned t2H = MRI.createVirtualRegister(RC);
13251 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg).addReg(LoReg);
13252 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg).addReg(HiReg);
13253 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1L).addReg(t2L);
13254 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1H).addReg(t2H);
13255 break;
13256 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000013257 case X86::ATOMMAX6432:
13258 case X86::ATOMMIN6432:
13259 case X86::ATOMUMAX6432:
13260 case X86::ATOMUMIN6432: {
13261 unsigned HiOpc;
13262 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
13263 unsigned cL = MRI.createVirtualRegister(RC8);
13264 unsigned cH = MRI.createVirtualRegister(RC8);
13265 unsigned cL32 = MRI.createVirtualRegister(RC);
13266 unsigned cH32 = MRI.createVirtualRegister(RC);
13267 unsigned cc = MRI.createVirtualRegister(RC);
13268 // cl := cmp src_lo, lo
13269 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
13270 .addReg(SrcLoReg).addReg(LoReg);
13271 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
13272 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
13273 // ch := cmp src_hi, hi
13274 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
13275 .addReg(SrcHiReg).addReg(HiReg);
13276 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
13277 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
13278 // cc := if (src_hi == hi) ? cl : ch;
13279 if (Subtarget->hasCMov()) {
13280 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
13281 .addReg(cH32).addReg(cL32);
13282 } else {
13283 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
13284 .addReg(cH32).addReg(cL32)
13285 .addImm(X86::COND_E);
13286 mainMBB = EmitLoweredSelect(MIB, mainMBB);
13287 }
13288 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
13289 if (Subtarget->hasCMov()) {
13290 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1L)
13291 .addReg(SrcLoReg).addReg(LoReg);
13292 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1H)
13293 .addReg(SrcHiReg).addReg(HiReg);
13294 } else {
13295 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1L)
13296 .addReg(SrcLoReg).addReg(LoReg)
13297 .addImm(X86::COND_NE);
13298 mainMBB = EmitLoweredSelect(MIB, mainMBB);
13299 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1H)
13300 .addReg(SrcHiReg).addReg(HiReg)
13301 .addImm(X86::COND_NE);
13302 mainMBB = EmitLoweredSelect(MIB, mainMBB);
13303 }
13304 break;
13305 }
Michael Liaob118a072012-09-20 03:06:15 +000013306 case X86::ATOMSWAP6432: {
13307 unsigned HiOpc;
13308 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
13309 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg);
13310 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg);
13311 break;
13312 }
13313 }
Mon P Wang63307c32008-05-05 19:05:59 +000013314
Michael Liaob118a072012-09-20 03:06:15 +000013315 // Copy EDX:EAX back from HiReg:LoReg
13316 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(LoReg);
13317 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(HiReg);
13318 // Copy ECX:EBX from t1H:t1L
13319 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t1L);
13320 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t1H);
Mon P Wangab3e7472008-05-05 22:56:23 +000013321
Michael Liaob118a072012-09-20 03:06:15 +000013322 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
13323 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13324 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13325 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000013326
Michael Liaob118a072012-09-20 03:06:15 +000013327 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000013328
Michael Liaob118a072012-09-20 03:06:15 +000013329 mainMBB->addSuccessor(origMainMBB);
13330 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013331
Michael Liaob118a072012-09-20 03:06:15 +000013332 // sinkMBB:
13333 sinkMBB->addLiveIn(X86::EAX);
13334 sinkMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000013335
Michael Liaob118a072012-09-20 03:06:15 +000013336 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13337 TII->get(TargetOpcode::COPY), DstLoReg)
13338 .addReg(X86::EAX);
13339 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13340 TII->get(TargetOpcode::COPY), DstHiReg)
13341 .addReg(X86::EDX);
Mon P Wang63307c32008-05-05 19:05:59 +000013342
Michael Liaob118a072012-09-20 03:06:15 +000013343 MI->eraseFromParent();
13344 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000013345}
13346
Eric Christopherf83a5de2009-08-27 18:08:16 +000013347// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013348// or XMM0_V32I8 in AVX all of this code can be replaced with that
13349// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000013350static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
13351 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000013352 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000013353 switch (MI->getOpcode()) {
13354 default: llvm_unreachable("illegal opcode!");
13355 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
13356 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
13357 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
13358 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
13359 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
13360 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
13361 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
13362 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013363 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013364
Craig Topper8aae8dd2012-11-10 08:57:41 +000013365 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000013366 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000013367
Craig Topper52ea2452012-11-10 09:25:36 +000013368 unsigned NumArgs = MI->getNumOperands();
13369 for (unsigned i = 1; i < NumArgs; ++i) {
13370 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000013371 if (!(Op.isReg() && Op.isImplicit()))
13372 MIB.addOperand(Op);
13373 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000013374 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000013375 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
13376
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013377 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000013378 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000013379 .addReg(X86::XMM0);
13380
Dan Gohman14152b42010-07-06 20:24:04 +000013381 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000013382 return BB;
13383}
13384
Craig Topper9c7ae012012-11-10 01:23:36 +000013385// FIXME: Custom handling because TableGen doesn't support multiple implicit
13386// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000013387static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
13388 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000013389 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000013390 switch (MI->getOpcode()) {
13391 default: llvm_unreachable("illegal opcode!");
13392 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
13393 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
13394 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
13395 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
13396 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
13397 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
13398 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
13399 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000013400 }
13401
Craig Topper8aae8dd2012-11-10 08:57:41 +000013402 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000013403 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000013404
Craig Topper52ea2452012-11-10 09:25:36 +000013405 unsigned NumArgs = MI->getNumOperands(); // remove the results
13406 for (unsigned i = 1; i < NumArgs; ++i) {
13407 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000013408 if (!(Op.isReg() && Op.isImplicit()))
13409 MIB.addOperand(Op);
13410 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000013411 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000013412 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
13413
13414 BuildMI(*BB, MI, dl,
13415 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
13416 .addReg(X86::ECX);
13417
13418 MI->eraseFromParent();
13419 return BB;
13420}
13421
Craig Topper2da36912012-11-11 22:45:02 +000013422static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
13423 const TargetInstrInfo *TII,
13424 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000013425 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013426
Eric Christopher228232b2010-11-30 07:20:12 +000013427 // Address into RAX/EAX, other two args into ECX, EDX.
13428 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
13429 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
13430 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
13431 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000013432 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013433
Eric Christopher228232b2010-11-30 07:20:12 +000013434 unsigned ValOps = X86::AddrNumOperands;
13435 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
13436 .addReg(MI->getOperand(ValOps).getReg());
13437 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
13438 .addReg(MI->getOperand(ValOps+1).getReg());
13439
13440 // The instruction doesn't actually take any operands though.
13441 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013442
Eric Christopher228232b2010-11-30 07:20:12 +000013443 MI->eraseFromParent(); // The pseudo is gone now.
13444 return BB;
13445}
13446
13447MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000013448X86TargetLowering::EmitVAARG64WithCustomInserter(
13449 MachineInstr *MI,
13450 MachineBasicBlock *MBB) const {
13451 // Emit va_arg instruction on X86-64.
13452
13453 // Operands to this pseudo-instruction:
13454 // 0 ) Output : destination address (reg)
13455 // 1-5) Input : va_list address (addr, i64mem)
13456 // 6 ) ArgSize : Size (in bytes) of vararg type
13457 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
13458 // 8 ) Align : Alignment of type
13459 // 9 ) EFLAGS (implicit-def)
13460
13461 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
13462 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
13463
13464 unsigned DestReg = MI->getOperand(0).getReg();
13465 MachineOperand &Base = MI->getOperand(1);
13466 MachineOperand &Scale = MI->getOperand(2);
13467 MachineOperand &Index = MI->getOperand(3);
13468 MachineOperand &Disp = MI->getOperand(4);
13469 MachineOperand &Segment = MI->getOperand(5);
13470 unsigned ArgSize = MI->getOperand(6).getImm();
13471 unsigned ArgMode = MI->getOperand(7).getImm();
13472 unsigned Align = MI->getOperand(8).getImm();
13473
13474 // Memory Reference
13475 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
13476 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13477 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13478
13479 // Machine Information
13480 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13481 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
13482 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
13483 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
13484 DebugLoc DL = MI->getDebugLoc();
13485
13486 // struct va_list {
13487 // i32 gp_offset
13488 // i32 fp_offset
13489 // i64 overflow_area (address)
13490 // i64 reg_save_area (address)
13491 // }
13492 // sizeof(va_list) = 24
13493 // alignment(va_list) = 8
13494
13495 unsigned TotalNumIntRegs = 6;
13496 unsigned TotalNumXMMRegs = 8;
13497 bool UseGPOffset = (ArgMode == 1);
13498 bool UseFPOffset = (ArgMode == 2);
13499 unsigned MaxOffset = TotalNumIntRegs * 8 +
13500 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
13501
13502 /* Align ArgSize to a multiple of 8 */
13503 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
13504 bool NeedsAlign = (Align > 8);
13505
13506 MachineBasicBlock *thisMBB = MBB;
13507 MachineBasicBlock *overflowMBB;
13508 MachineBasicBlock *offsetMBB;
13509 MachineBasicBlock *endMBB;
13510
13511 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
13512 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
13513 unsigned OffsetReg = 0;
13514
13515 if (!UseGPOffset && !UseFPOffset) {
13516 // If we only pull from the overflow region, we don't create a branch.
13517 // We don't need to alter control flow.
13518 OffsetDestReg = 0; // unused
13519 OverflowDestReg = DestReg;
13520
13521 offsetMBB = NULL;
13522 overflowMBB = thisMBB;
13523 endMBB = thisMBB;
13524 } else {
13525 // First emit code to check if gp_offset (or fp_offset) is below the bound.
13526 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
13527 // If not, pull from overflow_area. (branch to overflowMBB)
13528 //
13529 // thisMBB
13530 // | .
13531 // | .
13532 // offsetMBB overflowMBB
13533 // | .
13534 // | .
13535 // endMBB
13536
13537 // Registers for the PHI in endMBB
13538 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
13539 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
13540
13541 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13542 MachineFunction *MF = MBB->getParent();
13543 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13544 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13545 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13546
13547 MachineFunction::iterator MBBIter = MBB;
13548 ++MBBIter;
13549
13550 // Insert the new basic blocks
13551 MF->insert(MBBIter, offsetMBB);
13552 MF->insert(MBBIter, overflowMBB);
13553 MF->insert(MBBIter, endMBB);
13554
13555 // Transfer the remainder of MBB and its successor edges to endMBB.
13556 endMBB->splice(endMBB->begin(), thisMBB,
13557 llvm::next(MachineBasicBlock::iterator(MI)),
13558 thisMBB->end());
13559 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
13560
13561 // Make offsetMBB and overflowMBB successors of thisMBB
13562 thisMBB->addSuccessor(offsetMBB);
13563 thisMBB->addSuccessor(overflowMBB);
13564
13565 // endMBB is a successor of both offsetMBB and overflowMBB
13566 offsetMBB->addSuccessor(endMBB);
13567 overflowMBB->addSuccessor(endMBB);
13568
13569 // Load the offset value into a register
13570 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13571 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
13572 .addOperand(Base)
13573 .addOperand(Scale)
13574 .addOperand(Index)
13575 .addDisp(Disp, UseFPOffset ? 4 : 0)
13576 .addOperand(Segment)
13577 .setMemRefs(MMOBegin, MMOEnd);
13578
13579 // Check if there is enough room left to pull this argument.
13580 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
13581 .addReg(OffsetReg)
13582 .addImm(MaxOffset + 8 - ArgSizeA8);
13583
13584 // Branch to "overflowMBB" if offset >= max
13585 // Fall through to "offsetMBB" otherwise
13586 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
13587 .addMBB(overflowMBB);
13588 }
13589
13590 // In offsetMBB, emit code to use the reg_save_area.
13591 if (offsetMBB) {
13592 assert(OffsetReg != 0);
13593
13594 // Read the reg_save_area address.
13595 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
13596 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
13597 .addOperand(Base)
13598 .addOperand(Scale)
13599 .addOperand(Index)
13600 .addDisp(Disp, 16)
13601 .addOperand(Segment)
13602 .setMemRefs(MMOBegin, MMOEnd);
13603
13604 // Zero-extend the offset
13605 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
13606 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
13607 .addImm(0)
13608 .addReg(OffsetReg)
13609 .addImm(X86::sub_32bit);
13610
13611 // Add the offset to the reg_save_area to get the final address.
13612 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
13613 .addReg(OffsetReg64)
13614 .addReg(RegSaveReg);
13615
13616 // Compute the offset for the next argument
13617 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13618 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
13619 .addReg(OffsetReg)
13620 .addImm(UseFPOffset ? 16 : 8);
13621
13622 // Store it back into the va_list.
13623 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
13624 .addOperand(Base)
13625 .addOperand(Scale)
13626 .addOperand(Index)
13627 .addDisp(Disp, UseFPOffset ? 4 : 0)
13628 .addOperand(Segment)
13629 .addReg(NextOffsetReg)
13630 .setMemRefs(MMOBegin, MMOEnd);
13631
13632 // Jump to endMBB
13633 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
13634 .addMBB(endMBB);
13635 }
13636
13637 //
13638 // Emit code to use overflow area
13639 //
13640
13641 // Load the overflow_area address into a register.
13642 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
13643 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
13644 .addOperand(Base)
13645 .addOperand(Scale)
13646 .addOperand(Index)
13647 .addDisp(Disp, 8)
13648 .addOperand(Segment)
13649 .setMemRefs(MMOBegin, MMOEnd);
13650
13651 // If we need to align it, do so. Otherwise, just copy the address
13652 // to OverflowDestReg.
13653 if (NeedsAlign) {
13654 // Align the overflow address
13655 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
13656 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
13657
13658 // aligned_addr = (addr + (align-1)) & ~(align-1)
13659 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
13660 .addReg(OverflowAddrReg)
13661 .addImm(Align-1);
13662
13663 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
13664 .addReg(TmpReg)
13665 .addImm(~(uint64_t)(Align-1));
13666 } else {
13667 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
13668 .addReg(OverflowAddrReg);
13669 }
13670
13671 // Compute the next overflow address after this argument.
13672 // (the overflow address should be kept 8-byte aligned)
13673 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
13674 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
13675 .addReg(OverflowDestReg)
13676 .addImm(ArgSizeA8);
13677
13678 // Store the new overflow address.
13679 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
13680 .addOperand(Base)
13681 .addOperand(Scale)
13682 .addOperand(Index)
13683 .addDisp(Disp, 8)
13684 .addOperand(Segment)
13685 .addReg(NextAddrReg)
13686 .setMemRefs(MMOBegin, MMOEnd);
13687
13688 // If we branched, emit the PHI to the front of endMBB.
13689 if (offsetMBB) {
13690 BuildMI(*endMBB, endMBB->begin(), DL,
13691 TII->get(X86::PHI), DestReg)
13692 .addReg(OffsetDestReg).addMBB(offsetMBB)
13693 .addReg(OverflowDestReg).addMBB(overflowMBB);
13694 }
13695
13696 // Erase the pseudo instruction
13697 MI->eraseFromParent();
13698
13699 return endMBB;
13700}
13701
13702MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000013703X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
13704 MachineInstr *MI,
13705 MachineBasicBlock *MBB) const {
13706 // Emit code to save XMM registers to the stack. The ABI says that the
13707 // number of registers to save is given in %al, so it's theoretically
13708 // possible to do an indirect jump trick to avoid saving all of them,
13709 // however this code takes a simpler approach and just executes all
13710 // of the stores if %al is non-zero. It's less code, and it's probably
13711 // easier on the hardware branch predictor, and stores aren't all that
13712 // expensive anyway.
13713
13714 // Create the new basic blocks. One block contains all the XMM stores,
13715 // and one block is the final destination regardless of whether any
13716 // stores were performed.
13717 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13718 MachineFunction *F = MBB->getParent();
13719 MachineFunction::iterator MBBIter = MBB;
13720 ++MBBIter;
13721 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
13722 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
13723 F->insert(MBBIter, XMMSaveMBB);
13724 F->insert(MBBIter, EndMBB);
13725
Dan Gohman14152b42010-07-06 20:24:04 +000013726 // Transfer the remainder of MBB and its successor edges to EndMBB.
13727 EndMBB->splice(EndMBB->begin(), MBB,
13728 llvm::next(MachineBasicBlock::iterator(MI)),
13729 MBB->end());
13730 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
13731
Dan Gohmand6708ea2009-08-15 01:38:56 +000013732 // The original block will now fall through to the XMM save block.
13733 MBB->addSuccessor(XMMSaveMBB);
13734 // The XMMSaveMBB will fall through to the end block.
13735 XMMSaveMBB->addSuccessor(EndMBB);
13736
13737 // Now add the instructions.
13738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13739 DebugLoc DL = MI->getDebugLoc();
13740
13741 unsigned CountReg = MI->getOperand(0).getReg();
13742 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
13743 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
13744
13745 if (!Subtarget->isTargetWin64()) {
13746 // If %al is 0, branch around the XMM save block.
13747 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000013748 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013749 MBB->addSuccessor(EndMBB);
13750 }
13751
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013752 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000013753 // In the XMM save block, save all the XMM argument registers.
13754 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
13755 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000013756 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000013757 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000013758 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000013759 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000013760 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013761 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000013762 .addFrameIndex(RegSaveFrameIndex)
13763 .addImm(/*Scale=*/1)
13764 .addReg(/*IndexReg=*/0)
13765 .addImm(/*Disp=*/Offset)
13766 .addReg(/*Segment=*/0)
13767 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000013768 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013769 }
13770
Dan Gohman14152b42010-07-06 20:24:04 +000013771 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000013772
13773 return EndMBB;
13774}
Mon P Wang63307c32008-05-05 19:05:59 +000013775
Lang Hames6e3f7e42012-02-03 01:13:49 +000013776// The EFLAGS operand of SelectItr might be missing a kill marker
13777// because there were multiple uses of EFLAGS, and ISel didn't know
13778// which to mark. Figure out whether SelectItr should have had a
13779// kill marker, and set it if it should. Returns the correct kill
13780// marker value.
13781static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
13782 MachineBasicBlock* BB,
13783 const TargetRegisterInfo* TRI) {
13784 // Scan forward through BB for a use/def of EFLAGS.
13785 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
13786 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000013787 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013788 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000013789 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013790 if (mi.definesRegister(X86::EFLAGS))
13791 break; // Should have kill-flag - update below.
13792 }
13793
13794 // If we hit the end of the block, check whether EFLAGS is live into a
13795 // successor.
13796 if (miI == BB->end()) {
13797 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
13798 sEnd = BB->succ_end();
13799 sItr != sEnd; ++sItr) {
13800 MachineBasicBlock* succ = *sItr;
13801 if (succ->isLiveIn(X86::EFLAGS))
13802 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000013803 }
13804 }
13805
Lang Hames6e3f7e42012-02-03 01:13:49 +000013806 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
13807 // out. SelectMI should have a kill flag on EFLAGS.
13808 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000013809 return true;
13810}
13811
Evan Cheng60c07e12006-07-05 22:17:51 +000013812MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000013813X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013814 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000013815 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13816 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000013817
Chris Lattner52600972009-09-02 05:57:00 +000013818 // To "insert" a SELECT_CC instruction, we actually have to insert the
13819 // diamond control-flow pattern. The incoming instruction knows the
13820 // destination vreg to set, the condition code register to branch on, the
13821 // true/false values to select between, and a branch opcode to use.
13822 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13823 MachineFunction::iterator It = BB;
13824 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000013825
Chris Lattner52600972009-09-02 05:57:00 +000013826 // thisMBB:
13827 // ...
13828 // TrueVal = ...
13829 // cmpTY ccX, r1, r2
13830 // bCC copy1MBB
13831 // fallthrough --> copy0MBB
13832 MachineBasicBlock *thisMBB = BB;
13833 MachineFunction *F = BB->getParent();
13834 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
13835 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000013836 F->insert(It, copy0MBB);
13837 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000013838
Bill Wendling730c07e2010-06-25 20:48:10 +000013839 // If the EFLAGS register isn't dead in the terminator, then claim that it's
13840 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000013841 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13842 if (!MI->killsRegister(X86::EFLAGS) &&
13843 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
13844 copy0MBB->addLiveIn(X86::EFLAGS);
13845 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000013846 }
13847
Dan Gohman14152b42010-07-06 20:24:04 +000013848 // Transfer the remainder of BB and its successor edges to sinkMBB.
13849 sinkMBB->splice(sinkMBB->begin(), BB,
13850 llvm::next(MachineBasicBlock::iterator(MI)),
13851 BB->end());
13852 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
13853
13854 // Add the true and fallthrough blocks as its successors.
13855 BB->addSuccessor(copy0MBB);
13856 BB->addSuccessor(sinkMBB);
13857
13858 // Create the conditional branch instruction.
13859 unsigned Opc =
13860 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
13861 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
13862
Chris Lattner52600972009-09-02 05:57:00 +000013863 // copy0MBB:
13864 // %FalseValue = ...
13865 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000013866 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000013867
Chris Lattner52600972009-09-02 05:57:00 +000013868 // sinkMBB:
13869 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
13870 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000013871 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13872 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000013873 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
13874 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
13875
Dan Gohman14152b42010-07-06 20:24:04 +000013876 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000013877 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000013878}
13879
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013880MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013881X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
13882 bool Is64Bit) const {
13883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13884 DebugLoc DL = MI->getDebugLoc();
13885 MachineFunction *MF = BB->getParent();
13886 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13887
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013888 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013889
13890 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
13891 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
13892
13893 // BB:
13894 // ... [Till the alloca]
13895 // If stacklet is not large enough, jump to mallocMBB
13896 //
13897 // bumpMBB:
13898 // Allocate by subtracting from RSP
13899 // Jump to continueMBB
13900 //
13901 // mallocMBB:
13902 // Allocate by call to runtime
13903 //
13904 // continueMBB:
13905 // ...
13906 // [rest of original BB]
13907 //
13908
13909 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13910 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13911 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13912
13913 MachineRegisterInfo &MRI = MF->getRegInfo();
13914 const TargetRegisterClass *AddrRegClass =
13915 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
13916
13917 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13918 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13919 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000013920 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013921 sizeVReg = MI->getOperand(1).getReg(),
13922 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
13923
13924 MachineFunction::iterator MBBIter = BB;
13925 ++MBBIter;
13926
13927 MF->insert(MBBIter, bumpMBB);
13928 MF->insert(MBBIter, mallocMBB);
13929 MF->insert(MBBIter, continueMBB);
13930
13931 continueMBB->splice(continueMBB->begin(), BB, llvm::next
13932 (MachineBasicBlock::iterator(MI)), BB->end());
13933 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
13934
13935 // Add code to the main basic block to check if the stack limit has been hit,
13936 // and if so, jump to mallocMBB otherwise to bumpMBB.
13937 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000013938 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013939 .addReg(tmpSPVReg).addReg(sizeVReg);
13940 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000013941 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013942 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013943 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
13944
13945 // bumpMBB simply decreases the stack pointer, since we know the current
13946 // stacklet has enough space.
13947 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013948 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013949 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013950 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013951 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13952
13953 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013954 const uint32_t *RegMask =
13955 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013956 if (Is64Bit) {
13957 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
13958 .addReg(sizeVReg);
13959 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013960 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013961 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013962 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013963 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013964 } else {
13965 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
13966 .addImm(12);
13967 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
13968 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013969 .addExternalSymbol("__morestack_allocate_stack_space")
13970 .addRegMask(RegMask)
13971 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013972 }
13973
13974 if (!Is64Bit)
13975 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
13976 .addImm(16);
13977
13978 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
13979 .addReg(Is64Bit ? X86::RAX : X86::EAX);
13980 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13981
13982 // Set up the CFG correctly.
13983 BB->addSuccessor(bumpMBB);
13984 BB->addSuccessor(mallocMBB);
13985 mallocMBB->addSuccessor(continueMBB);
13986 bumpMBB->addSuccessor(continueMBB);
13987
13988 // Take care of the PHI nodes.
13989 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
13990 MI->getOperand(0).getReg())
13991 .addReg(mallocPtrVReg).addMBB(mallocMBB)
13992 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
13993
13994 // Delete the original pseudo instruction.
13995 MI->eraseFromParent();
13996
13997 // And we're done.
13998 return continueMBB;
13999}
14000
14001MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014002X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014003 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014004 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14005 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014006
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014007 assert(!Subtarget->isTargetEnvMacho());
14008
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014009 // The lowering is pretty easy: we're just emitting the call to _alloca. The
14010 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014011
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014012 if (Subtarget->isTargetWin64()) {
14013 if (Subtarget->isTargetCygMing()) {
14014 // ___chkstk(Mingw64):
14015 // Clobbers R10, R11, RAX and EFLAGS.
14016 // Updates RSP.
14017 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14018 .addExternalSymbol("___chkstk")
14019 .addReg(X86::RAX, RegState::Implicit)
14020 .addReg(X86::RSP, RegState::Implicit)
14021 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
14022 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
14023 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14024 } else {
14025 // __chkstk(MSVCRT): does not update stack pointer.
14026 // Clobbers R10, R11 and EFLAGS.
14027 // FIXME: RAX(allocated size) might be reused and not killed.
14028 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14029 .addExternalSymbol("__chkstk")
14030 .addReg(X86::RAX, RegState::Implicit)
14031 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14032 // RAX has the offset to subtracted from RSP.
14033 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
14034 .addReg(X86::RSP)
14035 .addReg(X86::RAX);
14036 }
14037 } else {
14038 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014039 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
14040
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014041 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
14042 .addExternalSymbol(StackProbeSymbol)
14043 .addReg(X86::EAX, RegState::Implicit)
14044 .addReg(X86::ESP, RegState::Implicit)
14045 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
14046 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
14047 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14048 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014049
Dan Gohman14152b42010-07-06 20:24:04 +000014050 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014051 return BB;
14052}
Chris Lattner52600972009-09-02 05:57:00 +000014053
14054MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000014055X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
14056 MachineBasicBlock *BB) const {
14057 // This is pretty easy. We're taking the value that we received from
14058 // our load from the relocation, sticking it in either RDI (x86-64)
14059 // or EAX and doing an indirect call. The return value will then
14060 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000014061 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000014062 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000014063 DebugLoc DL = MI->getDebugLoc();
14064 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000014065
14066 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000014067 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000014068
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014069 // Get a register mask for the lowered call.
14070 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
14071 // proper register mask.
14072 const uint32_t *RegMask =
14073 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014074 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000014075 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14076 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000014077 .addReg(X86::RIP)
14078 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014079 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014080 MI->getOperand(3).getTargetFlags())
14081 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000014082 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000014083 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014084 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000014085 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000014086 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14087 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000014088 .addReg(0)
14089 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014090 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000014091 MI->getOperand(3).getTargetFlags())
14092 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014093 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014094 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014095 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014096 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000014097 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14098 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000014099 .addReg(TII->getGlobalBaseReg(F))
14100 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014101 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014102 MI->getOperand(3).getTargetFlags())
14103 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014104 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014105 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014106 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014107 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000014108
Dan Gohman14152b42010-07-06 20:24:04 +000014109 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000014110 return BB;
14111}
14112
14113MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000014114X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
14115 MachineBasicBlock *MBB) const {
14116 DebugLoc DL = MI->getDebugLoc();
14117 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14118
14119 MachineFunction *MF = MBB->getParent();
14120 MachineRegisterInfo &MRI = MF->getRegInfo();
14121
14122 const BasicBlock *BB = MBB->getBasicBlock();
14123 MachineFunction::iterator I = MBB;
14124 ++I;
14125
14126 // Memory Reference
14127 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14128 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14129
14130 unsigned DstReg;
14131 unsigned MemOpndSlot = 0;
14132
14133 unsigned CurOp = 0;
14134
14135 DstReg = MI->getOperand(CurOp++).getReg();
14136 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
14137 assert(RC->hasType(MVT::i32) && "Invalid destination!");
14138 unsigned mainDstReg = MRI.createVirtualRegister(RC);
14139 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
14140
14141 MemOpndSlot = CurOp;
14142
14143 MVT PVT = getPointerTy();
14144 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
14145 "Invalid Pointer Size!");
14146
14147 // For v = setjmp(buf), we generate
14148 //
14149 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000014150 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000014151 // SjLjSetup restoreMBB
14152 //
14153 // mainMBB:
14154 // v_main = 0
14155 //
14156 // sinkMBB:
14157 // v = phi(main, restore)
14158 //
14159 // restoreMBB:
14160 // v_restore = 1
14161
14162 MachineBasicBlock *thisMBB = MBB;
14163 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14164 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14165 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
14166 MF->insert(I, mainMBB);
14167 MF->insert(I, sinkMBB);
14168 MF->push_back(restoreMBB);
14169
14170 MachineInstrBuilder MIB;
14171
14172 // Transfer the remainder of BB and its successor edges to sinkMBB.
14173 sinkMBB->splice(sinkMBB->begin(), MBB,
14174 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14175 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14176
14177 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000014178 unsigned PtrStoreOpc = 0;
14179 unsigned LabelReg = 0;
14180 const int64_t LabelOffset = 1 * PVT.getStoreSize();
14181 Reloc::Model RM = getTargetMachine().getRelocationModel();
14182 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
14183 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014184
Michael Liao281ae5a2012-10-17 02:22:27 +000014185 // Prepare IP either in reg or imm.
14186 if (!UseImmLabel) {
14187 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
14188 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
14189 LabelReg = MRI.createVirtualRegister(PtrRC);
14190 if (Subtarget->is64Bit()) {
14191 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
14192 .addReg(X86::RIP)
14193 .addImm(0)
14194 .addReg(0)
14195 .addMBB(restoreMBB)
14196 .addReg(0);
14197 } else {
14198 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
14199 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
14200 .addReg(XII->getGlobalBaseReg(MF))
14201 .addImm(0)
14202 .addReg(0)
14203 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
14204 .addReg(0);
14205 }
14206 } else
14207 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000014208 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000014209 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000014210 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14211 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014212 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014213 else
14214 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
14215 }
Michael Liao281ae5a2012-10-17 02:22:27 +000014216 if (!UseImmLabel)
14217 MIB.addReg(LabelReg);
14218 else
14219 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014220 MIB.setMemRefs(MMOBegin, MMOEnd);
14221 // Setup
14222 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
14223 .addMBB(restoreMBB);
14224 MIB.addRegMask(RegInfo->getNoPreservedMask());
14225 thisMBB->addSuccessor(mainMBB);
14226 thisMBB->addSuccessor(restoreMBB);
14227
14228 // mainMBB:
14229 // EAX = 0
14230 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
14231 mainMBB->addSuccessor(sinkMBB);
14232
14233 // sinkMBB:
14234 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14235 TII->get(X86::PHI), DstReg)
14236 .addReg(mainDstReg).addMBB(mainMBB)
14237 .addReg(restoreDstReg).addMBB(restoreMBB);
14238
14239 // restoreMBB:
14240 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
14241 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
14242 restoreMBB->addSuccessor(sinkMBB);
14243
14244 MI->eraseFromParent();
14245 return sinkMBB;
14246}
14247
14248MachineBasicBlock *
14249X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
14250 MachineBasicBlock *MBB) const {
14251 DebugLoc DL = MI->getDebugLoc();
14252 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14253
14254 MachineFunction *MF = MBB->getParent();
14255 MachineRegisterInfo &MRI = MF->getRegInfo();
14256
14257 // Memory Reference
14258 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14259 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14260
14261 MVT PVT = getPointerTy();
14262 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
14263 "Invalid Pointer Size!");
14264
14265 const TargetRegisterClass *RC =
14266 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
14267 unsigned Tmp = MRI.createVirtualRegister(RC);
14268 // Since FP is only updated here but NOT referenced, it's treated as GPR.
14269 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
14270 unsigned SP = RegInfo->getStackRegister();
14271
14272 MachineInstrBuilder MIB;
14273
Michael Liao281ae5a2012-10-17 02:22:27 +000014274 const int64_t LabelOffset = 1 * PVT.getStoreSize();
14275 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000014276
14277 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
14278 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
14279
14280 // Reload FP
14281 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
14282 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
14283 MIB.addOperand(MI->getOperand(i));
14284 MIB.setMemRefs(MMOBegin, MMOEnd);
14285 // Reload IP
14286 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
14287 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14288 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014289 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014290 else
14291 MIB.addOperand(MI->getOperand(i));
14292 }
14293 MIB.setMemRefs(MMOBegin, MMOEnd);
14294 // Reload SP
14295 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
14296 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14297 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014298 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014299 else
14300 MIB.addOperand(MI->getOperand(i));
14301 }
14302 MIB.setMemRefs(MMOBegin, MMOEnd);
14303 // Jump
14304 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
14305
14306 MI->eraseFromParent();
14307 return MBB;
14308}
14309
14310MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000014311X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014312 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000014313 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000014314 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014315 case X86::TAILJMPd64:
14316 case X86::TAILJMPr64:
14317 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000014318 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014319 case X86::TCRETURNdi64:
14320 case X86::TCRETURNri64:
14321 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014322 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014323 case X86::WIN_ALLOCA:
14324 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014325 case X86::SEG_ALLOCA_32:
14326 return EmitLoweredSegAlloca(MI, BB, false);
14327 case X86::SEG_ALLOCA_64:
14328 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014329 case X86::TLSCall_32:
14330 case X86::TLSCall_64:
14331 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000014332 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000014333 case X86::CMOV_FR32:
14334 case X86::CMOV_FR64:
14335 case X86::CMOV_V4F32:
14336 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000014337 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000014338 case X86::CMOV_V8F32:
14339 case X86::CMOV_V4F64:
14340 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000014341 case X86::CMOV_GR16:
14342 case X86::CMOV_GR32:
14343 case X86::CMOV_RFP32:
14344 case X86::CMOV_RFP64:
14345 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014346 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014347
Dale Johannesen849f2142007-07-03 00:53:03 +000014348 case X86::FP32_TO_INT16_IN_MEM:
14349 case X86::FP32_TO_INT32_IN_MEM:
14350 case X86::FP32_TO_INT64_IN_MEM:
14351 case X86::FP64_TO_INT16_IN_MEM:
14352 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000014353 case X86::FP64_TO_INT64_IN_MEM:
14354 case X86::FP80_TO_INT16_IN_MEM:
14355 case X86::FP80_TO_INT32_IN_MEM:
14356 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000014357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14358 DebugLoc DL = MI->getDebugLoc();
14359
Evan Cheng60c07e12006-07-05 22:17:51 +000014360 // Change the floating point control register to use "round towards zero"
14361 // mode when truncating to an integer value.
14362 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000014363 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000014364 addFrameReference(BuildMI(*BB, MI, DL,
14365 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014366
14367 // Load the old value of the high byte of the control word...
14368 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000014369 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000014370 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000014371 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014372
14373 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000014374 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000014375 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000014376
14377 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000014378 addFrameReference(BuildMI(*BB, MI, DL,
14379 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014380
14381 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000014382 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000014383 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000014384
14385 // Get the X86 opcode to use.
14386 unsigned Opc;
14387 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000014388 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000014389 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
14390 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
14391 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
14392 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
14393 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
14394 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000014395 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
14396 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
14397 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000014398 }
14399
14400 X86AddressMode AM;
14401 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000014402 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000014403 AM.BaseType = X86AddressMode::RegBase;
14404 AM.Base.Reg = Op.getReg();
14405 } else {
14406 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000014407 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000014408 }
14409 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000014410 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000014411 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014412 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000014413 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000014414 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014415 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000014416 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000014417 AM.GV = Op.getGlobal();
14418 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000014419 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014420 }
Dan Gohman14152b42010-07-06 20:24:04 +000014421 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000014422 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000014423
14424 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000014425 addFrameReference(BuildMI(*BB, MI, DL,
14426 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014427
Dan Gohman14152b42010-07-06 20:24:04 +000014428 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000014429 return BB;
14430 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014431 // String/text processing lowering.
14432 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014433 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000014434 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014435 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000014436 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014437 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000014438 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000014439 case X86::VPCMPESTRM128MEM:
14440 assert(Subtarget->hasSSE42() &&
14441 "Target must have SSE4.2 or AVX features enabled");
14442 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000014443
14444 // String/text processing lowering.
14445 case X86::PCMPISTRIREG:
14446 case X86::VPCMPISTRIREG:
14447 case X86::PCMPISTRIMEM:
14448 case X86::VPCMPISTRIMEM:
14449 case X86::PCMPESTRIREG:
14450 case X86::VPCMPESTRIREG:
14451 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000014452 case X86::VPCMPESTRIMEM:
14453 assert(Subtarget->hasSSE42() &&
14454 "Target must have SSE4.2 or AVX features enabled");
14455 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000014456
Craig Topper8aae8dd2012-11-10 08:57:41 +000014457 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000014458 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000014459 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000014460
Michael Liaobe02a902012-11-08 07:28:54 +000014461 // xbegin
14462 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000014463 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000014464
Craig Topper8aae8dd2012-11-10 08:57:41 +000014465 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000014466 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000014467 case X86::ATOMAND16:
14468 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014469 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000014470 // Fall through
14471 case X86::ATOMOR8:
14472 case X86::ATOMOR16:
14473 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014474 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014475 // Fall through
14476 case X86::ATOMXOR16:
14477 case X86::ATOMXOR8:
14478 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014479 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014480 // Fall through
14481 case X86::ATOMNAND8:
14482 case X86::ATOMNAND16:
14483 case X86::ATOMNAND32:
14484 case X86::ATOMNAND64:
14485 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014486 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014487 case X86::ATOMMAX16:
14488 case X86::ATOMMAX32:
14489 case X86::ATOMMAX64:
14490 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014491 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014492 case X86::ATOMMIN16:
14493 case X86::ATOMMIN32:
14494 case X86::ATOMMIN64:
14495 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014496 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014497 case X86::ATOMUMAX16:
14498 case X86::ATOMUMAX32:
14499 case X86::ATOMUMAX64:
14500 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014501 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014502 case X86::ATOMUMIN16:
14503 case X86::ATOMUMIN32:
14504 case X86::ATOMUMIN64:
14505 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014506
14507 // This group does 64-bit operations on a 32-bit host.
14508 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014509 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014510 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014511 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014512 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014513 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000014514 case X86::ATOMMAX6432:
14515 case X86::ATOMMIN6432:
14516 case X86::ATOMUMAX6432:
14517 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000014518 case X86::ATOMSWAP6432:
14519 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000014520
Dan Gohmand6708ea2009-08-15 01:38:56 +000014521 case X86::VASTART_SAVE_XMM_REGS:
14522 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000014523
14524 case X86::VAARG_64:
14525 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014526
14527 case X86::EH_SjLj_SetJmp32:
14528 case X86::EH_SjLj_SetJmp64:
14529 return emitEHSjLjSetJmp(MI, BB);
14530
14531 case X86::EH_SjLj_LongJmp32:
14532 case X86::EH_SjLj_LongJmp64:
14533 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014534 }
14535}
14536
14537//===----------------------------------------------------------------------===//
14538// X86 Optimization Hooks
14539//===----------------------------------------------------------------------===//
14540
Dan Gohman475871a2008-07-27 21:46:04 +000014541void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000014542 APInt &KnownZero,
14543 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000014544 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000014545 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014546 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014547 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000014548 assert((Opc >= ISD::BUILTIN_OP_END ||
14549 Opc == ISD::INTRINSIC_WO_CHAIN ||
14550 Opc == ISD::INTRINSIC_W_CHAIN ||
14551 Opc == ISD::INTRINSIC_VOID) &&
14552 "Should use MaskedValueIsZero if you don't know whether Op"
14553 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014554
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014555 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014556 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000014557 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014558 case X86ISD::ADD:
14559 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000014560 case X86ISD::ADC:
14561 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014562 case X86ISD::SMUL:
14563 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000014564 case X86ISD::INC:
14565 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000014566 case X86ISD::OR:
14567 case X86ISD::XOR:
14568 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014569 // These nodes' second result is a boolean.
14570 if (Op.getResNo() == 0)
14571 break;
14572 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014573 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014574 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000014575 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014576 case ISD::INTRINSIC_WO_CHAIN: {
14577 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14578 unsigned NumLoBits = 0;
14579 switch (IntId) {
14580 default: break;
14581 case Intrinsic::x86_sse_movmsk_ps:
14582 case Intrinsic::x86_avx_movmsk_ps_256:
14583 case Intrinsic::x86_sse2_movmsk_pd:
14584 case Intrinsic::x86_avx_movmsk_pd_256:
14585 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000014586 case Intrinsic::x86_sse2_pmovmskb_128:
14587 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000014588 // High bits of movmskp{s|d}, pmovmskb are known zero.
14589 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000014590 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000014591 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
14592 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
14593 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
14594 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
14595 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
14596 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000014597 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014598 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014599 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000014600 break;
14601 }
14602 }
14603 break;
14604 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014605 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014606}
Chris Lattner259e97c2006-01-31 19:43:35 +000014607
Owen Andersonbc146b02010-09-21 20:42:50 +000014608unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
14609 unsigned Depth) const {
14610 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
14611 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
14612 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000014613
Owen Andersonbc146b02010-09-21 20:42:50 +000014614 // Fallback case.
14615 return 1;
14616}
14617
Evan Cheng206ee9d2006-07-07 08:33:52 +000014618/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000014619/// node is a GlobalAddress + offset.
14620bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000014621 const GlobalValue* &GA,
14622 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000014623 if (N->getOpcode() == X86ISD::Wrapper) {
14624 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014625 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000014626 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014627 return true;
14628 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000014629 }
Evan Chengad4196b2008-05-12 19:56:52 +000014630 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014631}
14632
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014633/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
14634/// same as extracting the high 128-bit part of 256-bit vector and then
14635/// inserting the result into the low part of a new 256-bit vector
14636static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
14637 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014638 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014639
14640 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000014641 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014642 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14643 SVOp->getMaskElt(j) >= 0)
14644 return false;
14645
14646 return true;
14647}
14648
14649/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
14650/// same as extracting the low 128-bit part of 256-bit vector and then
14651/// inserting the result into the high part of a new 256-bit vector
14652static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
14653 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014654 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014655
14656 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000014657 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014658 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14659 SVOp->getMaskElt(j) >= 0)
14660 return false;
14661
14662 return true;
14663}
14664
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014665/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
14666static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000014667 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014668 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014669 DebugLoc dl = N->getDebugLoc();
14670 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
14671 SDValue V1 = SVOp->getOperand(0);
14672 SDValue V2 = SVOp->getOperand(1);
14673 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014674 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014675
14676 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
14677 V2.getOpcode() == ISD::CONCAT_VECTORS) {
14678 //
14679 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000014680 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014681 // V UNDEF BUILD_VECTOR UNDEF
14682 // \ / \ /
14683 // CONCAT_VECTOR CONCAT_VECTOR
14684 // \ /
14685 // \ /
14686 // RESULT: V + zero extended
14687 //
14688 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
14689 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
14690 V1.getOperand(1).getOpcode() != ISD::UNDEF)
14691 return SDValue();
14692
14693 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
14694 return SDValue();
14695
14696 // To match the shuffle mask, the first half of the mask should
14697 // be exactly the first vector, and all the rest a splat with the
14698 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000014699 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014700 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
14701 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
14702 return SDValue();
14703
Chad Rosier3d1161e2012-01-03 21:05:52 +000014704 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
14705 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000014706 if (Ld->hasNUsesOfValue(1, 0)) {
14707 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
14708 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
14709 SDValue ResNode =
14710 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
14711 Ld->getMemoryVT(),
14712 Ld->getPointerInfo(),
14713 Ld->getAlignment(),
14714 false/*isVolatile*/, true/*ReadMem*/,
14715 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000014716
14717 // Make sure the newly-created LOAD is in the same position as Ld in
14718 // terms of dependency. We create a TokenFactor for Ld and ResNode,
14719 // and update uses of Ld's output chain to use the TokenFactor.
14720 if (Ld->hasAnyUseOfValue(1)) {
14721 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
14722 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
14723 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
14724 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
14725 SDValue(ResNode.getNode(), 1));
14726 }
14727
Chad Rosier42726832012-05-07 18:47:44 +000014728 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
14729 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000014730 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000014731
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014732 // Emit a zeroed vector and insert the desired subvector on its
14733 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014734 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000014735 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014736 return DCI.CombineTo(N, InsV);
14737 }
14738
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014739 //===--------------------------------------------------------------------===//
14740 // Combine some shuffles into subvector extracts and inserts:
14741 //
14742
14743 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
14744 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014745 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
14746 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014747 return DCI.CombineTo(N, InsV);
14748 }
14749
14750 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
14751 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014752 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
14753 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014754 return DCI.CombineTo(N, InsV);
14755 }
14756
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014757 return SDValue();
14758}
14759
14760/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000014761static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014762 TargetLowering::DAGCombinerInfo &DCI,
14763 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000014764 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000014765 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000014766
Mon P Wanga0fd0d52010-12-19 23:55:53 +000014767 // Don't create instructions with illegal types after legalize types has run.
14768 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14769 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
14770 return SDValue();
14771
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014772 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014773 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014774 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014775 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014776
14777 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014778 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014779 return SDValue();
14780
14781 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
14782 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
14783 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000014784 SmallVector<SDValue, 16> Elts;
14785 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014786 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000014787
Nate Begemanfdea31a2010-03-24 20:49:50 +000014788 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000014789}
Evan Chengd880b972008-05-09 21:53:03 +000014790
Nadav Roteme12bf182013-01-04 17:35:21 +000014791/// PerformTruncateCombine - Converts truncate operation to
14792/// a sequence of vector shuffle operations.
14793/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000014794static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
14795 TargetLowering::DAGCombinerInfo &DCI,
14796 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014797 return SDValue();
14798}
14799
Craig Topper89f4e662012-03-20 07:17:59 +000014800/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
14801/// specific shuffle of a load can be folded into a single element load.
14802/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
14803/// shuffles have been customed lowered so we need to handle those here.
14804static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
14805 TargetLowering::DAGCombinerInfo &DCI) {
14806 if (DCI.isBeforeLegalizeOps())
14807 return SDValue();
14808
14809 SDValue InVec = N->getOperand(0);
14810 SDValue EltNo = N->getOperand(1);
14811
14812 if (!isa<ConstantSDNode>(EltNo))
14813 return SDValue();
14814
14815 EVT VT = InVec.getValueType();
14816
14817 bool HasShuffleIntoBitcast = false;
14818 if (InVec.getOpcode() == ISD::BITCAST) {
14819 // Don't duplicate a load with other uses.
14820 if (!InVec.hasOneUse())
14821 return SDValue();
14822 EVT BCVT = InVec.getOperand(0).getValueType();
14823 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
14824 return SDValue();
14825 InVec = InVec.getOperand(0);
14826 HasShuffleIntoBitcast = true;
14827 }
14828
14829 if (!isTargetShuffle(InVec.getOpcode()))
14830 return SDValue();
14831
14832 // Don't duplicate a load with other uses.
14833 if (!InVec.hasOneUse())
14834 return SDValue();
14835
14836 SmallVector<int, 16> ShuffleMask;
14837 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000014838 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
14839 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000014840 return SDValue();
14841
14842 // Select the input vector, guarding against out of range extract vector.
14843 unsigned NumElems = VT.getVectorNumElements();
14844 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
14845 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
14846 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
14847 : InVec.getOperand(1);
14848
14849 // If inputs to shuffle are the same for both ops, then allow 2 uses
14850 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
14851
14852 if (LdNode.getOpcode() == ISD::BITCAST) {
14853 // Don't duplicate a load with other uses.
14854 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
14855 return SDValue();
14856
14857 AllowedUses = 1; // only allow 1 load use if we have a bitcast
14858 LdNode = LdNode.getOperand(0);
14859 }
14860
14861 if (!ISD::isNormalLoad(LdNode.getNode()))
14862 return SDValue();
14863
14864 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
14865
14866 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
14867 return SDValue();
14868
14869 if (HasShuffleIntoBitcast) {
14870 // If there's a bitcast before the shuffle, check if the load type and
14871 // alignment is valid.
14872 unsigned Align = LN0->getAlignment();
14873 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000014874 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000014875 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
14876
14877 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
14878 return SDValue();
14879 }
14880
14881 // All checks match so transform back to vector_shuffle so that DAG combiner
14882 // can finish the job
14883 DebugLoc dl = N->getDebugLoc();
14884
14885 // Create shuffle node taking into account the case that its a unary shuffle
14886 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
14887 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
14888 InVec.getOperand(0), Shuffle,
14889 &ShuffleMask[0]);
14890 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
14891 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
14892 EltNo);
14893}
14894
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000014895/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
14896/// generation and convert it from being a bunch of shuffles and extracts
14897/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014898static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000014899 TargetLowering::DAGCombinerInfo &DCI) {
14900 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
14901 if (NewOp.getNode())
14902 return NewOp;
14903
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014904 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000014905 // Detect whether we are trying to convert from mmx to i32 and the bitcast
14906 // from mmx to v2i32 has a single usage.
14907 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
14908 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
14909 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
14910 return DAG.getNode(X86ISD::MMX_MOVD2W, InputVector.getDebugLoc(),
14911 N->getValueType(0),
14912 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014913
14914 // Only operate on vectors of 4 elements, where the alternative shuffling
14915 // gets to be more expensive.
14916 if (InputVector.getValueType() != MVT::v4i32)
14917 return SDValue();
14918
14919 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
14920 // single use which is a sign-extend or zero-extend, and all elements are
14921 // used.
14922 SmallVector<SDNode *, 4> Uses;
14923 unsigned ExtractedElements = 0;
14924 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
14925 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
14926 if (UI.getUse().getResNo() != InputVector.getResNo())
14927 return SDValue();
14928
14929 SDNode *Extract = *UI;
14930 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
14931 return SDValue();
14932
14933 if (Extract->getValueType(0) != MVT::i32)
14934 return SDValue();
14935 if (!Extract->hasOneUse())
14936 return SDValue();
14937 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
14938 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
14939 return SDValue();
14940 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
14941 return SDValue();
14942
14943 // Record which element was extracted.
14944 ExtractedElements |=
14945 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
14946
14947 Uses.push_back(Extract);
14948 }
14949
14950 // If not all the elements were used, this may not be worthwhile.
14951 if (ExtractedElements != 15)
14952 return SDValue();
14953
14954 // Ok, we've now decided to do the transformation.
14955 DebugLoc dl = InputVector.getDebugLoc();
14956
14957 // Store the value to a temporary stack slot.
14958 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000014959 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
14960 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014961
14962 // Replace each use (extract) with a load of the appropriate element.
14963 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
14964 UE = Uses.end(); UI != UE; ++UI) {
14965 SDNode *Extract = *UI;
14966
Nadav Rotem86694292011-05-17 08:31:57 +000014967 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014968 SDValue Idx = Extract->getOperand(1);
14969 unsigned EltSize =
14970 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
14971 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000014972 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014973 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
14974
Nadav Rotem86694292011-05-17 08:31:57 +000014975 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014976 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014977
14978 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000014979 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000014980 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014981 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014982
14983 // Replace the exact with the load.
14984 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
14985 }
14986
14987 // The replacement was made in place; don't return anything.
14988 return SDValue();
14989}
14990
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000014991/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
14992static unsigned matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS,
14993 SDValue RHS, SelectionDAG &DAG,
14994 const X86Subtarget *Subtarget) {
14995 if (!VT.isVector())
14996 return 0;
14997
14998 switch (VT.getSimpleVT().SimpleTy) {
14999 default: return 0;
15000 case MVT::v32i8:
15001 case MVT::v16i16:
15002 case MVT::v8i32:
15003 if (!Subtarget->hasAVX2())
15004 return 0;
15005 case MVT::v16i8:
15006 case MVT::v8i16:
15007 case MVT::v4i32:
15008 if (!Subtarget->hasSSE2())
15009 return 0;
15010 }
15011
15012 // SSE2 has only a small subset of the operations.
15013 bool hasUnsigned = Subtarget->hasSSE41() ||
15014 (Subtarget->hasSSE2() && VT == MVT::v16i8);
15015 bool hasSigned = Subtarget->hasSSE41() ||
15016 (Subtarget->hasSSE2() && VT == MVT::v8i16);
15017
15018 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15019
15020 // Check for x CC y ? x : y.
15021 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15022 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
15023 switch (CC) {
15024 default: break;
15025 case ISD::SETULT:
15026 case ISD::SETULE:
15027 return hasUnsigned ? X86ISD::UMIN : 0;
15028 case ISD::SETUGT:
15029 case ISD::SETUGE:
15030 return hasUnsigned ? X86ISD::UMAX : 0;
15031 case ISD::SETLT:
15032 case ISD::SETLE:
15033 return hasSigned ? X86ISD::SMIN : 0;
15034 case ISD::SETGT:
15035 case ISD::SETGE:
15036 return hasSigned ? X86ISD::SMAX : 0;
15037 }
15038 // Check for x CC y ? y : x -- a min/max with reversed arms.
15039 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15040 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
15041 switch (CC) {
15042 default: break;
15043 case ISD::SETULT:
15044 case ISD::SETULE:
15045 return hasUnsigned ? X86ISD::UMAX : 0;
15046 case ISD::SETUGT:
15047 case ISD::SETUGE:
15048 return hasUnsigned ? X86ISD::UMIN : 0;
15049 case ISD::SETLT:
15050 case ISD::SETLE:
15051 return hasSigned ? X86ISD::SMAX : 0;
15052 case ISD::SETGT:
15053 case ISD::SETGE:
15054 return hasSigned ? X86ISD::SMIN : 0;
15055 }
15056 }
15057
15058 return 0;
15059}
15060
Duncan Sands6bcd2192011-09-17 16:49:39 +000015061/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
15062/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015063static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000015064 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000015065 const X86Subtarget *Subtarget) {
15066 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000015067 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000015068 // Get the LHS/RHS of the select.
15069 SDValue LHS = N->getOperand(1);
15070 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000015071 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000015072
Dan Gohman670e5392009-09-21 18:03:22 +000015073 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000015074 // instructions match the semantics of the common C idiom x<y?x:y but not
15075 // x<=y?x:y, because of how they handle negative zero (which can be
15076 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000015077 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
15078 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000015079 (Subtarget->hasSSE2() ||
15080 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015081 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015082
Chris Lattner47b4ce82009-03-11 05:48:52 +000015083 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000015084 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000015085 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15086 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015087 switch (CC) {
15088 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000015089 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000015090 // Converting this to a min would handle NaNs incorrectly, and swapping
15091 // the operands would cause it to handle comparisons between positive
15092 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015093 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015094 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015095 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15096 break;
15097 std::swap(LHS, RHS);
15098 }
Dan Gohman670e5392009-09-21 18:03:22 +000015099 Opcode = X86ISD::FMIN;
15100 break;
15101 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000015102 // Converting this to a min would handle comparisons between positive
15103 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015104 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015105 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
15106 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015107 Opcode = X86ISD::FMIN;
15108 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015109 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000015110 // Converting this to a min would handle both negative zeros and NaNs
15111 // incorrectly, but we can swap the operands to fix both.
15112 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015113 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015114 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000015115 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015116 Opcode = X86ISD::FMIN;
15117 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015118
Dan Gohman670e5392009-09-21 18:03:22 +000015119 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015120 // Converting this to a max would handle comparisons between positive
15121 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015122 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000015123 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015124 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015125 Opcode = X86ISD::FMAX;
15126 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015127 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000015128 // Converting this to a max would handle NaNs incorrectly, and swapping
15129 // the operands would cause it to handle comparisons between positive
15130 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015131 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015132 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015133 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15134 break;
15135 std::swap(LHS, RHS);
15136 }
Dan Gohman670e5392009-09-21 18:03:22 +000015137 Opcode = X86ISD::FMAX;
15138 break;
15139 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015140 // Converting this to a max would handle both negative zeros and NaNs
15141 // incorrectly, but we can swap the operands to fix both.
15142 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015143 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015144 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015145 case ISD::SETGE:
15146 Opcode = X86ISD::FMAX;
15147 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000015148 }
Dan Gohman670e5392009-09-21 18:03:22 +000015149 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000015150 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15151 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015152 switch (CC) {
15153 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000015154 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015155 // Converting this to a min would handle comparisons between positive
15156 // and negative zero incorrectly, and swapping the operands would
15157 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015158 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015159 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000015160 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015161 break;
15162 std::swap(LHS, RHS);
15163 }
Dan Gohman670e5392009-09-21 18:03:22 +000015164 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000015165 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015166 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000015167 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015168 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015169 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
15170 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015171 Opcode = X86ISD::FMIN;
15172 break;
15173 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015174 // Converting this to a min would handle both negative zeros and NaNs
15175 // incorrectly, but we can swap the operands to fix both.
15176 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015177 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015178 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015179 case ISD::SETGE:
15180 Opcode = X86ISD::FMIN;
15181 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015182
Dan Gohman670e5392009-09-21 18:03:22 +000015183 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000015184 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015185 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015186 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015187 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000015188 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015189 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000015190 // Converting this to a max would handle comparisons between positive
15191 // and negative zero incorrectly, and swapping the operands would
15192 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015193 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015194 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000015195 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015196 break;
15197 std::swap(LHS, RHS);
15198 }
Dan Gohman670e5392009-09-21 18:03:22 +000015199 Opcode = X86ISD::FMAX;
15200 break;
15201 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000015202 // Converting this to a max would handle both negative zeros and NaNs
15203 // incorrectly, but we can swap the operands to fix both.
15204 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015205 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015206 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000015207 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015208 Opcode = X86ISD::FMAX;
15209 break;
15210 }
Chris Lattner83e6c992006-10-04 06:57:07 +000015211 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015212
Chris Lattner47b4ce82009-03-11 05:48:52 +000015213 if (Opcode)
15214 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000015215 }
Eric Christopherfd179292009-08-27 18:07:15 +000015216
Chris Lattnerd1980a52009-03-12 06:52:53 +000015217 // If this is a select between two integer constants, try to do some
15218 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000015219 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
15220 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000015221 // Don't do this for crazy integer types.
15222 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
15223 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000015224 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015225 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000015226
Chris Lattnercee56e72009-03-13 05:53:31 +000015227 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000015228 // Efficiently invertible.
15229 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
15230 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
15231 isa<ConstantSDNode>(Cond.getOperand(1))))) {
15232 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000015233 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015234 }
Eric Christopherfd179292009-08-27 18:07:15 +000015235
Chris Lattnerd1980a52009-03-12 06:52:53 +000015236 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015237 if (FalseC->getAPIntValue() == 0 &&
15238 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015239 if (NeedsCondInvert) // Invert the condition if needed.
15240 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15241 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015242
Chris Lattnerd1980a52009-03-12 06:52:53 +000015243 // Zero extend the condition if needed.
15244 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015245
Chris Lattnercee56e72009-03-13 05:53:31 +000015246 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000015247 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015248 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015249 }
Eric Christopherfd179292009-08-27 18:07:15 +000015250
Chris Lattner97a29a52009-03-13 05:22:11 +000015251 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000015252 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000015253 if (NeedsCondInvert) // Invert the condition if needed.
15254 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15255 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015256
Chris Lattner97a29a52009-03-13 05:22:11 +000015257 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015258 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15259 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015260 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000015261 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000015262 }
Eric Christopherfd179292009-08-27 18:07:15 +000015263
Chris Lattnercee56e72009-03-13 05:53:31 +000015264 // Optimize cases that will turn into an LEA instruction. This requires
15265 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015266 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015267 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015268 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015269
Chris Lattnercee56e72009-03-13 05:53:31 +000015270 bool isFastMultiplier = false;
15271 if (Diff < 10) {
15272 switch ((unsigned char)Diff) {
15273 default: break;
15274 case 1: // result = add base, cond
15275 case 2: // result = lea base( , cond*2)
15276 case 3: // result = lea base(cond, cond*2)
15277 case 4: // result = lea base( , cond*4)
15278 case 5: // result = lea base(cond, cond*4)
15279 case 8: // result = lea base( , cond*8)
15280 case 9: // result = lea base(cond, cond*8)
15281 isFastMultiplier = true;
15282 break;
15283 }
15284 }
Eric Christopherfd179292009-08-27 18:07:15 +000015285
Chris Lattnercee56e72009-03-13 05:53:31 +000015286 if (isFastMultiplier) {
15287 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
15288 if (NeedsCondInvert) // Invert the condition if needed.
15289 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15290 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015291
Chris Lattnercee56e72009-03-13 05:53:31 +000015292 // Zero extend the condition if needed.
15293 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15294 Cond);
15295 // Scale the condition by the difference.
15296 if (Diff != 1)
15297 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15298 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015299
Chris Lattnercee56e72009-03-13 05:53:31 +000015300 // Add the base if non-zero.
15301 if (FalseC->getAPIntValue() != 0)
15302 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15303 SDValue(FalseC, 0));
15304 return Cond;
15305 }
Eric Christopherfd179292009-08-27 18:07:15 +000015306 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015307 }
15308 }
Eric Christopherfd179292009-08-27 18:07:15 +000015309
Evan Cheng56f582d2012-01-04 01:41:39 +000015310 // Canonicalize max and min:
15311 // (x > y) ? x : y -> (x >= y) ? x : y
15312 // (x < y) ? x : y -> (x <= y) ? x : y
15313 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
15314 // the need for an extra compare
15315 // against zero. e.g.
15316 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
15317 // subl %esi, %edi
15318 // testl %edi, %edi
15319 // movl $0, %eax
15320 // cmovgl %edi, %eax
15321 // =>
15322 // xorl %eax, %eax
15323 // subl %esi, $edi
15324 // cmovsl %eax, %edi
15325 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
15326 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15327 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
15328 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15329 switch (CC) {
15330 default: break;
15331 case ISD::SETLT:
15332 case ISD::SETGT: {
15333 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
15334 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
15335 Cond.getOperand(0), Cond.getOperand(1), NewCC);
15336 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
15337 }
15338 }
15339 }
15340
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015341 // Match VSELECTs into subs with unsigned saturation.
15342 if (!DCI.isBeforeLegalize() &&
15343 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
15344 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
15345 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
15346 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
15347 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15348
15349 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
15350 // left side invert the predicate to simplify logic below.
15351 SDValue Other;
15352 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
15353 Other = RHS;
15354 CC = ISD::getSetCCInverse(CC, true);
15355 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
15356 Other = LHS;
15357 }
15358
15359 if (Other.getNode() && Other->getNumOperands() == 2 &&
15360 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
15361 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
15362 SDValue CondRHS = Cond->getOperand(1);
15363
15364 // Look for a general sub with unsigned saturation first.
15365 // x >= y ? x-y : 0 --> subus x, y
15366 // x > y ? x-y : 0 --> subus x, y
15367 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
15368 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
15369 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
15370
15371 // If the RHS is a constant we have to reverse the const canonicalization.
15372 // x > C-1 ? x+-C : 0 --> subus x, C
15373 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
15374 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
15375 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000015376 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015377 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000015378 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015379 }
15380
15381 // Another special case: If C was a sign bit, the sub has been
15382 // canonicalized into a xor.
15383 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
15384 // it's safe to decanonicalize the xor?
15385 // x s< 0 ? x^C : 0 --> subus x, C
15386 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
15387 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
15388 isSplatVector(OpRHS.getNode())) {
15389 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
15390 if (A.isSignBit())
15391 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
15392 }
15393 }
15394 }
15395
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000015396 // Try to match a min/max vector operation.
15397 if (!DCI.isBeforeLegalize() &&
15398 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC)
15399 if (unsigned Op = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget))
15400 return DAG.getNode(Op, DL, N->getValueType(0), LHS, RHS);
15401
Nadav Rotemcc616562012-01-15 19:27:55 +000015402 // If we know that this node is legal then we know that it is going to be
15403 // matched by one of the SSE/AVX BLEND instructions. These instructions only
15404 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
15405 // to simplify previous instructions.
15406 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15407 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000015408 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000015409 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000015410
15411 // Don't optimize vector selects that map to mask-registers.
15412 if (BitWidth == 1)
15413 return SDValue();
15414
Nadav Rotemcc616562012-01-15 19:27:55 +000015415 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
15416 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
15417
15418 APInt KnownZero, KnownOne;
15419 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
15420 DCI.isBeforeLegalizeOps());
15421 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
15422 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
15423 DCI.CommitTargetLoweringOpt(TLO);
15424 }
15425
Dan Gohman475871a2008-07-27 21:46:04 +000015426 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000015427}
15428
Michael Liao2a33cec2012-08-10 19:58:13 +000015429// Check whether a boolean test is testing a boolean value generated by
15430// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
15431// code.
15432//
15433// Simplify the following patterns:
15434// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
15435// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
15436// to (Op EFLAGS Cond)
15437//
15438// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
15439// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
15440// to (Op EFLAGS !Cond)
15441//
15442// where Op could be BRCOND or CMOV.
15443//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015444static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000015445 // Quit if not CMP and SUB with its value result used.
15446 if (Cmp.getOpcode() != X86ISD::CMP &&
15447 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
15448 return SDValue();
15449
15450 // Quit if not used as a boolean value.
15451 if (CC != X86::COND_E && CC != X86::COND_NE)
15452 return SDValue();
15453
15454 // Check CMP operands. One of them should be 0 or 1 and the other should be
15455 // an SetCC or extended from it.
15456 SDValue Op1 = Cmp.getOperand(0);
15457 SDValue Op2 = Cmp.getOperand(1);
15458
15459 SDValue SetCC;
15460 const ConstantSDNode* C = 0;
15461 bool needOppositeCond = (CC == X86::COND_E);
15462
15463 if ((C = dyn_cast<ConstantSDNode>(Op1)))
15464 SetCC = Op2;
15465 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
15466 SetCC = Op1;
15467 else // Quit if all operands are not constants.
15468 return SDValue();
15469
15470 if (C->getZExtValue() == 1)
15471 needOppositeCond = !needOppositeCond;
15472 else if (C->getZExtValue() != 0)
15473 // Quit if the constant is neither 0 or 1.
15474 return SDValue();
15475
15476 // Skip 'zext' node.
15477 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
15478 SetCC = SetCC.getOperand(0);
15479
Michael Liao7fdc66b2012-09-10 16:36:16 +000015480 switch (SetCC.getOpcode()) {
15481 case X86ISD::SETCC:
15482 // Set the condition code or opposite one if necessary.
15483 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
15484 if (needOppositeCond)
15485 CC = X86::GetOppositeBranchCondition(CC);
15486 return SetCC.getOperand(1);
15487 case X86ISD::CMOV: {
15488 // Check whether false/true value has canonical one, i.e. 0 or 1.
15489 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
15490 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
15491 // Quit if true value is not a constant.
15492 if (!TVal)
15493 return SDValue();
15494 // Quit if false value is not a constant.
15495 if (!FVal) {
15496 // A special case for rdrand, where 0 is set if false cond is found.
15497 SDValue Op = SetCC.getOperand(0);
15498 if (Op.getOpcode() != X86ISD::RDRAND)
15499 return SDValue();
15500 }
15501 // Quit if false value is not the constant 0 or 1.
15502 bool FValIsFalse = true;
15503 if (FVal && FVal->getZExtValue() != 0) {
15504 if (FVal->getZExtValue() != 1)
15505 return SDValue();
15506 // If FVal is 1, opposite cond is needed.
15507 needOppositeCond = !needOppositeCond;
15508 FValIsFalse = false;
15509 }
15510 // Quit if TVal is not the constant opposite of FVal.
15511 if (FValIsFalse && TVal->getZExtValue() != 1)
15512 return SDValue();
15513 if (!FValIsFalse && TVal->getZExtValue() != 0)
15514 return SDValue();
15515 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
15516 if (needOppositeCond)
15517 CC = X86::GetOppositeBranchCondition(CC);
15518 return SetCC.getOperand(3);
15519 }
15520 }
Michael Liao2a33cec2012-08-10 19:58:13 +000015521
Michael Liao7fdc66b2012-09-10 16:36:16 +000015522 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000015523}
15524
Chris Lattnerd1980a52009-03-12 06:52:53 +000015525/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
15526static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015527 TargetLowering::DAGCombinerInfo &DCI,
15528 const X86Subtarget *Subtarget) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015529 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000015530
Chris Lattnerd1980a52009-03-12 06:52:53 +000015531 // If the flag operand isn't dead, don't touch this CMOV.
15532 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
15533 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000015534
Evan Chengb5a55d92011-05-24 01:48:22 +000015535 SDValue FalseOp = N->getOperand(0);
15536 SDValue TrueOp = N->getOperand(1);
15537 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
15538 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000015539
Evan Chengb5a55d92011-05-24 01:48:22 +000015540 if (CC == X86::COND_E || CC == X86::COND_NE) {
15541 switch (Cond.getOpcode()) {
15542 default: break;
15543 case X86ISD::BSR:
15544 case X86ISD::BSF:
15545 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
15546 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
15547 return (CC == X86::COND_E) ? FalseOp : TrueOp;
15548 }
15549 }
15550
Michael Liao2a33cec2012-08-10 19:58:13 +000015551 SDValue Flags;
15552
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015553 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000015554 if (Flags.getNode() &&
15555 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000015556 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015557 SDValue Ops[] = { FalseOp, TrueOp,
15558 DAG.getConstant(CC, MVT::i8), Flags };
15559 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
15560 Ops, array_lengthof(Ops));
15561 }
15562
Chris Lattnerd1980a52009-03-12 06:52:53 +000015563 // If this is a select between two integer constants, try to do some
15564 // optimizations. Note that the operands are ordered the opposite of SELECT
15565 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000015566 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
15567 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015568 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
15569 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000015570 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
15571 CC = X86::GetOppositeBranchCondition(CC);
15572 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015573 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015574 }
Eric Christopherfd179292009-08-27 18:07:15 +000015575
Chris Lattnerd1980a52009-03-12 06:52:53 +000015576 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015577 // This is efficient for any integer data type (including i8/i16) and
15578 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015579 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015580 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15581 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015582
Chris Lattnerd1980a52009-03-12 06:52:53 +000015583 // Zero extend the condition if needed.
15584 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015585
Chris Lattnerd1980a52009-03-12 06:52:53 +000015586 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
15587 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015588 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015589 if (N->getNumValues() == 2) // Dead flag value?
15590 return DCI.CombineTo(N, Cond, SDValue());
15591 return Cond;
15592 }
Eric Christopherfd179292009-08-27 18:07:15 +000015593
Chris Lattnercee56e72009-03-13 05:53:31 +000015594 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
15595 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000015596 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015597 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15598 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015599
Chris Lattner97a29a52009-03-13 05:22:11 +000015600 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015601 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15602 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015603 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15604 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000015605
Chris Lattner97a29a52009-03-13 05:22:11 +000015606 if (N->getNumValues() == 2) // Dead flag value?
15607 return DCI.CombineTo(N, Cond, SDValue());
15608 return Cond;
15609 }
Eric Christopherfd179292009-08-27 18:07:15 +000015610
Chris Lattnercee56e72009-03-13 05:53:31 +000015611 // Optimize cases that will turn into an LEA instruction. This requires
15612 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015613 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015614 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015615 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015616
Chris Lattnercee56e72009-03-13 05:53:31 +000015617 bool isFastMultiplier = false;
15618 if (Diff < 10) {
15619 switch ((unsigned char)Diff) {
15620 default: break;
15621 case 1: // result = add base, cond
15622 case 2: // result = lea base( , cond*2)
15623 case 3: // result = lea base(cond, cond*2)
15624 case 4: // result = lea base( , cond*4)
15625 case 5: // result = lea base(cond, cond*4)
15626 case 8: // result = lea base( , cond*8)
15627 case 9: // result = lea base(cond, cond*8)
15628 isFastMultiplier = true;
15629 break;
15630 }
15631 }
Eric Christopherfd179292009-08-27 18:07:15 +000015632
Chris Lattnercee56e72009-03-13 05:53:31 +000015633 if (isFastMultiplier) {
15634 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015635 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15636 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000015637 // Zero extend the condition if needed.
15638 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15639 Cond);
15640 // Scale the condition by the difference.
15641 if (Diff != 1)
15642 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15643 DAG.getConstant(Diff, Cond.getValueType()));
15644
15645 // Add the base if non-zero.
15646 if (FalseC->getAPIntValue() != 0)
15647 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15648 SDValue(FalseC, 0));
15649 if (N->getNumValues() == 2) // Dead flag value?
15650 return DCI.CombineTo(N, Cond, SDValue());
15651 return Cond;
15652 }
Eric Christopherfd179292009-08-27 18:07:15 +000015653 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015654 }
15655 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015656
15657 // Handle these cases:
15658 // (select (x != c), e, c) -> select (x != c), e, x),
15659 // (select (x == c), c, e) -> select (x == c), x, e)
15660 // where the c is an integer constant, and the "select" is the combination
15661 // of CMOV and CMP.
15662 //
15663 // The rationale for this change is that the conditional-move from a constant
15664 // needs two instructions, however, conditional-move from a register needs
15665 // only one instruction.
15666 //
15667 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
15668 // some instruction-combining opportunities. This opt needs to be
15669 // postponed as late as possible.
15670 //
15671 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
15672 // the DCI.xxxx conditions are provided to postpone the optimization as
15673 // late as possible.
15674
15675 ConstantSDNode *CmpAgainst = 0;
15676 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
15677 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000015678 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015679
15680 if (CC == X86::COND_NE &&
15681 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
15682 CC = X86::GetOppositeBranchCondition(CC);
15683 std::swap(TrueOp, FalseOp);
15684 }
15685
15686 if (CC == X86::COND_E &&
15687 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
15688 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
15689 DAG.getConstant(CC, MVT::i8), Cond };
15690 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
15691 array_lengthof(Ops));
15692 }
15693 }
15694 }
15695
Chris Lattnerd1980a52009-03-12 06:52:53 +000015696 return SDValue();
15697}
15698
Evan Cheng0b0cd912009-03-28 05:57:29 +000015699/// PerformMulCombine - Optimize a single multiply with constant into two
15700/// in order to implement it with two cheaper instructions, e.g.
15701/// LEA + SHL, LEA + LEA.
15702static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
15703 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000015704 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
15705 return SDValue();
15706
Owen Andersone50ed302009-08-10 22:56:29 +000015707 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000015708 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000015709 return SDValue();
15710
15711 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
15712 if (!C)
15713 return SDValue();
15714 uint64_t MulAmt = C->getZExtValue();
15715 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
15716 return SDValue();
15717
15718 uint64_t MulAmt1 = 0;
15719 uint64_t MulAmt2 = 0;
15720 if ((MulAmt % 9) == 0) {
15721 MulAmt1 = 9;
15722 MulAmt2 = MulAmt / 9;
15723 } else if ((MulAmt % 5) == 0) {
15724 MulAmt1 = 5;
15725 MulAmt2 = MulAmt / 5;
15726 } else if ((MulAmt % 3) == 0) {
15727 MulAmt1 = 3;
15728 MulAmt2 = MulAmt / 3;
15729 }
15730 if (MulAmt2 &&
15731 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
15732 DebugLoc DL = N->getDebugLoc();
15733
15734 if (isPowerOf2_64(MulAmt2) &&
15735 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
15736 // If second multiplifer is pow2, issue it first. We want the multiply by
15737 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
15738 // is an add.
15739 std::swap(MulAmt1, MulAmt2);
15740
15741 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000015742 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015743 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000015744 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000015745 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015746 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000015747 DAG.getConstant(MulAmt1, VT));
15748
Eric Christopherfd179292009-08-27 18:07:15 +000015749 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015750 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000015751 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000015752 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015753 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000015754 DAG.getConstant(MulAmt2, VT));
15755
15756 // Do not add new nodes to DAG combiner worklist.
15757 DCI.CombineTo(N, NewMul, false);
15758 }
15759 return SDValue();
15760}
15761
Evan Chengad9c0a32009-12-15 00:53:42 +000015762static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
15763 SDValue N0 = N->getOperand(0);
15764 SDValue N1 = N->getOperand(1);
15765 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
15766 EVT VT = N0.getValueType();
15767
15768 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
15769 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015770 if (VT.isInteger() && !VT.isVector() &&
15771 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000015772 N0.getOperand(1).getOpcode() == ISD::Constant) {
15773 SDValue N00 = N0.getOperand(0);
15774 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
15775 ((N00.getOpcode() == ISD::ANY_EXTEND ||
15776 N00.getOpcode() == ISD::ZERO_EXTEND) &&
15777 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
15778 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
15779 APInt ShAmt = N1C->getAPIntValue();
15780 Mask = Mask.shl(ShAmt);
15781 if (Mask != 0)
15782 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
15783 N00, DAG.getConstant(Mask, VT));
15784 }
15785 }
15786
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015787 // Hardware support for vector shifts is sparse which makes us scalarize the
15788 // vector operations in many cases. Also, on sandybridge ADD is faster than
15789 // shl.
15790 // (shl V, 1) -> add V,V
15791 if (isSplatVector(N1.getNode())) {
15792 assert(N0.getValueType().isVector() && "Invalid vector shift type");
15793 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
15794 // We shift all of the values by one. In many cases we do not have
15795 // hardware support for this operation. This is better expressed as an ADD
15796 // of two values.
15797 if (N1C && (1 == N1C->getZExtValue())) {
15798 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
15799 }
15800 }
15801
Evan Chengad9c0a32009-12-15 00:53:42 +000015802 return SDValue();
15803}
Evan Cheng0b0cd912009-03-28 05:57:29 +000015804
Nate Begeman740ab032009-01-26 00:52:55 +000015805/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
15806/// when possible.
15807static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000015808 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000015809 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000015810 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015811 if (N->getOpcode() == ISD::SHL) {
15812 SDValue V = PerformSHLCombine(N, DAG);
15813 if (V.getNode()) return V;
15814 }
Evan Chengad9c0a32009-12-15 00:53:42 +000015815
Nate Begeman740ab032009-01-26 00:52:55 +000015816 // On X86 with SSE2 support, we can transform this to a vector shift if
15817 // all elements are shifted by the same amount. We can't do this in legalize
15818 // because the a constant vector is typically transformed to a constant pool
15819 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000015820 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015821 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015822
Craig Topper7be5dfd2011-11-12 09:58:49 +000015823 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015824 (!Subtarget->hasInt256() ||
Craig Topper7be5dfd2011-11-12 09:58:49 +000015825 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015826 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015827
Mon P Wang3becd092009-01-28 08:12:05 +000015828 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000015829 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000015830 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000015831 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000015832 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
15833 unsigned NumElts = VT.getVectorNumElements();
15834 unsigned i = 0;
15835 for (; i != NumElts; ++i) {
15836 SDValue Arg = ShAmtOp.getOperand(i);
15837 if (Arg.getOpcode() == ISD::UNDEF) continue;
15838 BaseShAmt = Arg;
15839 break;
15840 }
Craig Topper37c26772012-01-17 04:44:50 +000015841 // Handle the case where the build_vector is all undef
15842 // FIXME: Should DAG allow this?
15843 if (i == NumElts)
15844 return SDValue();
15845
Mon P Wang3becd092009-01-28 08:12:05 +000015846 for (; i != NumElts; ++i) {
15847 SDValue Arg = ShAmtOp.getOperand(i);
15848 if (Arg.getOpcode() == ISD::UNDEF) continue;
15849 if (Arg != BaseShAmt) {
15850 return SDValue();
15851 }
15852 }
15853 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000015854 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000015855 SDValue InVec = ShAmtOp.getOperand(0);
15856 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
15857 unsigned NumElts = InVec.getValueType().getVectorNumElements();
15858 unsigned i = 0;
15859 for (; i != NumElts; ++i) {
15860 SDValue Arg = InVec.getOperand(i);
15861 if (Arg.getOpcode() == ISD::UNDEF) continue;
15862 BaseShAmt = Arg;
15863 break;
15864 }
15865 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
15866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000015867 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000015868 if (C->getZExtValue() == SplatIdx)
15869 BaseShAmt = InVec.getOperand(1);
15870 }
15871 }
Mon P Wang845b1892012-02-01 22:15:20 +000015872 if (BaseShAmt.getNode() == 0) {
15873 // Don't create instructions with illegal types after legalize
15874 // types has run.
15875 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
15876 !DCI.isBeforeLegalize())
15877 return SDValue();
15878
Mon P Wangefa42202009-09-03 19:56:25 +000015879 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
15880 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000015881 }
Mon P Wang3becd092009-01-28 08:12:05 +000015882 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015883 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000015884
Mon P Wangefa42202009-09-03 19:56:25 +000015885 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000015886 if (EltVT.bitsGT(MVT::i32))
15887 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
15888 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000015889 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000015890
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015891 // The shift amount is identical so we can do a vector shift.
15892 SDValue ValOp = N->getOperand(0);
15893 switch (N->getOpcode()) {
15894 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000015895 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015896 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015897 switch (VT.getSimpleVT().SimpleTy) {
15898 default: return SDValue();
15899 case MVT::v2i64:
15900 case MVT::v4i32:
15901 case MVT::v8i16:
15902 case MVT::v4i64:
15903 case MVT::v8i32:
15904 case MVT::v16i16:
15905 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
15906 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015907 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000015908 switch (VT.getSimpleVT().SimpleTy) {
15909 default: return SDValue();
15910 case MVT::v4i32:
15911 case MVT::v8i16:
15912 case MVT::v8i32:
15913 case MVT::v16i16:
15914 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
15915 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015916 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015917 switch (VT.getSimpleVT().SimpleTy) {
15918 default: return SDValue();
15919 case MVT::v2i64:
15920 case MVT::v4i32:
15921 case MVT::v8i16:
15922 case MVT::v4i64:
15923 case MVT::v8i32:
15924 case MVT::v16i16:
15925 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
15926 }
Nate Begeman740ab032009-01-26 00:52:55 +000015927 }
Nate Begeman740ab032009-01-26 00:52:55 +000015928}
15929
Stuart Hastings865f0932011-06-03 23:53:54 +000015930// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
15931// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
15932// and friends. Likewise for OR -> CMPNEQSS.
15933static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
15934 TargetLowering::DAGCombinerInfo &DCI,
15935 const X86Subtarget *Subtarget) {
15936 unsigned opcode;
15937
15938 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
15939 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000015940 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000015941 SDValue N0 = N->getOperand(0);
15942 SDValue N1 = N->getOperand(1);
15943 SDValue CMP0 = N0->getOperand(1);
15944 SDValue CMP1 = N1->getOperand(1);
15945 DebugLoc DL = N->getDebugLoc();
15946
15947 // The SETCCs should both refer to the same CMP.
15948 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
15949 return SDValue();
15950
15951 SDValue CMP00 = CMP0->getOperand(0);
15952 SDValue CMP01 = CMP0->getOperand(1);
15953 EVT VT = CMP00.getValueType();
15954
15955 if (VT == MVT::f32 || VT == MVT::f64) {
15956 bool ExpectingFlags = false;
15957 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000015958 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000015959 !ExpectingFlags && UI != UE; ++UI)
15960 switch (UI->getOpcode()) {
15961 default:
15962 case ISD::BR_CC:
15963 case ISD::BRCOND:
15964 case ISD::SELECT:
15965 ExpectingFlags = true;
15966 break;
15967 case ISD::CopyToReg:
15968 case ISD::SIGN_EXTEND:
15969 case ISD::ZERO_EXTEND:
15970 case ISD::ANY_EXTEND:
15971 break;
15972 }
15973
15974 if (!ExpectingFlags) {
15975 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
15976 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
15977
15978 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
15979 X86::CondCode tmp = cc0;
15980 cc0 = cc1;
15981 cc1 = tmp;
15982 }
15983
15984 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
15985 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
15986 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
15987 X86ISD::NodeType NTOperator = is64BitFP ?
15988 X86ISD::FSETCCsd : X86ISD::FSETCCss;
15989 // FIXME: need symbolic constants for these magic numbers.
15990 // See X86ATTInstPrinter.cpp:printSSECC().
15991 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
15992 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
15993 DAG.getConstant(x86cc, MVT::i8));
15994 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
15995 OnesOrZeroesF);
15996 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
15997 DAG.getConstant(1, MVT::i32));
15998 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
15999 return OneBitOfTruth;
16000 }
16001 }
16002 }
16003 }
16004 return SDValue();
16005}
16006
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016007/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
16008/// so it can be folded inside ANDNP.
16009static bool CanFoldXORWithAllOnes(const SDNode *N) {
16010 EVT VT = N->getValueType(0);
16011
16012 // Match direct AllOnes for 128 and 256-bit vectors
16013 if (ISD::isBuildVectorAllOnes(N))
16014 return true;
16015
16016 // Look through a bit convert.
16017 if (N->getOpcode() == ISD::BITCAST)
16018 N = N->getOperand(0).getNode();
16019
16020 // Sometimes the operand may come from a insert_subvector building a 256-bit
16021 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000016022 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000016023 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
16024 SDValue V1 = N->getOperand(0);
16025 SDValue V2 = N->getOperand(1);
16026
16027 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
16028 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
16029 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
16030 ISD::isBuildVectorAllOnes(V2.getNode()))
16031 return true;
16032 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016033
16034 return false;
16035}
16036
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016037// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
16038// register. In most cases we actually compare or select YMM-sized registers
16039// and mixing the two types creates horrible code. This method optimizes
16040// some of the transition sequences.
16041static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
16042 TargetLowering::DAGCombinerInfo &DCI,
16043 const X86Subtarget *Subtarget) {
16044 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016045 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016046 return SDValue();
16047
16048 assert((N->getOpcode() == ISD::ANY_EXTEND ||
16049 N->getOpcode() == ISD::ZERO_EXTEND ||
16050 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
16051
16052 SDValue Narrow = N->getOperand(0);
16053 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016054 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016055 return SDValue();
16056
16057 if (Narrow->getOpcode() != ISD::XOR &&
16058 Narrow->getOpcode() != ISD::AND &&
16059 Narrow->getOpcode() != ISD::OR)
16060 return SDValue();
16061
16062 SDValue N0 = Narrow->getOperand(0);
16063 SDValue N1 = Narrow->getOperand(1);
16064 DebugLoc DL = Narrow->getDebugLoc();
16065
16066 // The Left side has to be a trunc.
16067 if (N0.getOpcode() != ISD::TRUNCATE)
16068 return SDValue();
16069
16070 // The type of the truncated inputs.
16071 EVT WideVT = N0->getOperand(0)->getValueType(0);
16072 if (WideVT != VT)
16073 return SDValue();
16074
16075 // The right side has to be a 'trunc' or a constant vector.
16076 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
16077 bool RHSConst = (isSplatVector(N1.getNode()) &&
16078 isa<ConstantSDNode>(N1->getOperand(0)));
16079 if (!RHSTrunc && !RHSConst)
16080 return SDValue();
16081
16082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16083
16084 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
16085 return SDValue();
16086
16087 // Set N0 and N1 to hold the inputs to the new wide operation.
16088 N0 = N0->getOperand(0);
16089 if (RHSConst) {
16090 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
16091 N1->getOperand(0));
16092 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
16093 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
16094 } else if (RHSTrunc) {
16095 N1 = N1->getOperand(0);
16096 }
16097
16098 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000016099 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016100 unsigned Opcode = N->getOpcode();
16101 switch (Opcode) {
16102 case ISD::ANY_EXTEND:
16103 return Op;
16104 case ISD::ZERO_EXTEND: {
16105 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
16106 APInt Mask = APInt::getAllOnesValue(InBits);
16107 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
16108 return DAG.getNode(ISD::AND, DL, VT,
16109 Op, DAG.getConstant(Mask, VT));
16110 }
16111 case ISD::SIGN_EXTEND:
16112 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
16113 Op, DAG.getValueType(NarrowVT));
16114 default:
16115 llvm_unreachable("Unexpected opcode");
16116 }
16117}
16118
Nate Begemanb65c1752010-12-17 22:55:37 +000016119static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
16120 TargetLowering::DAGCombinerInfo &DCI,
16121 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016122 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000016123 if (DCI.isBeforeLegalizeOps())
16124 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016125
Stuart Hastings865f0932011-06-03 23:53:54 +000016126 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
16127 if (R.getNode())
16128 return R;
16129
Craig Topperb926afc2012-12-17 05:12:30 +000016130 // Create BLSI, and BLSR instructions
Craig Topperb4c94572011-10-21 06:55:01 +000016131 // BLSI is X & (-X)
16132 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000016133 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
16134 SDValue N0 = N->getOperand(0);
16135 SDValue N1 = N->getOperand(1);
16136 DebugLoc DL = N->getDebugLoc();
16137
Craig Topperb4c94572011-10-21 06:55:01 +000016138 // Check LHS for neg
16139 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
16140 isZero(N0.getOperand(0)))
16141 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
16142
16143 // Check RHS for neg
16144 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
16145 isZero(N1.getOperand(0)))
16146 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
16147
16148 // Check LHS for X-1
16149 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
16150 isAllOnes(N0.getOperand(1)))
16151 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
16152
16153 // Check RHS for X-1
16154 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
16155 isAllOnes(N1.getOperand(1)))
16156 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
16157
Craig Topper54a11172011-10-14 07:06:56 +000016158 return SDValue();
16159 }
16160
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000016161 // Want to form ANDNP nodes:
16162 // 1) In the hopes of then easily combining them with OR and AND nodes
16163 // to form PBLEND/PSIGN.
16164 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000016165 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000016166 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016167
Nate Begemanb65c1752010-12-17 22:55:37 +000016168 SDValue N0 = N->getOperand(0);
16169 SDValue N1 = N->getOperand(1);
16170 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016171
Nate Begemanb65c1752010-12-17 22:55:37 +000016172 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016173 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016174 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
16175 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000016176 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000016177
16178 // Check RHS for vnot
16179 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016180 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
16181 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000016182 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016183
Nate Begemanb65c1752010-12-17 22:55:37 +000016184 return SDValue();
16185}
16186
Evan Cheng760d1942010-01-04 21:22:48 +000016187static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000016188 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000016189 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016190 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000016191 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000016192 return SDValue();
16193
Stuart Hastings865f0932011-06-03 23:53:54 +000016194 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
16195 if (R.getNode())
16196 return R;
16197
Evan Cheng760d1942010-01-04 21:22:48 +000016198 SDValue N0 = N->getOperand(0);
16199 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016200
Nate Begemanb65c1752010-12-17 22:55:37 +000016201 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000016202 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000016203 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016204 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000016205 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016206
Craig Topper1666cb62011-11-19 07:07:26 +000016207 // Canonicalize pandn to RHS
16208 if (N0.getOpcode() == X86ISD::ANDNP)
16209 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000016210 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000016211 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
16212 SDValue Mask = N1.getOperand(0);
16213 SDValue X = N1.getOperand(1);
16214 SDValue Y;
16215 if (N0.getOperand(0) == Mask)
16216 Y = N0.getOperand(1);
16217 if (N0.getOperand(1) == Mask)
16218 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016219
Craig Topper1666cb62011-11-19 07:07:26 +000016220 // Check to see if the mask appeared in both the AND and ANDNP and
16221 if (!Y.getNode())
16222 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016223
Craig Topper1666cb62011-11-19 07:07:26 +000016224 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000016225 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000016226 if (Mask.getOpcode() == ISD::BITCAST)
16227 Mask = Mask.getOperand(0);
16228 if (X.getOpcode() == ISD::BITCAST)
16229 X = X.getOperand(0);
16230 if (Y.getOpcode() == ISD::BITCAST)
16231 Y = Y.getOperand(0);
16232
Craig Topper1666cb62011-11-19 07:07:26 +000016233 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016234
Craig Toppered2e13d2012-01-22 19:15:14 +000016235 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000016236 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
16237 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000016238 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000016239 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000016240
16241 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000016242 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000016243 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
16244 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
16245 if ((SraAmt + 1) != EltBits)
16246 return SDValue();
16247
16248 DebugLoc DL = N->getDebugLoc();
16249
Nadav Rotemaf59e9a2012-12-07 21:43:11 +000016250 // We are going to replace the AND, OR, NAND with either BLEND
16251 // or PSIGN, which only look at the MSB. The VSRAI instruction
16252 // does not affect the highest bit, so we can get rid of it.
16253 Mask = Mask.getOperand(0);
16254
Craig Topper1666cb62011-11-19 07:07:26 +000016255 // Now we know we at least have a plendvb with the mask val. See if
16256 // we can form a psignb/w/d.
16257 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000016258 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
16259 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000016260 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
16261 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
16262 "Unsupported VT for PSIGN");
Nadav Rotemaf59e9a2012-12-07 21:43:11 +000016263 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask);
Craig Toppered2e13d2012-01-22 19:15:14 +000016264 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000016265 }
16266 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000016267 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000016268 return SDValue();
16269
16270 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
16271
16272 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
16273 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
16274 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000016275 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000016276 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000016277 }
16278 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016279
Craig Topper1666cb62011-11-19 07:07:26 +000016280 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
16281 return SDValue();
16282
Nate Begemanb65c1752010-12-17 22:55:37 +000016283 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000016284 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
16285 std::swap(N0, N1);
16286 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
16287 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000016288 if (!N0.hasOneUse() || !N1.hasOneUse())
16289 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000016290
16291 SDValue ShAmt0 = N0.getOperand(1);
16292 if (ShAmt0.getValueType() != MVT::i8)
16293 return SDValue();
16294 SDValue ShAmt1 = N1.getOperand(1);
16295 if (ShAmt1.getValueType() != MVT::i8)
16296 return SDValue();
16297 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
16298 ShAmt0 = ShAmt0.getOperand(0);
16299 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
16300 ShAmt1 = ShAmt1.getOperand(0);
16301
16302 DebugLoc DL = N->getDebugLoc();
16303 unsigned Opc = X86ISD::SHLD;
16304 SDValue Op0 = N0.getOperand(0);
16305 SDValue Op1 = N1.getOperand(0);
16306 if (ShAmt0.getOpcode() == ISD::SUB) {
16307 Opc = X86ISD::SHRD;
16308 std::swap(Op0, Op1);
16309 std::swap(ShAmt0, ShAmt1);
16310 }
16311
Evan Cheng8b1190a2010-04-28 01:18:01 +000016312 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000016313 if (ShAmt1.getOpcode() == ISD::SUB) {
16314 SDValue Sum = ShAmt1.getOperand(0);
16315 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000016316 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
16317 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
16318 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
16319 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000016320 return DAG.getNode(Opc, DL, VT,
16321 Op0, Op1,
16322 DAG.getNode(ISD::TRUNCATE, DL,
16323 MVT::i8, ShAmt0));
16324 }
16325 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
16326 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
16327 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000016328 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000016329 return DAG.getNode(Opc, DL, VT,
16330 N0.getOperand(0), N1.getOperand(0),
16331 DAG.getNode(ISD::TRUNCATE, DL,
16332 MVT::i8, ShAmt0));
16333 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016334
Evan Cheng760d1942010-01-04 21:22:48 +000016335 return SDValue();
16336}
16337
Manman Ren92363622012-06-07 22:39:10 +000016338// Generate NEG and CMOV for integer abs.
16339static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
16340 EVT VT = N->getValueType(0);
16341
16342 // Since X86 does not have CMOV for 8-bit integer, we don't convert
16343 // 8-bit integer abs to NEG and CMOV.
16344 if (VT.isInteger() && VT.getSizeInBits() == 8)
16345 return SDValue();
16346
16347 SDValue N0 = N->getOperand(0);
16348 SDValue N1 = N->getOperand(1);
16349 DebugLoc DL = N->getDebugLoc();
16350
16351 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
16352 // and change it to SUB and CMOV.
16353 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
16354 N0.getOpcode() == ISD::ADD &&
16355 N0.getOperand(1) == N1 &&
16356 N1.getOpcode() == ISD::SRA &&
16357 N1.getOperand(0) == N0.getOperand(0))
16358 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
16359 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
16360 // Generate SUB & CMOV.
16361 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
16362 DAG.getConstant(0, VT), N0.getOperand(0));
16363
16364 SDValue Ops[] = { N0.getOperand(0), Neg,
16365 DAG.getConstant(X86::COND_GE, MVT::i8),
16366 SDValue(Neg.getNode(), 1) };
16367 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
16368 Ops, array_lengthof(Ops));
16369 }
16370 return SDValue();
16371}
16372
Craig Topper3738ccd2011-12-27 06:27:23 +000016373// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000016374static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
16375 TargetLowering::DAGCombinerInfo &DCI,
16376 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016377 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000016378 if (DCI.isBeforeLegalizeOps())
16379 return SDValue();
16380
Manman Ren45d53b82012-06-08 18:58:26 +000016381 if (Subtarget->hasCMov()) {
16382 SDValue RV = performIntegerAbsCombine(N, DAG);
16383 if (RV.getNode())
16384 return RV;
16385 }
Manman Ren92363622012-06-07 22:39:10 +000016386
16387 // Try forming BMI if it is available.
16388 if (!Subtarget->hasBMI())
16389 return SDValue();
16390
Craig Topperb4c94572011-10-21 06:55:01 +000016391 if (VT != MVT::i32 && VT != MVT::i64)
16392 return SDValue();
16393
Craig Topper3738ccd2011-12-27 06:27:23 +000016394 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
16395
Craig Topperb4c94572011-10-21 06:55:01 +000016396 // Create BLSMSK instructions by finding X ^ (X-1)
16397 SDValue N0 = N->getOperand(0);
16398 SDValue N1 = N->getOperand(1);
16399 DebugLoc DL = N->getDebugLoc();
16400
16401 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
16402 isAllOnes(N0.getOperand(1)))
16403 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
16404
16405 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
16406 isAllOnes(N1.getOperand(1)))
16407 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
16408
16409 return SDValue();
16410}
16411
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016412/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
16413static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016414 TargetLowering::DAGCombinerInfo &DCI,
16415 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016416 LoadSDNode *Ld = cast<LoadSDNode>(N);
16417 EVT RegVT = Ld->getValueType(0);
16418 EVT MemVT = Ld->getMemoryVT();
16419 DebugLoc dl = Ld->getDebugLoc();
16420 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000016421 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016422
16423 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000016424 unsigned Alignment = Ld->getAlignment();
Nadav Rotemba958652013-01-19 08:38:41 +000016425 bool IsAligned = Alignment == 0 || Alignment == MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000016426
16427 // On Sandybridge unaligned 256bit loads are inefficient.
16428 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000016429 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000016430 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000016431 if (NumElems < 2)
16432 return SDValue();
16433
Nadav Rotem48177ac2013-01-18 23:10:30 +000016434 SDValue Ptr = Ld->getBasePtr();
16435 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
16436
16437 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
16438 NumElems/2);
16439 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
16440 Ld->getPointerInfo(), Ld->isVolatile(),
16441 Ld->isNonTemporal(), Ld->isInvariant(),
16442 Alignment);
16443 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16444 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
16445 Ld->getPointerInfo(), Ld->isVolatile(),
16446 Ld->isNonTemporal(), Ld->isInvariant(),
Nadav Rotemba958652013-01-19 08:38:41 +000016447 std::max(Alignment/2U, 1U));
Nadav Rotem48177ac2013-01-18 23:10:30 +000016448 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
16449 Load1.getValue(1),
16450 Load2.getValue(1));
16451
16452 SDValue NewVec = DAG.getUNDEF(RegVT);
16453 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
16454 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
16455 return DCI.CombineTo(N, NewVec, TF, true);
16456 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016457
Nadav Rotemca6f2962011-09-18 19:00:23 +000016458 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000016459 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
16460 // expansion is still better than scalar code.
16461 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
16462 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016463 // TODO: It is possible to support ZExt by zeroing the undef values
16464 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000016465 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
16466 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016467 assert(MemVT != RegVT && "Cannot extend to the same type");
16468 assert(MemVT.isVector() && "Must load a vector from memory");
16469
16470 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016471 unsigned MemSz = MemVT.getSizeInBits();
16472 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016473
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016474 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
16475 return SDValue();
16476
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016477 // All sizes must be a power of two.
16478 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
16479 return SDValue();
16480
16481 // Attempt to load the original value using scalar loads.
16482 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016483 MVT SclrLoadTy = MVT::i8;
16484 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
16485 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
16486 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016487 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016488 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016489 }
16490 }
16491
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016492 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16493 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
16494 (64 <= MemSz))
16495 SclrLoadTy = MVT::f64;
16496
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016497 // Calculate the number of scalar loads that we need to perform
16498 // in order to load our vector from memory.
16499 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016500 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
16501 return SDValue();
16502
16503 unsigned loadRegZize = RegSz;
16504 if (Ext == ISD::SEXTLOAD && RegSz == 256)
16505 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016506
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016507 // Represent our vector as a sequence of elements which are the
16508 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016509 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016510 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016511
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016512 // Represent the data using the same element type that is stored in
16513 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000016514 EVT WideVecVT =
16515 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016516 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016517
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016518 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
16519 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016520
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016521 // We can't shuffle using an illegal type.
16522 if (!TLI.isTypeLegal(WideVecVT))
16523 return SDValue();
16524
16525 SmallVector<SDValue, 8> Chains;
16526 SDValue Ptr = Ld->getBasePtr();
16527 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
16528 TLI.getPointerTy());
16529 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
16530
16531 for (unsigned i = 0; i < NumLoads; ++i) {
16532 // Perform a single load.
16533 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
16534 Ptr, Ld->getPointerInfo(),
16535 Ld->isVolatile(), Ld->isNonTemporal(),
16536 Ld->isInvariant(), Ld->getAlignment());
16537 Chains.push_back(ScalarLoad.getValue(1));
16538 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
16539 // another round of DAGCombining.
16540 if (i == 0)
16541 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
16542 else
16543 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
16544 ScalarLoad, DAG.getIntPtrConstant(i));
16545
16546 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16547 }
16548
16549 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16550 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016551
16552 // Bitcast the loaded value to a vector of the original element type, in
16553 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016554 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016555 unsigned SizeRatio = RegSz/MemSz;
16556
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016557 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000016558 // If we have SSE4.1 we can directly emit a VSEXT node.
16559 if (Subtarget->hasSSE41()) {
16560 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
16561 return DCI.CombineTo(N, Sext, TF, true);
16562 }
16563
16564 // Otherwise we'll shuffle the small elements in the high bits of the
16565 // larger type and perform an arithmetic shift. If the shift is not legal
16566 // it's better to scalarize.
16567 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
16568 return SDValue();
16569
16570 // Redistribute the loaded elements into the different locations.
16571 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
16572 for (unsigned i = 0; i != NumElems; ++i)
16573 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
16574
16575 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
16576 DAG.getUNDEF(WideVecVT),
16577 &ShuffleVec[0]);
16578
16579 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
16580
16581 // Build the arithmetic shift.
16582 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
16583 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016584 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
16585 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000016586
16587 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016588 }
Benjamin Kramer17347912012-12-22 11:34:28 +000016589
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016590 // Redistribute the loaded elements into the different locations.
16591 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016592 for (unsigned i = 0; i != NumElems; ++i)
16593 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016594
16595 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016596 DAG.getUNDEF(WideVecVT),
16597 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016598
16599 // Bitcast to the requested type.
16600 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
16601 // Replace the original load with the new sequence
16602 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016603 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016604 }
16605
16606 return SDValue();
16607}
16608
Chris Lattner149a4e52008-02-22 02:09:43 +000016609/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016610static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000016611 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016612 StoreSDNode *St = cast<StoreSDNode>(N);
16613 EVT VT = St->getValue().getValueType();
16614 EVT StVT = St->getMemoryVT();
16615 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000016616 SDValue StoredVal = St->getOperand(1);
16617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotemba958652013-01-19 08:38:41 +000016618 unsigned Alignment = St->getAlignment();
16619 bool IsAligned = Alignment == 0 || Alignment == VT.getSizeInBits()/8;
Nadav Rotem5e742a32011-08-11 16:41:21 +000016620
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016621 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000016622 // On Sandy Bridge, 256-bit memory operations are executed by two
16623 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
16624 // memory operation.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016625 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000016626 StVT == VT && !IsAligned) {
16627 unsigned NumElems = VT.getVectorNumElements();
16628 if (NumElems < 2)
16629 return SDValue();
16630
16631 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
16632 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000016633
16634 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
16635 SDValue Ptr0 = St->getBasePtr();
16636 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
16637
16638 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
16639 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000016640 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000016641 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
16642 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000016643 St->isNonTemporal(),
16644 std::max(Alignment/2U, 1U));
Nadav Rotem5e742a32011-08-11 16:41:21 +000016645 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
16646 }
Nadav Rotem614061b2011-08-10 19:30:14 +000016647
16648 // Optimize trunc store (of multiple scalars) to shuffle and store.
16649 // First, pack all of the elements in one place. Next, store to memory
16650 // in fewer chunks.
16651 if (St->isTruncatingStore() && VT.isVector()) {
16652 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16653 unsigned NumElems = VT.getVectorNumElements();
16654 assert(StVT != VT && "Cannot truncate to the same type");
16655 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
16656 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
16657
16658 // From, To sizes and ElemCount must be pow of two
16659 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000016660 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000016661 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000016662 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016663
Nadav Rotem614061b2011-08-10 19:30:14 +000016664 unsigned SizeRatio = FromSz / ToSz;
16665
16666 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
16667
16668 // Create a type on which we perform the shuffle
16669 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
16670 StVT.getScalarType(), NumElems*SizeRatio);
16671
16672 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
16673
16674 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
16675 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016676 for (unsigned i = 0; i != NumElems; ++i)
16677 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000016678
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016679 // Can't shuffle using an illegal type.
16680 if (!TLI.isTypeLegal(WideVecVT))
16681 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000016682
16683 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016684 DAG.getUNDEF(WideVecVT),
16685 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000016686 // At this point all of the data is stored at the bottom of the
16687 // register. We now need to save it to mem.
16688
16689 // Find the largest store unit
16690 MVT StoreType = MVT::i8;
16691 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
16692 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
16693 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016694 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000016695 StoreType = Tp;
16696 }
16697
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016698 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16699 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
16700 (64 <= NumElems * ToSz))
16701 StoreType = MVT::f64;
16702
Nadav Rotem614061b2011-08-10 19:30:14 +000016703 // Bitcast the original vector into a vector of store-size units
16704 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016705 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000016706 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
16707 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
16708 SmallVector<SDValue, 8> Chains;
16709 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
16710 TLI.getPointerTy());
16711 SDValue Ptr = St->getBasePtr();
16712
16713 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000016714 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016715 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
16716 StoreType, ShuffWide,
16717 DAG.getIntPtrConstant(i));
16718 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
16719 St->getPointerInfo(), St->isVolatile(),
16720 St->isNonTemporal(), St->getAlignment());
16721 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16722 Chains.push_back(Ch);
16723 }
16724
16725 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16726 Chains.size());
16727 }
16728
Chris Lattner149a4e52008-02-22 02:09:43 +000016729 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
16730 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000016731 // A preferable solution to the general problem is to figure out the right
16732 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000016733
16734 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000016735 if (VT.getSizeInBits() != 64)
16736 return SDValue();
16737
Devang Patel578efa92009-06-05 21:57:13 +000016738 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000016739 bool NoImplicitFloatOps = F->getAttributes().
16740 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016741 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000016742 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000016743 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000016744 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000016745 isa<LoadSDNode>(St->getValue()) &&
16746 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
16747 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016748 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016749 LoadSDNode *Ld = 0;
16750 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000016751 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000016752 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016753 // Must be a store of a load. We currently handle two cases: the load
16754 // is a direct child, and it's under an intervening TokenFactor. It is
16755 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000016756 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000016757 Ld = cast<LoadSDNode>(St->getChain());
16758 else if (St->getValue().hasOneUse() &&
16759 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000016760 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016761 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000016762 TokenFactorIndex = i;
16763 Ld = cast<LoadSDNode>(St->getValue());
16764 } else
16765 Ops.push_back(ChainVal->getOperand(i));
16766 }
16767 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000016768
Evan Cheng536e6672009-03-12 05:59:15 +000016769 if (!Ld || !ISD::isNormalLoad(Ld))
16770 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016771
Evan Cheng536e6672009-03-12 05:59:15 +000016772 // If this is not the MMX case, i.e. we are just turning i64 load/store
16773 // into f64 load/store, avoid the transformation if there are multiple
16774 // uses of the loaded value.
16775 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
16776 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016777
Evan Cheng536e6672009-03-12 05:59:15 +000016778 DebugLoc LdDL = Ld->getDebugLoc();
16779 DebugLoc StDL = N->getDebugLoc();
16780 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
16781 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
16782 // pair instead.
16783 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016784 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000016785 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
16786 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016787 Ld->isNonTemporal(), Ld->isInvariant(),
16788 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016789 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000016790 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000016791 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000016792 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000016793 Ops.size());
16794 }
Evan Cheng536e6672009-03-12 05:59:15 +000016795 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016796 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016797 St->isVolatile(), St->isNonTemporal(),
16798 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000016799 }
Evan Cheng536e6672009-03-12 05:59:15 +000016800
16801 // Otherwise, lower to two pairs of 32-bit loads / stores.
16802 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016803 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
16804 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016805
Owen Anderson825b72b2009-08-11 20:47:22 +000016806 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016807 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016808 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016809 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000016810 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016811 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000016812 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016813 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000016814 MinAlign(Ld->getAlignment(), 4));
16815
16816 SDValue NewChain = LoLd.getValue(1);
16817 if (TokenFactorIndex != -1) {
16818 Ops.push_back(LoLd);
16819 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000016820 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000016821 Ops.size());
16822 }
16823
16824 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016825 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
16826 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016827
16828 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016829 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016830 St->isVolatile(), St->isNonTemporal(),
16831 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016832 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016833 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000016834 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000016835 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000016836 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000016837 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000016838 }
Dan Gohman475871a2008-07-27 21:46:04 +000016839 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000016840}
16841
Duncan Sands17470be2011-09-22 20:15:48 +000016842/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
16843/// and return the operands for the horizontal operation in LHS and RHS. A
16844/// horizontal operation performs the binary operation on successive elements
16845/// of its first operand, then on successive elements of its second operand,
16846/// returning the resulting values in a vector. For example, if
16847/// A = < float a0, float a1, float a2, float a3 >
16848/// and
16849/// B = < float b0, float b1, float b2, float b3 >
16850/// then the result of doing a horizontal operation on A and B is
16851/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
16852/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
16853/// A horizontal-op B, for some already available A and B, and if so then LHS is
16854/// set to A, RHS to B, and the routine returns 'true'.
16855/// Note that the binary operation should have the property that if one of the
16856/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016857static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000016858 // Look for the following pattern: if
16859 // A = < float a0, float a1, float a2, float a3 >
16860 // B = < float b0, float b1, float b2, float b3 >
16861 // and
16862 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
16863 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
16864 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
16865 // which is A horizontal-op B.
16866
16867 // At least one of the operands should be a vector shuffle.
16868 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
16869 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
16870 return false;
16871
16872 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000016873
16874 assert((VT.is128BitVector() || VT.is256BitVector()) &&
16875 "Unsupported vector type for horizontal add/sub");
16876
16877 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
16878 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000016879 unsigned NumElts = VT.getVectorNumElements();
16880 unsigned NumLanes = VT.getSizeInBits()/128;
16881 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000016882 assert((NumLaneElts % 2 == 0) &&
16883 "Vector type should have an even number of elements in each lane");
16884 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000016885
16886 // View LHS in the form
16887 // LHS = VECTOR_SHUFFLE A, B, LMask
16888 // If LHS is not a shuffle then pretend it is the shuffle
16889 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
16890 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
16891 // type VT.
16892 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000016893 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016894 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16895 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
16896 A = LHS.getOperand(0);
16897 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
16898 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016899 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
16900 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016901 } else {
16902 if (LHS.getOpcode() != ISD::UNDEF)
16903 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016904 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016905 LMask[i] = i;
16906 }
16907
16908 // Likewise, view RHS in the form
16909 // RHS = VECTOR_SHUFFLE C, D, RMask
16910 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000016911 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016912 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16913 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
16914 C = RHS.getOperand(0);
16915 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
16916 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016917 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
16918 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016919 } else {
16920 if (RHS.getOpcode() != ISD::UNDEF)
16921 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016922 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016923 RMask[i] = i;
16924 }
16925
16926 // Check that the shuffles are both shuffling the same vectors.
16927 if (!(A == C && B == D) && !(A == D && B == C))
16928 return false;
16929
16930 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
16931 if (!A.getNode() && !B.getNode())
16932 return false;
16933
16934 // If A and B occur in reverse order in RHS, then "swap" them (which means
16935 // rewriting the mask).
16936 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000016937 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016938
16939 // At this point LHS and RHS are equivalent to
16940 // LHS = VECTOR_SHUFFLE A, B, LMask
16941 // RHS = VECTOR_SHUFFLE A, B, RMask
16942 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000016943 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000016944 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000016945
Craig Topperf8363302011-12-02 08:18:41 +000016946 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016947 if (LIdx < 0 || RIdx < 0 ||
16948 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
16949 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000016950 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000016951
Craig Topperf8363302011-12-02 08:18:41 +000016952 // Check that successive elements are being operated on. If not, this is
16953 // not a horizontal operation.
16954 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
16955 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000016956 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000016957 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000016958 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000016959 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000016960 }
16961
16962 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
16963 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
16964 return true;
16965}
16966
16967/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
16968static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
16969 const X86Subtarget *Subtarget) {
16970 EVT VT = N->getValueType(0);
16971 SDValue LHS = N->getOperand(0);
16972 SDValue RHS = N->getOperand(1);
16973
16974 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016975 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016976 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016977 isHorizontalBinOp(LHS, RHS, true))
16978 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
16979 return SDValue();
16980}
16981
16982/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
16983static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
16984 const X86Subtarget *Subtarget) {
16985 EVT VT = N->getValueType(0);
16986 SDValue LHS = N->getOperand(0);
16987 SDValue RHS = N->getOperand(1);
16988
16989 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016990 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016991 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016992 isHorizontalBinOp(LHS, RHS, false))
16993 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
16994 return SDValue();
16995}
16996
Chris Lattner6cf73262008-01-25 06:14:17 +000016997/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
16998/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016999static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000017000 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
17001 // F[X]OR(0.0, x) -> x
17002 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000017003 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17004 if (C->getValueAPF().isPosZero())
17005 return N->getOperand(1);
17006 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17007 if (C->getValueAPF().isPosZero())
17008 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000017009 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017010}
17011
Nadav Rotemd60cb112012-08-19 13:06:16 +000017012/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
17013/// X86ISD::FMAX nodes.
17014static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
17015 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
17016
17017 // Only perform optimizations if UnsafeMath is used.
17018 if (!DAG.getTarget().Options.UnsafeFPMath)
17019 return SDValue();
17020
17021 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000017022 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000017023 unsigned NewOp = 0;
17024 switch (N->getOpcode()) {
17025 default: llvm_unreachable("unknown opcode");
17026 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
17027 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
17028 }
17029
17030 return DAG.getNode(NewOp, N->getDebugLoc(), N->getValueType(0),
17031 N->getOperand(0), N->getOperand(1));
17032}
17033
Chris Lattneraf723b92008-01-25 05:46:26 +000017034/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017035static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000017036 // FAND(0.0, x) -> 0.0
17037 // FAND(x, 0.0) -> 0.0
17038 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17039 if (C->getValueAPF().isPosZero())
17040 return N->getOperand(0);
17041 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17042 if (C->getValueAPF().isPosZero())
17043 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000017044 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017045}
17046
Dan Gohmane5af2d32009-01-29 01:59:02 +000017047static SDValue PerformBTCombine(SDNode *N,
17048 SelectionDAG &DAG,
17049 TargetLowering::DAGCombinerInfo &DCI) {
17050 // BT ignores high bits in the bit index operand.
17051 SDValue Op1 = N->getOperand(1);
17052 if (Op1.hasOneUse()) {
17053 unsigned BitWidth = Op1.getValueSizeInBits();
17054 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
17055 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017056 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
17057 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000017058 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000017059 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
17060 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
17061 DCI.CommitTargetLoweringOpt(TLO);
17062 }
17063 return SDValue();
17064}
Chris Lattner83e6c992006-10-04 06:57:07 +000017065
Eli Friedman7a5e5552009-06-07 06:52:44 +000017066static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
17067 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000017068 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000017069 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000017070 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000017071 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000017072 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000017073 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000017074 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000017075 }
17076 return SDValue();
17077}
17078
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017079static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
17080 TargetLowering::DAGCombinerInfo &DCI,
17081 const X86Subtarget *Subtarget) {
17082 if (!DCI.isBeforeLegalizeOps())
17083 return SDValue();
17084
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017085 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000017086 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017087
Nadav Rotem0c8607b2013-01-20 08:35:56 +000017088 EVT VT = N->getValueType(0);
17089 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017090 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
17091 if (R.getNode())
17092 return R;
17093 }
17094
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017095 return SDValue();
17096}
17097
Michael Liaof6c24ee2012-08-10 14:39:24 +000017098static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017099 const X86Subtarget* Subtarget) {
17100 DebugLoc dl = N->getDebugLoc();
17101 EVT VT = N->getValueType(0);
17102
Craig Topperb1bdd7d2012-08-30 06:56:15 +000017103 // Let legalize expand this if it isn't a legal type yet.
17104 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
17105 return SDValue();
17106
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017107 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000017108 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
17109 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017110 return SDValue();
17111
17112 SDValue A = N->getOperand(0);
17113 SDValue B = N->getOperand(1);
17114 SDValue C = N->getOperand(2);
17115
17116 bool NegA = (A.getOpcode() == ISD::FNEG);
17117 bool NegB = (B.getOpcode() == ISD::FNEG);
17118 bool NegC = (C.getOpcode() == ISD::FNEG);
17119
Michael Liaof6c24ee2012-08-10 14:39:24 +000017120 // Negative multiplication when NegA xor NegB
17121 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017122 if (NegA)
17123 A = A.getOperand(0);
17124 if (NegB)
17125 B = B.getOperand(0);
17126 if (NegC)
17127 C = C.getOperand(0);
17128
17129 unsigned Opcode;
17130 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000017131 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017132 else
Craig Topperbf404372012-08-31 15:40:30 +000017133 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
17134
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017135 return DAG.getNode(Opcode, dl, VT, A, B, C);
17136}
17137
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017138static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000017139 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017140 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000017141 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
17142 // (and (i32 x86isd::setcc_carry), 1)
17143 // This eliminates the zext. This transformation is necessary because
17144 // ISD::SETCC is always legalized to i8.
17145 DebugLoc dl = N->getDebugLoc();
17146 SDValue N0 = N->getOperand(0);
17147 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017148
Evan Cheng2e489c42009-12-16 00:53:11 +000017149 if (N0.getOpcode() == ISD::AND &&
17150 N0.hasOneUse() &&
17151 N0.getOperand(0).hasOneUse()) {
17152 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017153 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
17154 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
17155 if (!C || C->getZExtValue() != 1)
17156 return SDValue();
17157 return DAG.getNode(ISD::AND, dl, VT,
17158 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
17159 N00.getOperand(0), N00.getOperand(1)),
17160 DAG.getConstant(1, VT));
17161 }
17162 }
17163
Craig Topper5a529e42013-01-18 06:44:29 +000017164 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017165 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
17166 if (R.getNode())
17167 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000017168 }
Craig Topperd0cf5652012-04-21 18:13:35 +000017169
Evan Cheng2e489c42009-12-16 00:53:11 +000017170 return SDValue();
17171}
17172
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017173// Optimize x == -y --> x+y == 0
17174// x != -y --> x+y != 0
17175static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
17176 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
17177 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000017178 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017179
17180 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
17181 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
17182 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
17183 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
17184 LHS.getValueType(), RHS, LHS.getOperand(1));
17185 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
17186 addV, DAG.getConstant(0, addV.getValueType()), CC);
17187 }
17188 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
17189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
17190 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
17191 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
17192 RHS.getValueType(), LHS, RHS.getOperand(1));
17193 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
17194 addV, DAG.getConstant(0, addV.getValueType()), CC);
17195 }
17196 return SDValue();
17197}
17198
Eric Christophere187e252013-01-31 00:50:48 +000017199// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
17200// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000017201// an all-ones bit which is more useful than 0/1 in some cases.
17202static SDValue MaterializeSETB(DebugLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
17203 return DAG.getNode(ISD::AND, DL, MVT::i8,
17204 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
17205 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
17206 DAG.getConstant(1, MVT::i8));
17207}
17208
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017209// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017210static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
17211 TargetLowering::DAGCombinerInfo &DCI,
17212 const X86Subtarget *Subtarget) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017213 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000017214 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
17215 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017216
Shuxin Yanga5526a92012-10-31 23:11:48 +000017217 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000017218 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000017219 // materializing "setb reg".
17220 //
17221 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
17222 // cannot take an immediate as its first operand.
17223 //
Eric Christophere187e252013-01-31 00:50:48 +000017224 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000017225 EFLAGS.getValueType().isInteger() &&
17226 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
17227 SDValue NewSub = DAG.getNode(X86ISD::SUB, EFLAGS.getDebugLoc(),
17228 EFLAGS.getNode()->getVTList(),
17229 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
17230 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
17231 return MaterializeSETB(DL, NewEFLAGS, DAG);
17232 }
17233 }
17234
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017235 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
17236 // a zext and produces an all-ones bit which is more useful than 0/1 in some
17237 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000017238 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000017239 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017240
Michael Liao2a33cec2012-08-10 19:58:13 +000017241 SDValue Flags;
17242
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017243 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
17244 if (Flags.getNode()) {
17245 SDValue Cond = DAG.getConstant(CC, MVT::i8);
17246 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
17247 }
17248
Michael Liao2a33cec2012-08-10 19:58:13 +000017249 return SDValue();
17250}
17251
17252// Optimize branch condition evaluation.
17253//
17254static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
17255 TargetLowering::DAGCombinerInfo &DCI,
17256 const X86Subtarget *Subtarget) {
17257 DebugLoc DL = N->getDebugLoc();
17258 SDValue Chain = N->getOperand(0);
17259 SDValue Dest = N->getOperand(1);
17260 SDValue EFLAGS = N->getOperand(3);
17261 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
17262
17263 SDValue Flags;
17264
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017265 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
17266 if (Flags.getNode()) {
17267 SDValue Cond = DAG.getConstant(CC, MVT::i8);
17268 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
17269 Flags);
17270 }
17271
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017272 return SDValue();
17273}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017274
Benjamin Kramer1396c402011-06-18 11:09:41 +000017275static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
17276 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017277 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000017278 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000017279
17280 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000017281 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000017282 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000017283 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000017284 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
17285 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
17286 }
17287
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017288 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
17289 // a 32-bit target where SSE doesn't support i64->FP operations.
17290 if (Op0.getOpcode() == ISD::LOAD) {
17291 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
17292 EVT VT = Ld->getValueType(0);
17293 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
17294 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
17295 !XTLI->getSubtarget()->is64Bit() &&
17296 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000017297 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
17298 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017299 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
17300 return FILDChain;
17301 }
17302 }
17303 return SDValue();
17304}
17305
Chris Lattner23a01992010-12-20 01:37:09 +000017306// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
17307static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
17308 X86TargetLowering::DAGCombinerInfo &DCI) {
17309 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
17310 // the result is either zero or one (depending on the input carry bit).
17311 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
17312 if (X86::isZeroNode(N->getOperand(0)) &&
17313 X86::isZeroNode(N->getOperand(1)) &&
17314 // We don't have a good way to replace an EFLAGS use, so only do this when
17315 // dead right now.
17316 SDValue(N, 1).use_empty()) {
17317 DebugLoc DL = N->getDebugLoc();
17318 EVT VT = N->getValueType(0);
17319 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
17320 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
17321 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
17322 DAG.getConstant(X86::COND_B,MVT::i8),
17323 N->getOperand(2)),
17324 DAG.getConstant(1, VT));
17325 return DCI.CombineTo(N, Res1, CarryOut);
17326 }
17327
17328 return SDValue();
17329}
17330
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017331// fold (add Y, (sete X, 0)) -> adc 0, Y
17332// (add Y, (setne X, 0)) -> sbb -1, Y
17333// (sub (sete X, 0), Y) -> sbb 0, Y
17334// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017335static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017336 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017337
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017338 // Look through ZExts.
17339 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
17340 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
17341 return SDValue();
17342
17343 SDValue SetCC = Ext.getOperand(0);
17344 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
17345 return SDValue();
17346
17347 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
17348 if (CC != X86::COND_E && CC != X86::COND_NE)
17349 return SDValue();
17350
17351 SDValue Cmp = SetCC.getOperand(1);
17352 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000017353 !X86::isZeroNode(Cmp.getOperand(1)) ||
17354 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017355 return SDValue();
17356
17357 SDValue CmpOp0 = Cmp.getOperand(0);
17358 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
17359 DAG.getConstant(1, CmpOp0.getValueType()));
17360
17361 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
17362 if (CC == X86::COND_NE)
17363 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
17364 DL, OtherVal.getValueType(), OtherVal,
17365 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
17366 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
17367 DL, OtherVal.getValueType(), OtherVal,
17368 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
17369}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017370
Craig Topper54f952a2011-11-19 09:02:40 +000017371/// PerformADDCombine - Do target-specific dag combines on integer adds.
17372static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
17373 const X86Subtarget *Subtarget) {
17374 EVT VT = N->getValueType(0);
17375 SDValue Op0 = N->getOperand(0);
17376 SDValue Op1 = N->getOperand(1);
17377
17378 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017379 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017380 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000017381 isHorizontalBinOp(Op0, Op1, true))
17382 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
17383
17384 return OptimizeConditionalInDecrement(N, DAG);
17385}
17386
17387static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
17388 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017389 SDValue Op0 = N->getOperand(0);
17390 SDValue Op1 = N->getOperand(1);
17391
17392 // X86 can't encode an immediate LHS of a sub. See if we can push the
17393 // negation into a preceding instruction.
17394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017395 // If the RHS of the sub is a XOR with one use and a constant, invert the
17396 // immediate. Then add one to the LHS of the sub so we can turn
17397 // X-Y -> X+~Y+1, saving one register.
17398 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
17399 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000017400 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017401 EVT VT = Op0.getValueType();
17402 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
17403 Op1.getOperand(0),
17404 DAG.getConstant(~XorC, VT));
17405 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000017406 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017407 }
17408 }
17409
Craig Topper54f952a2011-11-19 09:02:40 +000017410 // Try to synthesize horizontal adds from adds of shuffles.
17411 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000017412 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017413 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000017414 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000017415 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
17416
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017417 return OptimizeConditionalInDecrement(N, DAG);
17418}
17419
Michael Liaod9d09602012-10-23 17:34:00 +000017420/// performVZEXTCombine - Performs build vector combines
17421static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
17422 TargetLowering::DAGCombinerInfo &DCI,
17423 const X86Subtarget *Subtarget) {
17424 // (vzext (bitcast (vzext (x)) -> (vzext x)
17425 SDValue In = N->getOperand(0);
17426 while (In.getOpcode() == ISD::BITCAST)
17427 In = In.getOperand(0);
17428
17429 if (In.getOpcode() != X86ISD::VZEXT)
17430 return SDValue();
17431
Nadav Rotemb39a5522013-02-14 18:20:48 +000017432 return DAG.getNode(X86ISD::VZEXT, N->getDebugLoc(), N->getValueType(0),
17433 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000017434}
17435
Dan Gohman475871a2008-07-27 21:46:04 +000017436SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000017437 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000017438 SelectionDAG &DAG = DCI.DAG;
17439 switch (N->getOpcode()) {
17440 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000017441 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000017442 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000017443 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000017444 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017445 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000017446 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
17447 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000017448 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000017449 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000017450 case ISD::SHL:
17451 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000017452 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000017453 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000017454 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000017455 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017456 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000017457 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017458 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000017459 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
17460 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000017461 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000017462 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000017463 case X86ISD::FMIN:
17464 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000017465 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000017466 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000017467 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000017468 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000017469 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017470 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000017471 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017472 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017473 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000017474 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000017475 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000017476 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000017477 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000017478 case X86ISD::UNPCKH:
17479 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000017480 case X86ISD::MOVHLPS:
17481 case X86ISD::MOVLHPS:
17482 case X86ISD::PSHUFD:
17483 case X86ISD::PSHUFHW:
17484 case X86ISD::PSHUFLW:
17485 case X86ISD::MOVSS:
17486 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000017487 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000017488 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000017489 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017490 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000017491 }
17492
Dan Gohman475871a2008-07-27 21:46:04 +000017493 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000017494}
17495
Evan Chenge5b51ac2010-04-17 06:13:15 +000017496/// isTypeDesirableForOp - Return true if the target has native support for
17497/// the specified value type and it is 'desirable' to use the type for the
17498/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
17499/// instruction encodings are longer and some i16 instructions are slow.
17500bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
17501 if (!isTypeLegal(VT))
17502 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017503 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000017504 return true;
17505
17506 switch (Opc) {
17507 default:
17508 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000017509 case ISD::LOAD:
17510 case ISD::SIGN_EXTEND:
17511 case ISD::ZERO_EXTEND:
17512 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017513 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017514 case ISD::SRL:
17515 case ISD::SUB:
17516 case ISD::ADD:
17517 case ISD::MUL:
17518 case ISD::AND:
17519 case ISD::OR:
17520 case ISD::XOR:
17521 return false;
17522 }
17523}
17524
17525/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000017526/// beneficial for dag combiner to promote the specified node. If true, it
17527/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000017528bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017529 EVT VT = Op.getValueType();
17530 if (VT != MVT::i16)
17531 return false;
17532
Evan Cheng4c26e932010-04-19 19:29:22 +000017533 bool Promote = false;
17534 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017535 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000017536 default: break;
17537 case ISD::LOAD: {
17538 LoadSDNode *LD = cast<LoadSDNode>(Op);
17539 // If the non-extending load has a single use and it's not live out, then it
17540 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017541 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
17542 Op.hasOneUse()*/) {
17543 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
17544 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
17545 // The only case where we'd want to promote LOAD (rather then it being
17546 // promoted as an operand is when it's only use is liveout.
17547 if (UI->getOpcode() != ISD::CopyToReg)
17548 return false;
17549 }
17550 }
Evan Cheng4c26e932010-04-19 19:29:22 +000017551 Promote = true;
17552 break;
17553 }
17554 case ISD::SIGN_EXTEND:
17555 case ISD::ZERO_EXTEND:
17556 case ISD::ANY_EXTEND:
17557 Promote = true;
17558 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017559 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017560 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000017561 SDValue N0 = Op.getOperand(0);
17562 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000017563 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000017564 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017565 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017566 break;
17567 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000017568 case ISD::ADD:
17569 case ISD::MUL:
17570 case ISD::AND:
17571 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000017572 case ISD::XOR:
17573 Commute = true;
17574 // fallthrough
17575 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017576 SDValue N0 = Op.getOperand(0);
17577 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000017578 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017579 return false;
17580 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000017581 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017582 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000017583 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017584 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017585 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017586 }
17587 }
17588
17589 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000017590 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017591}
17592
Evan Cheng60c07e12006-07-05 22:17:51 +000017593//===----------------------------------------------------------------------===//
17594// X86 Inline Assembly Support
17595//===----------------------------------------------------------------------===//
17596
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017597namespace {
17598 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017599 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017600 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017601
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017602 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017603 StringRef piece(*args[i]);
17604 if (!s.startswith(piece)) // Check if the piece matches.
17605 return false;
17606
17607 s = s.substr(piece.size());
17608 StringRef::size_type pos = s.find_first_not_of(" \t");
17609 if (pos == 0) // We matched a prefix.
17610 return false;
17611
17612 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017613 }
17614
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017615 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017616 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017617 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017618}
17619
Chris Lattnerb8105652009-07-20 17:51:36 +000017620bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
17621 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000017622
17623 std::string AsmStr = IA->getAsmString();
17624
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017625 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
17626 if (!Ty || Ty->getBitWidth() % 16 != 0)
17627 return false;
17628
Chris Lattnerb8105652009-07-20 17:51:36 +000017629 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000017630 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000017631 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000017632
17633 switch (AsmPieces.size()) {
17634 default: return false;
17635 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000017636 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017637 // we will turn this bswap into something that will be lowered to logical
17638 // ops instead of emitting the bswap asm. For now, we don't support 486 or
17639 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000017640 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017641 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
17642 matchAsm(AsmPieces[0], "bswapl", "$0") ||
17643 matchAsm(AsmPieces[0], "bswapq", "$0") ||
17644 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
17645 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
17646 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000017647 // No need to check constraints, nothing other than the equivalent of
17648 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000017649 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017650 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017651
Chris Lattnerb8105652009-07-20 17:51:36 +000017652 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000017653 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017654 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017655 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
17656 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000017657 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000017658 const std::string &ConstraintsStr = IA->getConstraintString();
17659 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000017660 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000017661 if (AsmPieces.size() == 4 &&
17662 AsmPieces[0] == "~{cc}" &&
17663 AsmPieces[1] == "~{dirflag}" &&
17664 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017665 AsmPieces[3] == "~{fpsr}")
17666 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017667 }
17668 break;
17669 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000017670 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017671 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017672 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
17673 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
17674 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017675 AsmPieces.clear();
17676 const std::string &ConstraintsStr = IA->getConstraintString();
17677 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000017678 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017679 if (AsmPieces.size() == 4 &&
17680 AsmPieces[0] == "~{cc}" &&
17681 AsmPieces[1] == "~{dirflag}" &&
17682 AsmPieces[2] == "~{flags}" &&
17683 AsmPieces[3] == "~{fpsr}")
17684 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000017685 }
Evan Cheng55d42002011-01-08 01:24:27 +000017686
17687 if (CI->getType()->isIntegerTy(64)) {
17688 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
17689 if (Constraints.size() >= 2 &&
17690 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
17691 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
17692 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017693 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
17694 matchAsm(AsmPieces[1], "bswap", "%edx") &&
17695 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017696 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017697 }
17698 }
17699 break;
17700 }
17701 return false;
17702}
17703
Chris Lattnerf4dff842006-07-11 02:54:03 +000017704/// getConstraintType - Given a constraint letter, return the type of
17705/// constraint it is for this target.
17706X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000017707X86TargetLowering::getConstraintType(const std::string &Constraint) const {
17708 if (Constraint.size() == 1) {
17709 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000017710 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000017711 case 'q':
17712 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000017713 case 'f':
17714 case 't':
17715 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000017716 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000017717 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000017718 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000017719 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000017720 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000017721 case 'a':
17722 case 'b':
17723 case 'c':
17724 case 'd':
17725 case 'S':
17726 case 'D':
17727 case 'A':
17728 return C_Register;
17729 case 'I':
17730 case 'J':
17731 case 'K':
17732 case 'L':
17733 case 'M':
17734 case 'N':
17735 case 'G':
17736 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000017737 case 'e':
17738 case 'Z':
17739 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000017740 default:
17741 break;
17742 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000017743 }
Chris Lattner4234f572007-03-25 02:14:49 +000017744 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000017745}
17746
John Thompson44ab89e2010-10-29 17:29:13 +000017747/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000017748/// This object must already have been set up with the operand type
17749/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000017750TargetLowering::ConstraintWeight
17751 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000017752 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000017753 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017754 Value *CallOperandVal = info.CallOperandVal;
17755 // If we don't have a value, we can't do a match,
17756 // but allow it at the lowest weight.
17757 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000017758 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000017759 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000017760 // Look at the constraint type.
17761 switch (*constraint) {
17762 default:
John Thompson44ab89e2010-10-29 17:29:13 +000017763 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
17764 case 'R':
17765 case 'q':
17766 case 'Q':
17767 case 'a':
17768 case 'b':
17769 case 'c':
17770 case 'd':
17771 case 'S':
17772 case 'D':
17773 case 'A':
17774 if (CallOperandVal->getType()->isIntegerTy())
17775 weight = CW_SpecificReg;
17776 break;
17777 case 'f':
17778 case 't':
17779 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000017780 if (type->isFloatingPointTy())
17781 weight = CW_SpecificReg;
17782 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017783 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000017784 if (type->isX86_MMXTy() && Subtarget->hasMMX())
17785 weight = CW_SpecificReg;
17786 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017787 case 'x':
17788 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000017789 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017790 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000017791 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017792 break;
17793 case 'I':
17794 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
17795 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000017796 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017797 }
17798 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017799 case 'J':
17800 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17801 if (C->getZExtValue() <= 63)
17802 weight = CW_Constant;
17803 }
17804 break;
17805 case 'K':
17806 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17807 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
17808 weight = CW_Constant;
17809 }
17810 break;
17811 case 'L':
17812 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17813 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
17814 weight = CW_Constant;
17815 }
17816 break;
17817 case 'M':
17818 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17819 if (C->getZExtValue() <= 3)
17820 weight = CW_Constant;
17821 }
17822 break;
17823 case 'N':
17824 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17825 if (C->getZExtValue() <= 0xff)
17826 weight = CW_Constant;
17827 }
17828 break;
17829 case 'G':
17830 case 'C':
17831 if (dyn_cast<ConstantFP>(CallOperandVal)) {
17832 weight = CW_Constant;
17833 }
17834 break;
17835 case 'e':
17836 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17837 if ((C->getSExtValue() >= -0x80000000LL) &&
17838 (C->getSExtValue() <= 0x7fffffffLL))
17839 weight = CW_Constant;
17840 }
17841 break;
17842 case 'Z':
17843 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17844 if (C->getZExtValue() <= 0xffffffff)
17845 weight = CW_Constant;
17846 }
17847 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017848 }
17849 return weight;
17850}
17851
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017852/// LowerXConstraint - try to replace an X constraint, which matches anything,
17853/// with another that has more specific requirements based on the type of the
17854/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000017855const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000017856LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000017857 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
17858 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000017859 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000017860 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000017861 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000017862 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000017863 return "x";
17864 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017865
Chris Lattner5e764232008-04-26 23:02:14 +000017866 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017867}
17868
Chris Lattner48884cd2007-08-25 00:47:38 +000017869/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
17870/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000017871void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000017872 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000017873 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000017874 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000017875 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000017876
Eric Christopher100c8332011-06-02 23:16:42 +000017877 // Only support length 1 constraints for now.
17878 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000017879
Eric Christopher100c8332011-06-02 23:16:42 +000017880 char ConstraintLetter = Constraint[0];
17881 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017882 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000017883 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000017884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017885 if (C->getZExtValue() <= 31) {
17886 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017887 break;
17888 }
Devang Patel84f7fd22007-03-17 00:13:28 +000017889 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017890 return;
Evan Cheng364091e2008-09-22 23:57:37 +000017891 case 'J':
17892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000017893 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000017894 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17895 break;
17896 }
17897 }
17898 return;
17899 case 'K':
17900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000017901 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000017902 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17903 break;
17904 }
17905 }
17906 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000017907 case 'N':
17908 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017909 if (C->getZExtValue() <= 255) {
17910 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017911 break;
17912 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000017913 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017914 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000017915 case 'e': {
17916 // 32-bit signed value
17917 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017918 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17919 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017920 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017921 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000017922 break;
17923 }
17924 // FIXME gcc accepts some relocatable values here too, but only in certain
17925 // memory models; it's complicated.
17926 }
17927 return;
17928 }
17929 case 'Z': {
17930 // 32-bit unsigned value
17931 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017932 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17933 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017934 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17935 break;
17936 }
17937 }
17938 // FIXME gcc accepts some relocatable values here too, but only in certain
17939 // memory models; it's complicated.
17940 return;
17941 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017942 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017943 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000017944 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017945 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017946 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000017947 break;
17948 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017949
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017950 // In any sort of PIC mode addresses need to be computed at runtime by
17951 // adding in a register or some sort of table lookup. These can't
17952 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000017953 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017954 return;
17955
Chris Lattnerdc43a882007-05-03 16:52:29 +000017956 // If we are in non-pic codegen mode, we allow the address of a global (with
17957 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000017958 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017959 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000017960
Chris Lattner49921962009-05-08 18:23:14 +000017961 // Match either (GA), (GA+C), (GA+C1+C2), etc.
17962 while (1) {
17963 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
17964 Offset += GA->getOffset();
17965 break;
17966 } else if (Op.getOpcode() == ISD::ADD) {
17967 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17968 Offset += C->getZExtValue();
17969 Op = Op.getOperand(0);
17970 continue;
17971 }
17972 } else if (Op.getOpcode() == ISD::SUB) {
17973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17974 Offset += -C->getZExtValue();
17975 Op = Op.getOperand(0);
17976 continue;
17977 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017978 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017979
Chris Lattner49921962009-05-08 18:23:14 +000017980 // Otherwise, this isn't something we can handle, reject it.
17981 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017982 }
Eric Christopherfd179292009-08-27 18:07:15 +000017983
Dan Gohman46510a72010-04-15 01:51:59 +000017984 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017985 // If we require an extra load to get this address, as in PIC mode, we
17986 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000017987 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
17988 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017989 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000017990
Devang Patel0d881da2010-07-06 22:08:15 +000017991 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
17992 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000017993 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017994 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017995 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017996
Gabor Greifba36cb52008-08-28 21:40:38 +000017997 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000017998 Ops.push_back(Result);
17999 return;
18000 }
Dale Johannesen1784d162010-06-25 21:55:36 +000018001 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018002}
18003
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018004std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000018005X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000018006 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000018007 // First, see if this is a constraint that directly corresponds to an LLVM
18008 // register class.
18009 if (Constraint.size() == 1) {
18010 // GCC Constraint Letters
18011 switch (Constraint[0]) {
18012 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000018013 // TODO: Slight differences here in allocation order and leaving
18014 // RIP in the class. Do they matter any more here than they do
18015 // in the normal allocation?
18016 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
18017 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000018018 if (VT == MVT::i32 || VT == MVT::f32)
18019 return std::make_pair(0U, &X86::GR32RegClass);
18020 if (VT == MVT::i16)
18021 return std::make_pair(0U, &X86::GR16RegClass);
18022 if (VT == MVT::i8 || VT == MVT::i1)
18023 return std::make_pair(0U, &X86::GR8RegClass);
18024 if (VT == MVT::i64 || VT == MVT::f64)
18025 return std::make_pair(0U, &X86::GR64RegClass);
18026 break;
Eric Christopherd176af82011-06-29 17:23:50 +000018027 }
18028 // 32-bit fallthrough
18029 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000018030 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000018031 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
18032 if (VT == MVT::i16)
18033 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
18034 if (VT == MVT::i8 || VT == MVT::i1)
18035 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
18036 if (VT == MVT::i64)
18037 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000018038 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018039 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000018040 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018041 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018042 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018043 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018044 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000018045 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018046 return std::make_pair(0U, &X86::GR32RegClass);
18047 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018048 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018049 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018050 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018051 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018052 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018053 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018054 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
18055 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000018056 case 'f': // FP Stack registers.
18057 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
18058 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000018059 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018060 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018061 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018062 return std::make_pair(0U, &X86::RFP64RegClass);
18063 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000018064 case 'y': // MMX_REGS if MMX allowed.
18065 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000018066 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018067 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018068 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018069 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000018070 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018071 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000018072
Owen Anderson825b72b2009-08-11 20:47:22 +000018073 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000018074 default: break;
18075 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018076 case MVT::f32:
18077 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000018078 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018079 case MVT::f64:
18080 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000018081 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018082 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018083 case MVT::v16i8:
18084 case MVT::v8i16:
18085 case MVT::v4i32:
18086 case MVT::v2i64:
18087 case MVT::v4f32:
18088 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000018089 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000018090 // AVX types.
18091 case MVT::v32i8:
18092 case MVT::v16i16:
18093 case MVT::v8i32:
18094 case MVT::v4i64:
18095 case MVT::v8f32:
18096 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000018097 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018098 }
Chris Lattnerad043e82007-04-09 05:11:28 +000018099 break;
18100 }
18101 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018102
Chris Lattnerf76d1802006-07-31 23:26:50 +000018103 // Use the default implementation in TargetLowering to convert the register
18104 // constraint into a member of a register class.
18105 std::pair<unsigned, const TargetRegisterClass*> Res;
18106 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000018107
18108 // Not found as a standard register?
18109 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000018110 // Map st(0) -> st(7) -> ST0
18111 if (Constraint.size() == 7 && Constraint[0] == '{' &&
18112 tolower(Constraint[1]) == 's' &&
18113 tolower(Constraint[2]) == 't' &&
18114 Constraint[3] == '(' &&
18115 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
18116 Constraint[5] == ')' &&
18117 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000018118
Chris Lattner56d77c72009-09-13 22:41:48 +000018119 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000018120 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018121 return Res;
18122 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000018123
Chris Lattner56d77c72009-09-13 22:41:48 +000018124 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000018125 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000018126 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000018127 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018128 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000018129 }
Chris Lattner56d77c72009-09-13 22:41:48 +000018130
18131 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000018132 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000018133 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000018134 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018135 return Res;
18136 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000018137
Dale Johannesen330169f2008-11-13 21:52:36 +000018138 // 'A' means EAX + EDX.
18139 if (Constraint == "A") {
18140 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000018141 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018142 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000018143 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000018144 return Res;
18145 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018146
Chris Lattnerf76d1802006-07-31 23:26:50 +000018147 // Otherwise, check to see if this is a register class of the wrong value
18148 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
18149 // turn into {ax},{dx}.
18150 if (Res.second->hasType(VT))
18151 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018152
Chris Lattnerf76d1802006-07-31 23:26:50 +000018153 // All of the single-register GCC register classes map their values onto
18154 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
18155 // really want an 8-bit or 32-bit register, map to the appropriate register
18156 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000018157 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000018158 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018159 unsigned DestReg = 0;
18160 switch (Res.first) {
18161 default: break;
18162 case X86::AX: DestReg = X86::AL; break;
18163 case X86::DX: DestReg = X86::DL; break;
18164 case X86::CX: DestReg = X86::CL; break;
18165 case X86::BX: DestReg = X86::BL; break;
18166 }
18167 if (DestReg) {
18168 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018169 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018170 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000018171 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018172 unsigned DestReg = 0;
18173 switch (Res.first) {
18174 default: break;
18175 case X86::AX: DestReg = X86::EAX; break;
18176 case X86::DX: DestReg = X86::EDX; break;
18177 case X86::CX: DestReg = X86::ECX; break;
18178 case X86::BX: DestReg = X86::EBX; break;
18179 case X86::SI: DestReg = X86::ESI; break;
18180 case X86::DI: DestReg = X86::EDI; break;
18181 case X86::BP: DestReg = X86::EBP; break;
18182 case X86::SP: DestReg = X86::ESP; break;
18183 }
18184 if (DestReg) {
18185 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018186 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018187 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000018188 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018189 unsigned DestReg = 0;
18190 switch (Res.first) {
18191 default: break;
18192 case X86::AX: DestReg = X86::RAX; break;
18193 case X86::DX: DestReg = X86::RDX; break;
18194 case X86::CX: DestReg = X86::RCX; break;
18195 case X86::BX: DestReg = X86::RBX; break;
18196 case X86::SI: DestReg = X86::RSI; break;
18197 case X86::DI: DestReg = X86::RDI; break;
18198 case X86::BP: DestReg = X86::RBP; break;
18199 case X86::SP: DestReg = X86::RSP; break;
18200 }
18201 if (DestReg) {
18202 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018203 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018204 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000018205 }
Craig Topperc9099502012-04-20 06:31:50 +000018206 } else if (Res.second == &X86::FR32RegClass ||
18207 Res.second == &X86::FR64RegClass ||
18208 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018209 // Handle references to XMM physical registers that got mapped into the
18210 // wrong class. This can happen with constraints like {xmm0} where the
18211 // target independent register mapper will just pick the first match it can
18212 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000018213
18214 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000018215 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000018216 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000018217 Res.second = &X86::FR64RegClass;
18218 else if (X86::VR128RegClass.hasType(VT))
18219 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000018220 else if (X86::VR256RegClass.hasType(VT))
18221 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000018222 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018223
Chris Lattnerf76d1802006-07-31 23:26:50 +000018224 return Res;
18225}