blob: 3c01b5043e10878669a393d22f7803df0a68ba39 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb14940a2012-04-22 20:55:18 +000088 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
89 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb14940a2012-04-22 20:55:18 +0000121 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000164 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000165
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000167 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000170 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000171 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000173
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 // For 64-bit since we have so many registers use the ILP scheduler, for
175 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000176 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000177 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000179 else if (Subtarget->is64Bit())
180 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000181 else
182 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000184
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000185 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 // Setup Windows compiler runtime calls.
187 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000188 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000189 setLibcallName(RTLIB::SREM_I64, "_allrem");
190 setLibcallName(RTLIB::UREM_I64, "_aullrem");
191 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
196 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000197
198 // The _ftol2 runtime function has an unusual calling conv, which
199 // is modeled by a special pseudo-instruction.
200 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
202 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000220 addRegisterClass(MVT::i8, &X86::GR8RegClass);
221 addRegisterClass(MVT::i16, &X86::GR16RegClass);
222 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000224 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000323 if (isTargetFTOL()) {
324 // Use the _ftol2 runtime function, which has a pseudo-instruction
325 // to handle its weird calling convention.
326 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
327 }
328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000350 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000497 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000572 addRegisterClass(MVT::f32, &X86::FR32RegClass);
573 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000604 addRegisterClass(MVT::f32, &X86::FR32RegClass);
605 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000637 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
638 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000665 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000710 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000734 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000770 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000782 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Craig Topper1accb7e2012-01-10 06:54:16 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000819 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Craig Topper1accb7e2012-01-10 06:54:16 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000836 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000840 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
841 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
842 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
843 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000880 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000881 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000888 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000906 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000907 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000910 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000911 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000912
Craig Topper0d1f1762012-08-12 00:34:56 +0000913 setOperationAction(ISD::AND, VT, Promote);
914 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
915 setOperationAction(ISD::OR, VT, Promote);
916 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
917 setOperationAction(ISD::XOR, VT, Promote);
918 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
919 setOperationAction(ISD::LOAD, VT, Promote);
920 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
921 setOperationAction(ISD::SELECT, VT, Promote);
922 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000923 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000926
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
929 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
930 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
931 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
934 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000935 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000936
Craig Topperd0a31172012-01-10 06:37:29 +0000937 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000938 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
941 setOperationAction(ISD::FRINT, MVT::f32, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
943 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
944 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
945 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
946 setOperationAction(ISD::FRINT, MVT::f64, Legal);
947 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
948
Nate Begeman14d12ca2008-02-11 04:19:36 +0000949 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000952 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000957
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958 // i8 and i16 vectors are custom , because the source register and source
959 // source memory operand types are not the same width. f32 vectors are
960 // custom since the immediate controlling the insert encodes additional
961 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971
Pete Coopera77214a2011-11-14 19:38:42 +0000972 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000973 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000975 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 }
978 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000979
Craig Topper1accb7e2012-01-10 06:54:16 +0000980 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000988 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989
990 if (Subtarget->hasAVX2()) {
991 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
998 } else {
999 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1006 }
Nadav Rotem43012222011-05-11 08:12:09 +00001007 }
1008
Craig Topperd0a31172012-01-10 06:37:29 +00001009 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001010 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001012 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001013 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1039 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001040 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001042 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1043 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1044
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001045 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1046 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1047
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001048 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001049 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050
Duncan Sands28b77e92011-09-06 19:07:46 +00001051 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1052 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1054 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001055
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001056 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1057 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1058 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1059
Craig Topperaaa643c2011-11-09 07:28:55 +00001060 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1061 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1062 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1063 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001064
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001065 if (Subtarget->hasFMA()) {
1066 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1067 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1068 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1069 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1070 setOperationAction(ISD::FMA, MVT::f32, Custom);
1071 setOperationAction(ISD::FMA, MVT::f64, Custom);
1072 }
Craig Topper880ef452012-08-11 22:34:26 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001127 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001132 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Craig Topper0d1f1762012-08-12 00:34:56 +00001138 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1142 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1143 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1144 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001149 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
Craig Topper0d1f1762012-08-12 00:34:56 +00001155 setOperationAction(ISD::AND, VT, Promote);
1156 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1157 setOperationAction(ISD::OR, VT, Promote);
1158 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, VT, Promote);
1160 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, VT, Promote);
1162 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, VT, Promote);
1164 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001170 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001178 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001179
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001180
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1182 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001183 //
Eli Friedman962f5492010-06-02 19:35:46 +00001184 // FIXME: We really should do custom legalization for addition and
1185 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1186 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001187 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1188 // Add/Sub/Mul with overflow operations are custom lowered.
1189 MVT VT = IntVTs[i];
1190 setOperationAction(ISD::SADDO, VT, Custom);
1191 setOperationAction(ISD::UADDO, VT, Custom);
1192 setOperationAction(ISD::SSUBO, VT, Custom);
1193 setOperationAction(ISD::USUBO, VT, Custom);
1194 setOperationAction(ISD::SMULO, VT, Custom);
1195 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001196 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 // There are no 8-bit 3-address imul/mul instructions
1199 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1200 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001201
Evan Chengd54f2d52009-03-31 19:38:51 +00001202 if (!Subtarget->is64Bit()) {
1203 // These libcalls are not available in 32-bit.
1204 setLibcallName(RTLIB::SHL_I128, 0);
1205 setLibcallName(RTLIB::SRL_I128, 0);
1206 setLibcallName(RTLIB::SRA_I128, 0);
1207 }
1208
Evan Cheng206ee9d2006-07-07 08:33:52 +00001209 // We have target-specific dag combine patterns for the following nodes:
1210 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001211 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001212 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001213 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001214 setTargetDAGCombine(ISD::SHL);
1215 setTargetDAGCombine(ISD::SRA);
1216 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001217 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001218 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001220 setTargetDAGCombine(ISD::FADD);
1221 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001222 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001227 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001228 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001229 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001230 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001232 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001233 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001234 if (Subtarget->is64Bit())
1235 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001236 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238 computeRegisterProperties();
1239
Evan Cheng05219282011-01-06 06:52:41 +00001240 // On Darwin, -Os means optimize for size without hurting performance,
1241 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001242 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001243 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001245 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1246 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1247 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001249 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001250
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001251 // Predictable cmov don't hurt on atom because it's in-order.
1252 predictableSelectIsExpensive = !Subtarget->isAtom();
1253
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001254 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255}
1256
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257
Duncan Sands28b77e92011-09-06 19:07:46 +00001258EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1259 if (!VT.isVector()) return MVT::i8;
1260 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001261}
1262
1263
Evan Cheng29286502008-01-23 23:17:41 +00001264/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1265/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 if (MaxAlign == 16)
1268 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 if (VTy->getBitWidth() == 128)
1271 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 unsigned EltAlign = 0;
1274 getMaxByValAlign(ATy->getElementType(), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1279 unsigned EltAlign = 0;
1280 getMaxByValAlign(STy->getElementType(i), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
1283 if (MaxAlign == 16)
1284 break;
1285 }
1286 }
Evan Cheng29286502008-01-23 23:17:41 +00001287}
1288
1289/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1290/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001291/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1292/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001293unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (Subtarget->is64Bit()) {
1295 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001296 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001297 if (TyAlign > 8)
1298 return TyAlign;
1299 return 8;
1300 }
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001303 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001304 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001305 return Align;
1306}
Chris Lattner2b02a442007-02-25 08:29:00 +00001307
Evan Chengf0df0312008-05-15 08:39:06 +00001308/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// and store operations as a result of memset, memcpy, and memmove
1310/// lowering. If DstAlign is zero that means it's safe to destination
1311/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1312/// means there isn't a need to check it against alignment requirement,
1313/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001314/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001315/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1316/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1317/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318/// It returns EVT::Other if the type should be determined using generic
1319/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001320EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001321X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1322 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001323 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001324 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001326 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1327 // linux. This is because the stack realignment code can't handle certain
1328 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001330 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001331 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001333 (Subtarget->isUnalignedMemAccessFast() ||
1334 ((DstAlign == 0 || DstAlign >= 16) &&
1335 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001337 if (Subtarget->getStackAlignment() >= 32) {
1338 if (Subtarget->hasAVX2())
1339 return MVT::v8i32;
1340 if (Subtarget->hasAVX())
1341 return MVT::v8f32;
1342 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001348 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 // Do not use f64 to lower memcpy if source is string constant. It's
1352 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001355 }
Evan Chengf0df0312008-05-15 08:39:06 +00001356 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 return MVT::i64;
1358 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001359}
1360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1362/// current function. The returned value is a member of the
1363/// MachineJumpTableInfo::JTEntryKind enum.
1364unsigned X86TargetLowering::getJumpTableEncoding() const {
1365 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1366 // symbol.
1367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371 // Otherwise, use the normal jump table encoding heuristics.
1372 return TargetLowering::getJumpTableEncoding();
1373}
1374
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375const MCExpr *
1376X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1377 const MachineBasicBlock *MBB,
1378 unsigned uid,MCContext &Ctx) const{
1379 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1380 Subtarget->isPICStyleGOT());
1381 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1382 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001383 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1384 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385}
1386
Evan Chengcc415862007-11-09 01:32:10 +00001387/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1388/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001390 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001391 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001392 // This doesn't have DebugLoc associated with it, but is not really the
1393 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001394 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001395 return Table;
1396}
1397
Chris Lattner589c6f62010-01-26 06:28:43 +00001398/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1399/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1400/// MCExpr.
1401const MCExpr *X86TargetLowering::
1402getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1403 MCContext &Ctx) const {
1404 // X86-64 uses RIP relative addressing based on the jump table label.
1405 if (Subtarget->isPICStyleRIPRel())
1406 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1407
1408 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001409 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001410}
1411
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001412// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001413std::pair<const TargetRegisterClass*, uint8_t>
1414X86TargetLowering::findRepresentativeClass(EVT VT) const{
1415 const TargetRegisterClass *RRC = 0;
1416 uint8_t Cost = 1;
1417 switch (VT.getSimpleVT().SimpleTy) {
1418 default:
1419 return TargetLowering::findRepresentativeClass(VT);
1420 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = Subtarget->is64Bit() ?
1422 (const TargetRegisterClass*)&X86::GR64RegClass :
1423 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001425 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 case MVT::f32: case MVT::f64:
1429 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1430 case MVT::v4f32: case MVT::v2f64:
1431 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1432 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 }
1436 return std::make_pair(RRC, Cost);
1437}
1438
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001439bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1440 unsigned &Offset) const {
1441 if (!Subtarget->isTargetLinux())
1442 return false;
1443
1444 if (Subtarget->is64Bit()) {
1445 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1446 Offset = 0x28;
1447 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1448 AddressSpace = 256;
1449 else
1450 AddressSpace = 257;
1451 } else {
1452 // %gs:0x14 on i386
1453 Offset = 0x14;
1454 AddressSpace = 256;
1455 }
1456 return true;
1457}
1458
1459
Chris Lattner2b02a442007-02-25 08:29:00 +00001460//===----------------------------------------------------------------------===//
1461// Return Value Calling Convention Implementation
1462//===----------------------------------------------------------------------===//
1463
Chris Lattner59ed56b2007-02-28 04:55:35 +00001464#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466bool
Eric Christopher471e4222011-06-08 23:55:35 +00001467X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001468 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001470 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001473 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001474 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 RVLocs, *DAG.getContext());
1489 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Chengdcea1632010-02-04 02:40:39 +00001491 // Add the regs to the liveout set for the function.
1492 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1493 for (unsigned i = 0; i != RVLocs.size(); ++i)
1494 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1495 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Dan Gohman475871a2008-07-27 21:46:04 +00001499 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001500 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1501 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1503 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001505 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001509 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 EVT ValVT = ValToCopy.getValueType();
1511
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001512 // Promote values to the appropriate types
1513 if (VA.getLocInfo() == CCValAssign::SExt)
1514 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::ZExt)
1516 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1517 else if (VA.getLocInfo() == CCValAssign::AExt)
1518 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1519 else if (VA.getLocInfo() == CCValAssign::BCvt)
1520 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1521
Dale Johannesenc4510512010-09-24 19:05:48 +00001522 // If this is x86-64, and we disabled SSE, we can't return FP values,
1523 // or SSE or MMX vectors.
1524 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1525 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001526 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 report_fatal_error("SSE register return with SSE disabled");
1528 }
1529 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1530 // llvm-gcc has never done it right and no one has noticed, so this
1531 // should be OK for now.
1532 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001533 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001534 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1537 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (VA.getLocReg() == X86::ST0 ||
1539 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001540 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1541 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001542 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001544 RetOps.push_back(ValToCopy);
1545 // Don't emit a copytoreg.
1546 continue;
1547 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001548
Evan Cheng242b38b2009-02-23 09:03:22 +00001549 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1550 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001551 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001552 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001555 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1556 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 // If we don't have SSE2 available, convert to v4f32 so the generated
1558 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001559 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001561 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001562 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566 Flag = Chain.getValue(1);
1567 }
Dan Gohman61a92132008-04-21 23:59:07 +00001568
1569 // The x86-64 ABI for returning structs by value requires that we copy
1570 // the sret argument into %rax for the return. We saved the argument into
1571 // a virtual register in the entry block, so now we copy the value out
1572 // and into %rax.
1573 if (Subtarget->is64Bit() &&
1574 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1575 MachineFunction &MF = DAG.getMachineFunction();
1576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1577 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001578 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001579 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001584
1585 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001586 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps[0] = Chain; // Update chain.
1590
1591 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001592 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001593 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
1595 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001597}
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (N->getNumValues() != 1)
1601 return false;
1602 if (!N->hasNUsesOfValue(1, 0))
1603 return false;
1604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 if (Copy->getOpcode() == ISD::CopyToReg) {
1608 // If the copy has a glue operand, we conservatively assume it isn't safe to
1609 // perform a tail call.
1610 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1611 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001612 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001613 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001614 return false;
1615
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619 if (UI->getOpcode() != X86ISD::RET_FLAG)
1620 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001621 HasRet = true;
1622 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623
Evan Chengbf010eb2012-04-10 01:51:00 +00001624 if (!HasRet)
1625 return false;
1626
1627 Chain = TCChain;
1628 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629}
1630
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631EVT
1632X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001633 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001635 // TODO: Is this also valid on 32-bit?
1636 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001637 ReturnMVT = MVT::i8;
1638 else
1639 ReturnMVT = MVT::i32;
1640
1641 EVT MinVT = getRegisterType(Context, ReturnMVT);
1642 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645/// LowerCallResult - Lower the result values of a call into the
1646/// appropriate copies out of appropriate physical registers.
1647///
1648SDValue
1649X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001650 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 const SmallVectorImpl<ISD::InputArg> &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001654
Chris Lattnere32bbf62007-02-28 07:09:55 +00001655 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001656 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001658 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001659 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Chris Lattner3085e152007-02-25 08:59:22 +00001662 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001664 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001669 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001670 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001671 }
1672
Evan Cheng79fb3b42009-02-20 20:43:02 +00001673 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674
1675 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001676 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001677 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001678 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 // instead.
1680 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1681 // If we prefer to use the value in xmm registers, copy it out as f80 and
1682 // use a truncate to move it from fp stack reg to xmm reg.
1683 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001685 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1686 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 Val = Chain.getValue(0);
1688
1689 // Round the f80 to the right size, which also moves it to the appropriate
1690 // xmm register.
1691 if (CopyVT != VA.getValVT())
1692 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1693 // This truncation won't change the value.
1694 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001695 } else {
1696 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1697 CopyVT, InFlag).getValue(1);
1698 Val = Chain.getValue(0);
1699 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001700 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001702 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001705}
1706
1707
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711// StdCall calling convention seems to be standard for many Windows' API
1712// routines and around. It differs from C calling convention just a little:
1713// callee should clean up the stack, not caller. Symbols should be also
1714// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001715// For info on fast calling convention see Fast Calling Convention (tail call)
1716// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001720enum StructReturnType {
1721 NotStructReturn,
1722 RegStructReturn,
1723 StackStructReturn
1724};
1725static StructReturnType
1726callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001728 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1731 if (!Flags.isSRet())
1732 return NotStructReturn;
1733 if (Flags.isInReg())
1734 return RegStructReturn;
1735 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001736}
1737
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001738/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001739/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001740static StructReturnType
1741argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001743 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001744
Rafael Espindola1cee7102012-07-25 13:41:10 +00001745 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1746 if (!Flags.isSRet())
1747 return NotStructReturn;
1748 if (Flags.isInReg())
1749 return RegStructReturn;
1750 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001751}
1752
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001753/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1754/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755/// the specific parameter attribute. The copy will be passed as a byval
1756/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001757static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001758CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001759 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1760 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001761 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001762
Dale Johannesendd64c412009-02-04 00:33:20 +00001763 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001764 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001765 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001766}
1767
Chris Lattner29689432010-03-11 00:22:57 +00001768/// IsTailCallConvention - Return true if the calling convention is one that
1769/// supports tail call optimization.
1770static bool IsTailCallConvention(CallingConv::ID CC) {
1771 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1772}
1773
Evan Cheng485fafc2011-03-21 01:19:09 +00001774bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001775 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001776 return false;
1777
1778 CallSite CS(CI);
1779 CallingConv::ID CalleeCC = CS.getCallingConv();
1780 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1781 return false;
1782
1783 return true;
1784}
1785
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1787/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001788static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1789 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001790 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791}
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793SDValue
1794X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001795 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 const SmallVectorImpl<ISD::InputArg> &Ins,
1797 DebugLoc dl, SelectionDAG &DAG,
1798 const CCValAssign &VA,
1799 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001801 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001803 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1804 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001805 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001806 EVT ValVT;
1807
1808 // If value is passed by pointer we have address passed instead of the value
1809 // itself.
1810 if (VA.getLocInfo() == CCValAssign::Indirect)
1811 ValVT = VA.getLocVT();
1812 else
1813 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001814
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001815 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001817 // In case of tail call optimization mark all arguments mutable. Since they
1818 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001819 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001820 unsigned Bytes = Flags.getByValSize();
1821 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1822 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001823 return DAG.getFrameIndex(FI, getPointerTy());
1824 } else {
1825 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001826 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001827 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1828 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001829 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001830 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001831 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001836 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 bool isVarArg,
1838 const SmallVectorImpl<ISD::InputArg> &Ins,
1839 DebugLoc dl,
1840 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001841 SmallVectorImpl<SDValue> &InVals)
1842 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001843 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 const Function* Fn = MF.getFunction();
1847 if (Fn->hasExternalLinkage() &&
1848 Subtarget->isTargetCygMing() &&
1849 Fn->getName() == "main")
1850 FuncInfo->setForceFramePointer(true);
1851
Evan Cheng1bc78042006-04-26 01:20:17 +00001852 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001854 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001855 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001856
Chris Lattner29689432010-03-11 00:22:57 +00001857 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1858 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Chris Lattner638402b2007-02-28 07:00:42 +00001860 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001862 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001864
1865 // Allocate shadow area for Win64
1866 if (IsWin64) {
1867 CCInfo.AllocateStack(32, 8);
1868 }
1869
Duncan Sands45907662010-10-31 13:21:44 +00001870 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1875 CCValAssign &VA = ArgLocs[i];
1876 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1877 // places.
1878 assert(VA.getValNo() != LastVal &&
1879 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001880 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001885 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001887 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001889 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001891 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001893 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001894 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001895 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001896 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001897 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001898 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001899 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001902
Devang Patel68e6bee2011-02-21 23:21:26 +00001903 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1907 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1908 // right size.
1909 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001910 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001911 DAG.getValueType(VA.getValVT()));
1912 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001913 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001914 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001919 // Handle MMX values passed in XMM regs.
1920 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001921 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1922 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001923 } else
1924 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001925 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001926 } else {
1927 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001929 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930
1931 // If value is passed via pointer - do a load.
1932 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001933 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001934 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Dan Gohman61a92132008-04-21 23:59:07 +00001939 // The x86-64 ABI for returning structs by value requires that we copy
1940 // the sret argument into %rax for the return. Save the argument into
1941 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001942 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001943 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1944 unsigned Reg = FuncInfo->getSRetReturnReg();
1945 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001947 FuncInfo->setSRetReturnReg(Reg);
1948 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001951 }
1952
Chris Lattnerf39f7712007-02-28 05:46:49 +00001953 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001954 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (FuncIsMadeTailCallSafe(CallConv,
1956 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001958
Evan Cheng1bc78042006-04-26 01:20:17 +00001959 // If the function takes variable number of arguments, make a frame index for
1960 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001961 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001962 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1963 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001964 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 }
1966 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1968
1969 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001970 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001973 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1975 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001976 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1978 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1979 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001980 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
1983 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 // The XMM registers which might contain var arg parameters are shadowed
1985 // in their paired GPR. So we only need to save the GPR to their home
1986 // slots.
1987 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001989 } else {
1990 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1991 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992
Chad Rosier30450e82011-12-22 22:35:21 +00001993 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1994 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001995 }
1996 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1997 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998
Devang Patel578efa92009-06-05 21:57:13 +00001999 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002000 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002001 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002002 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2003 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002004 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002005 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002006 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002007 // Kernel mode asks for SSE to be disabled, so don't push them
2008 // on the stack.
2009 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002010
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002011 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002012 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002013 // Get to the caller-allocated home save location. Add 8 to account
2014 // for the return address.
2015 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002016 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002017 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002018 // Fixup to set vararg frame on shadow area (4 x i64).
2019 if (NumIntRegs < 4)
2020 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 } else {
2022 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002023 // registers, then we must store them to their spots on the stack so
2024 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002025 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2026 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2027 FuncInfo->setRegSaveFrameIndex(
2028 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002029 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002030 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002034 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2035 getPointerTy());
2036 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002037 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002038 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2039 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002040 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002041 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002044 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002045 MachinePointerInfo::getFixedStack(
2046 FuncInfo->getRegSaveFrameIndex(), Offset),
2047 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002051
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2053 // Now store the XMM (fp + vector) parameter registers.
2054 SmallVector<SDValue, 11> SaveXMMOps;
2055 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002056
Craig Topperc9099502012-04-20 06:31:50 +00002057 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002058 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2059 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002060
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2062 FuncInfo->getRegSaveFrameIndex()));
2063 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2064 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002065
Dan Gohmanface41a2009-08-16 21:24:25 +00002066 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002067 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002068 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002069 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2070 SaveXMMOps.push_back(Val);
2071 }
2072 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2073 MVT::Other,
2074 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002076
2077 if (!MemOps.empty())
2078 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2079 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002084 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2085 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002087 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002088 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002089 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002090 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002091 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002092 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002093 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002094
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 // RegSaveFrameIndex is X86-64 only.
2097 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002098 if (CallConv == CallingConv::X86_FastCall ||
2099 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002100 // fastcc functions can't have varargs.
2101 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 }
Evan Cheng25caf632006-05-23 21:06:34 +00002103
Rafael Espindola76927d752011-08-30 19:39:58 +00002104 FuncInfo->setArgumentStackSize(StackSize);
2105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002107}
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2111 SDValue StackPtr, SDValue Arg,
2112 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002113 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002114 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002117 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002118 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002119 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002120
2121 return DAG.getStore(Chain, dl, Arg, PtrOff,
2122 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002123 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002124}
2125
Bill Wendling64e87322009-01-16 19:25:27 +00002126/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002128SDValue
2129X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002130 SDValue &OutRetAddr, SDValue Chain,
2131 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002134 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002135 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002136
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002138 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002139 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141}
2142
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002143/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002145static SDValue
2146EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002148 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002149 // Store the return address to the appropriate stack slot.
2150 if (!FPDiff) return Chain;
2151 // Calculate the new stack slot for the return address.
2152 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002153 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002154 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002158 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002159 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002160 return Chain;
2161}
2162
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002164X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002165 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002166 SelectionDAG &DAG = CLI.DAG;
2167 DebugLoc &dl = CLI.DL;
2168 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2169 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2170 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2171 SDValue Chain = CLI.Chain;
2172 SDValue Callee = CLI.Callee;
2173 CallingConv::ID CallConv = CLI.CallConv;
2174 bool &isTailCall = CLI.IsTailCall;
2175 bool isVarArg = CLI.IsVarArg;
2176
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 MachineFunction &MF = DAG.getMachineFunction();
2178 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002179 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002180 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002181 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002182 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183
Nick Lewycky22de16d2012-01-19 00:34:10 +00002184 if (MF.getTarget().Options.DisableTailCalls)
2185 isTailCall = false;
2186
Evan Cheng5f941932010-02-05 02:21:12 +00002187 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002188 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002189 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002190 isVarArg, SR != NotStructReturn,
2191 MF.getFunction()->hasStructRetAttr(),
2192 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002193
2194 // Sibcalls are automatically detected tailcalls which do not require
2195 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002196 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002197 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002198
2199 if (isTailCall)
2200 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002201 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002202
Chris Lattner29689432010-03-11 00:22:57 +00002203 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2204 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002205
Chris Lattner638402b2007-02-28 07:00:42 +00002206 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002208 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002210
2211 // Allocate shadow area for Win64
2212 if (IsWin64) {
2213 CCInfo.AllocateStack(32, 8);
2214 }
2215
Duncan Sands45907662010-10-31 13:21:44 +00002216 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002217
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 // Get a count of how many bytes are to be pushed on the stack.
2219 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002220 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002221 // This is a sibcall. The memory operands are available in caller's
2222 // own caller's stack.
2223 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002224 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2225 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002226 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002227
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2233 FPDiff = NumBytesCallerPushed - NumBytes;
2234
2235 // Set the delta of movement of the returnaddr stackslot.
2236 // But only set if delta is greater than previous delta.
2237 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2238 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2239 }
2240
Evan Chengf22f9b32010-02-06 03:28:46 +00002241 if (!IsSibcall)
2242 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002243
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002245 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002246 if (isTailCall && FPDiff)
2247 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2248 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002249
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2251 SmallVector<SDValue, 8> MemOpChains;
2252 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002253
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Walk the register/memloc assignments, inserting copies/loads. In the case
2255 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002256 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2257 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002259 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002261 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Chris Lattner423c5f42007-02-28 05:31:48 +00002263 // Promote the value if needed.
2264 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002265 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 case CCValAssign::Full: break;
2267 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002268 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002269 break;
2270 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002271 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002272 break;
2273 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002274 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002275 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2278 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002279 } else
2280 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2281 break;
2282 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002283 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002284 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002285 case CCValAssign::Indirect: {
2286 // Store the argument.
2287 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002288 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002289 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002290 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002291 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002292 Arg = SpillSlot;
2293 break;
2294 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002296
Chris Lattner423c5f42007-02-28 05:31:48 +00002297 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002298 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2299 if (isVarArg && IsWin64) {
2300 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2301 // shadow reg if callee is a varargs function.
2302 unsigned ShadowReg = 0;
2303 switch (VA.getLocReg()) {
2304 case X86::XMM0: ShadowReg = X86::RCX; break;
2305 case X86::XMM1: ShadowReg = X86::RDX; break;
2306 case X86::XMM2: ShadowReg = X86::R8; break;
2307 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002308 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002309 if (ShadowReg)
2310 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002311 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002312 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002313 assert(VA.isMemLoc());
2314 if (StackPtr.getNode() == 0)
2315 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2316 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2317 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002318 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Evan Cheng32fe1032006-05-25 00:59:30 +00002321 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002323 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002324
Chris Lattner88e1fd52009-07-09 04:24:46 +00002325 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002326 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2327 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002329 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2330 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002331 } else {
2332 // If we are tail calling and generating PIC/GOT style code load the
2333 // address of the callee into ECX. The value in ecx is used as target of
2334 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2335 // for tail calls on PIC/GOT architectures. Normally we would just put the
2336 // address of GOT into ebx and then call target@PLT. But for tail calls
2337 // ebx would be restored (since ebx is callee saved) before jumping to the
2338 // target@PLT.
2339
2340 // Note: The actual moving to ECX is done further down.
2341 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2342 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2343 !G->getGlobal()->hasProtectedVisibility())
2344 Callee = LowerGlobalAddress(Callee, DAG);
2345 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002346 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002347 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002348 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002349
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002350 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 // From AMD64 ABI document:
2352 // For calls that may call functions that use varargs or stdargs
2353 // (prototype-less calls or calls to functions containing ellipsis (...) in
2354 // the declaration) %al is used as hidden argument to specify the number
2355 // of SSE registers used. The contents of %al do not need to match exactly
2356 // the number of registers, but must be an ubound on the number of SSE
2357 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002358
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002360 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2362 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2363 };
2364 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002365 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002366 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002368 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2369 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 }
2371
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 if (isTailCall) {
2374 // Force all the incoming stack arguments to be loaded from the stack
2375 // before any new outgoing arguments are stored to the stack, because the
2376 // outgoing stack slots may alias the incoming argument stack slots, and
2377 // the alias isn't otherwise explicit. This is slightly more conservative
2378 // than necessary, because it means that each store effectively depends
2379 // on every argument instead of just those arguments it would clobber.
2380 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SmallVector<SDValue, 8> MemOpChains2;
2383 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002385 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002386 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2387 CCValAssign &VA = ArgLocs[i];
2388 if (VA.isRegLoc())
2389 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002390 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002391 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Create frame index.
2394 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002395 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002396 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002397 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002398
Duncan Sands276dcbd2008-03-21 09:14:45 +00002399 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002400 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002401 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002402 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002403 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002404 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002405 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2408 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002411 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002412 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002413 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002414 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002415 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002416 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418 }
2419
2420 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002422 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002423
2424 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002425 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002426 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002427 }
2428
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002429 // Build a sequence of copy-to-reg nodes chained together with token chain
2430 // and flag operands which copy the outgoing args into registers.
2431 SDValue InFlag;
2432 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2433 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2434 RegsToPass[i].second, InFlag);
2435 InFlag = Chain.getValue(1);
2436 }
2437
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2439 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2440 // In the 64-bit large code model, we have to make all calls
2441 // through a register, since the call instruction's 32-bit
2442 // pc-relative offset may not be large enough to hold the whole
2443 // address.
2444 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002445 // If the callee is a GlobalAddress node (quite common, every direct call
2446 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2447 // it.
2448
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002449 // We should use extra load for direct calls to dllimported functions in
2450 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002452 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002454 bool ExtraLoad = false;
2455 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2458 // external symbols most go through the PLT in PIC mode. If the symbol
2459 // has hidden or protected visibility, or if it is static or local, then
2460 // we don't need to use the PLT - we can directly call it.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002465 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002466 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002473 } else if (Subtarget->isPICStyleRIPRel() &&
2474 isa<Function>(GV) &&
2475 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2476 // If the function is marked as non-lazy, generate an indirect call
2477 // which loads from the GOT directly. This avoids runtime overhead
2478 // at the cost of eager binding (and one extra byte of encoding).
2479 OpFlags = X86II::MO_GOTPCREL;
2480 WrapperKind = X86ISD::WrapperRIP;
2481 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002482 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002483
Devang Patel0d881da2010-07-06 22:08:15 +00002484 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002486
2487 // Add a wrapper if needed.
2488 if (WrapperKind != ISD::DELETED_NODE)
2489 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2490 // Add extra indirection if needed.
2491 if (ExtraLoad)
2492 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2493 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002494 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 }
Bill Wendling056292f2008-09-16 21:48:12 +00002496 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002497 unsigned char OpFlags = 0;
2498
Evan Cheng1bf891a2010-12-01 22:59:46 +00002499 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2500 // external symbols should go through the PLT.
2501 if (Subtarget->isTargetELF() &&
2502 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2503 OpFlags = X86II::MO_PLT;
2504 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002505 (!Subtarget->getTargetTriple().isMacOSX() ||
2506 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002507 // PC-relative references to external symbols should go through $stub,
2508 // unless we're building with the leopard linker or later, which
2509 // automatically synthesizes these stubs.
2510 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002511 }
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Chris Lattner48a7d022009-07-09 05:02:21 +00002513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2514 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002515 }
2516
Chris Lattnerd96d0722007-02-25 06:40:16 +00002517 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002520
Evan Chengf22f9b32010-02-06 03:28:46 +00002521 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002522 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2523 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002527 Ops.push_back(Chain);
2528 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002532
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 // Add argument registers to the end of the list so that they are known live
2534 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2537 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002539 // Add a register mask operand representing the call-preserved registers.
2540 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2541 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2542 assert(Mask && "Missing call preserved mask for calling convention");
2543 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002544
Gabor Greifba36cb52008-08-28 21:40:38 +00002545 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002549 // We used to do:
2550 //// If this is the first return lowered for this function, add the regs
2551 //// to the liveout set for the function.
2552 // This isn't right, although it's probably harmless on x86; liveouts
2553 // should be computed from returns not tail calls. Consider a void
2554 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 return DAG.getNode(X86ISD::TC_RETURN, dl,
2556 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 }
2558
Dale Johannesenace16102009-02-03 19:33:06 +00002559 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002560 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002561
Chris Lattner2d297092006-05-23 18:50:38 +00002562 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002564 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2565 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002566 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002567 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002568 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002569 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002570 // pops the hidden struct pointer, so we have to push it back.
2571 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002572 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002573 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002575 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002576
Gordon Henriksenae636f82008-01-03 16:47:34 +00002577 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002578 if (!IsSibcall) {
2579 Chain = DAG.getCALLSEQ_END(Chain,
2580 DAG.getIntPtrConstant(NumBytes, true),
2581 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2582 true),
2583 InFlag);
2584 InFlag = Chain.getValue(1);
2585 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002586
Chris Lattner3085e152007-02-25 08:59:22 +00002587 // Handle result values, copying them out of physregs into vregs that we
2588 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2590 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002591}
2592
Evan Cheng25ab6902006-09-08 06:48:29 +00002593
2594//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// Fast Calling Convention (tail call) implementation
2596//===----------------------------------------------------------------------===//
2597
2598// Like std call, callee cleans arguments, convention except that ECX is
2599// reserved for storing the tail called function address. Only 2 registers are
2600// free for argument passing (inreg). Tail call optimization is performed
2601// provided:
2602// * tailcallopt is enabled
2603// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002604// On X86_64 architecture with GOT-style position independent code only local
2605// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002606// To keep the stack aligned according to platform abi the function
2607// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2608// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002609// If a tail called function callee has more arguments than the caller the
2610// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002611// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002612// original REtADDR, but before the saved framepointer or the spilled registers
2613// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2614// stack layout:
2615// arg1
2616// arg2
2617// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002618// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619// move area ]
2620// (possible EBP)
2621// ESI
2622// EDI
2623// local1 ..
2624
2625/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2626/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002627unsigned
2628X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2629 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002630 MachineFunction &MF = DAG.getMachineFunction();
2631 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002632 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002634 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002635 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002636 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002637 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2638 // Number smaller than 12 so just add the difference.
2639 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2640 } else {
2641 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002644 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002646}
2647
Evan Cheng5f941932010-02-05 02:21:12 +00002648/// MatchingStackOffset - Return true if the given stack call argument is
2649/// already available in the same position (relatively) of the caller's
2650/// incoming argument stack.
2651static
2652bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2653 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2654 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2656 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (Arg.getOpcode() == ISD::CopyFromReg) {
2658 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002659 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 MachineInstr *Def = MRI->getVRegDef(VR);
2662 if (!Def)
2663 return false;
2664 if (!Flags.isByVal()) {
2665 if (!TII->isLoadFromStackSlot(Def, FI))
2666 return false;
2667 } else {
2668 unsigned Opcode = Def->getOpcode();
2669 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2670 Def->getOperand(1).isFI()) {
2671 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002673 } else
2674 return false;
2675 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2677 if (Flags.isByVal())
2678 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002679 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 // define @foo(%struct.X* %A) {
2681 // tail call @bar(%struct.X* byval %A)
2682 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002683 return false;
2684 SDValue Ptr = Ld->getBasePtr();
2685 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2686 if (!FINode)
2687 return false;
2688 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002689 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002690 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002691 FI = FINode->getIndex();
2692 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002693 } else
2694 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002695
Evan Cheng4cae1332010-03-05 08:38:04 +00002696 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002697 if (!MFI->isFixedObjectIndex(FI))
2698 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002699 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002700}
2701
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2703/// for tail call optimization. Targets which want to do tail call
2704/// optimization should implement this function.
2705bool
2706X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002707 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002709 bool isCalleeStructRet,
2710 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002711 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002712 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002713 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002715 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002716 CalleeCC != CallingConv::C)
2717 return false;
2718
Evan Cheng7096ae42010-01-29 06:45:59 +00002719 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002721 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002722 CallingConv::ID CallerCC = CallerF->getCallingConv();
2723 bool CCMatch = CallerCC == CalleeCC;
2724
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002725 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002726 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002727 return true;
2728 return false;
2729 }
2730
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002731 // Look for obvious safe cases to perform tail call optimization that do not
2732 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002733
Evan Cheng2c12cb42010-03-26 16:26:03 +00002734 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2735 // emit a special epilogue.
2736 if (RegInfo->needsStackRealignment(MF))
2737 return false;
2738
Evan Chenga375d472010-03-15 18:54:48 +00002739 // Also avoid sibcall optimization if either caller or callee uses struct
2740 // return semantics.
2741 if (isCalleeStructRet || isCallerStructRet)
2742 return false;
2743
Chad Rosier2416da32011-06-24 21:15:36 +00002744 // An stdcall caller is expected to clean up its arguments; the callee
2745 // isn't going to do that.
2746 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2747 return false;
2748
Chad Rosier871f6642011-05-18 19:59:50 +00002749 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002750 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002751 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002752
2753 // Optimizing for varargs on Win64 is unlikely to be safe without
2754 // additional testing.
2755 if (Subtarget->isTargetWin64())
2756 return false;
2757
Chad Rosier871f6642011-05-18 19:59:50 +00002758 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002760 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002761
Chad Rosier871f6642011-05-18 19:59:50 +00002762 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2763 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2764 if (!ArgLocs[i].isRegLoc())
2765 return false;
2766 }
2767
Chad Rosier30450e82011-12-22 22:35:21 +00002768 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2769 // stack. Therefore, if it's not used by the call it is not safe to optimize
2770 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 bool Unused = false;
2772 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2773 if (!Ins[i].Used) {
2774 Unused = true;
2775 break;
2776 }
2777 }
2778 if (Unused) {
2779 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002781 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002782 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002783 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002784 CCValAssign &VA = RVLocs[i];
2785 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2786 return false;
2787 }
2788 }
2789
Evan Cheng13617962010-04-30 01:12:32 +00002790 // If the calling conventions do not match, then we'd better make sure the
2791 // results are returned in the same way as what the caller expects.
2792 if (!CCMatch) {
2793 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002794 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002795 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002796 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2797
2798 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002800 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002801 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2802
2803 if (RVLocs1.size() != RVLocs2.size())
2804 return false;
2805 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2806 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2807 return false;
2808 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2809 return false;
2810 if (RVLocs1[i].isRegLoc()) {
2811 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2812 return false;
2813 } else {
2814 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2815 return false;
2816 }
2817 }
2818 }
2819
Evan Chenga6bff982010-01-30 01:22:00 +00002820 // If the callee takes no arguments then go on to check the results of the
2821 // call.
2822 if (!Outs.empty()) {
2823 // Check if stack adjustment is needed. For now, do not do this if any
2824 // argument is passed on the stack.
2825 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002826 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002827 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002828
2829 // Allocate shadow area for Win64
2830 if (Subtarget->isTargetWin64()) {
2831 CCInfo.AllocateStack(32, 8);
2832 }
2833
Duncan Sands45907662010-10-31 13:21:44 +00002834 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002835 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002836 MachineFunction &MF = DAG.getMachineFunction();
2837 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2838 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002839
2840 // Check if the arguments are already laid out in the right way as
2841 // the caller's fixed stack objects.
2842 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002843 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2844 const X86InstrInfo *TII =
2845 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002848 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002849 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002850 if (VA.getLocInfo() == CCValAssign::Indirect)
2851 return false;
2852 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002853 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2854 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002855 return false;
2856 }
2857 }
2858 }
Evan Cheng9c044672010-05-29 01:35:22 +00002859
2860 // If the tailcall address may be in a register, then make sure it's
2861 // possible to register allocate for it. In 32-bit, the call address can
2862 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002863 // callee-saved registers are restored. These happen to be the same
2864 // registers used to pass 'inreg' arguments so watch out for those.
2865 if (!Subtarget->is64Bit() &&
2866 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002867 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002868 unsigned NumInRegs = 0;
2869 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2870 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002871 if (!VA.isRegLoc())
2872 continue;
2873 unsigned Reg = VA.getLocReg();
2874 switch (Reg) {
2875 default: break;
2876 case X86::EAX: case X86::EDX: case X86::ECX:
2877 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002878 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002879 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002880 }
2881 }
2882 }
Evan Chenga6bff982010-01-30 01:22:00 +00002883 }
Evan Chengb1712452010-01-27 06:25:16 +00002884
Evan Cheng86809cc2010-02-03 03:28:02 +00002885 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002886}
2887
Dan Gohman3df24e62008-09-03 23:12:08 +00002888FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002889X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2890 const TargetLibraryInfo *libInfo) const {
2891 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002892}
2893
2894
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002895//===----------------------------------------------------------------------===//
2896// Other Lowering Hooks
2897//===----------------------------------------------------------------------===//
2898
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002899static bool MayFoldLoad(SDValue Op) {
2900 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2901}
2902
2903static bool MayFoldIntoStore(SDValue Op) {
2904 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2905}
2906
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907static bool isTargetShuffle(unsigned Opcode) {
2908 switch(Opcode) {
2909 default: return false;
2910 case X86ISD::PSHUFD:
2911 case X86ISD::PSHUFHW:
2912 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002913 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002914 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002916 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002917 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002918 case X86ISD::MOVLPS:
2919 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002923 case X86ISD::MOVSS:
2924 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002925 case X86ISD::UNPCKL:
2926 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002927 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002929 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002930 return true;
2931 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002932}
2933
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002935 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002936 switch(Opc) {
2937 default: llvm_unreachable("Unknown x86 shuffle node");
2938 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002939 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002940 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002941 return DAG.getNode(Opc, dl, VT, V1);
2942 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002943}
2944
2945static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002946 SDValue V1, unsigned TargetMask,
2947 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002948 switch(Opc) {
2949 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002951 case X86ISD::PSHUFHW:
2952 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002953 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002954 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002955 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2956 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002957}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002958
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002959static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002960 SDValue V1, SDValue V2, unsigned TargetMask,
2961 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962 switch(Opc) {
2963 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002964 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002965 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002966 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002967 return DAG.getNode(Opc, dl, VT, V1, V2,
2968 DAG.getConstant(TargetMask, MVT::i8));
2969 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970}
2971
2972static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2973 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2974 switch(Opc) {
2975 default: llvm_unreachable("Unknown x86 shuffle node");
2976 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002977 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002978 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002979 case X86ISD::MOVLPS:
2980 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002981 case X86ISD::MOVSS:
2982 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002983 case X86ISD::UNPCKL:
2984 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002985 return DAG.getNode(Opc, dl, VT, V1, V2);
2986 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002987}
2988
Dan Gohmand858e902010-04-17 15:26:15 +00002989SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002990 MachineFunction &MF = DAG.getMachineFunction();
2991 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2992 int ReturnAddrIndex = FuncInfo->getRAIndex();
2993
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002994 if (ReturnAddrIndex == 0) {
2995 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002996 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002997 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002998 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002999 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003000 }
3001
Evan Cheng25ab6902006-09-08 06:48:29 +00003002 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003003}
3004
3005
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003006bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3007 bool hasSymbolicDisplacement) {
3008 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003009 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003010 return false;
3011
3012 // If we don't have a symbolic displacement - we don't have any extra
3013 // restrictions.
3014 if (!hasSymbolicDisplacement)
3015 return true;
3016
3017 // FIXME: Some tweaks might be needed for medium code model.
3018 if (M != CodeModel::Small && M != CodeModel::Kernel)
3019 return false;
3020
3021 // For small code model we assume that latest object is 16MB before end of 31
3022 // bits boundary. We may also accept pretty large negative constants knowing
3023 // that all objects are in the positive half of address space.
3024 if (M == CodeModel::Small && Offset < 16*1024*1024)
3025 return true;
3026
3027 // For kernel code model we know that all object resist in the negative half
3028 // of 32bits address space. We may not accept negative offsets, since they may
3029 // be just off and we may accept pretty large positive ones.
3030 if (M == CodeModel::Kernel && Offset > 0)
3031 return true;
3032
3033 return false;
3034}
3035
Evan Chengef41ff62011-06-23 17:54:54 +00003036/// isCalleePop - Determines whether the callee is required to pop its
3037/// own arguments. Callee pop is necessary to support tail calls.
3038bool X86::isCalleePop(CallingConv::ID CallingConv,
3039 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3040 if (IsVarArg)
3041 return false;
3042
3043 switch (CallingConv) {
3044 default:
3045 return false;
3046 case CallingConv::X86_StdCall:
3047 return !is64Bit;
3048 case CallingConv::X86_FastCall:
3049 return !is64Bit;
3050 case CallingConv::X86_ThisCall:
3051 return !is64Bit;
3052 case CallingConv::Fast:
3053 return TailCallOpt;
3054 case CallingConv::GHC:
3055 return TailCallOpt;
3056 }
3057}
3058
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3060/// specific condition code, returning the condition code and the LHS/RHS of the
3061/// comparison to make.
3062static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3063 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003064 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003065 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3066 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3067 // X > -1 -> X == 0, jump !sign.
3068 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003069 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003070 }
3071 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003072 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003073 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003074 }
3075 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003076 // X < 1 -> X <= 0
3077 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003078 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003079 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003080 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003081
Evan Chengd9558e02006-01-06 00:43:03 +00003082 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003083 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003084 case ISD::SETEQ: return X86::COND_E;
3085 case ISD::SETGT: return X86::COND_G;
3086 case ISD::SETGE: return X86::COND_GE;
3087 case ISD::SETLT: return X86::COND_L;
3088 case ISD::SETLE: return X86::COND_LE;
3089 case ISD::SETNE: return X86::COND_NE;
3090 case ISD::SETULT: return X86::COND_B;
3091 case ISD::SETUGT: return X86::COND_A;
3092 case ISD::SETULE: return X86::COND_BE;
3093 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003094 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003096
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003098
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003100 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3101 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3103 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003104 }
3105
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 switch (SetCCOpcode) {
3107 default: break;
3108 case ISD::SETOLT:
3109 case ISD::SETOLE:
3110 case ISD::SETUGT:
3111 case ISD::SETUGE:
3112 std::swap(LHS, RHS);
3113 break;
3114 }
3115
3116 // On a floating point condition, the flags are set as follows:
3117 // ZF PF CF op
3118 // 0 | 0 | 0 | X > Y
3119 // 0 | 0 | 1 | X < Y
3120 // 1 | 0 | 0 | X == Y
3121 // 1 | 1 | 1 | unordered
3122 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003123 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003124 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003125 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETOLT: // flipped
3127 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003129 case ISD::SETOLE: // flipped
3130 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003131 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 case ISD::SETUGT: // flipped
3133 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETUGE: // flipped
3136 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003137 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003138 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003139 case ISD::SETNE: return X86::COND_NE;
3140 case ISD::SETUO: return X86::COND_P;
3141 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003142 case ISD::SETOEQ:
3143 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003144 }
Evan Chengd9558e02006-01-06 00:43:03 +00003145}
3146
Evan Cheng4a460802006-01-11 00:33:36 +00003147/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3148/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003149/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003150static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003151 switch (X86CC) {
3152 default:
3153 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003154 case X86::COND_B:
3155 case X86::COND_BE:
3156 case X86::COND_E:
3157 case X86::COND_P:
3158 case X86::COND_A:
3159 case X86::COND_AE:
3160 case X86::COND_NE:
3161 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003162 return true;
3163 }
3164}
3165
Evan Chengeb2f9692009-10-27 19:56:55 +00003166/// isFPImmLegal - Returns true if the target can instruction select the
3167/// specified FP immediate natively. If false, the legalizer will
3168/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003169bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003170 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3171 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3172 return true;
3173 }
3174 return false;
3175}
3176
Nate Begeman9008ca62009-04-27 18:41:29 +00003177/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3178/// the specified range (L, H].
3179static bool isUndefOrInRange(int Val, int Low, int Hi) {
3180 return (Val < 0) || (Val >= Low && Val < Hi);
3181}
3182
3183/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3184/// specified value.
3185static bool isUndefOrEqual(int Val, int CmpVal) {
3186 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003189}
3190
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003191/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003192/// from position Pos and ending in Pos+Size, falls within the specified
3193/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003194static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003195 unsigned Pos, unsigned Size, int Low) {
3196 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003197 if (!isUndefOrEqual(Mask[i], Low))
3198 return false;
3199 return true;
3200}
3201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3203/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3204/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003205static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003206 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 return (Mask[0] < 2 && Mask[1] < 2);
3210 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211}
3212
Nate Begeman9008ca62009-04-27 18:41:29 +00003213/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3214/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003215static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3216 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003220 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003224 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003225 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Craig Toppera9a568a2012-05-02 08:03:44 +00003228 if (VT == MVT::v16i16) {
3229 // Lower quadword copied in order or undef.
3230 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3231 return false;
3232
3233 // Upper quadword shuffled.
3234 for (unsigned i = 12; i != 16; ++i)
3235 if (!isUndefOrInRange(Mask[i], 12, 16))
3236 return false;
3237 }
3238
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 return true;
3240}
3241
Nate Begeman9008ca62009-04-27 18:41:29 +00003242/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3243/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003244static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3245 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003247
Rafael Espindola15684b22009-04-24 12:40:33 +00003248 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003249 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3250 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003251
Rafael Espindola15684b22009-04-24 12:40:33 +00003252 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003253 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003254 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003256
Craig Toppera9a568a2012-05-02 08:03:44 +00003257 if (VT == MVT::v16i16) {
3258 // Upper quadword copied in order.
3259 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3260 return false;
3261
3262 // Lower quadword shuffled.
3263 for (unsigned i = 8; i != 12; ++i)
3264 if (!isUndefOrInRange(Mask[i], 8, 12))
3265 return false;
3266 }
3267
Rafael Espindola15684b22009-04-24 12:40:33 +00003268 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003269}
3270
Nate Begemana09008b2009-10-19 02:17:23 +00003271/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3272/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003273static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3274 const X86Subtarget *Subtarget) {
3275 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3276 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003277 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003278
Craig Topper0e2037b2012-01-20 05:53:00 +00003279 unsigned NumElts = VT.getVectorNumElements();
3280 unsigned NumLanes = VT.getSizeInBits()/128;
3281 unsigned NumLaneElts = NumElts/NumLanes;
3282
3283 // Do not handle 64-bit element shuffles with palignr.
3284 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003285 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003286
Craig Topper0e2037b2012-01-20 05:53:00 +00003287 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3288 unsigned i;
3289 for (i = 0; i != NumLaneElts; ++i) {
3290 if (Mask[i+l] >= 0)
3291 break;
3292 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003293
Craig Topper0e2037b2012-01-20 05:53:00 +00003294 // Lane is all undef, go to next lane
3295 if (i == NumLaneElts)
3296 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003297
Craig Topper0e2037b2012-01-20 05:53:00 +00003298 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003299
Craig Topper0e2037b2012-01-20 05:53:00 +00003300 // Make sure its in this lane in one of the sources
3301 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3302 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003303 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003304
3305 // If not lane 0, then we must match lane 0
3306 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3307 return false;
3308
3309 // Correct second source to be contiguous with first source
3310 if (Start >= (int)NumElts)
3311 Start -= NumElts - NumLaneElts;
3312
3313 // Make sure we're shifting in the right direction.
3314 if (Start <= (int)(i+l))
3315 return false;
3316
3317 Start -= i;
3318
3319 // Check the rest of the elements to see if they are consecutive.
3320 for (++i; i != NumLaneElts; ++i) {
3321 int Idx = Mask[i+l];
3322
3323 // Make sure its in this lane
3324 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3325 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3326 return false;
3327
3328 // If not lane 0, then we must match lane 0
3329 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3330 return false;
3331
3332 if (Idx >= (int)NumElts)
3333 Idx -= NumElts - NumLaneElts;
3334
3335 if (!isUndefOrEqual(Idx, Start+i))
3336 return false;
3337
3338 }
Nate Begemana09008b2009-10-19 02:17:23 +00003339 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003340
Nate Begemana09008b2009-10-19 02:17:23 +00003341 return true;
3342}
3343
Craig Topper1a7700a2012-01-19 08:19:12 +00003344/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3345/// the two vector operands have swapped position.
3346static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3347 unsigned NumElems) {
3348 for (unsigned i = 0; i != NumElems; ++i) {
3349 int idx = Mask[i];
3350 if (idx < 0)
3351 continue;
3352 else if (idx < (int)NumElems)
3353 Mask[i] = idx + NumElems;
3354 else
3355 Mask[i] = idx - NumElems;
3356 }
3357}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003358
Craig Topper1a7700a2012-01-19 08:19:12 +00003359/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3360/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3361/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3362/// reverse of what x86 shuffles want.
3363static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3364 bool Commuted = false) {
3365 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003366 return false;
3367
Craig Topper1a7700a2012-01-19 08:19:12 +00003368 unsigned NumElems = VT.getVectorNumElements();
3369 unsigned NumLanes = VT.getSizeInBits()/128;
3370 unsigned NumLaneElems = NumElems/NumLanes;
3371
3372 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003373 return false;
3374
3375 // VSHUFPSY divides the resulting vector into 4 chunks.
3376 // The sources are also splitted into 4 chunks, and each destination
3377 // chunk must come from a different source chunk.
3378 //
3379 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3380 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3381 //
3382 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3383 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3384 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003385 // VSHUFPDY divides the resulting vector into 4 chunks.
3386 // The sources are also splitted into 4 chunks, and each destination
3387 // chunk must come from a different source chunk.
3388 //
3389 // SRC1 => X3 X2 X1 X0
3390 // SRC2 => Y3 Y2 Y1 Y0
3391 //
3392 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3393 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003394 unsigned HalfLaneElems = NumLaneElems/2;
3395 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3396 for (unsigned i = 0; i != NumLaneElems; ++i) {
3397 int Idx = Mask[i+l];
3398 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3399 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3400 return false;
3401 // For VSHUFPSY, the mask of the second half must be the same as the
3402 // first but with the appropriate offsets. This works in the same way as
3403 // VPERMILPS works with masks.
3404 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3405 continue;
3406 if (!isUndefOrEqual(Idx, Mask[i]+l))
3407 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003408 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003409 }
3410
3411 return true;
3412}
3413
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003414/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3415/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003416static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003417 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003418 return false;
3419
Craig Topper7a9a28b2012-08-12 02:23:29 +00003420 unsigned NumElems = VT.getVectorNumElements();
3421
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003422 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003423 return false;
3424
Evan Cheng2064a2b2006-03-28 06:50:32 +00003425 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 return isUndefOrEqual(Mask[0], 6) &&
3427 isUndefOrEqual(Mask[1], 7) &&
3428 isUndefOrEqual(Mask[2], 2) &&
3429 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003430}
3431
Nate Begeman0b10b912009-11-07 23:17:15 +00003432/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3433/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3434/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003435static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003436 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003437 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003438
Craig Topper7a9a28b2012-08-12 02:23:29 +00003439 unsigned NumElems = VT.getVectorNumElements();
3440
Nate Begeman0b10b912009-11-07 23:17:15 +00003441 if (NumElems != 4)
3442 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 return isUndefOrEqual(Mask[0], 2) &&
3445 isUndefOrEqual(Mask[1], 3) &&
3446 isUndefOrEqual(Mask[2], 2) &&
3447 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003448}
3449
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3451/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003452static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003453 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003454 return false;
3455
Craig Topperdd637ae2012-02-19 05:41:45 +00003456 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458 if (NumElems != 2 && NumElems != 4)
3459 return false;
3460
Chad Rosier238ae312012-04-30 17:47:15 +00003461 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003462 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Chad Rosier238ae312012-04-30 17:47:15 +00003465 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
3469 return true;
3470}
3471
Nate Begeman0b10b912009-11-07 23:17:15 +00003472/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003474static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003475 if (!VT.is128BitVector())
3476 return false;
3477
Craig Topperdd637ae2012-02-19 05:41:45 +00003478 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
Craig Topper7a9a28b2012-08-12 02:23:29 +00003480 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481 return false;
3482
Chad Rosier238ae312012-04-30 17:47:15 +00003483 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003484 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
Chad Rosier238ae312012-04-30 17:47:15 +00003487 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3488 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003489 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490
3491 return true;
3492}
3493
Elena Demikhovsky15963732012-06-26 08:04:10 +00003494//
3495// Some special combinations that can be optimized.
3496//
3497static
3498SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3499 SelectionDAG &DAG) {
3500 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003501 DebugLoc dl = SVOp->getDebugLoc();
3502
3503 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3504 return SDValue();
3505
3506 ArrayRef<int> Mask = SVOp->getMask();
3507
3508 // These are the special masks that may be optimized.
3509 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3510 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3511 bool MatchEvenMask = true;
3512 bool MatchOddMask = true;
3513 for (int i=0; i<8; ++i) {
3514 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3515 MatchEvenMask = false;
3516 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3517 MatchOddMask = false;
3518 }
3519 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3520 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3521
3522 const int *CompactionMask;
3523 if (MatchEvenMask)
3524 CompactionMask = CompactionMaskEven;
3525 else if (MatchOddMask)
3526 CompactionMask = CompactionMaskOdd;
3527 else
3528 return SDValue();
3529
3530 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3531
3532 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3533 UndefNode, CompactionMask);
3534 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3535 UndefNode, CompactionMask);
3536 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3537 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3538}
3539
Evan Cheng0038e592006-03-28 00:39:58 +00003540/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3541/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003542static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003543 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003544 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003545
3546 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3547 "Unsupported vector type for unpckh");
3548
Craig Topper6347e862011-11-21 06:57:39 +00003549 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003550 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003551 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003552
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3554 // independently on 128-bit lanes.
3555 unsigned NumLanes = VT.getSizeInBits()/128;
3556 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003557
Craig Topper94438ba2011-12-16 08:06:31 +00003558 for (unsigned l = 0; l != NumLanes; ++l) {
3559 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3560 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003561 i += 2, ++j) {
3562 int BitI = Mask[i];
3563 int BitI1 = Mask[i+1];
3564 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003565 return false;
David Greenea20244d2011-03-02 17:23:43 +00003566 if (V2IsSplat) {
3567 if (!isUndefOrEqual(BitI1, NumElts))
3568 return false;
3569 } else {
3570 if (!isUndefOrEqual(BitI1, j + NumElts))
3571 return false;
3572 }
Evan Cheng39623da2006-04-20 08:58:49 +00003573 }
Evan Cheng0038e592006-03-28 00:39:58 +00003574 }
David Greenea20244d2011-03-02 17:23:43 +00003575
Evan Cheng0038e592006-03-28 00:39:58 +00003576 return true;
3577}
3578
Evan Cheng4fcb9222006-03-28 02:43:26 +00003579/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3580/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003581static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003582 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003583 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003584
3585 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3586 "Unsupported vector type for unpckh");
3587
Craig Topper6347e862011-11-21 06:57:39 +00003588 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003589 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003590 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003591
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003592 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3593 // independently on 128-bit lanes.
3594 unsigned NumLanes = VT.getSizeInBits()/128;
3595 unsigned NumLaneElts = NumElts/NumLanes;
3596
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003597 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003598 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3599 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003600 int BitI = Mask[i];
3601 int BitI1 = Mask[i+1];
3602 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003603 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 if (V2IsSplat) {
3605 if (isUndefOrEqual(BitI1, NumElts))
3606 return false;
3607 } else {
3608 if (!isUndefOrEqual(BitI1, j+NumElts))
3609 return false;
3610 }
Evan Cheng39623da2006-04-20 08:58:49 +00003611 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003612 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003613 return true;
3614}
3615
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3617/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3618/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003619static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003620 bool HasAVX2) {
3621 unsigned NumElts = VT.getVectorNumElements();
3622
3623 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3624 "Unsupported vector type for unpckh");
3625
3626 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3627 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003629
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003630 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3631 // FIXME: Need a better way to get rid of this, there's no latency difference
3632 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3633 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003634 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003635 return false;
3636
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003637 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3638 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003639 unsigned NumLanes = VT.getSizeInBits()/128;
3640 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003641
Craig Topper94438ba2011-12-16 08:06:31 +00003642 for (unsigned l = 0; l != NumLanes; ++l) {
3643 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3644 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003645 i += 2, ++j) {
3646 int BitI = Mask[i];
3647 int BitI1 = Mask[i+1];
3648
3649 if (!isUndefOrEqual(BitI, j))
3650 return false;
3651 if (!isUndefOrEqual(BitI1, j))
3652 return false;
3653 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003654 }
David Greenea20244d2011-03-02 17:23:43 +00003655
Rafael Espindola15684b22009-04-24 12:40:33 +00003656 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003657}
3658
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003659/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3660/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3661/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003662static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003663 unsigned NumElts = VT.getVectorNumElements();
3664
3665 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3666 "Unsupported vector type for unpckh");
3667
3668 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3669 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003671
Craig Topper94438ba2011-12-16 08:06:31 +00003672 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3673 // independently on 128-bit lanes.
3674 unsigned NumLanes = VT.getSizeInBits()/128;
3675 unsigned NumLaneElts = NumElts/NumLanes;
3676
3677 for (unsigned l = 0; l != NumLanes; ++l) {
3678 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3679 i != (l+1)*NumLaneElts; i += 2, ++j) {
3680 int BitI = Mask[i];
3681 int BitI1 = Mask[i+1];
3682 if (!isUndefOrEqual(BitI, j))
3683 return false;
3684 if (!isUndefOrEqual(BitI1, j))
3685 return false;
3686 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003687 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003688 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003689}
3690
Evan Cheng017dcc62006-04-21 01:05:10 +00003691/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3692/// specifies a shuffle of elements that is suitable for input to MOVSS,
3693/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003694static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003695 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003696 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003697 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003698 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003699
Craig Topperc612d792012-01-02 09:17:37 +00003700 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003701
Nate Begeman9008ca62009-04-27 18:41:29 +00003702 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003704
Craig Topperc612d792012-01-02 09:17:37 +00003705 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003706 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003707 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003708
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003709 return true;
3710}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003711
Craig Topper70b883b2011-11-28 10:14:51 +00003712/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003713/// as permutations between 128-bit chunks or halves. As an example: this
3714/// shuffle bellow:
3715/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3716/// The first half comes from the second half of V1 and the second half from the
3717/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003719 if (!HasAVX || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003720 return false;
3721
3722 // The shuffle result is divided into half A and half B. In total the two
3723 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3724 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003725 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003726 bool MatchA = false, MatchB = false;
3727
3728 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003729 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003730 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3731 MatchA = true;
3732 break;
3733 }
3734 }
3735
3736 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003737 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003738 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3739 MatchB = true;
3740 break;
3741 }
3742 }
3743
3744 return MatchA && MatchB;
3745}
3746
Craig Topper70b883b2011-11-28 10:14:51 +00003747/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3748/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003749static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003750 EVT VT = SVOp->getValueType(0);
3751
Craig Topperc612d792012-01-02 09:17:37 +00003752 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003753
Craig Topperc612d792012-01-02 09:17:37 +00003754 unsigned FstHalf = 0, SndHalf = 0;
3755 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003756 if (SVOp->getMaskElt(i) > 0) {
3757 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3758 break;
3759 }
3760 }
Craig Topperc612d792012-01-02 09:17:37 +00003761 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003762 if (SVOp->getMaskElt(i) > 0) {
3763 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3764 break;
3765 }
3766 }
3767
3768 return (FstHalf | (SndHalf << 4));
3769}
3770
Craig Topper70b883b2011-11-28 10:14:51 +00003771/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003772/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3773/// Note that VPERMIL mask matching is different depending whether theunderlying
3774/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3775/// to the same elements of the low, but to the higher half of the source.
3776/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003777/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003778static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003779 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003780 return false;
3781
Craig Topperc612d792012-01-02 09:17:37 +00003782 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003783 // Only match 256-bit with 32/64-bit types
3784 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003785 return false;
3786
Craig Topperc612d792012-01-02 09:17:37 +00003787 unsigned NumLanes = VT.getSizeInBits()/128;
3788 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003789 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003790 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003791 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003792 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003793 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003794 continue;
3795 // VPERMILPS handling
3796 if (Mask[i] < 0)
3797 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003798 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003799 return false;
3800 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003801 }
3802
3803 return true;
3804}
3805
Craig Topper5aaffa82012-02-19 02:53:47 +00003806/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003807/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003808/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003809static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003811 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003812 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003813
3814 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003815 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003816 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003817
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003819 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003820
Craig Topperc612d792012-01-02 09:17:37 +00003821 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3823 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3824 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003826
Evan Cheng39623da2006-04-20 08:58:49 +00003827 return true;
3828}
3829
Evan Chengd9539472006-04-14 21:59:03 +00003830/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3831/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003832/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003833static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003834 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003835 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003836 return false;
3837
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003838 unsigned NumElems = VT.getVectorNumElements();
3839
3840 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3841 (VT.getSizeInBits() == 256 && NumElems != 8))
3842 return false;
3843
3844 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003845 for (unsigned i = 0; i != NumElems; i += 2)
3846 if (!isUndefOrEqual(Mask[i], i+1) ||
3847 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003849
3850 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003851}
3852
3853/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3854/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003856static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003857 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003858 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003859 return false;
3860
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003861 unsigned NumElems = VT.getVectorNumElements();
3862
3863 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3864 (VT.getSizeInBits() == 256 && NumElems != 8))
3865 return false;
3866
3867 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003868 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003869 if (!isUndefOrEqual(Mask[i], i) ||
3870 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003872
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003873 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003874}
3875
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003876/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3877/// specifies a shuffle of elements that is suitable for input to 256-bit
3878/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003879static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003880 if (!HasAVX || !VT.is256BitVector())
3881 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003882
Craig Topper7a9a28b2012-08-12 02:23:29 +00003883 unsigned NumElts = VT.getVectorNumElements();
3884 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003885 return false;
3886
Craig Topperc612d792012-01-02 09:17:37 +00003887 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003888 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003889 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003890 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003891 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003892 return false;
3893 return true;
3894}
3895
Evan Cheng0b457f02008-09-25 20:50:48 +00003896/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003897/// specifies a shuffle of elements that is suitable for input to 128-bit
3898/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003899static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003900 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003901 return false;
3902
Craig Topperc612d792012-01-02 09:17:37 +00003903 unsigned e = VT.getVectorNumElements() / 2;
3904 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003905 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003906 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003907 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003908 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003909 return false;
3910 return true;
3911}
3912
David Greenec38a03e2011-02-03 15:50:00 +00003913/// isVEXTRACTF128Index - Return true if the specified
3914/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3915/// suitable for input to VEXTRACTF128.
3916bool X86::isVEXTRACTF128Index(SDNode *N) {
3917 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3918 return false;
3919
3920 // The index should be aligned on a 128-bit boundary.
3921 uint64_t Index =
3922 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3923
3924 unsigned VL = N->getValueType(0).getVectorNumElements();
3925 unsigned VBits = N->getValueType(0).getSizeInBits();
3926 unsigned ElSize = VBits / VL;
3927 bool Result = (Index * ElSize) % 128 == 0;
3928
3929 return Result;
3930}
3931
David Greeneccacdc12011-02-04 16:08:29 +00003932/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3933/// operand specifies a subvector insert that is suitable for input to
3934/// VINSERTF128.
3935bool X86::isVINSERTF128Index(SDNode *N) {
3936 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3937 return false;
3938
3939 // The index should be aligned on a 128-bit boundary.
3940 uint64_t Index =
3941 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3942
3943 unsigned VL = N->getValueType(0).getVectorNumElements();
3944 unsigned VBits = N->getValueType(0).getSizeInBits();
3945 unsigned ElSize = VBits / VL;
3946 bool Result = (Index * ElSize) % 128 == 0;
3947
3948 return Result;
3949}
3950
Evan Cheng63d33002006-03-22 08:01:21 +00003951/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003952/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003953/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003954static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003955 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003956
Craig Topper1a7700a2012-01-19 08:19:12 +00003957 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3958 "Unsupported vector type for PSHUF/SHUFP");
3959
3960 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3961 // independently on 128-bit lanes.
3962 unsigned NumElts = VT.getVectorNumElements();
3963 unsigned NumLanes = VT.getSizeInBits()/128;
3964 unsigned NumLaneElts = NumElts/NumLanes;
3965
3966 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3967 "Only supports 2 or 4 elements per lane");
3968
3969 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003970 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003971 for (unsigned i = 0; i != NumElts; ++i) {
3972 int Elt = N->getMaskElt(i);
3973 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003974 Elt &= NumLaneElts - 1;
3975 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003976 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003977 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003978
Evan Cheng63d33002006-03-22 08:01:21 +00003979 return Mask;
3980}
3981
Evan Cheng506d3df2006-03-29 23:07:14 +00003982/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003983/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003984static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003985 EVT VT = N->getValueType(0);
3986
3987 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3988 "Unsupported vector type for PSHUFHW");
3989
3990 unsigned NumElts = VT.getVectorNumElements();
3991
Evan Cheng506d3df2006-03-29 23:07:14 +00003992 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003993 for (unsigned l = 0; l != NumElts; l += 8) {
3994 // 8 nodes per lane, but we only care about the last 4.
3995 for (unsigned i = 0; i < 4; ++i) {
3996 int Elt = N->getMaskElt(l+i+4);
3997 if (Elt < 0) continue;
3998 Elt &= 0x3; // only 2-bits.
3999 Mask |= Elt << (i * 2);
4000 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004001 }
Craig Topper6b28d352012-05-03 07:12:59 +00004002
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 return Mask;
4004}
4005
4006/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004007/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004008static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004009 EVT VT = N->getValueType(0);
4010
4011 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4012 "Unsupported vector type for PSHUFHW");
4013
4014 unsigned NumElts = VT.getVectorNumElements();
4015
Evan Cheng506d3df2006-03-29 23:07:14 +00004016 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004017 for (unsigned l = 0; l != NumElts; l += 8) {
4018 // 8 nodes per lane, but we only care about the first 4.
4019 for (unsigned i = 0; i < 4; ++i) {
4020 int Elt = N->getMaskElt(l+i);
4021 if (Elt < 0) continue;
4022 Elt &= 0x3; // only 2-bits
4023 Mask |= Elt << (i * 2);
4024 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004025 }
Craig Topper6b28d352012-05-03 07:12:59 +00004026
Evan Cheng506d3df2006-03-29 23:07:14 +00004027 return Mask;
4028}
4029
Nate Begemana09008b2009-10-19 02:17:23 +00004030/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4031/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004032static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4033 EVT VT = SVOp->getValueType(0);
4034 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004035
Craig Topper0e2037b2012-01-20 05:53:00 +00004036 unsigned NumElts = VT.getVectorNumElements();
4037 unsigned NumLanes = VT.getSizeInBits()/128;
4038 unsigned NumLaneElts = NumElts/NumLanes;
4039
4040 int Val = 0;
4041 unsigned i;
4042 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004043 Val = SVOp->getMaskElt(i);
4044 if (Val >= 0)
4045 break;
4046 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004047 if (Val >= (int)NumElts)
4048 Val -= NumElts - NumLaneElts;
4049
Eli Friedman63f8dde2011-07-25 21:36:45 +00004050 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004051 return (Val - i) * EltSize;
4052}
4053
David Greenec38a03e2011-02-03 15:50:00 +00004054/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4055/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4056/// instructions.
4057unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4058 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4059 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4060
4061 uint64_t Index =
4062 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4063
4064 EVT VecVT = N->getOperand(0).getValueType();
4065 EVT ElVT = VecVT.getVectorElementType();
4066
4067 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004068 return Index / NumElemsPerChunk;
4069}
4070
David Greeneccacdc12011-02-04 16:08:29 +00004071/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4072/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4073/// instructions.
4074unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4075 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4076 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4077
4078 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004079 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004080
4081 EVT VecVT = N->getValueType(0);
4082 EVT ElVT = VecVT.getVectorElementType();
4083
4084 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004085 return Index / NumElemsPerChunk;
4086}
4087
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004088/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4089/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4090/// Handles 256-bit.
4091static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4092 EVT VT = N->getValueType(0);
4093
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004094 unsigned NumElts = VT.getVectorNumElements();
4095
Craig Topper095c5282012-04-15 23:48:57 +00004096 assert((VT.is256BitVector() && NumElts == 4) &&
4097 "Unsupported vector type for VPERMQ/VPERMPD");
4098
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004099 unsigned Mask = 0;
4100 for (unsigned i = 0; i != NumElts; ++i) {
4101 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004102 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004103 continue;
4104 Mask |= Elt << (i*2);
4105 }
4106
4107 return Mask;
4108}
Evan Cheng37b73872009-07-30 08:33:02 +00004109/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4110/// constant +0.0.
4111bool X86::isZeroNode(SDValue Elt) {
4112 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004113 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004114 (isa<ConstantFPSDNode>(Elt) &&
4115 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4116}
4117
Nate Begeman9008ca62009-04-27 18:41:29 +00004118/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4119/// their permute mask.
4120static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4121 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004122 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004123 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004125
Nate Begeman5a5ca152009-04-29 05:20:52 +00004126 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004127 int Idx = SVOp->getMaskElt(i);
4128 if (Idx >= 0) {
4129 if (Idx < (int)NumElems)
4130 Idx += NumElems;
4131 else
4132 Idx -= NumElems;
4133 }
4134 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004135 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4137 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004138}
4139
Evan Cheng533a0aa2006-04-19 20:35:22 +00004140/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4141/// match movhlps. The lower half elements should come from upper half of
4142/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004143/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004144static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004145 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004146 return false;
4147 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004148 return false;
4149 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004150 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004151 return false;
4152 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004153 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004154 return false;
4155 return true;
4156}
4157
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004159/// is promoted to a vector. It also returns the LoadSDNode by reference if
4160/// required.
4161static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004162 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4163 return false;
4164 N = N->getOperand(0).getNode();
4165 if (!ISD::isNON_EXTLoad(N))
4166 return false;
4167 if (LD)
4168 *LD = cast<LoadSDNode>(N);
4169 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170}
4171
Dan Gohman65fd6562011-11-03 21:49:52 +00004172// Test whether the given value is a vector value which will be legalized
4173// into a load.
4174static bool WillBeConstantPoolLoad(SDNode *N) {
4175 if (N->getOpcode() != ISD::BUILD_VECTOR)
4176 return false;
4177
4178 // Check for any non-constant elements.
4179 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4180 switch (N->getOperand(i).getNode()->getOpcode()) {
4181 case ISD::UNDEF:
4182 case ISD::ConstantFP:
4183 case ISD::Constant:
4184 break;
4185 default:
4186 return false;
4187 }
4188
4189 // Vectors of all-zeros and all-ones are materialized with special
4190 // instructions rather than being loaded.
4191 return !ISD::isBuildVectorAllZeros(N) &&
4192 !ISD::isBuildVectorAllOnes(N);
4193}
4194
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4196/// match movlp{s|d}. The lower half elements should come from lower half of
4197/// V1 (and in order), and the upper half elements should come from the upper
4198/// half of V2 (and in order). And since V1 will become the source of the
4199/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004200static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004201 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004202 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004203 return false;
4204
Evan Cheng466685d2006-10-09 20:57:25 +00004205 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004206 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004207 // Is V2 is a vector load, don't do this transformation. We will try to use
4208 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004209 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004210 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004211
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004212 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004213
Evan Cheng533a0aa2006-04-19 20:35:22 +00004214 if (NumElems != 2 && NumElems != 4)
4215 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004217 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004218 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004219 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004220 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004221 return false;
4222 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004223}
4224
Evan Cheng39623da2006-04-20 08:58:49 +00004225/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4226/// all the same.
4227static bool isSplatVector(SDNode *N) {
4228 if (N->getOpcode() != ISD::BUILD_VECTOR)
4229 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004230
Dan Gohman475871a2008-07-27 21:46:04 +00004231 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004232 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4233 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004234 return false;
4235 return true;
4236}
4237
Evan Cheng213d2cf2007-05-17 18:45:50 +00004238/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004239/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004240/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004241static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004242 SDValue V1 = N->getOperand(0);
4243 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004244 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4245 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004247 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004249 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4250 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004251 if (Opc != ISD::BUILD_VECTOR ||
4252 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 return false;
4254 } else if (Idx >= 0) {
4255 unsigned Opc = V1.getOpcode();
4256 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4257 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004258 if (Opc != ISD::BUILD_VECTOR ||
4259 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004260 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004261 }
4262 }
4263 return true;
4264}
4265
4266/// getZeroVector - Returns a vector of specified type with all zero elements.
4267///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004268static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004269 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004270 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004271 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Dale Johannesen0488fb62010-09-30 23:57:10 +00004273 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004274 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004276 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004277 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004278 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4279 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4280 } else { // SSE1
4281 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4282 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4283 }
Craig Topper9d352402012-04-23 07:24:41 +00004284 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004285 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004286 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4287 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4289 } else {
4290 // 256-bit logic and arithmetic instructions in AVX are all
4291 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4292 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4293 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4294 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4295 }
Craig Topper9d352402012-04-23 07:24:41 +00004296 } else
4297 llvm_unreachable("Unexpected vector type");
4298
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004299 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004300}
4301
Chris Lattner8a594482007-11-25 00:24:49 +00004302/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004303/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4304/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4305/// Then bitcast to their original type, ensuring they get CSE'd.
4306static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4307 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004308 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004309 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004310
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004312 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004313 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004314 if (HasAVX2) { // AVX2
4315 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4316 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4317 } else { // AVX
4318 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004319 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004320 }
Craig Topper9d352402012-04-23 07:24:41 +00004321 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004323 } else
4324 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004325
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004326 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004327}
4328
Evan Cheng39623da2006-04-20 08:58:49 +00004329/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4330/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004331static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004332 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004333 if (Mask[i] > (int)NumElems) {
4334 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004335 }
Evan Cheng39623da2006-04-20 08:58:49 +00004336 }
Evan Cheng39623da2006-04-20 08:58:49 +00004337}
4338
Evan Cheng017dcc62006-04-21 01:05:10 +00004339/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4340/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004341static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 SDValue V2) {
4343 unsigned NumElems = VT.getVectorNumElements();
4344 SmallVector<int, 8> Mask;
4345 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004346 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 Mask.push_back(i);
4348 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004349}
4350
Nate Begeman9008ca62009-04-27 18:41:29 +00004351/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004352static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 SDValue V2) {
4354 unsigned NumElems = VT.getVectorNumElements();
4355 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004356 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 Mask.push_back(i);
4358 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004359 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004361}
4362
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004364static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 SDValue V2) {
4366 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004368 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 Mask.push_back(i + Half);
4370 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004371 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004373}
4374
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004375// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376// a generic shuffle instruction because the target has no such instructions.
4377// Generate shuffles which repeat i16 and i8 several times until they can be
4378// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004379static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004383
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 while (NumElems > 4) {
4385 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 EltNo -= NumElems/2;
4390 }
4391 NumElems >>= 1;
4392 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 return V;
4394}
Eric Christopherfd179292009-08-27 18:07:15 +00004395
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004396/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4397static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4398 EVT VT = V.getValueType();
4399 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004400 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401
Craig Topper9d352402012-04-23 07:24:41 +00004402 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004403 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004404 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004405 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4406 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004407 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004408 // To use VPERMILPS to splat scalars, the second half of indicies must
4409 // refer to the higher part, which is a duplication of the lower one,
4410 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4412 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004413
4414 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4415 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4416 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004417 } else
4418 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004419
4420 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4421}
4422
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004423/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004424static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4425 EVT SrcVT = SV->getValueType(0);
4426 SDValue V1 = SV->getOperand(0);
4427 DebugLoc dl = SV->getDebugLoc();
4428
4429 int EltNo = SV->getSplatIndex();
4430 int NumElems = SrcVT.getVectorNumElements();
4431 unsigned Size = SrcVT.getSizeInBits();
4432
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004433 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4434 "Unknown how to promote splat for type");
4435
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004436 // Extract the 128-bit part containing the splat element and update
4437 // the splat element index when it refers to the higher register.
4438 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004439 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4440 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441 EltNo -= NumElems/2;
4442 }
4443
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004444 // All i16 and i8 vector types can't be used directly by a generic shuffle
4445 // instruction because the target has no such instruction. Generate shuffles
4446 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004447 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004448 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004449 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004450 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004451
4452 // Recreate the 256-bit vector and place the same 128-bit vector
4453 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004454 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004455 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004456 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004457 }
4458
4459 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004460}
4461
Evan Chengba05f722006-04-21 23:03:30 +00004462/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004463/// vector of zero or undef vector. This produces a shuffle where the low
4464/// element of V2 is swizzled into the zero/undef vector, landing at element
4465/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004466static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004467 bool IsZero,
4468 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004469 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004470 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004471 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004472 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 unsigned NumElems = VT.getVectorNumElements();
4474 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004475 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 // If this is the insertion idx, put the low elt of V2 here.
4477 MaskVec.push_back(i == Idx ? NumElems : i);
4478 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004479}
4480
Craig Toppera1ffc682012-03-20 06:42:26 +00004481/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4482/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004483/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004484static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004485 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004486 unsigned NumElems = VT.getVectorNumElements();
4487 SDValue ImmN;
4488
Craig Topper89f4e662012-03-20 07:17:59 +00004489 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004490 switch(N->getOpcode()) {
4491 case X86ISD::SHUFP:
4492 ImmN = N->getOperand(N->getNumOperands()-1);
4493 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4494 break;
4495 case X86ISD::UNPCKH:
4496 DecodeUNPCKHMask(VT, Mask);
4497 break;
4498 case X86ISD::UNPCKL:
4499 DecodeUNPCKLMask(VT, Mask);
4500 break;
4501 case X86ISD::MOVHLPS:
4502 DecodeMOVHLPSMask(NumElems, Mask);
4503 break;
4504 case X86ISD::MOVLHPS:
4505 DecodeMOVLHPSMask(NumElems, Mask);
4506 break;
4507 case X86ISD::PSHUFD:
4508 case X86ISD::VPERMILP:
4509 ImmN = N->getOperand(N->getNumOperands()-1);
4510 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004511 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004512 break;
4513 case X86ISD::PSHUFHW:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004515 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004516 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004517 break;
4518 case X86ISD::PSHUFLW:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004520 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004521 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004522 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004523 case X86ISD::VPERMI:
4524 ImmN = N->getOperand(N->getNumOperands()-1);
4525 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4526 IsUnary = true;
4527 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004528 case X86ISD::MOVSS:
4529 case X86ISD::MOVSD: {
4530 // The index 0 always comes from the first element of the second source,
4531 // this is why MOVSS and MOVSD are used in the first place. The other
4532 // elements come from the other positions of the first source vector
4533 Mask.push_back(NumElems);
4534 for (unsigned i = 1; i != NumElems; ++i) {
4535 Mask.push_back(i);
4536 }
4537 break;
4538 }
4539 case X86ISD::VPERM2X128:
4540 ImmN = N->getOperand(N->getNumOperands()-1);
4541 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004542 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004543 break;
4544 case X86ISD::MOVDDUP:
4545 case X86ISD::MOVLHPD:
4546 case X86ISD::MOVLPD:
4547 case X86ISD::MOVLPS:
4548 case X86ISD::MOVSHDUP:
4549 case X86ISD::MOVSLDUP:
4550 case X86ISD::PALIGN:
4551 // Not yet implemented
4552 return false;
4553 default: llvm_unreachable("unknown target shuffle node");
4554 }
4555
4556 return true;
4557}
4558
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4560/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004561static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004562 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004563 if (Depth == 6)
4564 return SDValue(); // Limit search depth.
4565
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566 SDValue V = SDValue(N, 0);
4567 EVT VT = V.getValueType();
4568 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569
4570 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4571 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004572 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573
Craig Topper3d092db2012-03-21 02:14:01 +00004574 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575 return DAG.getUNDEF(VT.getVectorElementType());
4576
Craig Topperd156dc12012-02-06 07:17:51 +00004577 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004578 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4579 : SV->getOperand(1);
4580 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004581 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582
4583 // Recurse into target specific vector shuffles to find scalars.
4584 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004585 MVT ShufVT = V.getValueType().getSimpleVT();
4586 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004587 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004588 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004589 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004590
Craig Topperd978c542012-05-06 19:46:21 +00004591 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004592 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004593
Craig Topper3d092db2012-03-21 02:14:01 +00004594 int Elt = ShuffleMask[Index];
4595 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004596 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004597
Craig Topper3d092db2012-03-21 02:14:01 +00004598 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004599 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004600 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004601 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004602 }
4603
4604 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004605 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 V = V.getOperand(0);
4607 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004608 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004610 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611 return SDValue();
4612 }
4613
4614 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4615 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004616 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004617
4618 if (V.getOpcode() == ISD::BUILD_VECTOR)
4619 return V.getOperand(Index);
4620
4621 return SDValue();
4622}
4623
4624/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4625/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004626/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627static
Craig Topper3d092db2012-03-21 02:14:01 +00004628unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004630 unsigned i;
4631 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004632 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004633 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 if (!(Elt.getNode() &&
4635 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4636 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637 }
4638
4639 return i;
4640}
4641
Craig Topper3d092db2012-03-21 02:14:01 +00004642/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4643/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004644/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4645static
Craig Topper3d092db2012-03-21 02:14:01 +00004646bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4647 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4648 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004649 bool SeenV1 = false;
4650 bool SeenV2 = false;
4651
Craig Topper3d092db2012-03-21 02:14:01 +00004652 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 int Idx = SVOp->getMaskElt(i);
4654 // Ignore undef indicies
4655 if (Idx < 0)
4656 continue;
4657
Craig Topper3d092db2012-03-21 02:14:01 +00004658 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004659 SeenV1 = true;
4660 else
4661 SeenV2 = true;
4662
4663 // Only accept consecutive elements from the same vector
4664 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4665 return false;
4666 }
4667
4668 OpNum = SeenV1 ? 0 : 1;
4669 return true;
4670}
4671
4672/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4673/// logical left shift of a vector.
4674static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4675 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4676 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4677 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4678 false /* check zeros from right */, DAG);
4679 unsigned OpSrc;
4680
4681 if (!NumZeros)
4682 return false;
4683
4684 // Considering the elements in the mask that are not consecutive zeros,
4685 // check if they consecutively come from only one of the source vectors.
4686 //
4687 // V1 = {X, A, B, C} 0
4688 // \ \ \ /
4689 // vector_shuffle V1, V2 <1, 2, 3, X>
4690 //
4691 if (!isShuffleMaskConsecutive(SVOp,
4692 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004693 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004694 NumZeros, // Where to start looking in the src vector
4695 NumElems, // Number of elements in vector
4696 OpSrc)) // Which source operand ?
4697 return false;
4698
4699 isLeft = false;
4700 ShAmt = NumZeros;
4701 ShVal = SVOp->getOperand(OpSrc);
4702 return true;
4703}
4704
4705/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4706/// logical left shift of a vector.
4707static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4708 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4709 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4710 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4711 true /* check zeros from left */, DAG);
4712 unsigned OpSrc;
4713
4714 if (!NumZeros)
4715 return false;
4716
4717 // Considering the elements in the mask that are not consecutive zeros,
4718 // check if they consecutively come from only one of the source vectors.
4719 //
4720 // 0 { A, B, X, X } = V2
4721 // / \ / /
4722 // vector_shuffle V1, V2 <X, X, 4, 5>
4723 //
4724 if (!isShuffleMaskConsecutive(SVOp,
4725 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004726 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004727 0, // Where to start looking in the src vector
4728 NumElems, // Number of elements in vector
4729 OpSrc)) // Which source operand ?
4730 return false;
4731
4732 isLeft = true;
4733 ShAmt = NumZeros;
4734 ShVal = SVOp->getOperand(OpSrc);
4735 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004736}
4737
4738/// isVectorShift - Returns true if the shuffle can be implemented as a
4739/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004740static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004741 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004742 // Although the logic below support any bitwidth size, there are no
4743 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004744 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004745 return false;
4746
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004747 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4748 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4749 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004750
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004751 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004752}
4753
Evan Chengc78d3b42006-04-24 18:01:45 +00004754/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4755///
Dan Gohman475871a2008-07-27 21:46:04 +00004756static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004758 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004759 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004760 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004761 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004762 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004763
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004764 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 bool First = true;
4767 for (unsigned i = 0; i < 16; ++i) {
4768 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4769 if (ThisIsNonZero && First) {
4770 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004771 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004772 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 First = false;
4775 }
4776
4777 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004778 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4780 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004781 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004783 }
4784 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4786 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4787 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004788 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004790 } else
4791 ThisElt = LastElt;
4792
Gabor Greifba36cb52008-08-28 21:40:38 +00004793 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004795 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004796 }
4797 }
4798
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004799 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004800}
4801
Bill Wendlinga348c562007-03-22 18:42:45 +00004802/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004803///
Dan Gohman475871a2008-07-27 21:46:04 +00004804static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004805 unsigned NumNonZero, unsigned NumZero,
4806 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004807 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004808 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004809 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004810 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004811
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004812 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004814 bool First = true;
4815 for (unsigned i = 0; i < 8; ++i) {
4816 bool isNonZero = (NonZeros & (1 << i)) != 0;
4817 if (isNonZero) {
4818 if (First) {
4819 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004820 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004821 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004823 First = false;
4824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004825 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004827 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004828 }
4829 }
4830
4831 return V;
4832}
4833
Evan Chengf26ffe92008-05-29 08:22:04 +00004834/// getVShift - Return a vector logical shift node.
4835///
Owen Andersone50ed302009-08-10 22:56:29 +00004836static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004837 unsigned NumBits, SelectionDAG &DAG,
4838 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004839 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004840 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004841 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004842 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4843 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004844 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004845 DAG.getConstant(NumBits,
4846 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004847}
4848
Dan Gohman475871a2008-07-27 21:46:04 +00004849SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004850X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004851 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004852
Evan Chengc3630942009-12-09 21:00:30 +00004853 // Check if the scalar load can be widened into a vector load. And if
4854 // the address is "base + cst" see if the cst can be "absorbed" into
4855 // the shuffle mask.
4856 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4857 SDValue Ptr = LD->getBasePtr();
4858 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4859 return SDValue();
4860 EVT PVT = LD->getValueType(0);
4861 if (PVT != MVT::i32 && PVT != MVT::f32)
4862 return SDValue();
4863
4864 int FI = -1;
4865 int64_t Offset = 0;
4866 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4867 FI = FINode->getIndex();
4868 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004869 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004870 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4871 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4872 Offset = Ptr.getConstantOperandVal(1);
4873 Ptr = Ptr.getOperand(0);
4874 } else {
4875 return SDValue();
4876 }
4877
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004878 // FIXME: 256-bit vector instructions don't require a strict alignment,
4879 // improve this code to support it better.
4880 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004881 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004882 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004883 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004884 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004885 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004886 // Can't change the alignment. FIXME: It's possible to compute
4887 // the exact stack offset and reference FI + adjust offset instead.
4888 // If someone *really* cares about this. That's the way to implement it.
4889 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004890 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004891 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004892 }
4893 }
4894
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004895 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004896 // Ptr + (Offset & ~15).
4897 if (Offset < 0)
4898 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004899 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004900 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004901 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004902 if (StartOffset)
4903 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4904 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4905
4906 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004907 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004908
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004909 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4910 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004911 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004912 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004913
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004914 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004915 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004916 Mask.push_back(EltNo);
4917
Craig Toppercc3000632012-01-30 07:50:31 +00004918 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004919 }
4920
4921 return SDValue();
4922}
4923
Michael J. Spencerec38de22010-10-10 22:04:20 +00004924/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4925/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004926/// load which has the same value as a build_vector whose operands are 'elts'.
4927///
4928/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004929///
Nate Begeman1449f292010-03-24 22:19:06 +00004930/// FIXME: we'd also like to handle the case where the last elements are zero
4931/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4932/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004934 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 EVT EltVT = VT.getVectorElementType();
4936 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004937
Nate Begemanfdea31a2010-03-24 20:49:50 +00004938 LoadSDNode *LDBase = NULL;
4939 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004940
Nate Begeman1449f292010-03-24 22:19:06 +00004941 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004942 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004943 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004944 for (unsigned i = 0; i < NumElems; ++i) {
4945 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004946
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 if (!Elt.getNode() ||
4948 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4949 return SDValue();
4950 if (!LDBase) {
4951 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4952 return SDValue();
4953 LDBase = cast<LoadSDNode>(Elt.getNode());
4954 LastLoadedElt = i;
4955 continue;
4956 }
4957 if (Elt.getOpcode() == ISD::UNDEF)
4958 continue;
4959
4960 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4961 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4962 return SDValue();
4963 LastLoadedElt = i;
4964 }
Nate Begeman1449f292010-03-24 22:19:06 +00004965
4966 // If we have found an entire vector of loads and undefs, then return a large
4967 // load of the entire vector width starting at the base pointer. If we found
4968 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004969 if (LastLoadedElt == NumElems - 1) {
4970 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004971 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004972 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004973 LDBase->isVolatile(), LDBase->isNonTemporal(),
4974 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004975 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004976 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004977 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004978 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004979 }
4980 if (NumElems == 4 && LastLoadedElt == 1 &&
4981 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004982 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4983 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004984 SDValue ResNode =
4985 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4986 LDBase->getPointerInfo(),
4987 LDBase->getAlignment(),
4988 false/*isVolatile*/, true/*ReadMem*/,
4989 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004990 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004991 }
4992 return SDValue();
4993}
4994
Nadav Rotem9d68b062012-04-08 12:54:54 +00004995/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4996/// to generate a splat value for the following cases:
4997/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999/// a scalar load, or a constant.
5000/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005001/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005002SDValue
5003X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005004 if (!Subtarget->hasAVX())
5005 return SDValue();
5006
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005008 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009
Craig Topper5da8a802012-05-04 05:49:51 +00005010 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5011 "Unsupported vector type for broadcast.");
5012
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005014 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005015
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005017 default:
5018 // Unknown pattern found.
5019 return SDValue();
5020
5021 case ISD::BUILD_VECTOR: {
5022 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005023 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005024 return SDValue();
5025
Nadav Rotem9d68b062012-04-08 12:54:54 +00005026 Ld = Op.getOperand(0);
5027 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5028 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005029
5030 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005031 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005032 // Constants may have multiple users.
5033 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005035 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 }
5037
5038 case ISD::VECTOR_SHUFFLE: {
5039 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5040
5041 // Shuffles must have a splat mask where the first element is
5042 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005043 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005044 return SDValue();
5045
5046 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005047 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005048 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5049
5050 if (!Subtarget->hasAVX2())
5051 return SDValue();
5052
5053 // Use the register form of the broadcast instruction available on AVX2.
5054 if (VT.is256BitVector())
5055 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5056 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5057 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005058
5059 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005060 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005061 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005062
5063 // The scalar_to_vector node and the suspected
5064 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005065 // Constants may have multiple users.
5066 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005067 return SDValue();
5068 break;
5069 }
5070 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005071
Craig Topper7a9a28b2012-08-12 02:23:29 +00005072 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005073
5074 // Handle the broadcasting a single constant scalar from the constant pool
5075 // into a vector. On Sandybridge it is still better to load a constant vector
5076 // from the constant pool and not to broadcast it from a scalar.
5077 if (ConstSplatVal && Subtarget->hasAVX2()) {
5078 EVT CVT = Ld.getValueType();
5079 assert(!CVT.isVector() && "Must not broadcast a vector type");
5080 unsigned ScalarSize = CVT.getSizeInBits();
5081
Craig Topper5da8a802012-05-04 05:49:51 +00005082 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005083 const Constant *C = 0;
5084 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5085 C = CI->getConstantIntValue();
5086 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5087 C = CF->getConstantFPValue();
5088
5089 assert(C && "Invalid constant type");
5090
Nadav Rotem154819d2012-04-09 07:45:58 +00005091 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005092 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005093 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005094 MachinePointerInfo::getConstantPool(),
5095 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005096
Nadav Rotem9d68b062012-04-08 12:54:54 +00005097 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5098 }
5099 }
5100
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005101 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005102 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5103
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005104 // Handle AVX2 in-register broadcasts.
5105 if (!IsLoad && Subtarget->hasAVX2() &&
5106 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5107 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5108
5109 // The scalar source must be a normal load.
5110 if (!IsLoad)
5111 return SDValue();
5112
Craig Topper5da8a802012-05-04 05:49:51 +00005113 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005114 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005115
Craig Toppera9376332012-01-10 08:23:59 +00005116 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005117 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005118 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005119 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005120 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005121 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005122
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005123 // Unsupported broadcast.
5124 return SDValue();
5125}
5126
Evan Chengc3630942009-12-09 21:00:30 +00005127SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005128X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005129 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005130
David Greenef125a292011-02-08 19:04:41 +00005131 EVT VT = Op.getValueType();
5132 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005133 unsigned NumElems = Op.getNumOperands();
5134
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005135 // Vectors containing all zeros can be matched by pxor and xorps later
5136 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5137 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5138 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005139 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005140 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005142 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005143 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005145 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005146 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5147 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005148 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005149 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005150 return Op;
5151
Craig Topper07a27622012-01-22 03:07:48 +00005152 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005153 }
5154
Nadav Rotem154819d2012-04-09 07:45:58 +00005155 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005156 if (Broadcast.getNode())
5157 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005158
Owen Andersone50ed302009-08-10 22:56:29 +00005159 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 unsigned NumZero = 0;
5162 unsigned NumNonZero = 0;
5163 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005164 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005167 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005168 if (Elt.getOpcode() == ISD::UNDEF)
5169 continue;
5170 Values.insert(Elt);
5171 if (Elt.getOpcode() != ISD::Constant &&
5172 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005173 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005174 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005175 NumZero++;
5176 else {
5177 NonZeros |= (1 << i);
5178 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 }
5180 }
5181
Chris Lattner97a2a562010-08-26 05:24:29 +00005182 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5183 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005184 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185
Chris Lattner67f453a2008-03-09 05:42:06 +00005186 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005187 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005189 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Chris Lattner62098042008-03-09 01:05:04 +00005191 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5192 // the value are obviously zero, truncate the value to i32 and do the
5193 // insertion that way. Only do this if the value is non-constant or if the
5194 // value is a constant being inserted into element 0. It is cheaper to do
5195 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005197 (!IsAllConstants || Idx == 0)) {
5198 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005199 // Handle SSE only.
5200 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5201 EVT VecVT = MVT::v4i32;
5202 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Chris Lattner62098042008-03-09 01:05:04 +00005204 // Truncate the value (which may itself be a constant) to i32, and
5205 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005207 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005208 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Chris Lattner62098042008-03-09 01:05:04 +00005210 // Now we have our 32-bit value zero extended in the low element of
5211 // a vector. If Idx != 0, swizzle it into place.
5212 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005213 SmallVector<int, 4> Mask;
5214 Mask.push_back(Idx);
5215 for (unsigned i = 1; i != VecElts; ++i)
5216 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005217 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005219 }
Craig Topper07a27622012-01-22 03:07:48 +00005220 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005221 }
5222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005223
Chris Lattner19f79692008-03-08 22:59:52 +00005224 // If we have a constant or non-constant insertion into the low element of
5225 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5226 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005227 // depending on what the source datatype is.
5228 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005229 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005230 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005231
5232 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005234 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005235 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005236 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5237 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005238 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005239 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005240 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5241 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005242 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005243 }
5244
5245 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005248 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005249 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005250 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005251 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005252 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005253 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005254 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005255 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005256 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005257 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005258
5259 // Is it a vector logical left shift?
5260 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005261 X86::isZeroNode(Op.getOperand(0)) &&
5262 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005263 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005264 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005265 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005266 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005267 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005270 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005271 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272
Chris Lattner19f79692008-03-08 22:59:52 +00005273 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5274 // is a non-constant being inserted into an element other than the low one,
5275 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5276 // movd/movss) to move this into the low element, then shuffle it into
5277 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005279 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005282 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005284 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 MaskVec.push_back(i == Idx ? 0 : 1);
5286 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288 }
5289
Chris Lattner67f453a2008-03-09 05:42:06 +00005290 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005291 if (Values.size() == 1) {
5292 if (EVTBits == 32) {
5293 // Instead of a shuffle like this:
5294 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5295 // Check if it's possible to issue this instead.
5296 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5297 unsigned Idx = CountTrailingZeros_32(NonZeros);
5298 SDValue Item = Op.getOperand(Idx);
5299 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5300 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5301 }
Dan Gohman475871a2008-07-27 21:46:04 +00005302 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005303 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005304
Dan Gohmana3941172007-07-24 22:55:08 +00005305 // A vector full of immediates; various special cases are already
5306 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005307 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005309
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005310 // For AVX-length vectors, build the individual 128-bit pieces and use
5311 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005312 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005313 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005314 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005315 V.push_back(Op.getOperand(i));
5316
5317 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5318
5319 // Build both the lower and upper subvector.
5320 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5321 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5322 NumElems/2);
5323
5324 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005325 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005326 }
5327
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005328 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005329 if (EVTBits == 64) {
5330 if (NumNonZero == 1) {
5331 // One half is zero or undef.
5332 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005333 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005334 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005335 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005336 }
Dan Gohman475871a2008-07-27 21:46:04 +00005337 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339
5340 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005341 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005343 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005344 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 }
5346
Bill Wendling826f36f2007-03-28 00:57:11 +00005347 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005349 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 }
5352
5353 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005354 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 if (NumElems == 4 && NumZero > 0) {
5356 for (unsigned i = 0; i < 4; ++i) {
5357 bool isZero = !(NonZeros & (1 << i));
5358 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005359 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005360 else
Dale Johannesenace16102009-02-03 19:33:06 +00005361 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 }
5363
5364 for (unsigned i = 0; i < 2; ++i) {
5365 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5366 default: break;
5367 case 0:
5368 V[i] = V[i*2]; // Must be a zero vector.
5369 break;
5370 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 break;
5373 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005374 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 break;
5376 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 break;
5379 }
5380 }
5381
Benjamin Kramer9c683542012-01-30 15:16:21 +00005382 bool Reverse1 = (NonZeros & 0x3) == 2;
5383 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5384 int MaskVec[] = {
5385 Reverse1 ? 1 : 0,
5386 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005387 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5388 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005389 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005390 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005391 }
5392
Craig Topper7a9a28b2012-08-12 02:23:29 +00005393 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005394 // Check for a build vector of consecutive loads.
5395 for (unsigned i = 0; i < NumElems; ++i)
5396 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005397
Nate Begemanfdea31a2010-03-24 20:49:50 +00005398 // Check for elements which are consecutive loads.
5399 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5400 if (LD.getNode())
5401 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005402
5403 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005404 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005405 SDValue Result;
5406 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5407 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5408 else
5409 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005410
Chris Lattner24faf612010-08-28 17:59:08 +00005411 for (unsigned i = 1; i < NumElems; ++i) {
5412 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5413 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005415 }
5416 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005417 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005418
Chris Lattner6e80e442010-08-28 17:15:43 +00005419 // Otherwise, expand into a number of unpckl*, start by extending each of
5420 // our (non-undef) elements to the full vector width with the element in the
5421 // bottom slot of the vector (which generates no code for SSE).
5422 for (unsigned i = 0; i < NumElems; ++i) {
5423 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5424 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5425 else
5426 V[i] = DAG.getUNDEF(VT);
5427 }
5428
5429 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005430 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5431 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5432 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005433 unsigned EltStride = NumElems >> 1;
5434 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005435 for (unsigned i = 0; i < EltStride; ++i) {
5436 // If V[i+EltStride] is undef and this is the first round of mixing,
5437 // then it is safe to just drop this shuffle: V[i] is already in the
5438 // right place, the one element (since it's the first round) being
5439 // inserted as undef can be dropped. This isn't safe for successive
5440 // rounds because they will permute elements within both vectors.
5441 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5442 EltStride == NumElems/2)
5443 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005444
Chris Lattner6e80e442010-08-28 17:15:43 +00005445 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005446 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005447 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 }
5449 return V[0];
5450 }
Dan Gohman475871a2008-07-27 21:46:04 +00005451 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005452}
5453
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005454// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5455// them in a MMX register. This is better than doing a stack convert.
5456static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005457 DebugLoc dl = Op.getDebugLoc();
5458 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005459
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005460 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5461 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5462 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005463 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005464 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5465 InVec = Op.getOperand(1);
5466 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5467 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005468 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005469 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5470 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5471 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005472 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005473 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5474 Mask[0] = 0; Mask[1] = 2;
5475 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5476 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005477 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005478}
5479
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005480// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5481// to create 256-bit vectors from two other 128-bit ones.
5482static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5483 DebugLoc dl = Op.getDebugLoc();
5484 EVT ResVT = Op.getValueType();
5485
Craig Topper7a9a28b2012-08-12 02:23:29 +00005486 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005487
5488 SDValue V1 = Op.getOperand(0);
5489 SDValue V2 = Op.getOperand(1);
5490 unsigned NumElems = ResVT.getVectorNumElements();
5491
Craig Topper4c7972d2012-04-22 18:15:59 +00005492 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005493}
5494
5495SDValue
5496X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005497 EVT ResVT = Op.getValueType();
5498
5499 assert(Op.getNumOperands() == 2);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005500 assert((ResVT.is128BitVector() || ResVT.is256BitVector()) &&
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005501 "Unsupported CONCAT_VECTORS for value type");
5502
5503 // We support concatenate two MMX registers and place them in a MMX register.
5504 // This is better than doing a stack convert.
5505 if (ResVT.is128BitVector())
5506 return LowerMMXCONCAT_VECTORS(Op, DAG);
5507
5508 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5509 // from two other 128-bit ones.
5510 return LowerAVXCONCAT_VECTORS(Op, DAG);
5511}
5512
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005513// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005514static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005515 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005516 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517 SDValue V1 = SVOp->getOperand(0);
5518 SDValue V2 = SVOp->getOperand(1);
5519 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005520 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005521 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005522
Nadav Roteme6113782012-04-11 06:40:27 +00005523 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005524 return SDValue();
5525
Craig Topper1842ba02012-04-23 06:38:28 +00005526 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005527 MVT OpTy;
5528
Craig Topper708e44f2012-04-23 07:36:33 +00005529 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005530 default: return SDValue();
5531 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005532 ISDNo = X86ISD::BLENDPW;
5533 OpTy = MVT::v8i16;
5534 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005535 case MVT::v4i32:
5536 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005537 ISDNo = X86ISD::BLENDPS;
5538 OpTy = MVT::v4f32;
5539 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005540 case MVT::v2i64:
5541 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005542 ISDNo = X86ISD::BLENDPD;
5543 OpTy = MVT::v2f64;
5544 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005545 case MVT::v8i32:
5546 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005547 if (!Subtarget->hasAVX())
5548 return SDValue();
5549 ISDNo = X86ISD::BLENDPS;
5550 OpTy = MVT::v8f32;
5551 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005552 case MVT::v4i64:
5553 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005554 if (!Subtarget->hasAVX())
5555 return SDValue();
5556 ISDNo = X86ISD::BLENDPD;
5557 OpTy = MVT::v4f64;
5558 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005559 }
5560 assert(ISDNo && "Invalid Op Number");
5561
5562 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005563
Craig Topper1842ba02012-04-23 06:38:28 +00005564 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005565 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005566 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005567 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005568 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005569 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005570 else
5571 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005572 }
5573
Nadav Roteme6113782012-04-11 06:40:27 +00005574 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5575 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5576 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5577 DAG.getConstant(MaskVals, MVT::i32));
5578 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005579}
5580
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581// v8i16 shuffles - Prefer shuffles in the following order:
5582// 1. [all] pshuflw, pshufhw, optional move
5583// 2. [ssse3] 1 x pshufb
5584// 3. [ssse3] 2 x pshufb + 1 x por
5585// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005586SDValue
5587X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5588 SelectionDAG &DAG) const {
5589 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005590 SDValue V1 = SVOp->getOperand(0);
5591 SDValue V2 = SVOp->getOperand(1);
5592 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005594
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 // Determine if more than 1 of the words in each of the low and high quadwords
5596 // of the result come from the same quadword of one of the two inputs. Undef
5597 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005598 unsigned LoQuad[] = { 0, 0, 0, 0 };
5599 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005600 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005602 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005603 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 MaskVals.push_back(EltIdx);
5605 if (EltIdx < 0) {
5606 ++Quad[0];
5607 ++Quad[1];
5608 ++Quad[2];
5609 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005610 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 }
5612 ++Quad[EltIdx / 4];
5613 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005615
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 unsigned MaxQuad = 1;
5618 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 if (LoQuad[i] > MaxQuad) {
5620 BestLoQuad = i;
5621 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005623 }
5624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005626 MaxQuad = 1;
5627 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 if (HiQuad[i] > MaxQuad) {
5629 BestHiQuad = i;
5630 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 }
5632 }
5633
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005635 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 // single pshufb instruction is necessary. If There are more than 2 input
5637 // quads, disable the next transformation since it does not help SSSE3.
5638 bool V1Used = InputQuads[0] || InputQuads[1];
5639 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005640 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005642 BestLoQuad = InputQuads[0] ? 0 : 1;
5643 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 }
5645 if (InputQuads.count() > 2) {
5646 BestLoQuad = -1;
5647 BestHiQuad = -1;
5648 }
5649 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5652 // the shuffle mask. If a quad is scored as -1, that means that it contains
5653 // words from all 4 input quadwords.
5654 SDValue NewV;
5655 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005656 int MaskV[] = {
5657 BestLoQuad < 0 ? 0 : BestLoQuad,
5658 BestHiQuad < 0 ? 1 : BestHiQuad
5659 };
Eric Christopherfd179292009-08-27 18:07:15 +00005660 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005661 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5662 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5663 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005664
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5666 // source words for the shuffle, to aid later transformations.
5667 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005668 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005669 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005671 if (idx != (int)i)
5672 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005674 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 AllWordsInNewV = false;
5676 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005677 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005678
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5680 if (AllWordsInNewV) {
5681 for (int i = 0; i != 8; ++i) {
5682 int idx = MaskVals[i];
5683 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005684 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005685 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 if ((idx != i) && idx < 4)
5687 pshufhw = false;
5688 if ((idx != i) && idx > 3)
5689 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005690 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 V1 = NewV;
5692 V2Used = false;
5693 BestLoQuad = 0;
5694 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005695 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005696
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5698 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005699 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005700 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5701 unsigned TargetMask = 0;
5702 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005704 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5705 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5706 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005707 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005708 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005709 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005710 }
Eric Christopherfd179292009-08-27 18:07:15 +00005711
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 // If we have SSSE3, and all words of the result are from 1 input vector,
5713 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5714 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005715 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005719 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 // mask, and elements that come from V1 in the V2 mask, so that the two
5721 // results can be OR'd together.
5722 bool TwoInputs = V1Used && V2Used;
5723 for (unsigned i = 0; i != 8; ++i) {
5724 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005725 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5726 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5727 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5728 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005730 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005731 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005732 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005735 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005736
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 // Calculate the shuffle mask for the second input, shuffle it, and
5738 // OR it with the first shuffled input.
5739 pshufbMask.clear();
5740 for (unsigned i = 0; i != 8; ++i) {
5741 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005742 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5743 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5744 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5745 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005747 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005748 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005749 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 MVT::v16i8, &pshufbMask[0], 16));
5751 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005752 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 }
5754
5755 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5756 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005757 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005759 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 for (int i = 0; i != 4; ++i) {
5761 int idx = MaskVals[i];
5762 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 InOrder.set(i);
5764 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005765 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 }
5768 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005770 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005771
Craig Topperdd637ae2012-02-19 05:41:45 +00005772 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5773 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005774 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005775 NewV.getOperand(0),
5776 getShufflePSHUFLWImmediate(SVOp), DAG);
5777 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 }
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5781 // and update MaskVals with the new element order.
5782 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005783 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 for (unsigned i = 4; i != 8; ++i) {
5785 int idx = MaskVals[i];
5786 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 InOrder.set(i);
5788 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005789 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 }
5792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005795
Craig Topperdd637ae2012-02-19 05:41:45 +00005796 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5797 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005798 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005799 NewV.getOperand(0),
5800 getShufflePSHUFHWImmediate(SVOp), DAG);
5801 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 }
Eric Christopherfd179292009-08-27 18:07:15 +00005803
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 // In case BestHi & BestLo were both -1, which means each quadword has a word
5805 // from each of the four input quadwords, calculate the InOrder bitvector now
5806 // before falling through to the insert/extract cleanup.
5807 if (BestLoQuad == -1 && BestHiQuad == -1) {
5808 NewV = V1;
5809 for (int i = 0; i != 8; ++i)
5810 if (MaskVals[i] < 0 || MaskVals[i] == i)
5811 InOrder.set(i);
5812 }
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 // The other elements are put in the right place using pextrw and pinsrw.
5815 for (unsigned i = 0; i != 8; ++i) {
5816 if (InOrder[i])
5817 continue;
5818 int EltIdx = MaskVals[i];
5819 if (EltIdx < 0)
5820 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005821 SDValue ExtOp = (EltIdx < 8) ?
5822 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5823 DAG.getIntPtrConstant(EltIdx)) :
5824 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 DAG.getIntPtrConstant(i));
5828 }
5829 return NewV;
5830}
5831
5832// v16i8 shuffles - Prefer shuffles in the following order:
5833// 1. [ssse3] 1 x pshufb
5834// 2. [ssse3] 2 x pshufb + 1 x por
5835// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5836static
Nate Begeman9008ca62009-04-27 18:41:29 +00005837SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005838 SelectionDAG &DAG,
5839 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005840 SDValue V1 = SVOp->getOperand(0);
5841 SDValue V2 = SVOp->getOperand(1);
5842 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005843 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Craig Topperb82b5ab2012-05-18 06:42:06 +00005845 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5846
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005848 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005850
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005852 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005856 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 //
5858 // Otherwise, we have elements from both input vectors, and must zero out
5859 // elements that come from V2 in the first mask, and V1 in the second mask
5860 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 for (unsigned i = 0; i != 16; ++i) {
5862 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005863 if (EltIdx < 0 || EltIdx >= 16)
5864 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005868 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005870 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005872
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 // Calculate the shuffle mask for the second input, shuffle it, and
5874 // OR it with the first shuffled input.
5875 pshufbMask.clear();
5876 for (unsigned i = 0; i != 16; ++i) {
5877 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005878 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005879 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005882 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 MVT::v16i8, &pshufbMask[0], 16));
5884 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 }
Eric Christopherfd179292009-08-27 18:07:15 +00005886
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 // No SSSE3 - Calculate in place words and then fix all out of place words
5888 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5889 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005890 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5891 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005892 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 for (int i = 0; i != 8; ++i) {
5894 int Elt0 = MaskVals[i*2];
5895 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005896
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 // This word of the result is all undef, skip it.
5898 if (Elt0 < 0 && Elt1 < 0)
5899 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005902 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5906 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5907 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005908
5909 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5910 // using a single extract together, load it and store it.
5911 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005912 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005913 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005915 DAG.getIntPtrConstant(i));
5916 continue;
5917 }
5918
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005920 // source byte is not also odd, shift the extracted word left 8 bits
5921 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005922 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005924 DAG.getIntPtrConstant(Elt1 / 2));
5925 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005927 DAG.getConstant(8,
5928 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005929 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5931 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005932 }
5933 // If Elt0 is defined, extract it from the appropriate source. If the
5934 // source byte is not also even, shift the extracted word right 8 bits. If
5935 // Elt1 was also defined, OR the extracted values together before
5936 // inserting them in the result.
5937 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005939 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5940 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005942 DAG.getConstant(8,
5943 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005944 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5946 DAG.getConstant(0x00FF, MVT::i16));
5947 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005948 : InsElt0;
5949 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005951 DAG.getIntPtrConstant(i));
5952 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005953 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005954}
5955
Evan Cheng7a831ce2007-12-15 03:00:47 +00005956/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005957/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005958/// done when every pair / quad of shuffle mask elements point to elements in
5959/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005960/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005961static
Nate Begeman9008ca62009-04-27 18:41:29 +00005962SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005963 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005964 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005965 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005966 MVT NewVT;
5967 unsigned Scale;
5968 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005969 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005970 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5971 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5972 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5973 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5974 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5975 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005976 }
5977
Nate Begeman9008ca62009-04-27 18:41:29 +00005978 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005979 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005980 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005981 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005982 int EltIdx = SVOp->getMaskElt(i+j);
5983 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005984 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005985 if (StartIdx < 0)
5986 StartIdx = (EltIdx / Scale);
5987 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005988 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005989 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005990 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005991 }
5992
Craig Topper11ac1f82012-05-04 04:08:44 +00005993 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5994 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005995 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005996}
5997
Evan Chengd880b972008-05-09 21:53:03 +00005998/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005999///
Owen Andersone50ed302009-08-10 22:56:29 +00006000static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006001 SDValue SrcOp, SelectionDAG &DAG,
6002 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006004 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006005 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006006 LD = dyn_cast<LoadSDNode>(SrcOp);
6007 if (!LD) {
6008 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6009 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006010 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006011 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006012 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006013 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006014 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006015 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006016 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006017 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006018 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6019 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6020 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006021 SrcOp.getOperand(0)
6022 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006023 }
6024 }
6025 }
6026
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006027 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006028 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006029 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006030 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006031}
6032
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006033/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6034/// which could not be matched by any known target speficic shuffle
6035static SDValue
6036LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006037
6038 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6039 if (NewOp.getNode())
6040 return NewOp;
6041
Craig Topper8f35c132012-01-20 09:29:03 +00006042 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006043
Craig Topper8f35c132012-01-20 09:29:03 +00006044 unsigned NumElems = VT.getVectorNumElements();
6045 unsigned NumLaneElems = NumElems / 2;
6046
Craig Topper8f35c132012-01-20 09:29:03 +00006047 DebugLoc dl = SVOp->getDebugLoc();
6048 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006049 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006050 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006051
Craig Topper9a2b6e12012-04-06 07:45:23 +00006052 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006053 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006054 // Build a shuffle mask for the output, discovering on the fly which
6055 // input vectors to use as shuffle operands (recorded in InputUsed).
6056 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006057 // out with UseBuildVector set.
6058 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006059 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006060 unsigned LaneStart = l * NumLaneElems;
6061 for (unsigned i = 0; i != NumLaneElems; ++i) {
6062 // The mask element. This indexes into the input.
6063 int Idx = SVOp->getMaskElt(i+LaneStart);
6064 if (Idx < 0) {
6065 // the mask element does not index into any input vector.
6066 Mask.push_back(-1);
6067 continue;
6068 }
Craig Topper8f35c132012-01-20 09:29:03 +00006069
Craig Topper9a2b6e12012-04-06 07:45:23 +00006070 // The input vector this mask element indexes into.
6071 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006072
Craig Topper9a2b6e12012-04-06 07:45:23 +00006073 // Turn the index into an offset from the start of the input vector.
6074 Idx -= Input * NumLaneElems;
6075
6076 // Find or create a shuffle vector operand to hold this input.
6077 unsigned OpNo;
6078 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6079 if (InputUsed[OpNo] == Input)
6080 // This input vector is already an operand.
6081 break;
6082 if (InputUsed[OpNo] < 0) {
6083 // Create a new operand for this input vector.
6084 InputUsed[OpNo] = Input;
6085 break;
6086 }
6087 }
6088
6089 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006090 // More than two input vectors used! Give up on trying to create a
6091 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6092 UseBuildVector = true;
6093 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006094 }
6095
6096 // Add the mask index for the new shuffle vector.
6097 Mask.push_back(Idx + OpNo * NumLaneElems);
6098 }
6099
Craig Topper8ae97ba2012-05-21 06:40:16 +00006100 if (UseBuildVector) {
6101 SmallVector<SDValue, 16> SVOps;
6102 for (unsigned i = 0; i != NumLaneElems; ++i) {
6103 // The mask element. This indexes into the input.
6104 int Idx = SVOp->getMaskElt(i+LaneStart);
6105 if (Idx < 0) {
6106 SVOps.push_back(DAG.getUNDEF(EltVT));
6107 continue;
6108 }
6109
6110 // The input vector this mask element indexes into.
6111 int Input = Idx / NumElems;
6112
6113 // Turn the index into an offset from the start of the input vector.
6114 Idx -= Input * NumElems;
6115
6116 // Extract the vector element by hand.
6117 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6118 SVOp->getOperand(Input),
6119 DAG.getIntPtrConstant(Idx)));
6120 }
6121
6122 // Construct the output using a BUILD_VECTOR.
6123 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6124 SVOps.size());
6125 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006126 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006127 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006128 } else {
6129 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006130 (InputUsed[0] % 2) * NumLaneElems,
6131 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006132 // If only one input was used, use an undefined vector for the other.
6133 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6134 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006135 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006136 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006137 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006138 }
6139
6140 Mask.clear();
6141 }
Craig Topper8f35c132012-01-20 09:29:03 +00006142
6143 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006144 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006145}
6146
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006147/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6148/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006149static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006150LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 SDValue V1 = SVOp->getOperand(0);
6152 SDValue V2 = SVOp->getOperand(1);
6153 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006154 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006155
Craig Topper7a9a28b2012-08-12 02:23:29 +00006156 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006157
Benjamin Kramer9c683542012-01-30 15:16:21 +00006158 std::pair<int, int> Locs[4];
6159 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006160 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006161
Evan Chengace3c172008-07-22 21:13:36 +00006162 unsigned NumHi = 0;
6163 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006164 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 int Idx = PermMask[i];
6166 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006167 Locs[i] = std::make_pair(-1, -1);
6168 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6170 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006171 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006173 NumLo++;
6174 } else {
6175 Locs[i] = std::make_pair(1, NumHi);
6176 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006178 NumHi++;
6179 }
6180 }
6181 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006182
Evan Chengace3c172008-07-22 21:13:36 +00006183 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006184 // If no more than two elements come from either vector. This can be
6185 // implemented with two shuffles. First shuffle gather the elements.
6186 // The second shuffle, which takes the first shuffle as both of its
6187 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006189
Benjamin Kramer9c683542012-01-30 15:16:21 +00006190 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006191
Benjamin Kramer9c683542012-01-30 15:16:21 +00006192 for (unsigned i = 0; i != 4; ++i)
6193 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006194 unsigned Idx = (i < 2) ? 0 : 4;
6195 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006197 }
Evan Chengace3c172008-07-22 21:13:36 +00006198
Nate Begeman9008ca62009-04-27 18:41:29 +00006199 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006200 }
6201
6202 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006203 // Otherwise, we must have three elements from one vector, call it X, and
6204 // one element from the other, call it Y. First, use a shufps to build an
6205 // intermediate vector with the one element from Y and the element from X
6206 // that will be in the same half in the final destination (the indexes don't
6207 // matter). Then, use a shufps to build the final vector, taking the half
6208 // containing the element from Y from the intermediate, and the other half
6209 // from X.
6210 if (NumHi == 3) {
6211 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006212 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006213 std::swap(V1, V2);
6214 }
6215
6216 // Find the element from V2.
6217 unsigned HiIndex;
6218 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006219 int Val = PermMask[HiIndex];
6220 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006221 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006222 if (Val >= 4)
6223 break;
6224 }
6225
Nate Begeman9008ca62009-04-27 18:41:29 +00006226 Mask1[0] = PermMask[HiIndex];
6227 Mask1[1] = -1;
6228 Mask1[2] = PermMask[HiIndex^1];
6229 Mask1[3] = -1;
6230 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006231
6232 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006233 Mask1[0] = PermMask[0];
6234 Mask1[1] = PermMask[1];
6235 Mask1[2] = HiIndex & 1 ? 6 : 4;
6236 Mask1[3] = HiIndex & 1 ? 4 : 6;
6237 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006238 }
Craig Topper69947b92012-04-23 06:57:04 +00006239
6240 Mask1[0] = HiIndex & 1 ? 2 : 0;
6241 Mask1[1] = HiIndex & 1 ? 0 : 2;
6242 Mask1[2] = PermMask[2];
6243 Mask1[3] = PermMask[3];
6244 if (Mask1[2] >= 0)
6245 Mask1[2] += 4;
6246 if (Mask1[3] >= 0)
6247 Mask1[3] += 4;
6248 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006249 }
6250
6251 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006252 int LoMask[] = { -1, -1, -1, -1 };
6253 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006254
Benjamin Kramer9c683542012-01-30 15:16:21 +00006255 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006256 unsigned MaskIdx = 0;
6257 unsigned LoIdx = 0;
6258 unsigned HiIdx = 2;
6259 for (unsigned i = 0; i != 4; ++i) {
6260 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006261 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006262 MaskIdx = 1;
6263 LoIdx = 0;
6264 HiIdx = 2;
6265 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006266 int Idx = PermMask[i];
6267 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006268 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006269 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006270 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006271 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006272 LoIdx++;
6273 } else {
6274 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006275 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006276 HiIdx++;
6277 }
6278 }
6279
Nate Begeman9008ca62009-04-27 18:41:29 +00006280 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6281 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006282 int MaskOps[] = { -1, -1, -1, -1 };
6283 for (unsigned i = 0; i != 4; ++i)
6284 if (Locs[i].first != -1)
6285 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006286 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006287}
6288
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006289static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006290 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006291 V = V.getOperand(0);
6292 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6293 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006294 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6295 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6296 // BUILD_VECTOR (load), undef
6297 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006298 if (MayFoldLoad(V))
6299 return true;
6300 return false;
6301}
6302
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006303// FIXME: the version above should always be used. Since there's
6304// a bug where several vector shuffles can't be folded because the
6305// DAG is not updated during lowering and a node claims to have two
6306// uses while it only has one, use this version, and let isel match
6307// another instruction if the load really happens to have more than
6308// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006309// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006310static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006311 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006312 V = V.getOperand(0);
6313 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6314 V = V.getOperand(0);
6315 if (ISD::isNormalLoad(V.getNode()))
6316 return true;
6317 return false;
6318}
6319
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006320static
Evan Cheng835580f2010-10-07 20:50:20 +00006321SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6322 EVT VT = Op.getValueType();
6323
6324 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006325 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6326 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006327 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6328 V1, DAG));
6329}
6330
6331static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006332SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006333 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006334 SDValue V1 = Op.getOperand(0);
6335 SDValue V2 = Op.getOperand(1);
6336 EVT VT = Op.getValueType();
6337
6338 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6339
Craig Topper1accb7e2012-01-10 06:54:16 +00006340 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006341 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6342
Evan Cheng0899f5c2011-08-31 02:05:24 +00006343 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6344 return DAG.getNode(ISD::BITCAST, dl, VT,
6345 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6346 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6347 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006348}
6349
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006350static
6351SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6352 SDValue V1 = Op.getOperand(0);
6353 SDValue V2 = Op.getOperand(1);
6354 EVT VT = Op.getValueType();
6355
6356 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6357 "unsupported shuffle type");
6358
6359 if (V2.getOpcode() == ISD::UNDEF)
6360 V2 = V1;
6361
6362 // v4i32 or v4f32
6363 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6364}
6365
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006366static
Craig Topper1accb7e2012-01-10 06:54:16 +00006367SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368 SDValue V1 = Op.getOperand(0);
6369 SDValue V2 = Op.getOperand(1);
6370 EVT VT = Op.getValueType();
6371 unsigned NumElems = VT.getVectorNumElements();
6372
6373 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6374 // operand of these instructions is only memory, so check if there's a
6375 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6376 // same masks.
6377 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006378
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006379 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006380 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006381 CanFoldLoad = true;
6382
6383 // When V1 is a load, it can be folded later into a store in isel, example:
6384 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6385 // turns into:
6386 // (MOVLPSmr addr:$src1, VR128:$src2)
6387 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006388 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006389 CanFoldLoad = true;
6390
Dan Gohman65fd6562011-11-03 21:49:52 +00006391 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006392 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006393 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006394 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6395
6396 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006397 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006398 if (SVOp->getMaskElt(1) != -1)
6399 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006400 }
6401
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006402 // movl and movlp will both match v2i64, but v2i64 is never matched by
6403 // movl earlier because we make it strict to avoid messing with the movlp load
6404 // folding logic (see the code above getMOVLP call). Match it here then,
6405 // this is horrible, but will stay like this until we move all shuffle
6406 // matching to x86 specific nodes. Note that for the 1st condition all
6407 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006408 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006409 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6410 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006411 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006412 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006413 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006414 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006415
6416 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6417
6418 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006419 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006420 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006421}
6422
Nadav Rotem154819d2012-04-09 07:45:58 +00006423SDValue
6424X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006425 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6426 EVT VT = Op.getValueType();
6427 DebugLoc dl = Op.getDebugLoc();
6428 SDValue V1 = Op.getOperand(0);
6429 SDValue V2 = Op.getOperand(1);
6430
6431 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006432 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006433
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006434 // Handle splat operations
6435 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006436 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006437 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006438
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006439 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006440 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006441 if (Broadcast.getNode())
6442 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006443
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006444 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006445 if ((Size == 128 && NumElem <= 4) ||
6446 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006447 return SDValue();
6448
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006449 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006450 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006451 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006452
6453 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6454 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006455 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6456 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006457 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6458 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006459 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006460 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006461 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006462 // FIXME: Figure out a cleaner way to do this.
6463 // Try to make use of movq to zero out the top part.
6464 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6465 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6466 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006467 EVT NewVT = NewOp.getValueType();
6468 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6469 NewVT, true, false))
6470 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006471 DAG, Subtarget, dl);
6472 }
6473 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6474 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006475 if (NewOp.getNode()) {
6476 EVT NewVT = NewOp.getValueType();
6477 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6478 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6479 DAG, Subtarget, dl);
6480 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006481 }
6482 }
6483 return SDValue();
6484}
6485
Dan Gohman475871a2008-07-27 21:46:04 +00006486SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006487X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006488 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006489 SDValue V1 = Op.getOperand(0);
6490 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006491 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006492 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006493 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006494 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006496 bool V1IsSplat = false;
6497 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006498 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006499 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006500 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006501 MachineFunction &MF = DAG.getMachineFunction();
6502 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503
Craig Topper3426a3e2011-11-14 06:46:21 +00006504 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006505
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006506 if (V1IsUndef && V2IsUndef)
6507 return DAG.getUNDEF(VT);
6508
6509 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006510
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006511 // Vector shuffle lowering takes 3 steps:
6512 //
6513 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6514 // narrowing and commutation of operands should be handled.
6515 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6516 // shuffle nodes.
6517 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6518 // so the shuffle can be broken into other shuffles and the legalizer can
6519 // try the lowering again.
6520 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006521 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006522 // be matched during isel, all of them must be converted to a target specific
6523 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006524
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006525 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6526 // narrowing and commutation of operands should be handled. The actual code
6527 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006528 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006529 if (NewOp.getNode())
6530 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006531
Craig Topper5aaffa82012-02-19 02:53:47 +00006532 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6533
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006534 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6535 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006536 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006537 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006538 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006539 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006540
Craig Topperdd637ae2012-02-19 05:41:45 +00006541 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006542 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006543 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006544
Craig Topperdd637ae2012-02-19 05:41:45 +00006545 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006546 return getMOVHighToLow(Op, dl, DAG);
6547
6548 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006549 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006550 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006551 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006552
Craig Topper5aaffa82012-02-19 02:53:47 +00006553 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006554 // The actual implementation will match the mask in the if above and then
6555 // during isel it can match several different instructions, not only pshufd
6556 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006557 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6558 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006559
Craig Topper5aaffa82012-02-19 02:53:47 +00006560 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006561
Craig Topperdbd98a42012-02-07 06:28:42 +00006562 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6563 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6564
Craig Topper1accb7e2012-01-10 06:54:16 +00006565 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006566 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6567
Craig Topperb3982da2011-12-31 23:50:21 +00006568 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006569 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006570 }
Eric Christopherfd179292009-08-27 18:07:15 +00006571
Evan Chengf26ffe92008-05-29 08:22:04 +00006572 // Check if this can be converted into a logical shift.
6573 bool isLeft = false;
6574 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006576 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006577 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006578 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006579 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006580 EVT EltVT = VT.getVectorElementType();
6581 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006582 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006583 }
Eric Christopherfd179292009-08-27 18:07:15 +00006584
Craig Topper5aaffa82012-02-19 02:53:47 +00006585 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006586 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006587 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006588 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006589 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006590 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6591
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006592 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006593 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6594 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006595 }
Eric Christopherfd179292009-08-27 18:07:15 +00006596
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006598 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006599 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006600
Craig Topperdd637ae2012-02-19 05:41:45 +00006601 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006602 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006603
Craig Topperdd637ae2012-02-19 05:41:45 +00006604 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006605 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006606
Craig Topperdd637ae2012-02-19 05:41:45 +00006607 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006608 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006609
Craig Topperdd637ae2012-02-19 05:41:45 +00006610 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006611 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612
Craig Topperdd637ae2012-02-19 05:41:45 +00006613 if (ShouldXformToMOVHLPS(M, VT) ||
6614 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006615 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616
Evan Chengf26ffe92008-05-29 08:22:04 +00006617 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006618 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006619 EVT EltVT = VT.getVectorElementType();
6620 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006621 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006622 }
Eric Christopherfd179292009-08-27 18:07:15 +00006623
Evan Cheng9eca5e82006-10-25 21:49:50 +00006624 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006625 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6626 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006627 V1IsSplat = isSplatVector(V1.getNode());
6628 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006629
Chris Lattner8a594482007-11-25 00:24:49 +00006630 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006631 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6632 CommuteVectorShuffleMask(M, NumElems);
6633 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006634 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006635 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006636 }
6637
Craig Topperbeabc6c2011-12-05 06:56:46 +00006638 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006639 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006640 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006641 return V1;
6642 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6643 // the instruction selector will not match, so get a canonical MOVL with
6644 // swapped operands to undo the commute.
6645 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006646 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006647
Craig Topperbeabc6c2011-12-05 06:56:46 +00006648 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006649 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006650
Craig Topperbeabc6c2011-12-05 06:56:46 +00006651 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006652 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006653
Evan Cheng9bbbb982006-10-25 20:48:19 +00006654 if (V2IsSplat) {
6655 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006656 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006657 // new vector_shuffle with the corrected mask.p
6658 SmallVector<int, 8> NewMask(M.begin(), M.end());
6659 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006660 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006661 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006662 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006663 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006664 }
6665
Evan Cheng9eca5e82006-10-25 21:49:50 +00006666 if (Commuted) {
6667 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006668 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006669 CommuteVectorShuffleMask(M, NumElems);
6670 std::swap(V1, V2);
6671 std::swap(V1IsSplat, V2IsSplat);
6672 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006673
Craig Topper39a9e482012-02-11 06:24:48 +00006674 if (isUNPCKLMask(M, VT, HasAVX2))
6675 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006676
Craig Topper39a9e482012-02-11 06:24:48 +00006677 if (isUNPCKHMask(M, VT, HasAVX2))
6678 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006679 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680
Nate Begeman9008ca62009-04-27 18:41:29 +00006681 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006682 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006683 return CommuteVectorShuffle(SVOp, DAG);
6684
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006685 // The checks below are all present in isShuffleMaskLegal, but they are
6686 // inlined here right now to enable us to directly emit target specific
6687 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006688
Craig Topper0e2037b2012-01-20 05:53:00 +00006689 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006690 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006691 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006692 DAG);
6693
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006694 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6695 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006696 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006697 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006698 }
6699
Craig Toppera9a568a2012-05-02 08:03:44 +00006700 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006701 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006702 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006703 DAG);
6704
Craig Toppera9a568a2012-05-02 08:03:44 +00006705 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006706 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006707 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006708 DAG);
6709
Craig Topper1a7700a2012-01-19 08:19:12 +00006710 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006711 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006712 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006713
Craig Topper94438ba2011-12-16 08:06:31 +00006714 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006715 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006716 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006717 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006718
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006719 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006720 // Generate target specific nodes for 128 or 256-bit shuffles only
6721 // supported in the AVX instruction set.
6722 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006723
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006724 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006725 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006726 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6727
Craig Topper70b883b2011-11-28 10:14:51 +00006728 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006729 if (isVPERMILPMask(M, VT, HasAVX)) {
6730 if (HasAVX2 && VT == MVT::v8i32)
6731 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006732 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006733 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006734 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006735 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006736
Craig Topper70b883b2011-11-28 10:14:51 +00006737 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006738 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006739 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006740 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006741
Craig Topper1842ba02012-04-23 06:38:28 +00006742 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006743 if (BlendOp.getNode())
6744 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006745
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006746 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006747 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006748 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006749 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006750 }
Craig Topper92040742012-04-16 06:43:40 +00006751 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6752 &permclMask[0], 8);
6753 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006754 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006755 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006756 }
Craig Topper095c5282012-04-15 23:48:57 +00006757
Craig Topper8325c112012-04-16 00:41:45 +00006758 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6759 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006760 getShuffleCLImmediate(SVOp), DAG);
6761
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006762
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006763 //===--------------------------------------------------------------------===//
6764 // Since no target specific shuffle was selected for this generic one,
6765 // lower it into other known shuffles. FIXME: this isn't true yet, but
6766 // this is the plan.
6767 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006768
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006769 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6770 if (VT == MVT::v8i16) {
6771 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6772 if (NewOp.getNode())
6773 return NewOp;
6774 }
6775
6776 if (VT == MVT::v16i8) {
6777 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6778 if (NewOp.getNode())
6779 return NewOp;
6780 }
6781
6782 // Handle all 128-bit wide vectors with 4 elements, and match them with
6783 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006784 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006785 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6786
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006787 // Handle general 256-bit shuffles
6788 if (VT.is256BitVector())
6789 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6790
Dan Gohman475871a2008-07-27 21:46:04 +00006791 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006792}
6793
Dan Gohman475871a2008-07-27 21:46:04 +00006794SDValue
6795X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006796 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006797 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006798 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006799
Craig Topper7a9a28b2012-08-12 02:23:29 +00006800 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006801 return SDValue();
6802
Duncan Sands83ec4b62008-06-06 12:08:01 +00006803 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006805 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006807 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006808 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006809 }
6810
6811 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006812 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6813 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6814 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6816 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006817 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006819 Op.getOperand(0)),
6820 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006821 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006822 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006823 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006825 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006826 }
6827
6828 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006829 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6830 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006831 // result has a single use which is a store or a bitcast to i32. And in
6832 // the case of a store, it's not worth it if the index is a constant 0,
6833 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006834 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006835 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006836 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006837 if ((User->getOpcode() != ISD::STORE ||
6838 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6839 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006840 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006842 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006844 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006845 Op.getOperand(0)),
6846 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006847 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006848 }
6849
6850 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006851 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006852 if (isa<ConstantSDNode>(Op.getOperand(1)))
6853 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006854 }
Dan Gohman475871a2008-07-27 21:46:04 +00006855 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006856}
6857
6858
Dan Gohman475871a2008-07-27 21:46:04 +00006859SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006860X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6861 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006863 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864
David Greene74a579d2011-02-10 16:57:36 +00006865 SDValue Vec = Op.getOperand(0);
6866 EVT VecVT = Vec.getValueType();
6867
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006868 // If this is a 256-bit vector result, first extract the 128-bit vector and
6869 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006870 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00006871 DebugLoc dl = Op.getNode()->getDebugLoc();
6872 unsigned NumElems = VecVT.getVectorNumElements();
6873 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006874 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6875
6876 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006877 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006878
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006879 if (IdxVal >= NumElems/2)
6880 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006881 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006882 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006883 }
6884
Craig Topper7a9a28b2012-08-12 02:23:29 +00006885 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00006886
Craig Topperd0a31172012-01-10 06:37:29 +00006887 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006888 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006889 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006890 return Res;
6891 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006892
Owen Andersone50ed302009-08-10 22:56:29 +00006893 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006894 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006896 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006897 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006898 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006899 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6901 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006902 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006904 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006906 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006907 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006908 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006909 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006911 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006912 }
6913
6914 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006915 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 if (Idx == 0)
6917 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006918
Evan Cheng0db9fe62006-04-25 20:13:52 +00006919 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006920 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006921 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006922 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006923 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006924 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006925 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006926 }
6927
6928 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6930 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6931 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006932 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006933 if (Idx == 0)
6934 return Op;
6935
6936 // UNPCKHPD the element to the lowest double word, then movsd.
6937 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6938 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006939 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006940 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006941 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006942 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006943 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006944 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945 }
6946
Dan Gohman475871a2008-07-27 21:46:04 +00006947 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948}
6949
Dan Gohman475871a2008-07-27 21:46:04 +00006950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006951X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6952 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006953 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006954 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006955 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006956
Dan Gohman475871a2008-07-27 21:46:04 +00006957 SDValue N0 = Op.getOperand(0);
6958 SDValue N1 = Op.getOperand(1);
6959 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006960
Craig Topper7a9a28b2012-08-12 02:23:29 +00006961 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006962 return SDValue();
6963
Dan Gohman8a55ce42009-09-23 21:02:20 +00006964 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006965 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006966 unsigned Opc;
6967 if (VT == MVT::v8i16)
6968 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006969 else if (VT == MVT::v16i8)
6970 Opc = X86ISD::PINSRB;
6971 else
6972 Opc = X86ISD::PINSRB;
6973
Nate Begeman14d12ca2008-02-11 04:19:36 +00006974 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6975 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 if (N1.getValueType() != MVT::i32)
6977 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6978 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006979 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006980 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006981 }
6982
6983 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006984 // Bits [7:6] of the constant are the source select. This will always be
6985 // zero here. The DAG Combiner may combine an extract_elt index into these
6986 // bits. For example (insert (extract, 3), 2) could be matched by putting
6987 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006988 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006989 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006990 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006991 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006992 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006993 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006995 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006996 }
6997
6998 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006999 // PINSR* works with constant index.
7000 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007001 }
Dan Gohman475871a2008-07-27 21:46:04 +00007002 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007003}
7004
Dan Gohman475871a2008-07-27 21:46:04 +00007005SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007006X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007007 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007008 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007009
David Greene6b381262011-02-09 15:32:06 +00007010 DebugLoc dl = Op.getDebugLoc();
7011 SDValue N0 = Op.getOperand(0);
7012 SDValue N1 = Op.getOperand(1);
7013 SDValue N2 = Op.getOperand(2);
7014
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007015 // If this is a 256-bit vector result, first extract the 128-bit vector,
7016 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007017 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007018 if (!isa<ConstantSDNode>(N2))
7019 return SDValue();
7020
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007021 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007022 unsigned NumElems = VT.getVectorNumElements();
7023 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007024 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007025
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007026 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007027 bool Upper = IdxVal >= NumElems/2;
7028 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7029 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007030
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007031 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007032 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007033 }
7034
Craig Topperd0a31172012-01-10 06:37:29 +00007035 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007036 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7037
Dan Gohman8a55ce42009-09-23 21:02:20 +00007038 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007039 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007040
Dan Gohman8a55ce42009-09-23 21:02:20 +00007041 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007042 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7043 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 if (N1.getValueType() != MVT::i32)
7045 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7046 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007047 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007048 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007049 }
Dan Gohman475871a2008-07-27 21:46:04 +00007050 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051}
7052
Dan Gohman475871a2008-07-27 21:46:04 +00007053SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007054X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007055 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007056 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007057 EVT OpVT = Op.getValueType();
7058
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007059 // If this is a 256-bit vector result, first insert into a 128-bit
7060 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007061 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007062 // Insert into a 128-bit vector.
7063 EVT VT128 = EVT::getVectorVT(*Context,
7064 OpVT.getVectorElementType(),
7065 OpVT.getVectorNumElements() / 2);
7066
7067 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7068
7069 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007070 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007071 }
7072
Craig Topperd77d2fe2012-04-29 20:22:05 +00007073 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007074 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007075 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007076
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007078 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007079 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007080 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007081}
7082
David Greene91585092011-01-26 15:38:49 +00007083// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7084// a simple subregister reference or explicit instructions to grab
7085// upper bits of a vector.
7086SDValue
7087X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7088 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007089 DebugLoc dl = Op.getNode()->getDebugLoc();
7090 SDValue Vec = Op.getNode()->getOperand(0);
7091 SDValue Idx = Op.getNode()->getOperand(1);
7092
Craig Topper7a9a28b2012-08-12 02:23:29 +00007093 if (Op.getNode()->getValueType(0).is128BitVector() &&
7094 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007095 isa<ConstantSDNode>(Idx)) {
7096 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7097 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007098 }
David Greene91585092011-01-26 15:38:49 +00007099 }
7100 return SDValue();
7101}
7102
David Greenecfe33c42011-01-26 19:13:22 +00007103// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7104// simple superregister reference or explicit instructions to insert
7105// the upper bits of a vector.
7106SDValue
7107X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7108 if (Subtarget->hasAVX()) {
7109 DebugLoc dl = Op.getNode()->getDebugLoc();
7110 SDValue Vec = Op.getNode()->getOperand(0);
7111 SDValue SubVec = Op.getNode()->getOperand(1);
7112 SDValue Idx = Op.getNode()->getOperand(2);
7113
Craig Topper7a9a28b2012-08-12 02:23:29 +00007114 if (Op.getNode()->getValueType(0).is256BitVector() &&
7115 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007116 isa<ConstantSDNode>(Idx)) {
7117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7118 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007119 }
7120 }
7121 return SDValue();
7122}
7123
Bill Wendling056292f2008-09-16 21:48:12 +00007124// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7125// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7126// one of the above mentioned nodes. It has to be wrapped because otherwise
7127// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7128// be used to form addressing mode. These wrapped nodes will be selected
7129// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007131X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner41621a22009-06-26 19:22:52 +00007134 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7135 // global base reg.
7136 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007137 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007138 CodeModel::Model M = getTargetMachine().getCodeModel();
7139
Chris Lattner4f066492009-07-11 20:29:19 +00007140 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007141 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007142 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007143 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007144 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007145 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007146 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007147
Evan Cheng1606e8e2009-03-13 07:51:59 +00007148 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007149 CP->getAlignment(),
7150 CP->getOffset(), OpFlag);
7151 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007152 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007153 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007154 if (OpFlag) {
7155 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007156 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007157 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007158 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007159 }
7160
7161 return Result;
7162}
7163
Dan Gohmand858e902010-04-17 15:26:15 +00007164SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007165 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007166
Chris Lattner18c59872009-06-27 04:16:01 +00007167 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7168 // global base reg.
7169 unsigned char OpFlag = 0;
7170 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007171 CodeModel::Model M = getTargetMachine().getCodeModel();
7172
Chris Lattner4f066492009-07-11 20:29:19 +00007173 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007174 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007175 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007176 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007177 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007178 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007179 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007180
Chris Lattner18c59872009-06-27 04:16:01 +00007181 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7182 OpFlag);
7183 DebugLoc DL = JT->getDebugLoc();
7184 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007185
Chris Lattner18c59872009-06-27 04:16:01 +00007186 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007187 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007188 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7189 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007190 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007191 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007192
Chris Lattner18c59872009-06-27 04:16:01 +00007193 return Result;
7194}
7195
7196SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007197X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007198 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007199
Chris Lattner18c59872009-06-27 04:16:01 +00007200 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7201 // global base reg.
7202 unsigned char OpFlag = 0;
7203 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007204 CodeModel::Model M = getTargetMachine().getCodeModel();
7205
Chris Lattner4f066492009-07-11 20:29:19 +00007206 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007207 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7208 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7209 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007210 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007211 } else if (Subtarget->isPICStyleGOT()) {
7212 OpFlag = X86II::MO_GOT;
7213 } else if (Subtarget->isPICStyleStubPIC()) {
7214 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7215 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7216 OpFlag = X86II::MO_DARWIN_NONLAZY;
7217 }
Eric Christopherfd179292009-08-27 18:07:15 +00007218
Chris Lattner18c59872009-06-27 04:16:01 +00007219 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007220
Chris Lattner18c59872009-06-27 04:16:01 +00007221 DebugLoc DL = Op.getDebugLoc();
7222 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007223
7224
Chris Lattner18c59872009-06-27 04:16:01 +00007225 // With PIC, the address is actually $g + Offset.
7226 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007227 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007228 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7229 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007230 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007231 Result);
7232 }
Eric Christopherfd179292009-08-27 18:07:15 +00007233
Eli Friedman586272d2011-08-11 01:48:05 +00007234 // For symbols that require a load from a stub to get the address, emit the
7235 // load.
7236 if (isGlobalStubReference(OpFlag))
7237 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007238 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007239
Chris Lattner18c59872009-06-27 04:16:01 +00007240 return Result;
7241}
7242
Dan Gohman475871a2008-07-27 21:46:04 +00007243SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007244X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007245 // Create the TargetBlockAddressAddress node.
7246 unsigned char OpFlags =
7247 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007248 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007249 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007250 DebugLoc dl = Op.getDebugLoc();
7251 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7252 /*isTarget=*/true, OpFlags);
7253
Dan Gohmanf705adb2009-10-30 01:28:02 +00007254 if (Subtarget->isPICStyleRIPRel() &&
7255 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007256 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7257 else
7258 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007259
Dan Gohman29cbade2009-11-20 23:18:13 +00007260 // With PIC, the address is actually $g + Offset.
7261 if (isGlobalRelativeToPICBase(OpFlags)) {
7262 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7263 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7264 Result);
7265 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007266
7267 return Result;
7268}
7269
7270SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007271X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007272 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007273 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007274 // Create the TargetGlobalAddress node, folding in the constant
7275 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007276 unsigned char OpFlags =
7277 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007278 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007279 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007280 if (OpFlags == X86II::MO_NO_FLAG &&
7281 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007282 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007283 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007284 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007285 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007286 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007287 }
Eric Christopherfd179292009-08-27 18:07:15 +00007288
Chris Lattner4f066492009-07-11 20:29:19 +00007289 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007290 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007291 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7292 else
7293 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007294
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007295 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007296 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007297 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7298 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007299 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007300 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007301
Chris Lattner36c25012009-07-10 07:34:39 +00007302 // For globals that require a load from a stub to get the address, emit the
7303 // load.
7304 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007305 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007306 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007307
Dan Gohman6520e202008-10-18 02:06:02 +00007308 // If there was a non-zero offset that we didn't fold, create an explicit
7309 // addition for it.
7310 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007311 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007312 DAG.getConstant(Offset, getPointerTy()));
7313
Evan Cheng0db9fe62006-04-25 20:13:52 +00007314 return Result;
7315}
7316
Evan Chengda43bcf2008-09-24 00:05:32 +00007317SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007318X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007319 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007320 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007321 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007322}
7323
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007324static SDValue
7325GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007326 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007327 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007328 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007329 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007330 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007331 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007332 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007333 GA->getOffset(),
7334 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007335
7336 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7337 : X86ISD::TLSADDR;
7338
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007339 if (InFlag) {
7340 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007341 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007342 } else {
7343 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007344 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007345 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007346
7347 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007348 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007349
Rafael Espindola15f1b662009-04-24 12:59:40 +00007350 SDValue Flag = Chain.getValue(1);
7351 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007352}
7353
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007354// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007355static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007356LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007357 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007358 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007359 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7360 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007362 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007363 InFlag = Chain.getValue(1);
7364
Chris Lattnerb903bed2009-06-26 21:20:29 +00007365 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007366}
7367
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007368// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007369static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007370LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007371 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007372 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7373 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007374}
7375
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007376static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7377 SelectionDAG &DAG,
7378 const EVT PtrVT,
7379 bool is64Bit) {
7380 DebugLoc dl = GA->getDebugLoc();
7381
7382 // Get the start address of the TLS block for this module.
7383 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7384 .getInfo<X86MachineFunctionInfo>();
7385 MFI->incNumLocalDynamicTLSAccesses();
7386
7387 SDValue Base;
7388 if (is64Bit) {
7389 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7390 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7391 } else {
7392 SDValue InFlag;
7393 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7394 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7395 InFlag = Chain.getValue(1);
7396 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7397 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7398 }
7399
7400 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7401 // of Base.
7402
7403 // Build x@dtpoff.
7404 unsigned char OperandFlags = X86II::MO_DTPOFF;
7405 unsigned WrapperKind = X86ISD::Wrapper;
7406 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7407 GA->getValueType(0),
7408 GA->getOffset(), OperandFlags);
7409 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7410
7411 // Add x@dtpoff with the base.
7412 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7413}
7414
Hans Wennborg228756c2012-05-11 10:11:01 +00007415// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007416static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007417 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007418 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007419 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007420
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007421 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7422 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7423 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007424
Michael J. Spencerec38de22010-10-10 22:04:20 +00007425 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007426 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007427 MachinePointerInfo(Ptr),
7428 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007429
Chris Lattnerb903bed2009-06-26 21:20:29 +00007430 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007431 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7432 // initialexec.
7433 unsigned WrapperKind = X86ISD::Wrapper;
7434 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007435 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007436 } else if (model == TLSModel::InitialExec) {
7437 if (is64Bit) {
7438 OperandFlags = X86II::MO_GOTTPOFF;
7439 WrapperKind = X86ISD::WrapperRIP;
7440 } else {
7441 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7442 }
Chris Lattner18c59872009-06-27 04:16:01 +00007443 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007444 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007445 }
Eric Christopherfd179292009-08-27 18:07:15 +00007446
Hans Wennborg228756c2012-05-11 10:11:01 +00007447 // emit "addl x@ntpoff,%eax" (local exec)
7448 // or "addl x@indntpoff,%eax" (initial exec)
7449 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007450 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007451 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007452 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007453 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007454
Hans Wennborg228756c2012-05-11 10:11:01 +00007455 if (model == TLSModel::InitialExec) {
7456 if (isPIC && !is64Bit) {
7457 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7458 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7459 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007460 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007461
7462 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7463 MachinePointerInfo::getGOT(), false, false, false,
7464 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007465 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007466
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007467 // The address of the thread local variable is the add of the thread
7468 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007469 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007470}
7471
Dan Gohman475871a2008-07-27 21:46:04 +00007472SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007473X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007474
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007475 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007476 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007477
Eric Christopher30ef0e52010-06-03 04:07:48 +00007478 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007479 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480
Eric Christopher30ef0e52010-06-03 04:07:48 +00007481 switch (model) {
7482 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 if (Subtarget->is64Bit())
7484 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7485 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007486 case TLSModel::LocalDynamic:
7487 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7488 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007489 case TLSModel::InitialExec:
7490 case TLSModel::LocalExec:
7491 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007492 Subtarget->is64Bit(),
7493 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007494 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007495 llvm_unreachable("Unknown TLS model.");
7496 }
7497
7498 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007499 // Darwin only has one model of TLS. Lower to that.
7500 unsigned char OpFlag = 0;
7501 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7502 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007503
Eric Christopher30ef0e52010-06-03 04:07:48 +00007504 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7505 // global base reg.
7506 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7507 !Subtarget->is64Bit();
7508 if (PIC32)
7509 OpFlag = X86II::MO_TLVP_PIC_BASE;
7510 else
7511 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007512 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007513 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007514 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007515 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007516 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007517
Eric Christopher30ef0e52010-06-03 04:07:48 +00007518 // With PIC32, the address is actually $g + Offset.
7519 if (PIC32)
7520 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7521 DAG.getNode(X86ISD::GlobalBaseReg,
7522 DebugLoc(), getPointerTy()),
7523 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007524
Eric Christopher30ef0e52010-06-03 04:07:48 +00007525 // Lowering the machine isd will make sure everything is in the right
7526 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007527 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007528 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007529 SDValue Args[] = { Chain, Offset };
7530 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007531
Eric Christopher30ef0e52010-06-03 04:07:48 +00007532 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7533 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7534 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007535
Eric Christopher30ef0e52010-06-03 04:07:48 +00007536 // And our return value (tls address) is in the standard call return value
7537 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007538 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007539 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7540 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007541 }
7542
7543 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007544 // Just use the implicit TLS architecture
7545 // Need to generate someting similar to:
7546 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7547 // ; from TEB
7548 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7549 // mov rcx, qword [rdx+rcx*8]
7550 // mov eax, .tls$:tlsvar
7551 // [rax+rcx] contains the address
7552 // Windows 64bit: gs:0x58
7553 // Windows 32bit: fs:__tls_array
7554
7555 // If GV is an alias then use the aliasee for determining
7556 // thread-localness.
7557 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7558 GV = GA->resolveAliasedGlobal(false);
7559 DebugLoc dl = GA->getDebugLoc();
7560 SDValue Chain = DAG.getEntryNode();
7561
7562 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7563 // %gs:0x58 (64-bit).
7564 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7565 ? Type::getInt8PtrTy(*DAG.getContext(),
7566 256)
7567 : Type::getInt32PtrTy(*DAG.getContext(),
7568 257));
7569
7570 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7571 Subtarget->is64Bit()
7572 ? DAG.getIntPtrConstant(0x58)
7573 : DAG.getExternalSymbol("_tls_array",
7574 getPointerTy()),
7575 MachinePointerInfo(Ptr),
7576 false, false, false, 0);
7577
7578 // Load the _tls_index variable
7579 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7580 if (Subtarget->is64Bit())
7581 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7582 IDX, MachinePointerInfo(), MVT::i32,
7583 false, false, 0);
7584 else
7585 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7586 false, false, false, 0);
7587
7588 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007589 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007590 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7591
7592 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7593 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7594 false, false, false, 0);
7595
7596 // Get the offset of start of .tls section
7597 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7598 GA->getValueType(0),
7599 GA->getOffset(), X86II::MO_SECREL);
7600 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7601
7602 // The address of the thread local variable is the add of the thread
7603 // pointer with the offset of the variable.
7604 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007605 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007606
David Blaikie4d6ccb52012-01-20 21:51:11 +00007607 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007608}
7609
Evan Cheng0db9fe62006-04-25 20:13:52 +00007610
Chad Rosierb90d2a92012-01-03 23:19:12 +00007611/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7612/// and take a 2 x i32 value to shift plus a shift amount.
7613SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007614 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007615 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007616 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007617 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007618 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007619 SDValue ShOpLo = Op.getOperand(0);
7620 SDValue ShOpHi = Op.getOperand(1);
7621 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007622 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007624 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007625
Dan Gohman475871a2008-07-27 21:46:04 +00007626 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007627 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007628 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7629 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007630 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007631 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7632 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007633 }
Evan Chenge3413162006-01-09 18:33:28 +00007634
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7636 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007637 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007639
Dan Gohman475871a2008-07-27 21:46:04 +00007640 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007642 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7643 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007644
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007645 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007646 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7647 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007648 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007649 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7650 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007651 }
7652
Dan Gohman475871a2008-07-27 21:46:04 +00007653 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007654 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007655}
Evan Chenga3195e82006-01-12 22:54:21 +00007656
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7658 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007659 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007660
Dale Johannesen0488fb62010-09-30 23:57:10 +00007661 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007662 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007663
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007665 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Eli Friedman36df4992009-05-27 00:47:34 +00007667 // These are really Legal; return the operand so the caller accepts it as
7668 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007670 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007672 Subtarget->is64Bit()) {
7673 return Op;
7674 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007675
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007676 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007677 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007678 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007679 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007680 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007681 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007682 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007683 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007684 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007685 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7686}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007687
Owen Andersone50ed302009-08-10 22:56:29 +00007688SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007689 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007690 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007692 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007693 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007694 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007695 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007696 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007697 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007699
Chris Lattner492a43e2010-09-22 01:28:21 +00007700 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007701
Stuart Hastings84be9582011-06-02 15:57:11 +00007702 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7703 MachineMemOperand *MMO;
7704 if (FI) {
7705 int SSFI = FI->getIndex();
7706 MMO =
7707 DAG.getMachineFunction()
7708 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7709 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7710 } else {
7711 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7712 StackSlot = StackSlot.getOperand(1);
7713 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007714 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007715 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7716 X86ISD::FILD, DL,
7717 Tys, Ops, array_lengthof(Ops),
7718 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007719
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007720 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007722 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007723
7724 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7725 // shouldn't be necessary except that RFP cannot be live across
7726 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007727 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007728 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7729 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007730 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007732 SDValue Ops[] = {
7733 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7734 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007735 MachineMemOperand *MMO =
7736 DAG.getMachineFunction()
7737 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007738 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007739
Chris Lattner492a43e2010-09-22 01:28:21 +00007740 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7741 Ops, array_lengthof(Ops),
7742 Op.getValueType(), MMO);
7743 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007744 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007745 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007746 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007747
Evan Cheng0db9fe62006-04-25 20:13:52 +00007748 return Result;
7749}
7750
Bill Wendling8b8a6362009-01-17 03:56:04 +00007751// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007752SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7753 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007754 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007755 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007756 movq %rax, %xmm0
7757 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7758 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7759 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007760 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007761 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007762 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007763 addpd %xmm1, %xmm0
7764 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007766
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007767 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007768 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007769
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007770 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007771 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7772 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007773 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007774
Chris Lattner97484792012-01-25 09:56:22 +00007775 SmallVector<Constant*,2> CV1;
7776 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007777 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007778 CV1.push_back(
7779 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7780 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007781 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007782
Bill Wendling397ae212012-01-05 02:13:20 +00007783 // Load the 64-bit value into an XMM register.
7784 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7785 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007787 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007788 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007789 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7790 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7791 CLod0);
7792
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007794 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007795 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007796 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007798 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007799
Craig Topperd0a31172012-01-10 06:37:29 +00007800 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007801 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7802 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7803 } else {
7804 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7805 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7806 S2F, 0x4E, DAG);
7807 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7808 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7809 Sub);
7810 }
7811
7812 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007813 DAG.getIntPtrConstant(0));
7814}
7815
Bill Wendling8b8a6362009-01-17 03:56:04 +00007816// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007817SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7818 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007819 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820 // FP constant to bias correct the final result.
7821 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007823
7824 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007826 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007827
Eli Friedmanf3704762011-08-29 21:15:46 +00007828 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007829 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007830
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007832 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007833 DAG.getIntPtrConstant(0));
7834
7835 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007837 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007838 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007840 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007841 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 MVT::v2f64, Bias)));
7843 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007844 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007845 DAG.getIntPtrConstant(0));
7846
7847 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007849
7850 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007851 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007852
Craig Topper69947b92012-04-23 06:57:04 +00007853 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007854 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007855 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007856 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007857 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007858
7859 // Handle final rounding.
7860 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007861}
7862
Dan Gohmand858e902010-04-17 15:26:15 +00007863SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7864 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007865 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007866 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007867
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007868 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007869 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7870 // the optimization here.
7871 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007872 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007873
Owen Andersone50ed302009-08-10 22:56:29 +00007874 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007875 EVT DstVT = Op.getValueType();
7876 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007877 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007878 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007879 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007880 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007881 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007882
7883 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007884 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007885 if (SrcVT == MVT::i32) {
7886 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7887 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7888 getPointerTy(), StackSlot, WordOff);
7889 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007890 StackSlot, MachinePointerInfo(),
7891 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007892 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007893 OffsetSlot, MachinePointerInfo(),
7894 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007895 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7896 return Fild;
7897 }
7898
7899 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7900 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007901 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007902 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007903 // For i64 source, we need to add the appropriate power of 2 if the input
7904 // was negative. This is the same as the optimization in
7905 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7906 // we must be careful to do the computation in x87 extended precision, not
7907 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007908 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7909 MachineMemOperand *MMO =
7910 DAG.getMachineFunction()
7911 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7912 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007913
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007914 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7915 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007916 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7917 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007918
7919 APInt FF(32, 0x5F800000ULL);
7920
7921 // Check whether the sign bit is set.
7922 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7923 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7924 ISD::SETLT);
7925
7926 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7927 SDValue FudgePtr = DAG.getConstantPool(
7928 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7929 getPointerTy());
7930
7931 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7932 SDValue Zero = DAG.getIntPtrConstant(0);
7933 SDValue Four = DAG.getIntPtrConstant(4);
7934 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7935 Zero, Four);
7936 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7937
7938 // Load the value out, extending it from f32 to f80.
7939 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007940 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007941 FudgePtr, MachinePointerInfo::getConstantPool(),
7942 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007943 // Extend everything to 80 bits to force it to be done on x87.
7944 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7945 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007946}
7947
Dan Gohman475871a2008-07-27 21:46:04 +00007948std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007949FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007950 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007951
Owen Andersone50ed302009-08-10 22:56:29 +00007952 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007953
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007954 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007955 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7956 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007957 }
7958
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7960 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007961 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007962
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007963 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007965 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007966 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007967 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007968 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007969 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007970 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007971
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007972 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7973 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007974 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007975 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007976 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007977 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007978
Evan Cheng0db9fe62006-04-25 20:13:52 +00007979 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007980 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7981 Opc = X86ISD::WIN_FTOL;
7982 else
7983 switch (DstTy.getSimpleVT().SimpleTy) {
7984 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7985 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7986 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7987 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7988 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007989
Dan Gohman475871a2008-07-27 21:46:04 +00007990 SDValue Chain = DAG.getEntryNode();
7991 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007992 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007993 // FIXME This causes a redundant load/store if the SSE-class value is already
7994 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007995 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007997 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007998 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007999 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008000 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008001 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008002 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008003 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008004
Chris Lattner492a43e2010-09-22 01:28:21 +00008005 MachineMemOperand *MMO =
8006 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8007 MachineMemOperand::MOLoad, MemSize, MemSize);
8008 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8009 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008010 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008011 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008012 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8013 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008014
Chris Lattner07290932010-09-22 01:05:16 +00008015 MachineMemOperand *MMO =
8016 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8017 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008018
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008019 if (Opc != X86ISD::WIN_FTOL) {
8020 // Build the FP_TO_INT*_IN_MEM
8021 SDValue Ops[] = { Chain, Value, StackSlot };
8022 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8023 Ops, 3, DstTy, MMO);
8024 return std::make_pair(FIST, StackSlot);
8025 } else {
8026 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8027 DAG.getVTList(MVT::Other, MVT::Glue),
8028 Chain, Value);
8029 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8030 MVT::i32, ftol.getValue(1));
8031 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8032 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008033 SDValue Ops[] = { eax, edx };
8034 SDValue pair = IsReplace
8035 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8036 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008037 return std::make_pair(pair, SDValue());
8038 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008039}
8040
Dan Gohmand858e902010-04-17 15:26:15 +00008041SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8042 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008043 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008044 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008045
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008046 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8047 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008048 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008049 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8050 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008051
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008052 if (StackSlot.getNode())
8053 // Load the result.
8054 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8055 FIST, StackSlot, MachinePointerInfo(),
8056 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008057
8058 // The node is the result.
8059 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008060}
8061
Dan Gohmand858e902010-04-17 15:26:15 +00008062SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8063 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008064 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8065 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008066 SDValue FIST = Vals.first, StackSlot = Vals.second;
8067 assert(FIST.getNode() && "Unexpected failure");
8068
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008069 if (StackSlot.getNode())
8070 // Load the result.
8071 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8072 FIST, StackSlot, MachinePointerInfo(),
8073 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008074
8075 // The node is the result.
8076 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008077}
8078
Dan Gohmand858e902010-04-17 15:26:15 +00008079SDValue X86TargetLowering::LowerFABS(SDValue Op,
8080 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008081 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008082 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008083 EVT VT = Op.getValueType();
8084 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008085 if (VT.isVector())
8086 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008087 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008088 if (EltVT == MVT::f64) {
Chad Rosiera20e1e72012-08-01 18:39:17 +00008089 C = ConstantVector::getSplat(2,
Chris Lattner4ca829e2012-01-25 06:02:56 +00008090 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008091 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008092 C = ConstantVector::getSplat(4,
8093 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008094 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008095 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008096 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008097 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008098 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008099 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008100}
8101
Dan Gohmand858e902010-04-17 15:26:15 +00008102SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008103 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008104 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008105 EVT VT = Op.getValueType();
8106 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008107 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8108 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008109 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008110 NumElts = VT.getVectorNumElements();
8111 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008112 Constant *C;
8113 if (EltVT == MVT::f64)
8114 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8115 else
8116 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8117 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008118 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008119 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008120 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008121 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008122 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008123 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008124 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008125 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008126 DAG.getNode(ISD::BITCAST, dl, XORVT,
8127 Op.getOperand(0)),
8128 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008129 }
Craig Topper69947b92012-04-23 06:57:04 +00008130
8131 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008132}
8133
Dan Gohmand858e902010-04-17 15:26:15 +00008134SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008135 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008136 SDValue Op0 = Op.getOperand(0);
8137 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008138 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008139 EVT VT = Op.getValueType();
8140 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008141
8142 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008143 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008144 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008145 SrcVT = VT;
8146 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008147 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008148 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008149 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008150 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008151 }
8152
8153 // At this point the operands and the result should have the same
8154 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008155
Evan Cheng68c47cb2007-01-05 07:55:56 +00008156 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008157 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008159 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8160 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008161 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8163 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008166 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008167 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008168 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008169 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008170 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008171 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008172 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008173
8174 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008175 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008176 // Op0 is MVT::f32, Op1 is MVT::f64.
8177 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8178 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8179 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008180 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008181 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008182 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008183 }
8184
Evan Cheng73d6cf12007-01-05 21:37:56 +00008185 // Clear first operand sign bit.
8186 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008187 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008188 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8189 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008190 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8192 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8193 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008195 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008196 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008197 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008198 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008199 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008200 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008201 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008202
8203 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008204 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008205}
8206
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008207SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8208 SDValue N0 = Op.getOperand(0);
8209 DebugLoc dl = Op.getDebugLoc();
8210 EVT VT = Op.getValueType();
8211
8212 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8213 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8214 DAG.getConstant(1, VT));
8215 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8216}
8217
Dan Gohman076aee32009-03-04 19:44:21 +00008218/// Emit nodes that will be selected as "test Op0,Op0", or something
8219/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008220SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008221 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008222 DebugLoc dl = Op.getDebugLoc();
8223
Dan Gohman31125812009-03-07 01:58:32 +00008224 // CF and OF aren't always set the way we want. Determine which
8225 // of these we need.
8226 bool NeedCF = false;
8227 bool NeedOF = false;
8228 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008229 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008230 case X86::COND_A: case X86::COND_AE:
8231 case X86::COND_B: case X86::COND_BE:
8232 NeedCF = true;
8233 break;
8234 case X86::COND_G: case X86::COND_GE:
8235 case X86::COND_L: case X86::COND_LE:
8236 case X86::COND_O: case X86::COND_NO:
8237 NeedOF = true;
8238 break;
Dan Gohman31125812009-03-07 01:58:32 +00008239 }
8240
Dan Gohman076aee32009-03-04 19:44:21 +00008241 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008242 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8243 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008244 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8245 // Emit a CMP with 0, which is the TEST pattern.
8246 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8247 DAG.getConstant(0, Op.getValueType()));
8248
8249 unsigned Opcode = 0;
8250 unsigned NumOperands = 0;
8251 switch (Op.getNode()->getOpcode()) {
8252 case ISD::ADD:
8253 // Due to an isel shortcoming, be conservative if this add is likely to be
8254 // selected as part of a load-modify-store instruction. When the root node
8255 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8256 // uses of other nodes in the match, such as the ADD in this case. This
8257 // leads to the ADD being left around and reselected, with the result being
8258 // two adds in the output. Alas, even if none our users are stores, that
8259 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8260 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8261 // climbing the DAG back to the root, and it doesn't seem to be worth the
8262 // effort.
8263 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008264 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8265 if (UI->getOpcode() != ISD::CopyToReg &&
8266 UI->getOpcode() != ISD::SETCC &&
8267 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008268 goto default_case;
8269
8270 if (ConstantSDNode *C =
8271 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8272 // An add of one will be selected as an INC.
8273 if (C->getAPIntValue() == 1) {
8274 Opcode = X86ISD::INC;
8275 NumOperands = 1;
8276 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008277 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008278
8279 // An add of negative one (subtract of one) will be selected as a DEC.
8280 if (C->getAPIntValue().isAllOnesValue()) {
8281 Opcode = X86ISD::DEC;
8282 NumOperands = 1;
8283 break;
8284 }
Dan Gohman076aee32009-03-04 19:44:21 +00008285 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008286
8287 // Otherwise use a regular EFLAGS-setting add.
8288 Opcode = X86ISD::ADD;
8289 NumOperands = 2;
8290 break;
8291 case ISD::AND: {
8292 // If the primary and result isn't used, don't bother using X86ISD::AND,
8293 // because a TEST instruction will be better.
8294 bool NonFlagUse = false;
8295 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8296 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8297 SDNode *User = *UI;
8298 unsigned UOpNo = UI.getOperandNo();
8299 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8300 // Look pass truncate.
8301 UOpNo = User->use_begin().getOperandNo();
8302 User = *User->use_begin();
8303 }
8304
8305 if (User->getOpcode() != ISD::BRCOND &&
8306 User->getOpcode() != ISD::SETCC &&
8307 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8308 NonFlagUse = true;
8309 break;
8310 }
Dan Gohman076aee32009-03-04 19:44:21 +00008311 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008312
8313 if (!NonFlagUse)
8314 break;
8315 }
8316 // FALL THROUGH
8317 case ISD::SUB:
8318 case ISD::OR:
8319 case ISD::XOR:
8320 // Due to the ISEL shortcoming noted above, be conservative if this op is
8321 // likely to be selected as part of a load-modify-store instruction.
8322 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8323 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8324 if (UI->getOpcode() == ISD::STORE)
8325 goto default_case;
8326
8327 // Otherwise use a regular EFLAGS-setting instruction.
8328 switch (Op.getNode()->getOpcode()) {
8329 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008330 case ISD::SUB:
Manman Ren39ad5682012-08-08 00:51:41 +00008331 Opcode = X86ISD::SUB;
Manman Ren87253c22012-06-07 00:42:47 +00008332 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008333 case ISD::OR: Opcode = X86ISD::OR; break;
8334 case ISD::XOR: Opcode = X86ISD::XOR; break;
8335 case ISD::AND: Opcode = X86ISD::AND; break;
8336 }
8337
8338 NumOperands = 2;
8339 break;
8340 case X86ISD::ADD:
8341 case X86ISD::SUB:
8342 case X86ISD::INC:
8343 case X86ISD::DEC:
8344 case X86ISD::OR:
8345 case X86ISD::XOR:
8346 case X86ISD::AND:
8347 return SDValue(Op.getNode(), 1);
8348 default:
8349 default_case:
8350 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008351 }
8352
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008353 if (Opcode == 0)
8354 // Emit a CMP with 0, which is the TEST pattern.
8355 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8356 DAG.getConstant(0, Op.getValueType()));
8357
Manman Ren87253c22012-06-07 00:42:47 +00008358 if (Opcode == X86ISD::CMP) {
8359 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8360 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008361 // We can't replace usage of SUB with CMP.
8362 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008363 return SDValue(New.getNode(), 0);
8364 }
8365
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008366 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8367 SmallVector<SDValue, 4> Ops;
8368 for (unsigned i = 0; i != NumOperands; ++i)
8369 Ops.push_back(Op.getOperand(i));
8370
8371 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8372 DAG.ReplaceAllUsesWith(Op, New);
8373 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008374}
8375
8376/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8377/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008378SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008379 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008380 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8381 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008382 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008383
8384 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008385 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8386 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8387 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8388 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8389 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8390 Op0, Op1);
8391 return SDValue(Sub.getNode(), 1);
8392 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008393 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008394}
8395
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008396/// Convert a comparison if required by the subtarget.
8397SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8398 SelectionDAG &DAG) const {
8399 // If the subtarget does not support the FUCOMI instruction, floating-point
8400 // comparisons have to be converted.
8401 if (Subtarget->hasCMov() ||
8402 Cmp.getOpcode() != X86ISD::CMP ||
8403 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8404 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8405 return Cmp;
8406
8407 // The instruction selector will select an FUCOM instruction instead of
8408 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8409 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8410 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8411 DebugLoc dl = Cmp.getDebugLoc();
8412 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8413 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8414 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8415 DAG.getConstant(8, MVT::i8));
8416 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8417 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8418}
8419
Evan Chengd40d03e2010-01-06 19:38:29 +00008420/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8421/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008422SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8423 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008424 SDValue Op0 = And.getOperand(0);
8425 SDValue Op1 = And.getOperand(1);
8426 if (Op0.getOpcode() == ISD::TRUNCATE)
8427 Op0 = Op0.getOperand(0);
8428 if (Op1.getOpcode() == ISD::TRUNCATE)
8429 Op1 = Op1.getOperand(0);
8430
Evan Chengd40d03e2010-01-06 19:38:29 +00008431 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008432 if (Op1.getOpcode() == ISD::SHL)
8433 std::swap(Op0, Op1);
8434 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008435 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8436 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008437 // If we looked past a truncate, check that it's only truncating away
8438 // known zeros.
8439 unsigned BitWidth = Op0.getValueSizeInBits();
8440 unsigned AndBitWidth = And.getValueSizeInBits();
8441 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008442 APInt Zeros, Ones;
8443 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008444 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8445 return SDValue();
8446 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008447 LHS = Op1;
8448 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008449 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008450 } else if (Op1.getOpcode() == ISD::Constant) {
8451 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008452 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008453 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008454
8455 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008456 LHS = AndLHS.getOperand(0);
8457 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008458 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008459
8460 // Use BT if the immediate can't be encoded in a TEST instruction.
8461 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8462 LHS = AndLHS;
8463 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8464 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008465 }
Evan Cheng0488db92007-09-25 01:57:46 +00008466
Evan Chengd40d03e2010-01-06 19:38:29 +00008467 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008468 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008469 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008470 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008471 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008472 // Also promote i16 to i32 for performance / code size reason.
8473 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008474 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008476
Evan Chengd40d03e2010-01-06 19:38:29 +00008477 // If the operand types disagree, extend the shift amount to match. Since
8478 // BT ignores high bits (like shifts) we can use anyextend.
8479 if (LHS.getValueType() != RHS.getValueType())
8480 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008481
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8483 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8484 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8485 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008486 }
8487
Evan Cheng54de3ea2010-01-05 06:52:31 +00008488 return SDValue();
8489}
8490
Dan Gohmand858e902010-04-17 15:26:15 +00008491SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008492
8493 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8494
Evan Cheng54de3ea2010-01-05 06:52:31 +00008495 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8496 SDValue Op0 = Op.getOperand(0);
8497 SDValue Op1 = Op.getOperand(1);
8498 DebugLoc dl = Op.getDebugLoc();
8499 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8500
8501 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008502 // Lower (X & (1 << N)) == 0 to BT(X, N).
8503 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8504 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008505 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008506 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008507 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008508 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8509 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8510 if (NewSetCC.getNode())
8511 return NewSetCC;
8512 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008513
Chris Lattner481eebc2010-12-19 21:23:48 +00008514 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8515 // these.
8516 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008517 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008518 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8519 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008520
Chris Lattner481eebc2010-12-19 21:23:48 +00008521 // If the input is a setcc, then reuse the input setcc or use a new one with
8522 // the inverted condition.
8523 if (Op0.getOpcode() == X86ISD::SETCC) {
8524 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8525 bool Invert = (CC == ISD::SETNE) ^
8526 cast<ConstantSDNode>(Op1)->isNullValue();
8527 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008528
Evan Cheng2c755ba2010-02-27 07:36:59 +00008529 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008530 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8531 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8532 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008533 }
8534
Evan Chenge5b51ac2010-04-17 06:13:15 +00008535 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008536 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008537 if (X86CC == X86::COND_INVALID)
8538 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008539
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008540 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008541 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008542 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008543 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008544}
8545
Craig Topper89af15e2011-09-18 08:03:58 +00008546// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008547// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008548static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008549 EVT VT = Op.getValueType();
8550
Craig Topper7a9a28b2012-08-12 02:23:29 +00008551 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008552 "Unsupported value type for operation");
8553
Craig Topper66ddd152012-04-27 22:54:43 +00008554 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008555 DebugLoc dl = Op.getDebugLoc();
8556 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557
8558 // Extract the LHS vectors
8559 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008560 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8561 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008562
8563 // Extract the RHS vectors
8564 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008565 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8566 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008567
8568 // Issue the operation on the smaller types and concatenate the result back
8569 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8570 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8571 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8572 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8573 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8574}
8575
8576
Dan Gohmand858e902010-04-17 15:26:15 +00008577SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008578 SDValue Cond;
8579 SDValue Op0 = Op.getOperand(0);
8580 SDValue Op1 = Op.getOperand(1);
8581 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008582 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008583 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8584 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008585 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008586
8587 if (isFP) {
8588 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008589 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008590 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008591
Nate Begeman30a0de92008-07-17 16:51:19 +00008592 bool Swap = false;
8593
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008594 // SSE Condition code mapping:
8595 // 0 - EQ
8596 // 1 - LT
8597 // 2 - LE
8598 // 3 - UNORD
8599 // 4 - NEQ
8600 // 5 - NLT
8601 // 6 - NLE
8602 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008603 switch (SetCCOpcode) {
8604 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008605 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008606 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008607 case ISD::SETOGT:
8608 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008609 case ISD::SETLT:
8610 case ISD::SETOLT: SSECC = 1; break;
8611 case ISD::SETOGE:
8612 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 case ISD::SETLE:
8614 case ISD::SETOLE: SSECC = 2; break;
8615 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008616 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008617 case ISD::SETNE: SSECC = 4; break;
8618 case ISD::SETULE: Swap = true;
8619 case ISD::SETUGE: SSECC = 5; break;
8620 case ISD::SETULT: Swap = true;
8621 case ISD::SETUGT: SSECC = 6; break;
8622 case ISD::SETO: SSECC = 7; break;
8623 }
8624 if (Swap)
8625 std::swap(Op0, Op1);
8626
Nate Begemanfb8ead02008-07-25 19:05:58 +00008627 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008628 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008629 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008630 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008631 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8632 DAG.getConstant(3, MVT::i8));
8633 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8634 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008635 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008636 }
8637 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008638 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008639 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8640 DAG.getConstant(7, MVT::i8));
8641 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8642 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008643 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008644 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008645 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008646 }
8647 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008648 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8649 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008651
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008652 // Break 256-bit integer vector compare into smaller ones.
Craig Topper7a9a28b2012-08-12 02:23:29 +00008653 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008654 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008655
Nate Begeman30a0de92008-07-17 16:51:19 +00008656 // We are handling one of the integer comparisons here. Since SSE only has
8657 // GT and EQ comparisons for integer, swapping operands and multiple
8658 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008659 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008660 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008661
Nate Begeman30a0de92008-07-17 16:51:19 +00008662 switch (SetCCOpcode) {
8663 default: break;
8664 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008665 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008667 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008668 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008669 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008670 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008671 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008672 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008673 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008674 }
8675 if (Swap)
8676 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008677
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008678 // Check that the operation in question is available (most are plain SSE2,
8679 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008680 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008681 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008682 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008683 return SDValue();
8684
Nate Begeman30a0de92008-07-17 16:51:19 +00008685 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8686 // bits of the inputs before performing those operations.
8687 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008688 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008689 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8690 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008691 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008692 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8693 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008694 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8695 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008697
Dale Johannesenace16102009-02-03 19:33:06 +00008698 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008699
8700 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008701 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008702 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008703
Nate Begeman30a0de92008-07-17 16:51:19 +00008704 return Result;
8705}
Evan Cheng0488db92007-09-25 01:57:46 +00008706
Evan Cheng370e5342008-12-03 08:38:43 +00008707// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008708static bool isX86LogicalCmp(SDValue Op) {
8709 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008710 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8711 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008712 return true;
8713 if (Op.getResNo() == 1 &&
8714 (Opc == X86ISD::ADD ||
8715 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008716 Opc == X86ISD::ADC ||
8717 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008718 Opc == X86ISD::SMUL ||
8719 Opc == X86ISD::UMUL ||
8720 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008721 Opc == X86ISD::DEC ||
8722 Opc == X86ISD::OR ||
8723 Opc == X86ISD::XOR ||
8724 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008725 return true;
8726
Chris Lattner9637d5b2010-12-05 07:49:54 +00008727 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8728 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008729
Dan Gohman076aee32009-03-04 19:44:21 +00008730 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008731}
8732
Chris Lattnera2b56002010-12-05 01:23:24 +00008733static bool isZero(SDValue V) {
8734 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8735 return C && C->isNullValue();
8736}
8737
Chris Lattner96908b12010-12-05 02:00:51 +00008738static bool isAllOnes(SDValue V) {
8739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8740 return C && C->isAllOnesValue();
8741}
8742
Evan Chengb64dd5f2012-08-07 22:21:00 +00008743static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8744 if (V.getOpcode() != ISD::TRUNCATE)
8745 return false;
8746
8747 SDValue VOp0 = V.getOperand(0);
8748 unsigned InBits = VOp0.getValueSizeInBits();
8749 unsigned Bits = V.getValueSizeInBits();
8750 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8751}
8752
Dan Gohmand858e902010-04-17 15:26:15 +00008753SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008754 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008755 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008756 SDValue Op1 = Op.getOperand(1);
8757 SDValue Op2 = Op.getOperand(2);
8758 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008759 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008760
Dan Gohman1a492952009-10-20 16:22:37 +00008761 if (Cond.getOpcode() == ISD::SETCC) {
8762 SDValue NewCond = LowerSETCC(Cond, DAG);
8763 if (NewCond.getNode())
8764 Cond = NewCond;
8765 }
Evan Cheng734503b2006-09-11 02:19:56 +00008766
Chris Lattnera2b56002010-12-05 01:23:24 +00008767 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008768 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008769 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008770 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008771 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008772 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8773 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008774 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008775
Chris Lattnera2b56002010-12-05 01:23:24 +00008776 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008777
8778 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008779 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8780 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008781
8782 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008783 // Apply further optimizations for special cases
8784 // (select (x != 0), -1, 0) -> neg & sbb
8785 // (select (x == 0), 0, -1) -> neg & sbb
8786 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00008787 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00008788 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8789 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00008790 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8791 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00008792 CmpOp0);
8793 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8794 DAG.getConstant(X86::COND_B, MVT::i8),
8795 SDValue(Neg.getNode(), 1));
8796 return Res;
8797 }
8798
Chris Lattnera2b56002010-12-05 01:23:24 +00008799 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8800 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008801 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008802
Chris Lattner96908b12010-12-05 02:00:51 +00008803 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008804 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8805 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008806
Chris Lattner96908b12010-12-05 02:00:51 +00008807 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8808 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008809
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008810 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008811 if (N2C == 0 || !N2C->isNullValue())
8812 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8813 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008814 }
8815 }
8816
Chris Lattnera2b56002010-12-05 01:23:24 +00008817 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008818 if (Cond.getOpcode() == ISD::AND &&
8819 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8820 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008821 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008822 Cond = Cond.getOperand(0);
8823 }
8824
Evan Cheng3f41d662007-10-08 22:16:29 +00008825 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8826 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008827 unsigned CondOpcode = Cond.getOpcode();
8828 if (CondOpcode == X86ISD::SETCC ||
8829 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008830 CC = Cond.getOperand(0);
8831
Dan Gohman475871a2008-07-27 21:46:04 +00008832 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008833 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008834 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008835
Evan Cheng3f41d662007-10-08 22:16:29 +00008836 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008837 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008838 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008839 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008840
Chris Lattnerd1980a52009-03-12 06:52:53 +00008841 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8842 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008843 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008844 addTest = false;
8845 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008846 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8847 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8848 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8849 Cond.getOperand(0).getValueType() != MVT::i8)) {
8850 SDValue LHS = Cond.getOperand(0);
8851 SDValue RHS = Cond.getOperand(1);
8852 unsigned X86Opcode;
8853 unsigned X86Cond;
8854 SDVTList VTs;
8855 switch (CondOpcode) {
8856 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8857 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8858 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8859 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8860 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8861 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8862 default: llvm_unreachable("unexpected overflowing operator");
8863 }
8864 if (CondOpcode == ISD::UMULO)
8865 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8866 MVT::i32);
8867 else
8868 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8869
8870 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8871
8872 if (CondOpcode == ISD::UMULO)
8873 Cond = X86Op.getValue(2);
8874 else
8875 Cond = X86Op.getValue(1);
8876
8877 CC = DAG.getConstant(X86Cond, MVT::i8);
8878 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008879 }
8880
8881 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00008882 // Look pass the truncate if the high bits are known zero.
8883 if (isTruncWithZeroHighBitsInput(Cond, DAG))
8884 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00008885
8886 // We know the result of AND is compared against zero. Try to match
8887 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008888 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008889 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008890 if (NewSetCC.getNode()) {
8891 CC = NewSetCC.getOperand(0);
8892 Cond = NewSetCC.getOperand(1);
8893 addTest = false;
8894 }
8895 }
8896 }
8897
8898 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008900 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008901 }
8902
Benjamin Kramere915ff32010-12-22 23:09:28 +00008903 // a < b ? -1 : 0 -> RES = ~setcc_carry
8904 // a < b ? 0 : -1 -> RES = setcc_carry
8905 // a >= b ? -1 : 0 -> RES = setcc_carry
8906 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00008907 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008908 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008909 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8910
8911 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8912 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8913 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8914 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8915 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8916 return DAG.getNOT(DL, Res, Res.getValueType());
8917 return Res;
8918 }
8919 }
8920
Evan Cheng0488db92007-09-25 01:57:46 +00008921 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8922 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008923 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008924 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008925 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008926}
8927
Evan Cheng370e5342008-12-03 08:38:43 +00008928// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8929// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8930// from the AND / OR.
8931static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8932 Opc = Op.getOpcode();
8933 if (Opc != ISD::OR && Opc != ISD::AND)
8934 return false;
8935 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8936 Op.getOperand(0).hasOneUse() &&
8937 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8938 Op.getOperand(1).hasOneUse());
8939}
8940
Evan Cheng961d6d42009-02-02 08:19:07 +00008941// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8942// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008943static bool isXor1OfSetCC(SDValue Op) {
8944 if (Op.getOpcode() != ISD::XOR)
8945 return false;
8946 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8947 if (N1C && N1C->getAPIntValue() == 1) {
8948 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8949 Op.getOperand(0).hasOneUse();
8950 }
8951 return false;
8952}
8953
Dan Gohmand858e902010-04-17 15:26:15 +00008954SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008955 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008956 SDValue Chain = Op.getOperand(0);
8957 SDValue Cond = Op.getOperand(1);
8958 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008959 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008960 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008961 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008962
Dan Gohman1a492952009-10-20 16:22:37 +00008963 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008964 // Check for setcc([su]{add,sub,mul}o == 0).
8965 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8966 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8967 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8968 Cond.getOperand(0).getResNo() == 1 &&
8969 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8970 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8971 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8972 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8973 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8974 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8975 Inverted = true;
8976 Cond = Cond.getOperand(0);
8977 } else {
8978 SDValue NewCond = LowerSETCC(Cond, DAG);
8979 if (NewCond.getNode())
8980 Cond = NewCond;
8981 }
Dan Gohman1a492952009-10-20 16:22:37 +00008982 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008983#if 0
8984 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008985 else if (Cond.getOpcode() == X86ISD::ADD ||
8986 Cond.getOpcode() == X86ISD::SUB ||
8987 Cond.getOpcode() == X86ISD::SMUL ||
8988 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008989 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008990#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008991
Evan Chengad9c0a32009-12-15 00:53:42 +00008992 // Look pass (and (setcc_carry (cmp ...)), 1).
8993 if (Cond.getOpcode() == ISD::AND &&
8994 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8995 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008996 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008997 Cond = Cond.getOperand(0);
8998 }
8999
Evan Cheng3f41d662007-10-08 22:16:29 +00009000 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9001 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009002 unsigned CondOpcode = Cond.getOpcode();
9003 if (CondOpcode == X86ISD::SETCC ||
9004 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009005 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009006
Dan Gohman475871a2008-07-27 21:46:04 +00009007 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009008 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009009 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009010 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009011 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009012 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009013 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009014 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009015 default: break;
9016 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009017 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009018 // These can only come from an arithmetic instruction with overflow,
9019 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009020 Cond = Cond.getNode()->getOperand(1);
9021 addTest = false;
9022 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009023 }
Evan Cheng0488db92007-09-25 01:57:46 +00009024 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009025 }
9026 CondOpcode = Cond.getOpcode();
9027 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9028 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9029 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9030 Cond.getOperand(0).getValueType() != MVT::i8)) {
9031 SDValue LHS = Cond.getOperand(0);
9032 SDValue RHS = Cond.getOperand(1);
9033 unsigned X86Opcode;
9034 unsigned X86Cond;
9035 SDVTList VTs;
9036 switch (CondOpcode) {
9037 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9038 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9039 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9040 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9041 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9042 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9043 default: llvm_unreachable("unexpected overflowing operator");
9044 }
9045 if (Inverted)
9046 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9047 if (CondOpcode == ISD::UMULO)
9048 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9049 MVT::i32);
9050 else
9051 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9052
9053 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9054
9055 if (CondOpcode == ISD::UMULO)
9056 Cond = X86Op.getValue(2);
9057 else
9058 Cond = X86Op.getValue(1);
9059
9060 CC = DAG.getConstant(X86Cond, MVT::i8);
9061 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009062 } else {
9063 unsigned CondOpc;
9064 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9065 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009066 if (CondOpc == ISD::OR) {
9067 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9068 // two branches instead of an explicit OR instruction with a
9069 // separate test.
9070 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009071 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009072 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009073 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009074 Chain, Dest, CC, Cmp);
9075 CC = Cond.getOperand(1).getOperand(0);
9076 Cond = Cmp;
9077 addTest = false;
9078 }
9079 } else { // ISD::AND
9080 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9081 // two branches instead of an explicit AND instruction with a
9082 // separate test. However, we only do this if this block doesn't
9083 // have a fall-through edge, because this requires an explicit
9084 // jmp when the condition is false.
9085 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009086 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009087 Op.getNode()->hasOneUse()) {
9088 X86::CondCode CCode =
9089 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9090 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009092 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009093 // Look for an unconditional branch following this conditional branch.
9094 // We need this because we need to reverse the successors in order
9095 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009096 if (User->getOpcode() == ISD::BR) {
9097 SDValue FalseBB = User->getOperand(1);
9098 SDNode *NewBR =
9099 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009100 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009101 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009102 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009103
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009105 Chain, Dest, CC, Cmp);
9106 X86::CondCode CCode =
9107 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9108 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009109 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009110 Cond = Cmp;
9111 addTest = false;
9112 }
9113 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009114 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009115 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9116 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9117 // It should be transformed during dag combiner except when the condition
9118 // is set by a arithmetics with overflow node.
9119 X86::CondCode CCode =
9120 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9121 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009122 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009123 Cond = Cond.getOperand(0).getOperand(1);
9124 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009125 } else if (Cond.getOpcode() == ISD::SETCC &&
9126 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9127 // For FCMP_OEQ, we can emit
9128 // two branches instead of an explicit AND instruction with a
9129 // separate test. However, we only do this if this block doesn't
9130 // have a fall-through edge, because this requires an explicit
9131 // jmp when the condition is false.
9132 if (Op.getNode()->hasOneUse()) {
9133 SDNode *User = *Op.getNode()->use_begin();
9134 // Look for an unconditional branch following this conditional branch.
9135 // We need this because we need to reverse the successors in order
9136 // to implement FCMP_OEQ.
9137 if (User->getOpcode() == ISD::BR) {
9138 SDValue FalseBB = User->getOperand(1);
9139 SDNode *NewBR =
9140 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9141 assert(NewBR == User);
9142 (void)NewBR;
9143 Dest = FalseBB;
9144
9145 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9146 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009147 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009148 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9149 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9150 Chain, Dest, CC, Cmp);
9151 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9152 Cond = Cmp;
9153 addTest = false;
9154 }
9155 }
9156 } else if (Cond.getOpcode() == ISD::SETCC &&
9157 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9158 // For FCMP_UNE, we can emit
9159 // two branches instead of an explicit AND instruction with a
9160 // separate test. However, we only do this if this block doesn't
9161 // have a fall-through edge, because this requires an explicit
9162 // jmp when the condition is false.
9163 if (Op.getNode()->hasOneUse()) {
9164 SDNode *User = *Op.getNode()->use_begin();
9165 // Look for an unconditional branch following this conditional branch.
9166 // We need this because we need to reverse the successors in order
9167 // to implement FCMP_UNE.
9168 if (User->getOpcode() == ISD::BR) {
9169 SDValue FalseBB = User->getOperand(1);
9170 SDNode *NewBR =
9171 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9172 assert(NewBR == User);
9173 (void)NewBR;
9174
9175 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9176 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009177 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009178 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9179 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9180 Chain, Dest, CC, Cmp);
9181 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9182 Cond = Cmp;
9183 addTest = false;
9184 Dest = FalseBB;
9185 }
9186 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009187 }
Evan Cheng0488db92007-09-25 01:57:46 +00009188 }
9189
9190 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009191 // Look pass the truncate if the high bits are known zero.
9192 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9193 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009194
9195 // We know the result of AND is compared against zero. Try to match
9196 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009197 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009198 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9199 if (NewSetCC.getNode()) {
9200 CC = NewSetCC.getOperand(0);
9201 Cond = NewSetCC.getOperand(1);
9202 addTest = false;
9203 }
9204 }
9205 }
9206
9207 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009208 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009209 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009210 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009211 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009212 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009213 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009214}
9215
Anton Korobeynikove060b532007-04-17 19:34:00 +00009216
9217// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9218// Calls to _alloca is needed to probe the stack when allocating more than 4k
9219// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9220// that the guard pages used by the OS virtual memory manager are allocated in
9221// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009222SDValue
9223X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009224 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009225 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009226 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009227 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009228 "are being used");
9229 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009230 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009231
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009232 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009233 SDValue Chain = Op.getOperand(0);
9234 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009235 // FIXME: Ensure alignment here
9236
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009237 bool Is64Bit = Subtarget->is64Bit();
9238 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009239
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009240 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009241 MachineFunction &MF = DAG.getMachineFunction();
9242 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009243
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009244 if (Is64Bit) {
9245 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009246 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009247 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009248
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009249 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009250 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009251 if (I->hasNestAttr())
9252 report_fatal_error("Cannot use segmented stacks with functions that "
9253 "have nested arguments.");
9254 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009255
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009256 const TargetRegisterClass *AddrRegClass =
9257 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9258 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9259 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9260 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9261 DAG.getRegister(Vreg, SPTy));
9262 SDValue Ops1[2] = { Value, Chain };
9263 return DAG.getMergeValues(Ops1, 2, dl);
9264 } else {
9265 SDValue Flag;
9266 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009267
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009268 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9269 Flag = Chain.getValue(1);
9270 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009271
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009272 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9273 Flag = Chain.getValue(1);
9274
9275 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9276
9277 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9278 return DAG.getMergeValues(Ops1, 2, dl);
9279 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009280}
9281
Dan Gohmand858e902010-04-17 15:26:15 +00009282SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009283 MachineFunction &MF = DAG.getMachineFunction();
9284 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9285
Dan Gohman69de1932008-02-06 22:27:42 +00009286 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009287 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009288
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009289 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009290 // vastart just stores the address of the VarArgsFrameIndex slot into the
9291 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009292 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9293 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009294 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9295 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009296 }
9297
9298 // __va_list_tag:
9299 // gp_offset (0 - 6 * 8)
9300 // fp_offset (48 - 48 + 8 * 16)
9301 // overflow_arg_area (point to parameters coming in memory).
9302 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009303 SmallVector<SDValue, 8> MemOps;
9304 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009305 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009306 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009307 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9308 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009309 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009310 MemOps.push_back(Store);
9311
9312 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009313 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009314 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009316 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9317 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009318 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009319 MemOps.push_back(Store);
9320
9321 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009322 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009323 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009324 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9325 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009326 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9327 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009328 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009329 MemOps.push_back(Store);
9330
9331 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009332 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009333 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009334 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9335 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009336 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9337 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009338 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009339 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009340 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009341}
9342
Dan Gohmand858e902010-04-17 15:26:15 +00009343SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009344 assert(Subtarget->is64Bit() &&
9345 "LowerVAARG only handles 64-bit va_arg!");
9346 assert((Subtarget->isTargetLinux() ||
9347 Subtarget->isTargetDarwin()) &&
9348 "Unhandled target in LowerVAARG");
9349 assert(Op.getNode()->getNumOperands() == 4);
9350 SDValue Chain = Op.getOperand(0);
9351 SDValue SrcPtr = Op.getOperand(1);
9352 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9353 unsigned Align = Op.getConstantOperandVal(3);
9354 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009355
Dan Gohman320afb82010-10-12 18:00:49 +00009356 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009357 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009358 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9359 uint8_t ArgMode;
9360
9361 // Decide which area this value should be read from.
9362 // TODO: Implement the AMD64 ABI in its entirety. This simple
9363 // selection mechanism works only for the basic types.
9364 if (ArgVT == MVT::f80) {
9365 llvm_unreachable("va_arg for f80 not yet implemented");
9366 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9367 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9368 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9369 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9370 } else {
9371 llvm_unreachable("Unhandled argument type in LowerVAARG");
9372 }
9373
9374 if (ArgMode == 2) {
9375 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009376 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009377 !(DAG.getMachineFunction()
9378 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009379 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009380 }
9381
9382 // Insert VAARG_64 node into the DAG
9383 // VAARG_64 returns two values: Variable Argument Address, Chain
9384 SmallVector<SDValue, 11> InstOps;
9385 InstOps.push_back(Chain);
9386 InstOps.push_back(SrcPtr);
9387 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9388 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9389 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9390 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9391 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9392 VTs, &InstOps[0], InstOps.size(),
9393 MVT::i64,
9394 MachinePointerInfo(SV),
9395 /*Align=*/0,
9396 /*Volatile=*/false,
9397 /*ReadMem=*/true,
9398 /*WriteMem=*/true);
9399 Chain = VAARG.getValue(1);
9400
9401 // Load the next argument and return it
9402 return DAG.getLoad(ArgVT, dl,
9403 Chain,
9404 VAARG,
9405 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009406 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009407}
9408
Dan Gohmand858e902010-04-17 15:26:15 +00009409SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009410 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009411 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009412 SDValue Chain = Op.getOperand(0);
9413 SDValue DstPtr = Op.getOperand(1);
9414 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009415 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9416 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009417 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009418
Chris Lattnere72f2022010-09-21 05:40:29 +00009419 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009420 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009421 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009422 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009423}
9424
Craig Topper80e46362012-01-23 06:16:53 +00009425// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9426// may or may not be a constant. Takes immediate version of shift as input.
9427static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9428 SDValue SrcOp, SDValue ShAmt,
9429 SelectionDAG &DAG) {
9430 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9431
9432 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009433 // Constant may be a TargetConstant. Use a regular constant.
9434 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009435 switch (Opc) {
9436 default: llvm_unreachable("Unknown target vector shift node");
9437 case X86ISD::VSHLI:
9438 case X86ISD::VSRLI:
9439 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009440 return DAG.getNode(Opc, dl, VT, SrcOp,
9441 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009442 }
9443 }
9444
9445 // Change opcode to non-immediate version
9446 switch (Opc) {
9447 default: llvm_unreachable("Unknown target vector shift node");
9448 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9449 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9450 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9451 }
9452
9453 // Need to build a vector containing shift amount
9454 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9455 SDValue ShOps[4];
9456 ShOps[0] = ShAmt;
9457 ShOps[1] = DAG.getConstant(0, MVT::i32);
9458 ShOps[2] = DAG.getUNDEF(MVT::i32);
9459 ShOps[3] = DAG.getUNDEF(MVT::i32);
9460 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009461
9462 // The return type has to be a 128-bit type with the same element
9463 // type as the input type.
9464 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9465 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9466
9467 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009468 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9469}
9470
Dan Gohman475871a2008-07-27 21:46:04 +00009471SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009472X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009473 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009474 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009475 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009476 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009477 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009478 case Intrinsic::x86_sse_comieq_ss:
9479 case Intrinsic::x86_sse_comilt_ss:
9480 case Intrinsic::x86_sse_comile_ss:
9481 case Intrinsic::x86_sse_comigt_ss:
9482 case Intrinsic::x86_sse_comige_ss:
9483 case Intrinsic::x86_sse_comineq_ss:
9484 case Intrinsic::x86_sse_ucomieq_ss:
9485 case Intrinsic::x86_sse_ucomilt_ss:
9486 case Intrinsic::x86_sse_ucomile_ss:
9487 case Intrinsic::x86_sse_ucomigt_ss:
9488 case Intrinsic::x86_sse_ucomige_ss:
9489 case Intrinsic::x86_sse_ucomineq_ss:
9490 case Intrinsic::x86_sse2_comieq_sd:
9491 case Intrinsic::x86_sse2_comilt_sd:
9492 case Intrinsic::x86_sse2_comile_sd:
9493 case Intrinsic::x86_sse2_comigt_sd:
9494 case Intrinsic::x86_sse2_comige_sd:
9495 case Intrinsic::x86_sse2_comineq_sd:
9496 case Intrinsic::x86_sse2_ucomieq_sd:
9497 case Intrinsic::x86_sse2_ucomilt_sd:
9498 case Intrinsic::x86_sse2_ucomile_sd:
9499 case Intrinsic::x86_sse2_ucomigt_sd:
9500 case Intrinsic::x86_sse2_ucomige_sd:
9501 case Intrinsic::x86_sse2_ucomineq_sd: {
9502 unsigned Opc = 0;
9503 ISD::CondCode CC = ISD::SETCC_INVALID;
9504 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009505 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009506 case Intrinsic::x86_sse_comieq_ss:
9507 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009508 Opc = X86ISD::COMI;
9509 CC = ISD::SETEQ;
9510 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009511 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009512 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009513 Opc = X86ISD::COMI;
9514 CC = ISD::SETLT;
9515 break;
9516 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009518 Opc = X86ISD::COMI;
9519 CC = ISD::SETLE;
9520 break;
9521 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009522 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009523 Opc = X86ISD::COMI;
9524 CC = ISD::SETGT;
9525 break;
9526 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009527 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009528 Opc = X86ISD::COMI;
9529 CC = ISD::SETGE;
9530 break;
9531 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009532 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009533 Opc = X86ISD::COMI;
9534 CC = ISD::SETNE;
9535 break;
9536 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009537 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 Opc = X86ISD::UCOMI;
9539 CC = ISD::SETEQ;
9540 break;
9541 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009542 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009543 Opc = X86ISD::UCOMI;
9544 CC = ISD::SETLT;
9545 break;
9546 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009547 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009548 Opc = X86ISD::UCOMI;
9549 CC = ISD::SETLE;
9550 break;
9551 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009552 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 Opc = X86ISD::UCOMI;
9554 CC = ISD::SETGT;
9555 break;
9556 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009557 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009558 Opc = X86ISD::UCOMI;
9559 CC = ISD::SETGE;
9560 break;
9561 case Intrinsic::x86_sse_ucomineq_ss:
9562 case Intrinsic::x86_sse2_ucomineq_sd:
9563 Opc = X86ISD::UCOMI;
9564 CC = ISD::SETNE;
9565 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009566 }
Evan Cheng734503b2006-09-11 02:19:56 +00009567
Dan Gohman475871a2008-07-27 21:46:04 +00009568 SDValue LHS = Op.getOperand(1);
9569 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009570 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009571 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9573 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9574 DAG.getConstant(X86CC, MVT::i8), Cond);
9575 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009576 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009577 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009578 case Intrinsic::x86_sse2_pmulu_dq:
9579 case Intrinsic::x86_avx2_pmulu_dq:
9580 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009582 case Intrinsic::x86_sse3_hadd_ps:
9583 case Intrinsic::x86_sse3_hadd_pd:
9584 case Intrinsic::x86_avx_hadd_ps_256:
9585 case Intrinsic::x86_avx_hadd_pd_256:
9586 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2));
9588 case Intrinsic::x86_sse3_hsub_ps:
9589 case Intrinsic::x86_sse3_hsub_pd:
9590 case Intrinsic::x86_avx_hsub_ps_256:
9591 case Intrinsic::x86_avx_hsub_pd_256:
9592 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009594 case Intrinsic::x86_ssse3_phadd_w_128:
9595 case Intrinsic::x86_ssse3_phadd_d_128:
9596 case Intrinsic::x86_avx2_phadd_w:
9597 case Intrinsic::x86_avx2_phadd_d:
9598 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9599 Op.getOperand(1), Op.getOperand(2));
9600 case Intrinsic::x86_ssse3_phsub_w_128:
9601 case Intrinsic::x86_ssse3_phsub_d_128:
9602 case Intrinsic::x86_avx2_phsub_w:
9603 case Intrinsic::x86_avx2_phsub_d:
9604 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9605 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009606 case Intrinsic::x86_avx2_psllv_d:
9607 case Intrinsic::x86_avx2_psllv_q:
9608 case Intrinsic::x86_avx2_psllv_d_256:
9609 case Intrinsic::x86_avx2_psllv_q_256:
9610 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
9612 case Intrinsic::x86_avx2_psrlv_d:
9613 case Intrinsic::x86_avx2_psrlv_q:
9614 case Intrinsic::x86_avx2_psrlv_d_256:
9615 case Intrinsic::x86_avx2_psrlv_q_256:
9616 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9617 Op.getOperand(1), Op.getOperand(2));
9618 case Intrinsic::x86_avx2_psrav_d:
9619 case Intrinsic::x86_avx2_psrav_d_256:
9620 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9621 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009622 case Intrinsic::x86_ssse3_pshuf_b_128:
9623 case Intrinsic::x86_avx2_pshuf_b:
9624 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9625 Op.getOperand(1), Op.getOperand(2));
9626 case Intrinsic::x86_ssse3_psign_b_128:
9627 case Intrinsic::x86_ssse3_psign_w_128:
9628 case Intrinsic::x86_ssse3_psign_d_128:
9629 case Intrinsic::x86_avx2_psign_b:
9630 case Intrinsic::x86_avx2_psign_w:
9631 case Intrinsic::x86_avx2_psign_d:
9632 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9633 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009634 case Intrinsic::x86_sse41_insertps:
9635 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9637 case Intrinsic::x86_avx_vperm2f128_ps_256:
9638 case Intrinsic::x86_avx_vperm2f128_pd_256:
9639 case Intrinsic::x86_avx_vperm2f128_si_256:
9640 case Intrinsic::x86_avx2_vperm2i128:
9641 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9642 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009643 case Intrinsic::x86_avx2_permd:
9644 case Intrinsic::x86_avx2_permps:
9645 // Operands intentionally swapped. Mask is last operand to intrinsic,
9646 // but second operand for node/intruction.
9647 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9648 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009649
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009650 // ptest and testp intrinsics. The intrinsic these come from are designed to
9651 // return an integer value, not just an instruction so lower it to the ptest
9652 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009653 case Intrinsic::x86_sse41_ptestz:
9654 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009655 case Intrinsic::x86_sse41_ptestnzc:
9656 case Intrinsic::x86_avx_ptestz_256:
9657 case Intrinsic::x86_avx_ptestc_256:
9658 case Intrinsic::x86_avx_ptestnzc_256:
9659 case Intrinsic::x86_avx_vtestz_ps:
9660 case Intrinsic::x86_avx_vtestc_ps:
9661 case Intrinsic::x86_avx_vtestnzc_ps:
9662 case Intrinsic::x86_avx_vtestz_pd:
9663 case Intrinsic::x86_avx_vtestc_pd:
9664 case Intrinsic::x86_avx_vtestnzc_pd:
9665 case Intrinsic::x86_avx_vtestz_ps_256:
9666 case Intrinsic::x86_avx_vtestc_ps_256:
9667 case Intrinsic::x86_avx_vtestnzc_ps_256:
9668 case Intrinsic::x86_avx_vtestz_pd_256:
9669 case Intrinsic::x86_avx_vtestc_pd_256:
9670 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9671 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009672 unsigned X86CC = 0;
9673 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009674 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009675 case Intrinsic::x86_avx_vtestz_ps:
9676 case Intrinsic::x86_avx_vtestz_pd:
9677 case Intrinsic::x86_avx_vtestz_ps_256:
9678 case Intrinsic::x86_avx_vtestz_pd_256:
9679 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009680 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009681 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009682 // ZF = 1
9683 X86CC = X86::COND_E;
9684 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009685 case Intrinsic::x86_avx_vtestc_ps:
9686 case Intrinsic::x86_avx_vtestc_pd:
9687 case Intrinsic::x86_avx_vtestc_ps_256:
9688 case Intrinsic::x86_avx_vtestc_pd_256:
9689 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009690 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009691 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009692 // CF = 1
9693 X86CC = X86::COND_B;
9694 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009695 case Intrinsic::x86_avx_vtestnzc_ps:
9696 case Intrinsic::x86_avx_vtestnzc_pd:
9697 case Intrinsic::x86_avx_vtestnzc_ps_256:
9698 case Intrinsic::x86_avx_vtestnzc_pd_256:
9699 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009700 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009701 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009702 // ZF and CF = 0
9703 X86CC = X86::COND_A;
9704 break;
9705 }
Eric Christopherfd179292009-08-27 18:07:15 +00009706
Eric Christopher71c67532009-07-29 00:28:05 +00009707 SDValue LHS = Op.getOperand(1);
9708 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009709 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9710 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009711 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9712 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9713 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009714 }
Evan Cheng5759f972008-05-04 09:15:50 +00009715
Craig Topper80e46362012-01-23 06:16:53 +00009716 // SSE/AVX shift intrinsics
9717 case Intrinsic::x86_sse2_psll_w:
9718 case Intrinsic::x86_sse2_psll_d:
9719 case Intrinsic::x86_sse2_psll_q:
9720 case Intrinsic::x86_avx2_psll_w:
9721 case Intrinsic::x86_avx2_psll_d:
9722 case Intrinsic::x86_avx2_psll_q:
9723 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9724 Op.getOperand(1), Op.getOperand(2));
9725 case Intrinsic::x86_sse2_psrl_w:
9726 case Intrinsic::x86_sse2_psrl_d:
9727 case Intrinsic::x86_sse2_psrl_q:
9728 case Intrinsic::x86_avx2_psrl_w:
9729 case Intrinsic::x86_avx2_psrl_d:
9730 case Intrinsic::x86_avx2_psrl_q:
9731 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9732 Op.getOperand(1), Op.getOperand(2));
9733 case Intrinsic::x86_sse2_psra_w:
9734 case Intrinsic::x86_sse2_psra_d:
9735 case Intrinsic::x86_avx2_psra_w:
9736 case Intrinsic::x86_avx2_psra_d:
9737 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9738 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009739 case Intrinsic::x86_sse2_pslli_w:
9740 case Intrinsic::x86_sse2_pslli_d:
9741 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009742 case Intrinsic::x86_avx2_pslli_w:
9743 case Intrinsic::x86_avx2_pslli_d:
9744 case Intrinsic::x86_avx2_pslli_q:
9745 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9746 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009747 case Intrinsic::x86_sse2_psrli_w:
9748 case Intrinsic::x86_sse2_psrli_d:
9749 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009750 case Intrinsic::x86_avx2_psrli_w:
9751 case Intrinsic::x86_avx2_psrli_d:
9752 case Intrinsic::x86_avx2_psrli_q:
9753 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9754 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009755 case Intrinsic::x86_sse2_psrai_w:
9756 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009757 case Intrinsic::x86_avx2_psrai_w:
9758 case Intrinsic::x86_avx2_psrai_d:
9759 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9760 Op.getOperand(1), Op.getOperand(2), DAG);
9761 // Fix vector shift instructions where the last operand is a non-immediate
9762 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009763 case Intrinsic::x86_mmx_pslli_w:
9764 case Intrinsic::x86_mmx_pslli_d:
9765 case Intrinsic::x86_mmx_pslli_q:
9766 case Intrinsic::x86_mmx_psrli_w:
9767 case Intrinsic::x86_mmx_psrli_d:
9768 case Intrinsic::x86_mmx_psrli_q:
9769 case Intrinsic::x86_mmx_psrai_w:
9770 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009771 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009772 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009773 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009774
9775 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009776 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009777 case Intrinsic::x86_mmx_pslli_w:
9778 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009779 break;
Craig Topper80e46362012-01-23 06:16:53 +00009780 case Intrinsic::x86_mmx_pslli_d:
9781 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009782 break;
Craig Topper80e46362012-01-23 06:16:53 +00009783 case Intrinsic::x86_mmx_pslli_q:
9784 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009785 break;
Craig Topper80e46362012-01-23 06:16:53 +00009786 case Intrinsic::x86_mmx_psrli_w:
9787 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009788 break;
Craig Topper80e46362012-01-23 06:16:53 +00009789 case Intrinsic::x86_mmx_psrli_d:
9790 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009791 break;
Craig Topper80e46362012-01-23 06:16:53 +00009792 case Intrinsic::x86_mmx_psrli_q:
9793 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009794 break;
Craig Topper80e46362012-01-23 06:16:53 +00009795 case Intrinsic::x86_mmx_psrai_w:
9796 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009797 break;
Craig Topper80e46362012-01-23 06:16:53 +00009798 case Intrinsic::x86_mmx_psrai_d:
9799 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009800 break;
Craig Topper80e46362012-01-23 06:16:53 +00009801 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009802 }
Mon P Wangefa42202009-09-03 19:56:25 +00009803
9804 // The vector shift intrinsics with scalars uses 32b shift amounts but
9805 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9806 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009807 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9808 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009809// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009810
Owen Andersone50ed302009-08-10 22:56:29 +00009811 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009812 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009813 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009814 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009815 Op.getOperand(1), ShAmt);
9816 }
Craig Topper4feb6472012-08-06 06:22:36 +00009817 case Intrinsic::x86_sse42_pcmpistria128:
9818 case Intrinsic::x86_sse42_pcmpestria128:
9819 case Intrinsic::x86_sse42_pcmpistric128:
9820 case Intrinsic::x86_sse42_pcmpestric128:
9821 case Intrinsic::x86_sse42_pcmpistrio128:
9822 case Intrinsic::x86_sse42_pcmpestrio128:
9823 case Intrinsic::x86_sse42_pcmpistris128:
9824 case Intrinsic::x86_sse42_pcmpestris128:
9825 case Intrinsic::x86_sse42_pcmpistriz128:
9826 case Intrinsic::x86_sse42_pcmpestriz128: {
9827 unsigned Opcode;
9828 unsigned X86CC;
9829 switch (IntNo) {
9830 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9831 case Intrinsic::x86_sse42_pcmpistria128:
9832 Opcode = X86ISD::PCMPISTRI;
9833 X86CC = X86::COND_A;
9834 break;
9835 case Intrinsic::x86_sse42_pcmpestria128:
9836 Opcode = X86ISD::PCMPESTRI;
9837 X86CC = X86::COND_A;
9838 break;
9839 case Intrinsic::x86_sse42_pcmpistric128:
9840 Opcode = X86ISD::PCMPISTRI;
9841 X86CC = X86::COND_B;
9842 break;
9843 case Intrinsic::x86_sse42_pcmpestric128:
9844 Opcode = X86ISD::PCMPESTRI;
9845 X86CC = X86::COND_B;
9846 break;
9847 case Intrinsic::x86_sse42_pcmpistrio128:
9848 Opcode = X86ISD::PCMPISTRI;
9849 X86CC = X86::COND_O;
9850 break;
9851 case Intrinsic::x86_sse42_pcmpestrio128:
9852 Opcode = X86ISD::PCMPESTRI;
9853 X86CC = X86::COND_O;
9854 break;
9855 case Intrinsic::x86_sse42_pcmpistris128:
9856 Opcode = X86ISD::PCMPISTRI;
9857 X86CC = X86::COND_S;
9858 break;
9859 case Intrinsic::x86_sse42_pcmpestris128:
9860 Opcode = X86ISD::PCMPESTRI;
9861 X86CC = X86::COND_S;
9862 break;
9863 case Intrinsic::x86_sse42_pcmpistriz128:
9864 Opcode = X86ISD::PCMPISTRI;
9865 X86CC = X86::COND_E;
9866 break;
9867 case Intrinsic::x86_sse42_pcmpestriz128:
9868 Opcode = X86ISD::PCMPESTRI;
9869 X86CC = X86::COND_E;
9870 break;
9871 }
9872 SmallVector<SDValue, 5> NewOps;
9873 NewOps.append(Op->op_begin()+1, Op->op_end());
9874 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9875 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9876 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9877 DAG.getConstant(X86CC, MVT::i8),
9878 SDValue(PCMP.getNode(), 1));
9879 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9880 }
9881 case Intrinsic::x86_sse42_pcmpistri128:
9882 case Intrinsic::x86_sse42_pcmpestri128: {
9883 unsigned Opcode;
9884 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
9885 Opcode = X86ISD::PCMPISTRI;
9886 else
9887 Opcode = X86ISD::PCMPESTRI;
9888
9889 SmallVector<SDValue, 5> NewOps;
9890 NewOps.append(Op->op_begin()+1, Op->op_end());
9891 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9892 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9893 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009894 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009895}
Evan Cheng72261582005-12-20 06:22:03 +00009896
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009897SDValue
9898X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9899 DebugLoc dl = Op.getDebugLoc();
9900 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9901 switch (IntNo) {
9902 default: return SDValue(); // Don't custom lower most intrinsics.
9903
9904 // RDRAND intrinsics.
9905 case Intrinsic::x86_rdrand_16:
9906 case Intrinsic::x86_rdrand_32:
9907 case Intrinsic::x86_rdrand_64: {
9908 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009909 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9910 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009911
9912 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9913 // return the value from Rand, which is always 0, casted to i32.
9914 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9915 DAG.getConstant(1, Op->getValueType(1)),
9916 DAG.getConstant(X86::COND_B, MVT::i32),
9917 SDValue(Result.getNode(), 1) };
9918 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9919 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9920 Ops, 4);
9921
9922 // Return { result, isValid, chain }.
9923 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009924 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009925 }
9926 }
9927}
9928
Dan Gohmand858e902010-04-17 15:26:15 +00009929SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9930 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009931 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9932 MFI->setReturnAddressIsTaken(true);
9933
Bill Wendling64e87322009-01-16 19:25:27 +00009934 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009935 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009936
9937 if (Depth > 0) {
9938 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9939 SDValue Offset =
9940 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009941 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009942 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009943 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009944 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009945 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009946 }
9947
9948 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009949 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009950 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009951 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009952}
9953
Dan Gohmand858e902010-04-17 15:26:15 +00009954SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009955 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9956 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009957
Owen Andersone50ed302009-08-10 22:56:29 +00009958 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009959 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009960 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9961 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009962 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009963 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009964 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9965 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009966 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009967 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009968}
9969
Dan Gohman475871a2008-07-27 21:46:04 +00009970SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009971 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009972 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009973}
9974
Dan Gohmand858e902010-04-17 15:26:15 +00009975SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009976 SDValue Chain = Op.getOperand(0);
9977 SDValue Offset = Op.getOperand(1);
9978 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009979 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009980
Dan Gohmand8816272010-08-11 18:14:00 +00009981 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9982 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9983 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009984 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009985
Dan Gohmand8816272010-08-11 18:14:00 +00009986 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9987 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009988 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009989 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9990 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009991 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009992
Dale Johannesene4d209d2009-02-03 20:21:25 +00009993 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009995 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009996}
9997
Duncan Sands4a544a72011-09-06 13:37:06 +00009998SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9999 SelectionDAG &DAG) const {
10000 return Op.getOperand(0);
10001}
10002
10003SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10004 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010005 SDValue Root = Op.getOperand(0);
10006 SDValue Trmp = Op.getOperand(1); // trampoline
10007 SDValue FPtr = Op.getOperand(2); // nested function
10008 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010009 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010010
Dan Gohman69de1932008-02-06 22:27:42 +000010011 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010012
10013 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010014 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010015
10016 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010017 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10018 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010019
Evan Cheng0e6a0522011-07-18 20:57:22 +000010020 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10021 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010022
10023 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10024
10025 // Load the pointer to the nested function into R11.
10026 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010027 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010029 Addr, MachinePointerInfo(TrmpAddr),
10030 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010031
Owen Anderson825b72b2009-08-11 20:47:22 +000010032 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10033 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010034 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10035 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010036 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010037
10038 // Load the 'nest' parameter value into R10.
10039 // R10 is specified in X86CallingConv.td
10040 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010041 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10042 DAG.getConstant(10, MVT::i64));
10043 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010044 Addr, MachinePointerInfo(TrmpAddr, 10),
10045 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010046
Owen Anderson825b72b2009-08-11 20:47:22 +000010047 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10048 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010049 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10050 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010051 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010052
10053 // Jump to the nested function.
10054 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010055 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10056 DAG.getConstant(20, MVT::i64));
10057 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010058 Addr, MachinePointerInfo(TrmpAddr, 20),
10059 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010060
10061 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010062 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10063 DAG.getConstant(22, MVT::i64));
10064 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010065 MachinePointerInfo(TrmpAddr, 22),
10066 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010067
Duncan Sands4a544a72011-09-06 13:37:06 +000010068 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010069 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010070 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010071 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010072 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010073 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010074
10075 switch (CC) {
10076 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010077 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010078 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010079 case CallingConv::X86_StdCall: {
10080 // Pass 'nest' parameter in ECX.
10081 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010082 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010083
10084 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010085 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010086 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010087
Chris Lattner58d74912008-03-12 17:45:29 +000010088 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010089 unsigned InRegCount = 0;
10090 unsigned Idx = 1;
10091
10092 for (FunctionType::param_iterator I = FTy->param_begin(),
10093 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010094 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010095 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010096 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010097
10098 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010099 report_fatal_error("Nest register in use - reduce number of inreg"
10100 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010101 }
10102 }
10103 break;
10104 }
10105 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010106 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010107 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010108 // Pass 'nest' parameter in EAX.
10109 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010110 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010111 break;
10112 }
10113
Dan Gohman475871a2008-07-27 21:46:04 +000010114 SDValue OutChains[4];
10115 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010116
Owen Anderson825b72b2009-08-11 20:47:22 +000010117 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10118 DAG.getConstant(10, MVT::i32));
10119 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010120
Chris Lattnera62fe662010-02-05 19:20:30 +000010121 // This is storing the opcode for MOV32ri.
10122 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010123 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010124 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010125 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010126 Trmp, MachinePointerInfo(TrmpAddr),
10127 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010128
Owen Anderson825b72b2009-08-11 20:47:22 +000010129 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10130 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010131 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10132 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010133 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010134
Chris Lattnera62fe662010-02-05 19:20:30 +000010135 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010136 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10137 DAG.getConstant(5, MVT::i32));
10138 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010139 MachinePointerInfo(TrmpAddr, 5),
10140 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010141
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10143 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010144 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10145 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010146 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010147
Duncan Sands4a544a72011-09-06 13:37:06 +000010148 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010149 }
10150}
10151
Dan Gohmand858e902010-04-17 15:26:15 +000010152SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10153 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010154 /*
10155 The rounding mode is in bits 11:10 of FPSR, and has the following
10156 settings:
10157 00 Round to nearest
10158 01 Round to -inf
10159 10 Round to +inf
10160 11 Round to 0
10161
10162 FLT_ROUNDS, on the other hand, expects the following:
10163 -1 Undefined
10164 0 Round to 0
10165 1 Round to nearest
10166 2 Round to +inf
10167 3 Round to -inf
10168
10169 To perform the conversion, we do:
10170 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10171 */
10172
10173 MachineFunction &MF = DAG.getMachineFunction();
10174 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010175 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010176 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010177 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010178 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010179
10180 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010181 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010182 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010183
Michael J. Spencerec38de22010-10-10 22:04:20 +000010184
Chris Lattner2156b792010-09-22 01:11:26 +000010185 MachineMemOperand *MMO =
10186 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10187 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010188
Chris Lattner2156b792010-09-22 01:11:26 +000010189 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10190 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10191 DAG.getVTList(MVT::Other),
10192 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010193
10194 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010195 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010196 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010197
10198 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010199 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010200 DAG.getNode(ISD::SRL, DL, MVT::i16,
10201 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 CWD, DAG.getConstant(0x800, MVT::i16)),
10203 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010204 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010205 DAG.getNode(ISD::SRL, DL, MVT::i16,
10206 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 CWD, DAG.getConstant(0x400, MVT::i16)),
10208 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010209
Dan Gohman475871a2008-07-27 21:46:04 +000010210 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010211 DAG.getNode(ISD::AND, DL, MVT::i16,
10212 DAG.getNode(ISD::ADD, DL, MVT::i16,
10213 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010214 DAG.getConstant(1, MVT::i16)),
10215 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010216
10217
Duncan Sands83ec4b62008-06-06 12:08:01 +000010218 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010219 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010220}
10221
Dan Gohmand858e902010-04-17 15:26:15 +000010222SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010223 EVT VT = Op.getValueType();
10224 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010225 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010226 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010227
10228 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010230 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010232 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010233 }
Evan Cheng18efe262007-12-14 02:13:44 +000010234
Evan Cheng152804e2007-12-14 08:30:15 +000010235 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010237 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010238
10239 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010240 SDValue Ops[] = {
10241 Op,
10242 DAG.getConstant(NumBits+NumBits-1, OpVT),
10243 DAG.getConstant(X86::COND_E, MVT::i8),
10244 Op.getValue(1)
10245 };
10246 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010247
10248 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010249 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010250
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 if (VT == MVT::i8)
10252 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010253 return Op;
10254}
10255
Chandler Carruthacc068e2011-12-24 10:55:54 +000010256SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10257 SelectionDAG &DAG) const {
10258 EVT VT = Op.getValueType();
10259 EVT OpVT = VT;
10260 unsigned NumBits = VT.getSizeInBits();
10261 DebugLoc dl = Op.getDebugLoc();
10262
10263 Op = Op.getOperand(0);
10264 if (VT == MVT::i8) {
10265 // Zero extend to i32 since there is not an i8 bsr.
10266 OpVT = MVT::i32;
10267 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10268 }
10269
10270 // Issue a bsr (scan bits in reverse).
10271 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10272 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10273
10274 // And xor with NumBits-1.
10275 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10276
10277 if (VT == MVT::i8)
10278 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10279 return Op;
10280}
10281
Dan Gohmand858e902010-04-17 15:26:15 +000010282SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010283 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010284 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010285 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010286 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010287
10288 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010289 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010290 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010291
10292 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010293 SDValue Ops[] = {
10294 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010295 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010296 DAG.getConstant(X86::COND_E, MVT::i8),
10297 Op.getValue(1)
10298 };
Chandler Carruth77821022011-12-24 12:12:34 +000010299 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010300}
10301
Craig Topper13894fa2011-08-24 06:14:18 +000010302// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10303// ones, and then concatenate the result back.
10304static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010305 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010306
Craig Topper7a9a28b2012-08-12 02:23:29 +000010307 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010308 "Unsupported value type for operation");
10309
Craig Topper66ddd152012-04-27 22:54:43 +000010310 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010311 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010312
10313 // Extract the LHS vectors
10314 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010315 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10316 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010317
10318 // Extract the RHS vectors
10319 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010320 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10321 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010322
10323 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10324 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10325
10326 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10327 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10328 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10329}
10330
10331SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010332 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010333 Op.getValueType().isInteger() &&
10334 "Only handle AVX 256-bit vector integer operation");
10335 return Lower256IntArith(Op, DAG);
10336}
10337
10338SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010339 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010340 Op.getValueType().isInteger() &&
10341 "Only handle AVX 256-bit vector integer operation");
10342 return Lower256IntArith(Op, DAG);
10343}
10344
10345SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10346 EVT VT = Op.getValueType();
10347
10348 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010349 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010350 return Lower256IntArith(Op, DAG);
10351
Craig Topper5b209e82012-02-05 03:14:49 +000010352 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10353 "Only know how to lower V2I64/V4I64 multiply");
10354
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010355 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010356
Craig Topper5b209e82012-02-05 03:14:49 +000010357 // Ahi = psrlqi(a, 32);
10358 // Bhi = psrlqi(b, 32);
10359 //
10360 // AloBlo = pmuludq(a, b);
10361 // AloBhi = pmuludq(a, Bhi);
10362 // AhiBlo = pmuludq(Ahi, b);
10363
10364 // AloBhi = psllqi(AloBhi, 32);
10365 // AhiBlo = psllqi(AhiBlo, 32);
10366 // return AloBlo + AloBhi + AhiBlo;
10367
Craig Topperaaa643c2011-11-09 07:28:55 +000010368 SDValue A = Op.getOperand(0);
10369 SDValue B = Op.getOperand(1);
10370
Craig Topper5b209e82012-02-05 03:14:49 +000010371 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010372
Craig Topper5b209e82012-02-05 03:14:49 +000010373 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10374 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010375
Craig Topper5b209e82012-02-05 03:14:49 +000010376 // Bit cast to 32-bit vectors for MULUDQ
10377 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10378 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10379 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10380 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10381 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010382
Craig Topper5b209e82012-02-05 03:14:49 +000010383 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10384 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10385 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010386
Craig Topper5b209e82012-02-05 03:14:49 +000010387 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10388 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010389
Dale Johannesene4d209d2009-02-03 20:21:25 +000010390 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010391 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010392}
10393
Nadav Rotem43012222011-05-11 08:12:09 +000010394SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10395
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010396 EVT VT = Op.getValueType();
10397 DebugLoc dl = Op.getDebugLoc();
10398 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010399 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010400 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010401
Craig Topper1accb7e2012-01-10 06:54:16 +000010402 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010403 return SDValue();
10404
Nadav Rotem43012222011-05-11 08:12:09 +000010405 // Optimize shl/srl/sra with constant shift amount.
10406 if (isSplatVector(Amt.getNode())) {
10407 SDValue SclrAmt = Amt->getOperand(0);
10408 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10409 uint64_t ShiftAmt = C->getZExtValue();
10410
Craig Toppered2e13d2012-01-22 19:15:14 +000010411 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10412 (Subtarget->hasAVX2() &&
10413 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10414 if (Op.getOpcode() == ISD::SHL)
10415 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10416 DAG.getConstant(ShiftAmt, MVT::i32));
10417 if (Op.getOpcode() == ISD::SRL)
10418 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10419 DAG.getConstant(ShiftAmt, MVT::i32));
10420 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10421 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10422 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010423 }
10424
Craig Toppered2e13d2012-01-22 19:15:14 +000010425 if (VT == MVT::v16i8) {
10426 if (Op.getOpcode() == ISD::SHL) {
10427 // Make a large shift.
10428 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10429 DAG.getConstant(ShiftAmt, MVT::i32));
10430 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10431 // Zero out the rightmost bits.
10432 SmallVector<SDValue, 16> V(16,
10433 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10434 MVT::i8));
10435 return DAG.getNode(ISD::AND, dl, VT, SHL,
10436 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010437 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010438 if (Op.getOpcode() == ISD::SRL) {
10439 // Make a large shift.
10440 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10441 DAG.getConstant(ShiftAmt, MVT::i32));
10442 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10443 // Zero out the leftmost bits.
10444 SmallVector<SDValue, 16> V(16,
10445 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10446 MVT::i8));
10447 return DAG.getNode(ISD::AND, dl, VT, SRL,
10448 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10449 }
10450 if (Op.getOpcode() == ISD::SRA) {
10451 if (ShiftAmt == 7) {
10452 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010453 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010454 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010455 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010456
Craig Toppered2e13d2012-01-22 19:15:14 +000010457 // R s>> a === ((R u>> a) ^ m) - m
10458 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10459 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10460 MVT::i8));
10461 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10462 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10463 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10464 return Res;
10465 }
Craig Topper731dfd02012-04-23 03:42:40 +000010466 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010467 }
Craig Topper46154eb2011-11-11 07:39:23 +000010468
Craig Topper0d86d462011-11-20 00:12:05 +000010469 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10470 if (Op.getOpcode() == ISD::SHL) {
10471 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10473 DAG.getConstant(ShiftAmt, MVT::i32));
10474 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010475 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010476 SmallVector<SDValue, 32> V(32,
10477 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10478 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010479 return DAG.getNode(ISD::AND, dl, VT, SHL,
10480 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010481 }
Craig Topper0d86d462011-11-20 00:12:05 +000010482 if (Op.getOpcode() == ISD::SRL) {
10483 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010484 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10485 DAG.getConstant(ShiftAmt, MVT::i32));
10486 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010487 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010488 SmallVector<SDValue, 32> V(32,
10489 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10490 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010491 return DAG.getNode(ISD::AND, dl, VT, SRL,
10492 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10493 }
10494 if (Op.getOpcode() == ISD::SRA) {
10495 if (ShiftAmt == 7) {
10496 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010497 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010498 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010499 }
10500
10501 // R s>> a === ((R u>> a) ^ m) - m
10502 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10503 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10504 MVT::i8));
10505 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10506 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10507 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10508 return Res;
10509 }
Craig Topper731dfd02012-04-23 03:42:40 +000010510 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010511 }
Nadav Rotem43012222011-05-11 08:12:09 +000010512 }
10513 }
10514
10515 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010516 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010517 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10518 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010519
Chris Lattner7302d802012-02-06 21:56:39 +000010520 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10521 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010522 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10523 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010524 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010525 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010526
10527 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010528 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010529 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10530 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10531 }
Nadav Rotem43012222011-05-11 08:12:09 +000010532 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010533 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010534
Nate Begeman51409212010-07-28 00:21:48 +000010535 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010536 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10537 DAG.getConstant(5, MVT::i32));
10538 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010539
Lang Hames8b99c1e2011-12-17 01:08:46 +000010540 // Turn 'a' into a mask suitable for VSELECT
10541 SDValue VSelM = DAG.getConstant(0x80, VT);
10542 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010543 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010544
Lang Hames8b99c1e2011-12-17 01:08:46 +000010545 SDValue CM1 = DAG.getConstant(0x0f, VT);
10546 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010547
Lang Hames8b99c1e2011-12-17 01:08:46 +000010548 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10549 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010550 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10551 DAG.getConstant(4, MVT::i32), DAG);
10552 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010553 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10554
Nate Begeman51409212010-07-28 00:21:48 +000010555 // a += a
10556 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010557 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010558 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010559
Lang Hames8b99c1e2011-12-17 01:08:46 +000010560 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10561 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010562 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10563 DAG.getConstant(2, MVT::i32), DAG);
10564 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010565 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10566
Nate Begeman51409212010-07-28 00:21:48 +000010567 // a += a
10568 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010569 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010570 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010571
Lang Hames8b99c1e2011-12-17 01:08:46 +000010572 // return VSELECT(r, r+r, a);
10573 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010574 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010575 return R;
10576 }
Craig Topper46154eb2011-11-11 07:39:23 +000010577
10578 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010579 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010580 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010581 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10582 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10583
10584 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010585 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10586 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010587
10588 // Recreate the shift amount vectors
10589 SDValue Amt1, Amt2;
10590 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10591 // Constant shift amount
10592 SmallVector<SDValue, 4> Amt1Csts;
10593 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010594 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010595 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010596 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010597 Amt2Csts.push_back(Amt->getOperand(i));
10598
10599 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10600 &Amt1Csts[0], NumElems/2);
10601 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10602 &Amt2Csts[0], NumElems/2);
10603 } else {
10604 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010605 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10606 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010607 }
10608
10609 // Issue new vector shifts for the smaller types
10610 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10611 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10612
10613 // Concatenate the result back
10614 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10615 }
10616
Nate Begeman51409212010-07-28 00:21:48 +000010617 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010618}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010619
Dan Gohmand858e902010-04-17 15:26:15 +000010620SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010621 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10622 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010623 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10624 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010625 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010626 SDValue LHS = N->getOperand(0);
10627 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010628 unsigned BaseOp = 0;
10629 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010630 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010631 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010632 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010633 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010634 // A subtract of one will be selected as a INC. Note that INC doesn't
10635 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010636 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10637 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010638 BaseOp = X86ISD::INC;
10639 Cond = X86::COND_O;
10640 break;
10641 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010642 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010643 Cond = X86::COND_O;
10644 break;
10645 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010646 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010647 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010648 break;
10649 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010650 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10651 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010652 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10653 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010654 BaseOp = X86ISD::DEC;
10655 Cond = X86::COND_O;
10656 break;
10657 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010658 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010659 Cond = X86::COND_O;
10660 break;
10661 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010662 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010663 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010664 break;
10665 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010666 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010667 Cond = X86::COND_O;
10668 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010669 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10670 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10671 MVT::i32);
10672 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010673
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010674 SDValue SetCC =
10675 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10676 DAG.getConstant(X86::COND_O, MVT::i32),
10677 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010678
Dan Gohman6e5fda22011-07-22 18:45:15 +000010679 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010680 }
Bill Wendling74c37652008-12-09 22:08:41 +000010681 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010682
Bill Wendling61edeb52008-12-02 01:06:39 +000010683 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010684 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010685 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010686
Bill Wendling61edeb52008-12-02 01:06:39 +000010687 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010688 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10689 DAG.getConstant(Cond, MVT::i32),
10690 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010691
Dan Gohman6e5fda22011-07-22 18:45:15 +000010692 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010693}
10694
Chad Rosier30450e82011-12-22 22:35:21 +000010695SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10696 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010697 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010698 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10699 EVT VT = Op.getValueType();
10700
Craig Toppered2e13d2012-01-22 19:15:14 +000010701 if (!Subtarget->hasSSE2() || !VT.isVector())
10702 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010703
Craig Toppered2e13d2012-01-22 19:15:14 +000010704 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10705 ExtraVT.getScalarType().getSizeInBits();
10706 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10707
10708 switch (VT.getSimpleVT().SimpleTy) {
10709 default: return SDValue();
10710 case MVT::v8i32:
10711 case MVT::v16i16:
10712 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010713 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010714 if (!Subtarget->hasAVX2()) {
10715 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010716 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010717
Craig Toppered2e13d2012-01-22 19:15:14 +000010718 // Extract the LHS vectors
10719 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010720 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10721 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010722
Craig Toppered2e13d2012-01-22 19:15:14 +000010723 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10724 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010725
Craig Toppered2e13d2012-01-22 19:15:14 +000010726 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010727 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010728 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10729 ExtraNumElems/2);
10730 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010731
Craig Toppered2e13d2012-01-22 19:15:14 +000010732 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10733 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010734
Craig Toppered2e13d2012-01-22 19:15:14 +000010735 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10736 }
10737 // fall through
10738 case MVT::v4i32:
10739 case MVT::v8i16: {
10740 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10741 Op.getOperand(0), ShAmt, DAG);
10742 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010743 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010744 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010745}
10746
10747
Eric Christopher9a9d2752010-07-22 02:48:34 +000010748SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10749 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010750
Eric Christopher77ed1352011-07-08 00:04:56 +000010751 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10752 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010753 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010754 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010755 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010756 SDValue Ops[] = {
10757 DAG.getRegister(X86::ESP, MVT::i32), // Base
10758 DAG.getTargetConstant(1, MVT::i8), // Scale
10759 DAG.getRegister(0, MVT::i32), // Index
10760 DAG.getTargetConstant(0, MVT::i32), // Disp
10761 DAG.getRegister(0, MVT::i32), // Segment.
10762 Zero,
10763 Chain
10764 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010765 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010766 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10767 array_lengthof(Ops));
10768 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010769 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010770
Eric Christopher9a9d2752010-07-22 02:48:34 +000010771 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010772 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010773 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010774
Chris Lattner132929a2010-08-14 17:26:09 +000010775 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10776 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10777 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10778 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010779
Chris Lattner132929a2010-08-14 17:26:09 +000010780 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10781 if (!Op1 && !Op2 && !Op3 && Op4)
10782 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010783
Chris Lattner132929a2010-08-14 17:26:09 +000010784 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10785 if (Op1 && !Op2 && !Op3 && !Op4)
10786 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010787
10788 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010789 // (MFENCE)>;
10790 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010791}
10792
Eli Friedman14648462011-07-27 22:21:52 +000010793SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10794 SelectionDAG &DAG) const {
10795 DebugLoc dl = Op.getDebugLoc();
10796 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10797 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10798 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10799 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10800
10801 // The only fence that needs an instruction is a sequentially-consistent
10802 // cross-thread fence.
10803 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10804 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10805 // no-sse2). There isn't any reason to disable it if the target processor
10806 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010807 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010808 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10809
10810 SDValue Chain = Op.getOperand(0);
10811 SDValue Zero = DAG.getConstant(0, MVT::i32);
10812 SDValue Ops[] = {
10813 DAG.getRegister(X86::ESP, MVT::i32), // Base
10814 DAG.getTargetConstant(1, MVT::i8), // Scale
10815 DAG.getRegister(0, MVT::i32), // Index
10816 DAG.getTargetConstant(0, MVT::i32), // Disp
10817 DAG.getRegister(0, MVT::i32), // Segment.
10818 Zero,
10819 Chain
10820 };
10821 SDNode *Res =
10822 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10823 array_lengthof(Ops));
10824 return SDValue(Res, 0);
10825 }
10826
10827 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10828 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10829}
10830
10831
Dan Gohmand858e902010-04-17 15:26:15 +000010832SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010833 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010834 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010835 unsigned Reg = 0;
10836 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010837 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010838 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010839 case MVT::i8: Reg = X86::AL; size = 1; break;
10840 case MVT::i16: Reg = X86::AX; size = 2; break;
10841 case MVT::i32: Reg = X86::EAX; size = 4; break;
10842 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010843 assert(Subtarget->is64Bit() && "Node not type legal!");
10844 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010845 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010846 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010847 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010848 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010849 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010850 Op.getOperand(1),
10851 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010852 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010853 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010854 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010855 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10856 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10857 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010858 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010859 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010860 return cpOut;
10861}
10862
Duncan Sands1607f052008-12-01 11:39:25 +000010863SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010864 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010865 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010866 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010867 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010868 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010869 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010870 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10871 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010872 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010873 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10874 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010876 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010877 rdx.getValue(1)
10878 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010879 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010880}
10881
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010882SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010883 SelectionDAG &DAG) const {
10884 EVT SrcVT = Op.getOperand(0).getValueType();
10885 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010886 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010887 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010888 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010889 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010890 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010891 // i64 <=> MMX conversions are Legal.
10892 if (SrcVT==MVT::i64 && DstVT.isVector())
10893 return Op;
10894 if (DstVT==MVT::i64 && SrcVT.isVector())
10895 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010896 // MMX <=> MMX conversions are Legal.
10897 if (SrcVT.isVector() && DstVT.isVector())
10898 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010899 // All other conversions need to be expanded.
10900 return SDValue();
10901}
Chris Lattner5b856542010-12-20 00:59:46 +000010902
Dan Gohmand858e902010-04-17 15:26:15 +000010903SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010904 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010905 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010906 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010907 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010908 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010909 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010910 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010911 Node->getOperand(0),
10912 Node->getOperand(1), negOp,
10913 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010914 cast<AtomicSDNode>(Node)->getAlignment(),
10915 cast<AtomicSDNode>(Node)->getOrdering(),
10916 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010917}
10918
Eli Friedman327236c2011-08-24 20:50:09 +000010919static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10920 SDNode *Node = Op.getNode();
10921 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010922 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010923
10924 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010925 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10926 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10927 // (The only way to get a 16-byte store is cmpxchg16b)
10928 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10929 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10930 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010931 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10932 cast<AtomicSDNode>(Node)->getMemoryVT(),
10933 Node->getOperand(0),
10934 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010935 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010936 cast<AtomicSDNode>(Node)->getOrdering(),
10937 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010938 return Swap.getValue(1);
10939 }
10940 // Other atomic stores have a simple pattern.
10941 return Op;
10942}
10943
Chris Lattner5b856542010-12-20 00:59:46 +000010944static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10945 EVT VT = Op.getNode()->getValueType(0);
10946
10947 // Let legalize expand this if it isn't a legal type yet.
10948 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10949 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010950
Chris Lattner5b856542010-12-20 00:59:46 +000010951 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010952
Chris Lattner5b856542010-12-20 00:59:46 +000010953 unsigned Opc;
10954 bool ExtraOp = false;
10955 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010956 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010957 case ISD::ADDC: Opc = X86ISD::ADD; break;
10958 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10959 case ISD::SUBC: Opc = X86ISD::SUB; break;
10960 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10961 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010962
Chris Lattner5b856542010-12-20 00:59:46 +000010963 if (!ExtraOp)
10964 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10965 Op.getOperand(1));
10966 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10967 Op.getOperand(1), Op.getOperand(2));
10968}
10969
Evan Cheng0db9fe62006-04-25 20:13:52 +000010970/// LowerOperation - Provide custom lowering hooks for some operations.
10971///
Dan Gohmand858e902010-04-17 15:26:15 +000010972SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010973 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010974 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010975 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010976 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010977 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010978 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10979 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010980 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010981 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010982 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010983 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10984 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10985 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010986 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010987 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010988 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10989 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10990 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010991 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010992 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010993 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010994 case ISD::SHL_PARTS:
10995 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010996 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010997 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010998 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010999 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011000 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011001 case ISD::FABS: return LowerFABS(Op, DAG);
11002 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011003 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011004 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011005 case ISD::SETCC: return LowerSETCC(Op, DAG);
11006 case ISD::SELECT: return LowerSELECT(Op, DAG);
11007 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011008 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011009 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011010 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011011 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011012 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011013 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011014 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11015 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011016 case ISD::FRAME_TO_ARGS_OFFSET:
11017 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011018 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011019 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011020 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11021 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011022 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011023 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011024 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011025 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011026 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011027 case ISD::SRA:
11028 case ISD::SRL:
11029 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011030 case ISD::SADDO:
11031 case ISD::UADDO:
11032 case ISD::SSUBO:
11033 case ISD::USUBO:
11034 case ISD::SMULO:
11035 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011036 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011037 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011038 case ISD::ADDC:
11039 case ISD::ADDE:
11040 case ISD::SUBC:
11041 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011042 case ISD::ADD: return LowerADD(Op, DAG);
11043 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011044 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011045}
11046
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011047static void ReplaceATOMIC_LOAD(SDNode *Node,
11048 SmallVectorImpl<SDValue> &Results,
11049 SelectionDAG &DAG) {
11050 DebugLoc dl = Node->getDebugLoc();
11051 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11052
11053 // Convert wide load -> cmpxchg8b/cmpxchg16b
11054 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11055 // (The only way to get a 16-byte load is cmpxchg16b)
11056 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011057 SDValue Zero = DAG.getConstant(0, VT);
11058 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011059 Node->getOperand(0),
11060 Node->getOperand(1), Zero, Zero,
11061 cast<AtomicSDNode>(Node)->getMemOperand(),
11062 cast<AtomicSDNode>(Node)->getOrdering(),
11063 cast<AtomicSDNode>(Node)->getSynchScope());
11064 Results.push_back(Swap.getValue(0));
11065 Results.push_back(Swap.getValue(1));
11066}
11067
Duncan Sands1607f052008-12-01 11:39:25 +000011068void X86TargetLowering::
11069ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011070 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011071 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011072 assert (Node->getValueType(0) == MVT::i64 &&
11073 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011074
11075 SDValue Chain = Node->getOperand(0);
11076 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011077 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011078 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011079 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011080 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011081 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011083 SDValue Result =
11084 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11085 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011086 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011088 Results.push_back(Result.getValue(2));
11089}
11090
Duncan Sands126d9072008-07-04 11:47:58 +000011091/// ReplaceNodeResults - Replace a node with an illegal result type
11092/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011093void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11094 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011095 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011096 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011097 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011098 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011099 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011100 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011101 case ISD::ADDC:
11102 case ISD::ADDE:
11103 case ISD::SUBC:
11104 case ISD::SUBE:
11105 // We don't want to expand or promote these.
11106 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011107 case ISD::FP_TO_SINT:
11108 case ISD::FP_TO_UINT: {
11109 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11110
11111 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11112 return;
11113
Eli Friedman948e95a2009-05-23 09:59:16 +000011114 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011115 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011116 SDValue FIST = Vals.first, StackSlot = Vals.second;
11117 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011118 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011119 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011120 if (StackSlot.getNode() != 0)
11121 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11122 MachinePointerInfo(),
11123 false, false, false, 0));
11124 else
11125 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011126 }
11127 return;
11128 }
11129 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011130 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011131 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011132 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011133 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011134 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011135 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011136 eax.getValue(2));
11137 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11138 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011139 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011140 Results.push_back(edx.getValue(1));
11141 return;
11142 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011143 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011144 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011145 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011146 bool Regs64bit = T == MVT::i128;
11147 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011148 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011149 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11150 DAG.getConstant(0, HalfT));
11151 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11152 DAG.getConstant(1, HalfT));
11153 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11154 Regs64bit ? X86::RAX : X86::EAX,
11155 cpInL, SDValue());
11156 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11157 Regs64bit ? X86::RDX : X86::EDX,
11158 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011159 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011160 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11161 DAG.getConstant(0, HalfT));
11162 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11163 DAG.getConstant(1, HalfT));
11164 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11165 Regs64bit ? X86::RBX : X86::EBX,
11166 swapInL, cpInH.getValue(1));
11167 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011168 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011169 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011170 SDValue Ops[] = { swapInH.getValue(0),
11171 N->getOperand(1),
11172 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011173 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011174 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011175 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11176 X86ISD::LCMPXCHG8_DAG;
11177 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011178 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011179 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11180 Regs64bit ? X86::RAX : X86::EAX,
11181 HalfT, Result.getValue(1));
11182 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11183 Regs64bit ? X86::RDX : X86::EDX,
11184 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011185 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011186 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011187 Results.push_back(cpOutH.getValue(1));
11188 return;
11189 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011190 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011191 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11192 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011193 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011194 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11195 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011196 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011197 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11198 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011199 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011200 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11201 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011202 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011203 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11204 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011205 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011206 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11207 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011208 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011209 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11210 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011211 case ISD::ATOMIC_LOAD:
11212 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011213 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011214}
11215
Evan Cheng72261582005-12-20 06:22:03 +000011216const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11217 switch (Opcode) {
11218 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011219 case X86ISD::BSF: return "X86ISD::BSF";
11220 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011221 case X86ISD::SHLD: return "X86ISD::SHLD";
11222 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011223 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011224 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011225 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011226 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011227 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011228 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011229 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11230 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11231 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011232 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011233 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011234 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011235 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011236 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011237 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011238 case X86ISD::COMI: return "X86ISD::COMI";
11239 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011240 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011241 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011242 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11243 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011244 case X86ISD::CMOV: return "X86ISD::CMOV";
11245 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011246 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011247 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11248 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011249 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011250 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011251 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011252 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011253 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011254 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11255 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011256 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011257 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011258 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011259 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011260 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011261 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11262 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11263 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011264 case X86ISD::HADD: return "X86ISD::HADD";
11265 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011266 case X86ISD::FHADD: return "X86ISD::FHADD";
11267 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011268 case X86ISD::FMAX: return "X86ISD::FMAX";
11269 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011270 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11271 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011272 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011273 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011274 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011275 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011276 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011277 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011278 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011279 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11280 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011281 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11282 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11283 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11284 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11285 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11286 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011287 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11288 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011289 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11290 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011291 case X86ISD::VSHL: return "X86ISD::VSHL";
11292 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011293 case X86ISD::VSRA: return "X86ISD::VSRA";
11294 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11295 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11296 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011297 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011298 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11299 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011300 case X86ISD::ADD: return "X86ISD::ADD";
11301 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011302 case X86ISD::ADC: return "X86ISD::ADC";
11303 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011304 case X86ISD::SMUL: return "X86ISD::SMUL";
11305 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011306 case X86ISD::INC: return "X86ISD::INC";
11307 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011308 case X86ISD::OR: return "X86ISD::OR";
11309 case X86ISD::XOR: return "X86ISD::XOR";
11310 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011311 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011312 case X86ISD::BLSI: return "X86ISD::BLSI";
11313 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11314 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011315 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011316 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011317 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011318 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11319 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11320 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011321 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011322 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011323 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011324 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011325 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011326 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11327 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011328 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11329 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11330 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011331 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11332 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011333 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11334 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011335 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011336 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011337 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011338 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11339 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011340 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011341 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011342 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011343 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011344 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011345 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011346 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011347 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011348 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011349 case X86ISD::FMADD: return "X86ISD::FMADD";
11350 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11351 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11352 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11353 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11354 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011355 }
11356}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011357
Chris Lattnerc9addb72007-03-30 23:15:24 +000011358// isLegalAddressingMode - Return true if the addressing mode represented
11359// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011360bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011361 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011362 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011363 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011364 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011365
Chris Lattnerc9addb72007-03-30 23:15:24 +000011366 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011367 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011368 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011369
Chris Lattnerc9addb72007-03-30 23:15:24 +000011370 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011371 unsigned GVFlags =
11372 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011373
Chris Lattnerdfed4132009-07-10 07:38:24 +000011374 // If a reference to this global requires an extra load, we can't fold it.
11375 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011376 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011377
Chris Lattnerdfed4132009-07-10 07:38:24 +000011378 // If BaseGV requires a register for the PIC base, we cannot also have a
11379 // BaseReg specified.
11380 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011381 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011382
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011383 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011384 if ((M != CodeModel::Small || R != Reloc::Static) &&
11385 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011386 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011387 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011388
Chris Lattnerc9addb72007-03-30 23:15:24 +000011389 switch (AM.Scale) {
11390 case 0:
11391 case 1:
11392 case 2:
11393 case 4:
11394 case 8:
11395 // These scales always work.
11396 break;
11397 case 3:
11398 case 5:
11399 case 9:
11400 // These scales are formed with basereg+scalereg. Only accept if there is
11401 // no basereg yet.
11402 if (AM.HasBaseReg)
11403 return false;
11404 break;
11405 default: // Other stuff never works.
11406 return false;
11407 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011408
Chris Lattnerc9addb72007-03-30 23:15:24 +000011409 return true;
11410}
11411
11412
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011413bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011414 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011415 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011416 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11417 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011418 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011419 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011420 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011421}
11422
Evan Cheng70e10d32012-07-17 06:53:39 +000011423bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11424 return Imm == (int32_t)Imm;
11425}
11426
11427bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011428 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011429 return Imm == (int32_t)Imm;
11430}
11431
Owen Andersone50ed302009-08-10 22:56:29 +000011432bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011433 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011434 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011435 unsigned NumBits1 = VT1.getSizeInBits();
11436 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011437 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011438 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011439 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011440}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011441
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011442bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011443 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011444 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011445}
11446
Owen Andersone50ed302009-08-10 22:56:29 +000011447bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011448 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011449 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011450}
11451
Owen Andersone50ed302009-08-10 22:56:29 +000011452bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011453 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011454 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011455}
11456
Evan Cheng60c07e12006-07-05 22:17:51 +000011457/// isShuffleMaskLegal - Targets can use this to indicate that they only
11458/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11459/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11460/// are assumed to be legal.
11461bool
Eric Christopherfd179292009-08-27 18:07:15 +000011462X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011463 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011464 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011465 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011466 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011467
Nate Begemana09008b2009-10-19 02:17:23 +000011468 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011469 return (VT.getVectorNumElements() == 2 ||
11470 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11471 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011472 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011473 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011474 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11475 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011476 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011477 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11478 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011479 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11480 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011481}
11482
Dan Gohman7d8143f2008-04-09 20:09:42 +000011483bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011484X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011485 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011486 unsigned NumElts = VT.getVectorNumElements();
11487 // FIXME: This collection of masks seems suspect.
11488 if (NumElts == 2)
11489 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000011490 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000011491 return (isMOVLMask(Mask, VT) ||
11492 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011493 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11494 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011495 }
11496 return false;
11497}
11498
11499//===----------------------------------------------------------------------===//
11500// X86 Scheduler Hooks
11501//===----------------------------------------------------------------------===//
11502
Mon P Wang63307c32008-05-05 19:05:59 +000011503// private utility function
11504MachineBasicBlock *
11505X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11506 MachineBasicBlock *MBB,
11507 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011508 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011509 unsigned LoadOpc,
11510 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011511 unsigned notOpc,
11512 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011513 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011514 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011515 // For the atomic bitwise operator, we generate
11516 // thisMBB:
11517 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011518 // ld t1 = [bitinstr.addr]
11519 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011520 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011521 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011522 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011523 // bz newMBB
11524 // fallthrough -->nextMBB
11525 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11526 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011527 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011528 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011529
Mon P Wang63307c32008-05-05 19:05:59 +000011530 /// First build the CFG
11531 MachineFunction *F = MBB->getParent();
11532 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011533 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11534 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11535 F->insert(MBBIter, newMBB);
11536 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011537
Dan Gohman14152b42010-07-06 20:24:04 +000011538 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11539 nextMBB->splice(nextMBB->begin(), thisMBB,
11540 llvm::next(MachineBasicBlock::iterator(bInstr)),
11541 thisMBB->end());
11542 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Mon P Wang63307c32008-05-05 19:05:59 +000011544 // Update thisMBB to fall through to newMBB
11545 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011546
Mon P Wang63307c32008-05-05 19:05:59 +000011547 // newMBB jumps to itself and fall through to nextMBB
11548 newMBB->addSuccessor(nextMBB);
11549 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011550
Mon P Wang63307c32008-05-05 19:05:59 +000011551 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011552 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011553 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011554 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011555 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011556 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011557 int numArgs = bInstr->getNumOperands() - 1;
11558 for (int i=0; i < numArgs; ++i)
11559 argOpers[i] = &bInstr->getOperand(i+1);
11560
11561 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011562 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011563 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Dale Johannesen140be2d2008-08-19 18:47:28 +000011565 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011566 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011567 for (int i=0; i <= lastAddrIndx; ++i)
11568 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011569
Dale Johannesen140be2d2008-08-19 18:47:28 +000011570 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011571 assert((argOpers[valArgIndx]->isReg() ||
11572 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011573 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011574 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011575 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011576 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011577 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011578 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011579 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011580
Richard Smith42fc29e2012-04-13 22:47:00 +000011581 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11582 if (Invert) {
11583 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11584 }
11585 else
11586 t3 = t2;
11587
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011589 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011590
Dale Johannesene4d209d2009-02-03 20:21:25 +000011591 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011592 for (int i=0; i <= lastAddrIndx; ++i)
11593 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011594 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011595 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011596 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11597 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011598
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011599 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011600 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011601
Mon P Wang63307c32008-05-05 19:05:59 +000011602 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011603 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011604
Dan Gohman14152b42010-07-06 20:24:04 +000011605 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011606 return nextMBB;
11607}
11608
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011609// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011610MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011611X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11612 MachineBasicBlock *MBB,
11613 unsigned regOpcL,
11614 unsigned regOpcH,
11615 unsigned immOpcL,
11616 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011617 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011618 // For the atomic bitwise operator, we generate
11619 // thisMBB (instructions are in pairs, except cmpxchg8b)
11620 // ld t1,t2 = [bitinstr.addr]
11621 // newMBB:
11622 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11623 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011624 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011625 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011626 // mov ECX, EBX <- t5, t6
11627 // mov EAX, EDX <- t1, t2
11628 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11629 // mov t3, t4 <- EAX, EDX
11630 // bz newMBB
11631 // result in out1, out2
11632 // fallthrough -->nextMBB
11633
Craig Topperc9099502012-04-20 06:31:50 +000011634 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011635 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011636 const unsigned NotOpc = X86::NOT32r;
11637 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11638 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11639 MachineFunction::iterator MBBIter = MBB;
11640 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011641
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011642 /// First build the CFG
11643 MachineFunction *F = MBB->getParent();
11644 MachineBasicBlock *thisMBB = MBB;
11645 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11646 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11647 F->insert(MBBIter, newMBB);
11648 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011649
Dan Gohman14152b42010-07-06 20:24:04 +000011650 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11651 nextMBB->splice(nextMBB->begin(), thisMBB,
11652 llvm::next(MachineBasicBlock::iterator(bInstr)),
11653 thisMBB->end());
11654 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011656 // Update thisMBB to fall through to newMBB
11657 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011658
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011659 // newMBB jumps to itself and fall through to nextMBB
11660 newMBB->addSuccessor(nextMBB);
11661 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011662
Dale Johannesene4d209d2009-02-03 20:21:25 +000011663 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011664 // Insert instructions into newMBB based on incoming instruction
11665 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011666 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011667 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668 MachineOperand& dest1Oper = bInstr->getOperand(0);
11669 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011670 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11671 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011672 argOpers[i] = &bInstr->getOperand(i+2);
11673
Dan Gohman71ea4e52010-05-14 21:01:44 +000011674 // We use some of the operands multiple times, so conservatively just
11675 // clear any kill flags that might be present.
11676 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11677 argOpers[i]->setIsKill(false);
11678 }
11679
Evan Chengad5b52f2010-01-08 19:14:57 +000011680 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011681 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011682
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011683 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011685 for (int i=0; i <= lastAddrIndx; ++i)
11686 (*MIB).addOperand(*argOpers[i]);
11687 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011688 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011689 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011690 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011691 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011692 MachineOperand newOp3 = *(argOpers[3]);
11693 if (newOp3.isImm())
11694 newOp3.setImm(newOp3.getImm()+4);
11695 else
11696 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011697 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011698 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011699
11700 // t3/4 are defined later, at the bottom of the loop
11701 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11702 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011703 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011704 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011705 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011706 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11707
Evan Cheng306b4ca2010-01-08 23:41:50 +000011708 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011709 // the PHI instructions.
11710 t1 = dest1Oper.getReg();
11711 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011712
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011713 int valArgIndx = lastAddrIndx + 1;
11714 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011715 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011716 "invalid operand");
11717 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11718 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011719 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011720 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011721 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011722 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011723 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011724 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011725 (*MIB).addOperand(*argOpers[valArgIndx]);
11726 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011727 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011728 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011729 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011730 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011731 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011732 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011733 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011734 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011735 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011736 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011737
Richard Smith42fc29e2012-04-13 22:47:00 +000011738 unsigned t7, t8;
11739 if (Invert) {
11740 t7 = F->getRegInfo().createVirtualRegister(RC);
11741 t8 = F->getRegInfo().createVirtualRegister(RC);
11742 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11743 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11744 } else {
11745 t7 = t5;
11746 t8 = t6;
11747 }
11748
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011749 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011750 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011751 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011752 MIB.addReg(t2);
11753
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011754 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011755 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011756 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011757 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011758
Dale Johannesene4d209d2009-02-03 20:21:25 +000011759 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011760 for (int i=0; i <= lastAddrIndx; ++i)
11761 (*MIB).addOperand(*argOpers[i]);
11762
11763 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011764 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11765 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011766
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011767 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011768 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011769 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011770 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011771
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011772 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011773 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011774
Dan Gohman14152b42010-07-06 20:24:04 +000011775 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011776 return nextMBB;
11777}
11778
11779// private utility function
11780MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011781X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11782 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011783 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011784 // For the atomic min/max operator, we generate
11785 // thisMBB:
11786 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011787 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011788 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011789 // cmp t1, t2
11790 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011791 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011792 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11793 // bz newMBB
11794 // fallthrough -->nextMBB
11795 //
11796 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11797 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011798 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011799 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011800
Mon P Wang63307c32008-05-05 19:05:59 +000011801 /// First build the CFG
11802 MachineFunction *F = MBB->getParent();
11803 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011804 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11805 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11806 F->insert(MBBIter, newMBB);
11807 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011808
Dan Gohman14152b42010-07-06 20:24:04 +000011809 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11810 nextMBB->splice(nextMBB->begin(), thisMBB,
11811 llvm::next(MachineBasicBlock::iterator(mInstr)),
11812 thisMBB->end());
11813 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011814
Mon P Wang63307c32008-05-05 19:05:59 +000011815 // Update thisMBB to fall through to newMBB
11816 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011817
Mon P Wang63307c32008-05-05 19:05:59 +000011818 // newMBB jumps to newMBB and fall through to nextMBB
11819 newMBB->addSuccessor(nextMBB);
11820 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011821
Dale Johannesene4d209d2009-02-03 20:21:25 +000011822 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011823 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011824 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011825 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011826 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011827 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011828 int numArgs = mInstr->getNumOperands() - 1;
11829 for (int i=0; i < numArgs; ++i)
11830 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011831
Mon P Wang63307c32008-05-05 19:05:59 +000011832 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011833 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011834 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011835
Craig Topperc9099502012-04-20 06:31:50 +000011836 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011837 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011838 for (int i=0; i <= lastAddrIndx; ++i)
11839 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011840
Mon P Wang63307c32008-05-05 19:05:59 +000011841 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011842 assert((argOpers[valArgIndx]->isReg() ||
11843 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011844 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011845
Craig Topperc9099502012-04-20 06:31:50 +000011846 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011847 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011848 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011849 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011850 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011851 (*MIB).addOperand(*argOpers[valArgIndx]);
11852
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011853 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011854 MIB.addReg(t1);
11855
Dale Johannesene4d209d2009-02-03 20:21:25 +000011856 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011857 MIB.addReg(t1);
11858 MIB.addReg(t2);
11859
11860 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011861 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011862 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011863 MIB.addReg(t2);
11864 MIB.addReg(t1);
11865
11866 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011867 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011868 for (int i=0; i <= lastAddrIndx; ++i)
11869 (*MIB).addOperand(*argOpers[i]);
11870 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011871 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011872 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11873 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011874
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011875 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011876 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011877
Mon P Wang63307c32008-05-05 19:05:59 +000011878 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011879 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011880
Dan Gohman14152b42010-07-06 20:24:04 +000011881 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011882 return nextMBB;
11883}
11884
Eric Christopherf83a5de2009-08-27 18:08:16 +000011885// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011886// or XMM0_V32I8 in AVX all of this code can be replaced with that
11887// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011888MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011889X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011890 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011891 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011892 "Target must have SSE4.2 or AVX features enabled");
11893
Eric Christopherb120ab42009-08-18 22:50:32 +000011894 DebugLoc dl = MI->getDebugLoc();
11895 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011896 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011897 if (!Subtarget->hasAVX()) {
11898 if (memArg)
11899 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11900 else
11901 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11902 } else {
11903 if (memArg)
11904 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11905 else
11906 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11907 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011908
Eric Christopher41c902f2010-11-30 08:20:21 +000011909 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011910 for (unsigned i = 0; i < numArgs; ++i) {
11911 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011912 if (!(Op.isReg() && Op.isImplicit()))
11913 MIB.addOperand(Op);
11914 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011915 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000011916 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011917 .addReg(X86::XMM0);
11918
Dan Gohman14152b42010-07-06 20:24:04 +000011919 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011920 return BB;
11921}
11922
11923MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011924X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011925 DebugLoc dl = MI->getDebugLoc();
11926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011927
Eric Christopher228232b2010-11-30 07:20:12 +000011928 // Address into RAX/EAX, other two args into ECX, EDX.
11929 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11930 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11931 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11932 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011933 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011934
Eric Christopher228232b2010-11-30 07:20:12 +000011935 unsigned ValOps = X86::AddrNumOperands;
11936 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11937 .addReg(MI->getOperand(ValOps).getReg());
11938 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11939 .addReg(MI->getOperand(ValOps+1).getReg());
11940
11941 // The instruction doesn't actually take any operands though.
11942 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011943
Eric Christopher228232b2010-11-30 07:20:12 +000011944 MI->eraseFromParent(); // The pseudo is gone now.
11945 return BB;
11946}
11947
11948MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011949X86TargetLowering::EmitVAARG64WithCustomInserter(
11950 MachineInstr *MI,
11951 MachineBasicBlock *MBB) const {
11952 // Emit va_arg instruction on X86-64.
11953
11954 // Operands to this pseudo-instruction:
11955 // 0 ) Output : destination address (reg)
11956 // 1-5) Input : va_list address (addr, i64mem)
11957 // 6 ) ArgSize : Size (in bytes) of vararg type
11958 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11959 // 8 ) Align : Alignment of type
11960 // 9 ) EFLAGS (implicit-def)
11961
11962 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11963 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11964
11965 unsigned DestReg = MI->getOperand(0).getReg();
11966 MachineOperand &Base = MI->getOperand(1);
11967 MachineOperand &Scale = MI->getOperand(2);
11968 MachineOperand &Index = MI->getOperand(3);
11969 MachineOperand &Disp = MI->getOperand(4);
11970 MachineOperand &Segment = MI->getOperand(5);
11971 unsigned ArgSize = MI->getOperand(6).getImm();
11972 unsigned ArgMode = MI->getOperand(7).getImm();
11973 unsigned Align = MI->getOperand(8).getImm();
11974
11975 // Memory Reference
11976 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11977 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11978 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11979
11980 // Machine Information
11981 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11982 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11983 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11984 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11985 DebugLoc DL = MI->getDebugLoc();
11986
11987 // struct va_list {
11988 // i32 gp_offset
11989 // i32 fp_offset
11990 // i64 overflow_area (address)
11991 // i64 reg_save_area (address)
11992 // }
11993 // sizeof(va_list) = 24
11994 // alignment(va_list) = 8
11995
11996 unsigned TotalNumIntRegs = 6;
11997 unsigned TotalNumXMMRegs = 8;
11998 bool UseGPOffset = (ArgMode == 1);
11999 bool UseFPOffset = (ArgMode == 2);
12000 unsigned MaxOffset = TotalNumIntRegs * 8 +
12001 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12002
12003 /* Align ArgSize to a multiple of 8 */
12004 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12005 bool NeedsAlign = (Align > 8);
12006
12007 MachineBasicBlock *thisMBB = MBB;
12008 MachineBasicBlock *overflowMBB;
12009 MachineBasicBlock *offsetMBB;
12010 MachineBasicBlock *endMBB;
12011
12012 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12013 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12014 unsigned OffsetReg = 0;
12015
12016 if (!UseGPOffset && !UseFPOffset) {
12017 // If we only pull from the overflow region, we don't create a branch.
12018 // We don't need to alter control flow.
12019 OffsetDestReg = 0; // unused
12020 OverflowDestReg = DestReg;
12021
12022 offsetMBB = NULL;
12023 overflowMBB = thisMBB;
12024 endMBB = thisMBB;
12025 } else {
12026 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12027 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12028 // If not, pull from overflow_area. (branch to overflowMBB)
12029 //
12030 // thisMBB
12031 // | .
12032 // | .
12033 // offsetMBB overflowMBB
12034 // | .
12035 // | .
12036 // endMBB
12037
12038 // Registers for the PHI in endMBB
12039 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12040 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12041
12042 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12043 MachineFunction *MF = MBB->getParent();
12044 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12045 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12046 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12047
12048 MachineFunction::iterator MBBIter = MBB;
12049 ++MBBIter;
12050
12051 // Insert the new basic blocks
12052 MF->insert(MBBIter, offsetMBB);
12053 MF->insert(MBBIter, overflowMBB);
12054 MF->insert(MBBIter, endMBB);
12055
12056 // Transfer the remainder of MBB and its successor edges to endMBB.
12057 endMBB->splice(endMBB->begin(), thisMBB,
12058 llvm::next(MachineBasicBlock::iterator(MI)),
12059 thisMBB->end());
12060 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12061
12062 // Make offsetMBB and overflowMBB successors of thisMBB
12063 thisMBB->addSuccessor(offsetMBB);
12064 thisMBB->addSuccessor(overflowMBB);
12065
12066 // endMBB is a successor of both offsetMBB and overflowMBB
12067 offsetMBB->addSuccessor(endMBB);
12068 overflowMBB->addSuccessor(endMBB);
12069
12070 // Load the offset value into a register
12071 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12072 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12073 .addOperand(Base)
12074 .addOperand(Scale)
12075 .addOperand(Index)
12076 .addDisp(Disp, UseFPOffset ? 4 : 0)
12077 .addOperand(Segment)
12078 .setMemRefs(MMOBegin, MMOEnd);
12079
12080 // Check if there is enough room left to pull this argument.
12081 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12082 .addReg(OffsetReg)
12083 .addImm(MaxOffset + 8 - ArgSizeA8);
12084
12085 // Branch to "overflowMBB" if offset >= max
12086 // Fall through to "offsetMBB" otherwise
12087 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12088 .addMBB(overflowMBB);
12089 }
12090
12091 // In offsetMBB, emit code to use the reg_save_area.
12092 if (offsetMBB) {
12093 assert(OffsetReg != 0);
12094
12095 // Read the reg_save_area address.
12096 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12097 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12098 .addOperand(Base)
12099 .addOperand(Scale)
12100 .addOperand(Index)
12101 .addDisp(Disp, 16)
12102 .addOperand(Segment)
12103 .setMemRefs(MMOBegin, MMOEnd);
12104
12105 // Zero-extend the offset
12106 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12107 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12108 .addImm(0)
12109 .addReg(OffsetReg)
12110 .addImm(X86::sub_32bit);
12111
12112 // Add the offset to the reg_save_area to get the final address.
12113 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12114 .addReg(OffsetReg64)
12115 .addReg(RegSaveReg);
12116
12117 // Compute the offset for the next argument
12118 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12119 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12120 .addReg(OffsetReg)
12121 .addImm(UseFPOffset ? 16 : 8);
12122
12123 // Store it back into the va_list.
12124 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12125 .addOperand(Base)
12126 .addOperand(Scale)
12127 .addOperand(Index)
12128 .addDisp(Disp, UseFPOffset ? 4 : 0)
12129 .addOperand(Segment)
12130 .addReg(NextOffsetReg)
12131 .setMemRefs(MMOBegin, MMOEnd);
12132
12133 // Jump to endMBB
12134 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12135 .addMBB(endMBB);
12136 }
12137
12138 //
12139 // Emit code to use overflow area
12140 //
12141
12142 // Load the overflow_area address into a register.
12143 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12144 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12145 .addOperand(Base)
12146 .addOperand(Scale)
12147 .addOperand(Index)
12148 .addDisp(Disp, 8)
12149 .addOperand(Segment)
12150 .setMemRefs(MMOBegin, MMOEnd);
12151
12152 // If we need to align it, do so. Otherwise, just copy the address
12153 // to OverflowDestReg.
12154 if (NeedsAlign) {
12155 // Align the overflow address
12156 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12157 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12158
12159 // aligned_addr = (addr + (align-1)) & ~(align-1)
12160 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12161 .addReg(OverflowAddrReg)
12162 .addImm(Align-1);
12163
12164 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12165 .addReg(TmpReg)
12166 .addImm(~(uint64_t)(Align-1));
12167 } else {
12168 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12169 .addReg(OverflowAddrReg);
12170 }
12171
12172 // Compute the next overflow address after this argument.
12173 // (the overflow address should be kept 8-byte aligned)
12174 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12175 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12176 .addReg(OverflowDestReg)
12177 .addImm(ArgSizeA8);
12178
12179 // Store the new overflow address.
12180 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12181 .addOperand(Base)
12182 .addOperand(Scale)
12183 .addOperand(Index)
12184 .addDisp(Disp, 8)
12185 .addOperand(Segment)
12186 .addReg(NextAddrReg)
12187 .setMemRefs(MMOBegin, MMOEnd);
12188
12189 // If we branched, emit the PHI to the front of endMBB.
12190 if (offsetMBB) {
12191 BuildMI(*endMBB, endMBB->begin(), DL,
12192 TII->get(X86::PHI), DestReg)
12193 .addReg(OffsetDestReg).addMBB(offsetMBB)
12194 .addReg(OverflowDestReg).addMBB(overflowMBB);
12195 }
12196
12197 // Erase the pseudo instruction
12198 MI->eraseFromParent();
12199
12200 return endMBB;
12201}
12202
12203MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012204X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12205 MachineInstr *MI,
12206 MachineBasicBlock *MBB) const {
12207 // Emit code to save XMM registers to the stack. The ABI says that the
12208 // number of registers to save is given in %al, so it's theoretically
12209 // possible to do an indirect jump trick to avoid saving all of them,
12210 // however this code takes a simpler approach and just executes all
12211 // of the stores if %al is non-zero. It's less code, and it's probably
12212 // easier on the hardware branch predictor, and stores aren't all that
12213 // expensive anyway.
12214
12215 // Create the new basic blocks. One block contains all the XMM stores,
12216 // and one block is the final destination regardless of whether any
12217 // stores were performed.
12218 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12219 MachineFunction *F = MBB->getParent();
12220 MachineFunction::iterator MBBIter = MBB;
12221 ++MBBIter;
12222 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12223 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12224 F->insert(MBBIter, XMMSaveMBB);
12225 F->insert(MBBIter, EndMBB);
12226
Dan Gohman14152b42010-07-06 20:24:04 +000012227 // Transfer the remainder of MBB and its successor edges to EndMBB.
12228 EndMBB->splice(EndMBB->begin(), MBB,
12229 llvm::next(MachineBasicBlock::iterator(MI)),
12230 MBB->end());
12231 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12232
Dan Gohmand6708ea2009-08-15 01:38:56 +000012233 // The original block will now fall through to the XMM save block.
12234 MBB->addSuccessor(XMMSaveMBB);
12235 // The XMMSaveMBB will fall through to the end block.
12236 XMMSaveMBB->addSuccessor(EndMBB);
12237
12238 // Now add the instructions.
12239 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12240 DebugLoc DL = MI->getDebugLoc();
12241
12242 unsigned CountReg = MI->getOperand(0).getReg();
12243 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12244 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12245
12246 if (!Subtarget->isTargetWin64()) {
12247 // If %al is 0, branch around the XMM save block.
12248 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012249 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012250 MBB->addSuccessor(EndMBB);
12251 }
12252
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012253 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012254 // In the XMM save block, save all the XMM argument registers.
12255 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12256 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012257 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012258 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012259 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012260 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012261 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012262 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012263 .addFrameIndex(RegSaveFrameIndex)
12264 .addImm(/*Scale=*/1)
12265 .addReg(/*IndexReg=*/0)
12266 .addImm(/*Disp=*/Offset)
12267 .addReg(/*Segment=*/0)
12268 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012269 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012270 }
12271
Dan Gohman14152b42010-07-06 20:24:04 +000012272 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012273
12274 return EndMBB;
12275}
Mon P Wang63307c32008-05-05 19:05:59 +000012276
Lang Hames6e3f7e42012-02-03 01:13:49 +000012277// The EFLAGS operand of SelectItr might be missing a kill marker
12278// because there were multiple uses of EFLAGS, and ISel didn't know
12279// which to mark. Figure out whether SelectItr should have had a
12280// kill marker, and set it if it should. Returns the correct kill
12281// marker value.
12282static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12283 MachineBasicBlock* BB,
12284 const TargetRegisterInfo* TRI) {
12285 // Scan forward through BB for a use/def of EFLAGS.
12286 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12287 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012288 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012289 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012290 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012291 if (mi.definesRegister(X86::EFLAGS))
12292 break; // Should have kill-flag - update below.
12293 }
12294
12295 // If we hit the end of the block, check whether EFLAGS is live into a
12296 // successor.
12297 if (miI == BB->end()) {
12298 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12299 sEnd = BB->succ_end();
12300 sItr != sEnd; ++sItr) {
12301 MachineBasicBlock* succ = *sItr;
12302 if (succ->isLiveIn(X86::EFLAGS))
12303 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012304 }
12305 }
12306
Lang Hames6e3f7e42012-02-03 01:13:49 +000012307 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12308 // out. SelectMI should have a kill flag on EFLAGS.
12309 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012310 return true;
12311}
12312
Evan Cheng60c07e12006-07-05 22:17:51 +000012313MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012314X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012315 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012316 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12317 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012318
Chris Lattner52600972009-09-02 05:57:00 +000012319 // To "insert" a SELECT_CC instruction, we actually have to insert the
12320 // diamond control-flow pattern. The incoming instruction knows the
12321 // destination vreg to set, the condition code register to branch on, the
12322 // true/false values to select between, and a branch opcode to use.
12323 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12324 MachineFunction::iterator It = BB;
12325 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012326
Chris Lattner52600972009-09-02 05:57:00 +000012327 // thisMBB:
12328 // ...
12329 // TrueVal = ...
12330 // cmpTY ccX, r1, r2
12331 // bCC copy1MBB
12332 // fallthrough --> copy0MBB
12333 MachineBasicBlock *thisMBB = BB;
12334 MachineFunction *F = BB->getParent();
12335 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12336 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012337 F->insert(It, copy0MBB);
12338 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012339
Bill Wendling730c07e2010-06-25 20:48:10 +000012340 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12341 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012342 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12343 if (!MI->killsRegister(X86::EFLAGS) &&
12344 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12345 copy0MBB->addLiveIn(X86::EFLAGS);
12346 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012347 }
12348
Dan Gohman14152b42010-07-06 20:24:04 +000012349 // Transfer the remainder of BB and its successor edges to sinkMBB.
12350 sinkMBB->splice(sinkMBB->begin(), BB,
12351 llvm::next(MachineBasicBlock::iterator(MI)),
12352 BB->end());
12353 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12354
12355 // Add the true and fallthrough blocks as its successors.
12356 BB->addSuccessor(copy0MBB);
12357 BB->addSuccessor(sinkMBB);
12358
12359 // Create the conditional branch instruction.
12360 unsigned Opc =
12361 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12362 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12363
Chris Lattner52600972009-09-02 05:57:00 +000012364 // copy0MBB:
12365 // %FalseValue = ...
12366 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012367 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012368
Chris Lattner52600972009-09-02 05:57:00 +000012369 // sinkMBB:
12370 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12371 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012372 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12373 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012374 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12375 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12376
Dan Gohman14152b42010-07-06 20:24:04 +000012377 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012378 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012379}
12380
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012381MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012382X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12383 bool Is64Bit) const {
12384 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12385 DebugLoc DL = MI->getDebugLoc();
12386 MachineFunction *MF = BB->getParent();
12387 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12388
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012389 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012390
12391 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12392 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12393
12394 // BB:
12395 // ... [Till the alloca]
12396 // If stacklet is not large enough, jump to mallocMBB
12397 //
12398 // bumpMBB:
12399 // Allocate by subtracting from RSP
12400 // Jump to continueMBB
12401 //
12402 // mallocMBB:
12403 // Allocate by call to runtime
12404 //
12405 // continueMBB:
12406 // ...
12407 // [rest of original BB]
12408 //
12409
12410 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12411 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12412 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12413
12414 MachineRegisterInfo &MRI = MF->getRegInfo();
12415 const TargetRegisterClass *AddrRegClass =
12416 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12417
12418 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12419 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12420 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012421 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012422 sizeVReg = MI->getOperand(1).getReg(),
12423 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12424
12425 MachineFunction::iterator MBBIter = BB;
12426 ++MBBIter;
12427
12428 MF->insert(MBBIter, bumpMBB);
12429 MF->insert(MBBIter, mallocMBB);
12430 MF->insert(MBBIter, continueMBB);
12431
12432 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12433 (MachineBasicBlock::iterator(MI)), BB->end());
12434 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12435
12436 // Add code to the main basic block to check if the stack limit has been hit,
12437 // and if so, jump to mallocMBB otherwise to bumpMBB.
12438 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012439 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012440 .addReg(tmpSPVReg).addReg(sizeVReg);
12441 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012442 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012443 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012444 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12445
12446 // bumpMBB simply decreases the stack pointer, since we know the current
12447 // stacklet has enough space.
12448 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012449 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012450 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012451 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012452 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12453
12454 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012455 const uint32_t *RegMask =
12456 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012457 if (Is64Bit) {
12458 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12459 .addReg(sizeVReg);
12460 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012461 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012462 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012463 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012464 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012465 } else {
12466 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12467 .addImm(12);
12468 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12469 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012470 .addExternalSymbol("__morestack_allocate_stack_space")
12471 .addRegMask(RegMask)
12472 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012473 }
12474
12475 if (!Is64Bit)
12476 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12477 .addImm(16);
12478
12479 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12480 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12481 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12482
12483 // Set up the CFG correctly.
12484 BB->addSuccessor(bumpMBB);
12485 BB->addSuccessor(mallocMBB);
12486 mallocMBB->addSuccessor(continueMBB);
12487 bumpMBB->addSuccessor(continueMBB);
12488
12489 // Take care of the PHI nodes.
12490 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12491 MI->getOperand(0).getReg())
12492 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12493 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12494
12495 // Delete the original pseudo instruction.
12496 MI->eraseFromParent();
12497
12498 // And we're done.
12499 return continueMBB;
12500}
12501
12502MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012503X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012504 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012505 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12506 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012507
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012508 assert(!Subtarget->isTargetEnvMacho());
12509
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012510 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12511 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012512
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012513 if (Subtarget->isTargetWin64()) {
12514 if (Subtarget->isTargetCygMing()) {
12515 // ___chkstk(Mingw64):
12516 // Clobbers R10, R11, RAX and EFLAGS.
12517 // Updates RSP.
12518 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12519 .addExternalSymbol("___chkstk")
12520 .addReg(X86::RAX, RegState::Implicit)
12521 .addReg(X86::RSP, RegState::Implicit)
12522 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12523 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12524 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12525 } else {
12526 // __chkstk(MSVCRT): does not update stack pointer.
12527 // Clobbers R10, R11 and EFLAGS.
12528 // FIXME: RAX(allocated size) might be reused and not killed.
12529 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12530 .addExternalSymbol("__chkstk")
12531 .addReg(X86::RAX, RegState::Implicit)
12532 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12533 // RAX has the offset to subtracted from RSP.
12534 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12535 .addReg(X86::RSP)
12536 .addReg(X86::RAX);
12537 }
12538 } else {
12539 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012540 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12541
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012542 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12543 .addExternalSymbol(StackProbeSymbol)
12544 .addReg(X86::EAX, RegState::Implicit)
12545 .addReg(X86::ESP, RegState::Implicit)
12546 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12547 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12548 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12549 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012550
Dan Gohman14152b42010-07-06 20:24:04 +000012551 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012552 return BB;
12553}
Chris Lattner52600972009-09-02 05:57:00 +000012554
12555MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012556X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12557 MachineBasicBlock *BB) const {
12558 // This is pretty easy. We're taking the value that we received from
12559 // our load from the relocation, sticking it in either RDI (x86-64)
12560 // or EAX and doing an indirect call. The return value will then
12561 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012562 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012563 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012564 DebugLoc DL = MI->getDebugLoc();
12565 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012566
12567 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012568 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012569
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012570 // Get a register mask for the lowered call.
12571 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12572 // proper register mask.
12573 const uint32_t *RegMask =
12574 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012575 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012576 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12577 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012578 .addReg(X86::RIP)
12579 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012580 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012581 MI->getOperand(3).getTargetFlags())
12582 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012583 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012584 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012585 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012586 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012587 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12588 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012589 .addReg(0)
12590 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012591 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012592 MI->getOperand(3).getTargetFlags())
12593 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012594 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012595 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012596 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012597 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012598 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12599 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012600 .addReg(TII->getGlobalBaseReg(F))
12601 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012602 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012603 MI->getOperand(3).getTargetFlags())
12604 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012605 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012606 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012607 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012608 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012609
Dan Gohman14152b42010-07-06 20:24:04 +000012610 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012611 return BB;
12612}
12613
12614MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012615X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012616 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012617 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012618 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012619 case X86::TAILJMPd64:
12620 case X86::TAILJMPr64:
12621 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012622 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012623 case X86::TCRETURNdi64:
12624 case X86::TCRETURNri64:
12625 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012626 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012627 case X86::WIN_ALLOCA:
12628 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012629 case X86::SEG_ALLOCA_32:
12630 return EmitLoweredSegAlloca(MI, BB, false);
12631 case X86::SEG_ALLOCA_64:
12632 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012633 case X86::TLSCall_32:
12634 case X86::TLSCall_64:
12635 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012636 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012637 case X86::CMOV_FR32:
12638 case X86::CMOV_FR64:
12639 case X86::CMOV_V4F32:
12640 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012641 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012642 case X86::CMOV_V8F32:
12643 case X86::CMOV_V4F64:
12644 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012645 case X86::CMOV_GR16:
12646 case X86::CMOV_GR32:
12647 case X86::CMOV_RFP32:
12648 case X86::CMOV_RFP64:
12649 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012650 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012651
Dale Johannesen849f2142007-07-03 00:53:03 +000012652 case X86::FP32_TO_INT16_IN_MEM:
12653 case X86::FP32_TO_INT32_IN_MEM:
12654 case X86::FP32_TO_INT64_IN_MEM:
12655 case X86::FP64_TO_INT16_IN_MEM:
12656 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012657 case X86::FP64_TO_INT64_IN_MEM:
12658 case X86::FP80_TO_INT16_IN_MEM:
12659 case X86::FP80_TO_INT32_IN_MEM:
12660 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012661 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12662 DebugLoc DL = MI->getDebugLoc();
12663
Evan Cheng60c07e12006-07-05 22:17:51 +000012664 // Change the floating point control register to use "round towards zero"
12665 // mode when truncating to an integer value.
12666 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012667 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012668 addFrameReference(BuildMI(*BB, MI, DL,
12669 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012670
12671 // Load the old value of the high byte of the control word...
12672 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012673 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012674 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012675 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012676
12677 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012678 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012679 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012680
12681 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012682 addFrameReference(BuildMI(*BB, MI, DL,
12683 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012684
12685 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012686 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012687 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012688
12689 // Get the X86 opcode to use.
12690 unsigned Opc;
12691 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012692 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012693 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12694 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12695 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12696 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12697 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12698 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012699 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12700 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12701 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012702 }
12703
12704 X86AddressMode AM;
12705 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012706 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012707 AM.BaseType = X86AddressMode::RegBase;
12708 AM.Base.Reg = Op.getReg();
12709 } else {
12710 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012711 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012712 }
12713 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012714 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012715 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012716 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012717 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012718 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012719 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012720 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012721 AM.GV = Op.getGlobal();
12722 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012723 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012724 }
Dan Gohman14152b42010-07-06 20:24:04 +000012725 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012726 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012727
12728 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012729 addFrameReference(BuildMI(*BB, MI, DL,
12730 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012731
Dan Gohman14152b42010-07-06 20:24:04 +000012732 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012733 return BB;
12734 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012735 // String/text processing lowering.
12736 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012737 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012738 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12739 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012740 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012741 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12742 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012743 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012744 return EmitPCMP(MI, BB, 5, false /* in mem */);
12745 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012746 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012747 return EmitPCMP(MI, BB, 5, true /* in mem */);
12748
Eric Christopher228232b2010-11-30 07:20:12 +000012749 // Thread synchronization.
12750 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012751 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012752
Eric Christopherb120ab42009-08-18 22:50:32 +000012753 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012754 case X86::ATOMAND32:
12755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012756 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012757 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012758 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012759 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012760 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12762 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012763 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012764 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012765 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012766 case X86::ATOMXOR32:
12767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012769 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012770 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012771 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012772 case X86::ATOMNAND32:
12773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012774 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012775 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012776 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012777 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012778 case X86::ATOMMIN32:
12779 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12780 case X86::ATOMMAX32:
12781 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12782 case X86::ATOMUMIN32:
12783 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12784 case X86::ATOMUMAX32:
12785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012786
12787 case X86::ATOMAND16:
12788 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12789 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012790 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012791 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012792 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012793 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012795 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012796 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012797 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012798 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012799 case X86::ATOMXOR16:
12800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12801 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012802 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012803 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012804 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012805 case X86::ATOMNAND16:
12806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12807 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012808 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012809 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012810 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012811 case X86::ATOMMIN16:
12812 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12813 case X86::ATOMMAX16:
12814 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12815 case X86::ATOMUMIN16:
12816 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12817 case X86::ATOMUMAX16:
12818 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12819
12820 case X86::ATOMAND8:
12821 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12822 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012823 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012824 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012825 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012826 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012828 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012829 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012830 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012831 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012832 case X86::ATOMXOR8:
12833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12834 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012835 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012836 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012837 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012838 case X86::ATOMNAND8:
12839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12840 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012841 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012842 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012843 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012844 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012845 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012846 case X86::ATOMAND64:
12847 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012848 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012849 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012850 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012851 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012852 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012853 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12854 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012855 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012856 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012857 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012858 case X86::ATOMXOR64:
12859 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012860 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012861 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012862 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012863 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012864 case X86::ATOMNAND64:
12865 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12866 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012867 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012868 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012869 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012870 case X86::ATOMMIN64:
12871 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12872 case X86::ATOMMAX64:
12873 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12874 case X86::ATOMUMIN64:
12875 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12876 case X86::ATOMUMAX64:
12877 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012878
12879 // This group does 64-bit operations on a 32-bit host.
12880 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012882 X86::AND32rr, X86::AND32rr,
12883 X86::AND32ri, X86::AND32ri,
12884 false);
12885 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012887 X86::OR32rr, X86::OR32rr,
12888 X86::OR32ri, X86::OR32ri,
12889 false);
12890 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012892 X86::XOR32rr, X86::XOR32rr,
12893 X86::XOR32ri, X86::XOR32ri,
12894 false);
12895 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012896 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012897 X86::AND32rr, X86::AND32rr,
12898 X86::AND32ri, X86::AND32ri,
12899 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012900 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012901 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012902 X86::ADD32rr, X86::ADC32rr,
12903 X86::ADD32ri, X86::ADC32ri,
12904 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012905 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012906 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012907 X86::SUB32rr, X86::SBB32rr,
12908 X86::SUB32ri, X86::SBB32ri,
12909 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012910 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012911 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012912 X86::MOV32rr, X86::MOV32rr,
12913 X86::MOV32ri, X86::MOV32ri,
12914 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012915 case X86::VASTART_SAVE_XMM_REGS:
12916 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012917
12918 case X86::VAARG_64:
12919 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012920 }
12921}
12922
12923//===----------------------------------------------------------------------===//
12924// X86 Optimization Hooks
12925//===----------------------------------------------------------------------===//
12926
Dan Gohman475871a2008-07-27 21:46:04 +000012927void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012928 APInt &KnownZero,
12929 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012930 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012931 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012932 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012933 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012934 assert((Opc >= ISD::BUILTIN_OP_END ||
12935 Opc == ISD::INTRINSIC_WO_CHAIN ||
12936 Opc == ISD::INTRINSIC_W_CHAIN ||
12937 Opc == ISD::INTRINSIC_VOID) &&
12938 "Should use MaskedValueIsZero if you don't know whether Op"
12939 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012940
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012941 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012942 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012943 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012944 case X86ISD::ADD:
12945 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012946 case X86ISD::ADC:
12947 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012948 case X86ISD::SMUL:
12949 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012950 case X86ISD::INC:
12951 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012952 case X86ISD::OR:
12953 case X86ISD::XOR:
12954 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012955 // These nodes' second result is a boolean.
12956 if (Op.getResNo() == 0)
12957 break;
12958 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012959 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012960 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012961 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012962 case ISD::INTRINSIC_WO_CHAIN: {
12963 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12964 unsigned NumLoBits = 0;
12965 switch (IntId) {
12966 default: break;
12967 case Intrinsic::x86_sse_movmsk_ps:
12968 case Intrinsic::x86_avx_movmsk_ps_256:
12969 case Intrinsic::x86_sse2_movmsk_pd:
12970 case Intrinsic::x86_avx_movmsk_pd_256:
12971 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012972 case Intrinsic::x86_sse2_pmovmskb_128:
12973 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012974 // High bits of movmskp{s|d}, pmovmskb are known zero.
12975 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012976 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012977 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12978 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12979 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12980 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12981 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12982 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012983 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012984 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012985 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012986 break;
12987 }
12988 }
12989 break;
12990 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012991 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012992}
Chris Lattner259e97c2006-01-31 19:43:35 +000012993
Owen Andersonbc146b02010-09-21 20:42:50 +000012994unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12995 unsigned Depth) const {
12996 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12997 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12998 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012999
Owen Andersonbc146b02010-09-21 20:42:50 +000013000 // Fallback case.
13001 return 1;
13002}
13003
Evan Cheng206ee9d2006-07-07 08:33:52 +000013004/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013005/// node is a GlobalAddress + offset.
13006bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013007 const GlobalValue* &GA,
13008 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013009 if (N->getOpcode() == X86ISD::Wrapper) {
13010 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013011 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013012 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013013 return true;
13014 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013015 }
Evan Chengad4196b2008-05-12 19:56:52 +000013016 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013017}
13018
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013019/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13020/// same as extracting the high 128-bit part of 256-bit vector and then
13021/// inserting the result into the low part of a new 256-bit vector
13022static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13023 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013024 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013025
13026 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013027 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013028 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13029 SVOp->getMaskElt(j) >= 0)
13030 return false;
13031
13032 return true;
13033}
13034
13035/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13036/// same as extracting the low 128-bit part of 256-bit vector and then
13037/// inserting the result into the high part of a new 256-bit vector
13038static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13039 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013040 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013041
13042 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013043 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013044 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13045 SVOp->getMaskElt(j) >= 0)
13046 return false;
13047
13048 return true;
13049}
13050
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013051/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13052static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013053 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013054 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013055 DebugLoc dl = N->getDebugLoc();
13056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13057 SDValue V1 = SVOp->getOperand(0);
13058 SDValue V2 = SVOp->getOperand(1);
13059 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013060 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013061
13062 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13063 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13064 //
13065 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013066 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013067 // V UNDEF BUILD_VECTOR UNDEF
13068 // \ / \ /
13069 // CONCAT_VECTOR CONCAT_VECTOR
13070 // \ /
13071 // \ /
13072 // RESULT: V + zero extended
13073 //
13074 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13075 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13076 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13077 return SDValue();
13078
13079 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13080 return SDValue();
13081
13082 // To match the shuffle mask, the first half of the mask should
13083 // be exactly the first vector, and all the rest a splat with the
13084 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013085 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013086 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13087 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13088 return SDValue();
13089
Chad Rosier3d1161e2012-01-03 21:05:52 +000013090 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13091 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013092 if (Ld->hasNUsesOfValue(1, 0)) {
13093 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13094 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13095 SDValue ResNode =
13096 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13097 Ld->getMemoryVT(),
13098 Ld->getPointerInfo(),
13099 Ld->getAlignment(),
13100 false/*isVolatile*/, true/*ReadMem*/,
13101 false/*WriteMem*/);
13102 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13103 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013104 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013105
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013106 // Emit a zeroed vector and insert the desired subvector on its
13107 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013108 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013109 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013110 return DCI.CombineTo(N, InsV);
13111 }
13112
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013113 //===--------------------------------------------------------------------===//
13114 // Combine some shuffles into subvector extracts and inserts:
13115 //
13116
13117 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13118 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013119 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13120 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013121 return DCI.CombineTo(N, InsV);
13122 }
13123
13124 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13125 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013126 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13127 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013128 return DCI.CombineTo(N, InsV);
13129 }
13130
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013131 return SDValue();
13132}
13133
13134/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013135static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013136 TargetLowering::DAGCombinerInfo &DCI,
13137 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013138 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013139 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013140
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013141 // Don't create instructions with illegal types after legalize types has run.
13142 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13143 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13144 return SDValue();
13145
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013146 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Craig Topper7a9a28b2012-08-12 02:23:29 +000013147 if (Subtarget->hasAVX() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013148 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013149 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013150
13151 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000013152 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013153 return SDValue();
13154
13155 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13156 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13157 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013158 SmallVector<SDValue, 16> Elts;
13159 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013160 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013161
Nate Begemanfdea31a2010-03-24 20:49:50 +000013162 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013163}
Evan Chengd880b972008-05-09 21:53:03 +000013164
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013165
Craig Topperc16f8512012-04-25 06:39:39 +000013166/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013167/// a sequence of vector shuffle operations.
13168/// It is possible when we truncate 256-bit vector to 128-bit vector
13169
Chad Rosiera20e1e72012-08-01 18:39:17 +000013170SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013171 DAGCombinerInfo &DCI) const {
13172 if (!DCI.isBeforeLegalizeOps())
13173 return SDValue();
13174
Craig Topper3ef43cf2012-04-24 06:36:35 +000013175 if (!Subtarget->hasAVX())
13176 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013177
13178 EVT VT = N->getValueType(0);
13179 SDValue Op = N->getOperand(0);
13180 EVT OpVT = Op.getValueType();
13181 DebugLoc dl = N->getDebugLoc();
13182
13183 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13184
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013185 if (Subtarget->hasAVX2()) {
13186 // AVX2: v4i64 -> v4i32
13187
13188 // VPERMD
13189 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13190
13191 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13192 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13193 ShufMask);
13194
Craig Topperd63fa652012-04-22 18:51:37 +000013195 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13196 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013197 }
13198
13199 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013200 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013201 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013202
13203 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013204 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013205
13206 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13207 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13208
13209 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013210 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013211
Craig Topperd63fa652012-04-22 18:51:37 +000013212 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13213 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013214
13215 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013216 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013217
Elena Demikhovsky73252572012-02-01 10:33:05 +000013218 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013219 }
Craig Topperd63fa652012-04-22 18:51:37 +000013220
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013221 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13222
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013223 if (Subtarget->hasAVX2()) {
13224 // AVX2: v8i32 -> v8i16
13225
13226 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013227
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013228 // PSHUFB
13229 SmallVector<SDValue,32> pshufbMask;
13230 for (unsigned i = 0; i < 2; ++i) {
13231 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13232 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13233 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13234 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13235 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13236 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13237 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13238 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13239 for (unsigned j = 0; j < 8; ++j)
13240 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13241 }
Craig Topperd63fa652012-04-22 18:51:37 +000013242 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13243 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013244 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13245
13246 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13247
13248 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013249 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013250 &ShufMask[0]);
13251
Craig Topperd63fa652012-04-22 18:51:37 +000013252 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13253 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013254
13255 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13256 }
13257
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013258 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013259 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013260
13261 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013262 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013263
13264 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13265 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13266
13267 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013268 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13269 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013270
Craig Topperd63fa652012-04-22 18:51:37 +000013271 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013272 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013273 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013274 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013275
13276 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13277 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13278
13279 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013280 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013281
Elena Demikhovsky73252572012-02-01 10:33:05 +000013282 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013283 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013284 }
13285
13286 return SDValue();
13287}
13288
Craig Topper89f4e662012-03-20 07:17:59 +000013289/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13290/// specific shuffle of a load can be folded into a single element load.
13291/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13292/// shuffles have been customed lowered so we need to handle those here.
13293static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13294 TargetLowering::DAGCombinerInfo &DCI) {
13295 if (DCI.isBeforeLegalizeOps())
13296 return SDValue();
13297
13298 SDValue InVec = N->getOperand(0);
13299 SDValue EltNo = N->getOperand(1);
13300
13301 if (!isa<ConstantSDNode>(EltNo))
13302 return SDValue();
13303
13304 EVT VT = InVec.getValueType();
13305
13306 bool HasShuffleIntoBitcast = false;
13307 if (InVec.getOpcode() == ISD::BITCAST) {
13308 // Don't duplicate a load with other uses.
13309 if (!InVec.hasOneUse())
13310 return SDValue();
13311 EVT BCVT = InVec.getOperand(0).getValueType();
13312 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13313 return SDValue();
13314 InVec = InVec.getOperand(0);
13315 HasShuffleIntoBitcast = true;
13316 }
13317
13318 if (!isTargetShuffle(InVec.getOpcode()))
13319 return SDValue();
13320
13321 // Don't duplicate a load with other uses.
13322 if (!InVec.hasOneUse())
13323 return SDValue();
13324
13325 SmallVector<int, 16> ShuffleMask;
13326 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013327 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13328 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013329 return SDValue();
13330
13331 // Select the input vector, guarding against out of range extract vector.
13332 unsigned NumElems = VT.getVectorNumElements();
13333 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13334 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13335 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13336 : InVec.getOperand(1);
13337
13338 // If inputs to shuffle are the same for both ops, then allow 2 uses
13339 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13340
13341 if (LdNode.getOpcode() == ISD::BITCAST) {
13342 // Don't duplicate a load with other uses.
13343 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13344 return SDValue();
13345
13346 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13347 LdNode = LdNode.getOperand(0);
13348 }
13349
13350 if (!ISD::isNormalLoad(LdNode.getNode()))
13351 return SDValue();
13352
13353 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13354
13355 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13356 return SDValue();
13357
13358 if (HasShuffleIntoBitcast) {
13359 // If there's a bitcast before the shuffle, check if the load type and
13360 // alignment is valid.
13361 unsigned Align = LN0->getAlignment();
13362 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13363 unsigned NewAlign = TLI.getTargetData()->
13364 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13365
13366 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13367 return SDValue();
13368 }
13369
13370 // All checks match so transform back to vector_shuffle so that DAG combiner
13371 // can finish the job
13372 DebugLoc dl = N->getDebugLoc();
13373
13374 // Create shuffle node taking into account the case that its a unary shuffle
13375 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13376 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13377 InVec.getOperand(0), Shuffle,
13378 &ShuffleMask[0]);
13379 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13380 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13381 EltNo);
13382}
13383
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013384/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13385/// generation and convert it from being a bunch of shuffles and extracts
13386/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013387static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013388 TargetLowering::DAGCombinerInfo &DCI) {
13389 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13390 if (NewOp.getNode())
13391 return NewOp;
13392
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013393 SDValue InputVector = N->getOperand(0);
13394
13395 // Only operate on vectors of 4 elements, where the alternative shuffling
13396 // gets to be more expensive.
13397 if (InputVector.getValueType() != MVT::v4i32)
13398 return SDValue();
13399
13400 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13401 // single use which is a sign-extend or zero-extend, and all elements are
13402 // used.
13403 SmallVector<SDNode *, 4> Uses;
13404 unsigned ExtractedElements = 0;
13405 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13406 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13407 if (UI.getUse().getResNo() != InputVector.getResNo())
13408 return SDValue();
13409
13410 SDNode *Extract = *UI;
13411 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13412 return SDValue();
13413
13414 if (Extract->getValueType(0) != MVT::i32)
13415 return SDValue();
13416 if (!Extract->hasOneUse())
13417 return SDValue();
13418 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13419 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13420 return SDValue();
13421 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13422 return SDValue();
13423
13424 // Record which element was extracted.
13425 ExtractedElements |=
13426 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13427
13428 Uses.push_back(Extract);
13429 }
13430
13431 // If not all the elements were used, this may not be worthwhile.
13432 if (ExtractedElements != 15)
13433 return SDValue();
13434
13435 // Ok, we've now decided to do the transformation.
13436 DebugLoc dl = InputVector.getDebugLoc();
13437
13438 // Store the value to a temporary stack slot.
13439 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013440 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13441 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013442
13443 // Replace each use (extract) with a load of the appropriate element.
13444 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13445 UE = Uses.end(); UI != UE; ++UI) {
13446 SDNode *Extract = *UI;
13447
Nadav Rotem86694292011-05-17 08:31:57 +000013448 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013449 SDValue Idx = Extract->getOperand(1);
13450 unsigned EltSize =
13451 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13452 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013454 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13455
Nadav Rotem86694292011-05-17 08:31:57 +000013456 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013457 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013458
13459 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013460 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013461 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013462 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013463
13464 // Replace the exact with the load.
13465 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13466 }
13467
13468 // The replacement was made in place; don't return anything.
13469 return SDValue();
13470}
13471
Duncan Sands6bcd2192011-09-17 16:49:39 +000013472/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13473/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013474static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013475 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 const X86Subtarget *Subtarget) {
13477 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013478 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013479 // Get the LHS/RHS of the select.
13480 SDValue LHS = N->getOperand(1);
13481 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013482 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Dan Gohman670e5392009-09-21 18:03:22 +000013484 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013485 // instructions match the semantics of the common C idiom x<y?x:y but not
13486 // x<=y?x:y, because of how they handle negative zero (which can be
13487 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013488 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13489 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013490 (Subtarget->hasSSE2() ||
13491 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013492 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013493
Chris Lattner47b4ce82009-03-11 05:48:52 +000013494 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013495 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013496 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13497 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013498 switch (CC) {
13499 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013500 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013501 // Converting this to a min would handle NaNs incorrectly, and swapping
13502 // the operands would cause it to handle comparisons between positive
13503 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013504 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013505 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013506 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13507 break;
13508 std::swap(LHS, RHS);
13509 }
Dan Gohman670e5392009-09-21 18:03:22 +000013510 Opcode = X86ISD::FMIN;
13511 break;
13512 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013513 // Converting this to a min would handle comparisons between positive
13514 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013515 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013516 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13517 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013518 Opcode = X86ISD::FMIN;
13519 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013520 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013521 // Converting this to a min would handle both negative zeros and NaNs
13522 // incorrectly, but we can swap the operands to fix both.
13523 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013524 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013525 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013526 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013527 Opcode = X86ISD::FMIN;
13528 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013529
Dan Gohman670e5392009-09-21 18:03:22 +000013530 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013531 // Converting this to a max would handle comparisons between positive
13532 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013533 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013534 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013535 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013536 Opcode = X86ISD::FMAX;
13537 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013538 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013539 // Converting this to a max would handle NaNs incorrectly, and swapping
13540 // the operands would cause it to handle comparisons between positive
13541 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013542 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013543 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013544 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13545 break;
13546 std::swap(LHS, RHS);
13547 }
Dan Gohman670e5392009-09-21 18:03:22 +000013548 Opcode = X86ISD::FMAX;
13549 break;
13550 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013551 // Converting this to a max would handle both negative zeros and NaNs
13552 // incorrectly, but we can swap the operands to fix both.
13553 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013554 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013555 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013556 case ISD::SETGE:
13557 Opcode = X86ISD::FMAX;
13558 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013559 }
Dan Gohman670e5392009-09-21 18:03:22 +000013560 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013561 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13562 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013563 switch (CC) {
13564 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013565 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013566 // Converting this to a min would handle comparisons between positive
13567 // and negative zero incorrectly, and swapping the operands would
13568 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013569 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013570 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013571 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013572 break;
13573 std::swap(LHS, RHS);
13574 }
Dan Gohman670e5392009-09-21 18:03:22 +000013575 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013576 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013577 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013578 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013579 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013580 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013582 Opcode = X86ISD::FMIN;
13583 break;
13584 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013585 // Converting this to a min would handle both negative zeros and NaNs
13586 // incorrectly, but we can swap the operands to fix both.
13587 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013588 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013589 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013590 case ISD::SETGE:
13591 Opcode = X86ISD::FMIN;
13592 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013593
Dan Gohman670e5392009-09-21 18:03:22 +000013594 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013595 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013596 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013597 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013598 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013599 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013600 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013601 // Converting this to a max would handle comparisons between positive
13602 // and negative zero incorrectly, and swapping the operands would
13603 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013604 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013605 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013606 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013607 break;
13608 std::swap(LHS, RHS);
13609 }
Dan Gohman670e5392009-09-21 18:03:22 +000013610 Opcode = X86ISD::FMAX;
13611 break;
13612 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013613 // Converting this to a max would handle both negative zeros and NaNs
13614 // incorrectly, but we can swap the operands to fix both.
13615 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013616 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013617 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013618 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013619 Opcode = X86ISD::FMAX;
13620 break;
13621 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013622 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013623
Chris Lattner47b4ce82009-03-11 05:48:52 +000013624 if (Opcode)
13625 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013626 }
Eric Christopherfd179292009-08-27 18:07:15 +000013627
Chris Lattnerd1980a52009-03-12 06:52:53 +000013628 // If this is a select between two integer constants, try to do some
13629 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013630 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13631 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013632 // Don't do this for crazy integer types.
13633 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13634 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013635 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013636 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattnercee56e72009-03-13 05:53:31 +000013638 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013639 // Efficiently invertible.
13640 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13641 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13642 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13643 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013644 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013645 }
Eric Christopherfd179292009-08-27 18:07:15 +000013646
Chris Lattnerd1980a52009-03-12 06:52:53 +000013647 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013648 if (FalseC->getAPIntValue() == 0 &&
13649 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013650 if (NeedsCondInvert) // Invert the condition if needed.
13651 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13652 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013653
Chris Lattnerd1980a52009-03-12 06:52:53 +000013654 // Zero extend the condition if needed.
13655 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013656
Chris Lattnercee56e72009-03-13 05:53:31 +000013657 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013658 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013659 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013660 }
Eric Christopherfd179292009-08-27 18:07:15 +000013661
Chris Lattner97a29a52009-03-13 05:22:11 +000013662 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013663 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013664 if (NeedsCondInvert) // Invert the condition if needed.
13665 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13666 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013667
Chris Lattner97a29a52009-03-13 05:22:11 +000013668 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013669 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13670 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013671 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013672 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013673 }
Eric Christopherfd179292009-08-27 18:07:15 +000013674
Chris Lattnercee56e72009-03-13 05:53:31 +000013675 // Optimize cases that will turn into an LEA instruction. This requires
13676 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013677 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013678 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013679 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013680
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 bool isFastMultiplier = false;
13682 if (Diff < 10) {
13683 switch ((unsigned char)Diff) {
13684 default: break;
13685 case 1: // result = add base, cond
13686 case 2: // result = lea base( , cond*2)
13687 case 3: // result = lea base(cond, cond*2)
13688 case 4: // result = lea base( , cond*4)
13689 case 5: // result = lea base(cond, cond*4)
13690 case 8: // result = lea base( , cond*8)
13691 case 9: // result = lea base(cond, cond*8)
13692 isFastMultiplier = true;
13693 break;
13694 }
13695 }
Eric Christopherfd179292009-08-27 18:07:15 +000013696
Chris Lattnercee56e72009-03-13 05:53:31 +000013697 if (isFastMultiplier) {
13698 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13699 if (NeedsCondInvert) // Invert the condition if needed.
13700 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13701 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013702
Chris Lattnercee56e72009-03-13 05:53:31 +000013703 // Zero extend the condition if needed.
13704 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13705 Cond);
13706 // Scale the condition by the difference.
13707 if (Diff != 1)
13708 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13709 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013710
Chris Lattnercee56e72009-03-13 05:53:31 +000013711 // Add the base if non-zero.
13712 if (FalseC->getAPIntValue() != 0)
13713 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13714 SDValue(FalseC, 0));
13715 return Cond;
13716 }
Eric Christopherfd179292009-08-27 18:07:15 +000013717 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013718 }
13719 }
Eric Christopherfd179292009-08-27 18:07:15 +000013720
Evan Cheng56f582d2012-01-04 01:41:39 +000013721 // Canonicalize max and min:
13722 // (x > y) ? x : y -> (x >= y) ? x : y
13723 // (x < y) ? x : y -> (x <= y) ? x : y
13724 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13725 // the need for an extra compare
13726 // against zero. e.g.
13727 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13728 // subl %esi, %edi
13729 // testl %edi, %edi
13730 // movl $0, %eax
13731 // cmovgl %edi, %eax
13732 // =>
13733 // xorl %eax, %eax
13734 // subl %esi, $edi
13735 // cmovsl %eax, %edi
13736 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13737 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13738 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13739 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13740 switch (CC) {
13741 default: break;
13742 case ISD::SETLT:
13743 case ISD::SETGT: {
13744 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13745 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13746 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13747 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13748 }
13749 }
13750 }
13751
Nadav Rotemcc616562012-01-15 19:27:55 +000013752 // If we know that this node is legal then we know that it is going to be
13753 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13754 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13755 // to simplify previous instructions.
13756 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13757 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013758 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013759 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013760
13761 // Don't optimize vector selects that map to mask-registers.
13762 if (BitWidth == 1)
13763 return SDValue();
13764
Nadav Rotemcc616562012-01-15 19:27:55 +000013765 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13766 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13767
13768 APInt KnownZero, KnownOne;
13769 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13770 DCI.isBeforeLegalizeOps());
13771 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13772 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13773 DCI.CommitTargetLoweringOpt(TLO);
13774 }
13775
Dan Gohman475871a2008-07-27 21:46:04 +000013776 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013777}
13778
Michael Liao2a33cec2012-08-10 19:58:13 +000013779// Check whether a boolean test is testing a boolean value generated by
13780// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
13781// code.
13782//
13783// Simplify the following patterns:
13784// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
13785// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
13786// to (Op EFLAGS Cond)
13787//
13788// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
13789// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
13790// to (Op EFLAGS !Cond)
13791//
13792// where Op could be BRCOND or CMOV.
13793//
13794static SDValue BoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
13795 // Quit if not CMP and SUB with its value result used.
13796 if (Cmp.getOpcode() != X86ISD::CMP &&
13797 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
13798 return SDValue();
13799
13800 // Quit if not used as a boolean value.
13801 if (CC != X86::COND_E && CC != X86::COND_NE)
13802 return SDValue();
13803
13804 // Check CMP operands. One of them should be 0 or 1 and the other should be
13805 // an SetCC or extended from it.
13806 SDValue Op1 = Cmp.getOperand(0);
13807 SDValue Op2 = Cmp.getOperand(1);
13808
13809 SDValue SetCC;
13810 const ConstantSDNode* C = 0;
13811 bool needOppositeCond = (CC == X86::COND_E);
13812
13813 if ((C = dyn_cast<ConstantSDNode>(Op1)))
13814 SetCC = Op2;
13815 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
13816 SetCC = Op1;
13817 else // Quit if all operands are not constants.
13818 return SDValue();
13819
13820 if (C->getZExtValue() == 1)
13821 needOppositeCond = !needOppositeCond;
13822 else if (C->getZExtValue() != 0)
13823 // Quit if the constant is neither 0 or 1.
13824 return SDValue();
13825
13826 // Skip 'zext' node.
13827 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
13828 SetCC = SetCC.getOperand(0);
13829
13830 // Quit if not SETCC.
13831 // FIXME: So far we only handle the boolean value generated from SETCC. If
13832 // there is other ways to generate boolean values, we need handle them here
13833 // as well.
13834 if (SetCC.getOpcode() != X86ISD::SETCC)
13835 return SDValue();
13836
13837 // Set the condition code or opposite one if necessary.
13838 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
13839 if (needOppositeCond)
13840 CC = X86::GetOppositeBranchCondition(CC);
13841
13842 return SetCC.getOperand(1);
13843}
13844
Michael Liao9eac20a2012-08-11 23:47:06 +000013845static bool IsValidFCMOVCondition(X86::CondCode CC) {
13846 switch (CC) {
13847 default:
13848 return false;
13849 case X86::COND_B:
13850 case X86::COND_BE:
13851 case X86::COND_E:
13852 case X86::COND_P:
13853 case X86::COND_AE:
13854 case X86::COND_A:
13855 case X86::COND_NE:
13856 case X86::COND_NP:
13857 return true;
13858 }
13859}
13860
Chris Lattnerd1980a52009-03-12 06:52:53 +000013861/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13862static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13863 TargetLowering::DAGCombinerInfo &DCI) {
13864 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013865
Chris Lattnerd1980a52009-03-12 06:52:53 +000013866 // If the flag operand isn't dead, don't touch this CMOV.
13867 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13868 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013869
Evan Chengb5a55d92011-05-24 01:48:22 +000013870 SDValue FalseOp = N->getOperand(0);
13871 SDValue TrueOp = N->getOperand(1);
13872 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13873 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000013874
Evan Chengb5a55d92011-05-24 01:48:22 +000013875 if (CC == X86::COND_E || CC == X86::COND_NE) {
13876 switch (Cond.getOpcode()) {
13877 default: break;
13878 case X86ISD::BSR:
13879 case X86ISD::BSF:
13880 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13881 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13882 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13883 }
13884 }
13885
Michael Liao2a33cec2012-08-10 19:58:13 +000013886 SDValue Flags;
13887
13888 Flags = BoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000013889 if (Flags.getNode() &&
13890 // Extra check as FCMOV only supports a subset of X86 cond.
13891 (FalseOp.getValueType() != MVT::f80 || IsValidFCMOVCondition(CC))) {
Michael Liao2a33cec2012-08-10 19:58:13 +000013892 SDValue Ops[] = { FalseOp, TrueOp,
13893 DAG.getConstant(CC, MVT::i8), Flags };
13894 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
13895 Ops, array_lengthof(Ops));
13896 }
13897
Chris Lattnerd1980a52009-03-12 06:52:53 +000013898 // If this is a select between two integer constants, try to do some
13899 // optimizations. Note that the operands are ordered the opposite of SELECT
13900 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013901 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13902 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013903 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13904 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013905 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13906 CC = X86::GetOppositeBranchCondition(CC);
13907 std::swap(TrueC, FalseC);
13908 }
Eric Christopherfd179292009-08-27 18:07:15 +000013909
Chris Lattnerd1980a52009-03-12 06:52:53 +000013910 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013911 // This is efficient for any integer data type (including i8/i16) and
13912 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013913 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013914 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13915 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013916
Chris Lattnerd1980a52009-03-12 06:52:53 +000013917 // Zero extend the condition if needed.
13918 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013919
Chris Lattnerd1980a52009-03-12 06:52:53 +000013920 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13921 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013922 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013923 if (N->getNumValues() == 2) // Dead flag value?
13924 return DCI.CombineTo(N, Cond, SDValue());
13925 return Cond;
13926 }
Eric Christopherfd179292009-08-27 18:07:15 +000013927
Chris Lattnercee56e72009-03-13 05:53:31 +000013928 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13929 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013930 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013931 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13932 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013933
Chris Lattner97a29a52009-03-13 05:22:11 +000013934 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013935 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13936 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013937 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13938 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013939
Chris Lattner97a29a52009-03-13 05:22:11 +000013940 if (N->getNumValues() == 2) // Dead flag value?
13941 return DCI.CombineTo(N, Cond, SDValue());
13942 return Cond;
13943 }
Eric Christopherfd179292009-08-27 18:07:15 +000013944
Chris Lattnercee56e72009-03-13 05:53:31 +000013945 // Optimize cases that will turn into an LEA instruction. This requires
13946 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013947 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013948 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013949 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013950
Chris Lattnercee56e72009-03-13 05:53:31 +000013951 bool isFastMultiplier = false;
13952 if (Diff < 10) {
13953 switch ((unsigned char)Diff) {
13954 default: break;
13955 case 1: // result = add base, cond
13956 case 2: // result = lea base( , cond*2)
13957 case 3: // result = lea base(cond, cond*2)
13958 case 4: // result = lea base( , cond*4)
13959 case 5: // result = lea base(cond, cond*4)
13960 case 8: // result = lea base( , cond*8)
13961 case 9: // result = lea base(cond, cond*8)
13962 isFastMultiplier = true;
13963 break;
13964 }
13965 }
Eric Christopherfd179292009-08-27 18:07:15 +000013966
Chris Lattnercee56e72009-03-13 05:53:31 +000013967 if (isFastMultiplier) {
13968 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013969 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13970 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013971 // Zero extend the condition if needed.
13972 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13973 Cond);
13974 // Scale the condition by the difference.
13975 if (Diff != 1)
13976 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13977 DAG.getConstant(Diff, Cond.getValueType()));
13978
13979 // Add the base if non-zero.
13980 if (FalseC->getAPIntValue() != 0)
13981 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13982 SDValue(FalseC, 0));
13983 if (N->getNumValues() == 2) // Dead flag value?
13984 return DCI.CombineTo(N, Cond, SDValue());
13985 return Cond;
13986 }
Eric Christopherfd179292009-08-27 18:07:15 +000013987 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013988 }
13989 }
13990 return SDValue();
13991}
13992
13993
Evan Cheng0b0cd912009-03-28 05:57:29 +000013994/// PerformMulCombine - Optimize a single multiply with constant into two
13995/// in order to implement it with two cheaper instructions, e.g.
13996/// LEA + SHL, LEA + LEA.
13997static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13998 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013999 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
14000 return SDValue();
14001
Owen Andersone50ed302009-08-10 22:56:29 +000014002 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000014003 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000014004 return SDValue();
14005
14006 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
14007 if (!C)
14008 return SDValue();
14009 uint64_t MulAmt = C->getZExtValue();
14010 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
14011 return SDValue();
14012
14013 uint64_t MulAmt1 = 0;
14014 uint64_t MulAmt2 = 0;
14015 if ((MulAmt % 9) == 0) {
14016 MulAmt1 = 9;
14017 MulAmt2 = MulAmt / 9;
14018 } else if ((MulAmt % 5) == 0) {
14019 MulAmt1 = 5;
14020 MulAmt2 = MulAmt / 5;
14021 } else if ((MulAmt % 3) == 0) {
14022 MulAmt1 = 3;
14023 MulAmt2 = MulAmt / 3;
14024 }
14025 if (MulAmt2 &&
14026 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
14027 DebugLoc DL = N->getDebugLoc();
14028
14029 if (isPowerOf2_64(MulAmt2) &&
14030 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
14031 // If second multiplifer is pow2, issue it first. We want the multiply by
14032 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
14033 // is an add.
14034 std::swap(MulAmt1, MulAmt2);
14035
14036 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000014037 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014038 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000014039 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000014040 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014041 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000014042 DAG.getConstant(MulAmt1, VT));
14043
Eric Christopherfd179292009-08-27 18:07:15 +000014044 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014045 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000014046 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000014047 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014048 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014049 DAG.getConstant(MulAmt2, VT));
14050
14051 // Do not add new nodes to DAG combiner worklist.
14052 DCI.CombineTo(N, NewMul, false);
14053 }
14054 return SDValue();
14055}
14056
Evan Chengad9c0a32009-12-15 00:53:42 +000014057static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14058 SDValue N0 = N->getOperand(0);
14059 SDValue N1 = N->getOperand(1);
14060 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14061 EVT VT = N0.getValueType();
14062
14063 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14064 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014065 if (VT.isInteger() && !VT.isVector() &&
14066 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014067 N0.getOperand(1).getOpcode() == ISD::Constant) {
14068 SDValue N00 = N0.getOperand(0);
14069 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14070 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14071 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14072 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14073 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14074 APInt ShAmt = N1C->getAPIntValue();
14075 Mask = Mask.shl(ShAmt);
14076 if (Mask != 0)
14077 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14078 N00, DAG.getConstant(Mask, VT));
14079 }
14080 }
14081
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014082
14083 // Hardware support for vector shifts is sparse which makes us scalarize the
14084 // vector operations in many cases. Also, on sandybridge ADD is faster than
14085 // shl.
14086 // (shl V, 1) -> add V,V
14087 if (isSplatVector(N1.getNode())) {
14088 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14089 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14090 // We shift all of the values by one. In many cases we do not have
14091 // hardware support for this operation. This is better expressed as an ADD
14092 // of two values.
14093 if (N1C && (1 == N1C->getZExtValue())) {
14094 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14095 }
14096 }
14097
Evan Chengad9c0a32009-12-15 00:53:42 +000014098 return SDValue();
14099}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014100
Nate Begeman740ab032009-01-26 00:52:55 +000014101/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14102/// when possible.
14103static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014104 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014105 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014106 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014107 if (N->getOpcode() == ISD::SHL) {
14108 SDValue V = PerformSHLCombine(N, DAG);
14109 if (V.getNode()) return V;
14110 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014111
Nate Begeman740ab032009-01-26 00:52:55 +000014112 // On X86 with SSE2 support, we can transform this to a vector shift if
14113 // all elements are shifted by the same amount. We can't do this in legalize
14114 // because the a constant vector is typically transformed to a constant pool
14115 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014116 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014117 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014118
Craig Topper7be5dfd2011-11-12 09:58:49 +000014119 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14120 (!Subtarget->hasAVX2() ||
14121 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014122 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014123
Mon P Wang3becd092009-01-28 08:12:05 +000014124 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014125 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014126 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014127 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014128 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14129 unsigned NumElts = VT.getVectorNumElements();
14130 unsigned i = 0;
14131 for (; i != NumElts; ++i) {
14132 SDValue Arg = ShAmtOp.getOperand(i);
14133 if (Arg.getOpcode() == ISD::UNDEF) continue;
14134 BaseShAmt = Arg;
14135 break;
14136 }
Craig Topper37c26772012-01-17 04:44:50 +000014137 // Handle the case where the build_vector is all undef
14138 // FIXME: Should DAG allow this?
14139 if (i == NumElts)
14140 return SDValue();
14141
Mon P Wang3becd092009-01-28 08:12:05 +000014142 for (; i != NumElts; ++i) {
14143 SDValue Arg = ShAmtOp.getOperand(i);
14144 if (Arg.getOpcode() == ISD::UNDEF) continue;
14145 if (Arg != BaseShAmt) {
14146 return SDValue();
14147 }
14148 }
14149 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014150 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014151 SDValue InVec = ShAmtOp.getOperand(0);
14152 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14153 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14154 unsigned i = 0;
14155 for (; i != NumElts; ++i) {
14156 SDValue Arg = InVec.getOperand(i);
14157 if (Arg.getOpcode() == ISD::UNDEF) continue;
14158 BaseShAmt = Arg;
14159 break;
14160 }
14161 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14162 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014163 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014164 if (C->getZExtValue() == SplatIdx)
14165 BaseShAmt = InVec.getOperand(1);
14166 }
14167 }
Mon P Wang845b1892012-02-01 22:15:20 +000014168 if (BaseShAmt.getNode() == 0) {
14169 // Don't create instructions with illegal types after legalize
14170 // types has run.
14171 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14172 !DCI.isBeforeLegalize())
14173 return SDValue();
14174
Mon P Wangefa42202009-09-03 19:56:25 +000014175 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14176 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014177 }
Mon P Wang3becd092009-01-28 08:12:05 +000014178 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014179 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014180
Mon P Wangefa42202009-09-03 19:56:25 +000014181 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014182 if (EltVT.bitsGT(MVT::i32))
14183 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14184 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014185 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014186
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014187 // The shift amount is identical so we can do a vector shift.
14188 SDValue ValOp = N->getOperand(0);
14189 switch (N->getOpcode()) {
14190 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014191 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014192 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014193 switch (VT.getSimpleVT().SimpleTy) {
14194 default: return SDValue();
14195 case MVT::v2i64:
14196 case MVT::v4i32:
14197 case MVT::v8i16:
14198 case MVT::v4i64:
14199 case MVT::v8i32:
14200 case MVT::v16i16:
14201 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14202 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014203 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014204 switch (VT.getSimpleVT().SimpleTy) {
14205 default: return SDValue();
14206 case MVT::v4i32:
14207 case MVT::v8i16:
14208 case MVT::v8i32:
14209 case MVT::v16i16:
14210 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14211 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014212 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014213 switch (VT.getSimpleVT().SimpleTy) {
14214 default: return SDValue();
14215 case MVT::v2i64:
14216 case MVT::v4i32:
14217 case MVT::v8i16:
14218 case MVT::v4i64:
14219 case MVT::v8i32:
14220 case MVT::v16i16:
14221 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14222 }
Nate Begeman740ab032009-01-26 00:52:55 +000014223 }
Nate Begeman740ab032009-01-26 00:52:55 +000014224}
14225
Nate Begemanb65c1752010-12-17 22:55:37 +000014226
Stuart Hastings865f0932011-06-03 23:53:54 +000014227// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14228// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14229// and friends. Likewise for OR -> CMPNEQSS.
14230static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14231 TargetLowering::DAGCombinerInfo &DCI,
14232 const X86Subtarget *Subtarget) {
14233 unsigned opcode;
14234
14235 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14236 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014237 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014238 SDValue N0 = N->getOperand(0);
14239 SDValue N1 = N->getOperand(1);
14240 SDValue CMP0 = N0->getOperand(1);
14241 SDValue CMP1 = N1->getOperand(1);
14242 DebugLoc DL = N->getDebugLoc();
14243
14244 // The SETCCs should both refer to the same CMP.
14245 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14246 return SDValue();
14247
14248 SDValue CMP00 = CMP0->getOperand(0);
14249 SDValue CMP01 = CMP0->getOperand(1);
14250 EVT VT = CMP00.getValueType();
14251
14252 if (VT == MVT::f32 || VT == MVT::f64) {
14253 bool ExpectingFlags = false;
14254 // Check for any users that want flags:
14255 for (SDNode::use_iterator UI = N->use_begin(),
14256 UE = N->use_end();
14257 !ExpectingFlags && UI != UE; ++UI)
14258 switch (UI->getOpcode()) {
14259 default:
14260 case ISD::BR_CC:
14261 case ISD::BRCOND:
14262 case ISD::SELECT:
14263 ExpectingFlags = true;
14264 break;
14265 case ISD::CopyToReg:
14266 case ISD::SIGN_EXTEND:
14267 case ISD::ZERO_EXTEND:
14268 case ISD::ANY_EXTEND:
14269 break;
14270 }
14271
14272 if (!ExpectingFlags) {
14273 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14274 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14275
14276 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14277 X86::CondCode tmp = cc0;
14278 cc0 = cc1;
14279 cc1 = tmp;
14280 }
14281
14282 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14283 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14284 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14285 X86ISD::NodeType NTOperator = is64BitFP ?
14286 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14287 // FIXME: need symbolic constants for these magic numbers.
14288 // See X86ATTInstPrinter.cpp:printSSECC().
14289 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14290 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14291 DAG.getConstant(x86cc, MVT::i8));
14292 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14293 OnesOrZeroesF);
14294 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14295 DAG.getConstant(1, MVT::i32));
14296 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14297 return OneBitOfTruth;
14298 }
14299 }
14300 }
14301 }
14302 return SDValue();
14303}
14304
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014305/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14306/// so it can be folded inside ANDNP.
14307static bool CanFoldXORWithAllOnes(const SDNode *N) {
14308 EVT VT = N->getValueType(0);
14309
14310 // Match direct AllOnes for 128 and 256-bit vectors
14311 if (ISD::isBuildVectorAllOnes(N))
14312 return true;
14313
14314 // Look through a bit convert.
14315 if (N->getOpcode() == ISD::BITCAST)
14316 N = N->getOperand(0).getNode();
14317
14318 // Sometimes the operand may come from a insert_subvector building a 256-bit
14319 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000014320 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000014321 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14322 SDValue V1 = N->getOperand(0);
14323 SDValue V2 = N->getOperand(1);
14324
14325 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14326 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14327 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14328 ISD::isBuildVectorAllOnes(V2.getNode()))
14329 return true;
14330 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014331
14332 return false;
14333}
14334
Nate Begemanb65c1752010-12-17 22:55:37 +000014335static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14336 TargetLowering::DAGCombinerInfo &DCI,
14337 const X86Subtarget *Subtarget) {
14338 if (DCI.isBeforeLegalizeOps())
14339 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014340
Stuart Hastings865f0932011-06-03 23:53:54 +000014341 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14342 if (R.getNode())
14343 return R;
14344
Craig Topper54a11172011-10-14 07:06:56 +000014345 EVT VT = N->getValueType(0);
14346
Craig Topperb4c94572011-10-21 06:55:01 +000014347 // Create ANDN, BLSI, and BLSR instructions
14348 // BLSI is X & (-X)
14349 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014350 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14351 SDValue N0 = N->getOperand(0);
14352 SDValue N1 = N->getOperand(1);
14353 DebugLoc DL = N->getDebugLoc();
14354
14355 // Check LHS for not
14356 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14357 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14358 // Check RHS for not
14359 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14360 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14361
Craig Topperb4c94572011-10-21 06:55:01 +000014362 // Check LHS for neg
14363 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14364 isZero(N0.getOperand(0)))
14365 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14366
14367 // Check RHS for neg
14368 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14369 isZero(N1.getOperand(0)))
14370 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14371
14372 // Check LHS for X-1
14373 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14374 isAllOnes(N0.getOperand(1)))
14375 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14376
14377 // Check RHS for X-1
14378 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14379 isAllOnes(N1.getOperand(1)))
14380 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14381
Craig Topper54a11172011-10-14 07:06:56 +000014382 return SDValue();
14383 }
14384
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014385 // Want to form ANDNP nodes:
14386 // 1) In the hopes of then easily combining them with OR and AND nodes
14387 // to form PBLEND/PSIGN.
14388 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014389 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014390 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014391
Nate Begemanb65c1752010-12-17 22:55:37 +000014392 SDValue N0 = N->getOperand(0);
14393 SDValue N1 = N->getOperand(1);
14394 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014395
Nate Begemanb65c1752010-12-17 22:55:37 +000014396 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014397 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014398 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14399 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014400 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014401
14402 // Check RHS for vnot
14403 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014404 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14405 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014406 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014407
Nate Begemanb65c1752010-12-17 22:55:37 +000014408 return SDValue();
14409}
14410
Evan Cheng760d1942010-01-04 21:22:48 +000014411static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014412 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014413 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014414 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014415 return SDValue();
14416
Stuart Hastings865f0932011-06-03 23:53:54 +000014417 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14418 if (R.getNode())
14419 return R;
14420
Evan Cheng760d1942010-01-04 21:22:48 +000014421 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014422
Evan Cheng760d1942010-01-04 21:22:48 +000014423 SDValue N0 = N->getOperand(0);
14424 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014425
Nate Begemanb65c1752010-12-17 22:55:37 +000014426 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014427 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014428 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014429 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14430 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014431
Craig Topper1666cb62011-11-19 07:07:26 +000014432 // Canonicalize pandn to RHS
14433 if (N0.getOpcode() == X86ISD::ANDNP)
14434 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014435 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014436 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14437 SDValue Mask = N1.getOperand(0);
14438 SDValue X = N1.getOperand(1);
14439 SDValue Y;
14440 if (N0.getOperand(0) == Mask)
14441 Y = N0.getOperand(1);
14442 if (N0.getOperand(1) == Mask)
14443 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014444
Craig Topper1666cb62011-11-19 07:07:26 +000014445 // Check to see if the mask appeared in both the AND and ANDNP and
14446 if (!Y.getNode())
14447 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014448
Craig Topper1666cb62011-11-19 07:07:26 +000014449 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014450 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014451 if (Mask.getOpcode() == ISD::BITCAST)
14452 Mask = Mask.getOperand(0);
14453 if (X.getOpcode() == ISD::BITCAST)
14454 X = X.getOperand(0);
14455 if (Y.getOpcode() == ISD::BITCAST)
14456 Y = Y.getOperand(0);
14457
Craig Topper1666cb62011-11-19 07:07:26 +000014458 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014459
Craig Toppered2e13d2012-01-22 19:15:14 +000014460 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014461 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14462 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014463 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014464 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014465
14466 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014467 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014468 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14469 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14470 if ((SraAmt + 1) != EltBits)
14471 return SDValue();
14472
14473 DebugLoc DL = N->getDebugLoc();
14474
14475 // Now we know we at least have a plendvb with the mask val. See if
14476 // we can form a psignb/w/d.
14477 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014478 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14479 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014480 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14481 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14482 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014483 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014484 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014485 }
14486 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014487 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014488 return SDValue();
14489
14490 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14491
14492 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14493 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14494 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014495 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014496 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014497 }
14498 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014499
Craig Topper1666cb62011-11-19 07:07:26 +000014500 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14501 return SDValue();
14502
Nate Begemanb65c1752010-12-17 22:55:37 +000014503 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014504 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14505 std::swap(N0, N1);
14506 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14507 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014508 if (!N0.hasOneUse() || !N1.hasOneUse())
14509 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014510
14511 SDValue ShAmt0 = N0.getOperand(1);
14512 if (ShAmt0.getValueType() != MVT::i8)
14513 return SDValue();
14514 SDValue ShAmt1 = N1.getOperand(1);
14515 if (ShAmt1.getValueType() != MVT::i8)
14516 return SDValue();
14517 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14518 ShAmt0 = ShAmt0.getOperand(0);
14519 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14520 ShAmt1 = ShAmt1.getOperand(0);
14521
14522 DebugLoc DL = N->getDebugLoc();
14523 unsigned Opc = X86ISD::SHLD;
14524 SDValue Op0 = N0.getOperand(0);
14525 SDValue Op1 = N1.getOperand(0);
14526 if (ShAmt0.getOpcode() == ISD::SUB) {
14527 Opc = X86ISD::SHRD;
14528 std::swap(Op0, Op1);
14529 std::swap(ShAmt0, ShAmt1);
14530 }
14531
Evan Cheng8b1190a2010-04-28 01:18:01 +000014532 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014533 if (ShAmt1.getOpcode() == ISD::SUB) {
14534 SDValue Sum = ShAmt1.getOperand(0);
14535 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014536 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14537 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14538 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14539 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014540 return DAG.getNode(Opc, DL, VT,
14541 Op0, Op1,
14542 DAG.getNode(ISD::TRUNCATE, DL,
14543 MVT::i8, ShAmt0));
14544 }
14545 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14546 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14547 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014548 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014549 return DAG.getNode(Opc, DL, VT,
14550 N0.getOperand(0), N1.getOperand(0),
14551 DAG.getNode(ISD::TRUNCATE, DL,
14552 MVT::i8, ShAmt0));
14553 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014554
Evan Cheng760d1942010-01-04 21:22:48 +000014555 return SDValue();
14556}
14557
Manman Ren92363622012-06-07 22:39:10 +000014558// Generate NEG and CMOV for integer abs.
14559static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14560 EVT VT = N->getValueType(0);
14561
14562 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14563 // 8-bit integer abs to NEG and CMOV.
14564 if (VT.isInteger() && VT.getSizeInBits() == 8)
14565 return SDValue();
14566
14567 SDValue N0 = N->getOperand(0);
14568 SDValue N1 = N->getOperand(1);
14569 DebugLoc DL = N->getDebugLoc();
14570
14571 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14572 // and change it to SUB and CMOV.
14573 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14574 N0.getOpcode() == ISD::ADD &&
14575 N0.getOperand(1) == N1 &&
14576 N1.getOpcode() == ISD::SRA &&
14577 N1.getOperand(0) == N0.getOperand(0))
14578 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14579 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14580 // Generate SUB & CMOV.
14581 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14582 DAG.getConstant(0, VT), N0.getOperand(0));
14583
14584 SDValue Ops[] = { N0.getOperand(0), Neg,
14585 DAG.getConstant(X86::COND_GE, MVT::i8),
14586 SDValue(Neg.getNode(), 1) };
14587 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14588 Ops, array_lengthof(Ops));
14589 }
14590 return SDValue();
14591}
14592
Craig Topper3738ccd2011-12-27 06:27:23 +000014593// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014594static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14595 TargetLowering::DAGCombinerInfo &DCI,
14596 const X86Subtarget *Subtarget) {
14597 if (DCI.isBeforeLegalizeOps())
14598 return SDValue();
14599
Manman Ren45d53b82012-06-08 18:58:26 +000014600 if (Subtarget->hasCMov()) {
14601 SDValue RV = performIntegerAbsCombine(N, DAG);
14602 if (RV.getNode())
14603 return RV;
14604 }
Manman Ren92363622012-06-07 22:39:10 +000014605
14606 // Try forming BMI if it is available.
14607 if (!Subtarget->hasBMI())
14608 return SDValue();
14609
Craig Topperb4c94572011-10-21 06:55:01 +000014610 EVT VT = N->getValueType(0);
14611
14612 if (VT != MVT::i32 && VT != MVT::i64)
14613 return SDValue();
14614
Craig Topper3738ccd2011-12-27 06:27:23 +000014615 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14616
Craig Topperb4c94572011-10-21 06:55:01 +000014617 // Create BLSMSK instructions by finding X ^ (X-1)
14618 SDValue N0 = N->getOperand(0);
14619 SDValue N1 = N->getOperand(1);
14620 DebugLoc DL = N->getDebugLoc();
14621
14622 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14623 isAllOnes(N0.getOperand(1)))
14624 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14625
14626 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14627 isAllOnes(N1.getOperand(1)))
14628 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14629
14630 return SDValue();
14631}
14632
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014633/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14634static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014635 TargetLowering::DAGCombinerInfo &DCI,
14636 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014637 LoadSDNode *Ld = cast<LoadSDNode>(N);
14638 EVT RegVT = Ld->getValueType(0);
14639 EVT MemVT = Ld->getMemoryVT();
14640 DebugLoc dl = Ld->getDebugLoc();
14641 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14642
14643 ISD::LoadExtType Ext = Ld->getExtensionType();
14644
Nadav Rotemca6f2962011-09-18 19:00:23 +000014645 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014646 // shuffle. We need SSE4 for the shuffles.
14647 // TODO: It is possible to support ZExt by zeroing the undef values
14648 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014649 if (RegVT.isVector() && RegVT.isInteger() &&
14650 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014651 assert(MemVT != RegVT && "Cannot extend to the same type");
14652 assert(MemVT.isVector() && "Must load a vector from memory");
14653
14654 unsigned NumElems = RegVT.getVectorNumElements();
14655 unsigned RegSz = RegVT.getSizeInBits();
14656 unsigned MemSz = MemVT.getSizeInBits();
14657 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014658
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014659 // All sizes must be a power of two.
14660 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14661 return SDValue();
14662
14663 // Attempt to load the original value using scalar loads.
14664 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014665 MVT SclrLoadTy = MVT::i8;
14666 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14667 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14668 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014669 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014670 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014671 }
14672 }
14673
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014674 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14675 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14676 (64 <= MemSz))
14677 SclrLoadTy = MVT::f64;
14678
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014679 // Calculate the number of scalar loads that we need to perform
14680 // in order to load our vector from memory.
14681 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014682
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014683 // Represent our vector as a sequence of elements which are the
14684 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014685 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14686 RegSz/SclrLoadTy.getSizeInBits());
14687
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014688 // Represent the data using the same element type that is stored in
14689 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014690 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14691 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014692
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014693 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14694 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014695
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014696 // We can't shuffle using an illegal type.
14697 if (!TLI.isTypeLegal(WideVecVT))
14698 return SDValue();
14699
14700 SmallVector<SDValue, 8> Chains;
14701 SDValue Ptr = Ld->getBasePtr();
14702 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14703 TLI.getPointerTy());
14704 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14705
14706 for (unsigned i = 0; i < NumLoads; ++i) {
14707 // Perform a single load.
14708 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14709 Ptr, Ld->getPointerInfo(),
14710 Ld->isVolatile(), Ld->isNonTemporal(),
14711 Ld->isInvariant(), Ld->getAlignment());
14712 Chains.push_back(ScalarLoad.getValue(1));
14713 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14714 // another round of DAGCombining.
14715 if (i == 0)
14716 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14717 else
14718 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14719 ScalarLoad, DAG.getIntPtrConstant(i));
14720
14721 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14722 }
14723
14724 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14725 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014726
14727 // Bitcast the loaded value to a vector of the original element type, in
14728 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014729 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014730 unsigned SizeRatio = RegSz/MemSz;
14731
14732 // Redistribute the loaded elements into the different locations.
14733 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014734 for (unsigned i = 0; i != NumElems; ++i)
14735 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014736
14737 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014738 DAG.getUNDEF(WideVecVT),
14739 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014740
14741 // Bitcast to the requested type.
14742 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14743 // Replace the original load with the new sequence
14744 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014745 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014746 }
14747
14748 return SDValue();
14749}
14750
Chris Lattner149a4e52008-02-22 02:09:43 +000014751/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014752static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014753 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014754 StoreSDNode *St = cast<StoreSDNode>(N);
14755 EVT VT = St->getValue().getValueType();
14756 EVT StVT = St->getMemoryVT();
14757 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014758 SDValue StoredVal = St->getOperand(1);
14759 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14760
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014761 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014762 // On Sandy Bridge, 256-bit memory operations are executed by two
14763 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14764 // memory operation.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014765 if (VT.is256BitVector() && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014766 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14767 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014768 SDValue Value0 = StoredVal.getOperand(0);
14769 SDValue Value1 = StoredVal.getOperand(1);
14770
14771 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14772 SDValue Ptr0 = St->getBasePtr();
14773 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14774
14775 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14776 St->getPointerInfo(), St->isVolatile(),
14777 St->isNonTemporal(), St->getAlignment());
14778 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14779 St->getPointerInfo(), St->isVolatile(),
14780 St->isNonTemporal(), St->getAlignment());
14781 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14782 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014783
14784 // Optimize trunc store (of multiple scalars) to shuffle and store.
14785 // First, pack all of the elements in one place. Next, store to memory
14786 // in fewer chunks.
14787 if (St->isTruncatingStore() && VT.isVector()) {
14788 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14789 unsigned NumElems = VT.getVectorNumElements();
14790 assert(StVT != VT && "Cannot truncate to the same type");
14791 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14792 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14793
14794 // From, To sizes and ElemCount must be pow of two
14795 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014796 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014797 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014798 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014799
Nadav Rotem614061b2011-08-10 19:30:14 +000014800 unsigned SizeRatio = FromSz / ToSz;
14801
14802 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14803
14804 // Create a type on which we perform the shuffle
14805 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14806 StVT.getScalarType(), NumElems*SizeRatio);
14807
14808 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14809
14810 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14811 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014812 for (unsigned i = 0; i != NumElems; ++i)
14813 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014814
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014815 // Can't shuffle using an illegal type.
14816 if (!TLI.isTypeLegal(WideVecVT))
14817 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014818
14819 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014820 DAG.getUNDEF(WideVecVT),
14821 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014822 // At this point all of the data is stored at the bottom of the
14823 // register. We now need to save it to mem.
14824
14825 // Find the largest store unit
14826 MVT StoreType = MVT::i8;
14827 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14828 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14829 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014830 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014831 StoreType = Tp;
14832 }
14833
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014834 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14835 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14836 (64 <= NumElems * ToSz))
14837 StoreType = MVT::f64;
14838
Nadav Rotem614061b2011-08-10 19:30:14 +000014839 // Bitcast the original vector into a vector of store-size units
14840 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014841 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014842 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14843 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14844 SmallVector<SDValue, 8> Chains;
14845 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14846 TLI.getPointerTy());
14847 SDValue Ptr = St->getBasePtr();
14848
14849 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014850 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014851 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14852 StoreType, ShuffWide,
14853 DAG.getIntPtrConstant(i));
14854 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14855 St->getPointerInfo(), St->isVolatile(),
14856 St->isNonTemporal(), St->getAlignment());
14857 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14858 Chains.push_back(Ch);
14859 }
14860
14861 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14862 Chains.size());
14863 }
14864
14865
Chris Lattner149a4e52008-02-22 02:09:43 +000014866 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14867 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014868 // A preferable solution to the general problem is to figure out the right
14869 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014870
14871 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014872 if (VT.getSizeInBits() != 64)
14873 return SDValue();
14874
Devang Patel578efa92009-06-05 21:57:13 +000014875 const Function *F = DAG.getMachineFunction().getFunction();
14876 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014877 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014878 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014879 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014880 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014881 isa<LoadSDNode>(St->getValue()) &&
14882 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14883 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014884 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014885 LoadSDNode *Ld = 0;
14886 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014887 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014888 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014889 // Must be a store of a load. We currently handle two cases: the load
14890 // is a direct child, and it's under an intervening TokenFactor. It is
14891 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014892 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014893 Ld = cast<LoadSDNode>(St->getChain());
14894 else if (St->getValue().hasOneUse() &&
14895 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014896 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014897 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014898 TokenFactorIndex = i;
14899 Ld = cast<LoadSDNode>(St->getValue());
14900 } else
14901 Ops.push_back(ChainVal->getOperand(i));
14902 }
14903 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014904
Evan Cheng536e6672009-03-12 05:59:15 +000014905 if (!Ld || !ISD::isNormalLoad(Ld))
14906 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014907
Evan Cheng536e6672009-03-12 05:59:15 +000014908 // If this is not the MMX case, i.e. we are just turning i64 load/store
14909 // into f64 load/store, avoid the transformation if there are multiple
14910 // uses of the loaded value.
14911 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14912 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014913
Evan Cheng536e6672009-03-12 05:59:15 +000014914 DebugLoc LdDL = Ld->getDebugLoc();
14915 DebugLoc StDL = N->getDebugLoc();
14916 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14917 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14918 // pair instead.
14919 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014920 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014921 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14922 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014923 Ld->isNonTemporal(), Ld->isInvariant(),
14924 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014925 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014926 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014927 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014928 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014929 Ops.size());
14930 }
Evan Cheng536e6672009-03-12 05:59:15 +000014931 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014932 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014933 St->isVolatile(), St->isNonTemporal(),
14934 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014935 }
Evan Cheng536e6672009-03-12 05:59:15 +000014936
14937 // Otherwise, lower to two pairs of 32-bit loads / stores.
14938 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014939 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14940 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014941
Owen Anderson825b72b2009-08-11 20:47:22 +000014942 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014943 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014944 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014945 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014946 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014947 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014948 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014949 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014950 MinAlign(Ld->getAlignment(), 4));
14951
14952 SDValue NewChain = LoLd.getValue(1);
14953 if (TokenFactorIndex != -1) {
14954 Ops.push_back(LoLd);
14955 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014956 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014957 Ops.size());
14958 }
14959
14960 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014961 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14962 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014963
14964 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014965 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014966 St->isVolatile(), St->isNonTemporal(),
14967 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014968 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014969 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014970 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014971 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014972 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014973 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014974 }
Dan Gohman475871a2008-07-27 21:46:04 +000014975 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014976}
14977
Duncan Sands17470be2011-09-22 20:15:48 +000014978/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14979/// and return the operands for the horizontal operation in LHS and RHS. A
14980/// horizontal operation performs the binary operation on successive elements
14981/// of its first operand, then on successive elements of its second operand,
14982/// returning the resulting values in a vector. For example, if
14983/// A = < float a0, float a1, float a2, float a3 >
14984/// and
14985/// B = < float b0, float b1, float b2, float b3 >
14986/// then the result of doing a horizontal operation on A and B is
14987/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14988/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14989/// A horizontal-op B, for some already available A and B, and if so then LHS is
14990/// set to A, RHS to B, and the routine returns 'true'.
14991/// Note that the binary operation should have the property that if one of the
14992/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014993static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014994 // Look for the following pattern: if
14995 // A = < float a0, float a1, float a2, float a3 >
14996 // B = < float b0, float b1, float b2, float b3 >
14997 // and
14998 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14999 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
15000 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
15001 // which is A horizontal-op B.
15002
15003 // At least one of the operands should be a vector shuffle.
15004 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
15005 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
15006 return false;
15007
15008 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000015009
15010 assert((VT.is128BitVector() || VT.is256BitVector()) &&
15011 "Unsupported vector type for horizontal add/sub");
15012
15013 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
15014 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000015015 unsigned NumElts = VT.getVectorNumElements();
15016 unsigned NumLanes = VT.getSizeInBits()/128;
15017 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000015018 assert((NumLaneElts % 2 == 0) &&
15019 "Vector type should have an even number of elements in each lane");
15020 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000015021
15022 // View LHS in the form
15023 // LHS = VECTOR_SHUFFLE A, B, LMask
15024 // If LHS is not a shuffle then pretend it is the shuffle
15025 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
15026 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
15027 // type VT.
15028 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000015029 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015030 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15031 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
15032 A = LHS.getOperand(0);
15033 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
15034 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015035 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
15036 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015037 } else {
15038 if (LHS.getOpcode() != ISD::UNDEF)
15039 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015040 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015041 LMask[i] = i;
15042 }
15043
15044 // Likewise, view RHS in the form
15045 // RHS = VECTOR_SHUFFLE C, D, RMask
15046 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000015047 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015048 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15049 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
15050 C = RHS.getOperand(0);
15051 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
15052 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015053 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
15054 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015055 } else {
15056 if (RHS.getOpcode() != ISD::UNDEF)
15057 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015058 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015059 RMask[i] = i;
15060 }
15061
15062 // Check that the shuffles are both shuffling the same vectors.
15063 if (!(A == C && B == D) && !(A == D && B == C))
15064 return false;
15065
15066 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
15067 if (!A.getNode() && !B.getNode())
15068 return false;
15069
15070 // If A and B occur in reverse order in RHS, then "swap" them (which means
15071 // rewriting the mask).
15072 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000015073 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015074
15075 // At this point LHS and RHS are equivalent to
15076 // LHS = VECTOR_SHUFFLE A, B, LMask
15077 // RHS = VECTOR_SHUFFLE A, B, RMask
15078 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000015079 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000015080 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000015081
Craig Topperf8363302011-12-02 08:18:41 +000015082 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015083 if (LIdx < 0 || RIdx < 0 ||
15084 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
15085 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000015086 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000015087
Craig Topperf8363302011-12-02 08:18:41 +000015088 // Check that successive elements are being operated on. If not, this is
15089 // not a horizontal operation.
15090 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15091 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015092 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015093 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015094 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015095 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015096 }
15097
15098 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15099 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15100 return true;
15101}
15102
15103/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15104static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15105 const X86Subtarget *Subtarget) {
15106 EVT VT = N->getValueType(0);
15107 SDValue LHS = N->getOperand(0);
15108 SDValue RHS = N->getOperand(1);
15109
15110 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015111 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015112 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015113 isHorizontalBinOp(LHS, RHS, true))
15114 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15115 return SDValue();
15116}
15117
15118/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15119static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15120 const X86Subtarget *Subtarget) {
15121 EVT VT = N->getValueType(0);
15122 SDValue LHS = N->getOperand(0);
15123 SDValue RHS = N->getOperand(1);
15124
15125 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015126 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015127 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015128 isHorizontalBinOp(LHS, RHS, false))
15129 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15130 return SDValue();
15131}
15132
Chris Lattner6cf73262008-01-25 06:14:17 +000015133/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15134/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015135static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015136 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15137 // F[X]OR(0.0, x) -> x
15138 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015139 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15140 if (C->getValueAPF().isPosZero())
15141 return N->getOperand(1);
15142 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15143 if (C->getValueAPF().isPosZero())
15144 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015145 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015146}
15147
15148/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015149static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015150 // FAND(0.0, x) -> 0.0
15151 // FAND(x, 0.0) -> 0.0
15152 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15153 if (C->getValueAPF().isPosZero())
15154 return N->getOperand(0);
15155 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15156 if (C->getValueAPF().isPosZero())
15157 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015158 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015159}
15160
Dan Gohmane5af2d32009-01-29 01:59:02 +000015161static SDValue PerformBTCombine(SDNode *N,
15162 SelectionDAG &DAG,
15163 TargetLowering::DAGCombinerInfo &DCI) {
15164 // BT ignores high bits in the bit index operand.
15165 SDValue Op1 = N->getOperand(1);
15166 if (Op1.hasOneUse()) {
15167 unsigned BitWidth = Op1.getValueSizeInBits();
15168 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15169 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015170 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15171 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015172 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015173 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15174 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15175 DCI.CommitTargetLoweringOpt(TLO);
15176 }
15177 return SDValue();
15178}
Chris Lattner83e6c992006-10-04 06:57:07 +000015179
Eli Friedman7a5e5552009-06-07 06:52:44 +000015180static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15181 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015182 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015183 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015184 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015185 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015186 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015187 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015188 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015189 }
15190 return SDValue();
15191}
15192
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015193static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15194 TargetLowering::DAGCombinerInfo &DCI,
15195 const X86Subtarget *Subtarget) {
15196 if (!DCI.isBeforeLegalizeOps())
15197 return SDValue();
15198
Craig Topper3ef43cf2012-04-24 06:36:35 +000015199 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015200 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015201
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015202 EVT VT = N->getValueType(0);
15203 SDValue Op = N->getOperand(0);
15204 EVT OpVT = Op.getValueType();
15205 DebugLoc dl = N->getDebugLoc();
15206
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015207 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15208 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015209
Craig Topper3ef43cf2012-04-24 06:36:35 +000015210 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015211 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015212
15213 // Optimize vectors in AVX mode
15214 // Sign extend v8i16 to v8i32 and
15215 // v4i32 to v4i64
15216 //
15217 // Divide input vector into two parts
15218 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15219 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15220 // concat the vectors to original VT
15221
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015222 unsigned NumElems = OpVT.getVectorNumElements();
15223 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015224 for (unsigned i = 0; i != NumElems/2; ++i)
15225 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015226
15227 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015228 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015229
15230 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015231 for (unsigned i = 0; i != NumElems/2; ++i)
15232 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015233
15234 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015235 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015236
Craig Topper3ef43cf2012-04-24 06:36:35 +000015237 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015238 VT.getVectorNumElements()/2);
15239
Craig Topper3ef43cf2012-04-24 06:36:35 +000015240 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015241 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15242
15243 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15244 }
15245 return SDValue();
15246}
15247
Michael Liaof6c24ee2012-08-10 14:39:24 +000015248static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015249 const X86Subtarget* Subtarget) {
15250 DebugLoc dl = N->getDebugLoc();
15251 EVT VT = N->getValueType(0);
15252
15253 EVT ScalarVT = VT.getScalarType();
15254 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15255 return SDValue();
15256
15257 SDValue A = N->getOperand(0);
15258 SDValue B = N->getOperand(1);
15259 SDValue C = N->getOperand(2);
15260
15261 bool NegA = (A.getOpcode() == ISD::FNEG);
15262 bool NegB = (B.getOpcode() == ISD::FNEG);
15263 bool NegC = (C.getOpcode() == ISD::FNEG);
15264
Michael Liaof6c24ee2012-08-10 14:39:24 +000015265 // Negative multiplication when NegA xor NegB
15266 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015267 if (NegA)
15268 A = A.getOperand(0);
15269 if (NegB)
15270 B = B.getOperand(0);
15271 if (NegC)
15272 C = C.getOperand(0);
15273
15274 unsigned Opcode;
15275 if (!NegMul)
15276 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15277 else
15278 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15279 return DAG.getNode(Opcode, dl, VT, A, B, C);
15280}
15281
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015282static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015283 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015284 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015285 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15286 // (and (i32 x86isd::setcc_carry), 1)
15287 // This eliminates the zext. This transformation is necessary because
15288 // ISD::SETCC is always legalized to i8.
15289 DebugLoc dl = N->getDebugLoc();
15290 SDValue N0 = N->getOperand(0);
15291 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015292 EVT OpVT = N0.getValueType();
15293
Evan Cheng2e489c42009-12-16 00:53:11 +000015294 if (N0.getOpcode() == ISD::AND &&
15295 N0.hasOneUse() &&
15296 N0.getOperand(0).hasOneUse()) {
15297 SDValue N00 = N0.getOperand(0);
15298 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15299 return SDValue();
15300 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15301 if (!C || C->getZExtValue() != 1)
15302 return SDValue();
15303 return DAG.getNode(ISD::AND, dl, VT,
15304 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15305 N00.getOperand(0), N00.getOperand(1)),
15306 DAG.getConstant(1, VT));
15307 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015308
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015309 // Optimize vectors in AVX mode:
15310 //
15311 // v8i16 -> v8i32
15312 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15313 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15314 // Concat upper and lower parts.
15315 //
15316 // v4i32 -> v4i64
15317 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15318 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15319 // Concat upper and lower parts.
15320 //
Craig Topperc16f8512012-04-25 06:39:39 +000015321 if (!DCI.isBeforeLegalizeOps())
15322 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015323
Craig Topperc16f8512012-04-25 06:39:39 +000015324 if (!Subtarget->hasAVX())
15325 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015326
Craig Topperc16f8512012-04-25 06:39:39 +000015327 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15328 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015329
Craig Topperc16f8512012-04-25 06:39:39 +000015330 if (Subtarget->hasAVX2())
15331 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015332
Craig Topperc16f8512012-04-25 06:39:39 +000015333 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15334 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15335 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015336
Craig Topperc16f8512012-04-25 06:39:39 +000015337 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15338 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015339
Craig Topperc16f8512012-04-25 06:39:39 +000015340 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15341 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15342
15343 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015344 }
15345
Evan Cheng2e489c42009-12-16 00:53:11 +000015346 return SDValue();
15347}
15348
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015349// Optimize x == -y --> x+y == 0
15350// x != -y --> x+y != 0
15351static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15352 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15353 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015354 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015355
15356 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15357 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15358 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15359 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15360 LHS.getValueType(), RHS, LHS.getOperand(1));
15361 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15362 addV, DAG.getConstant(0, addV.getValueType()), CC);
15363 }
15364 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15365 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15366 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15367 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15368 RHS.getValueType(), LHS, RHS.getOperand(1));
15369 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15370 addV, DAG.getConstant(0, addV.getValueType()), CC);
15371 }
15372 return SDValue();
15373}
15374
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015375// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15376static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015377 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000015378 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
15379 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015380
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015381 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15382 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15383 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000015384 if (CC == X86::COND_B)
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015385 return DAG.getNode(ISD::AND, DL, MVT::i8,
15386 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
Michael Liao2a33cec2012-08-10 19:58:13 +000015387 DAG.getConstant(CC, MVT::i8), EFLAGS),
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015388 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015389
Michael Liao2a33cec2012-08-10 19:58:13 +000015390 SDValue Flags;
15391
15392 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15393 if (Flags.getNode()) {
15394 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15395 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
15396 }
15397
15398 return SDValue();
15399}
15400
15401// Optimize branch condition evaluation.
15402//
15403static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
15404 TargetLowering::DAGCombinerInfo &DCI,
15405 const X86Subtarget *Subtarget) {
15406 DebugLoc DL = N->getDebugLoc();
15407 SDValue Chain = N->getOperand(0);
15408 SDValue Dest = N->getOperand(1);
15409 SDValue EFLAGS = N->getOperand(3);
15410 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
15411
15412 SDValue Flags;
15413
15414 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15415 if (Flags.getNode()) {
15416 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15417 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
15418 Flags);
15419 }
15420
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015421 return SDValue();
15422}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015423
Craig Topper7fd5e162012-04-24 06:02:29 +000015424static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015425 SDValue Op0 = N->getOperand(0);
15426 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015427
15428 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015429 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015430 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015431 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015432 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15433 // Notice that we use SINT_TO_FP because we know that the high bits
15434 // are zero and SINT_TO_FP is better supported by the hardware.
15435 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15436 }
15437
15438 return SDValue();
15439}
15440
Benjamin Kramer1396c402011-06-18 11:09:41 +000015441static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15442 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015443 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015444 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015445
15446 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015447 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015448 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015449 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015450 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15451 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15452 }
15453
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015454 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15455 // a 32-bit target where SSE doesn't support i64->FP operations.
15456 if (Op0.getOpcode() == ISD::LOAD) {
15457 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15458 EVT VT = Ld->getValueType(0);
15459 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15460 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15461 !XTLI->getSubtarget()->is64Bit() &&
15462 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015463 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15464 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015465 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15466 return FILDChain;
15467 }
15468 }
15469 return SDValue();
15470}
15471
Craig Topper7fd5e162012-04-24 06:02:29 +000015472static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15473 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015474
15475 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015476 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15477 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015478 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015479 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15480 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15481 }
15482
15483 return SDValue();
15484}
15485
Chris Lattner23a01992010-12-20 01:37:09 +000015486// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15487static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15488 X86TargetLowering::DAGCombinerInfo &DCI) {
15489 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15490 // the result is either zero or one (depending on the input carry bit).
15491 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15492 if (X86::isZeroNode(N->getOperand(0)) &&
15493 X86::isZeroNode(N->getOperand(1)) &&
15494 // We don't have a good way to replace an EFLAGS use, so only do this when
15495 // dead right now.
15496 SDValue(N, 1).use_empty()) {
15497 DebugLoc DL = N->getDebugLoc();
15498 EVT VT = N->getValueType(0);
15499 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15500 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15501 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15502 DAG.getConstant(X86::COND_B,MVT::i8),
15503 N->getOperand(2)),
15504 DAG.getConstant(1, VT));
15505 return DCI.CombineTo(N, Res1, CarryOut);
15506 }
15507
15508 return SDValue();
15509}
15510
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015511// fold (add Y, (sete X, 0)) -> adc 0, Y
15512// (add Y, (setne X, 0)) -> sbb -1, Y
15513// (sub (sete X, 0), Y) -> sbb 0, Y
15514// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015515static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015516 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015517
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015518 // Look through ZExts.
15519 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15520 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15521 return SDValue();
15522
15523 SDValue SetCC = Ext.getOperand(0);
15524 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15525 return SDValue();
15526
15527 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15528 if (CC != X86::COND_E && CC != X86::COND_NE)
15529 return SDValue();
15530
15531 SDValue Cmp = SetCC.getOperand(1);
15532 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015533 !X86::isZeroNode(Cmp.getOperand(1)) ||
15534 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015535 return SDValue();
15536
15537 SDValue CmpOp0 = Cmp.getOperand(0);
15538 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15539 DAG.getConstant(1, CmpOp0.getValueType()));
15540
15541 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15542 if (CC == X86::COND_NE)
15543 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15544 DL, OtherVal.getValueType(), OtherVal,
15545 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15546 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15547 DL, OtherVal.getValueType(), OtherVal,
15548 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15549}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015550
Craig Topper54f952a2011-11-19 09:02:40 +000015551/// PerformADDCombine - Do target-specific dag combines on integer adds.
15552static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15553 const X86Subtarget *Subtarget) {
15554 EVT VT = N->getValueType(0);
15555 SDValue Op0 = N->getOperand(0);
15556 SDValue Op1 = N->getOperand(1);
15557
15558 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015559 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015560 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015561 isHorizontalBinOp(Op0, Op1, true))
15562 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15563
15564 return OptimizeConditionalInDecrement(N, DAG);
15565}
15566
15567static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15568 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015569 SDValue Op0 = N->getOperand(0);
15570 SDValue Op1 = N->getOperand(1);
15571
15572 // X86 can't encode an immediate LHS of a sub. See if we can push the
15573 // negation into a preceding instruction.
15574 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015575 // If the RHS of the sub is a XOR with one use and a constant, invert the
15576 // immediate. Then add one to the LHS of the sub so we can turn
15577 // X-Y -> X+~Y+1, saving one register.
15578 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15579 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015580 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015581 EVT VT = Op0.getValueType();
15582 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15583 Op1.getOperand(0),
15584 DAG.getConstant(~XorC, VT));
15585 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015586 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015587 }
15588 }
15589
Craig Topper54f952a2011-11-19 09:02:40 +000015590 // Try to synthesize horizontal adds from adds of shuffles.
15591 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015592 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015593 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15594 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015595 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15596
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015597 return OptimizeConditionalInDecrement(N, DAG);
15598}
15599
Dan Gohman475871a2008-07-27 21:46:04 +000015600SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015601 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015602 SelectionDAG &DAG = DCI.DAG;
15603 switch (N->getOpcode()) {
15604 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015605 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015606 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015607 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015608 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015609 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015610 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15611 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015612 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015613 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015614 case ISD::SHL:
15615 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015616 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015617 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015618 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015619 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015620 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015621 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015622 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015623 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015624 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015625 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15626 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015627 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015628 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15629 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015630 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015631 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015632 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015633 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015634 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015635 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015636 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015637 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Michael Liao2a33cec2012-08-10 19:58:13 +000015638 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000015639 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015640 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015641 case X86ISD::UNPCKH:
15642 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015643 case X86ISD::MOVHLPS:
15644 case X86ISD::MOVLHPS:
15645 case X86ISD::PSHUFD:
15646 case X86ISD::PSHUFHW:
15647 case X86ISD::PSHUFLW:
15648 case X86ISD::MOVSS:
15649 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015650 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015651 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015652 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015653 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015654 }
15655
Dan Gohman475871a2008-07-27 21:46:04 +000015656 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015657}
15658
Evan Chenge5b51ac2010-04-17 06:13:15 +000015659/// isTypeDesirableForOp - Return true if the target has native support for
15660/// the specified value type and it is 'desirable' to use the type for the
15661/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15662/// instruction encodings are longer and some i16 instructions are slow.
15663bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15664 if (!isTypeLegal(VT))
15665 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015666 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015667 return true;
15668
15669 switch (Opc) {
15670 default:
15671 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015672 case ISD::LOAD:
15673 case ISD::SIGN_EXTEND:
15674 case ISD::ZERO_EXTEND:
15675 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015676 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015677 case ISD::SRL:
15678 case ISD::SUB:
15679 case ISD::ADD:
15680 case ISD::MUL:
15681 case ISD::AND:
15682 case ISD::OR:
15683 case ISD::XOR:
15684 return false;
15685 }
15686}
15687
15688/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015689/// beneficial for dag combiner to promote the specified node. If true, it
15690/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015691bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015692 EVT VT = Op.getValueType();
15693 if (VT != MVT::i16)
15694 return false;
15695
Evan Cheng4c26e932010-04-19 19:29:22 +000015696 bool Promote = false;
15697 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015698 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015699 default: break;
15700 case ISD::LOAD: {
15701 LoadSDNode *LD = cast<LoadSDNode>(Op);
15702 // If the non-extending load has a single use and it's not live out, then it
15703 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015704 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15705 Op.hasOneUse()*/) {
15706 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15707 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15708 // The only case where we'd want to promote LOAD (rather then it being
15709 // promoted as an operand is when it's only use is liveout.
15710 if (UI->getOpcode() != ISD::CopyToReg)
15711 return false;
15712 }
15713 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015714 Promote = true;
15715 break;
15716 }
15717 case ISD::SIGN_EXTEND:
15718 case ISD::ZERO_EXTEND:
15719 case ISD::ANY_EXTEND:
15720 Promote = true;
15721 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015722 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015723 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015724 SDValue N0 = Op.getOperand(0);
15725 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015726 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015727 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015728 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015729 break;
15730 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015731 case ISD::ADD:
15732 case ISD::MUL:
15733 case ISD::AND:
15734 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015735 case ISD::XOR:
15736 Commute = true;
15737 // fallthrough
15738 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015739 SDValue N0 = Op.getOperand(0);
15740 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015741 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015742 return false;
15743 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015744 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015745 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015746 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015747 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015748 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015749 }
15750 }
15751
15752 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015753 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015754}
15755
Evan Cheng60c07e12006-07-05 22:17:51 +000015756//===----------------------------------------------------------------------===//
15757// X86 Inline Assembly Support
15758//===----------------------------------------------------------------------===//
15759
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015760namespace {
15761 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015762 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015763 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015764
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015765 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015766 StringRef piece(*args[i]);
15767 if (!s.startswith(piece)) // Check if the piece matches.
15768 return false;
15769
15770 s = s.substr(piece.size());
15771 StringRef::size_type pos = s.find_first_not_of(" \t");
15772 if (pos == 0) // We matched a prefix.
15773 return false;
15774
15775 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015776 }
15777
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015778 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015779 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015780 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015781}
15782
Chris Lattnerb8105652009-07-20 17:51:36 +000015783bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15784 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015785
15786 std::string AsmStr = IA->getAsmString();
15787
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015788 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15789 if (!Ty || Ty->getBitWidth() % 16 != 0)
15790 return false;
15791
Chris Lattnerb8105652009-07-20 17:51:36 +000015792 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015793 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015794 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015795
15796 switch (AsmPieces.size()) {
15797 default: return false;
15798 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015799 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015800 // we will turn this bswap into something that will be lowered to logical
15801 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15802 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015803 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015804 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15805 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15806 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15807 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15808 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15809 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015810 // No need to check constraints, nothing other than the equivalent of
15811 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015812 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015813 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015814
Chris Lattnerb8105652009-07-20 17:51:36 +000015815 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015816 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015817 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015818 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15819 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015820 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015821 const std::string &ConstraintsStr = IA->getConstraintString();
15822 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015823 std::sort(AsmPieces.begin(), AsmPieces.end());
15824 if (AsmPieces.size() == 4 &&
15825 AsmPieces[0] == "~{cc}" &&
15826 AsmPieces[1] == "~{dirflag}" &&
15827 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015828 AsmPieces[3] == "~{fpsr}")
15829 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015830 }
15831 break;
15832 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015833 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015834 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015835 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15836 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15837 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015838 AsmPieces.clear();
15839 const std::string &ConstraintsStr = IA->getConstraintString();
15840 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15841 std::sort(AsmPieces.begin(), AsmPieces.end());
15842 if (AsmPieces.size() == 4 &&
15843 AsmPieces[0] == "~{cc}" &&
15844 AsmPieces[1] == "~{dirflag}" &&
15845 AsmPieces[2] == "~{flags}" &&
15846 AsmPieces[3] == "~{fpsr}")
15847 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015848 }
Evan Cheng55d42002011-01-08 01:24:27 +000015849
15850 if (CI->getType()->isIntegerTy(64)) {
15851 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15852 if (Constraints.size() >= 2 &&
15853 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15854 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15855 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015856 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15857 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15858 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015859 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015860 }
15861 }
15862 break;
15863 }
15864 return false;
15865}
15866
15867
15868
Chris Lattnerf4dff842006-07-11 02:54:03 +000015869/// getConstraintType - Given a constraint letter, return the type of
15870/// constraint it is for this target.
15871X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015872X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15873 if (Constraint.size() == 1) {
15874 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015875 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015876 case 'q':
15877 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015878 case 'f':
15879 case 't':
15880 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015881 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015882 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015883 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015884 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015885 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015886 case 'a':
15887 case 'b':
15888 case 'c':
15889 case 'd':
15890 case 'S':
15891 case 'D':
15892 case 'A':
15893 return C_Register;
15894 case 'I':
15895 case 'J':
15896 case 'K':
15897 case 'L':
15898 case 'M':
15899 case 'N':
15900 case 'G':
15901 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015902 case 'e':
15903 case 'Z':
15904 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015905 default:
15906 break;
15907 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015908 }
Chris Lattner4234f572007-03-25 02:14:49 +000015909 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015910}
15911
John Thompson44ab89e2010-10-29 17:29:13 +000015912/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015913/// This object must already have been set up with the operand type
15914/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015915TargetLowering::ConstraintWeight
15916 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015917 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015918 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015919 Value *CallOperandVal = info.CallOperandVal;
15920 // If we don't have a value, we can't do a match,
15921 // but allow it at the lowest weight.
15922 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015923 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015924 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015925 // Look at the constraint type.
15926 switch (*constraint) {
15927 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015928 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15929 case 'R':
15930 case 'q':
15931 case 'Q':
15932 case 'a':
15933 case 'b':
15934 case 'c':
15935 case 'd':
15936 case 'S':
15937 case 'D':
15938 case 'A':
15939 if (CallOperandVal->getType()->isIntegerTy())
15940 weight = CW_SpecificReg;
15941 break;
15942 case 'f':
15943 case 't':
15944 case 'u':
15945 if (type->isFloatingPointTy())
15946 weight = CW_SpecificReg;
15947 break;
15948 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015949 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015950 weight = CW_SpecificReg;
15951 break;
15952 case 'x':
15953 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015954 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015955 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015956 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015957 break;
15958 case 'I':
15959 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15960 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015961 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015962 }
15963 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015964 case 'J':
15965 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15966 if (C->getZExtValue() <= 63)
15967 weight = CW_Constant;
15968 }
15969 break;
15970 case 'K':
15971 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15972 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15973 weight = CW_Constant;
15974 }
15975 break;
15976 case 'L':
15977 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15978 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15979 weight = CW_Constant;
15980 }
15981 break;
15982 case 'M':
15983 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15984 if (C->getZExtValue() <= 3)
15985 weight = CW_Constant;
15986 }
15987 break;
15988 case 'N':
15989 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15990 if (C->getZExtValue() <= 0xff)
15991 weight = CW_Constant;
15992 }
15993 break;
15994 case 'G':
15995 case 'C':
15996 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15997 weight = CW_Constant;
15998 }
15999 break;
16000 case 'e':
16001 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16002 if ((C->getSExtValue() >= -0x80000000LL) &&
16003 (C->getSExtValue() <= 0x7fffffffLL))
16004 weight = CW_Constant;
16005 }
16006 break;
16007 case 'Z':
16008 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16009 if (C->getZExtValue() <= 0xffffffff)
16010 weight = CW_Constant;
16011 }
16012 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016013 }
16014 return weight;
16015}
16016
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016017/// LowerXConstraint - try to replace an X constraint, which matches anything,
16018/// with another that has more specific requirements based on the type of the
16019/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000016020const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000016021LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000016022 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
16023 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000016024 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000016025 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000016026 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000016027 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000016028 return "x";
16029 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016030
Chris Lattner5e764232008-04-26 23:02:14 +000016031 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016032}
16033
Chris Lattner48884cd2007-08-25 00:47:38 +000016034/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
16035/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000016036void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000016037 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000016038 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000016039 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000016040 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000016041
Eric Christopher100c8332011-06-02 23:16:42 +000016042 // Only support length 1 constraints for now.
16043 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000016044
Eric Christopher100c8332011-06-02 23:16:42 +000016045 char ConstraintLetter = Constraint[0];
16046 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016047 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000016048 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000016049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016050 if (C->getZExtValue() <= 31) {
16051 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016052 break;
16053 }
Devang Patel84f7fd22007-03-17 00:13:28 +000016054 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016055 return;
Evan Cheng364091e2008-09-22 23:57:37 +000016056 case 'J':
16057 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016058 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000016059 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16060 break;
16061 }
16062 }
16063 return;
16064 case 'K':
16065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016066 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000016067 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16068 break;
16069 }
16070 }
16071 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000016072 case 'N':
16073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016074 if (C->getZExtValue() <= 255) {
16075 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016076 break;
16077 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000016078 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016079 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000016080 case 'e': {
16081 // 32-bit signed value
16082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016083 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16084 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016085 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016086 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000016087 break;
16088 }
16089 // FIXME gcc accepts some relocatable values here too, but only in certain
16090 // memory models; it's complicated.
16091 }
16092 return;
16093 }
16094 case 'Z': {
16095 // 32-bit unsigned value
16096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016097 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16098 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016099 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16100 break;
16101 }
16102 }
16103 // FIXME gcc accepts some relocatable values here too, but only in certain
16104 // memory models; it's complicated.
16105 return;
16106 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016107 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016108 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000016109 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016110 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016111 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000016112 break;
16113 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016114
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016115 // In any sort of PIC mode addresses need to be computed at runtime by
16116 // adding in a register or some sort of table lookup. These can't
16117 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000016118 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016119 return;
16120
Chris Lattnerdc43a882007-05-03 16:52:29 +000016121 // If we are in non-pic codegen mode, we allow the address of a global (with
16122 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016123 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016124 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016125
Chris Lattner49921962009-05-08 18:23:14 +000016126 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16127 while (1) {
16128 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16129 Offset += GA->getOffset();
16130 break;
16131 } else if (Op.getOpcode() == ISD::ADD) {
16132 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16133 Offset += C->getZExtValue();
16134 Op = Op.getOperand(0);
16135 continue;
16136 }
16137 } else if (Op.getOpcode() == ISD::SUB) {
16138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16139 Offset += -C->getZExtValue();
16140 Op = Op.getOperand(0);
16141 continue;
16142 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016143 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016144
Chris Lattner49921962009-05-08 18:23:14 +000016145 // Otherwise, this isn't something we can handle, reject it.
16146 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016147 }
Eric Christopherfd179292009-08-27 18:07:15 +000016148
Dan Gohman46510a72010-04-15 01:51:59 +000016149 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016150 // If we require an extra load to get this address, as in PIC mode, we
16151 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016152 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16153 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016154 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016155
Devang Patel0d881da2010-07-06 22:08:15 +000016156 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16157 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016158 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016159 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016160 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016161
Gabor Greifba36cb52008-08-28 21:40:38 +000016162 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016163 Ops.push_back(Result);
16164 return;
16165 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016166 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016167}
16168
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016169std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016170X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016171 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016172 // First, see if this is a constraint that directly corresponds to an LLVM
16173 // register class.
16174 if (Constraint.size() == 1) {
16175 // GCC Constraint Letters
16176 switch (Constraint[0]) {
16177 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016178 // TODO: Slight differences here in allocation order and leaving
16179 // RIP in the class. Do they matter any more here than they do
16180 // in the normal allocation?
16181 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16182 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016183 if (VT == MVT::i32 || VT == MVT::f32)
16184 return std::make_pair(0U, &X86::GR32RegClass);
16185 if (VT == MVT::i16)
16186 return std::make_pair(0U, &X86::GR16RegClass);
16187 if (VT == MVT::i8 || VT == MVT::i1)
16188 return std::make_pair(0U, &X86::GR8RegClass);
16189 if (VT == MVT::i64 || VT == MVT::f64)
16190 return std::make_pair(0U, &X86::GR64RegClass);
16191 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016192 }
16193 // 32-bit fallthrough
16194 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016195 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016196 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16197 if (VT == MVT::i16)
16198 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16199 if (VT == MVT::i8 || VT == MVT::i1)
16200 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16201 if (VT == MVT::i64)
16202 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016203 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016204 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016205 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016206 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016207 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016208 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016209 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016210 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016211 return std::make_pair(0U, &X86::GR32RegClass);
16212 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016213 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016214 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016215 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016216 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016217 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016218 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016219 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16220 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016221 case 'f': // FP Stack registers.
16222 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16223 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016224 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016225 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016226 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016227 return std::make_pair(0U, &X86::RFP64RegClass);
16228 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016229 case 'y': // MMX_REGS if MMX allowed.
16230 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016231 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016232 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016233 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016234 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016235 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016236 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016237
Owen Anderson825b72b2009-08-11 20:47:22 +000016238 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016239 default: break;
16240 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016241 case MVT::f32:
16242 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016243 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016244 case MVT::f64:
16245 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016246 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016247 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016248 case MVT::v16i8:
16249 case MVT::v8i16:
16250 case MVT::v4i32:
16251 case MVT::v2i64:
16252 case MVT::v4f32:
16253 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016254 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016255 // AVX types.
16256 case MVT::v32i8:
16257 case MVT::v16i16:
16258 case MVT::v8i32:
16259 case MVT::v4i64:
16260 case MVT::v8f32:
16261 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016262 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016263 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016264 break;
16265 }
16266 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016267
Chris Lattnerf76d1802006-07-31 23:26:50 +000016268 // Use the default implementation in TargetLowering to convert the register
16269 // constraint into a member of a register class.
16270 std::pair<unsigned, const TargetRegisterClass*> Res;
16271 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016272
16273 // Not found as a standard register?
16274 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016275 // Map st(0) -> st(7) -> ST0
16276 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16277 tolower(Constraint[1]) == 's' &&
16278 tolower(Constraint[2]) == 't' &&
16279 Constraint[3] == '(' &&
16280 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16281 Constraint[5] == ')' &&
16282 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016283
Chris Lattner56d77c72009-09-13 22:41:48 +000016284 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016285 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016286 return Res;
16287 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016288
Chris Lattner56d77c72009-09-13 22:41:48 +000016289 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016290 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016291 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016292 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016293 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016294 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016295
16296 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016297 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016298 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016299 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016300 return Res;
16301 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016302
Dale Johannesen330169f2008-11-13 21:52:36 +000016303 // 'A' means EAX + EDX.
16304 if (Constraint == "A") {
16305 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016306 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016307 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016308 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016309 return Res;
16310 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016311
Chris Lattnerf76d1802006-07-31 23:26:50 +000016312 // Otherwise, check to see if this is a register class of the wrong value
16313 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16314 // turn into {ax},{dx}.
16315 if (Res.second->hasType(VT))
16316 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016317
Chris Lattnerf76d1802006-07-31 23:26:50 +000016318 // All of the single-register GCC register classes map their values onto
16319 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16320 // really want an 8-bit or 32-bit register, map to the appropriate register
16321 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016322 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016323 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016324 unsigned DestReg = 0;
16325 switch (Res.first) {
16326 default: break;
16327 case X86::AX: DestReg = X86::AL; break;
16328 case X86::DX: DestReg = X86::DL; break;
16329 case X86::CX: DestReg = X86::CL; break;
16330 case X86::BX: DestReg = X86::BL; break;
16331 }
16332 if (DestReg) {
16333 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016334 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016335 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016336 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016337 unsigned DestReg = 0;
16338 switch (Res.first) {
16339 default: break;
16340 case X86::AX: DestReg = X86::EAX; break;
16341 case X86::DX: DestReg = X86::EDX; break;
16342 case X86::CX: DestReg = X86::ECX; break;
16343 case X86::BX: DestReg = X86::EBX; break;
16344 case X86::SI: DestReg = X86::ESI; break;
16345 case X86::DI: DestReg = X86::EDI; break;
16346 case X86::BP: DestReg = X86::EBP; break;
16347 case X86::SP: DestReg = X86::ESP; break;
16348 }
16349 if (DestReg) {
16350 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016351 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016352 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016353 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016354 unsigned DestReg = 0;
16355 switch (Res.first) {
16356 default: break;
16357 case X86::AX: DestReg = X86::RAX; break;
16358 case X86::DX: DestReg = X86::RDX; break;
16359 case X86::CX: DestReg = X86::RCX; break;
16360 case X86::BX: DestReg = X86::RBX; break;
16361 case X86::SI: DestReg = X86::RSI; break;
16362 case X86::DI: DestReg = X86::RDI; break;
16363 case X86::BP: DestReg = X86::RBP; break;
16364 case X86::SP: DestReg = X86::RSP; break;
16365 }
16366 if (DestReg) {
16367 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016368 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016369 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016370 }
Craig Topperc9099502012-04-20 06:31:50 +000016371 } else if (Res.second == &X86::FR32RegClass ||
16372 Res.second == &X86::FR64RegClass ||
16373 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016374 // Handle references to XMM physical registers that got mapped into the
16375 // wrong class. This can happen with constraints like {xmm0} where the
16376 // target independent register mapper will just pick the first match it can
16377 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016378
16379 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016380 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016381 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016382 Res.second = &X86::FR64RegClass;
16383 else if (X86::VR128RegClass.hasType(VT))
16384 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016385 else if (X86::VR256RegClass.hasType(VT))
16386 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016387 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016388
Chris Lattnerf76d1802006-07-31 23:26:50 +000016389 return Res;
16390}